gmc_v8_0.c 38 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "drmP.h"
  25. #include "amdgpu.h"
  26. #include "gmc_v8_0.h"
  27. #include "amdgpu_ucode.h"
  28. #include "gmc/gmc_8_1_d.h"
  29. #include "gmc/gmc_8_1_sh_mask.h"
  30. #include "bif/bif_5_0_d.h"
  31. #include "bif/bif_5_0_sh_mask.h"
  32. #include "oss/oss_3_0_d.h"
  33. #include "oss/oss_3_0_sh_mask.h"
  34. #include "vid.h"
  35. #include "vi.h"
  36. static void gmc_v8_0_set_gart_funcs(struct amdgpu_device *adev);
  37. static void gmc_v8_0_set_irq_funcs(struct amdgpu_device *adev);
  38. MODULE_FIRMWARE("amdgpu/topaz_mc.bin");
  39. MODULE_FIRMWARE("amdgpu/tonga_mc.bin");
  40. static const u32 golden_settings_tonga_a11[] =
  41. {
  42. mmMC_ARB_WTM_GRPWT_RD, 0x00000003, 0x00000000,
  43. mmMC_HUB_RDREQ_DMIF_LIMIT, 0x0000007f, 0x00000028,
  44. mmMC_HUB_WDP_UMC, 0x00007fb6, 0x00000991,
  45. mmVM_PRT_APERTURE0_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  46. mmVM_PRT_APERTURE1_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  47. mmVM_PRT_APERTURE2_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  48. mmVM_PRT_APERTURE3_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  49. };
  50. static const u32 tonga_mgcg_cgcg_init[] =
  51. {
  52. mmMC_MEM_POWER_LS, 0xffffffff, 0x00000104
  53. };
  54. static const u32 golden_settings_iceland_a11[] =
  55. {
  56. mmVM_PRT_APERTURE0_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  57. mmVM_PRT_APERTURE1_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  58. mmVM_PRT_APERTURE2_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  59. mmVM_PRT_APERTURE3_LOW_ADDR, 0x0fffffff, 0x0fffffff
  60. };
  61. static const u32 iceland_mgcg_cgcg_init[] =
  62. {
  63. mmMC_MEM_POWER_LS, 0xffffffff, 0x00000104
  64. };
  65. static const u32 cz_mgcg_cgcg_init[] =
  66. {
  67. mmMC_MEM_POWER_LS, 0xffffffff, 0x00000104
  68. };
  69. static void gmc_v8_0_init_golden_registers(struct amdgpu_device *adev)
  70. {
  71. switch (adev->asic_type) {
  72. case CHIP_TOPAZ:
  73. amdgpu_program_register_sequence(adev,
  74. iceland_mgcg_cgcg_init,
  75. (const u32)ARRAY_SIZE(iceland_mgcg_cgcg_init));
  76. amdgpu_program_register_sequence(adev,
  77. golden_settings_iceland_a11,
  78. (const u32)ARRAY_SIZE(golden_settings_iceland_a11));
  79. break;
  80. case CHIP_TONGA:
  81. amdgpu_program_register_sequence(adev,
  82. tonga_mgcg_cgcg_init,
  83. (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
  84. amdgpu_program_register_sequence(adev,
  85. golden_settings_tonga_a11,
  86. (const u32)ARRAY_SIZE(golden_settings_tonga_a11));
  87. break;
  88. case CHIP_CARRIZO:
  89. amdgpu_program_register_sequence(adev,
  90. cz_mgcg_cgcg_init,
  91. (const u32)ARRAY_SIZE(cz_mgcg_cgcg_init));
  92. break;
  93. default:
  94. break;
  95. }
  96. }
  97. /**
  98. * gmc8_mc_wait_for_idle - wait for MC idle callback.
  99. *
  100. * @adev: amdgpu_device pointer
  101. *
  102. * Wait for the MC (memory controller) to be idle.
  103. * (evergreen+).
  104. * Returns 0 if the MC is idle, -1 if not.
  105. */
  106. int gmc_v8_0_mc_wait_for_idle(struct amdgpu_device *adev)
  107. {
  108. unsigned i;
  109. u32 tmp;
  110. for (i = 0; i < adev->usec_timeout; i++) {
  111. /* read MC_STATUS */
  112. tmp = RREG32(mmSRBM_STATUS) & (SRBM_STATUS__VMC_BUSY_MASK |
  113. SRBM_STATUS__MCB_BUSY_MASK |
  114. SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  115. SRBM_STATUS__MCC_BUSY_MASK |
  116. SRBM_STATUS__MCD_BUSY_MASK |
  117. SRBM_STATUS__VMC1_BUSY_MASK);
  118. if (!tmp)
  119. return 0;
  120. udelay(1);
  121. }
  122. return -1;
  123. }
  124. void gmc_v8_0_mc_stop(struct amdgpu_device *adev,
  125. struct amdgpu_mode_mc_save *save)
  126. {
  127. u32 blackout;
  128. if (adev->mode_info.num_crtc)
  129. amdgpu_display_stop_mc_access(adev, save);
  130. amdgpu_asic_wait_for_mc_idle(adev);
  131. blackout = RREG32(mmMC_SHARED_BLACKOUT_CNTL);
  132. if (REG_GET_FIELD(blackout, MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE) != 1) {
  133. /* Block CPU access */
  134. WREG32(mmBIF_FB_EN, 0);
  135. /* blackout the MC */
  136. blackout = REG_SET_FIELD(blackout,
  137. MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE, 1);
  138. WREG32(mmMC_SHARED_BLACKOUT_CNTL, blackout);
  139. }
  140. /* wait for the MC to settle */
  141. udelay(100);
  142. }
  143. void gmc_v8_0_mc_resume(struct amdgpu_device *adev,
  144. struct amdgpu_mode_mc_save *save)
  145. {
  146. u32 tmp;
  147. /* unblackout the MC */
  148. tmp = RREG32(mmMC_SHARED_BLACKOUT_CNTL);
  149. tmp = REG_SET_FIELD(tmp, MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE, 0);
  150. WREG32(mmMC_SHARED_BLACKOUT_CNTL, tmp);
  151. /* allow CPU access */
  152. tmp = REG_SET_FIELD(0, BIF_FB_EN, FB_READ_EN, 1);
  153. tmp = REG_SET_FIELD(tmp, BIF_FB_EN, FB_WRITE_EN, 1);
  154. WREG32(mmBIF_FB_EN, tmp);
  155. if (adev->mode_info.num_crtc)
  156. amdgpu_display_resume_mc_access(adev, save);
  157. }
  158. /**
  159. * gmc_v8_0_init_microcode - load ucode images from disk
  160. *
  161. * @adev: amdgpu_device pointer
  162. *
  163. * Use the firmware interface to load the ucode images into
  164. * the driver (not loaded into hw).
  165. * Returns 0 on success, error on failure.
  166. */
  167. static int gmc_v8_0_init_microcode(struct amdgpu_device *adev)
  168. {
  169. const char *chip_name;
  170. char fw_name[30];
  171. int err;
  172. DRM_DEBUG("\n");
  173. switch (adev->asic_type) {
  174. case CHIP_TOPAZ:
  175. chip_name = "topaz";
  176. break;
  177. case CHIP_TONGA:
  178. chip_name = "tonga";
  179. break;
  180. case CHIP_CARRIZO:
  181. return 0;
  182. default: BUG();
  183. }
  184. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mc.bin", chip_name);
  185. err = request_firmware(&adev->mc.fw, fw_name, adev->dev);
  186. if (err)
  187. goto out;
  188. err = amdgpu_ucode_validate(adev->mc.fw);
  189. out:
  190. if (err) {
  191. printk(KERN_ERR
  192. "mc: Failed to load firmware \"%s\"\n",
  193. fw_name);
  194. release_firmware(adev->mc.fw);
  195. adev->mc.fw = NULL;
  196. }
  197. return err;
  198. }
  199. /**
  200. * gmc_v8_0_mc_load_microcode - load MC ucode into the hw
  201. *
  202. * @adev: amdgpu_device pointer
  203. *
  204. * Load the GDDR MC ucode into the hw (CIK).
  205. * Returns 0 on success, error on failure.
  206. */
  207. static int gmc_v8_0_mc_load_microcode(struct amdgpu_device *adev)
  208. {
  209. const struct mc_firmware_header_v1_0 *hdr;
  210. const __le32 *fw_data = NULL;
  211. const __le32 *io_mc_regs = NULL;
  212. u32 running, blackout = 0;
  213. int i, ucode_size, regs_size;
  214. if (!adev->mc.fw)
  215. return -EINVAL;
  216. hdr = (const struct mc_firmware_header_v1_0 *)adev->mc.fw->data;
  217. amdgpu_ucode_print_mc_hdr(&hdr->header);
  218. adev->mc.fw_version = le32_to_cpu(hdr->header.ucode_version);
  219. regs_size = le32_to_cpu(hdr->io_debug_size_bytes) / (4 * 2);
  220. io_mc_regs = (const __le32 *)
  221. (adev->mc.fw->data + le32_to_cpu(hdr->io_debug_array_offset_bytes));
  222. ucode_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  223. fw_data = (const __le32 *)
  224. (adev->mc.fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  225. running = REG_GET_FIELD(RREG32(mmMC_SEQ_SUP_CNTL), MC_SEQ_SUP_CNTL, RUN);
  226. if (running == 0) {
  227. if (running) {
  228. blackout = RREG32(mmMC_SHARED_BLACKOUT_CNTL);
  229. WREG32(mmMC_SHARED_BLACKOUT_CNTL, blackout | 1);
  230. }
  231. /* reset the engine and set to writable */
  232. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000008);
  233. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000010);
  234. /* load mc io regs */
  235. for (i = 0; i < regs_size; i++) {
  236. WREG32(mmMC_SEQ_IO_DEBUG_INDEX, le32_to_cpup(io_mc_regs++));
  237. WREG32(mmMC_SEQ_IO_DEBUG_DATA, le32_to_cpup(io_mc_regs++));
  238. }
  239. /* load the MC ucode */
  240. for (i = 0; i < ucode_size; i++)
  241. WREG32(mmMC_SEQ_SUP_PGM, le32_to_cpup(fw_data++));
  242. /* put the engine back into the active state */
  243. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000008);
  244. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000004);
  245. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000001);
  246. /* wait for training to complete */
  247. for (i = 0; i < adev->usec_timeout; i++) {
  248. if (REG_GET_FIELD(RREG32(mmMC_SEQ_TRAIN_WAKEUP_CNTL),
  249. MC_SEQ_TRAIN_WAKEUP_CNTL, TRAIN_DONE_D0))
  250. break;
  251. udelay(1);
  252. }
  253. for (i = 0; i < adev->usec_timeout; i++) {
  254. if (REG_GET_FIELD(RREG32(mmMC_SEQ_TRAIN_WAKEUP_CNTL),
  255. MC_SEQ_TRAIN_WAKEUP_CNTL, TRAIN_DONE_D1))
  256. break;
  257. udelay(1);
  258. }
  259. if (running)
  260. WREG32(mmMC_SHARED_BLACKOUT_CNTL, blackout);
  261. }
  262. return 0;
  263. }
  264. static void gmc_v8_0_vram_gtt_location(struct amdgpu_device *adev,
  265. struct amdgpu_mc *mc)
  266. {
  267. if (mc->mc_vram_size > 0xFFC0000000ULL) {
  268. /* leave room for at least 1024M GTT */
  269. dev_warn(adev->dev, "limiting VRAM\n");
  270. mc->real_vram_size = 0xFFC0000000ULL;
  271. mc->mc_vram_size = 0xFFC0000000ULL;
  272. }
  273. amdgpu_vram_location(adev, &adev->mc, 0);
  274. adev->mc.gtt_base_align = 0;
  275. amdgpu_gtt_location(adev, mc);
  276. }
  277. /**
  278. * gmc_v8_0_mc_program - program the GPU memory controller
  279. *
  280. * @adev: amdgpu_device pointer
  281. *
  282. * Set the location of vram, gart, and AGP in the GPU's
  283. * physical address space (CIK).
  284. */
  285. static void gmc_v8_0_mc_program(struct amdgpu_device *adev)
  286. {
  287. struct amdgpu_mode_mc_save save;
  288. u32 tmp;
  289. int i, j;
  290. /* Initialize HDP */
  291. for (i = 0, j = 0; i < 32; i++, j += 0x6) {
  292. WREG32((0xb05 + j), 0x00000000);
  293. WREG32((0xb06 + j), 0x00000000);
  294. WREG32((0xb07 + j), 0x00000000);
  295. WREG32((0xb08 + j), 0x00000000);
  296. WREG32((0xb09 + j), 0x00000000);
  297. }
  298. WREG32(mmHDP_REG_COHERENCY_FLUSH_CNTL, 0);
  299. if (adev->mode_info.num_crtc)
  300. amdgpu_display_set_vga_render_state(adev, false);
  301. gmc_v8_0_mc_stop(adev, &save);
  302. if (amdgpu_asic_wait_for_mc_idle(adev)) {
  303. dev_warn(adev->dev, "Wait for MC idle timedout !\n");
  304. }
  305. /* Update configuration */
  306. WREG32(mmMC_VM_SYSTEM_APERTURE_LOW_ADDR,
  307. adev->mc.vram_start >> 12);
  308. WREG32(mmMC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  309. adev->mc.vram_end >> 12);
  310. WREG32(mmMC_VM_SYSTEM_APERTURE_DEFAULT_ADDR,
  311. adev->vram_scratch.gpu_addr >> 12);
  312. tmp = ((adev->mc.vram_end >> 24) & 0xFFFF) << 16;
  313. tmp |= ((adev->mc.vram_start >> 24) & 0xFFFF);
  314. WREG32(mmMC_VM_FB_LOCATION, tmp);
  315. /* XXX double check these! */
  316. WREG32(mmHDP_NONSURFACE_BASE, (adev->mc.vram_start >> 8));
  317. WREG32(mmHDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
  318. WREG32(mmHDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  319. WREG32(mmMC_VM_AGP_BASE, 0);
  320. WREG32(mmMC_VM_AGP_TOP, 0x0FFFFFFF);
  321. WREG32(mmMC_VM_AGP_BOT, 0x0FFFFFFF);
  322. if (amdgpu_asic_wait_for_mc_idle(adev)) {
  323. dev_warn(adev->dev, "Wait for MC idle timedout !\n");
  324. }
  325. gmc_v8_0_mc_resume(adev, &save);
  326. WREG32(mmBIF_FB_EN, BIF_FB_EN__FB_READ_EN_MASK | BIF_FB_EN__FB_WRITE_EN_MASK);
  327. tmp = RREG32(mmHDP_MISC_CNTL);
  328. tmp = REG_SET_FIELD(tmp, HDP_MISC_CNTL, FLUSH_INVALIDATE_CACHE, 1);
  329. WREG32(mmHDP_MISC_CNTL, tmp);
  330. tmp = RREG32(mmHDP_HOST_PATH_CNTL);
  331. WREG32(mmHDP_HOST_PATH_CNTL, tmp);
  332. }
  333. /**
  334. * gmc_v8_0_mc_init - initialize the memory controller driver params
  335. *
  336. * @adev: amdgpu_device pointer
  337. *
  338. * Look up the amount of vram, vram width, and decide how to place
  339. * vram and gart within the GPU's physical address space (CIK).
  340. * Returns 0 for success.
  341. */
  342. static int gmc_v8_0_mc_init(struct amdgpu_device *adev)
  343. {
  344. u32 tmp;
  345. int chansize, numchan;
  346. /* Get VRAM informations */
  347. tmp = RREG32(mmMC_ARB_RAMCFG);
  348. if (REG_GET_FIELD(tmp, MC_ARB_RAMCFG, CHANSIZE)) {
  349. chansize = 64;
  350. } else {
  351. chansize = 32;
  352. }
  353. tmp = RREG32(mmMC_SHARED_CHMAP);
  354. switch (REG_GET_FIELD(tmp, MC_SHARED_CHMAP, NOOFCHAN)) {
  355. case 0:
  356. default:
  357. numchan = 1;
  358. break;
  359. case 1:
  360. numchan = 2;
  361. break;
  362. case 2:
  363. numchan = 4;
  364. break;
  365. case 3:
  366. numchan = 8;
  367. break;
  368. case 4:
  369. numchan = 3;
  370. break;
  371. case 5:
  372. numchan = 6;
  373. break;
  374. case 6:
  375. numchan = 10;
  376. break;
  377. case 7:
  378. numchan = 12;
  379. break;
  380. case 8:
  381. numchan = 16;
  382. break;
  383. }
  384. adev->mc.vram_width = numchan * chansize;
  385. /* Could aper size report 0 ? */
  386. adev->mc.aper_base = pci_resource_start(adev->pdev, 0);
  387. adev->mc.aper_size = pci_resource_len(adev->pdev, 0);
  388. /* size in MB on si */
  389. adev->mc.mc_vram_size = RREG32(mmCONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  390. adev->mc.real_vram_size = RREG32(mmCONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  391. adev->mc.visible_vram_size = adev->mc.aper_size;
  392. /* unless the user had overridden it, set the gart
  393. * size equal to the 1024 or vram, whichever is larger.
  394. */
  395. if (amdgpu_gart_size == -1)
  396. adev->mc.gtt_size = max((1024ULL << 20), adev->mc.mc_vram_size);
  397. else
  398. adev->mc.gtt_size = (uint64_t)amdgpu_gart_size << 20;
  399. gmc_v8_0_vram_gtt_location(adev, &adev->mc);
  400. return 0;
  401. }
  402. /*
  403. * GART
  404. * VMID 0 is the physical GPU addresses as used by the kernel.
  405. * VMIDs 1-15 are used for userspace clients and are handled
  406. * by the amdgpu vm/hsa code.
  407. */
  408. /**
  409. * gmc_v8_0_gart_flush_gpu_tlb - gart tlb flush callback
  410. *
  411. * @adev: amdgpu_device pointer
  412. * @vmid: vm instance to flush
  413. *
  414. * Flush the TLB for the requested page table (CIK).
  415. */
  416. static void gmc_v8_0_gart_flush_gpu_tlb(struct amdgpu_device *adev,
  417. uint32_t vmid)
  418. {
  419. /* flush hdp cache */
  420. WREG32(mmHDP_MEM_COHERENCY_FLUSH_CNTL, 0);
  421. /* bits 0-15 are the VM contexts0-15 */
  422. WREG32(mmVM_INVALIDATE_REQUEST, 1 << vmid);
  423. }
  424. /**
  425. * gmc_v8_0_gart_set_pte_pde - update the page tables using MMIO
  426. *
  427. * @adev: amdgpu_device pointer
  428. * @cpu_pt_addr: cpu address of the page table
  429. * @gpu_page_idx: entry in the page table to update
  430. * @addr: dst addr to write into pte/pde
  431. * @flags: access flags
  432. *
  433. * Update the page tables using the CPU.
  434. */
  435. static int gmc_v8_0_gart_set_pte_pde(struct amdgpu_device *adev,
  436. void *cpu_pt_addr,
  437. uint32_t gpu_page_idx,
  438. uint64_t addr,
  439. uint32_t flags)
  440. {
  441. void __iomem *ptr = (void *)cpu_pt_addr;
  442. uint64_t value;
  443. /*
  444. * PTE format on VI:
  445. * 63:40 reserved
  446. * 39:12 4k physical page base address
  447. * 11:7 fragment
  448. * 6 write
  449. * 5 read
  450. * 4 exe
  451. * 3 reserved
  452. * 2 snooped
  453. * 1 system
  454. * 0 valid
  455. *
  456. * PDE format on VI:
  457. * 63:59 block fragment size
  458. * 58:40 reserved
  459. * 39:1 physical base address of PTE
  460. * bits 5:1 must be 0.
  461. * 0 valid
  462. */
  463. value = addr & 0x000000FFFFFFF000ULL;
  464. value |= flags;
  465. writeq(value, ptr + (gpu_page_idx * 8));
  466. return 0;
  467. }
  468. /**
  469. * gmc_v8_0_gart_enable - gart enable
  470. *
  471. * @adev: amdgpu_device pointer
  472. *
  473. * This sets up the TLBs, programs the page tables for VMID0,
  474. * sets up the hw for VMIDs 1-15 which are allocated on
  475. * demand, and sets up the global locations for the LDS, GDS,
  476. * and GPUVM for FSA64 clients (CIK).
  477. * Returns 0 for success, errors for failure.
  478. */
  479. static int gmc_v8_0_gart_enable(struct amdgpu_device *adev)
  480. {
  481. int r, i;
  482. u32 tmp;
  483. if (adev->gart.robj == NULL) {
  484. dev_err(adev->dev, "No VRAM object for PCIE GART.\n");
  485. return -EINVAL;
  486. }
  487. r = amdgpu_gart_table_vram_pin(adev);
  488. if (r)
  489. return r;
  490. /* Setup TLB control */
  491. tmp = RREG32(mmMC_VM_MX_L1_TLB_CNTL);
  492. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_TLB, 1);
  493. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_FRAGMENT_PROCESSING, 1);
  494. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, SYSTEM_ACCESS_MODE, 3);
  495. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_ADVANCED_DRIVER_MODEL, 1);
  496. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, SYSTEM_APERTURE_UNMAPPED_ACCESS, 0);
  497. WREG32(mmMC_VM_MX_L1_TLB_CNTL, tmp);
  498. /* Setup L2 cache */
  499. tmp = RREG32(mmVM_L2_CNTL);
  500. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_CACHE, 1);
  501. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING, 1);
  502. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE, 1);
  503. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE, 1);
  504. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, EFFECTIVE_L2_QUEUE_SIZE, 7);
  505. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, CONTEXT1_IDENTITY_ACCESS_MODE, 1);
  506. WREG32(mmVM_L2_CNTL, tmp);
  507. tmp = RREG32(mmVM_L2_CNTL2);
  508. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS, 1);
  509. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_L2_CACHE, 1);
  510. WREG32(mmVM_L2_CNTL2, tmp);
  511. tmp = RREG32(mmVM_L2_CNTL3);
  512. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY, 1);
  513. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, BANK_SELECT, 4);
  514. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, L2_CACHE_BIGK_FRAGMENT_SIZE, 4);
  515. WREG32(mmVM_L2_CNTL3, tmp);
  516. /* XXX: set to enable PTE/PDE in system memory */
  517. tmp = RREG32(mmVM_L2_CNTL4);
  518. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PDE_REQUEST_PHYSICAL, 0);
  519. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PDE_REQUEST_SHARED, 0);
  520. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PDE_REQUEST_SNOOP, 0);
  521. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PTE_REQUEST_PHYSICAL, 0);
  522. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PTE_REQUEST_SHARED, 0);
  523. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PTE_REQUEST_SNOOP, 0);
  524. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PDE_REQUEST_PHYSICAL, 0);
  525. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PDE_REQUEST_SHARED, 0);
  526. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PDE_REQUEST_SNOOP, 0);
  527. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PTE_REQUEST_PHYSICAL, 0);
  528. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PTE_REQUEST_SHARED, 0);
  529. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PTE_REQUEST_SNOOP, 0);
  530. WREG32(mmVM_L2_CNTL4, tmp);
  531. /* setup context0 */
  532. WREG32(mmVM_CONTEXT0_PAGE_TABLE_START_ADDR, adev->mc.gtt_start >> 12);
  533. WREG32(mmVM_CONTEXT0_PAGE_TABLE_END_ADDR, (adev->mc.gtt_end >> 12) - 1);
  534. WREG32(mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR, adev->gart.table_addr >> 12);
  535. WREG32(mmVM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  536. (u32)(adev->dummy_page.addr >> 12));
  537. WREG32(mmVM_CONTEXT0_CNTL2, 0);
  538. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  539. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, ENABLE_CONTEXT, 1);
  540. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, PAGE_TABLE_DEPTH, 0);
  541. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  542. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  543. WREG32(mmVM_L2_CONTEXT1_IDENTITY_APERTURE_LOW_ADDR, 0);
  544. WREG32(mmVM_L2_CONTEXT1_IDENTITY_APERTURE_HIGH_ADDR, 0);
  545. WREG32(mmVM_L2_CONTEXT_IDENTITY_PHYSICAL_OFFSET, 0);
  546. /* empty context1-15 */
  547. /* FIXME start with 4G, once using 2 level pt switch to full
  548. * vm size space
  549. */
  550. /* set vm size, must be a multiple of 4 */
  551. WREG32(mmVM_CONTEXT1_PAGE_TABLE_START_ADDR, 0);
  552. WREG32(mmVM_CONTEXT1_PAGE_TABLE_END_ADDR, adev->vm_manager.max_pfn - 1);
  553. for (i = 1; i < 16; i++) {
  554. if (i < 8)
  555. WREG32(mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + i,
  556. adev->gart.table_addr >> 12);
  557. else
  558. WREG32(mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + i - 8,
  559. adev->gart.table_addr >> 12);
  560. }
  561. /* enable context1-15 */
  562. WREG32(mmVM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR,
  563. (u32)(adev->dummy_page.addr >> 12));
  564. WREG32(mmVM_CONTEXT1_CNTL2, 4);
  565. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  566. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, ENABLE_CONTEXT, 1);
  567. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, PAGE_TABLE_DEPTH, 1);
  568. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT, 1);
  569. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  570. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT, 1);
  571. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  572. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT, 1);
  573. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, PDE0_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  574. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, VALID_PROTECTION_FAULT_ENABLE_INTERRUPT, 1);
  575. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, VALID_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  576. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, READ_PROTECTION_FAULT_ENABLE_INTERRUPT, 1);
  577. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, READ_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  578. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT, 1);
  579. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, WRITE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  580. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT, 1);
  581. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  582. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, PAGE_TABLE_BLOCK_SIZE,
  583. amdgpu_vm_block_size - 9);
  584. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  585. gmc_v8_0_gart_flush_gpu_tlb(adev, 0);
  586. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  587. (unsigned)(adev->mc.gtt_size >> 20),
  588. (unsigned long long)adev->gart.table_addr);
  589. adev->gart.ready = true;
  590. return 0;
  591. }
  592. static int gmc_v8_0_gart_init(struct amdgpu_device *adev)
  593. {
  594. int r;
  595. if (adev->gart.robj) {
  596. WARN(1, "R600 PCIE GART already initialized\n");
  597. return 0;
  598. }
  599. /* Initialize common gart structure */
  600. r = amdgpu_gart_init(adev);
  601. if (r)
  602. return r;
  603. adev->gart.table_size = adev->gart.num_gpu_pages * 8;
  604. return amdgpu_gart_table_vram_alloc(adev);
  605. }
  606. /**
  607. * gmc_v8_0_gart_disable - gart disable
  608. *
  609. * @adev: amdgpu_device pointer
  610. *
  611. * This disables all VM page table (CIK).
  612. */
  613. static void gmc_v8_0_gart_disable(struct amdgpu_device *adev)
  614. {
  615. u32 tmp;
  616. /* Disable all tables */
  617. WREG32(mmVM_CONTEXT0_CNTL, 0);
  618. WREG32(mmVM_CONTEXT1_CNTL, 0);
  619. /* Setup TLB control */
  620. tmp = RREG32(mmMC_VM_MX_L1_TLB_CNTL);
  621. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_TLB, 0);
  622. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_FRAGMENT_PROCESSING, 0);
  623. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_ADVANCED_DRIVER_MODEL, 0);
  624. WREG32(mmMC_VM_MX_L1_TLB_CNTL, tmp);
  625. /* Setup L2 cache */
  626. tmp = RREG32(mmVM_L2_CNTL);
  627. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_CACHE, 0);
  628. WREG32(mmVM_L2_CNTL, tmp);
  629. WREG32(mmVM_L2_CNTL2, 0);
  630. amdgpu_gart_table_vram_unpin(adev);
  631. }
  632. /**
  633. * gmc_v8_0_gart_fini - vm fini callback
  634. *
  635. * @adev: amdgpu_device pointer
  636. *
  637. * Tears down the driver GART/VM setup (CIK).
  638. */
  639. static void gmc_v8_0_gart_fini(struct amdgpu_device *adev)
  640. {
  641. amdgpu_gart_table_vram_free(adev);
  642. amdgpu_gart_fini(adev);
  643. }
  644. /*
  645. * vm
  646. * VMID 0 is the physical GPU addresses as used by the kernel.
  647. * VMIDs 1-15 are used for userspace clients and are handled
  648. * by the amdgpu vm/hsa code.
  649. */
  650. /**
  651. * gmc_v8_0_vm_init - cik vm init callback
  652. *
  653. * @adev: amdgpu_device pointer
  654. *
  655. * Inits cik specific vm parameters (number of VMs, base of vram for
  656. * VMIDs 1-15) (CIK).
  657. * Returns 0 for success.
  658. */
  659. static int gmc_v8_0_vm_init(struct amdgpu_device *adev)
  660. {
  661. /*
  662. * number of VMs
  663. * VMID 0 is reserved for System
  664. * amdgpu graphics/compute will use VMIDs 1-7
  665. * amdkfd will use VMIDs 8-15
  666. */
  667. adev->vm_manager.nvm = AMDGPU_NUM_OF_VMIDS;
  668. /* base offset of vram pages */
  669. if (adev->flags & AMDGPU_IS_APU) {
  670. u64 tmp = RREG32(mmMC_VM_FB_OFFSET);
  671. tmp <<= 22;
  672. adev->vm_manager.vram_base_offset = tmp;
  673. } else
  674. adev->vm_manager.vram_base_offset = 0;
  675. return 0;
  676. }
  677. /**
  678. * gmc_v8_0_vm_fini - cik vm fini callback
  679. *
  680. * @adev: amdgpu_device pointer
  681. *
  682. * Tear down any asic specific VM setup (CIK).
  683. */
  684. static void gmc_v8_0_vm_fini(struct amdgpu_device *adev)
  685. {
  686. }
  687. /**
  688. * gmc_v8_0_vm_decode_fault - print human readable fault info
  689. *
  690. * @adev: amdgpu_device pointer
  691. * @status: VM_CONTEXT1_PROTECTION_FAULT_STATUS register value
  692. * @addr: VM_CONTEXT1_PROTECTION_FAULT_ADDR register value
  693. *
  694. * Print human readable fault information (CIK).
  695. */
  696. static void gmc_v8_0_vm_decode_fault(struct amdgpu_device *adev,
  697. u32 status, u32 addr, u32 mc_client)
  698. {
  699. u32 mc_id;
  700. u32 vmid = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS, VMID);
  701. u32 protections = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  702. PROTECTIONS);
  703. char block[5] = { mc_client >> 24, (mc_client >> 16) & 0xff,
  704. (mc_client >> 8) & 0xff, mc_client & 0xff, 0 };
  705. mc_id = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  706. MEMORY_CLIENT_ID);
  707. printk("VM fault (0x%02x, vmid %d) at page %u, %s from '%s' (0x%08x) (%d)\n",
  708. protections, vmid, addr,
  709. REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  710. MEMORY_CLIENT_RW) ?
  711. "write" : "read", block, mc_client, mc_id);
  712. }
  713. static int gmc_v8_0_convert_vram_type(int mc_seq_vram_type)
  714. {
  715. switch (mc_seq_vram_type) {
  716. case MC_SEQ_MISC0__MT__GDDR1:
  717. return AMDGPU_VRAM_TYPE_GDDR1;
  718. case MC_SEQ_MISC0__MT__DDR2:
  719. return AMDGPU_VRAM_TYPE_DDR2;
  720. case MC_SEQ_MISC0__MT__GDDR3:
  721. return AMDGPU_VRAM_TYPE_GDDR3;
  722. case MC_SEQ_MISC0__MT__GDDR4:
  723. return AMDGPU_VRAM_TYPE_GDDR4;
  724. case MC_SEQ_MISC0__MT__GDDR5:
  725. return AMDGPU_VRAM_TYPE_GDDR5;
  726. case MC_SEQ_MISC0__MT__HBM:
  727. return AMDGPU_VRAM_TYPE_HBM;
  728. case MC_SEQ_MISC0__MT__DDR3:
  729. return AMDGPU_VRAM_TYPE_DDR3;
  730. default:
  731. return AMDGPU_VRAM_TYPE_UNKNOWN;
  732. }
  733. }
  734. static int gmc_v8_0_early_init(void *handle)
  735. {
  736. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  737. gmc_v8_0_set_gart_funcs(adev);
  738. gmc_v8_0_set_irq_funcs(adev);
  739. if (adev->flags & AMDGPU_IS_APU) {
  740. adev->mc.vram_type = AMDGPU_VRAM_TYPE_UNKNOWN;
  741. } else {
  742. u32 tmp = RREG32(mmMC_SEQ_MISC0);
  743. tmp &= MC_SEQ_MISC0__MT__MASK;
  744. adev->mc.vram_type = gmc_v8_0_convert_vram_type(tmp);
  745. }
  746. return 0;
  747. }
  748. static int gmc_v8_0_sw_init(void *handle)
  749. {
  750. int r;
  751. int dma_bits;
  752. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  753. r = amdgpu_gem_init(adev);
  754. if (r)
  755. return r;
  756. r = amdgpu_irq_add_id(adev, 146, &adev->mc.vm_fault);
  757. if (r)
  758. return r;
  759. r = amdgpu_irq_add_id(adev, 147, &adev->mc.vm_fault);
  760. if (r)
  761. return r;
  762. /* Adjust VM size here.
  763. * Currently set to 4GB ((1 << 20) 4k pages).
  764. * Max GPUVM size for cayman and SI is 40 bits.
  765. */
  766. adev->vm_manager.max_pfn = amdgpu_vm_size << 18;
  767. /* Set the internal MC address mask
  768. * This is the max address of the GPU's
  769. * internal address space.
  770. */
  771. adev->mc.mc_mask = 0xffffffffffULL; /* 40 bit MC */
  772. /* set DMA mask + need_dma32 flags.
  773. * PCIE - can handle 40-bits.
  774. * IGP - can handle 40-bits
  775. * PCI - dma32 for legacy pci gart, 40 bits on newer asics
  776. */
  777. adev->need_dma32 = false;
  778. dma_bits = adev->need_dma32 ? 32 : 40;
  779. r = pci_set_dma_mask(adev->pdev, DMA_BIT_MASK(dma_bits));
  780. if (r) {
  781. adev->need_dma32 = true;
  782. dma_bits = 32;
  783. printk(KERN_WARNING "amdgpu: No suitable DMA available.\n");
  784. }
  785. r = pci_set_consistent_dma_mask(adev->pdev, DMA_BIT_MASK(dma_bits));
  786. if (r) {
  787. pci_set_consistent_dma_mask(adev->pdev, DMA_BIT_MASK(32));
  788. printk(KERN_WARNING "amdgpu: No coherent DMA available.\n");
  789. }
  790. r = gmc_v8_0_init_microcode(adev);
  791. if (r) {
  792. DRM_ERROR("Failed to load mc firmware!\n");
  793. return r;
  794. }
  795. r = gmc_v8_0_mc_init(adev);
  796. if (r)
  797. return r;
  798. /* Memory manager */
  799. r = amdgpu_bo_init(adev);
  800. if (r)
  801. return r;
  802. r = gmc_v8_0_gart_init(adev);
  803. if (r)
  804. return r;
  805. if (!adev->vm_manager.enabled) {
  806. r = gmc_v8_0_vm_init(adev);
  807. if (r) {
  808. dev_err(adev->dev, "vm manager initialization failed (%d).\n", r);
  809. return r;
  810. }
  811. adev->vm_manager.enabled = true;
  812. }
  813. return r;
  814. }
  815. static int gmc_v8_0_sw_fini(void *handle)
  816. {
  817. int i;
  818. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  819. if (adev->vm_manager.enabled) {
  820. for (i = 0; i < AMDGPU_NUM_VM; ++i)
  821. amdgpu_fence_unref(&adev->vm_manager.active[i]);
  822. gmc_v8_0_vm_fini(adev);
  823. adev->vm_manager.enabled = false;
  824. }
  825. gmc_v8_0_gart_fini(adev);
  826. amdgpu_gem_fini(adev);
  827. amdgpu_bo_fini(adev);
  828. return 0;
  829. }
  830. static int gmc_v8_0_hw_init(void *handle)
  831. {
  832. int r;
  833. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  834. gmc_v8_0_init_golden_registers(adev);
  835. gmc_v8_0_mc_program(adev);
  836. if (!(adev->flags & AMDGPU_IS_APU)) {
  837. r = gmc_v8_0_mc_load_microcode(adev);
  838. if (r) {
  839. DRM_ERROR("Failed to load MC firmware!\n");
  840. return r;
  841. }
  842. }
  843. r = gmc_v8_0_gart_enable(adev);
  844. if (r)
  845. return r;
  846. return r;
  847. }
  848. static int gmc_v8_0_hw_fini(void *handle)
  849. {
  850. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  851. gmc_v8_0_gart_disable(adev);
  852. return 0;
  853. }
  854. static int gmc_v8_0_suspend(void *handle)
  855. {
  856. int i;
  857. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  858. if (adev->vm_manager.enabled) {
  859. for (i = 0; i < AMDGPU_NUM_VM; ++i)
  860. amdgpu_fence_unref(&adev->vm_manager.active[i]);
  861. gmc_v8_0_vm_fini(adev);
  862. adev->vm_manager.enabled = false;
  863. }
  864. gmc_v8_0_hw_fini(adev);
  865. return 0;
  866. }
  867. static int gmc_v8_0_resume(void *handle)
  868. {
  869. int r;
  870. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  871. r = gmc_v8_0_hw_init(adev);
  872. if (r)
  873. return r;
  874. if (!adev->vm_manager.enabled) {
  875. r = gmc_v8_0_vm_init(adev);
  876. if (r) {
  877. dev_err(adev->dev, "vm manager initialization failed (%d).\n", r);
  878. return r;
  879. }
  880. adev->vm_manager.enabled = true;
  881. }
  882. return r;
  883. }
  884. static bool gmc_v8_0_is_idle(void *handle)
  885. {
  886. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  887. u32 tmp = RREG32(mmSRBM_STATUS);
  888. if (tmp & (SRBM_STATUS__MCB_BUSY_MASK | SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  889. SRBM_STATUS__MCC_BUSY_MASK | SRBM_STATUS__MCD_BUSY_MASK | SRBM_STATUS__VMC_BUSY_MASK))
  890. return false;
  891. return true;
  892. }
  893. static int gmc_v8_0_wait_for_idle(void *handle)
  894. {
  895. unsigned i;
  896. u32 tmp;
  897. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  898. for (i = 0; i < adev->usec_timeout; i++) {
  899. /* read MC_STATUS */
  900. tmp = RREG32(mmSRBM_STATUS) & (SRBM_STATUS__MCB_BUSY_MASK |
  901. SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  902. SRBM_STATUS__MCC_BUSY_MASK |
  903. SRBM_STATUS__MCD_BUSY_MASK |
  904. SRBM_STATUS__VMC_BUSY_MASK |
  905. SRBM_STATUS__VMC1_BUSY_MASK);
  906. if (!tmp)
  907. return 0;
  908. udelay(1);
  909. }
  910. return -ETIMEDOUT;
  911. }
  912. static void gmc_v8_0_print_status(void *handle)
  913. {
  914. int i, j;
  915. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  916. dev_info(adev->dev, "GMC 8.x registers\n");
  917. dev_info(adev->dev, " SRBM_STATUS=0x%08X\n",
  918. RREG32(mmSRBM_STATUS));
  919. dev_info(adev->dev, " SRBM_STATUS2=0x%08X\n",
  920. RREG32(mmSRBM_STATUS2));
  921. dev_info(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  922. RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_ADDR));
  923. dev_info(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  924. RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_STATUS));
  925. dev_info(adev->dev, " MC_VM_MX_L1_TLB_CNTL=0x%08X\n",
  926. RREG32(mmMC_VM_MX_L1_TLB_CNTL));
  927. dev_info(adev->dev, " VM_L2_CNTL=0x%08X\n",
  928. RREG32(mmVM_L2_CNTL));
  929. dev_info(adev->dev, " VM_L2_CNTL2=0x%08X\n",
  930. RREG32(mmVM_L2_CNTL2));
  931. dev_info(adev->dev, " VM_L2_CNTL3=0x%08X\n",
  932. RREG32(mmVM_L2_CNTL3));
  933. dev_info(adev->dev, " VM_L2_CNTL4=0x%08X\n",
  934. RREG32(mmVM_L2_CNTL4));
  935. dev_info(adev->dev, " VM_CONTEXT0_PAGE_TABLE_START_ADDR=0x%08X\n",
  936. RREG32(mmVM_CONTEXT0_PAGE_TABLE_START_ADDR));
  937. dev_info(adev->dev, " VM_CONTEXT0_PAGE_TABLE_END_ADDR=0x%08X\n",
  938. RREG32(mmVM_CONTEXT0_PAGE_TABLE_END_ADDR));
  939. dev_info(adev->dev, " VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR=0x%08X\n",
  940. RREG32(mmVM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR));
  941. dev_info(adev->dev, " VM_CONTEXT0_CNTL2=0x%08X\n",
  942. RREG32(mmVM_CONTEXT0_CNTL2));
  943. dev_info(adev->dev, " VM_CONTEXT0_CNTL=0x%08X\n",
  944. RREG32(mmVM_CONTEXT0_CNTL));
  945. dev_info(adev->dev, " VM_L2_CONTEXT1_IDENTITY_APERTURE_LOW_ADDR=0x%08X\n",
  946. RREG32(mmVM_L2_CONTEXT1_IDENTITY_APERTURE_LOW_ADDR));
  947. dev_info(adev->dev, " VM_L2_CONTEXT1_IDENTITY_APERTURE_HIGH_ADDR=0x%08X\n",
  948. RREG32(mmVM_L2_CONTEXT1_IDENTITY_APERTURE_HIGH_ADDR));
  949. dev_info(adev->dev, " mmVM_L2_CONTEXT_IDENTITY_PHYSICAL_OFFSET=0x%08X\n",
  950. RREG32(mmVM_L2_CONTEXT_IDENTITY_PHYSICAL_OFFSET));
  951. dev_info(adev->dev, " VM_CONTEXT1_PAGE_TABLE_START_ADDR=0x%08X\n",
  952. RREG32(mmVM_CONTEXT1_PAGE_TABLE_START_ADDR));
  953. dev_info(adev->dev, " VM_CONTEXT1_PAGE_TABLE_END_ADDR=0x%08X\n",
  954. RREG32(mmVM_CONTEXT1_PAGE_TABLE_END_ADDR));
  955. dev_info(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR=0x%08X\n",
  956. RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR));
  957. dev_info(adev->dev, " VM_CONTEXT1_CNTL2=0x%08X\n",
  958. RREG32(mmVM_CONTEXT1_CNTL2));
  959. dev_info(adev->dev, " VM_CONTEXT1_CNTL=0x%08X\n",
  960. RREG32(mmVM_CONTEXT1_CNTL));
  961. for (i = 0; i < 16; i++) {
  962. if (i < 8)
  963. dev_info(adev->dev, " VM_CONTEXT%d_PAGE_TABLE_BASE_ADDR=0x%08X\n",
  964. i, RREG32(mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + i));
  965. else
  966. dev_info(adev->dev, " VM_CONTEXT%d_PAGE_TABLE_BASE_ADDR=0x%08X\n",
  967. i, RREG32(mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + i - 8));
  968. }
  969. dev_info(adev->dev, " MC_VM_SYSTEM_APERTURE_LOW_ADDR=0x%08X\n",
  970. RREG32(mmMC_VM_SYSTEM_APERTURE_LOW_ADDR));
  971. dev_info(adev->dev, " MC_VM_SYSTEM_APERTURE_HIGH_ADDR=0x%08X\n",
  972. RREG32(mmMC_VM_SYSTEM_APERTURE_HIGH_ADDR));
  973. dev_info(adev->dev, " MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR=0x%08X\n",
  974. RREG32(mmMC_VM_SYSTEM_APERTURE_DEFAULT_ADDR));
  975. dev_info(adev->dev, " MC_VM_FB_LOCATION=0x%08X\n",
  976. RREG32(mmMC_VM_FB_LOCATION));
  977. dev_info(adev->dev, " MC_VM_AGP_BASE=0x%08X\n",
  978. RREG32(mmMC_VM_AGP_BASE));
  979. dev_info(adev->dev, " MC_VM_AGP_TOP=0x%08X\n",
  980. RREG32(mmMC_VM_AGP_TOP));
  981. dev_info(adev->dev, " MC_VM_AGP_BOT=0x%08X\n",
  982. RREG32(mmMC_VM_AGP_BOT));
  983. dev_info(adev->dev, " HDP_REG_COHERENCY_FLUSH_CNTL=0x%08X\n",
  984. RREG32(mmHDP_REG_COHERENCY_FLUSH_CNTL));
  985. dev_info(adev->dev, " HDP_NONSURFACE_BASE=0x%08X\n",
  986. RREG32(mmHDP_NONSURFACE_BASE));
  987. dev_info(adev->dev, " HDP_NONSURFACE_INFO=0x%08X\n",
  988. RREG32(mmHDP_NONSURFACE_INFO));
  989. dev_info(adev->dev, " HDP_NONSURFACE_SIZE=0x%08X\n",
  990. RREG32(mmHDP_NONSURFACE_SIZE));
  991. dev_info(adev->dev, " HDP_MISC_CNTL=0x%08X\n",
  992. RREG32(mmHDP_MISC_CNTL));
  993. dev_info(adev->dev, " HDP_HOST_PATH_CNTL=0x%08X\n",
  994. RREG32(mmHDP_HOST_PATH_CNTL));
  995. for (i = 0, j = 0; i < 32; i++, j += 0x6) {
  996. dev_info(adev->dev, " %d:\n", i);
  997. dev_info(adev->dev, " 0x%04X=0x%08X\n",
  998. 0xb05 + j, RREG32(0xb05 + j));
  999. dev_info(adev->dev, " 0x%04X=0x%08X\n",
  1000. 0xb06 + j, RREG32(0xb06 + j));
  1001. dev_info(adev->dev, " 0x%04X=0x%08X\n",
  1002. 0xb07 + j, RREG32(0xb07 + j));
  1003. dev_info(adev->dev, " 0x%04X=0x%08X\n",
  1004. 0xb08 + j, RREG32(0xb08 + j));
  1005. dev_info(adev->dev, " 0x%04X=0x%08X\n",
  1006. 0xb09 + j, RREG32(0xb09 + j));
  1007. }
  1008. dev_info(adev->dev, " BIF_FB_EN=0x%08X\n",
  1009. RREG32(mmBIF_FB_EN));
  1010. }
  1011. static int gmc_v8_0_soft_reset(void *handle)
  1012. {
  1013. struct amdgpu_mode_mc_save save;
  1014. u32 srbm_soft_reset = 0;
  1015. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1016. u32 tmp = RREG32(mmSRBM_STATUS);
  1017. if (tmp & SRBM_STATUS__VMC_BUSY_MASK)
  1018. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  1019. SRBM_SOFT_RESET, SOFT_RESET_VMC, 1);
  1020. if (tmp & (SRBM_STATUS__MCB_BUSY_MASK | SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  1021. SRBM_STATUS__MCC_BUSY_MASK | SRBM_STATUS__MCD_BUSY_MASK)) {
  1022. if (!(adev->flags & AMDGPU_IS_APU))
  1023. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  1024. SRBM_SOFT_RESET, SOFT_RESET_MC, 1);
  1025. }
  1026. if (srbm_soft_reset) {
  1027. gmc_v8_0_print_status((void *)adev);
  1028. gmc_v8_0_mc_stop(adev, &save);
  1029. if (gmc_v8_0_wait_for_idle(adev)) {
  1030. dev_warn(adev->dev, "Wait for GMC idle timed out !\n");
  1031. }
  1032. tmp = RREG32(mmSRBM_SOFT_RESET);
  1033. tmp |= srbm_soft_reset;
  1034. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  1035. WREG32(mmSRBM_SOFT_RESET, tmp);
  1036. tmp = RREG32(mmSRBM_SOFT_RESET);
  1037. udelay(50);
  1038. tmp &= ~srbm_soft_reset;
  1039. WREG32(mmSRBM_SOFT_RESET, tmp);
  1040. tmp = RREG32(mmSRBM_SOFT_RESET);
  1041. /* Wait a little for things to settle down */
  1042. udelay(50);
  1043. gmc_v8_0_mc_resume(adev, &save);
  1044. udelay(50);
  1045. gmc_v8_0_print_status((void *)adev);
  1046. }
  1047. return 0;
  1048. }
  1049. static int gmc_v8_0_vm_fault_interrupt_state(struct amdgpu_device *adev,
  1050. struct amdgpu_irq_src *src,
  1051. unsigned type,
  1052. enum amdgpu_interrupt_state state)
  1053. {
  1054. u32 tmp;
  1055. u32 bits = (VM_CONTEXT1_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1056. VM_CONTEXT1_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1057. VM_CONTEXT1_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1058. VM_CONTEXT1_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1059. VM_CONTEXT1_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1060. VM_CONTEXT1_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1061. VM_CONTEXT1_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK);
  1062. switch (state) {
  1063. case AMDGPU_IRQ_STATE_DISABLE:
  1064. /* system context */
  1065. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  1066. tmp &= ~bits;
  1067. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  1068. /* VMs */
  1069. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  1070. tmp &= ~bits;
  1071. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  1072. break;
  1073. case AMDGPU_IRQ_STATE_ENABLE:
  1074. /* system context */
  1075. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  1076. tmp |= bits;
  1077. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  1078. /* VMs */
  1079. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  1080. tmp |= bits;
  1081. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  1082. break;
  1083. default:
  1084. break;
  1085. }
  1086. return 0;
  1087. }
  1088. static int gmc_v8_0_process_interrupt(struct amdgpu_device *adev,
  1089. struct amdgpu_irq_src *source,
  1090. struct amdgpu_iv_entry *entry)
  1091. {
  1092. u32 addr, status, mc_client;
  1093. addr = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_ADDR);
  1094. status = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_STATUS);
  1095. mc_client = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_MCCLIENT);
  1096. dev_err(adev->dev, "GPU fault detected: %d 0x%08x\n",
  1097. entry->src_id, entry->src_data);
  1098. dev_err(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  1099. addr);
  1100. dev_err(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  1101. status);
  1102. gmc_v8_0_vm_decode_fault(adev, status, addr, mc_client);
  1103. /* reset addr and status */
  1104. WREG32_P(mmVM_CONTEXT1_CNTL2, 1, ~1);
  1105. return 0;
  1106. }
  1107. static int gmc_v8_0_set_clockgating_state(void *handle,
  1108. enum amd_clockgating_state state)
  1109. {
  1110. return 0;
  1111. }
  1112. static int gmc_v8_0_set_powergating_state(void *handle,
  1113. enum amd_powergating_state state)
  1114. {
  1115. return 0;
  1116. }
  1117. const struct amd_ip_funcs gmc_v8_0_ip_funcs = {
  1118. .early_init = gmc_v8_0_early_init,
  1119. .late_init = NULL,
  1120. .sw_init = gmc_v8_0_sw_init,
  1121. .sw_fini = gmc_v8_0_sw_fini,
  1122. .hw_init = gmc_v8_0_hw_init,
  1123. .hw_fini = gmc_v8_0_hw_fini,
  1124. .suspend = gmc_v8_0_suspend,
  1125. .resume = gmc_v8_0_resume,
  1126. .is_idle = gmc_v8_0_is_idle,
  1127. .wait_for_idle = gmc_v8_0_wait_for_idle,
  1128. .soft_reset = gmc_v8_0_soft_reset,
  1129. .print_status = gmc_v8_0_print_status,
  1130. .set_clockgating_state = gmc_v8_0_set_clockgating_state,
  1131. .set_powergating_state = gmc_v8_0_set_powergating_state,
  1132. };
  1133. static const struct amdgpu_gart_funcs gmc_v8_0_gart_funcs = {
  1134. .flush_gpu_tlb = gmc_v8_0_gart_flush_gpu_tlb,
  1135. .set_pte_pde = gmc_v8_0_gart_set_pte_pde,
  1136. };
  1137. static const struct amdgpu_irq_src_funcs gmc_v8_0_irq_funcs = {
  1138. .set = gmc_v8_0_vm_fault_interrupt_state,
  1139. .process = gmc_v8_0_process_interrupt,
  1140. };
  1141. static void gmc_v8_0_set_gart_funcs(struct amdgpu_device *adev)
  1142. {
  1143. if (adev->gart.gart_funcs == NULL)
  1144. adev->gart.gart_funcs = &gmc_v8_0_gart_funcs;
  1145. }
  1146. static void gmc_v8_0_set_irq_funcs(struct amdgpu_device *adev)
  1147. {
  1148. adev->mc.vm_fault.num_types = 1;
  1149. adev->mc.vm_fault.funcs = &gmc_v8_0_irq_funcs;
  1150. }