gfx_v8_0.c 139 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "drmP.h"
  25. #include "amdgpu.h"
  26. #include "amdgpu_gfx.h"
  27. #include "vi.h"
  28. #include "vid.h"
  29. #include "amdgpu_ucode.h"
  30. #include "clearstate_vi.h"
  31. #include "gmc/gmc_8_2_d.h"
  32. #include "gmc/gmc_8_2_sh_mask.h"
  33. #include "oss/oss_3_0_d.h"
  34. #include "oss/oss_3_0_sh_mask.h"
  35. #include "bif/bif_5_0_d.h"
  36. #include "bif/bif_5_0_sh_mask.h"
  37. #include "gca/gfx_8_0_d.h"
  38. #include "gca/gfx_8_0_enum.h"
  39. #include "gca/gfx_8_0_sh_mask.h"
  40. #include "gca/gfx_8_0_enum.h"
  41. #include "uvd/uvd_5_0_d.h"
  42. #include "uvd/uvd_5_0_sh_mask.h"
  43. #include "dce/dce_10_0_d.h"
  44. #include "dce/dce_10_0_sh_mask.h"
  45. #define GFX8_NUM_GFX_RINGS 1
  46. #define GFX8_NUM_COMPUTE_RINGS 8
  47. #define TOPAZ_GB_ADDR_CONFIG_GOLDEN 0x22010001
  48. #define CARRIZO_GB_ADDR_CONFIG_GOLDEN 0x22010001
  49. #define TONGA_GB_ADDR_CONFIG_GOLDEN 0x22011003
  50. #define ARRAY_MODE(x) ((x) << GB_TILE_MODE0__ARRAY_MODE__SHIFT)
  51. #define PIPE_CONFIG(x) ((x) << GB_TILE_MODE0__PIPE_CONFIG__SHIFT)
  52. #define TILE_SPLIT(x) ((x) << GB_TILE_MODE0__TILE_SPLIT__SHIFT)
  53. #define MICRO_TILE_MODE_NEW(x) ((x) << GB_TILE_MODE0__MICRO_TILE_MODE_NEW__SHIFT)
  54. #define SAMPLE_SPLIT(x) ((x) << GB_TILE_MODE0__SAMPLE_SPLIT__SHIFT)
  55. #define BANK_WIDTH(x) ((x) << GB_MACROTILE_MODE0__BANK_WIDTH__SHIFT)
  56. #define BANK_HEIGHT(x) ((x) << GB_MACROTILE_MODE0__BANK_HEIGHT__SHIFT)
  57. #define MACRO_TILE_ASPECT(x) ((x) << GB_MACROTILE_MODE0__MACRO_TILE_ASPECT__SHIFT)
  58. #define NUM_BANKS(x) ((x) << GB_MACROTILE_MODE0__NUM_BANKS__SHIFT)
  59. MODULE_FIRMWARE("amdgpu/carrizo_ce.bin");
  60. MODULE_FIRMWARE("amdgpu/carrizo_pfp.bin");
  61. MODULE_FIRMWARE("amdgpu/carrizo_me.bin");
  62. MODULE_FIRMWARE("amdgpu/carrizo_mec.bin");
  63. MODULE_FIRMWARE("amdgpu/carrizo_mec2.bin");
  64. MODULE_FIRMWARE("amdgpu/carrizo_rlc.bin");
  65. MODULE_FIRMWARE("amdgpu/tonga_ce.bin");
  66. MODULE_FIRMWARE("amdgpu/tonga_pfp.bin");
  67. MODULE_FIRMWARE("amdgpu/tonga_me.bin");
  68. MODULE_FIRMWARE("amdgpu/tonga_mec.bin");
  69. MODULE_FIRMWARE("amdgpu/tonga_mec2.bin");
  70. MODULE_FIRMWARE("amdgpu/tonga_rlc.bin");
  71. MODULE_FIRMWARE("amdgpu/topaz_ce.bin");
  72. MODULE_FIRMWARE("amdgpu/topaz_pfp.bin");
  73. MODULE_FIRMWARE("amdgpu/topaz_me.bin");
  74. MODULE_FIRMWARE("amdgpu/topaz_mec.bin");
  75. MODULE_FIRMWARE("amdgpu/topaz_mec2.bin");
  76. MODULE_FIRMWARE("amdgpu/topaz_rlc.bin");
  77. static const struct amdgpu_gds_reg_offset amdgpu_gds_reg_offset[] =
  78. {
  79. {mmGDS_VMID0_BASE, mmGDS_VMID0_SIZE, mmGDS_GWS_VMID0, mmGDS_OA_VMID0},
  80. {mmGDS_VMID1_BASE, mmGDS_VMID1_SIZE, mmGDS_GWS_VMID1, mmGDS_OA_VMID1},
  81. {mmGDS_VMID2_BASE, mmGDS_VMID2_SIZE, mmGDS_GWS_VMID2, mmGDS_OA_VMID2},
  82. {mmGDS_VMID3_BASE, mmGDS_VMID3_SIZE, mmGDS_GWS_VMID3, mmGDS_OA_VMID3},
  83. {mmGDS_VMID4_BASE, mmGDS_VMID4_SIZE, mmGDS_GWS_VMID4, mmGDS_OA_VMID4},
  84. {mmGDS_VMID5_BASE, mmGDS_VMID5_SIZE, mmGDS_GWS_VMID5, mmGDS_OA_VMID5},
  85. {mmGDS_VMID6_BASE, mmGDS_VMID6_SIZE, mmGDS_GWS_VMID6, mmGDS_OA_VMID6},
  86. {mmGDS_VMID7_BASE, mmGDS_VMID7_SIZE, mmGDS_GWS_VMID7, mmGDS_OA_VMID7},
  87. {mmGDS_VMID8_BASE, mmGDS_VMID8_SIZE, mmGDS_GWS_VMID8, mmGDS_OA_VMID8},
  88. {mmGDS_VMID9_BASE, mmGDS_VMID9_SIZE, mmGDS_GWS_VMID9, mmGDS_OA_VMID9},
  89. {mmGDS_VMID10_BASE, mmGDS_VMID10_SIZE, mmGDS_GWS_VMID10, mmGDS_OA_VMID10},
  90. {mmGDS_VMID11_BASE, mmGDS_VMID11_SIZE, mmGDS_GWS_VMID11, mmGDS_OA_VMID11},
  91. {mmGDS_VMID12_BASE, mmGDS_VMID12_SIZE, mmGDS_GWS_VMID12, mmGDS_OA_VMID12},
  92. {mmGDS_VMID13_BASE, mmGDS_VMID13_SIZE, mmGDS_GWS_VMID13, mmGDS_OA_VMID13},
  93. {mmGDS_VMID14_BASE, mmGDS_VMID14_SIZE, mmGDS_GWS_VMID14, mmGDS_OA_VMID14},
  94. {mmGDS_VMID15_BASE, mmGDS_VMID15_SIZE, mmGDS_GWS_VMID15, mmGDS_OA_VMID15}
  95. };
  96. static const u32 golden_settings_tonga_a11[] =
  97. {
  98. mmCB_HW_CONTROL, 0xfffdf3cf, 0x00007208,
  99. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  100. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  101. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  102. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  103. mmPA_SC_FIFO_DEPTH_CNTL, 0x000003ff, 0x000000fc,
  104. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  105. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  106. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  107. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000002fb,
  108. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x0000543b,
  109. mmTCP_CHAN_STEER_LO, 0xffffffff, 0xa9210876,
  110. };
  111. static const u32 tonga_golden_common_all[] =
  112. {
  113. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  114. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x16000012,
  115. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002A,
  116. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  117. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  118. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  119. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  120. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  121. };
  122. static const u32 tonga_mgcg_cgcg_init[] =
  123. {
  124. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  125. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  126. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  127. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  128. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  129. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  130. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  131. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  132. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  133. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  134. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  135. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  136. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  137. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  138. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  139. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  140. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  141. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  142. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  143. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  144. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  145. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  146. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  147. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  148. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  149. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  150. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  151. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  152. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  153. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  154. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  155. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  156. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  157. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  158. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  159. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  160. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  161. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  162. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  163. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  164. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  165. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  166. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  167. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  168. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  169. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  170. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  171. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  172. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  173. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  174. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  175. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  176. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  177. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  178. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  179. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  180. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  181. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  182. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  183. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  184. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  185. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  186. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  187. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  188. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  189. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  190. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  191. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  192. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  193. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  194. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  195. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  196. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  197. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  198. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  199. };
  200. static const u32 golden_settings_iceland_a11[] =
  201. {
  202. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  203. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  204. mmDB_DEBUG3, 0xc0000000, 0xc0000000,
  205. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  206. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  207. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  208. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x00000002,
  209. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x00000000,
  210. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  211. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  212. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f1,
  213. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  214. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00000010,
  215. };
  216. static const u32 iceland_golden_common_all[] =
  217. {
  218. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  219. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  220. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  221. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  222. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  223. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  224. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  225. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  226. };
  227. static const u32 iceland_mgcg_cgcg_init[] =
  228. {
  229. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  230. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  231. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  232. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  233. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0xc0000100,
  234. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0xc0000100,
  235. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0xc0000100,
  236. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  237. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  238. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  239. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  240. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  241. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  242. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  243. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  244. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  245. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  246. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  247. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  248. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  249. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  250. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  251. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0xff000100,
  252. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  253. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  254. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  255. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  256. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  257. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  258. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  259. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  260. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  261. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  262. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  263. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  264. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  265. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  266. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  267. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  268. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  269. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  270. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  271. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  272. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  273. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  274. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  275. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  276. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  277. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  278. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  279. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  280. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  281. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  282. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  283. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  284. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  285. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  286. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  287. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  288. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  289. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  290. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  291. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  292. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  293. };
  294. static const u32 cz_golden_settings_a11[] =
  295. {
  296. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  297. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  298. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  299. mmPA_SC_ENHANCE, 0xffffffff, 0x00000001,
  300. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  301. mmTA_CNTL_AUX, 0x000f000f, 0x00010000,
  302. mmTCP_ADDR_CONFIG, 0x0000000f, 0x000000f3,
  303. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00001302
  304. };
  305. static const u32 cz_golden_common_all[] =
  306. {
  307. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  308. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  309. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  310. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  311. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  312. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  313. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  314. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  315. };
  316. static const u32 cz_mgcg_cgcg_init[] =
  317. {
  318. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  319. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  320. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  321. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  322. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  323. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  324. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x00000100,
  325. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  326. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  327. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  328. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  329. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  330. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  331. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  332. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  333. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  334. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  335. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  336. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  337. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  338. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  339. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  340. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  341. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  342. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  343. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  344. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  345. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  346. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  347. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  348. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  349. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  350. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  351. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  352. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  353. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  354. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  355. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  356. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  357. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  358. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  359. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  360. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  361. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  362. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  363. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  364. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  365. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  366. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  367. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  368. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  369. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  370. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  371. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  372. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  373. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  374. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  375. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  376. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  377. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  378. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  379. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  380. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  381. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  382. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  383. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  384. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  385. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  386. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  387. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  388. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  389. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  390. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  391. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  392. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  393. };
  394. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev);
  395. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev);
  396. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev);
  397. static void gfx_v8_0_init_golden_registers(struct amdgpu_device *adev)
  398. {
  399. switch (adev->asic_type) {
  400. case CHIP_TOPAZ:
  401. amdgpu_program_register_sequence(adev,
  402. iceland_mgcg_cgcg_init,
  403. (const u32)ARRAY_SIZE(iceland_mgcg_cgcg_init));
  404. amdgpu_program_register_sequence(adev,
  405. golden_settings_iceland_a11,
  406. (const u32)ARRAY_SIZE(golden_settings_iceland_a11));
  407. amdgpu_program_register_sequence(adev,
  408. iceland_golden_common_all,
  409. (const u32)ARRAY_SIZE(iceland_golden_common_all));
  410. break;
  411. case CHIP_TONGA:
  412. amdgpu_program_register_sequence(adev,
  413. tonga_mgcg_cgcg_init,
  414. (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
  415. amdgpu_program_register_sequence(adev,
  416. golden_settings_tonga_a11,
  417. (const u32)ARRAY_SIZE(golden_settings_tonga_a11));
  418. amdgpu_program_register_sequence(adev,
  419. tonga_golden_common_all,
  420. (const u32)ARRAY_SIZE(tonga_golden_common_all));
  421. break;
  422. case CHIP_CARRIZO:
  423. amdgpu_program_register_sequence(adev,
  424. cz_mgcg_cgcg_init,
  425. (const u32)ARRAY_SIZE(cz_mgcg_cgcg_init));
  426. amdgpu_program_register_sequence(adev,
  427. cz_golden_settings_a11,
  428. (const u32)ARRAY_SIZE(cz_golden_settings_a11));
  429. amdgpu_program_register_sequence(adev,
  430. cz_golden_common_all,
  431. (const u32)ARRAY_SIZE(cz_golden_common_all));
  432. break;
  433. default:
  434. break;
  435. }
  436. }
  437. static void gfx_v8_0_scratch_init(struct amdgpu_device *adev)
  438. {
  439. int i;
  440. adev->gfx.scratch.num_reg = 7;
  441. adev->gfx.scratch.reg_base = mmSCRATCH_REG0;
  442. for (i = 0; i < adev->gfx.scratch.num_reg; i++) {
  443. adev->gfx.scratch.free[i] = true;
  444. adev->gfx.scratch.reg[i] = adev->gfx.scratch.reg_base + i;
  445. }
  446. }
  447. static int gfx_v8_0_ring_test_ring(struct amdgpu_ring *ring)
  448. {
  449. struct amdgpu_device *adev = ring->adev;
  450. uint32_t scratch;
  451. uint32_t tmp = 0;
  452. unsigned i;
  453. int r;
  454. r = amdgpu_gfx_scratch_get(adev, &scratch);
  455. if (r) {
  456. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  457. return r;
  458. }
  459. WREG32(scratch, 0xCAFEDEAD);
  460. r = amdgpu_ring_lock(ring, 3);
  461. if (r) {
  462. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  463. ring->idx, r);
  464. amdgpu_gfx_scratch_free(adev, scratch);
  465. return r;
  466. }
  467. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  468. amdgpu_ring_write(ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  469. amdgpu_ring_write(ring, 0xDEADBEEF);
  470. amdgpu_ring_unlock_commit(ring);
  471. for (i = 0; i < adev->usec_timeout; i++) {
  472. tmp = RREG32(scratch);
  473. if (tmp == 0xDEADBEEF)
  474. break;
  475. DRM_UDELAY(1);
  476. }
  477. if (i < adev->usec_timeout) {
  478. DRM_INFO("ring test on %d succeeded in %d usecs\n",
  479. ring->idx, i);
  480. } else {
  481. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  482. ring->idx, scratch, tmp);
  483. r = -EINVAL;
  484. }
  485. amdgpu_gfx_scratch_free(adev, scratch);
  486. return r;
  487. }
  488. static int gfx_v8_0_ring_test_ib(struct amdgpu_ring *ring)
  489. {
  490. struct amdgpu_device *adev = ring->adev;
  491. struct amdgpu_ib ib;
  492. uint32_t scratch;
  493. uint32_t tmp = 0;
  494. unsigned i;
  495. int r;
  496. r = amdgpu_gfx_scratch_get(adev, &scratch);
  497. if (r) {
  498. DRM_ERROR("amdgpu: failed to get scratch reg (%d).\n", r);
  499. return r;
  500. }
  501. WREG32(scratch, 0xCAFEDEAD);
  502. r = amdgpu_ib_get(ring, NULL, 256, &ib);
  503. if (r) {
  504. DRM_ERROR("amdgpu: failed to get ib (%d).\n", r);
  505. amdgpu_gfx_scratch_free(adev, scratch);
  506. return r;
  507. }
  508. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  509. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START));
  510. ib.ptr[2] = 0xDEADBEEF;
  511. ib.length_dw = 3;
  512. r = amdgpu_ib_schedule(adev, 1, &ib, AMDGPU_FENCE_OWNER_UNDEFINED);
  513. if (r) {
  514. amdgpu_gfx_scratch_free(adev, scratch);
  515. amdgpu_ib_free(adev, &ib);
  516. DRM_ERROR("amdgpu: failed to schedule ib (%d).\n", r);
  517. return r;
  518. }
  519. r = amdgpu_fence_wait(ib.fence, false);
  520. if (r) {
  521. DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);
  522. amdgpu_gfx_scratch_free(adev, scratch);
  523. amdgpu_ib_free(adev, &ib);
  524. return r;
  525. }
  526. for (i = 0; i < adev->usec_timeout; i++) {
  527. tmp = RREG32(scratch);
  528. if (tmp == 0xDEADBEEF)
  529. break;
  530. DRM_UDELAY(1);
  531. }
  532. if (i < adev->usec_timeout) {
  533. DRM_INFO("ib test on ring %d succeeded in %u usecs\n",
  534. ib.fence->ring->idx, i);
  535. } else {
  536. DRM_ERROR("amdgpu: ib test failed (scratch(0x%04X)=0x%08X)\n",
  537. scratch, tmp);
  538. r = -EINVAL;
  539. }
  540. amdgpu_gfx_scratch_free(adev, scratch);
  541. amdgpu_ib_free(adev, &ib);
  542. return r;
  543. }
  544. static int gfx_v8_0_init_microcode(struct amdgpu_device *adev)
  545. {
  546. const char *chip_name;
  547. char fw_name[30];
  548. int err;
  549. struct amdgpu_firmware_info *info = NULL;
  550. const struct common_firmware_header *header = NULL;
  551. DRM_DEBUG("\n");
  552. switch (adev->asic_type) {
  553. case CHIP_TOPAZ:
  554. chip_name = "topaz";
  555. break;
  556. case CHIP_TONGA:
  557. chip_name = "tonga";
  558. break;
  559. case CHIP_CARRIZO:
  560. chip_name = "carrizo";
  561. break;
  562. default:
  563. BUG();
  564. }
  565. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp.bin", chip_name);
  566. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  567. if (err)
  568. goto out;
  569. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  570. if (err)
  571. goto out;
  572. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me.bin", chip_name);
  573. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  574. if (err)
  575. goto out;
  576. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  577. if (err)
  578. goto out;
  579. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce.bin", chip_name);
  580. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  581. if (err)
  582. goto out;
  583. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  584. if (err)
  585. goto out;
  586. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_rlc.bin", chip_name);
  587. err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  588. if (err)
  589. goto out;
  590. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  591. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec.bin", chip_name);
  592. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  593. if (err)
  594. goto out;
  595. err = amdgpu_ucode_validate(adev->gfx.mec_fw);
  596. if (err)
  597. goto out;
  598. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2.bin", chip_name);
  599. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  600. if (!err) {
  601. err = amdgpu_ucode_validate(adev->gfx.mec2_fw);
  602. if (err)
  603. goto out;
  604. } else {
  605. err = 0;
  606. adev->gfx.mec2_fw = NULL;
  607. }
  608. if (adev->firmware.smu_load) {
  609. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_PFP];
  610. info->ucode_id = AMDGPU_UCODE_ID_CP_PFP;
  611. info->fw = adev->gfx.pfp_fw;
  612. header = (const struct common_firmware_header *)info->fw->data;
  613. adev->firmware.fw_size +=
  614. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  615. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_ME];
  616. info->ucode_id = AMDGPU_UCODE_ID_CP_ME;
  617. info->fw = adev->gfx.me_fw;
  618. header = (const struct common_firmware_header *)info->fw->data;
  619. adev->firmware.fw_size +=
  620. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  621. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_CE];
  622. info->ucode_id = AMDGPU_UCODE_ID_CP_CE;
  623. info->fw = adev->gfx.ce_fw;
  624. header = (const struct common_firmware_header *)info->fw->data;
  625. adev->firmware.fw_size +=
  626. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  627. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_RLC_G];
  628. info->ucode_id = AMDGPU_UCODE_ID_RLC_G;
  629. info->fw = adev->gfx.rlc_fw;
  630. header = (const struct common_firmware_header *)info->fw->data;
  631. adev->firmware.fw_size +=
  632. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  633. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1];
  634. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1;
  635. info->fw = adev->gfx.mec_fw;
  636. header = (const struct common_firmware_header *)info->fw->data;
  637. adev->firmware.fw_size +=
  638. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  639. if (adev->gfx.mec2_fw) {
  640. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2];
  641. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2;
  642. info->fw = adev->gfx.mec2_fw;
  643. header = (const struct common_firmware_header *)info->fw->data;
  644. adev->firmware.fw_size +=
  645. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  646. }
  647. }
  648. out:
  649. if (err) {
  650. dev_err(adev->dev,
  651. "gfx8: Failed to load firmware \"%s\"\n",
  652. fw_name);
  653. release_firmware(adev->gfx.pfp_fw);
  654. adev->gfx.pfp_fw = NULL;
  655. release_firmware(adev->gfx.me_fw);
  656. adev->gfx.me_fw = NULL;
  657. release_firmware(adev->gfx.ce_fw);
  658. adev->gfx.ce_fw = NULL;
  659. release_firmware(adev->gfx.rlc_fw);
  660. adev->gfx.rlc_fw = NULL;
  661. release_firmware(adev->gfx.mec_fw);
  662. adev->gfx.mec_fw = NULL;
  663. release_firmware(adev->gfx.mec2_fw);
  664. adev->gfx.mec2_fw = NULL;
  665. }
  666. return err;
  667. }
  668. static void gfx_v8_0_mec_fini(struct amdgpu_device *adev)
  669. {
  670. int r;
  671. if (adev->gfx.mec.hpd_eop_obj) {
  672. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  673. if (unlikely(r != 0))
  674. dev_warn(adev->dev, "(%d) reserve HPD EOP bo failed\n", r);
  675. amdgpu_bo_unpin(adev->gfx.mec.hpd_eop_obj);
  676. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  677. amdgpu_bo_unref(&adev->gfx.mec.hpd_eop_obj);
  678. adev->gfx.mec.hpd_eop_obj = NULL;
  679. }
  680. }
  681. #define MEC_HPD_SIZE 2048
  682. static int gfx_v8_0_mec_init(struct amdgpu_device *adev)
  683. {
  684. int r;
  685. u32 *hpd;
  686. /*
  687. * we assign only 1 pipe because all other pipes will
  688. * be handled by KFD
  689. */
  690. adev->gfx.mec.num_mec = 1;
  691. adev->gfx.mec.num_pipe = 1;
  692. adev->gfx.mec.num_queue = adev->gfx.mec.num_mec * adev->gfx.mec.num_pipe * 8;
  693. if (adev->gfx.mec.hpd_eop_obj == NULL) {
  694. r = amdgpu_bo_create(adev,
  695. adev->gfx.mec.num_mec *adev->gfx.mec.num_pipe * MEC_HPD_SIZE * 2,
  696. PAGE_SIZE, true,
  697. AMDGPU_GEM_DOMAIN_GTT, 0, NULL,
  698. &adev->gfx.mec.hpd_eop_obj);
  699. if (r) {
  700. dev_warn(adev->dev, "(%d) create HDP EOP bo failed\n", r);
  701. return r;
  702. }
  703. }
  704. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  705. if (unlikely(r != 0)) {
  706. gfx_v8_0_mec_fini(adev);
  707. return r;
  708. }
  709. r = amdgpu_bo_pin(adev->gfx.mec.hpd_eop_obj, AMDGPU_GEM_DOMAIN_GTT,
  710. &adev->gfx.mec.hpd_eop_gpu_addr);
  711. if (r) {
  712. dev_warn(adev->dev, "(%d) pin HDP EOP bo failed\n", r);
  713. gfx_v8_0_mec_fini(adev);
  714. return r;
  715. }
  716. r = amdgpu_bo_kmap(adev->gfx.mec.hpd_eop_obj, (void **)&hpd);
  717. if (r) {
  718. dev_warn(adev->dev, "(%d) map HDP EOP bo failed\n", r);
  719. gfx_v8_0_mec_fini(adev);
  720. return r;
  721. }
  722. memset(hpd, 0, adev->gfx.mec.num_mec *adev->gfx.mec.num_pipe * MEC_HPD_SIZE * 2);
  723. amdgpu_bo_kunmap(adev->gfx.mec.hpd_eop_obj);
  724. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  725. return 0;
  726. }
  727. static int gfx_v8_0_sw_init(void *handle)
  728. {
  729. int i, r;
  730. struct amdgpu_ring *ring;
  731. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  732. /* EOP Event */
  733. r = amdgpu_irq_add_id(adev, 181, &adev->gfx.eop_irq);
  734. if (r)
  735. return r;
  736. /* Privileged reg */
  737. r = amdgpu_irq_add_id(adev, 184, &adev->gfx.priv_reg_irq);
  738. if (r)
  739. return r;
  740. /* Privileged inst */
  741. r = amdgpu_irq_add_id(adev, 185, &adev->gfx.priv_inst_irq);
  742. if (r)
  743. return r;
  744. adev->gfx.gfx_current_status = AMDGPU_GFX_NORMAL_MODE;
  745. gfx_v8_0_scratch_init(adev);
  746. r = gfx_v8_0_init_microcode(adev);
  747. if (r) {
  748. DRM_ERROR("Failed to load gfx firmware!\n");
  749. return r;
  750. }
  751. r = gfx_v8_0_mec_init(adev);
  752. if (r) {
  753. DRM_ERROR("Failed to init MEC BOs!\n");
  754. return r;
  755. }
  756. r = amdgpu_wb_get(adev, &adev->gfx.ce_sync_offs);
  757. if (r) {
  758. DRM_ERROR("(%d) gfx.ce_sync_offs wb alloc failed\n", r);
  759. return r;
  760. }
  761. /* set up the gfx ring */
  762. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  763. ring = &adev->gfx.gfx_ring[i];
  764. ring->ring_obj = NULL;
  765. sprintf(ring->name, "gfx");
  766. /* no gfx doorbells on iceland */
  767. if (adev->asic_type != CHIP_TOPAZ) {
  768. ring->use_doorbell = true;
  769. ring->doorbell_index = AMDGPU_DOORBELL_GFX_RING0;
  770. }
  771. r = amdgpu_ring_init(adev, ring, 1024 * 1024,
  772. PACKET3(PACKET3_NOP, 0x3FFF), 0xf,
  773. &adev->gfx.eop_irq, AMDGPU_CP_IRQ_GFX_EOP,
  774. AMDGPU_RING_TYPE_GFX);
  775. if (r)
  776. return r;
  777. }
  778. /* set up the compute queues */
  779. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  780. unsigned irq_type;
  781. /* max 32 queues per MEC */
  782. if ((i >= 32) || (i >= AMDGPU_MAX_COMPUTE_RINGS)) {
  783. DRM_ERROR("Too many (%d) compute rings!\n", i);
  784. break;
  785. }
  786. ring = &adev->gfx.compute_ring[i];
  787. ring->ring_obj = NULL;
  788. ring->use_doorbell = true;
  789. ring->doorbell_index = AMDGPU_DOORBELL_MEC_RING0 + i;
  790. ring->me = 1; /* first MEC */
  791. ring->pipe = i / 8;
  792. ring->queue = i % 8;
  793. sprintf(ring->name, "comp %d.%d.%d", ring->me, ring->pipe, ring->queue);
  794. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP + ring->pipe;
  795. /* type-2 packets are deprecated on MEC, use type-3 instead */
  796. r = amdgpu_ring_init(adev, ring, 1024 * 1024,
  797. PACKET3(PACKET3_NOP, 0x3FFF), 0xf,
  798. &adev->gfx.eop_irq, irq_type,
  799. AMDGPU_RING_TYPE_COMPUTE);
  800. if (r)
  801. return r;
  802. }
  803. /* reserve GDS, GWS and OA resource for gfx */
  804. r = amdgpu_bo_create(adev, adev->gds.mem.gfx_partition_size,
  805. PAGE_SIZE, true,
  806. AMDGPU_GEM_DOMAIN_GDS, 0,
  807. NULL, &adev->gds.gds_gfx_bo);
  808. if (r)
  809. return r;
  810. r = amdgpu_bo_create(adev, adev->gds.gws.gfx_partition_size,
  811. PAGE_SIZE, true,
  812. AMDGPU_GEM_DOMAIN_GWS, 0,
  813. NULL, &adev->gds.gws_gfx_bo);
  814. if (r)
  815. return r;
  816. r = amdgpu_bo_create(adev, adev->gds.oa.gfx_partition_size,
  817. PAGE_SIZE, true,
  818. AMDGPU_GEM_DOMAIN_OA, 0,
  819. NULL, &adev->gds.oa_gfx_bo);
  820. if (r)
  821. return r;
  822. adev->gfx.ce_ram_size = 0x8000;
  823. return 0;
  824. }
  825. static int gfx_v8_0_sw_fini(void *handle)
  826. {
  827. int i;
  828. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  829. amdgpu_bo_unref(&adev->gds.oa_gfx_bo);
  830. amdgpu_bo_unref(&adev->gds.gws_gfx_bo);
  831. amdgpu_bo_unref(&adev->gds.gds_gfx_bo);
  832. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  833. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  834. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  835. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  836. amdgpu_wb_free(adev, adev->gfx.ce_sync_offs);
  837. gfx_v8_0_mec_fini(adev);
  838. return 0;
  839. }
  840. static void gfx_v8_0_tiling_mode_table_init(struct amdgpu_device *adev)
  841. {
  842. const u32 num_tile_mode_states = 32;
  843. const u32 num_secondary_tile_mode_states = 16;
  844. u32 reg_offset, gb_tile_moden, split_equal_to_row_size;
  845. switch (adev->gfx.config.mem_row_size_in_kb) {
  846. case 1:
  847. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_1KB;
  848. break;
  849. case 2:
  850. default:
  851. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_2KB;
  852. break;
  853. case 4:
  854. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_4KB;
  855. break;
  856. }
  857. switch (adev->asic_type) {
  858. case CHIP_TOPAZ:
  859. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  860. switch (reg_offset) {
  861. case 0:
  862. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  863. PIPE_CONFIG(ADDR_SURF_P2) |
  864. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  865. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  866. break;
  867. case 1:
  868. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  869. PIPE_CONFIG(ADDR_SURF_P2) |
  870. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  871. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  872. break;
  873. case 2:
  874. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  875. PIPE_CONFIG(ADDR_SURF_P2) |
  876. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  877. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  878. break;
  879. case 3:
  880. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  881. PIPE_CONFIG(ADDR_SURF_P2) |
  882. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  883. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  884. break;
  885. case 4:
  886. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  887. PIPE_CONFIG(ADDR_SURF_P2) |
  888. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  889. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  890. break;
  891. case 5:
  892. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  893. PIPE_CONFIG(ADDR_SURF_P2) |
  894. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  895. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  896. break;
  897. case 6:
  898. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  899. PIPE_CONFIG(ADDR_SURF_P2) |
  900. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  901. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  902. break;
  903. case 8:
  904. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  905. PIPE_CONFIG(ADDR_SURF_P2));
  906. break;
  907. case 9:
  908. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  909. PIPE_CONFIG(ADDR_SURF_P2) |
  910. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  911. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  912. break;
  913. case 10:
  914. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  915. PIPE_CONFIG(ADDR_SURF_P2) |
  916. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  917. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  918. break;
  919. case 11:
  920. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  921. PIPE_CONFIG(ADDR_SURF_P2) |
  922. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  923. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  924. break;
  925. case 13:
  926. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  927. PIPE_CONFIG(ADDR_SURF_P2) |
  928. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  929. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  930. break;
  931. case 14:
  932. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  933. PIPE_CONFIG(ADDR_SURF_P2) |
  934. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  935. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  936. break;
  937. case 15:
  938. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  939. PIPE_CONFIG(ADDR_SURF_P2) |
  940. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  941. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  942. break;
  943. case 16:
  944. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  945. PIPE_CONFIG(ADDR_SURF_P2) |
  946. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  947. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  948. break;
  949. case 18:
  950. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  951. PIPE_CONFIG(ADDR_SURF_P2) |
  952. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  953. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  954. break;
  955. case 19:
  956. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  957. PIPE_CONFIG(ADDR_SURF_P2) |
  958. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  959. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  960. break;
  961. case 20:
  962. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  963. PIPE_CONFIG(ADDR_SURF_P2) |
  964. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  965. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  966. break;
  967. case 21:
  968. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  969. PIPE_CONFIG(ADDR_SURF_P2) |
  970. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  971. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  972. break;
  973. case 22:
  974. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  975. PIPE_CONFIG(ADDR_SURF_P2) |
  976. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  977. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  978. break;
  979. case 24:
  980. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  981. PIPE_CONFIG(ADDR_SURF_P2) |
  982. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  983. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  984. break;
  985. case 25:
  986. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  987. PIPE_CONFIG(ADDR_SURF_P2) |
  988. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  989. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  990. break;
  991. case 26:
  992. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  993. PIPE_CONFIG(ADDR_SURF_P2) |
  994. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  995. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  996. break;
  997. case 27:
  998. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  999. PIPE_CONFIG(ADDR_SURF_P2) |
  1000. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1001. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1002. break;
  1003. case 28:
  1004. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1005. PIPE_CONFIG(ADDR_SURF_P2) |
  1006. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1007. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1008. break;
  1009. case 29:
  1010. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1011. PIPE_CONFIG(ADDR_SURF_P2) |
  1012. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1013. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1014. break;
  1015. case 7:
  1016. case 12:
  1017. case 17:
  1018. case 23:
  1019. /* unused idx */
  1020. continue;
  1021. default:
  1022. gb_tile_moden = 0;
  1023. break;
  1024. };
  1025. adev->gfx.config.tile_mode_array[reg_offset] = gb_tile_moden;
  1026. WREG32(mmGB_TILE_MODE0 + reg_offset, gb_tile_moden);
  1027. }
  1028. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  1029. switch (reg_offset) {
  1030. case 0:
  1031. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1032. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1033. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1034. NUM_BANKS(ADDR_SURF_8_BANK));
  1035. break;
  1036. case 1:
  1037. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1038. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1039. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1040. NUM_BANKS(ADDR_SURF_8_BANK));
  1041. break;
  1042. case 2:
  1043. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1044. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1045. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1046. NUM_BANKS(ADDR_SURF_8_BANK));
  1047. break;
  1048. case 3:
  1049. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1050. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1051. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1052. NUM_BANKS(ADDR_SURF_8_BANK));
  1053. break;
  1054. case 4:
  1055. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1056. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1057. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1058. NUM_BANKS(ADDR_SURF_8_BANK));
  1059. break;
  1060. case 5:
  1061. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1062. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1063. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1064. NUM_BANKS(ADDR_SURF_8_BANK));
  1065. break;
  1066. case 6:
  1067. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1068. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1069. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1070. NUM_BANKS(ADDR_SURF_8_BANK));
  1071. break;
  1072. case 8:
  1073. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1074. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  1075. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1076. NUM_BANKS(ADDR_SURF_16_BANK));
  1077. break;
  1078. case 9:
  1079. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1080. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1081. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1082. NUM_BANKS(ADDR_SURF_16_BANK));
  1083. break;
  1084. case 10:
  1085. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1086. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1087. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1088. NUM_BANKS(ADDR_SURF_16_BANK));
  1089. break;
  1090. case 11:
  1091. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1092. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1093. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1094. NUM_BANKS(ADDR_SURF_16_BANK));
  1095. break;
  1096. case 12:
  1097. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1098. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1099. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1100. NUM_BANKS(ADDR_SURF_16_BANK));
  1101. break;
  1102. case 13:
  1103. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1104. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1105. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1106. NUM_BANKS(ADDR_SURF_16_BANK));
  1107. break;
  1108. case 14:
  1109. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1110. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1111. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1112. NUM_BANKS(ADDR_SURF_8_BANK));
  1113. break;
  1114. case 7:
  1115. /* unused idx */
  1116. continue;
  1117. default:
  1118. gb_tile_moden = 0;
  1119. break;
  1120. };
  1121. adev->gfx.config.macrotile_mode_array[reg_offset] = gb_tile_moden;
  1122. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, gb_tile_moden);
  1123. }
  1124. case CHIP_TONGA:
  1125. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  1126. switch (reg_offset) {
  1127. case 0:
  1128. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1129. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1130. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1131. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1132. break;
  1133. case 1:
  1134. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1135. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1136. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1137. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1138. break;
  1139. case 2:
  1140. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1141. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1142. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1143. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1144. break;
  1145. case 3:
  1146. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1147. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1148. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1149. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1150. break;
  1151. case 4:
  1152. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1153. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1154. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1155. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1156. break;
  1157. case 5:
  1158. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1159. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1160. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1161. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1162. break;
  1163. case 6:
  1164. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1165. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1166. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1167. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1168. break;
  1169. case 7:
  1170. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1171. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1172. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1173. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1174. break;
  1175. case 8:
  1176. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1177. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  1178. break;
  1179. case 9:
  1180. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1181. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1182. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1183. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1184. break;
  1185. case 10:
  1186. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1187. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1188. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1189. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1190. break;
  1191. case 11:
  1192. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1193. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1194. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1195. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1196. break;
  1197. case 12:
  1198. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1199. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1200. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1201. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1202. break;
  1203. case 13:
  1204. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1205. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1206. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1207. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1208. break;
  1209. case 14:
  1210. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1211. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1212. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1213. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1214. break;
  1215. case 15:
  1216. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  1217. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1218. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1219. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1220. break;
  1221. case 16:
  1222. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1223. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1224. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1225. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1226. break;
  1227. case 17:
  1228. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1229. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1230. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1231. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1232. break;
  1233. case 18:
  1234. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1235. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1236. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1237. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1238. break;
  1239. case 19:
  1240. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1241. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1242. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1243. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1244. break;
  1245. case 20:
  1246. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1247. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1248. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1249. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1250. break;
  1251. case 21:
  1252. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  1253. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1254. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1255. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1256. break;
  1257. case 22:
  1258. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1259. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1260. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1261. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1262. break;
  1263. case 23:
  1264. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1265. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1266. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1267. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1268. break;
  1269. case 24:
  1270. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1271. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1272. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1273. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1274. break;
  1275. case 25:
  1276. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  1277. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1278. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1279. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1280. break;
  1281. case 26:
  1282. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  1283. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1284. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1285. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1286. break;
  1287. case 27:
  1288. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1289. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1290. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1291. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1292. break;
  1293. case 28:
  1294. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1295. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1296. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1297. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1298. break;
  1299. case 29:
  1300. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1301. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1302. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1303. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1304. break;
  1305. case 30:
  1306. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1307. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1308. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1309. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1310. break;
  1311. default:
  1312. gb_tile_moden = 0;
  1313. break;
  1314. };
  1315. adev->gfx.config.tile_mode_array[reg_offset] = gb_tile_moden;
  1316. WREG32(mmGB_TILE_MODE0 + reg_offset, gb_tile_moden);
  1317. }
  1318. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  1319. switch (reg_offset) {
  1320. case 0:
  1321. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1322. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1323. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1324. NUM_BANKS(ADDR_SURF_16_BANK));
  1325. break;
  1326. case 1:
  1327. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1328. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1329. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1330. NUM_BANKS(ADDR_SURF_16_BANK));
  1331. break;
  1332. case 2:
  1333. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1334. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1335. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1336. NUM_BANKS(ADDR_SURF_16_BANK));
  1337. break;
  1338. case 3:
  1339. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1340. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1341. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1342. NUM_BANKS(ADDR_SURF_16_BANK));
  1343. break;
  1344. case 4:
  1345. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1346. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1347. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1348. NUM_BANKS(ADDR_SURF_16_BANK));
  1349. break;
  1350. case 5:
  1351. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1352. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1353. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1354. NUM_BANKS(ADDR_SURF_16_BANK));
  1355. break;
  1356. case 6:
  1357. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1358. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1359. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1360. NUM_BANKS(ADDR_SURF_16_BANK));
  1361. break;
  1362. case 8:
  1363. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1364. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  1365. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1366. NUM_BANKS(ADDR_SURF_16_BANK));
  1367. break;
  1368. case 9:
  1369. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1370. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1371. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1372. NUM_BANKS(ADDR_SURF_16_BANK));
  1373. break;
  1374. case 10:
  1375. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1376. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1377. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1378. NUM_BANKS(ADDR_SURF_16_BANK));
  1379. break;
  1380. case 11:
  1381. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1382. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1383. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1384. NUM_BANKS(ADDR_SURF_16_BANK));
  1385. break;
  1386. case 12:
  1387. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1388. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1389. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1390. NUM_BANKS(ADDR_SURF_8_BANK));
  1391. break;
  1392. case 13:
  1393. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1394. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1395. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1396. NUM_BANKS(ADDR_SURF_4_BANK));
  1397. break;
  1398. case 14:
  1399. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1400. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1401. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1402. NUM_BANKS(ADDR_SURF_4_BANK));
  1403. break;
  1404. case 7:
  1405. /* unused idx */
  1406. continue;
  1407. default:
  1408. gb_tile_moden = 0;
  1409. break;
  1410. };
  1411. adev->gfx.config.macrotile_mode_array[reg_offset] = gb_tile_moden;
  1412. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, gb_tile_moden);
  1413. }
  1414. break;
  1415. case CHIP_CARRIZO:
  1416. default:
  1417. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  1418. switch (reg_offset) {
  1419. case 0:
  1420. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1421. PIPE_CONFIG(ADDR_SURF_P2) |
  1422. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1423. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1424. break;
  1425. case 1:
  1426. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1427. PIPE_CONFIG(ADDR_SURF_P2) |
  1428. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1429. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1430. break;
  1431. case 2:
  1432. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1433. PIPE_CONFIG(ADDR_SURF_P2) |
  1434. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1435. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1436. break;
  1437. case 3:
  1438. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1439. PIPE_CONFIG(ADDR_SURF_P2) |
  1440. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1441. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1442. break;
  1443. case 4:
  1444. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1445. PIPE_CONFIG(ADDR_SURF_P2) |
  1446. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1447. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1448. break;
  1449. case 5:
  1450. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1451. PIPE_CONFIG(ADDR_SURF_P2) |
  1452. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1453. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1454. break;
  1455. case 6:
  1456. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1457. PIPE_CONFIG(ADDR_SURF_P2) |
  1458. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1459. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1460. break;
  1461. case 8:
  1462. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1463. PIPE_CONFIG(ADDR_SURF_P2));
  1464. break;
  1465. case 9:
  1466. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1467. PIPE_CONFIG(ADDR_SURF_P2) |
  1468. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1469. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1470. break;
  1471. case 10:
  1472. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1473. PIPE_CONFIG(ADDR_SURF_P2) |
  1474. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1475. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1476. break;
  1477. case 11:
  1478. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1479. PIPE_CONFIG(ADDR_SURF_P2) |
  1480. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1481. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1482. break;
  1483. case 13:
  1484. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1485. PIPE_CONFIG(ADDR_SURF_P2) |
  1486. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1487. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1488. break;
  1489. case 14:
  1490. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1491. PIPE_CONFIG(ADDR_SURF_P2) |
  1492. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1493. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1494. break;
  1495. case 15:
  1496. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  1497. PIPE_CONFIG(ADDR_SURF_P2) |
  1498. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1499. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1500. break;
  1501. case 16:
  1502. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1503. PIPE_CONFIG(ADDR_SURF_P2) |
  1504. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1505. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1506. break;
  1507. case 18:
  1508. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1509. PIPE_CONFIG(ADDR_SURF_P2) |
  1510. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1511. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1512. break;
  1513. case 19:
  1514. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1515. PIPE_CONFIG(ADDR_SURF_P2) |
  1516. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1517. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1518. break;
  1519. case 20:
  1520. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1521. PIPE_CONFIG(ADDR_SURF_P2) |
  1522. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1523. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1524. break;
  1525. case 21:
  1526. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  1527. PIPE_CONFIG(ADDR_SURF_P2) |
  1528. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1529. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1530. break;
  1531. case 22:
  1532. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1533. PIPE_CONFIG(ADDR_SURF_P2) |
  1534. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1535. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1536. break;
  1537. case 24:
  1538. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1539. PIPE_CONFIG(ADDR_SURF_P2) |
  1540. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1541. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1542. break;
  1543. case 25:
  1544. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  1545. PIPE_CONFIG(ADDR_SURF_P2) |
  1546. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1547. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1548. break;
  1549. case 26:
  1550. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  1551. PIPE_CONFIG(ADDR_SURF_P2) |
  1552. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1553. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1554. break;
  1555. case 27:
  1556. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1557. PIPE_CONFIG(ADDR_SURF_P2) |
  1558. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1559. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1560. break;
  1561. case 28:
  1562. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1563. PIPE_CONFIG(ADDR_SURF_P2) |
  1564. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1565. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1566. break;
  1567. case 29:
  1568. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1569. PIPE_CONFIG(ADDR_SURF_P2) |
  1570. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1571. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1572. break;
  1573. case 7:
  1574. case 12:
  1575. case 17:
  1576. case 23:
  1577. /* unused idx */
  1578. continue;
  1579. default:
  1580. gb_tile_moden = 0;
  1581. break;
  1582. };
  1583. adev->gfx.config.tile_mode_array[reg_offset] = gb_tile_moden;
  1584. WREG32(mmGB_TILE_MODE0 + reg_offset, gb_tile_moden);
  1585. }
  1586. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  1587. switch (reg_offset) {
  1588. case 0:
  1589. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1590. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1591. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1592. NUM_BANKS(ADDR_SURF_8_BANK));
  1593. break;
  1594. case 1:
  1595. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1596. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1597. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1598. NUM_BANKS(ADDR_SURF_8_BANK));
  1599. break;
  1600. case 2:
  1601. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1602. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1603. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1604. NUM_BANKS(ADDR_SURF_8_BANK));
  1605. break;
  1606. case 3:
  1607. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1608. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1609. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1610. NUM_BANKS(ADDR_SURF_8_BANK));
  1611. break;
  1612. case 4:
  1613. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1614. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1615. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1616. NUM_BANKS(ADDR_SURF_8_BANK));
  1617. break;
  1618. case 5:
  1619. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1620. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1621. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1622. NUM_BANKS(ADDR_SURF_8_BANK));
  1623. break;
  1624. case 6:
  1625. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1626. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1627. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1628. NUM_BANKS(ADDR_SURF_8_BANK));
  1629. break;
  1630. case 8:
  1631. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1632. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  1633. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1634. NUM_BANKS(ADDR_SURF_16_BANK));
  1635. break;
  1636. case 9:
  1637. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1638. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1639. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1640. NUM_BANKS(ADDR_SURF_16_BANK));
  1641. break;
  1642. case 10:
  1643. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1644. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1645. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1646. NUM_BANKS(ADDR_SURF_16_BANK));
  1647. break;
  1648. case 11:
  1649. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1650. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1651. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1652. NUM_BANKS(ADDR_SURF_16_BANK));
  1653. break;
  1654. case 12:
  1655. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1656. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1657. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1658. NUM_BANKS(ADDR_SURF_16_BANK));
  1659. break;
  1660. case 13:
  1661. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1662. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1663. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1664. NUM_BANKS(ADDR_SURF_16_BANK));
  1665. break;
  1666. case 14:
  1667. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1668. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1669. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1670. NUM_BANKS(ADDR_SURF_8_BANK));
  1671. break;
  1672. case 7:
  1673. /* unused idx */
  1674. continue;
  1675. default:
  1676. gb_tile_moden = 0;
  1677. break;
  1678. };
  1679. adev->gfx.config.macrotile_mode_array[reg_offset] = gb_tile_moden;
  1680. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, gb_tile_moden);
  1681. }
  1682. }
  1683. }
  1684. static u32 gfx_v8_0_create_bitmask(u32 bit_width)
  1685. {
  1686. u32 i, mask = 0;
  1687. for (i = 0; i < bit_width; i++) {
  1688. mask <<= 1;
  1689. mask |= 1;
  1690. }
  1691. return mask;
  1692. }
  1693. void gfx_v8_0_select_se_sh(struct amdgpu_device *adev, u32 se_num, u32 sh_num)
  1694. {
  1695. u32 data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
  1696. if ((se_num == 0xffffffff) && (sh_num == 0xffffffff)) {
  1697. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  1698. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  1699. } else if (se_num == 0xffffffff) {
  1700. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  1701. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  1702. } else if (sh_num == 0xffffffff) {
  1703. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  1704. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  1705. } else {
  1706. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  1707. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  1708. }
  1709. WREG32(mmGRBM_GFX_INDEX, data);
  1710. }
  1711. static u32 gfx_v8_0_get_rb_disabled(struct amdgpu_device *adev,
  1712. u32 max_rb_num_per_se,
  1713. u32 sh_per_se)
  1714. {
  1715. u32 data, mask;
  1716. data = RREG32(mmCC_RB_BACKEND_DISABLE);
  1717. if (data & 1)
  1718. data &= CC_RB_BACKEND_DISABLE__BACKEND_DISABLE_MASK;
  1719. else
  1720. data = 0;
  1721. data |= RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  1722. data >>= GC_USER_RB_BACKEND_DISABLE__BACKEND_DISABLE__SHIFT;
  1723. mask = gfx_v8_0_create_bitmask(max_rb_num_per_se / sh_per_se);
  1724. return data & mask;
  1725. }
  1726. static void gfx_v8_0_setup_rb(struct amdgpu_device *adev,
  1727. u32 se_num, u32 sh_per_se,
  1728. u32 max_rb_num_per_se)
  1729. {
  1730. int i, j;
  1731. u32 data, mask;
  1732. u32 disabled_rbs = 0;
  1733. u32 enabled_rbs = 0;
  1734. mutex_lock(&adev->grbm_idx_mutex);
  1735. for (i = 0; i < se_num; i++) {
  1736. for (j = 0; j < sh_per_se; j++) {
  1737. gfx_v8_0_select_se_sh(adev, i, j);
  1738. data = gfx_v8_0_get_rb_disabled(adev,
  1739. max_rb_num_per_se, sh_per_se);
  1740. disabled_rbs |= data << ((i * sh_per_se + j) *
  1741. RB_BITMAP_WIDTH_PER_SH);
  1742. }
  1743. }
  1744. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  1745. mutex_unlock(&adev->grbm_idx_mutex);
  1746. mask = 1;
  1747. for (i = 0; i < max_rb_num_per_se * se_num; i++) {
  1748. if (!(disabled_rbs & mask))
  1749. enabled_rbs |= mask;
  1750. mask <<= 1;
  1751. }
  1752. adev->gfx.config.backend_enable_mask = enabled_rbs;
  1753. mutex_lock(&adev->grbm_idx_mutex);
  1754. for (i = 0; i < se_num; i++) {
  1755. gfx_v8_0_select_se_sh(adev, i, 0xffffffff);
  1756. data = 0;
  1757. for (j = 0; j < sh_per_se; j++) {
  1758. switch (enabled_rbs & 3) {
  1759. case 0:
  1760. if (j == 0)
  1761. data |= (RASTER_CONFIG_RB_MAP_3 <<
  1762. PA_SC_RASTER_CONFIG__PKR_MAP__SHIFT);
  1763. else
  1764. data |= (RASTER_CONFIG_RB_MAP_0 <<
  1765. PA_SC_RASTER_CONFIG__PKR_MAP__SHIFT);
  1766. break;
  1767. case 1:
  1768. data |= (RASTER_CONFIG_RB_MAP_0 <<
  1769. (i * sh_per_se + j) * 2);
  1770. break;
  1771. case 2:
  1772. data |= (RASTER_CONFIG_RB_MAP_3 <<
  1773. (i * sh_per_se + j) * 2);
  1774. break;
  1775. case 3:
  1776. default:
  1777. data |= (RASTER_CONFIG_RB_MAP_2 <<
  1778. (i * sh_per_se + j) * 2);
  1779. break;
  1780. }
  1781. enabled_rbs >>= 2;
  1782. }
  1783. WREG32(mmPA_SC_RASTER_CONFIG, data);
  1784. }
  1785. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  1786. mutex_unlock(&adev->grbm_idx_mutex);
  1787. }
  1788. static void gfx_v8_0_gpu_init(struct amdgpu_device *adev)
  1789. {
  1790. u32 gb_addr_config;
  1791. u32 mc_shared_chmap, mc_arb_ramcfg;
  1792. u32 dimm00_addr_map, dimm01_addr_map, dimm10_addr_map, dimm11_addr_map;
  1793. u32 tmp;
  1794. int i;
  1795. switch (adev->asic_type) {
  1796. case CHIP_TOPAZ:
  1797. adev->gfx.config.max_shader_engines = 1;
  1798. adev->gfx.config.max_tile_pipes = 2;
  1799. adev->gfx.config.max_cu_per_sh = 6;
  1800. adev->gfx.config.max_sh_per_se = 1;
  1801. adev->gfx.config.max_backends_per_se = 2;
  1802. adev->gfx.config.max_texture_channel_caches = 2;
  1803. adev->gfx.config.max_gprs = 256;
  1804. adev->gfx.config.max_gs_threads = 32;
  1805. adev->gfx.config.max_hw_contexts = 8;
  1806. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1807. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1808. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1809. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1810. gb_addr_config = TOPAZ_GB_ADDR_CONFIG_GOLDEN;
  1811. break;
  1812. case CHIP_TONGA:
  1813. adev->gfx.config.max_shader_engines = 4;
  1814. adev->gfx.config.max_tile_pipes = 8;
  1815. adev->gfx.config.max_cu_per_sh = 8;
  1816. adev->gfx.config.max_sh_per_se = 1;
  1817. adev->gfx.config.max_backends_per_se = 2;
  1818. adev->gfx.config.max_texture_channel_caches = 8;
  1819. adev->gfx.config.max_gprs = 256;
  1820. adev->gfx.config.max_gs_threads = 32;
  1821. adev->gfx.config.max_hw_contexts = 8;
  1822. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1823. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1824. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1825. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1826. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1827. break;
  1828. case CHIP_CARRIZO:
  1829. adev->gfx.config.max_shader_engines = 1;
  1830. adev->gfx.config.max_tile_pipes = 2;
  1831. adev->gfx.config.max_cu_per_sh = 8;
  1832. adev->gfx.config.max_sh_per_se = 1;
  1833. adev->gfx.config.max_backends_per_se = 2;
  1834. adev->gfx.config.max_texture_channel_caches = 2;
  1835. adev->gfx.config.max_gprs = 256;
  1836. adev->gfx.config.max_gs_threads = 32;
  1837. adev->gfx.config.max_hw_contexts = 8;
  1838. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1839. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1840. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1841. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1842. gb_addr_config = CARRIZO_GB_ADDR_CONFIG_GOLDEN;
  1843. break;
  1844. default:
  1845. adev->gfx.config.max_shader_engines = 2;
  1846. adev->gfx.config.max_tile_pipes = 4;
  1847. adev->gfx.config.max_cu_per_sh = 2;
  1848. adev->gfx.config.max_sh_per_se = 1;
  1849. adev->gfx.config.max_backends_per_se = 2;
  1850. adev->gfx.config.max_texture_channel_caches = 4;
  1851. adev->gfx.config.max_gprs = 256;
  1852. adev->gfx.config.max_gs_threads = 32;
  1853. adev->gfx.config.max_hw_contexts = 8;
  1854. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1855. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1856. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1857. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1858. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1859. break;
  1860. }
  1861. tmp = RREG32(mmGRBM_CNTL);
  1862. tmp = REG_SET_FIELD(tmp, GRBM_CNTL, READ_TIMEOUT, 0xff);
  1863. WREG32(mmGRBM_CNTL, tmp);
  1864. mc_shared_chmap = RREG32(mmMC_SHARED_CHMAP);
  1865. adev->gfx.config.mc_arb_ramcfg = RREG32(mmMC_ARB_RAMCFG);
  1866. mc_arb_ramcfg = adev->gfx.config.mc_arb_ramcfg;
  1867. adev->gfx.config.num_tile_pipes = adev->gfx.config.max_tile_pipes;
  1868. adev->gfx.config.mem_max_burst_length_bytes = 256;
  1869. if (adev->flags & AMDGPU_IS_APU) {
  1870. /* Get memory bank mapping mode. */
  1871. tmp = RREG32(mmMC_FUS_DRAM0_BANK_ADDR_MAPPING);
  1872. dimm00_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1873. dimm01_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1874. tmp = RREG32(mmMC_FUS_DRAM1_BANK_ADDR_MAPPING);
  1875. dimm10_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1876. dimm11_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1877. /* Validate settings in case only one DIMM installed. */
  1878. if ((dimm00_addr_map == 0) || (dimm00_addr_map == 3) || (dimm00_addr_map == 4) || (dimm00_addr_map > 12))
  1879. dimm00_addr_map = 0;
  1880. if ((dimm01_addr_map == 0) || (dimm01_addr_map == 3) || (dimm01_addr_map == 4) || (dimm01_addr_map > 12))
  1881. dimm01_addr_map = 0;
  1882. if ((dimm10_addr_map == 0) || (dimm10_addr_map == 3) || (dimm10_addr_map == 4) || (dimm10_addr_map > 12))
  1883. dimm10_addr_map = 0;
  1884. if ((dimm11_addr_map == 0) || (dimm11_addr_map == 3) || (dimm11_addr_map == 4) || (dimm11_addr_map > 12))
  1885. dimm11_addr_map = 0;
  1886. /* If DIMM Addr map is 8GB, ROW size should be 2KB. Otherwise 1KB. */
  1887. /* If ROW size(DIMM1) != ROW size(DMIMM0), ROW size should be larger one. */
  1888. if ((dimm00_addr_map == 11) || (dimm01_addr_map == 11) || (dimm10_addr_map == 11) || (dimm11_addr_map == 11))
  1889. adev->gfx.config.mem_row_size_in_kb = 2;
  1890. else
  1891. adev->gfx.config.mem_row_size_in_kb = 1;
  1892. } else {
  1893. tmp = REG_GET_FIELD(mc_arb_ramcfg, MC_ARB_RAMCFG, NOOFCOLS);
  1894. adev->gfx.config.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  1895. if (adev->gfx.config.mem_row_size_in_kb > 4)
  1896. adev->gfx.config.mem_row_size_in_kb = 4;
  1897. }
  1898. adev->gfx.config.shader_engine_tile_size = 32;
  1899. adev->gfx.config.num_gpus = 1;
  1900. adev->gfx.config.multi_gpu_tile_size = 64;
  1901. /* fix up row size */
  1902. switch (adev->gfx.config.mem_row_size_in_kb) {
  1903. case 1:
  1904. default:
  1905. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 0);
  1906. break;
  1907. case 2:
  1908. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 1);
  1909. break;
  1910. case 4:
  1911. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 2);
  1912. break;
  1913. }
  1914. adev->gfx.config.gb_addr_config = gb_addr_config;
  1915. WREG32(mmGB_ADDR_CONFIG, gb_addr_config);
  1916. WREG32(mmHDP_ADDR_CONFIG, gb_addr_config);
  1917. WREG32(mmDMIF_ADDR_CALC, gb_addr_config);
  1918. WREG32(mmSDMA0_TILING_CONFIG + SDMA0_REGISTER_OFFSET,
  1919. gb_addr_config & 0x70);
  1920. WREG32(mmSDMA0_TILING_CONFIG + SDMA1_REGISTER_OFFSET,
  1921. gb_addr_config & 0x70);
  1922. WREG32(mmUVD_UDEC_ADDR_CONFIG, gb_addr_config);
  1923. WREG32(mmUVD_UDEC_DB_ADDR_CONFIG, gb_addr_config);
  1924. WREG32(mmUVD_UDEC_DBW_ADDR_CONFIG, gb_addr_config);
  1925. gfx_v8_0_tiling_mode_table_init(adev);
  1926. gfx_v8_0_setup_rb(adev, adev->gfx.config.max_shader_engines,
  1927. adev->gfx.config.max_sh_per_se,
  1928. adev->gfx.config.max_backends_per_se);
  1929. /* XXX SH_MEM regs */
  1930. /* where to put LDS, scratch, GPUVM in FSA64 space */
  1931. mutex_lock(&adev->srbm_mutex);
  1932. for (i = 0; i < 16; i++) {
  1933. vi_srbm_select(adev, 0, 0, 0, i);
  1934. /* CP and shaders */
  1935. if (i == 0) {
  1936. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_UC);
  1937. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_UC);
  1938. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  1939. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  1940. WREG32(mmSH_MEM_CONFIG, tmp);
  1941. } else {
  1942. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_NC);
  1943. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_NC);
  1944. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  1945. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  1946. WREG32(mmSH_MEM_CONFIG, tmp);
  1947. }
  1948. WREG32(mmSH_MEM_APE1_BASE, 1);
  1949. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  1950. WREG32(mmSH_MEM_BASES, 0);
  1951. }
  1952. vi_srbm_select(adev, 0, 0, 0, 0);
  1953. mutex_unlock(&adev->srbm_mutex);
  1954. mutex_lock(&adev->grbm_idx_mutex);
  1955. /*
  1956. * making sure that the following register writes will be broadcasted
  1957. * to all the shaders
  1958. */
  1959. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  1960. WREG32(mmPA_SC_FIFO_SIZE,
  1961. (adev->gfx.config.sc_prim_fifo_size_frontend <<
  1962. PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
  1963. (adev->gfx.config.sc_prim_fifo_size_backend <<
  1964. PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
  1965. (adev->gfx.config.sc_hiz_tile_fifo_size <<
  1966. PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
  1967. (adev->gfx.config.sc_earlyz_tile_fifo_size <<
  1968. PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT));
  1969. mutex_unlock(&adev->grbm_idx_mutex);
  1970. }
  1971. static void gfx_v8_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  1972. {
  1973. u32 i, j, k;
  1974. u32 mask;
  1975. mutex_lock(&adev->grbm_idx_mutex);
  1976. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  1977. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  1978. gfx_v8_0_select_se_sh(adev, i, j);
  1979. for (k = 0; k < adev->usec_timeout; k++) {
  1980. if (RREG32(mmRLC_SERDES_CU_MASTER_BUSY) == 0)
  1981. break;
  1982. udelay(1);
  1983. }
  1984. }
  1985. }
  1986. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  1987. mutex_unlock(&adev->grbm_idx_mutex);
  1988. mask = RLC_SERDES_NONCU_MASTER_BUSY__SE_MASTER_BUSY_MASK |
  1989. RLC_SERDES_NONCU_MASTER_BUSY__GC_MASTER_BUSY_MASK |
  1990. RLC_SERDES_NONCU_MASTER_BUSY__TC0_MASTER_BUSY_MASK |
  1991. RLC_SERDES_NONCU_MASTER_BUSY__TC1_MASTER_BUSY_MASK;
  1992. for (k = 0; k < adev->usec_timeout; k++) {
  1993. if ((RREG32(mmRLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  1994. break;
  1995. udelay(1);
  1996. }
  1997. }
  1998. static void gfx_v8_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  1999. bool enable)
  2000. {
  2001. u32 tmp = RREG32(mmCP_INT_CNTL_RING0);
  2002. if (enable) {
  2003. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE, 1);
  2004. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_EMPTY_INT_ENABLE, 1);
  2005. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CMP_BUSY_INT_ENABLE, 1);
  2006. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, GFX_IDLE_INT_ENABLE, 1);
  2007. } else {
  2008. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE, 0);
  2009. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_EMPTY_INT_ENABLE, 0);
  2010. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CMP_BUSY_INT_ENABLE, 0);
  2011. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, GFX_IDLE_INT_ENABLE, 0);
  2012. }
  2013. WREG32(mmCP_INT_CNTL_RING0, tmp);
  2014. }
  2015. void gfx_v8_0_rlc_stop(struct amdgpu_device *adev)
  2016. {
  2017. u32 tmp = RREG32(mmRLC_CNTL);
  2018. tmp = REG_SET_FIELD(tmp, RLC_CNTL, RLC_ENABLE_F32, 0);
  2019. WREG32(mmRLC_CNTL, tmp);
  2020. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  2021. gfx_v8_0_wait_for_rlc_serdes(adev);
  2022. }
  2023. static void gfx_v8_0_rlc_reset(struct amdgpu_device *adev)
  2024. {
  2025. u32 tmp = RREG32(mmGRBM_SOFT_RESET);
  2026. tmp = REG_SET_FIELD(tmp, GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  2027. WREG32(mmGRBM_SOFT_RESET, tmp);
  2028. udelay(50);
  2029. tmp = REG_SET_FIELD(tmp, GRBM_SOFT_RESET, SOFT_RESET_RLC, 0);
  2030. WREG32(mmGRBM_SOFT_RESET, tmp);
  2031. udelay(50);
  2032. }
  2033. static void gfx_v8_0_rlc_start(struct amdgpu_device *adev)
  2034. {
  2035. u32 tmp = RREG32(mmRLC_CNTL);
  2036. tmp = REG_SET_FIELD(tmp, RLC_CNTL, RLC_ENABLE_F32, 1);
  2037. WREG32(mmRLC_CNTL, tmp);
  2038. /* carrizo do enable cp interrupt after cp inited */
  2039. if (adev->asic_type != CHIP_CARRIZO)
  2040. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  2041. udelay(50);
  2042. }
  2043. static int gfx_v8_0_rlc_load_microcode(struct amdgpu_device *adev)
  2044. {
  2045. const struct rlc_firmware_header_v2_0 *hdr;
  2046. const __le32 *fw_data;
  2047. unsigned i, fw_size;
  2048. if (!adev->gfx.rlc_fw)
  2049. return -EINVAL;
  2050. hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  2051. amdgpu_ucode_print_rlc_hdr(&hdr->header);
  2052. adev->gfx.rlc_fw_version = le32_to_cpu(hdr->header.ucode_version);
  2053. fw_data = (const __le32 *)(adev->gfx.rlc_fw->data +
  2054. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  2055. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  2056. WREG32(mmRLC_GPM_UCODE_ADDR, 0);
  2057. for (i = 0; i < fw_size; i++)
  2058. WREG32(mmRLC_GPM_UCODE_DATA, le32_to_cpup(fw_data++));
  2059. WREG32(mmRLC_GPM_UCODE_ADDR, adev->gfx.rlc_fw_version);
  2060. return 0;
  2061. }
  2062. static int gfx_v8_0_rlc_resume(struct amdgpu_device *adev)
  2063. {
  2064. int r;
  2065. gfx_v8_0_rlc_stop(adev);
  2066. /* disable CG */
  2067. WREG32(mmRLC_CGCG_CGLS_CTRL, 0);
  2068. /* disable PG */
  2069. WREG32(mmRLC_PG_CNTL, 0);
  2070. gfx_v8_0_rlc_reset(adev);
  2071. if (!adev->firmware.smu_load) {
  2072. /* legacy rlc firmware loading */
  2073. r = gfx_v8_0_rlc_load_microcode(adev);
  2074. if (r)
  2075. return r;
  2076. } else {
  2077. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  2078. AMDGPU_UCODE_ID_RLC_G);
  2079. if (r)
  2080. return -EINVAL;
  2081. }
  2082. gfx_v8_0_rlc_start(adev);
  2083. return 0;
  2084. }
  2085. static void gfx_v8_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  2086. {
  2087. int i;
  2088. u32 tmp = RREG32(mmCP_ME_CNTL);
  2089. if (enable) {
  2090. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 0);
  2091. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 0);
  2092. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 0);
  2093. } else {
  2094. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 1);
  2095. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 1);
  2096. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 1);
  2097. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  2098. adev->gfx.gfx_ring[i].ready = false;
  2099. }
  2100. WREG32(mmCP_ME_CNTL, tmp);
  2101. udelay(50);
  2102. }
  2103. static int gfx_v8_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
  2104. {
  2105. const struct gfx_firmware_header_v1_0 *pfp_hdr;
  2106. const struct gfx_firmware_header_v1_0 *ce_hdr;
  2107. const struct gfx_firmware_header_v1_0 *me_hdr;
  2108. const __le32 *fw_data;
  2109. unsigned i, fw_size;
  2110. if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
  2111. return -EINVAL;
  2112. pfp_hdr = (const struct gfx_firmware_header_v1_0 *)
  2113. adev->gfx.pfp_fw->data;
  2114. ce_hdr = (const struct gfx_firmware_header_v1_0 *)
  2115. adev->gfx.ce_fw->data;
  2116. me_hdr = (const struct gfx_firmware_header_v1_0 *)
  2117. adev->gfx.me_fw->data;
  2118. amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
  2119. amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
  2120. amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
  2121. adev->gfx.pfp_fw_version = le32_to_cpu(pfp_hdr->header.ucode_version);
  2122. adev->gfx.ce_fw_version = le32_to_cpu(ce_hdr->header.ucode_version);
  2123. adev->gfx.me_fw_version = le32_to_cpu(me_hdr->header.ucode_version);
  2124. adev->gfx.me_feature_version = le32_to_cpu(me_hdr->ucode_feature_version);
  2125. adev->gfx.ce_feature_version = le32_to_cpu(ce_hdr->ucode_feature_version);
  2126. adev->gfx.pfp_feature_version = le32_to_cpu(pfp_hdr->ucode_feature_version);
  2127. gfx_v8_0_cp_gfx_enable(adev, false);
  2128. /* PFP */
  2129. fw_data = (const __le32 *)
  2130. (adev->gfx.pfp_fw->data +
  2131. le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  2132. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  2133. WREG32(mmCP_PFP_UCODE_ADDR, 0);
  2134. for (i = 0; i < fw_size; i++)
  2135. WREG32(mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  2136. WREG32(mmCP_PFP_UCODE_ADDR, adev->gfx.pfp_fw_version);
  2137. /* CE */
  2138. fw_data = (const __le32 *)
  2139. (adev->gfx.ce_fw->data +
  2140. le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  2141. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  2142. WREG32(mmCP_CE_UCODE_ADDR, 0);
  2143. for (i = 0; i < fw_size; i++)
  2144. WREG32(mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  2145. WREG32(mmCP_CE_UCODE_ADDR, adev->gfx.ce_fw_version);
  2146. /* ME */
  2147. fw_data = (const __le32 *)
  2148. (adev->gfx.me_fw->data +
  2149. le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  2150. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  2151. WREG32(mmCP_ME_RAM_WADDR, 0);
  2152. for (i = 0; i < fw_size; i++)
  2153. WREG32(mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  2154. WREG32(mmCP_ME_RAM_WADDR, adev->gfx.me_fw_version);
  2155. return 0;
  2156. }
  2157. static u32 gfx_v8_0_get_csb_size(struct amdgpu_device *adev)
  2158. {
  2159. u32 count = 0;
  2160. const struct cs_section_def *sect = NULL;
  2161. const struct cs_extent_def *ext = NULL;
  2162. /* begin clear state */
  2163. count += 2;
  2164. /* context control state */
  2165. count += 3;
  2166. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  2167. for (ext = sect->section; ext->extent != NULL; ++ext) {
  2168. if (sect->id == SECT_CONTEXT)
  2169. count += 2 + ext->reg_count;
  2170. else
  2171. return 0;
  2172. }
  2173. }
  2174. /* pa_sc_raster_config/pa_sc_raster_config1 */
  2175. count += 4;
  2176. /* end clear state */
  2177. count += 2;
  2178. /* clear state */
  2179. count += 2;
  2180. return count;
  2181. }
  2182. static int gfx_v8_0_cp_gfx_start(struct amdgpu_device *adev)
  2183. {
  2184. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  2185. const struct cs_section_def *sect = NULL;
  2186. const struct cs_extent_def *ext = NULL;
  2187. int r, i;
  2188. /* init the CP */
  2189. WREG32(mmCP_MAX_CONTEXT, adev->gfx.config.max_hw_contexts - 1);
  2190. WREG32(mmCP_ENDIAN_SWAP, 0);
  2191. WREG32(mmCP_DEVICE_ID, 1);
  2192. gfx_v8_0_cp_gfx_enable(adev, true);
  2193. r = amdgpu_ring_lock(ring, gfx_v8_0_get_csb_size(adev) + 4);
  2194. if (r) {
  2195. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  2196. return r;
  2197. }
  2198. /* clear state buffer */
  2199. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  2200. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  2201. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  2202. amdgpu_ring_write(ring, 0x80000000);
  2203. amdgpu_ring_write(ring, 0x80000000);
  2204. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  2205. for (ext = sect->section; ext->extent != NULL; ++ext) {
  2206. if (sect->id == SECT_CONTEXT) {
  2207. amdgpu_ring_write(ring,
  2208. PACKET3(PACKET3_SET_CONTEXT_REG,
  2209. ext->reg_count));
  2210. amdgpu_ring_write(ring,
  2211. ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  2212. for (i = 0; i < ext->reg_count; i++)
  2213. amdgpu_ring_write(ring, ext->extent[i]);
  2214. }
  2215. }
  2216. }
  2217. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  2218. amdgpu_ring_write(ring, mmPA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START);
  2219. switch (adev->asic_type) {
  2220. case CHIP_TONGA:
  2221. amdgpu_ring_write(ring, 0x16000012);
  2222. amdgpu_ring_write(ring, 0x0000002A);
  2223. break;
  2224. case CHIP_TOPAZ:
  2225. case CHIP_CARRIZO:
  2226. amdgpu_ring_write(ring, 0x00000002);
  2227. amdgpu_ring_write(ring, 0x00000000);
  2228. break;
  2229. default:
  2230. BUG();
  2231. }
  2232. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  2233. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  2234. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  2235. amdgpu_ring_write(ring, 0);
  2236. /* init the CE partitions */
  2237. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  2238. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  2239. amdgpu_ring_write(ring, 0x8000);
  2240. amdgpu_ring_write(ring, 0x8000);
  2241. amdgpu_ring_unlock_commit(ring);
  2242. return 0;
  2243. }
  2244. static int gfx_v8_0_cp_gfx_resume(struct amdgpu_device *adev)
  2245. {
  2246. struct amdgpu_ring *ring;
  2247. u32 tmp;
  2248. u32 rb_bufsz;
  2249. u64 rb_addr, rptr_addr;
  2250. int r;
  2251. /* Set the write pointer delay */
  2252. WREG32(mmCP_RB_WPTR_DELAY, 0);
  2253. /* set the RB to use vmid 0 */
  2254. WREG32(mmCP_RB_VMID, 0);
  2255. /* Set ring buffer size */
  2256. ring = &adev->gfx.gfx_ring[0];
  2257. rb_bufsz = order_base_2(ring->ring_size / 8);
  2258. tmp = REG_SET_FIELD(0, CP_RB0_CNTL, RB_BUFSZ, rb_bufsz);
  2259. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, RB_BLKSZ, rb_bufsz - 2);
  2260. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MTYPE, 3);
  2261. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MIN_IB_AVAILSZ, 1);
  2262. #ifdef __BIG_ENDIAN
  2263. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, BUF_SWAP, 1);
  2264. #endif
  2265. WREG32(mmCP_RB0_CNTL, tmp);
  2266. /* Initialize the ring buffer's read and write pointers */
  2267. WREG32(mmCP_RB0_CNTL, tmp | CP_RB0_CNTL__RB_RPTR_WR_ENA_MASK);
  2268. ring->wptr = 0;
  2269. WREG32(mmCP_RB0_WPTR, ring->wptr);
  2270. /* set the wb address wether it's enabled or not */
  2271. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  2272. WREG32(mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
  2273. WREG32(mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
  2274. mdelay(1);
  2275. WREG32(mmCP_RB0_CNTL, tmp);
  2276. rb_addr = ring->gpu_addr >> 8;
  2277. WREG32(mmCP_RB0_BASE, rb_addr);
  2278. WREG32(mmCP_RB0_BASE_HI, upper_32_bits(rb_addr));
  2279. /* no gfx doorbells on iceland */
  2280. if (adev->asic_type != CHIP_TOPAZ) {
  2281. tmp = RREG32(mmCP_RB_DOORBELL_CONTROL);
  2282. if (ring->use_doorbell) {
  2283. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  2284. DOORBELL_OFFSET, ring->doorbell_index);
  2285. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  2286. DOORBELL_EN, 1);
  2287. } else {
  2288. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  2289. DOORBELL_EN, 0);
  2290. }
  2291. WREG32(mmCP_RB_DOORBELL_CONTROL, tmp);
  2292. if (adev->asic_type == CHIP_TONGA) {
  2293. tmp = REG_SET_FIELD(0, CP_RB_DOORBELL_RANGE_LOWER,
  2294. DOORBELL_RANGE_LOWER,
  2295. AMDGPU_DOORBELL_GFX_RING0);
  2296. WREG32(mmCP_RB_DOORBELL_RANGE_LOWER, tmp);
  2297. WREG32(mmCP_RB_DOORBELL_RANGE_UPPER,
  2298. CP_RB_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER_MASK);
  2299. }
  2300. }
  2301. /* start the ring */
  2302. gfx_v8_0_cp_gfx_start(adev);
  2303. ring->ready = true;
  2304. r = amdgpu_ring_test_ring(ring);
  2305. if (r) {
  2306. ring->ready = false;
  2307. return r;
  2308. }
  2309. return 0;
  2310. }
  2311. static void gfx_v8_0_cp_compute_enable(struct amdgpu_device *adev, bool enable)
  2312. {
  2313. int i;
  2314. if (enable) {
  2315. WREG32(mmCP_MEC_CNTL, 0);
  2316. } else {
  2317. WREG32(mmCP_MEC_CNTL, (CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK));
  2318. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  2319. adev->gfx.compute_ring[i].ready = false;
  2320. }
  2321. udelay(50);
  2322. }
  2323. static int gfx_v8_0_cp_compute_start(struct amdgpu_device *adev)
  2324. {
  2325. gfx_v8_0_cp_compute_enable(adev, true);
  2326. return 0;
  2327. }
  2328. static int gfx_v8_0_cp_compute_load_microcode(struct amdgpu_device *adev)
  2329. {
  2330. const struct gfx_firmware_header_v1_0 *mec_hdr;
  2331. const __le32 *fw_data;
  2332. unsigned i, fw_size;
  2333. if (!adev->gfx.mec_fw)
  2334. return -EINVAL;
  2335. gfx_v8_0_cp_compute_enable(adev, false);
  2336. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  2337. amdgpu_ucode_print_gfx_hdr(&mec_hdr->header);
  2338. adev->gfx.mec_fw_version = le32_to_cpu(mec_hdr->header.ucode_version);
  2339. fw_data = (const __le32 *)
  2340. (adev->gfx.mec_fw->data +
  2341. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  2342. fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes) / 4;
  2343. /* MEC1 */
  2344. WREG32(mmCP_MEC_ME1_UCODE_ADDR, 0);
  2345. for (i = 0; i < fw_size; i++)
  2346. WREG32(mmCP_MEC_ME1_UCODE_DATA, le32_to_cpup(fw_data+i));
  2347. WREG32(mmCP_MEC_ME1_UCODE_ADDR, adev->gfx.mec_fw_version);
  2348. /* Loading MEC2 firmware is only necessary if MEC2 should run different microcode than MEC1. */
  2349. if (adev->gfx.mec2_fw) {
  2350. const struct gfx_firmware_header_v1_0 *mec2_hdr;
  2351. mec2_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  2352. amdgpu_ucode_print_gfx_hdr(&mec2_hdr->header);
  2353. adev->gfx.mec2_fw_version = le32_to_cpu(mec2_hdr->header.ucode_version);
  2354. fw_data = (const __le32 *)
  2355. (adev->gfx.mec2_fw->data +
  2356. le32_to_cpu(mec2_hdr->header.ucode_array_offset_bytes));
  2357. fw_size = le32_to_cpu(mec2_hdr->header.ucode_size_bytes) / 4;
  2358. WREG32(mmCP_MEC_ME2_UCODE_ADDR, 0);
  2359. for (i = 0; i < fw_size; i++)
  2360. WREG32(mmCP_MEC_ME2_UCODE_DATA, le32_to_cpup(fw_data+i));
  2361. WREG32(mmCP_MEC_ME2_UCODE_ADDR, adev->gfx.mec2_fw_version);
  2362. }
  2363. return 0;
  2364. }
  2365. struct vi_mqd {
  2366. uint32_t header; /* ordinal0 */
  2367. uint32_t compute_dispatch_initiator; /* ordinal1 */
  2368. uint32_t compute_dim_x; /* ordinal2 */
  2369. uint32_t compute_dim_y; /* ordinal3 */
  2370. uint32_t compute_dim_z; /* ordinal4 */
  2371. uint32_t compute_start_x; /* ordinal5 */
  2372. uint32_t compute_start_y; /* ordinal6 */
  2373. uint32_t compute_start_z; /* ordinal7 */
  2374. uint32_t compute_num_thread_x; /* ordinal8 */
  2375. uint32_t compute_num_thread_y; /* ordinal9 */
  2376. uint32_t compute_num_thread_z; /* ordinal10 */
  2377. uint32_t compute_pipelinestat_enable; /* ordinal11 */
  2378. uint32_t compute_perfcount_enable; /* ordinal12 */
  2379. uint32_t compute_pgm_lo; /* ordinal13 */
  2380. uint32_t compute_pgm_hi; /* ordinal14 */
  2381. uint32_t compute_tba_lo; /* ordinal15 */
  2382. uint32_t compute_tba_hi; /* ordinal16 */
  2383. uint32_t compute_tma_lo; /* ordinal17 */
  2384. uint32_t compute_tma_hi; /* ordinal18 */
  2385. uint32_t compute_pgm_rsrc1; /* ordinal19 */
  2386. uint32_t compute_pgm_rsrc2; /* ordinal20 */
  2387. uint32_t compute_vmid; /* ordinal21 */
  2388. uint32_t compute_resource_limits; /* ordinal22 */
  2389. uint32_t compute_static_thread_mgmt_se0; /* ordinal23 */
  2390. uint32_t compute_static_thread_mgmt_se1; /* ordinal24 */
  2391. uint32_t compute_tmpring_size; /* ordinal25 */
  2392. uint32_t compute_static_thread_mgmt_se2; /* ordinal26 */
  2393. uint32_t compute_static_thread_mgmt_se3; /* ordinal27 */
  2394. uint32_t compute_restart_x; /* ordinal28 */
  2395. uint32_t compute_restart_y; /* ordinal29 */
  2396. uint32_t compute_restart_z; /* ordinal30 */
  2397. uint32_t compute_thread_trace_enable; /* ordinal31 */
  2398. uint32_t compute_misc_reserved; /* ordinal32 */
  2399. uint32_t compute_dispatch_id; /* ordinal33 */
  2400. uint32_t compute_threadgroup_id; /* ordinal34 */
  2401. uint32_t compute_relaunch; /* ordinal35 */
  2402. uint32_t compute_wave_restore_addr_lo; /* ordinal36 */
  2403. uint32_t compute_wave_restore_addr_hi; /* ordinal37 */
  2404. uint32_t compute_wave_restore_control; /* ordinal38 */
  2405. uint32_t reserved9; /* ordinal39 */
  2406. uint32_t reserved10; /* ordinal40 */
  2407. uint32_t reserved11; /* ordinal41 */
  2408. uint32_t reserved12; /* ordinal42 */
  2409. uint32_t reserved13; /* ordinal43 */
  2410. uint32_t reserved14; /* ordinal44 */
  2411. uint32_t reserved15; /* ordinal45 */
  2412. uint32_t reserved16; /* ordinal46 */
  2413. uint32_t reserved17; /* ordinal47 */
  2414. uint32_t reserved18; /* ordinal48 */
  2415. uint32_t reserved19; /* ordinal49 */
  2416. uint32_t reserved20; /* ordinal50 */
  2417. uint32_t reserved21; /* ordinal51 */
  2418. uint32_t reserved22; /* ordinal52 */
  2419. uint32_t reserved23; /* ordinal53 */
  2420. uint32_t reserved24; /* ordinal54 */
  2421. uint32_t reserved25; /* ordinal55 */
  2422. uint32_t reserved26; /* ordinal56 */
  2423. uint32_t reserved27; /* ordinal57 */
  2424. uint32_t reserved28; /* ordinal58 */
  2425. uint32_t reserved29; /* ordinal59 */
  2426. uint32_t reserved30; /* ordinal60 */
  2427. uint32_t reserved31; /* ordinal61 */
  2428. uint32_t reserved32; /* ordinal62 */
  2429. uint32_t reserved33; /* ordinal63 */
  2430. uint32_t reserved34; /* ordinal64 */
  2431. uint32_t compute_user_data_0; /* ordinal65 */
  2432. uint32_t compute_user_data_1; /* ordinal66 */
  2433. uint32_t compute_user_data_2; /* ordinal67 */
  2434. uint32_t compute_user_data_3; /* ordinal68 */
  2435. uint32_t compute_user_data_4; /* ordinal69 */
  2436. uint32_t compute_user_data_5; /* ordinal70 */
  2437. uint32_t compute_user_data_6; /* ordinal71 */
  2438. uint32_t compute_user_data_7; /* ordinal72 */
  2439. uint32_t compute_user_data_8; /* ordinal73 */
  2440. uint32_t compute_user_data_9; /* ordinal74 */
  2441. uint32_t compute_user_data_10; /* ordinal75 */
  2442. uint32_t compute_user_data_11; /* ordinal76 */
  2443. uint32_t compute_user_data_12; /* ordinal77 */
  2444. uint32_t compute_user_data_13; /* ordinal78 */
  2445. uint32_t compute_user_data_14; /* ordinal79 */
  2446. uint32_t compute_user_data_15; /* ordinal80 */
  2447. uint32_t cp_compute_csinvoc_count_lo; /* ordinal81 */
  2448. uint32_t cp_compute_csinvoc_count_hi; /* ordinal82 */
  2449. uint32_t reserved35; /* ordinal83 */
  2450. uint32_t reserved36; /* ordinal84 */
  2451. uint32_t reserved37; /* ordinal85 */
  2452. uint32_t cp_mqd_query_time_lo; /* ordinal86 */
  2453. uint32_t cp_mqd_query_time_hi; /* ordinal87 */
  2454. uint32_t cp_mqd_connect_start_time_lo; /* ordinal88 */
  2455. uint32_t cp_mqd_connect_start_time_hi; /* ordinal89 */
  2456. uint32_t cp_mqd_connect_end_time_lo; /* ordinal90 */
  2457. uint32_t cp_mqd_connect_end_time_hi; /* ordinal91 */
  2458. uint32_t cp_mqd_connect_end_wf_count; /* ordinal92 */
  2459. uint32_t cp_mqd_connect_end_pq_rptr; /* ordinal93 */
  2460. uint32_t cp_mqd_connect_end_pq_wptr; /* ordinal94 */
  2461. uint32_t cp_mqd_connect_end_ib_rptr; /* ordinal95 */
  2462. uint32_t reserved38; /* ordinal96 */
  2463. uint32_t reserved39; /* ordinal97 */
  2464. uint32_t cp_mqd_save_start_time_lo; /* ordinal98 */
  2465. uint32_t cp_mqd_save_start_time_hi; /* ordinal99 */
  2466. uint32_t cp_mqd_save_end_time_lo; /* ordinal100 */
  2467. uint32_t cp_mqd_save_end_time_hi; /* ordinal101 */
  2468. uint32_t cp_mqd_restore_start_time_lo; /* ordinal102 */
  2469. uint32_t cp_mqd_restore_start_time_hi; /* ordinal103 */
  2470. uint32_t cp_mqd_restore_end_time_lo; /* ordinal104 */
  2471. uint32_t cp_mqd_restore_end_time_hi; /* ordinal105 */
  2472. uint32_t reserved40; /* ordinal106 */
  2473. uint32_t reserved41; /* ordinal107 */
  2474. uint32_t gds_cs_ctxsw_cnt0; /* ordinal108 */
  2475. uint32_t gds_cs_ctxsw_cnt1; /* ordinal109 */
  2476. uint32_t gds_cs_ctxsw_cnt2; /* ordinal110 */
  2477. uint32_t gds_cs_ctxsw_cnt3; /* ordinal111 */
  2478. uint32_t reserved42; /* ordinal112 */
  2479. uint32_t reserved43; /* ordinal113 */
  2480. uint32_t cp_pq_exe_status_lo; /* ordinal114 */
  2481. uint32_t cp_pq_exe_status_hi; /* ordinal115 */
  2482. uint32_t cp_packet_id_lo; /* ordinal116 */
  2483. uint32_t cp_packet_id_hi; /* ordinal117 */
  2484. uint32_t cp_packet_exe_status_lo; /* ordinal118 */
  2485. uint32_t cp_packet_exe_status_hi; /* ordinal119 */
  2486. uint32_t gds_save_base_addr_lo; /* ordinal120 */
  2487. uint32_t gds_save_base_addr_hi; /* ordinal121 */
  2488. uint32_t gds_save_mask_lo; /* ordinal122 */
  2489. uint32_t gds_save_mask_hi; /* ordinal123 */
  2490. uint32_t ctx_save_base_addr_lo; /* ordinal124 */
  2491. uint32_t ctx_save_base_addr_hi; /* ordinal125 */
  2492. uint32_t reserved44; /* ordinal126 */
  2493. uint32_t reserved45; /* ordinal127 */
  2494. uint32_t cp_mqd_base_addr_lo; /* ordinal128 */
  2495. uint32_t cp_mqd_base_addr_hi; /* ordinal129 */
  2496. uint32_t cp_hqd_active; /* ordinal130 */
  2497. uint32_t cp_hqd_vmid; /* ordinal131 */
  2498. uint32_t cp_hqd_persistent_state; /* ordinal132 */
  2499. uint32_t cp_hqd_pipe_priority; /* ordinal133 */
  2500. uint32_t cp_hqd_queue_priority; /* ordinal134 */
  2501. uint32_t cp_hqd_quantum; /* ordinal135 */
  2502. uint32_t cp_hqd_pq_base_lo; /* ordinal136 */
  2503. uint32_t cp_hqd_pq_base_hi; /* ordinal137 */
  2504. uint32_t cp_hqd_pq_rptr; /* ordinal138 */
  2505. uint32_t cp_hqd_pq_rptr_report_addr_lo; /* ordinal139 */
  2506. uint32_t cp_hqd_pq_rptr_report_addr_hi; /* ordinal140 */
  2507. uint32_t cp_hqd_pq_wptr_poll_addr; /* ordinal141 */
  2508. uint32_t cp_hqd_pq_wptr_poll_addr_hi; /* ordinal142 */
  2509. uint32_t cp_hqd_pq_doorbell_control; /* ordinal143 */
  2510. uint32_t cp_hqd_pq_wptr; /* ordinal144 */
  2511. uint32_t cp_hqd_pq_control; /* ordinal145 */
  2512. uint32_t cp_hqd_ib_base_addr_lo; /* ordinal146 */
  2513. uint32_t cp_hqd_ib_base_addr_hi; /* ordinal147 */
  2514. uint32_t cp_hqd_ib_rptr; /* ordinal148 */
  2515. uint32_t cp_hqd_ib_control; /* ordinal149 */
  2516. uint32_t cp_hqd_iq_timer; /* ordinal150 */
  2517. uint32_t cp_hqd_iq_rptr; /* ordinal151 */
  2518. uint32_t cp_hqd_dequeue_request; /* ordinal152 */
  2519. uint32_t cp_hqd_dma_offload; /* ordinal153 */
  2520. uint32_t cp_hqd_sema_cmd; /* ordinal154 */
  2521. uint32_t cp_hqd_msg_type; /* ordinal155 */
  2522. uint32_t cp_hqd_atomic0_preop_lo; /* ordinal156 */
  2523. uint32_t cp_hqd_atomic0_preop_hi; /* ordinal157 */
  2524. uint32_t cp_hqd_atomic1_preop_lo; /* ordinal158 */
  2525. uint32_t cp_hqd_atomic1_preop_hi; /* ordinal159 */
  2526. uint32_t cp_hqd_hq_status0; /* ordinal160 */
  2527. uint32_t cp_hqd_hq_control0; /* ordinal161 */
  2528. uint32_t cp_mqd_control; /* ordinal162 */
  2529. uint32_t cp_hqd_hq_status1; /* ordinal163 */
  2530. uint32_t cp_hqd_hq_control1; /* ordinal164 */
  2531. uint32_t cp_hqd_eop_base_addr_lo; /* ordinal165 */
  2532. uint32_t cp_hqd_eop_base_addr_hi; /* ordinal166 */
  2533. uint32_t cp_hqd_eop_control; /* ordinal167 */
  2534. uint32_t cp_hqd_eop_rptr; /* ordinal168 */
  2535. uint32_t cp_hqd_eop_wptr; /* ordinal169 */
  2536. uint32_t cp_hqd_eop_done_events; /* ordinal170 */
  2537. uint32_t cp_hqd_ctx_save_base_addr_lo; /* ordinal171 */
  2538. uint32_t cp_hqd_ctx_save_base_addr_hi; /* ordinal172 */
  2539. uint32_t cp_hqd_ctx_save_control; /* ordinal173 */
  2540. uint32_t cp_hqd_cntl_stack_offset; /* ordinal174 */
  2541. uint32_t cp_hqd_cntl_stack_size; /* ordinal175 */
  2542. uint32_t cp_hqd_wg_state_offset; /* ordinal176 */
  2543. uint32_t cp_hqd_ctx_save_size; /* ordinal177 */
  2544. uint32_t cp_hqd_gds_resource_state; /* ordinal178 */
  2545. uint32_t cp_hqd_error; /* ordinal179 */
  2546. uint32_t cp_hqd_eop_wptr_mem; /* ordinal180 */
  2547. uint32_t cp_hqd_eop_dones; /* ordinal181 */
  2548. uint32_t reserved46; /* ordinal182 */
  2549. uint32_t reserved47; /* ordinal183 */
  2550. uint32_t reserved48; /* ordinal184 */
  2551. uint32_t reserved49; /* ordinal185 */
  2552. uint32_t reserved50; /* ordinal186 */
  2553. uint32_t reserved51; /* ordinal187 */
  2554. uint32_t reserved52; /* ordinal188 */
  2555. uint32_t reserved53; /* ordinal189 */
  2556. uint32_t reserved54; /* ordinal190 */
  2557. uint32_t reserved55; /* ordinal191 */
  2558. uint32_t iqtimer_pkt_header; /* ordinal192 */
  2559. uint32_t iqtimer_pkt_dw0; /* ordinal193 */
  2560. uint32_t iqtimer_pkt_dw1; /* ordinal194 */
  2561. uint32_t iqtimer_pkt_dw2; /* ordinal195 */
  2562. uint32_t iqtimer_pkt_dw3; /* ordinal196 */
  2563. uint32_t iqtimer_pkt_dw4; /* ordinal197 */
  2564. uint32_t iqtimer_pkt_dw5; /* ordinal198 */
  2565. uint32_t iqtimer_pkt_dw6; /* ordinal199 */
  2566. uint32_t iqtimer_pkt_dw7; /* ordinal200 */
  2567. uint32_t iqtimer_pkt_dw8; /* ordinal201 */
  2568. uint32_t iqtimer_pkt_dw9; /* ordinal202 */
  2569. uint32_t iqtimer_pkt_dw10; /* ordinal203 */
  2570. uint32_t iqtimer_pkt_dw11; /* ordinal204 */
  2571. uint32_t iqtimer_pkt_dw12; /* ordinal205 */
  2572. uint32_t iqtimer_pkt_dw13; /* ordinal206 */
  2573. uint32_t iqtimer_pkt_dw14; /* ordinal207 */
  2574. uint32_t iqtimer_pkt_dw15; /* ordinal208 */
  2575. uint32_t iqtimer_pkt_dw16; /* ordinal209 */
  2576. uint32_t iqtimer_pkt_dw17; /* ordinal210 */
  2577. uint32_t iqtimer_pkt_dw18; /* ordinal211 */
  2578. uint32_t iqtimer_pkt_dw19; /* ordinal212 */
  2579. uint32_t iqtimer_pkt_dw20; /* ordinal213 */
  2580. uint32_t iqtimer_pkt_dw21; /* ordinal214 */
  2581. uint32_t iqtimer_pkt_dw22; /* ordinal215 */
  2582. uint32_t iqtimer_pkt_dw23; /* ordinal216 */
  2583. uint32_t iqtimer_pkt_dw24; /* ordinal217 */
  2584. uint32_t iqtimer_pkt_dw25; /* ordinal218 */
  2585. uint32_t iqtimer_pkt_dw26; /* ordinal219 */
  2586. uint32_t iqtimer_pkt_dw27; /* ordinal220 */
  2587. uint32_t iqtimer_pkt_dw28; /* ordinal221 */
  2588. uint32_t iqtimer_pkt_dw29; /* ordinal222 */
  2589. uint32_t iqtimer_pkt_dw30; /* ordinal223 */
  2590. uint32_t iqtimer_pkt_dw31; /* ordinal224 */
  2591. uint32_t reserved56; /* ordinal225 */
  2592. uint32_t reserved57; /* ordinal226 */
  2593. uint32_t reserved58; /* ordinal227 */
  2594. uint32_t set_resources_header; /* ordinal228 */
  2595. uint32_t set_resources_dw1; /* ordinal229 */
  2596. uint32_t set_resources_dw2; /* ordinal230 */
  2597. uint32_t set_resources_dw3; /* ordinal231 */
  2598. uint32_t set_resources_dw4; /* ordinal232 */
  2599. uint32_t set_resources_dw5; /* ordinal233 */
  2600. uint32_t set_resources_dw6; /* ordinal234 */
  2601. uint32_t set_resources_dw7; /* ordinal235 */
  2602. uint32_t reserved59; /* ordinal236 */
  2603. uint32_t reserved60; /* ordinal237 */
  2604. uint32_t reserved61; /* ordinal238 */
  2605. uint32_t reserved62; /* ordinal239 */
  2606. uint32_t reserved63; /* ordinal240 */
  2607. uint32_t reserved64; /* ordinal241 */
  2608. uint32_t reserved65; /* ordinal242 */
  2609. uint32_t reserved66; /* ordinal243 */
  2610. uint32_t reserved67; /* ordinal244 */
  2611. uint32_t reserved68; /* ordinal245 */
  2612. uint32_t reserved69; /* ordinal246 */
  2613. uint32_t reserved70; /* ordinal247 */
  2614. uint32_t reserved71; /* ordinal248 */
  2615. uint32_t reserved72; /* ordinal249 */
  2616. uint32_t reserved73; /* ordinal250 */
  2617. uint32_t reserved74; /* ordinal251 */
  2618. uint32_t reserved75; /* ordinal252 */
  2619. uint32_t reserved76; /* ordinal253 */
  2620. uint32_t reserved77; /* ordinal254 */
  2621. uint32_t reserved78; /* ordinal255 */
  2622. uint32_t reserved_t[256]; /* Reserve 256 dword buffer used by ucode */
  2623. };
  2624. static void gfx_v8_0_cp_compute_fini(struct amdgpu_device *adev)
  2625. {
  2626. int i, r;
  2627. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2628. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  2629. if (ring->mqd_obj) {
  2630. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  2631. if (unlikely(r != 0))
  2632. dev_warn(adev->dev, "(%d) reserve MQD bo failed\n", r);
  2633. amdgpu_bo_unpin(ring->mqd_obj);
  2634. amdgpu_bo_unreserve(ring->mqd_obj);
  2635. amdgpu_bo_unref(&ring->mqd_obj);
  2636. ring->mqd_obj = NULL;
  2637. }
  2638. }
  2639. }
  2640. static int gfx_v8_0_cp_compute_resume(struct amdgpu_device *adev)
  2641. {
  2642. int r, i, j;
  2643. u32 tmp;
  2644. bool use_doorbell = true;
  2645. u64 hqd_gpu_addr;
  2646. u64 mqd_gpu_addr;
  2647. u64 eop_gpu_addr;
  2648. u64 wb_gpu_addr;
  2649. u32 *buf;
  2650. struct vi_mqd *mqd;
  2651. /* init the pipes */
  2652. mutex_lock(&adev->srbm_mutex);
  2653. for (i = 0; i < (adev->gfx.mec.num_pipe * adev->gfx.mec.num_mec); i++) {
  2654. int me = (i < 4) ? 1 : 2;
  2655. int pipe = (i < 4) ? i : (i - 4);
  2656. eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr + (i * MEC_HPD_SIZE);
  2657. eop_gpu_addr >>= 8;
  2658. vi_srbm_select(adev, me, pipe, 0, 0);
  2659. /* write the EOP addr */
  2660. WREG32(mmCP_HQD_EOP_BASE_ADDR, eop_gpu_addr);
  2661. WREG32(mmCP_HQD_EOP_BASE_ADDR_HI, upper_32_bits(eop_gpu_addr));
  2662. /* set the VMID assigned */
  2663. WREG32(mmCP_HQD_VMID, 0);
  2664. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  2665. tmp = RREG32(mmCP_HQD_EOP_CONTROL);
  2666. tmp = REG_SET_FIELD(tmp, CP_HQD_EOP_CONTROL, EOP_SIZE,
  2667. (order_base_2(MEC_HPD_SIZE / 4) - 1));
  2668. WREG32(mmCP_HQD_EOP_CONTROL, tmp);
  2669. }
  2670. vi_srbm_select(adev, 0, 0, 0, 0);
  2671. mutex_unlock(&adev->srbm_mutex);
  2672. /* init the queues. Just two for now. */
  2673. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2674. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  2675. if (ring->mqd_obj == NULL) {
  2676. r = amdgpu_bo_create(adev,
  2677. sizeof(struct vi_mqd),
  2678. PAGE_SIZE, true,
  2679. AMDGPU_GEM_DOMAIN_GTT, 0, NULL,
  2680. &ring->mqd_obj);
  2681. if (r) {
  2682. dev_warn(adev->dev, "(%d) create MQD bo failed\n", r);
  2683. return r;
  2684. }
  2685. }
  2686. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  2687. if (unlikely(r != 0)) {
  2688. gfx_v8_0_cp_compute_fini(adev);
  2689. return r;
  2690. }
  2691. r = amdgpu_bo_pin(ring->mqd_obj, AMDGPU_GEM_DOMAIN_GTT,
  2692. &mqd_gpu_addr);
  2693. if (r) {
  2694. dev_warn(adev->dev, "(%d) pin MQD bo failed\n", r);
  2695. gfx_v8_0_cp_compute_fini(adev);
  2696. return r;
  2697. }
  2698. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&buf);
  2699. if (r) {
  2700. dev_warn(adev->dev, "(%d) map MQD bo failed\n", r);
  2701. gfx_v8_0_cp_compute_fini(adev);
  2702. return r;
  2703. }
  2704. /* init the mqd struct */
  2705. memset(buf, 0, sizeof(struct vi_mqd));
  2706. mqd = (struct vi_mqd *)buf;
  2707. mqd->header = 0xC0310800;
  2708. mqd->compute_pipelinestat_enable = 0x00000001;
  2709. mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
  2710. mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
  2711. mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
  2712. mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
  2713. mqd->compute_misc_reserved = 0x00000003;
  2714. mutex_lock(&adev->srbm_mutex);
  2715. vi_srbm_select(adev, ring->me,
  2716. ring->pipe,
  2717. ring->queue, 0);
  2718. /* disable wptr polling */
  2719. tmp = RREG32(mmCP_PQ_WPTR_POLL_CNTL);
  2720. tmp = REG_SET_FIELD(tmp, CP_PQ_WPTR_POLL_CNTL, EN, 0);
  2721. WREG32(mmCP_PQ_WPTR_POLL_CNTL, tmp);
  2722. mqd->cp_hqd_eop_base_addr_lo =
  2723. RREG32(mmCP_HQD_EOP_BASE_ADDR);
  2724. mqd->cp_hqd_eop_base_addr_hi =
  2725. RREG32(mmCP_HQD_EOP_BASE_ADDR_HI);
  2726. /* enable doorbell? */
  2727. tmp = RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  2728. if (use_doorbell) {
  2729. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 1);
  2730. } else {
  2731. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 0);
  2732. }
  2733. WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL, tmp);
  2734. mqd->cp_hqd_pq_doorbell_control = tmp;
  2735. /* disable the queue if it's active */
  2736. mqd->cp_hqd_dequeue_request = 0;
  2737. mqd->cp_hqd_pq_rptr = 0;
  2738. mqd->cp_hqd_pq_wptr= 0;
  2739. if (RREG32(mmCP_HQD_ACTIVE) & 1) {
  2740. WREG32(mmCP_HQD_DEQUEUE_REQUEST, 1);
  2741. for (j = 0; j < adev->usec_timeout; j++) {
  2742. if (!(RREG32(mmCP_HQD_ACTIVE) & 1))
  2743. break;
  2744. udelay(1);
  2745. }
  2746. WREG32(mmCP_HQD_DEQUEUE_REQUEST, mqd->cp_hqd_dequeue_request);
  2747. WREG32(mmCP_HQD_PQ_RPTR, mqd->cp_hqd_pq_rptr);
  2748. WREG32(mmCP_HQD_PQ_WPTR, mqd->cp_hqd_pq_wptr);
  2749. }
  2750. /* set the pointer to the MQD */
  2751. mqd->cp_mqd_base_addr_lo = mqd_gpu_addr & 0xfffffffc;
  2752. mqd->cp_mqd_base_addr_hi = upper_32_bits(mqd_gpu_addr);
  2753. WREG32(mmCP_MQD_BASE_ADDR, mqd->cp_mqd_base_addr_lo);
  2754. WREG32(mmCP_MQD_BASE_ADDR_HI, mqd->cp_mqd_base_addr_hi);
  2755. /* set MQD vmid to 0 */
  2756. tmp = RREG32(mmCP_MQD_CONTROL);
  2757. tmp = REG_SET_FIELD(tmp, CP_MQD_CONTROL, VMID, 0);
  2758. WREG32(mmCP_MQD_CONTROL, tmp);
  2759. mqd->cp_mqd_control = tmp;
  2760. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  2761. hqd_gpu_addr = ring->gpu_addr >> 8;
  2762. mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
  2763. mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  2764. WREG32(mmCP_HQD_PQ_BASE, mqd->cp_hqd_pq_base_lo);
  2765. WREG32(mmCP_HQD_PQ_BASE_HI, mqd->cp_hqd_pq_base_hi);
  2766. /* set up the HQD, this is similar to CP_RB0_CNTL */
  2767. tmp = RREG32(mmCP_HQD_PQ_CONTROL);
  2768. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, QUEUE_SIZE,
  2769. (order_base_2(ring->ring_size / 4) - 1));
  2770. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, RPTR_BLOCK_SIZE,
  2771. ((order_base_2(AMDGPU_GPU_PAGE_SIZE / 4) - 1) << 8));
  2772. #ifdef __BIG_ENDIAN
  2773. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ENDIAN_SWAP, 1);
  2774. #endif
  2775. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, UNORD_DISPATCH, 0);
  2776. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ROQ_PQ_IB_FLIP, 0);
  2777. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, PRIV_STATE, 1);
  2778. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, KMD_QUEUE, 1);
  2779. WREG32(mmCP_HQD_PQ_CONTROL, tmp);
  2780. mqd->cp_hqd_pq_control = tmp;
  2781. /* set the wb address wether it's enabled or not */
  2782. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  2783. mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
  2784. mqd->cp_hqd_pq_rptr_report_addr_hi =
  2785. upper_32_bits(wb_gpu_addr) & 0xffff;
  2786. WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR,
  2787. mqd->cp_hqd_pq_rptr_report_addr_lo);
  2788. WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR_HI,
  2789. mqd->cp_hqd_pq_rptr_report_addr_hi);
  2790. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  2791. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  2792. mqd->cp_hqd_pq_wptr_poll_addr = wb_gpu_addr & 0xfffffffc;
  2793. mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  2794. WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR, mqd->cp_hqd_pq_wptr_poll_addr);
  2795. WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR_HI,
  2796. mqd->cp_hqd_pq_wptr_poll_addr_hi);
  2797. /* enable the doorbell if requested */
  2798. if (use_doorbell) {
  2799. if (adev->asic_type == CHIP_CARRIZO) {
  2800. WREG32(mmCP_MEC_DOORBELL_RANGE_LOWER,
  2801. AMDGPU_DOORBELL_KIQ << 2);
  2802. WREG32(mmCP_MEC_DOORBELL_RANGE_UPPER,
  2803. AMDGPU_DOORBELL_MEC_RING7 << 2);
  2804. }
  2805. tmp = RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  2806. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2807. DOORBELL_OFFSET, ring->doorbell_index);
  2808. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 1);
  2809. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_SOURCE, 0);
  2810. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_HIT, 0);
  2811. mqd->cp_hqd_pq_doorbell_control = tmp;
  2812. } else {
  2813. mqd->cp_hqd_pq_doorbell_control = 0;
  2814. }
  2815. WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL,
  2816. mqd->cp_hqd_pq_doorbell_control);
  2817. /* set the vmid for the queue */
  2818. mqd->cp_hqd_vmid = 0;
  2819. WREG32(mmCP_HQD_VMID, mqd->cp_hqd_vmid);
  2820. tmp = RREG32(mmCP_HQD_PERSISTENT_STATE);
  2821. tmp = REG_SET_FIELD(tmp, CP_HQD_PERSISTENT_STATE, PRELOAD_SIZE, 0x53);
  2822. WREG32(mmCP_HQD_PERSISTENT_STATE, tmp);
  2823. mqd->cp_hqd_persistent_state = tmp;
  2824. /* activate the queue */
  2825. mqd->cp_hqd_active = 1;
  2826. WREG32(mmCP_HQD_ACTIVE, mqd->cp_hqd_active);
  2827. vi_srbm_select(adev, 0, 0, 0, 0);
  2828. mutex_unlock(&adev->srbm_mutex);
  2829. amdgpu_bo_kunmap(ring->mqd_obj);
  2830. amdgpu_bo_unreserve(ring->mqd_obj);
  2831. }
  2832. if (use_doorbell) {
  2833. tmp = RREG32(mmCP_PQ_STATUS);
  2834. tmp = REG_SET_FIELD(tmp, CP_PQ_STATUS, DOORBELL_ENABLE, 1);
  2835. WREG32(mmCP_PQ_STATUS, tmp);
  2836. }
  2837. r = gfx_v8_0_cp_compute_start(adev);
  2838. if (r)
  2839. return r;
  2840. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2841. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  2842. ring->ready = true;
  2843. r = amdgpu_ring_test_ring(ring);
  2844. if (r)
  2845. ring->ready = false;
  2846. }
  2847. return 0;
  2848. }
  2849. static int gfx_v8_0_cp_resume(struct amdgpu_device *adev)
  2850. {
  2851. int r;
  2852. if (adev->asic_type != CHIP_CARRIZO)
  2853. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  2854. if (!adev->firmware.smu_load) {
  2855. /* legacy firmware loading */
  2856. r = gfx_v8_0_cp_gfx_load_microcode(adev);
  2857. if (r)
  2858. return r;
  2859. r = gfx_v8_0_cp_compute_load_microcode(adev);
  2860. if (r)
  2861. return r;
  2862. } else {
  2863. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  2864. AMDGPU_UCODE_ID_CP_CE);
  2865. if (r)
  2866. return -EINVAL;
  2867. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  2868. AMDGPU_UCODE_ID_CP_PFP);
  2869. if (r)
  2870. return -EINVAL;
  2871. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  2872. AMDGPU_UCODE_ID_CP_ME);
  2873. if (r)
  2874. return -EINVAL;
  2875. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  2876. AMDGPU_UCODE_ID_CP_MEC1);
  2877. if (r)
  2878. return -EINVAL;
  2879. }
  2880. r = gfx_v8_0_cp_gfx_resume(adev);
  2881. if (r)
  2882. return r;
  2883. r = gfx_v8_0_cp_compute_resume(adev);
  2884. if (r)
  2885. return r;
  2886. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  2887. return 0;
  2888. }
  2889. static void gfx_v8_0_cp_enable(struct amdgpu_device *adev, bool enable)
  2890. {
  2891. gfx_v8_0_cp_gfx_enable(adev, enable);
  2892. gfx_v8_0_cp_compute_enable(adev, enable);
  2893. }
  2894. static int gfx_v8_0_hw_init(void *handle)
  2895. {
  2896. int r;
  2897. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2898. gfx_v8_0_init_golden_registers(adev);
  2899. gfx_v8_0_gpu_init(adev);
  2900. r = gfx_v8_0_rlc_resume(adev);
  2901. if (r)
  2902. return r;
  2903. r = gfx_v8_0_cp_resume(adev);
  2904. if (r)
  2905. return r;
  2906. return r;
  2907. }
  2908. static int gfx_v8_0_hw_fini(void *handle)
  2909. {
  2910. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2911. gfx_v8_0_cp_enable(adev, false);
  2912. gfx_v8_0_rlc_stop(adev);
  2913. gfx_v8_0_cp_compute_fini(adev);
  2914. return 0;
  2915. }
  2916. static int gfx_v8_0_suspend(void *handle)
  2917. {
  2918. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2919. return gfx_v8_0_hw_fini(adev);
  2920. }
  2921. static int gfx_v8_0_resume(void *handle)
  2922. {
  2923. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2924. return gfx_v8_0_hw_init(adev);
  2925. }
  2926. static bool gfx_v8_0_is_idle(void *handle)
  2927. {
  2928. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2929. if (REG_GET_FIELD(RREG32(mmGRBM_STATUS), GRBM_STATUS, GUI_ACTIVE))
  2930. return false;
  2931. else
  2932. return true;
  2933. }
  2934. static int gfx_v8_0_wait_for_idle(void *handle)
  2935. {
  2936. unsigned i;
  2937. u32 tmp;
  2938. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2939. for (i = 0; i < adev->usec_timeout; i++) {
  2940. /* read MC_STATUS */
  2941. tmp = RREG32(mmGRBM_STATUS) & GRBM_STATUS__GUI_ACTIVE_MASK;
  2942. if (!REG_GET_FIELD(tmp, GRBM_STATUS, GUI_ACTIVE))
  2943. return 0;
  2944. udelay(1);
  2945. }
  2946. return -ETIMEDOUT;
  2947. }
  2948. static void gfx_v8_0_print_status(void *handle)
  2949. {
  2950. int i;
  2951. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2952. dev_info(adev->dev, "GFX 8.x registers\n");
  2953. dev_info(adev->dev, " GRBM_STATUS=0x%08X\n",
  2954. RREG32(mmGRBM_STATUS));
  2955. dev_info(adev->dev, " GRBM_STATUS2=0x%08X\n",
  2956. RREG32(mmGRBM_STATUS2));
  2957. dev_info(adev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  2958. RREG32(mmGRBM_STATUS_SE0));
  2959. dev_info(adev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  2960. RREG32(mmGRBM_STATUS_SE1));
  2961. dev_info(adev->dev, " GRBM_STATUS_SE2=0x%08X\n",
  2962. RREG32(mmGRBM_STATUS_SE2));
  2963. dev_info(adev->dev, " GRBM_STATUS_SE3=0x%08X\n",
  2964. RREG32(mmGRBM_STATUS_SE3));
  2965. dev_info(adev->dev, " CP_STAT = 0x%08x\n", RREG32(mmCP_STAT));
  2966. dev_info(adev->dev, " CP_STALLED_STAT1 = 0x%08x\n",
  2967. RREG32(mmCP_STALLED_STAT1));
  2968. dev_info(adev->dev, " CP_STALLED_STAT2 = 0x%08x\n",
  2969. RREG32(mmCP_STALLED_STAT2));
  2970. dev_info(adev->dev, " CP_STALLED_STAT3 = 0x%08x\n",
  2971. RREG32(mmCP_STALLED_STAT3));
  2972. dev_info(adev->dev, " CP_CPF_BUSY_STAT = 0x%08x\n",
  2973. RREG32(mmCP_CPF_BUSY_STAT));
  2974. dev_info(adev->dev, " CP_CPF_STALLED_STAT1 = 0x%08x\n",
  2975. RREG32(mmCP_CPF_STALLED_STAT1));
  2976. dev_info(adev->dev, " CP_CPF_STATUS = 0x%08x\n", RREG32(mmCP_CPF_STATUS));
  2977. dev_info(adev->dev, " CP_CPC_BUSY_STAT = 0x%08x\n", RREG32(mmCP_CPC_BUSY_STAT));
  2978. dev_info(adev->dev, " CP_CPC_STALLED_STAT1 = 0x%08x\n",
  2979. RREG32(mmCP_CPC_STALLED_STAT1));
  2980. dev_info(adev->dev, " CP_CPC_STATUS = 0x%08x\n", RREG32(mmCP_CPC_STATUS));
  2981. for (i = 0; i < 32; i++) {
  2982. dev_info(adev->dev, " GB_TILE_MODE%d=0x%08X\n",
  2983. i, RREG32(mmGB_TILE_MODE0 + (i * 4)));
  2984. }
  2985. for (i = 0; i < 16; i++) {
  2986. dev_info(adev->dev, " GB_MACROTILE_MODE%d=0x%08X\n",
  2987. i, RREG32(mmGB_MACROTILE_MODE0 + (i * 4)));
  2988. }
  2989. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  2990. dev_info(adev->dev, " se: %d\n", i);
  2991. gfx_v8_0_select_se_sh(adev, i, 0xffffffff);
  2992. dev_info(adev->dev, " PA_SC_RASTER_CONFIG=0x%08X\n",
  2993. RREG32(mmPA_SC_RASTER_CONFIG));
  2994. dev_info(adev->dev, " PA_SC_RASTER_CONFIG_1=0x%08X\n",
  2995. RREG32(mmPA_SC_RASTER_CONFIG_1));
  2996. }
  2997. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  2998. dev_info(adev->dev, " GB_ADDR_CONFIG=0x%08X\n",
  2999. RREG32(mmGB_ADDR_CONFIG));
  3000. dev_info(adev->dev, " HDP_ADDR_CONFIG=0x%08X\n",
  3001. RREG32(mmHDP_ADDR_CONFIG));
  3002. dev_info(adev->dev, " DMIF_ADDR_CALC=0x%08X\n",
  3003. RREG32(mmDMIF_ADDR_CALC));
  3004. dev_info(adev->dev, " SDMA0_TILING_CONFIG=0x%08X\n",
  3005. RREG32(mmSDMA0_TILING_CONFIG + SDMA0_REGISTER_OFFSET));
  3006. dev_info(adev->dev, " SDMA1_TILING_CONFIG=0x%08X\n",
  3007. RREG32(mmSDMA0_TILING_CONFIG + SDMA1_REGISTER_OFFSET));
  3008. dev_info(adev->dev, " UVD_UDEC_ADDR_CONFIG=0x%08X\n",
  3009. RREG32(mmUVD_UDEC_ADDR_CONFIG));
  3010. dev_info(adev->dev, " UVD_UDEC_DB_ADDR_CONFIG=0x%08X\n",
  3011. RREG32(mmUVD_UDEC_DB_ADDR_CONFIG));
  3012. dev_info(adev->dev, " UVD_UDEC_DBW_ADDR_CONFIG=0x%08X\n",
  3013. RREG32(mmUVD_UDEC_DBW_ADDR_CONFIG));
  3014. dev_info(adev->dev, " CP_MEQ_THRESHOLDS=0x%08X\n",
  3015. RREG32(mmCP_MEQ_THRESHOLDS));
  3016. dev_info(adev->dev, " SX_DEBUG_1=0x%08X\n",
  3017. RREG32(mmSX_DEBUG_1));
  3018. dev_info(adev->dev, " TA_CNTL_AUX=0x%08X\n",
  3019. RREG32(mmTA_CNTL_AUX));
  3020. dev_info(adev->dev, " SPI_CONFIG_CNTL=0x%08X\n",
  3021. RREG32(mmSPI_CONFIG_CNTL));
  3022. dev_info(adev->dev, " SQ_CONFIG=0x%08X\n",
  3023. RREG32(mmSQ_CONFIG));
  3024. dev_info(adev->dev, " DB_DEBUG=0x%08X\n",
  3025. RREG32(mmDB_DEBUG));
  3026. dev_info(adev->dev, " DB_DEBUG2=0x%08X\n",
  3027. RREG32(mmDB_DEBUG2));
  3028. dev_info(adev->dev, " DB_DEBUG3=0x%08X\n",
  3029. RREG32(mmDB_DEBUG3));
  3030. dev_info(adev->dev, " CB_HW_CONTROL=0x%08X\n",
  3031. RREG32(mmCB_HW_CONTROL));
  3032. dev_info(adev->dev, " SPI_CONFIG_CNTL_1=0x%08X\n",
  3033. RREG32(mmSPI_CONFIG_CNTL_1));
  3034. dev_info(adev->dev, " PA_SC_FIFO_SIZE=0x%08X\n",
  3035. RREG32(mmPA_SC_FIFO_SIZE));
  3036. dev_info(adev->dev, " VGT_NUM_INSTANCES=0x%08X\n",
  3037. RREG32(mmVGT_NUM_INSTANCES));
  3038. dev_info(adev->dev, " CP_PERFMON_CNTL=0x%08X\n",
  3039. RREG32(mmCP_PERFMON_CNTL));
  3040. dev_info(adev->dev, " PA_SC_FORCE_EOV_MAX_CNTS=0x%08X\n",
  3041. RREG32(mmPA_SC_FORCE_EOV_MAX_CNTS));
  3042. dev_info(adev->dev, " VGT_CACHE_INVALIDATION=0x%08X\n",
  3043. RREG32(mmVGT_CACHE_INVALIDATION));
  3044. dev_info(adev->dev, " VGT_GS_VERTEX_REUSE=0x%08X\n",
  3045. RREG32(mmVGT_GS_VERTEX_REUSE));
  3046. dev_info(adev->dev, " PA_SC_LINE_STIPPLE_STATE=0x%08X\n",
  3047. RREG32(mmPA_SC_LINE_STIPPLE_STATE));
  3048. dev_info(adev->dev, " PA_CL_ENHANCE=0x%08X\n",
  3049. RREG32(mmPA_CL_ENHANCE));
  3050. dev_info(adev->dev, " PA_SC_ENHANCE=0x%08X\n",
  3051. RREG32(mmPA_SC_ENHANCE));
  3052. dev_info(adev->dev, " CP_ME_CNTL=0x%08X\n",
  3053. RREG32(mmCP_ME_CNTL));
  3054. dev_info(adev->dev, " CP_MAX_CONTEXT=0x%08X\n",
  3055. RREG32(mmCP_MAX_CONTEXT));
  3056. dev_info(adev->dev, " CP_ENDIAN_SWAP=0x%08X\n",
  3057. RREG32(mmCP_ENDIAN_SWAP));
  3058. dev_info(adev->dev, " CP_DEVICE_ID=0x%08X\n",
  3059. RREG32(mmCP_DEVICE_ID));
  3060. dev_info(adev->dev, " CP_SEM_WAIT_TIMER=0x%08X\n",
  3061. RREG32(mmCP_SEM_WAIT_TIMER));
  3062. dev_info(adev->dev, " CP_RB_WPTR_DELAY=0x%08X\n",
  3063. RREG32(mmCP_RB_WPTR_DELAY));
  3064. dev_info(adev->dev, " CP_RB_VMID=0x%08X\n",
  3065. RREG32(mmCP_RB_VMID));
  3066. dev_info(adev->dev, " CP_RB0_CNTL=0x%08X\n",
  3067. RREG32(mmCP_RB0_CNTL));
  3068. dev_info(adev->dev, " CP_RB0_WPTR=0x%08X\n",
  3069. RREG32(mmCP_RB0_WPTR));
  3070. dev_info(adev->dev, " CP_RB0_RPTR_ADDR=0x%08X\n",
  3071. RREG32(mmCP_RB0_RPTR_ADDR));
  3072. dev_info(adev->dev, " CP_RB0_RPTR_ADDR_HI=0x%08X\n",
  3073. RREG32(mmCP_RB0_RPTR_ADDR_HI));
  3074. dev_info(adev->dev, " CP_RB0_CNTL=0x%08X\n",
  3075. RREG32(mmCP_RB0_CNTL));
  3076. dev_info(adev->dev, " CP_RB0_BASE=0x%08X\n",
  3077. RREG32(mmCP_RB0_BASE));
  3078. dev_info(adev->dev, " CP_RB0_BASE_HI=0x%08X\n",
  3079. RREG32(mmCP_RB0_BASE_HI));
  3080. dev_info(adev->dev, " CP_MEC_CNTL=0x%08X\n",
  3081. RREG32(mmCP_MEC_CNTL));
  3082. dev_info(adev->dev, " CP_CPF_DEBUG=0x%08X\n",
  3083. RREG32(mmCP_CPF_DEBUG));
  3084. dev_info(adev->dev, " SCRATCH_ADDR=0x%08X\n",
  3085. RREG32(mmSCRATCH_ADDR));
  3086. dev_info(adev->dev, " SCRATCH_UMSK=0x%08X\n",
  3087. RREG32(mmSCRATCH_UMSK));
  3088. dev_info(adev->dev, " CP_INT_CNTL_RING0=0x%08X\n",
  3089. RREG32(mmCP_INT_CNTL_RING0));
  3090. dev_info(adev->dev, " RLC_LB_CNTL=0x%08X\n",
  3091. RREG32(mmRLC_LB_CNTL));
  3092. dev_info(adev->dev, " RLC_CNTL=0x%08X\n",
  3093. RREG32(mmRLC_CNTL));
  3094. dev_info(adev->dev, " RLC_CGCG_CGLS_CTRL=0x%08X\n",
  3095. RREG32(mmRLC_CGCG_CGLS_CTRL));
  3096. dev_info(adev->dev, " RLC_LB_CNTR_INIT=0x%08X\n",
  3097. RREG32(mmRLC_LB_CNTR_INIT));
  3098. dev_info(adev->dev, " RLC_LB_CNTR_MAX=0x%08X\n",
  3099. RREG32(mmRLC_LB_CNTR_MAX));
  3100. dev_info(adev->dev, " RLC_LB_INIT_CU_MASK=0x%08X\n",
  3101. RREG32(mmRLC_LB_INIT_CU_MASK));
  3102. dev_info(adev->dev, " RLC_LB_PARAMS=0x%08X\n",
  3103. RREG32(mmRLC_LB_PARAMS));
  3104. dev_info(adev->dev, " RLC_LB_CNTL=0x%08X\n",
  3105. RREG32(mmRLC_LB_CNTL));
  3106. dev_info(adev->dev, " RLC_MC_CNTL=0x%08X\n",
  3107. RREG32(mmRLC_MC_CNTL));
  3108. dev_info(adev->dev, " RLC_UCODE_CNTL=0x%08X\n",
  3109. RREG32(mmRLC_UCODE_CNTL));
  3110. mutex_lock(&adev->srbm_mutex);
  3111. for (i = 0; i < 16; i++) {
  3112. vi_srbm_select(adev, 0, 0, 0, i);
  3113. dev_info(adev->dev, " VM %d:\n", i);
  3114. dev_info(adev->dev, " SH_MEM_CONFIG=0x%08X\n",
  3115. RREG32(mmSH_MEM_CONFIG));
  3116. dev_info(adev->dev, " SH_MEM_APE1_BASE=0x%08X\n",
  3117. RREG32(mmSH_MEM_APE1_BASE));
  3118. dev_info(adev->dev, " SH_MEM_APE1_LIMIT=0x%08X\n",
  3119. RREG32(mmSH_MEM_APE1_LIMIT));
  3120. dev_info(adev->dev, " SH_MEM_BASES=0x%08X\n",
  3121. RREG32(mmSH_MEM_BASES));
  3122. }
  3123. vi_srbm_select(adev, 0, 0, 0, 0);
  3124. mutex_unlock(&adev->srbm_mutex);
  3125. }
  3126. static int gfx_v8_0_soft_reset(void *handle)
  3127. {
  3128. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  3129. u32 tmp;
  3130. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3131. /* GRBM_STATUS */
  3132. tmp = RREG32(mmGRBM_STATUS);
  3133. if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
  3134. GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
  3135. GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
  3136. GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
  3137. GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
  3138. GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK)) {
  3139. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  3140. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  3141. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  3142. GRBM_SOFT_RESET, SOFT_RESET_GFX, 1);
  3143. }
  3144. if (tmp & (GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK)) {
  3145. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  3146. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  3147. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  3148. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  3149. }
  3150. /* GRBM_STATUS2 */
  3151. tmp = RREG32(mmGRBM_STATUS2);
  3152. if (REG_GET_FIELD(tmp, GRBM_STATUS2, RLC_BUSY))
  3153. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  3154. GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  3155. /* SRBM_STATUS */
  3156. tmp = RREG32(mmSRBM_STATUS);
  3157. if (REG_GET_FIELD(tmp, SRBM_STATUS, GRBM_RQ_PENDING))
  3158. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  3159. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  3160. if (grbm_soft_reset || srbm_soft_reset) {
  3161. gfx_v8_0_print_status((void *)adev);
  3162. /* stop the rlc */
  3163. gfx_v8_0_rlc_stop(adev);
  3164. /* Disable GFX parsing/prefetching */
  3165. gfx_v8_0_cp_gfx_enable(adev, false);
  3166. /* Disable MEC parsing/prefetching */
  3167. /* XXX todo */
  3168. if (grbm_soft_reset) {
  3169. tmp = RREG32(mmGRBM_SOFT_RESET);
  3170. tmp |= grbm_soft_reset;
  3171. dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  3172. WREG32(mmGRBM_SOFT_RESET, tmp);
  3173. tmp = RREG32(mmGRBM_SOFT_RESET);
  3174. udelay(50);
  3175. tmp &= ~grbm_soft_reset;
  3176. WREG32(mmGRBM_SOFT_RESET, tmp);
  3177. tmp = RREG32(mmGRBM_SOFT_RESET);
  3178. }
  3179. if (srbm_soft_reset) {
  3180. tmp = RREG32(mmSRBM_SOFT_RESET);
  3181. tmp |= srbm_soft_reset;
  3182. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  3183. WREG32(mmSRBM_SOFT_RESET, tmp);
  3184. tmp = RREG32(mmSRBM_SOFT_RESET);
  3185. udelay(50);
  3186. tmp &= ~srbm_soft_reset;
  3187. WREG32(mmSRBM_SOFT_RESET, tmp);
  3188. tmp = RREG32(mmSRBM_SOFT_RESET);
  3189. }
  3190. /* Wait a little for things to settle down */
  3191. udelay(50);
  3192. gfx_v8_0_print_status((void *)adev);
  3193. }
  3194. return 0;
  3195. }
  3196. /**
  3197. * gfx_v8_0_get_gpu_clock_counter - return GPU clock counter snapshot
  3198. *
  3199. * @adev: amdgpu_device pointer
  3200. *
  3201. * Fetches a GPU clock counter snapshot.
  3202. * Returns the 64 bit clock counter snapshot.
  3203. */
  3204. uint64_t gfx_v8_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  3205. {
  3206. uint64_t clock;
  3207. mutex_lock(&adev->gfx.gpu_clock_mutex);
  3208. WREG32(mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  3209. clock = (uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_LSB) |
  3210. ((uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  3211. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  3212. return clock;
  3213. }
  3214. static void gfx_v8_0_ring_emit_gds_switch(struct amdgpu_ring *ring,
  3215. uint32_t vmid,
  3216. uint32_t gds_base, uint32_t gds_size,
  3217. uint32_t gws_base, uint32_t gws_size,
  3218. uint32_t oa_base, uint32_t oa_size)
  3219. {
  3220. gds_base = gds_base >> AMDGPU_GDS_SHIFT;
  3221. gds_size = gds_size >> AMDGPU_GDS_SHIFT;
  3222. gws_base = gws_base >> AMDGPU_GWS_SHIFT;
  3223. gws_size = gws_size >> AMDGPU_GWS_SHIFT;
  3224. oa_base = oa_base >> AMDGPU_OA_SHIFT;
  3225. oa_size = oa_size >> AMDGPU_OA_SHIFT;
  3226. /* GDS Base */
  3227. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3228. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3229. WRITE_DATA_DST_SEL(0)));
  3230. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_base);
  3231. amdgpu_ring_write(ring, 0);
  3232. amdgpu_ring_write(ring, gds_base);
  3233. /* GDS Size */
  3234. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3235. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3236. WRITE_DATA_DST_SEL(0)));
  3237. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_size);
  3238. amdgpu_ring_write(ring, 0);
  3239. amdgpu_ring_write(ring, gds_size);
  3240. /* GWS */
  3241. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3242. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3243. WRITE_DATA_DST_SEL(0)));
  3244. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].gws);
  3245. amdgpu_ring_write(ring, 0);
  3246. amdgpu_ring_write(ring, gws_size << GDS_GWS_VMID0__SIZE__SHIFT | gws_base);
  3247. /* OA */
  3248. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3249. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3250. WRITE_DATA_DST_SEL(0)));
  3251. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].oa);
  3252. amdgpu_ring_write(ring, 0);
  3253. amdgpu_ring_write(ring, (1 << (oa_size + oa_base)) - (1 << oa_base));
  3254. }
  3255. static int gfx_v8_0_early_init(void *handle)
  3256. {
  3257. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3258. adev->gfx.num_gfx_rings = GFX8_NUM_GFX_RINGS;
  3259. adev->gfx.num_compute_rings = GFX8_NUM_COMPUTE_RINGS;
  3260. gfx_v8_0_set_ring_funcs(adev);
  3261. gfx_v8_0_set_irq_funcs(adev);
  3262. gfx_v8_0_set_gds_init(adev);
  3263. return 0;
  3264. }
  3265. static int gfx_v8_0_set_powergating_state(void *handle,
  3266. enum amd_powergating_state state)
  3267. {
  3268. return 0;
  3269. }
  3270. static int gfx_v8_0_set_clockgating_state(void *handle,
  3271. enum amd_clockgating_state state)
  3272. {
  3273. return 0;
  3274. }
  3275. static u32 gfx_v8_0_ring_get_rptr_gfx(struct amdgpu_ring *ring)
  3276. {
  3277. u32 rptr;
  3278. rptr = ring->adev->wb.wb[ring->rptr_offs];
  3279. return rptr;
  3280. }
  3281. static u32 gfx_v8_0_ring_get_wptr_gfx(struct amdgpu_ring *ring)
  3282. {
  3283. struct amdgpu_device *adev = ring->adev;
  3284. u32 wptr;
  3285. if (ring->use_doorbell)
  3286. /* XXX check if swapping is necessary on BE */
  3287. wptr = ring->adev->wb.wb[ring->wptr_offs];
  3288. else
  3289. wptr = RREG32(mmCP_RB0_WPTR);
  3290. return wptr;
  3291. }
  3292. static void gfx_v8_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  3293. {
  3294. struct amdgpu_device *adev = ring->adev;
  3295. if (ring->use_doorbell) {
  3296. /* XXX check if swapping is necessary on BE */
  3297. adev->wb.wb[ring->wptr_offs] = ring->wptr;
  3298. WDOORBELL32(ring->doorbell_index, ring->wptr);
  3299. } else {
  3300. WREG32(mmCP_RB0_WPTR, ring->wptr);
  3301. (void)RREG32(mmCP_RB0_WPTR);
  3302. }
  3303. }
  3304. static void gfx_v8_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  3305. {
  3306. u32 ref_and_mask, reg_mem_engine;
  3307. if (ring->type == AMDGPU_RING_TYPE_COMPUTE) {
  3308. switch (ring->me) {
  3309. case 1:
  3310. ref_and_mask = GPU_HDP_FLUSH_DONE__CP2_MASK << ring->pipe;
  3311. break;
  3312. case 2:
  3313. ref_and_mask = GPU_HDP_FLUSH_DONE__CP6_MASK << ring->pipe;
  3314. break;
  3315. default:
  3316. return;
  3317. }
  3318. reg_mem_engine = 0;
  3319. } else {
  3320. ref_and_mask = GPU_HDP_FLUSH_DONE__CP0_MASK;
  3321. reg_mem_engine = WAIT_REG_MEM_ENGINE(1); /* pfp */
  3322. }
  3323. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  3324. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(1) | /* write, wait, write */
  3325. WAIT_REG_MEM_FUNCTION(3) | /* == */
  3326. reg_mem_engine));
  3327. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ);
  3328. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE);
  3329. amdgpu_ring_write(ring, ref_and_mask);
  3330. amdgpu_ring_write(ring, ref_and_mask);
  3331. amdgpu_ring_write(ring, 0x20); /* poll interval */
  3332. }
  3333. static void gfx_v8_0_ring_emit_ib(struct amdgpu_ring *ring,
  3334. struct amdgpu_ib *ib)
  3335. {
  3336. bool need_ctx_switch = ring->current_ctx != ib->ctx;
  3337. u32 header, control = 0;
  3338. u32 next_rptr = ring->wptr + 5;
  3339. /* drop the CE preamble IB for the same context */
  3340. if ((ring->type == AMDGPU_RING_TYPE_GFX) &&
  3341. (ib->flags & AMDGPU_IB_FLAG_PREAMBLE) &&
  3342. !need_ctx_switch)
  3343. return;
  3344. if (ring->type == AMDGPU_RING_TYPE_COMPUTE)
  3345. control |= INDIRECT_BUFFER_VALID;
  3346. if (need_ctx_switch && ring->type == AMDGPU_RING_TYPE_GFX)
  3347. next_rptr += 2;
  3348. next_rptr += 4;
  3349. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3350. amdgpu_ring_write(ring, WRITE_DATA_DST_SEL(5) | WR_CONFIRM);
  3351. amdgpu_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  3352. amdgpu_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xffffffff);
  3353. amdgpu_ring_write(ring, next_rptr);
  3354. /* insert SWITCH_BUFFER packet before first IB in the ring frame */
  3355. if (need_ctx_switch && ring->type == AMDGPU_RING_TYPE_GFX) {
  3356. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  3357. amdgpu_ring_write(ring, 0);
  3358. }
  3359. if (ib->flags & AMDGPU_IB_FLAG_CE)
  3360. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  3361. else
  3362. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  3363. control |= ib->length_dw |
  3364. (ib->vm ? (ib->vm->ids[ring->idx].id << 24) : 0);
  3365. amdgpu_ring_write(ring, header);
  3366. amdgpu_ring_write(ring,
  3367. #ifdef __BIG_ENDIAN
  3368. (2 << 0) |
  3369. #endif
  3370. (ib->gpu_addr & 0xFFFFFFFC));
  3371. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  3372. amdgpu_ring_write(ring, control);
  3373. }
  3374. static void gfx_v8_0_ring_emit_fence_gfx(struct amdgpu_ring *ring, u64 addr,
  3375. u64 seq, bool write64bit)
  3376. {
  3377. /* EVENT_WRITE_EOP - flush caches, send int */
  3378. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  3379. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  3380. EOP_TC_ACTION_EN |
  3381. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  3382. EVENT_INDEX(5)));
  3383. amdgpu_ring_write(ring, addr & 0xfffffffc);
  3384. amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xffff) |
  3385. DATA_SEL(write64bit ? 2 : 1) | INT_SEL(2));
  3386. amdgpu_ring_write(ring, lower_32_bits(seq));
  3387. amdgpu_ring_write(ring, upper_32_bits(seq));
  3388. }
  3389. /**
  3390. * gfx_v8_0_ring_emit_semaphore - emit a semaphore on the CP ring
  3391. *
  3392. * @ring: amdgpu ring buffer object
  3393. * @semaphore: amdgpu semaphore object
  3394. * @emit_wait: Is this a sempahore wait?
  3395. *
  3396. * Emits a semaphore signal/wait packet to the CP ring and prevents the PFP
  3397. * from running ahead of semaphore waits.
  3398. */
  3399. static bool gfx_v8_0_ring_emit_semaphore(struct amdgpu_ring *ring,
  3400. struct amdgpu_semaphore *semaphore,
  3401. bool emit_wait)
  3402. {
  3403. uint64_t addr = semaphore->gpu_addr;
  3404. unsigned sel = emit_wait ? PACKET3_SEM_SEL_WAIT : PACKET3_SEM_SEL_SIGNAL;
  3405. if (ring->adev->asic_type == CHIP_TOPAZ ||
  3406. ring->adev->asic_type == CHIP_TONGA) {
  3407. amdgpu_ring_write(ring, PACKET3(PACKET3_MEM_SEMAPHORE, 1));
  3408. amdgpu_ring_write(ring, lower_32_bits(addr));
  3409. amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xffff) | sel);
  3410. } else {
  3411. amdgpu_ring_write(ring, PACKET3(PACKET3_MEM_SEMAPHORE, 2));
  3412. amdgpu_ring_write(ring, lower_32_bits(addr));
  3413. amdgpu_ring_write(ring, upper_32_bits(addr));
  3414. amdgpu_ring_write(ring, sel);
  3415. }
  3416. if (emit_wait && (ring->type == AMDGPU_RING_TYPE_GFX)) {
  3417. /* Prevent the PFP from running ahead of the semaphore wait */
  3418. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  3419. amdgpu_ring_write(ring, 0x0);
  3420. }
  3421. return true;
  3422. }
  3423. static void gfx_v8_0_ce_sync_me(struct amdgpu_ring *ring)
  3424. {
  3425. struct amdgpu_device *adev = ring->adev;
  3426. u64 gpu_addr = adev->wb.gpu_addr + adev->gfx.ce_sync_offs * 4;
  3427. /* instruct DE to set a magic number */
  3428. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3429. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3430. WRITE_DATA_DST_SEL(5)));
  3431. amdgpu_ring_write(ring, gpu_addr & 0xfffffffc);
  3432. amdgpu_ring_write(ring, upper_32_bits(gpu_addr) & 0xffffffff);
  3433. amdgpu_ring_write(ring, 1);
  3434. /* let CE wait till condition satisfied */
  3435. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  3436. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(0) | /* wait */
  3437. WAIT_REG_MEM_MEM_SPACE(1) | /* memory */
  3438. WAIT_REG_MEM_FUNCTION(3) | /* == */
  3439. WAIT_REG_MEM_ENGINE(2))); /* ce */
  3440. amdgpu_ring_write(ring, gpu_addr & 0xfffffffc);
  3441. amdgpu_ring_write(ring, upper_32_bits(gpu_addr) & 0xffffffff);
  3442. amdgpu_ring_write(ring, 1);
  3443. amdgpu_ring_write(ring, 0xffffffff);
  3444. amdgpu_ring_write(ring, 4); /* poll interval */
  3445. /* instruct CE to reset wb of ce_sync to zero */
  3446. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3447. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(2) |
  3448. WRITE_DATA_DST_SEL(5) |
  3449. WR_CONFIRM));
  3450. amdgpu_ring_write(ring, gpu_addr & 0xfffffffc);
  3451. amdgpu_ring_write(ring, upper_32_bits(gpu_addr) & 0xffffffff);
  3452. amdgpu_ring_write(ring, 0);
  3453. }
  3454. static void gfx_v8_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  3455. unsigned vm_id, uint64_t pd_addr)
  3456. {
  3457. int usepfp = (ring->type == AMDGPU_RING_TYPE_GFX);
  3458. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3459. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(usepfp) |
  3460. WRITE_DATA_DST_SEL(0)));
  3461. if (vm_id < 8) {
  3462. amdgpu_ring_write(ring,
  3463. (mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id));
  3464. } else {
  3465. amdgpu_ring_write(ring,
  3466. (mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vm_id - 8));
  3467. }
  3468. amdgpu_ring_write(ring, 0);
  3469. amdgpu_ring_write(ring, pd_addr >> 12);
  3470. /* bits 0-15 are the VM contexts0-15 */
  3471. /* invalidate the cache */
  3472. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3473. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3474. WRITE_DATA_DST_SEL(0)));
  3475. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  3476. amdgpu_ring_write(ring, 0);
  3477. amdgpu_ring_write(ring, 1 << vm_id);
  3478. /* wait for the invalidate to complete */
  3479. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  3480. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(0) | /* wait */
  3481. WAIT_REG_MEM_FUNCTION(0) | /* always */
  3482. WAIT_REG_MEM_ENGINE(0))); /* me */
  3483. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  3484. amdgpu_ring_write(ring, 0);
  3485. amdgpu_ring_write(ring, 0); /* ref */
  3486. amdgpu_ring_write(ring, 0); /* mask */
  3487. amdgpu_ring_write(ring, 0x20); /* poll interval */
  3488. /* compute doesn't have PFP */
  3489. if (usepfp) {
  3490. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  3491. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  3492. amdgpu_ring_write(ring, 0x0);
  3493. /* synce CE with ME to prevent CE fetch CEIB before context switch done */
  3494. gfx_v8_0_ce_sync_me(ring);
  3495. }
  3496. }
  3497. static bool gfx_v8_0_ring_is_lockup(struct amdgpu_ring *ring)
  3498. {
  3499. if (gfx_v8_0_is_idle(ring->adev)) {
  3500. amdgpu_ring_lockup_update(ring);
  3501. return false;
  3502. }
  3503. return amdgpu_ring_test_lockup(ring);
  3504. }
  3505. static u32 gfx_v8_0_ring_get_rptr_compute(struct amdgpu_ring *ring)
  3506. {
  3507. return ring->adev->wb.wb[ring->rptr_offs];
  3508. }
  3509. static u32 gfx_v8_0_ring_get_wptr_compute(struct amdgpu_ring *ring)
  3510. {
  3511. return ring->adev->wb.wb[ring->wptr_offs];
  3512. }
  3513. static void gfx_v8_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  3514. {
  3515. struct amdgpu_device *adev = ring->adev;
  3516. /* XXX check if swapping is necessary on BE */
  3517. adev->wb.wb[ring->wptr_offs] = ring->wptr;
  3518. WDOORBELL32(ring->doorbell_index, ring->wptr);
  3519. }
  3520. static void gfx_v8_0_ring_emit_fence_compute(struct amdgpu_ring *ring,
  3521. u64 addr, u64 seq,
  3522. bool write64bits)
  3523. {
  3524. /* RELEASE_MEM - flush caches, send int */
  3525. amdgpu_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 5));
  3526. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  3527. EOP_TC_ACTION_EN |
  3528. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  3529. EVENT_INDEX(5)));
  3530. amdgpu_ring_write(ring, DATA_SEL(write64bits ? 2 : 1) | INT_SEL(2));
  3531. amdgpu_ring_write(ring, addr & 0xfffffffc);
  3532. amdgpu_ring_write(ring, upper_32_bits(addr));
  3533. amdgpu_ring_write(ring, lower_32_bits(seq));
  3534. amdgpu_ring_write(ring, upper_32_bits(seq));
  3535. }
  3536. static void gfx_v8_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  3537. enum amdgpu_interrupt_state state)
  3538. {
  3539. u32 cp_int_cntl;
  3540. switch (state) {
  3541. case AMDGPU_IRQ_STATE_DISABLE:
  3542. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  3543. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  3544. TIME_STAMP_INT_ENABLE, 0);
  3545. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  3546. break;
  3547. case AMDGPU_IRQ_STATE_ENABLE:
  3548. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  3549. cp_int_cntl =
  3550. REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  3551. TIME_STAMP_INT_ENABLE, 1);
  3552. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  3553. break;
  3554. default:
  3555. break;
  3556. }
  3557. }
  3558. static void gfx_v8_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  3559. int me, int pipe,
  3560. enum amdgpu_interrupt_state state)
  3561. {
  3562. u32 mec_int_cntl, mec_int_cntl_reg;
  3563. /*
  3564. * amdgpu controls only pipe 0 of MEC1. That's why this function only
  3565. * handles the setting of interrupts for this specific pipe. All other
  3566. * pipes' interrupts are set by amdkfd.
  3567. */
  3568. if (me == 1) {
  3569. switch (pipe) {
  3570. case 0:
  3571. mec_int_cntl_reg = mmCP_ME1_PIPE0_INT_CNTL;
  3572. break;
  3573. default:
  3574. DRM_DEBUG("invalid pipe %d\n", pipe);
  3575. return;
  3576. }
  3577. } else {
  3578. DRM_DEBUG("invalid me %d\n", me);
  3579. return;
  3580. }
  3581. switch (state) {
  3582. case AMDGPU_IRQ_STATE_DISABLE:
  3583. mec_int_cntl = RREG32(mec_int_cntl_reg);
  3584. mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
  3585. TIME_STAMP_INT_ENABLE, 0);
  3586. WREG32(mec_int_cntl_reg, mec_int_cntl);
  3587. break;
  3588. case AMDGPU_IRQ_STATE_ENABLE:
  3589. mec_int_cntl = RREG32(mec_int_cntl_reg);
  3590. mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
  3591. TIME_STAMP_INT_ENABLE, 1);
  3592. WREG32(mec_int_cntl_reg, mec_int_cntl);
  3593. break;
  3594. default:
  3595. break;
  3596. }
  3597. }
  3598. static int gfx_v8_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  3599. struct amdgpu_irq_src *source,
  3600. unsigned type,
  3601. enum amdgpu_interrupt_state state)
  3602. {
  3603. u32 cp_int_cntl;
  3604. switch (state) {
  3605. case AMDGPU_IRQ_STATE_DISABLE:
  3606. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  3607. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  3608. PRIV_REG_INT_ENABLE, 0);
  3609. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  3610. break;
  3611. case AMDGPU_IRQ_STATE_ENABLE:
  3612. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  3613. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  3614. PRIV_REG_INT_ENABLE, 0);
  3615. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  3616. break;
  3617. default:
  3618. break;
  3619. }
  3620. return 0;
  3621. }
  3622. static int gfx_v8_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  3623. struct amdgpu_irq_src *source,
  3624. unsigned type,
  3625. enum amdgpu_interrupt_state state)
  3626. {
  3627. u32 cp_int_cntl;
  3628. switch (state) {
  3629. case AMDGPU_IRQ_STATE_DISABLE:
  3630. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  3631. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  3632. PRIV_INSTR_INT_ENABLE, 0);
  3633. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  3634. break;
  3635. case AMDGPU_IRQ_STATE_ENABLE:
  3636. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  3637. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  3638. PRIV_INSTR_INT_ENABLE, 1);
  3639. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  3640. break;
  3641. default:
  3642. break;
  3643. }
  3644. return 0;
  3645. }
  3646. static int gfx_v8_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  3647. struct amdgpu_irq_src *src,
  3648. unsigned type,
  3649. enum amdgpu_interrupt_state state)
  3650. {
  3651. switch (type) {
  3652. case AMDGPU_CP_IRQ_GFX_EOP:
  3653. gfx_v8_0_set_gfx_eop_interrupt_state(adev, state);
  3654. break;
  3655. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  3656. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 0, state);
  3657. break;
  3658. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  3659. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 1, state);
  3660. break;
  3661. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP:
  3662. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 2, state);
  3663. break;
  3664. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP:
  3665. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 3, state);
  3666. break;
  3667. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP:
  3668. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 0, state);
  3669. break;
  3670. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP:
  3671. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 1, state);
  3672. break;
  3673. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP:
  3674. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 2, state);
  3675. break;
  3676. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP:
  3677. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 3, state);
  3678. break;
  3679. default:
  3680. break;
  3681. }
  3682. return 0;
  3683. }
  3684. static int gfx_v8_0_eop_irq(struct amdgpu_device *adev,
  3685. struct amdgpu_irq_src *source,
  3686. struct amdgpu_iv_entry *entry)
  3687. {
  3688. int i;
  3689. u8 me_id, pipe_id, queue_id;
  3690. struct amdgpu_ring *ring;
  3691. DRM_DEBUG("IH: CP EOP\n");
  3692. me_id = (entry->ring_id & 0x0c) >> 2;
  3693. pipe_id = (entry->ring_id & 0x03) >> 0;
  3694. queue_id = (entry->ring_id & 0x70) >> 4;
  3695. switch (me_id) {
  3696. case 0:
  3697. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  3698. break;
  3699. case 1:
  3700. case 2:
  3701. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  3702. ring = &adev->gfx.compute_ring[i];
  3703. /* Per-queue interrupt is supported for MEC starting from VI.
  3704. * The interrupt can only be enabled/disabled per pipe instead of per queue.
  3705. */
  3706. if ((ring->me == me_id) && (ring->pipe == pipe_id) && (ring->queue == queue_id))
  3707. amdgpu_fence_process(ring);
  3708. }
  3709. break;
  3710. }
  3711. return 0;
  3712. }
  3713. static int gfx_v8_0_priv_reg_irq(struct amdgpu_device *adev,
  3714. struct amdgpu_irq_src *source,
  3715. struct amdgpu_iv_entry *entry)
  3716. {
  3717. DRM_ERROR("Illegal register access in command stream\n");
  3718. schedule_work(&adev->reset_work);
  3719. return 0;
  3720. }
  3721. static int gfx_v8_0_priv_inst_irq(struct amdgpu_device *adev,
  3722. struct amdgpu_irq_src *source,
  3723. struct amdgpu_iv_entry *entry)
  3724. {
  3725. DRM_ERROR("Illegal instruction in command stream\n");
  3726. schedule_work(&adev->reset_work);
  3727. return 0;
  3728. }
  3729. const struct amd_ip_funcs gfx_v8_0_ip_funcs = {
  3730. .early_init = gfx_v8_0_early_init,
  3731. .late_init = NULL,
  3732. .sw_init = gfx_v8_0_sw_init,
  3733. .sw_fini = gfx_v8_0_sw_fini,
  3734. .hw_init = gfx_v8_0_hw_init,
  3735. .hw_fini = gfx_v8_0_hw_fini,
  3736. .suspend = gfx_v8_0_suspend,
  3737. .resume = gfx_v8_0_resume,
  3738. .is_idle = gfx_v8_0_is_idle,
  3739. .wait_for_idle = gfx_v8_0_wait_for_idle,
  3740. .soft_reset = gfx_v8_0_soft_reset,
  3741. .print_status = gfx_v8_0_print_status,
  3742. .set_clockgating_state = gfx_v8_0_set_clockgating_state,
  3743. .set_powergating_state = gfx_v8_0_set_powergating_state,
  3744. };
  3745. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_gfx = {
  3746. .get_rptr = gfx_v8_0_ring_get_rptr_gfx,
  3747. .get_wptr = gfx_v8_0_ring_get_wptr_gfx,
  3748. .set_wptr = gfx_v8_0_ring_set_wptr_gfx,
  3749. .parse_cs = NULL,
  3750. .emit_ib = gfx_v8_0_ring_emit_ib,
  3751. .emit_fence = gfx_v8_0_ring_emit_fence_gfx,
  3752. .emit_semaphore = gfx_v8_0_ring_emit_semaphore,
  3753. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  3754. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  3755. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  3756. .test_ring = gfx_v8_0_ring_test_ring,
  3757. .test_ib = gfx_v8_0_ring_test_ib,
  3758. .is_lockup = gfx_v8_0_ring_is_lockup,
  3759. };
  3760. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_compute = {
  3761. .get_rptr = gfx_v8_0_ring_get_rptr_compute,
  3762. .get_wptr = gfx_v8_0_ring_get_wptr_compute,
  3763. .set_wptr = gfx_v8_0_ring_set_wptr_compute,
  3764. .parse_cs = NULL,
  3765. .emit_ib = gfx_v8_0_ring_emit_ib,
  3766. .emit_fence = gfx_v8_0_ring_emit_fence_compute,
  3767. .emit_semaphore = gfx_v8_0_ring_emit_semaphore,
  3768. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  3769. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  3770. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  3771. .test_ring = gfx_v8_0_ring_test_ring,
  3772. .test_ib = gfx_v8_0_ring_test_ib,
  3773. .is_lockup = gfx_v8_0_ring_is_lockup,
  3774. };
  3775. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev)
  3776. {
  3777. int i;
  3778. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  3779. adev->gfx.gfx_ring[i].funcs = &gfx_v8_0_ring_funcs_gfx;
  3780. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  3781. adev->gfx.compute_ring[i].funcs = &gfx_v8_0_ring_funcs_compute;
  3782. }
  3783. static const struct amdgpu_irq_src_funcs gfx_v8_0_eop_irq_funcs = {
  3784. .set = gfx_v8_0_set_eop_interrupt_state,
  3785. .process = gfx_v8_0_eop_irq,
  3786. };
  3787. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_reg_irq_funcs = {
  3788. .set = gfx_v8_0_set_priv_reg_fault_state,
  3789. .process = gfx_v8_0_priv_reg_irq,
  3790. };
  3791. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_inst_irq_funcs = {
  3792. .set = gfx_v8_0_set_priv_inst_fault_state,
  3793. .process = gfx_v8_0_priv_inst_irq,
  3794. };
  3795. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev)
  3796. {
  3797. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  3798. adev->gfx.eop_irq.funcs = &gfx_v8_0_eop_irq_funcs;
  3799. adev->gfx.priv_reg_irq.num_types = 1;
  3800. adev->gfx.priv_reg_irq.funcs = &gfx_v8_0_priv_reg_irq_funcs;
  3801. adev->gfx.priv_inst_irq.num_types = 1;
  3802. adev->gfx.priv_inst_irq.funcs = &gfx_v8_0_priv_inst_irq_funcs;
  3803. }
  3804. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev)
  3805. {
  3806. /* init asci gds info */
  3807. adev->gds.mem.total_size = RREG32(mmGDS_VMID0_SIZE);
  3808. adev->gds.gws.total_size = 64;
  3809. adev->gds.oa.total_size = 16;
  3810. if (adev->gds.mem.total_size == 64 * 1024) {
  3811. adev->gds.mem.gfx_partition_size = 4096;
  3812. adev->gds.mem.cs_partition_size = 4096;
  3813. adev->gds.gws.gfx_partition_size = 4;
  3814. adev->gds.gws.cs_partition_size = 4;
  3815. adev->gds.oa.gfx_partition_size = 4;
  3816. adev->gds.oa.cs_partition_size = 1;
  3817. } else {
  3818. adev->gds.mem.gfx_partition_size = 1024;
  3819. adev->gds.mem.cs_partition_size = 1024;
  3820. adev->gds.gws.gfx_partition_size = 16;
  3821. adev->gds.gws.cs_partition_size = 16;
  3822. adev->gds.oa.gfx_partition_size = 4;
  3823. adev->gds.oa.cs_partition_size = 4;
  3824. }
  3825. }
  3826. static u32 gfx_v8_0_get_cu_active_bitmap(struct amdgpu_device *adev,
  3827. u32 se, u32 sh)
  3828. {
  3829. u32 mask = 0, tmp, tmp1;
  3830. int i;
  3831. gfx_v8_0_select_se_sh(adev, se, sh);
  3832. tmp = RREG32(mmCC_GC_SHADER_ARRAY_CONFIG);
  3833. tmp1 = RREG32(mmGC_USER_SHADER_ARRAY_CONFIG);
  3834. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  3835. tmp &= 0xffff0000;
  3836. tmp |= tmp1;
  3837. tmp >>= 16;
  3838. for (i = 0; i < adev->gfx.config.max_cu_per_sh; i ++) {
  3839. mask <<= 1;
  3840. mask |= 1;
  3841. }
  3842. return (~tmp) & mask;
  3843. }
  3844. int gfx_v8_0_get_cu_info(struct amdgpu_device *adev,
  3845. struct amdgpu_cu_info *cu_info)
  3846. {
  3847. int i, j, k, counter, active_cu_number = 0;
  3848. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  3849. if (!adev || !cu_info)
  3850. return -EINVAL;
  3851. mutex_lock(&adev->grbm_idx_mutex);
  3852. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3853. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3854. mask = 1;
  3855. ao_bitmap = 0;
  3856. counter = 0;
  3857. bitmap = gfx_v8_0_get_cu_active_bitmap(adev, i, j);
  3858. cu_info->bitmap[i][j] = bitmap;
  3859. for (k = 0; k < adev->gfx.config.max_cu_per_sh; k ++) {
  3860. if (bitmap & mask) {
  3861. if (counter < 2)
  3862. ao_bitmap |= mask;
  3863. counter ++;
  3864. }
  3865. mask <<= 1;
  3866. }
  3867. active_cu_number += counter;
  3868. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  3869. }
  3870. }
  3871. cu_info->number = active_cu_number;
  3872. cu_info->ao_cu_mask = ao_cu_mask;
  3873. mutex_unlock(&adev->grbm_idx_mutex);
  3874. return 0;
  3875. }