cz_dpm.c 46 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include <linux/seq_file.h>
  25. #include "drmP.h"
  26. #include "amdgpu.h"
  27. #include "amdgpu_pm.h"
  28. #include "amdgpu_atombios.h"
  29. #include "vid.h"
  30. #include "vi_dpm.h"
  31. #include "amdgpu_dpm.h"
  32. #include "cz_dpm.h"
  33. #include "cz_ppsmc.h"
  34. #include "atom.h"
  35. #include "smu/smu_8_0_d.h"
  36. #include "smu/smu_8_0_sh_mask.h"
  37. #include "gca/gfx_8_0_d.h"
  38. #include "gca/gfx_8_0_sh_mask.h"
  39. #include "gmc/gmc_8_1_d.h"
  40. #include "bif/bif_5_1_d.h"
  41. #include "gfx_v8_0.h"
  42. static void cz_dpm_powergate_uvd(struct amdgpu_device *adev, bool gate);
  43. static struct cz_ps *cz_get_ps(struct amdgpu_ps *rps)
  44. {
  45. struct cz_ps *ps = rps->ps_priv;
  46. return ps;
  47. }
  48. static struct cz_power_info *cz_get_pi(struct amdgpu_device *adev)
  49. {
  50. struct cz_power_info *pi = adev->pm.dpm.priv;
  51. return pi;
  52. }
  53. static uint16_t cz_convert_8bit_index_to_voltage(struct amdgpu_device *adev,
  54. uint16_t voltage)
  55. {
  56. uint16_t tmp = 6200 - voltage * 25;
  57. return tmp;
  58. }
  59. static void cz_construct_max_power_limits_table(struct amdgpu_device *adev,
  60. struct amdgpu_clock_and_voltage_limits *table)
  61. {
  62. struct cz_power_info *pi = cz_get_pi(adev);
  63. struct amdgpu_clock_voltage_dependency_table *dep_table =
  64. &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  65. if (dep_table->count > 0) {
  66. table->sclk = dep_table->entries[dep_table->count - 1].clk;
  67. table->vddc = cz_convert_8bit_index_to_voltage(adev,
  68. dep_table->entries[dep_table->count - 1].v);
  69. }
  70. table->mclk = pi->sys_info.nbp_memory_clock[0];
  71. }
  72. union igp_info {
  73. struct _ATOM_INTEGRATED_SYSTEM_INFO info;
  74. struct _ATOM_INTEGRATED_SYSTEM_INFO_V1_7 info_7;
  75. struct _ATOM_INTEGRATED_SYSTEM_INFO_V1_8 info_8;
  76. struct _ATOM_INTEGRATED_SYSTEM_INFO_V1_9 info_9;
  77. };
  78. static int cz_parse_sys_info_table(struct amdgpu_device *adev)
  79. {
  80. struct cz_power_info *pi = cz_get_pi(adev);
  81. struct amdgpu_mode_info *mode_info = &adev->mode_info;
  82. int index = GetIndexIntoMasterTable(DATA, IntegratedSystemInfo);
  83. union igp_info *igp_info;
  84. u8 frev, crev;
  85. u16 data_offset;
  86. int i = 0;
  87. if (amdgpu_atom_parse_data_header(mode_info->atom_context, index, NULL,
  88. &frev, &crev, &data_offset)) {
  89. igp_info = (union igp_info *)(mode_info->atom_context->bios +
  90. data_offset);
  91. if (crev != 9) {
  92. DRM_ERROR("Unsupported IGP table: %d %d\n", frev, crev);
  93. return -EINVAL;
  94. }
  95. pi->sys_info.bootup_sclk =
  96. le32_to_cpu(igp_info->info_9.ulBootUpEngineClock);
  97. pi->sys_info.bootup_uma_clk =
  98. le32_to_cpu(igp_info->info_9.ulBootUpUMAClock);
  99. pi->sys_info.dentist_vco_freq =
  100. le32_to_cpu(igp_info->info_9.ulDentistVCOFreq);
  101. pi->sys_info.bootup_nb_voltage_index =
  102. le16_to_cpu(igp_info->info_9.usBootUpNBVoltage);
  103. if (igp_info->info_9.ucHtcTmpLmt == 0)
  104. pi->sys_info.htc_tmp_lmt = 203;
  105. else
  106. pi->sys_info.htc_tmp_lmt = igp_info->info_9.ucHtcTmpLmt;
  107. if (igp_info->info_9.ucHtcHystLmt == 0)
  108. pi->sys_info.htc_hyst_lmt = 5;
  109. else
  110. pi->sys_info.htc_hyst_lmt = igp_info->info_9.ucHtcHystLmt;
  111. if (pi->sys_info.htc_tmp_lmt <= pi->sys_info.htc_hyst_lmt) {
  112. DRM_ERROR("The htcTmpLmt should be larger than htcHystLmt.\n");
  113. return -EINVAL;
  114. }
  115. if (le32_to_cpu(igp_info->info_9.ulSystemConfig) & (1 << 3) &&
  116. pi->enable_nb_ps_policy)
  117. pi->sys_info.nb_dpm_enable = true;
  118. else
  119. pi->sys_info.nb_dpm_enable = false;
  120. for (i = 0; i < CZ_NUM_NBPSTATES; i++) {
  121. if (i < CZ_NUM_NBPMEMORY_CLOCK)
  122. pi->sys_info.nbp_memory_clock[i] =
  123. le32_to_cpu(igp_info->info_9.ulNbpStateMemclkFreq[i]);
  124. pi->sys_info.nbp_n_clock[i] =
  125. le32_to_cpu(igp_info->info_9.ulNbpStateNClkFreq[i]);
  126. }
  127. for (i = 0; i < CZ_MAX_DISPLAY_CLOCK_LEVEL; i++)
  128. pi->sys_info.display_clock[i] =
  129. le32_to_cpu(igp_info->info_9.sDispClkVoltageMapping[i].ulMaximumSupportedCLK);
  130. for (i = 0; i < CZ_NUM_NBPSTATES; i++)
  131. pi->sys_info.nbp_voltage_index[i] =
  132. le32_to_cpu(igp_info->info_9.usNBPStateVoltage[i]);
  133. if (le32_to_cpu(igp_info->info_9.ulGPUCapInfo) &
  134. SYS_INFO_GPUCAPS__ENABEL_DFS_BYPASS)
  135. pi->caps_enable_dfs_bypass = true;
  136. pi->sys_info.uma_channel_number =
  137. igp_info->info_9.ucUMAChannelNumber;
  138. cz_construct_max_power_limits_table(adev,
  139. &adev->pm.dpm.dyn_state.max_clock_voltage_on_ac);
  140. }
  141. return 0;
  142. }
  143. static void cz_patch_voltage_values(struct amdgpu_device *adev)
  144. {
  145. int i;
  146. struct amdgpu_uvd_clock_voltage_dependency_table *uvd_table =
  147. &adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table;
  148. struct amdgpu_vce_clock_voltage_dependency_table *vce_table =
  149. &adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
  150. struct amdgpu_clock_voltage_dependency_table *acp_table =
  151. &adev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table;
  152. if (uvd_table->count) {
  153. for (i = 0; i < uvd_table->count; i++)
  154. uvd_table->entries[i].v =
  155. cz_convert_8bit_index_to_voltage(adev,
  156. uvd_table->entries[i].v);
  157. }
  158. if (vce_table->count) {
  159. for (i = 0; i < vce_table->count; i++)
  160. vce_table->entries[i].v =
  161. cz_convert_8bit_index_to_voltage(adev,
  162. vce_table->entries[i].v);
  163. }
  164. if (acp_table->count) {
  165. for (i = 0; i < acp_table->count; i++)
  166. acp_table->entries[i].v =
  167. cz_convert_8bit_index_to_voltage(adev,
  168. acp_table->entries[i].v);
  169. }
  170. }
  171. static void cz_construct_boot_state(struct amdgpu_device *adev)
  172. {
  173. struct cz_power_info *pi = cz_get_pi(adev);
  174. pi->boot_pl.sclk = pi->sys_info.bootup_sclk;
  175. pi->boot_pl.vddc_index = pi->sys_info.bootup_nb_voltage_index;
  176. pi->boot_pl.ds_divider_index = 0;
  177. pi->boot_pl.ss_divider_index = 0;
  178. pi->boot_pl.allow_gnb_slow = 1;
  179. pi->boot_pl.force_nbp_state = 0;
  180. pi->boot_pl.display_wm = 0;
  181. pi->boot_pl.vce_wm = 0;
  182. }
  183. static void cz_patch_boot_state(struct amdgpu_device *adev,
  184. struct cz_ps *ps)
  185. {
  186. struct cz_power_info *pi = cz_get_pi(adev);
  187. ps->num_levels = 1;
  188. ps->levels[0] = pi->boot_pl;
  189. }
  190. union pplib_clock_info {
  191. struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO evergreen;
  192. struct _ATOM_PPLIB_SUMO_CLOCK_INFO sumo;
  193. struct _ATOM_PPLIB_CZ_CLOCK_INFO carrizo;
  194. };
  195. static void cz_parse_pplib_clock_info(struct amdgpu_device *adev,
  196. struct amdgpu_ps *rps, int index,
  197. union pplib_clock_info *clock_info)
  198. {
  199. struct cz_power_info *pi = cz_get_pi(adev);
  200. struct cz_ps *ps = cz_get_ps(rps);
  201. struct cz_pl *pl = &ps->levels[index];
  202. struct amdgpu_clock_voltage_dependency_table *table =
  203. &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  204. pl->sclk = table->entries[clock_info->carrizo.index].clk;
  205. pl->vddc_index = table->entries[clock_info->carrizo.index].v;
  206. ps->num_levels = index + 1;
  207. if (pi->caps_sclk_ds) {
  208. pl->ds_divider_index = 5;
  209. pl->ss_divider_index = 5;
  210. }
  211. }
  212. static void cz_parse_pplib_non_clock_info(struct amdgpu_device *adev,
  213. struct amdgpu_ps *rps,
  214. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info,
  215. u8 table_rev)
  216. {
  217. struct cz_ps *ps = cz_get_ps(rps);
  218. rps->caps = le32_to_cpu(non_clock_info->ulCapsAndSettings);
  219. rps->class = le16_to_cpu(non_clock_info->usClassification);
  220. rps->class2 = le16_to_cpu(non_clock_info->usClassification2);
  221. if (ATOM_PPLIB_NONCLOCKINFO_VER1 < table_rev) {
  222. rps->vclk = le32_to_cpu(non_clock_info->ulVCLK);
  223. rps->dclk = le32_to_cpu(non_clock_info->ulDCLK);
  224. } else {
  225. rps->vclk = 0;
  226. rps->dclk = 0;
  227. }
  228. if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT) {
  229. adev->pm.dpm.boot_ps = rps;
  230. cz_patch_boot_state(adev, ps);
  231. }
  232. if (rps->class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
  233. adev->pm.dpm.uvd_ps = rps;
  234. }
  235. union power_info {
  236. struct _ATOM_PPLIB_POWERPLAYTABLE pplib;
  237. struct _ATOM_PPLIB_POWERPLAYTABLE2 pplib2;
  238. struct _ATOM_PPLIB_POWERPLAYTABLE3 pplib3;
  239. struct _ATOM_PPLIB_POWERPLAYTABLE4 pplib4;
  240. struct _ATOM_PPLIB_POWERPLAYTABLE5 pplib5;
  241. };
  242. union pplib_power_state {
  243. struct _ATOM_PPLIB_STATE v1;
  244. struct _ATOM_PPLIB_STATE_V2 v2;
  245. };
  246. static int cz_parse_power_table(struct amdgpu_device *adev)
  247. {
  248. struct amdgpu_mode_info *mode_info = &adev->mode_info;
  249. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
  250. union pplib_power_state *power_state;
  251. int i, j, k, non_clock_array_index, clock_array_index;
  252. union pplib_clock_info *clock_info;
  253. struct _StateArray *state_array;
  254. struct _ClockInfoArray *clock_info_array;
  255. struct _NonClockInfoArray *non_clock_info_array;
  256. union power_info *power_info;
  257. int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
  258. u16 data_offset;
  259. u8 frev, crev;
  260. u8 *power_state_offset;
  261. struct cz_ps *ps;
  262. if (!amdgpu_atom_parse_data_header(mode_info->atom_context, index, NULL,
  263. &frev, &crev, &data_offset))
  264. return -EINVAL;
  265. power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
  266. state_array = (struct _StateArray *)
  267. (mode_info->atom_context->bios + data_offset +
  268. le16_to_cpu(power_info->pplib.usStateArrayOffset));
  269. clock_info_array = (struct _ClockInfoArray *)
  270. (mode_info->atom_context->bios + data_offset +
  271. le16_to_cpu(power_info->pplib.usClockInfoArrayOffset));
  272. non_clock_info_array = (struct _NonClockInfoArray *)
  273. (mode_info->atom_context->bios + data_offset +
  274. le16_to_cpu(power_info->pplib.usNonClockInfoArrayOffset));
  275. adev->pm.dpm.ps = kzalloc(sizeof(struct amdgpu_ps) *
  276. state_array->ucNumEntries, GFP_KERNEL);
  277. if (!adev->pm.dpm.ps)
  278. return -ENOMEM;
  279. power_state_offset = (u8 *)state_array->states;
  280. adev->pm.dpm.platform_caps =
  281. le32_to_cpu(power_info->pplib.ulPlatformCaps);
  282. adev->pm.dpm.backbias_response_time =
  283. le16_to_cpu(power_info->pplib.usBackbiasTime);
  284. adev->pm.dpm.voltage_response_time =
  285. le16_to_cpu(power_info->pplib.usVoltageTime);
  286. for (i = 0; i < state_array->ucNumEntries; i++) {
  287. power_state = (union pplib_power_state *)power_state_offset;
  288. non_clock_array_index = power_state->v2.nonClockInfoIndex;
  289. non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
  290. &non_clock_info_array->nonClockInfo[non_clock_array_index];
  291. ps = kzalloc(sizeof(struct cz_ps), GFP_KERNEL);
  292. if (ps == NULL) {
  293. kfree(adev->pm.dpm.ps);
  294. return -ENOMEM;
  295. }
  296. adev->pm.dpm.ps[i].ps_priv = ps;
  297. k = 0;
  298. for (j = 0; j < power_state->v2.ucNumDPMLevels; j++) {
  299. clock_array_index = power_state->v2.clockInfoIndex[j];
  300. if (clock_array_index >= clock_info_array->ucNumEntries)
  301. continue;
  302. if (k >= CZ_MAX_HARDWARE_POWERLEVELS)
  303. break;
  304. clock_info = (union pplib_clock_info *)
  305. &clock_info_array->clockInfo[clock_array_index *
  306. clock_info_array->ucEntrySize];
  307. cz_parse_pplib_clock_info(adev, &adev->pm.dpm.ps[i],
  308. k, clock_info);
  309. k++;
  310. }
  311. cz_parse_pplib_non_clock_info(adev, &adev->pm.dpm.ps[i],
  312. non_clock_info,
  313. non_clock_info_array->ucEntrySize);
  314. power_state_offset += 2 + power_state->v2.ucNumDPMLevels;
  315. }
  316. adev->pm.dpm.num_ps = state_array->ucNumEntries;
  317. return 0;
  318. }
  319. static int cz_process_firmware_header(struct amdgpu_device *adev)
  320. {
  321. struct cz_power_info *pi = cz_get_pi(adev);
  322. u32 tmp;
  323. int ret;
  324. ret = cz_read_smc_sram_dword(adev, SMU8_FIRMWARE_HEADER_LOCATION +
  325. offsetof(struct SMU8_Firmware_Header,
  326. DpmTable),
  327. &tmp, pi->sram_end);
  328. if (ret == 0)
  329. pi->dpm_table_start = tmp;
  330. return ret;
  331. }
  332. static int cz_dpm_init(struct amdgpu_device *adev)
  333. {
  334. struct cz_power_info *pi;
  335. int ret, i;
  336. pi = kzalloc(sizeof(struct cz_power_info), GFP_KERNEL);
  337. if (NULL == pi)
  338. return -ENOMEM;
  339. adev->pm.dpm.priv = pi;
  340. ret = amdgpu_get_platform_caps(adev);
  341. if (ret)
  342. return ret;
  343. ret = amdgpu_parse_extended_power_table(adev);
  344. if (ret)
  345. return ret;
  346. pi->sram_end = SMC_RAM_END;
  347. /* set up DPM defaults */
  348. for (i = 0; i < CZ_MAX_HARDWARE_POWERLEVELS; i++)
  349. pi->active_target[i] = CZ_AT_DFLT;
  350. pi->mgcg_cgtt_local0 = 0x0;
  351. pi->mgcg_cgtt_local1 = 0x0;
  352. pi->clock_slow_down_step = 25000;
  353. pi->skip_clock_slow_down = 1;
  354. pi->enable_nb_ps_policy = 1;
  355. pi->caps_power_containment = true;
  356. pi->caps_cac = true;
  357. pi->didt_enabled = false;
  358. if (pi->didt_enabled) {
  359. pi->caps_sq_ramping = true;
  360. pi->caps_db_ramping = true;
  361. pi->caps_td_ramping = true;
  362. pi->caps_tcp_ramping = true;
  363. }
  364. pi->caps_sclk_ds = true;
  365. pi->voting_clients = 0x00c00033;
  366. pi->auto_thermal_throttling_enabled = true;
  367. pi->bapm_enabled = false;
  368. pi->disable_nb_ps3_in_battery = false;
  369. pi->voltage_drop_threshold = 0;
  370. pi->caps_sclk_throttle_low_notification = false;
  371. pi->gfx_pg_threshold = 500;
  372. pi->caps_fps = true;
  373. /* uvd */
  374. pi->caps_uvd_pg = (adev->pg_flags & AMDGPU_PG_SUPPORT_UVD) ? true : false;
  375. pi->caps_uvd_dpm = true;
  376. /* vce */
  377. pi->caps_vce_pg = (adev->pg_flags & AMDGPU_PG_SUPPORT_VCE) ? true : false;
  378. pi->caps_vce_dpm = true;
  379. /* acp */
  380. pi->caps_acp_pg = (adev->pg_flags & AMDGPU_PG_SUPPORT_ACP) ? true : false;
  381. pi->caps_acp_dpm = true;
  382. pi->caps_stable_power_state = false;
  383. pi->nb_dpm_enabled_by_driver = true;
  384. pi->nb_dpm_enabled = false;
  385. pi->caps_voltage_island = false;
  386. /* flags which indicate need to upload pptable */
  387. pi->need_pptable_upload = true;
  388. ret = cz_parse_sys_info_table(adev);
  389. if (ret)
  390. return ret;
  391. cz_patch_voltage_values(adev);
  392. cz_construct_boot_state(adev);
  393. ret = cz_parse_power_table(adev);
  394. if (ret)
  395. return ret;
  396. ret = cz_process_firmware_header(adev);
  397. if (ret)
  398. return ret;
  399. pi->dpm_enabled = true;
  400. pi->uvd_dynamic_pg = false;
  401. return 0;
  402. }
  403. static void cz_dpm_fini(struct amdgpu_device *adev)
  404. {
  405. int i;
  406. for (i = 0; i < adev->pm.dpm.num_ps; i++)
  407. kfree(adev->pm.dpm.ps[i].ps_priv);
  408. kfree(adev->pm.dpm.ps);
  409. kfree(adev->pm.dpm.priv);
  410. amdgpu_free_extended_power_table(adev);
  411. }
  412. static void
  413. cz_dpm_debugfs_print_current_performance_level(struct amdgpu_device *adev,
  414. struct seq_file *m)
  415. {
  416. struct amdgpu_clock_voltage_dependency_table *table =
  417. &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  418. u32 current_index =
  419. (RREG32_SMC(ixTARGET_AND_CURRENT_PROFILE_INDEX) &
  420. TARGET_AND_CURRENT_PROFILE_INDEX__CURR_SCLK_INDEX_MASK) >>
  421. TARGET_AND_CURRENT_PROFILE_INDEX__CURR_SCLK_INDEX__SHIFT;
  422. u32 sclk, tmp;
  423. u16 vddc;
  424. if (current_index >= NUM_SCLK_LEVELS) {
  425. seq_printf(m, "invalid dpm profile %d\n", current_index);
  426. } else {
  427. sclk = table->entries[current_index].clk;
  428. tmp = (RREG32_SMC(ixSMU_VOLTAGE_STATUS) &
  429. SMU_VOLTAGE_STATUS__SMU_VOLTAGE_CURRENT_LEVEL_MASK) >>
  430. SMU_VOLTAGE_STATUS__SMU_VOLTAGE_CURRENT_LEVEL__SHIFT;
  431. vddc = cz_convert_8bit_index_to_voltage(adev, (u16)tmp);
  432. seq_printf(m, "power level %d sclk: %u vddc: %u\n",
  433. current_index, sclk, vddc);
  434. }
  435. }
  436. static void cz_dpm_print_power_state(struct amdgpu_device *adev,
  437. struct amdgpu_ps *rps)
  438. {
  439. int i;
  440. struct cz_ps *ps = cz_get_ps(rps);
  441. amdgpu_dpm_print_class_info(rps->class, rps->class2);
  442. amdgpu_dpm_print_cap_info(rps->caps);
  443. DRM_INFO("\tuvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
  444. for (i = 0; i < ps->num_levels; i++) {
  445. struct cz_pl *pl = &ps->levels[i];
  446. DRM_INFO("\t\tpower level %d sclk: %u vddc: %u\n",
  447. i, pl->sclk,
  448. cz_convert_8bit_index_to_voltage(adev, pl->vddc_index));
  449. }
  450. amdgpu_dpm_print_ps_status(adev, rps);
  451. }
  452. static void cz_dpm_set_funcs(struct amdgpu_device *adev);
  453. static int cz_dpm_early_init(void *handle)
  454. {
  455. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  456. cz_dpm_set_funcs(adev);
  457. return 0;
  458. }
  459. static int cz_dpm_late_init(void *handle)
  460. {
  461. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  462. /* powerdown unused blocks for now */
  463. cz_dpm_powergate_uvd(adev, true);
  464. return 0;
  465. }
  466. static int cz_dpm_sw_init(void *handle)
  467. {
  468. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  469. int ret = 0;
  470. /* fix me to add thermal support TODO */
  471. /* default to balanced state */
  472. adev->pm.dpm.state = POWER_STATE_TYPE_BALANCED;
  473. adev->pm.dpm.user_state = POWER_STATE_TYPE_BALANCED;
  474. adev->pm.dpm.forced_level = AMDGPU_DPM_FORCED_LEVEL_AUTO;
  475. adev->pm.default_sclk = adev->clock.default_sclk;
  476. adev->pm.default_mclk = adev->clock.default_mclk;
  477. adev->pm.current_sclk = adev->clock.default_sclk;
  478. adev->pm.current_mclk = adev->clock.default_mclk;
  479. adev->pm.int_thermal_type = THERMAL_TYPE_NONE;
  480. if (amdgpu_dpm == 0)
  481. return 0;
  482. mutex_lock(&adev->pm.mutex);
  483. ret = cz_dpm_init(adev);
  484. if (ret)
  485. goto dpm_init_failed;
  486. adev->pm.dpm.current_ps = adev->pm.dpm.requested_ps = adev->pm.dpm.boot_ps;
  487. if (amdgpu_dpm == 1)
  488. amdgpu_pm_print_power_states(adev);
  489. ret = amdgpu_pm_sysfs_init(adev);
  490. if (ret)
  491. goto dpm_init_failed;
  492. mutex_unlock(&adev->pm.mutex);
  493. DRM_INFO("amdgpu: dpm initialized\n");
  494. return 0;
  495. dpm_init_failed:
  496. cz_dpm_fini(adev);
  497. mutex_unlock(&adev->pm.mutex);
  498. DRM_ERROR("amdgpu: dpm initialization failed\n");
  499. return ret;
  500. }
  501. static int cz_dpm_sw_fini(void *handle)
  502. {
  503. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  504. mutex_lock(&adev->pm.mutex);
  505. amdgpu_pm_sysfs_fini(adev);
  506. cz_dpm_fini(adev);
  507. mutex_unlock(&adev->pm.mutex);
  508. return 0;
  509. }
  510. static void cz_reset_ap_mask(struct amdgpu_device *adev)
  511. {
  512. struct cz_power_info *pi = cz_get_pi(adev);
  513. pi->active_process_mask = 0;
  514. }
  515. static int cz_dpm_download_pptable_from_smu(struct amdgpu_device *adev,
  516. void **table)
  517. {
  518. int ret = 0;
  519. ret = cz_smu_download_pptable(adev, table);
  520. return ret;
  521. }
  522. static int cz_dpm_upload_pptable_to_smu(struct amdgpu_device *adev)
  523. {
  524. struct cz_power_info *pi = cz_get_pi(adev);
  525. struct SMU8_Fusion_ClkTable *clock_table;
  526. struct atom_clock_dividers dividers;
  527. void *table = NULL;
  528. uint8_t i = 0;
  529. int ret = 0;
  530. struct amdgpu_clock_voltage_dependency_table *vddc_table =
  531. &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  532. struct amdgpu_clock_voltage_dependency_table *vddgfx_table =
  533. &adev->pm.dpm.dyn_state.vddgfx_dependency_on_sclk;
  534. struct amdgpu_uvd_clock_voltage_dependency_table *uvd_table =
  535. &adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table;
  536. struct amdgpu_vce_clock_voltage_dependency_table *vce_table =
  537. &adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
  538. struct amdgpu_clock_voltage_dependency_table *acp_table =
  539. &adev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table;
  540. if (!pi->need_pptable_upload)
  541. return 0;
  542. ret = cz_dpm_download_pptable_from_smu(adev, &table);
  543. if (ret) {
  544. DRM_ERROR("amdgpu: Failed to get power play table from SMU!\n");
  545. return -EINVAL;
  546. }
  547. clock_table = (struct SMU8_Fusion_ClkTable *)table;
  548. /* patch clock table */
  549. if (vddc_table->count > CZ_MAX_HARDWARE_POWERLEVELS ||
  550. vddgfx_table->count > CZ_MAX_HARDWARE_POWERLEVELS ||
  551. uvd_table->count > CZ_MAX_HARDWARE_POWERLEVELS ||
  552. vce_table->count > CZ_MAX_HARDWARE_POWERLEVELS ||
  553. acp_table->count > CZ_MAX_HARDWARE_POWERLEVELS) {
  554. DRM_ERROR("amdgpu: Invalid Clock Voltage Dependency Table!\n");
  555. return -EINVAL;
  556. }
  557. for (i = 0; i < CZ_MAX_HARDWARE_POWERLEVELS; i++) {
  558. /* vddc sclk */
  559. clock_table->SclkBreakdownTable.ClkLevel[i].GnbVid =
  560. (i < vddc_table->count) ? (uint8_t)vddc_table->entries[i].v : 0;
  561. clock_table->SclkBreakdownTable.ClkLevel[i].Frequency =
  562. (i < vddc_table->count) ? vddc_table->entries[i].clk : 0;
  563. ret = amdgpu_atombios_get_clock_dividers(adev, COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  564. clock_table->SclkBreakdownTable.ClkLevel[i].Frequency,
  565. false, &dividers);
  566. if (ret)
  567. return ret;
  568. clock_table->SclkBreakdownTable.ClkLevel[i].DfsDid =
  569. (uint8_t)dividers.post_divider;
  570. /* vddgfx sclk */
  571. clock_table->SclkBreakdownTable.ClkLevel[i].GfxVid =
  572. (i < vddgfx_table->count) ? (uint8_t)vddgfx_table->entries[i].v : 0;
  573. /* acp breakdown */
  574. clock_table->AclkBreakdownTable.ClkLevel[i].GfxVid =
  575. (i < acp_table->count) ? (uint8_t)acp_table->entries[i].v : 0;
  576. clock_table->AclkBreakdownTable.ClkLevel[i].Frequency =
  577. (i < acp_table->count) ? acp_table->entries[i].clk : 0;
  578. ret = amdgpu_atombios_get_clock_dividers(adev, COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  579. clock_table->SclkBreakdownTable.ClkLevel[i].Frequency,
  580. false, &dividers);
  581. if (ret)
  582. return ret;
  583. clock_table->AclkBreakdownTable.ClkLevel[i].DfsDid =
  584. (uint8_t)dividers.post_divider;
  585. /* uvd breakdown */
  586. clock_table->VclkBreakdownTable.ClkLevel[i].GfxVid =
  587. (i < uvd_table->count) ? (uint8_t)uvd_table->entries[i].v : 0;
  588. clock_table->VclkBreakdownTable.ClkLevel[i].Frequency =
  589. (i < uvd_table->count) ? uvd_table->entries[i].vclk : 0;
  590. ret = amdgpu_atombios_get_clock_dividers(adev, COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  591. clock_table->VclkBreakdownTable.ClkLevel[i].Frequency,
  592. false, &dividers);
  593. if (ret)
  594. return ret;
  595. clock_table->VclkBreakdownTable.ClkLevel[i].DfsDid =
  596. (uint8_t)dividers.post_divider;
  597. clock_table->DclkBreakdownTable.ClkLevel[i].GfxVid =
  598. (i < uvd_table->count) ? (uint8_t)uvd_table->entries[i].v : 0;
  599. clock_table->DclkBreakdownTable.ClkLevel[i].Frequency =
  600. (i < uvd_table->count) ? uvd_table->entries[i].dclk : 0;
  601. ret = amdgpu_atombios_get_clock_dividers(adev, COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  602. clock_table->DclkBreakdownTable.ClkLevel[i].Frequency,
  603. false, &dividers);
  604. if (ret)
  605. return ret;
  606. clock_table->DclkBreakdownTable.ClkLevel[i].DfsDid =
  607. (uint8_t)dividers.post_divider;
  608. /* vce breakdown */
  609. clock_table->EclkBreakdownTable.ClkLevel[i].GfxVid =
  610. (i < vce_table->count) ? (uint8_t)vce_table->entries[i].v : 0;
  611. clock_table->EclkBreakdownTable.ClkLevel[i].Frequency =
  612. (i < vce_table->count) ? vce_table->entries[i].ecclk : 0;
  613. ret = amdgpu_atombios_get_clock_dividers(adev, COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  614. clock_table->EclkBreakdownTable.ClkLevel[i].Frequency,
  615. false, &dividers);
  616. if (ret)
  617. return ret;
  618. clock_table->EclkBreakdownTable.ClkLevel[i].DfsDid =
  619. (uint8_t)dividers.post_divider;
  620. }
  621. /* its time to upload to SMU */
  622. ret = cz_smu_upload_pptable(adev);
  623. if (ret) {
  624. DRM_ERROR("amdgpu: Failed to put power play table to SMU!\n");
  625. return ret;
  626. }
  627. return 0;
  628. }
  629. static void cz_init_sclk_limit(struct amdgpu_device *adev)
  630. {
  631. struct cz_power_info *pi = cz_get_pi(adev);
  632. struct amdgpu_clock_voltage_dependency_table *table =
  633. &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  634. uint32_t clock = 0, level;
  635. if (!table || !table->count) {
  636. DRM_ERROR("Invalid Voltage Dependency table.\n");
  637. return;
  638. }
  639. pi->sclk_dpm.soft_min_clk = 0;
  640. pi->sclk_dpm.hard_min_clk = 0;
  641. cz_send_msg_to_smc(adev, PPSMC_MSG_GetMaxSclkLevel);
  642. level = cz_get_argument(adev);
  643. if (level < table->count)
  644. clock = table->entries[level].clk;
  645. else {
  646. DRM_ERROR("Invalid SLCK Voltage Dependency table entry.\n");
  647. clock = table->entries[table->count - 1].clk;
  648. }
  649. pi->sclk_dpm.soft_max_clk = clock;
  650. pi->sclk_dpm.hard_max_clk = clock;
  651. }
  652. static void cz_init_uvd_limit(struct amdgpu_device *adev)
  653. {
  654. struct cz_power_info *pi = cz_get_pi(adev);
  655. struct amdgpu_uvd_clock_voltage_dependency_table *table =
  656. &adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table;
  657. uint32_t clock = 0, level;
  658. if (!table || !table->count) {
  659. DRM_ERROR("Invalid Voltage Dependency table.\n");
  660. return;
  661. }
  662. pi->uvd_dpm.soft_min_clk = 0;
  663. pi->uvd_dpm.hard_min_clk = 0;
  664. cz_send_msg_to_smc(adev, PPSMC_MSG_GetMaxUvdLevel);
  665. level = cz_get_argument(adev);
  666. if (level < table->count)
  667. clock = table->entries[level].vclk;
  668. else {
  669. DRM_ERROR("Invalid UVD Voltage Dependency table entry.\n");
  670. clock = table->entries[table->count - 1].vclk;
  671. }
  672. pi->uvd_dpm.soft_max_clk = clock;
  673. pi->uvd_dpm.hard_max_clk = clock;
  674. }
  675. static void cz_init_vce_limit(struct amdgpu_device *adev)
  676. {
  677. struct cz_power_info *pi = cz_get_pi(adev);
  678. struct amdgpu_vce_clock_voltage_dependency_table *table =
  679. &adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
  680. uint32_t clock = 0, level;
  681. if (!table || !table->count) {
  682. DRM_ERROR("Invalid Voltage Dependency table.\n");
  683. return;
  684. }
  685. pi->vce_dpm.soft_min_clk = 0;
  686. pi->vce_dpm.hard_min_clk = 0;
  687. cz_send_msg_to_smc(adev, PPSMC_MSG_GetMaxEclkLevel);
  688. level = cz_get_argument(adev);
  689. if (level < table->count)
  690. clock = table->entries[level].evclk;
  691. else {
  692. /* future BIOS would fix this error */
  693. DRM_ERROR("Invalid VCE Voltage Dependency table entry.\n");
  694. clock = table->entries[table->count - 1].evclk;
  695. }
  696. pi->vce_dpm.soft_max_clk = clock;
  697. pi->vce_dpm.hard_max_clk = clock;
  698. }
  699. static void cz_init_acp_limit(struct amdgpu_device *adev)
  700. {
  701. struct cz_power_info *pi = cz_get_pi(adev);
  702. struct amdgpu_clock_voltage_dependency_table *table =
  703. &adev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table;
  704. uint32_t clock = 0, level;
  705. if (!table || !table->count) {
  706. DRM_ERROR("Invalid Voltage Dependency table.\n");
  707. return;
  708. }
  709. pi->acp_dpm.soft_min_clk = 0;
  710. pi->acp_dpm.hard_min_clk = 0;
  711. cz_send_msg_to_smc(adev, PPSMC_MSG_GetMaxAclkLevel);
  712. level = cz_get_argument(adev);
  713. if (level < table->count)
  714. clock = table->entries[level].clk;
  715. else {
  716. DRM_ERROR("Invalid ACP Voltage Dependency table entry.\n");
  717. clock = table->entries[table->count - 1].clk;
  718. }
  719. pi->acp_dpm.soft_max_clk = clock;
  720. pi->acp_dpm.hard_max_clk = clock;
  721. }
  722. static void cz_init_pg_state(struct amdgpu_device *adev)
  723. {
  724. struct cz_power_info *pi = cz_get_pi(adev);
  725. pi->uvd_power_gated = false;
  726. pi->vce_power_gated = false;
  727. pi->acp_power_gated = false;
  728. }
  729. static void cz_init_sclk_threshold(struct amdgpu_device *adev)
  730. {
  731. struct cz_power_info *pi = cz_get_pi(adev);
  732. pi->low_sclk_interrupt_threshold = 0;
  733. }
  734. static void cz_dpm_setup_asic(struct amdgpu_device *adev)
  735. {
  736. cz_reset_ap_mask(adev);
  737. cz_dpm_upload_pptable_to_smu(adev);
  738. cz_init_sclk_limit(adev);
  739. cz_init_uvd_limit(adev);
  740. cz_init_vce_limit(adev);
  741. cz_init_acp_limit(adev);
  742. cz_init_pg_state(adev);
  743. cz_init_sclk_threshold(adev);
  744. }
  745. static bool cz_check_smu_feature(struct amdgpu_device *adev,
  746. uint32_t feature)
  747. {
  748. uint32_t smu_feature = 0;
  749. int ret;
  750. ret = cz_send_msg_to_smc_with_parameter(adev,
  751. PPSMC_MSG_GetFeatureStatus, 0);
  752. if (ret) {
  753. DRM_ERROR("Failed to get SMU features from SMC.\n");
  754. return false;
  755. } else {
  756. smu_feature = cz_get_argument(adev);
  757. if (feature & smu_feature)
  758. return true;
  759. }
  760. return false;
  761. }
  762. static bool cz_check_for_dpm_enabled(struct amdgpu_device *adev)
  763. {
  764. if (cz_check_smu_feature(adev,
  765. SMU_EnabledFeatureScoreboard_SclkDpmOn))
  766. return true;
  767. return false;
  768. }
  769. static void cz_program_voting_clients(struct amdgpu_device *adev)
  770. {
  771. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_0, PPCZ_VOTINGRIGHTSCLIENTS_DFLT0);
  772. }
  773. static void cz_clear_voting_clients(struct amdgpu_device *adev)
  774. {
  775. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_0, 0);
  776. }
  777. static int cz_start_dpm(struct amdgpu_device *adev)
  778. {
  779. int ret = 0;
  780. if (amdgpu_dpm) {
  781. ret = cz_send_msg_to_smc_with_parameter(adev,
  782. PPSMC_MSG_EnableAllSmuFeatures, SCLK_DPM_MASK);
  783. if (ret) {
  784. DRM_ERROR("SMU feature: SCLK_DPM enable failed\n");
  785. return -EINVAL;
  786. }
  787. }
  788. return 0;
  789. }
  790. static int cz_stop_dpm(struct amdgpu_device *adev)
  791. {
  792. int ret = 0;
  793. if (amdgpu_dpm && adev->pm.dpm_enabled) {
  794. ret = cz_send_msg_to_smc_with_parameter(adev,
  795. PPSMC_MSG_DisableAllSmuFeatures, SCLK_DPM_MASK);
  796. if (ret) {
  797. DRM_ERROR("SMU feature: SCLK_DPM disable failed\n");
  798. return -EINVAL;
  799. }
  800. }
  801. return 0;
  802. }
  803. static uint32_t cz_get_sclk_level(struct amdgpu_device *adev,
  804. uint32_t clock, uint16_t msg)
  805. {
  806. int i = 0;
  807. struct amdgpu_clock_voltage_dependency_table *table =
  808. &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  809. switch (msg) {
  810. case PPSMC_MSG_SetSclkSoftMin:
  811. case PPSMC_MSG_SetSclkHardMin:
  812. for (i = 0; i < table->count; i++)
  813. if (clock <= table->entries[i].clk)
  814. break;
  815. if (i == table->count)
  816. i = table->count - 1;
  817. break;
  818. case PPSMC_MSG_SetSclkSoftMax:
  819. case PPSMC_MSG_SetSclkHardMax:
  820. for (i = table->count - 1; i >= 0; i--)
  821. if (clock >= table->entries[i].clk)
  822. break;
  823. if (i < 0)
  824. i = 0;
  825. break;
  826. default:
  827. break;
  828. }
  829. return i;
  830. }
  831. static int cz_program_bootup_state(struct amdgpu_device *adev)
  832. {
  833. struct cz_power_info *pi = cz_get_pi(adev);
  834. uint32_t soft_min_clk = 0;
  835. uint32_t soft_max_clk = 0;
  836. int ret = 0;
  837. pi->sclk_dpm.soft_min_clk = pi->sys_info.bootup_sclk;
  838. pi->sclk_dpm.soft_max_clk = pi->sys_info.bootup_sclk;
  839. soft_min_clk = cz_get_sclk_level(adev,
  840. pi->sclk_dpm.soft_min_clk,
  841. PPSMC_MSG_SetSclkSoftMin);
  842. soft_max_clk = cz_get_sclk_level(adev,
  843. pi->sclk_dpm.soft_max_clk,
  844. PPSMC_MSG_SetSclkSoftMax);
  845. ret = cz_send_msg_to_smc_with_parameter(adev,
  846. PPSMC_MSG_SetSclkSoftMin, soft_min_clk);
  847. if (ret)
  848. return -EINVAL;
  849. ret = cz_send_msg_to_smc_with_parameter(adev,
  850. PPSMC_MSG_SetSclkSoftMax, soft_max_clk);
  851. if (ret)
  852. return -EINVAL;
  853. return 0;
  854. }
  855. /* TODO */
  856. static int cz_disable_cgpg(struct amdgpu_device *adev)
  857. {
  858. return 0;
  859. }
  860. /* TODO */
  861. static int cz_enable_cgpg(struct amdgpu_device *adev)
  862. {
  863. return 0;
  864. }
  865. /* TODO */
  866. static int cz_program_pt_config_registers(struct amdgpu_device *adev)
  867. {
  868. return 0;
  869. }
  870. static void cz_do_enable_didt(struct amdgpu_device *adev, bool enable)
  871. {
  872. struct cz_power_info *pi = cz_get_pi(adev);
  873. uint32_t reg = 0;
  874. if (pi->caps_sq_ramping) {
  875. reg = RREG32_DIDT(ixDIDT_SQ_CTRL0);
  876. if (enable)
  877. reg = REG_SET_FIELD(reg, DIDT_SQ_CTRL0, DIDT_CTRL_EN, 1);
  878. else
  879. reg = REG_SET_FIELD(reg, DIDT_SQ_CTRL0, DIDT_CTRL_EN, 0);
  880. WREG32_DIDT(ixDIDT_SQ_CTRL0, reg);
  881. }
  882. if (pi->caps_db_ramping) {
  883. reg = RREG32_DIDT(ixDIDT_DB_CTRL0);
  884. if (enable)
  885. reg = REG_SET_FIELD(reg, DIDT_DB_CTRL0, DIDT_CTRL_EN, 1);
  886. else
  887. reg = REG_SET_FIELD(reg, DIDT_DB_CTRL0, DIDT_CTRL_EN, 0);
  888. WREG32_DIDT(ixDIDT_DB_CTRL0, reg);
  889. }
  890. if (pi->caps_td_ramping) {
  891. reg = RREG32_DIDT(ixDIDT_TD_CTRL0);
  892. if (enable)
  893. reg = REG_SET_FIELD(reg, DIDT_TD_CTRL0, DIDT_CTRL_EN, 1);
  894. else
  895. reg = REG_SET_FIELD(reg, DIDT_TD_CTRL0, DIDT_CTRL_EN, 0);
  896. WREG32_DIDT(ixDIDT_TD_CTRL0, reg);
  897. }
  898. if (pi->caps_tcp_ramping) {
  899. reg = RREG32_DIDT(ixDIDT_TCP_CTRL0);
  900. if (enable)
  901. reg = REG_SET_FIELD(reg, DIDT_SQ_CTRL0, DIDT_CTRL_EN, 1);
  902. else
  903. reg = REG_SET_FIELD(reg, DIDT_SQ_CTRL0, DIDT_CTRL_EN, 0);
  904. WREG32_DIDT(ixDIDT_TCP_CTRL0, reg);
  905. }
  906. }
  907. static int cz_enable_didt(struct amdgpu_device *adev, bool enable)
  908. {
  909. struct cz_power_info *pi = cz_get_pi(adev);
  910. int ret;
  911. if (pi->caps_sq_ramping || pi->caps_db_ramping ||
  912. pi->caps_td_ramping || pi->caps_tcp_ramping) {
  913. if (adev->gfx.gfx_current_status != AMDGPU_GFX_SAFE_MODE) {
  914. ret = cz_disable_cgpg(adev);
  915. if (ret) {
  916. DRM_ERROR("Pre Di/Dt disable cg/pg failed\n");
  917. return -EINVAL;
  918. }
  919. adev->gfx.gfx_current_status = AMDGPU_GFX_SAFE_MODE;
  920. }
  921. ret = cz_program_pt_config_registers(adev);
  922. if (ret) {
  923. DRM_ERROR("Di/Dt config failed\n");
  924. return -EINVAL;
  925. }
  926. cz_do_enable_didt(adev, enable);
  927. if (adev->gfx.gfx_current_status == AMDGPU_GFX_SAFE_MODE) {
  928. ret = cz_enable_cgpg(adev);
  929. if (ret) {
  930. DRM_ERROR("Post Di/Dt enable cg/pg failed\n");
  931. return -EINVAL;
  932. }
  933. adev->gfx.gfx_current_status = AMDGPU_GFX_NORMAL_MODE;
  934. }
  935. }
  936. return 0;
  937. }
  938. /* TODO */
  939. static void cz_reset_acp_boot_level(struct amdgpu_device *adev)
  940. {
  941. }
  942. static void cz_update_current_ps(struct amdgpu_device *adev,
  943. struct amdgpu_ps *rps)
  944. {
  945. struct cz_power_info *pi = cz_get_pi(adev);
  946. struct cz_ps *ps = cz_get_ps(rps);
  947. pi->current_ps = *ps;
  948. pi->current_rps = *rps;
  949. pi->current_rps.ps_priv = ps;
  950. }
  951. static void cz_update_requested_ps(struct amdgpu_device *adev,
  952. struct amdgpu_ps *rps)
  953. {
  954. struct cz_power_info *pi = cz_get_pi(adev);
  955. struct cz_ps *ps = cz_get_ps(rps);
  956. pi->requested_ps = *ps;
  957. pi->requested_rps = *rps;
  958. pi->requested_rps.ps_priv = ps;
  959. }
  960. /* PP arbiter support needed TODO */
  961. static void cz_apply_state_adjust_rules(struct amdgpu_device *adev,
  962. struct amdgpu_ps *new_rps,
  963. struct amdgpu_ps *old_rps)
  964. {
  965. struct cz_ps *ps = cz_get_ps(new_rps);
  966. struct cz_power_info *pi = cz_get_pi(adev);
  967. struct amdgpu_clock_and_voltage_limits *limits =
  968. &adev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  969. /* 10kHz memory clock */
  970. uint32_t mclk = 0;
  971. ps->force_high = false;
  972. ps->need_dfs_bypass = true;
  973. pi->video_start = new_rps->dclk || new_rps->vclk ||
  974. new_rps->evclk || new_rps->ecclk;
  975. if ((new_rps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK) ==
  976. ATOM_PPLIB_CLASSIFICATION_UI_BATTERY)
  977. pi->battery_state = true;
  978. else
  979. pi->battery_state = false;
  980. if (pi->caps_stable_power_state)
  981. mclk = limits->mclk;
  982. if (mclk > pi->sys_info.nbp_memory_clock[CZ_NUM_NBPMEMORY_CLOCK - 1])
  983. ps->force_high = true;
  984. }
  985. static int cz_dpm_enable(struct amdgpu_device *adev)
  986. {
  987. int ret = 0;
  988. /* renable will hang up SMU, so check first */
  989. if (cz_check_for_dpm_enabled(adev))
  990. return -EINVAL;
  991. cz_program_voting_clients(adev);
  992. ret = cz_start_dpm(adev);
  993. if (ret) {
  994. DRM_ERROR("Carrizo DPM enable failed\n");
  995. return -EINVAL;
  996. }
  997. ret = cz_program_bootup_state(adev);
  998. if (ret) {
  999. DRM_ERROR("Carrizo bootup state program failed\n");
  1000. return -EINVAL;
  1001. }
  1002. ret = cz_enable_didt(adev, true);
  1003. if (ret) {
  1004. DRM_ERROR("Carrizo enable di/dt failed\n");
  1005. return -EINVAL;
  1006. }
  1007. cz_reset_acp_boot_level(adev);
  1008. cz_update_current_ps(adev, adev->pm.dpm.boot_ps);
  1009. return 0;
  1010. }
  1011. static int cz_dpm_hw_init(void *handle)
  1012. {
  1013. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1014. int ret = 0;
  1015. mutex_lock(&adev->pm.mutex);
  1016. /* init smc in dpm hw init */
  1017. ret = cz_smu_init(adev);
  1018. if (ret) {
  1019. DRM_ERROR("amdgpu: smc initialization failed\n");
  1020. mutex_unlock(&adev->pm.mutex);
  1021. return ret;
  1022. }
  1023. /* do the actual fw loading */
  1024. ret = cz_smu_start(adev);
  1025. if (ret) {
  1026. DRM_ERROR("amdgpu: smc start failed\n");
  1027. mutex_unlock(&adev->pm.mutex);
  1028. return ret;
  1029. }
  1030. if (!amdgpu_dpm) {
  1031. adev->pm.dpm_enabled = false;
  1032. mutex_unlock(&adev->pm.mutex);
  1033. return ret;
  1034. }
  1035. /* cz dpm setup asic */
  1036. cz_dpm_setup_asic(adev);
  1037. /* cz dpm enable */
  1038. ret = cz_dpm_enable(adev);
  1039. if (ret)
  1040. adev->pm.dpm_enabled = false;
  1041. else
  1042. adev->pm.dpm_enabled = true;
  1043. mutex_unlock(&adev->pm.mutex);
  1044. return 0;
  1045. }
  1046. static int cz_dpm_disable(struct amdgpu_device *adev)
  1047. {
  1048. int ret = 0;
  1049. if (!cz_check_for_dpm_enabled(adev))
  1050. return -EINVAL;
  1051. ret = cz_enable_didt(adev, false);
  1052. if (ret) {
  1053. DRM_ERROR("Carrizo disable di/dt failed\n");
  1054. return -EINVAL;
  1055. }
  1056. /* powerup blocks */
  1057. cz_dpm_powergate_uvd(adev, false);
  1058. cz_clear_voting_clients(adev);
  1059. cz_stop_dpm(adev);
  1060. cz_update_current_ps(adev, adev->pm.dpm.boot_ps);
  1061. return 0;
  1062. }
  1063. static int cz_dpm_hw_fini(void *handle)
  1064. {
  1065. int ret = 0;
  1066. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1067. mutex_lock(&adev->pm.mutex);
  1068. cz_smu_fini(adev);
  1069. if (adev->pm.dpm_enabled) {
  1070. ret = cz_dpm_disable(adev);
  1071. adev->pm.dpm.current_ps =
  1072. adev->pm.dpm.requested_ps =
  1073. adev->pm.dpm.boot_ps;
  1074. }
  1075. adev->pm.dpm_enabled = false;
  1076. mutex_unlock(&adev->pm.mutex);
  1077. return ret;
  1078. }
  1079. static int cz_dpm_suspend(void *handle)
  1080. {
  1081. int ret = 0;
  1082. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1083. if (adev->pm.dpm_enabled) {
  1084. mutex_lock(&adev->pm.mutex);
  1085. ret = cz_dpm_disable(adev);
  1086. adev->pm.dpm.current_ps =
  1087. adev->pm.dpm.requested_ps =
  1088. adev->pm.dpm.boot_ps;
  1089. mutex_unlock(&adev->pm.mutex);
  1090. }
  1091. return ret;
  1092. }
  1093. static int cz_dpm_resume(void *handle)
  1094. {
  1095. int ret = 0;
  1096. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1097. mutex_lock(&adev->pm.mutex);
  1098. ret = cz_smu_init(adev);
  1099. if (ret) {
  1100. DRM_ERROR("amdgpu: smc resume failed\n");
  1101. mutex_unlock(&adev->pm.mutex);
  1102. return ret;
  1103. }
  1104. /* do the actual fw loading */
  1105. ret = cz_smu_start(adev);
  1106. if (ret) {
  1107. DRM_ERROR("amdgpu: smc start failed\n");
  1108. mutex_unlock(&adev->pm.mutex);
  1109. return ret;
  1110. }
  1111. if (!amdgpu_dpm) {
  1112. adev->pm.dpm_enabled = false;
  1113. mutex_unlock(&adev->pm.mutex);
  1114. return ret;
  1115. }
  1116. /* cz dpm setup asic */
  1117. cz_dpm_setup_asic(adev);
  1118. /* cz dpm enable */
  1119. ret = cz_dpm_enable(adev);
  1120. if (ret)
  1121. adev->pm.dpm_enabled = false;
  1122. else
  1123. adev->pm.dpm_enabled = true;
  1124. mutex_unlock(&adev->pm.mutex);
  1125. /* upon resume, re-compute the clocks */
  1126. if (adev->pm.dpm_enabled)
  1127. amdgpu_pm_compute_clocks(adev);
  1128. return 0;
  1129. }
  1130. static int cz_dpm_set_clockgating_state(void *handle,
  1131. enum amd_clockgating_state state)
  1132. {
  1133. return 0;
  1134. }
  1135. static int cz_dpm_set_powergating_state(void *handle,
  1136. enum amd_powergating_state state)
  1137. {
  1138. return 0;
  1139. }
  1140. /* borrowed from KV, need future unify */
  1141. static int cz_dpm_get_temperature(struct amdgpu_device *adev)
  1142. {
  1143. int actual_temp = 0;
  1144. uint32_t temp = RREG32_SMC(0xC0300E0C);
  1145. if (temp)
  1146. actual_temp = 1000 * ((temp / 8) - 49);
  1147. return actual_temp;
  1148. }
  1149. static int cz_dpm_pre_set_power_state(struct amdgpu_device *adev)
  1150. {
  1151. struct cz_power_info *pi = cz_get_pi(adev);
  1152. struct amdgpu_ps requested_ps = *adev->pm.dpm.requested_ps;
  1153. struct amdgpu_ps *new_ps = &requested_ps;
  1154. cz_update_requested_ps(adev, new_ps);
  1155. cz_apply_state_adjust_rules(adev, &pi->requested_rps,
  1156. &pi->current_rps);
  1157. return 0;
  1158. }
  1159. static int cz_dpm_update_sclk_limit(struct amdgpu_device *adev)
  1160. {
  1161. struct cz_power_info *pi = cz_get_pi(adev);
  1162. struct amdgpu_clock_and_voltage_limits *limits =
  1163. &adev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  1164. uint32_t clock, stable_ps_clock = 0;
  1165. clock = pi->sclk_dpm.soft_min_clk;
  1166. if (pi->caps_stable_power_state) {
  1167. stable_ps_clock = limits->sclk * 75 / 100;
  1168. if (clock < stable_ps_clock)
  1169. clock = stable_ps_clock;
  1170. }
  1171. if (clock != pi->sclk_dpm.soft_min_clk) {
  1172. pi->sclk_dpm.soft_min_clk = clock;
  1173. cz_send_msg_to_smc_with_parameter(adev,
  1174. PPSMC_MSG_SetSclkSoftMin,
  1175. cz_get_sclk_level(adev, clock,
  1176. PPSMC_MSG_SetSclkSoftMin));
  1177. }
  1178. if (pi->caps_stable_power_state &&
  1179. pi->sclk_dpm.soft_max_clk != clock) {
  1180. pi->sclk_dpm.soft_max_clk = clock;
  1181. cz_send_msg_to_smc_with_parameter(adev,
  1182. PPSMC_MSG_SetSclkSoftMax,
  1183. cz_get_sclk_level(adev, clock,
  1184. PPSMC_MSG_SetSclkSoftMax));
  1185. } else {
  1186. cz_send_msg_to_smc_with_parameter(adev,
  1187. PPSMC_MSG_SetSclkSoftMax,
  1188. cz_get_sclk_level(adev,
  1189. pi->sclk_dpm.soft_max_clk,
  1190. PPSMC_MSG_SetSclkSoftMax));
  1191. }
  1192. return 0;
  1193. }
  1194. static int cz_dpm_set_deep_sleep_sclk_threshold(struct amdgpu_device *adev)
  1195. {
  1196. int ret = 0;
  1197. struct cz_power_info *pi = cz_get_pi(adev);
  1198. if (pi->caps_sclk_ds) {
  1199. cz_send_msg_to_smc_with_parameter(adev,
  1200. PPSMC_MSG_SetMinDeepSleepSclk,
  1201. CZ_MIN_DEEP_SLEEP_SCLK);
  1202. }
  1203. return ret;
  1204. }
  1205. /* ?? without dal support, is this still needed in setpowerstate list*/
  1206. static int cz_dpm_set_watermark_threshold(struct amdgpu_device *adev)
  1207. {
  1208. int ret = 0;
  1209. struct cz_power_info *pi = cz_get_pi(adev);
  1210. cz_send_msg_to_smc_with_parameter(adev,
  1211. PPSMC_MSG_SetWatermarkFrequency,
  1212. pi->sclk_dpm.soft_max_clk);
  1213. return ret;
  1214. }
  1215. static int cz_dpm_enable_nbdpm(struct amdgpu_device *adev)
  1216. {
  1217. int ret = 0;
  1218. struct cz_power_info *pi = cz_get_pi(adev);
  1219. /* also depend on dal NBPStateDisableRequired */
  1220. if (pi->nb_dpm_enabled_by_driver && !pi->nb_dpm_enabled) {
  1221. ret = cz_send_msg_to_smc_with_parameter(adev,
  1222. PPSMC_MSG_EnableAllSmuFeatures,
  1223. NB_DPM_MASK);
  1224. if (ret) {
  1225. DRM_ERROR("amdgpu: nb dpm enable failed\n");
  1226. return ret;
  1227. }
  1228. pi->nb_dpm_enabled = true;
  1229. }
  1230. return ret;
  1231. }
  1232. static void cz_dpm_nbdpm_lm_pstate_enable(struct amdgpu_device *adev,
  1233. bool enable)
  1234. {
  1235. if (enable)
  1236. cz_send_msg_to_smc(adev, PPSMC_MSG_EnableLowMemoryPstate);
  1237. else
  1238. cz_send_msg_to_smc(adev, PPSMC_MSG_DisableLowMemoryPstate);
  1239. }
  1240. static int cz_dpm_update_low_memory_pstate(struct amdgpu_device *adev)
  1241. {
  1242. int ret = 0;
  1243. struct cz_power_info *pi = cz_get_pi(adev);
  1244. struct cz_ps *ps = &pi->requested_ps;
  1245. if (pi->sys_info.nb_dpm_enable) {
  1246. if (ps->force_high)
  1247. cz_dpm_nbdpm_lm_pstate_enable(adev, true);
  1248. else
  1249. cz_dpm_nbdpm_lm_pstate_enable(adev, false);
  1250. }
  1251. return ret;
  1252. }
  1253. /* with dpm enabled */
  1254. static int cz_dpm_set_power_state(struct amdgpu_device *adev)
  1255. {
  1256. int ret = 0;
  1257. cz_dpm_update_sclk_limit(adev);
  1258. cz_dpm_set_deep_sleep_sclk_threshold(adev);
  1259. cz_dpm_set_watermark_threshold(adev);
  1260. cz_dpm_enable_nbdpm(adev);
  1261. cz_dpm_update_low_memory_pstate(adev);
  1262. return ret;
  1263. }
  1264. static void cz_dpm_post_set_power_state(struct amdgpu_device *adev)
  1265. {
  1266. struct cz_power_info *pi = cz_get_pi(adev);
  1267. struct amdgpu_ps *ps = &pi->requested_rps;
  1268. cz_update_current_ps(adev, ps);
  1269. }
  1270. static int cz_dpm_force_highest(struct amdgpu_device *adev)
  1271. {
  1272. struct cz_power_info *pi = cz_get_pi(adev);
  1273. int ret = 0;
  1274. if (pi->sclk_dpm.soft_min_clk != pi->sclk_dpm.soft_max_clk) {
  1275. pi->sclk_dpm.soft_min_clk =
  1276. pi->sclk_dpm.soft_max_clk;
  1277. ret = cz_send_msg_to_smc_with_parameter(adev,
  1278. PPSMC_MSG_SetSclkSoftMin,
  1279. cz_get_sclk_level(adev,
  1280. pi->sclk_dpm.soft_min_clk,
  1281. PPSMC_MSG_SetSclkSoftMin));
  1282. if (ret)
  1283. return ret;
  1284. }
  1285. return ret;
  1286. }
  1287. static int cz_dpm_force_lowest(struct amdgpu_device *adev)
  1288. {
  1289. struct cz_power_info *pi = cz_get_pi(adev);
  1290. int ret = 0;
  1291. if (pi->sclk_dpm.soft_max_clk != pi->sclk_dpm.soft_min_clk) {
  1292. pi->sclk_dpm.soft_max_clk = pi->sclk_dpm.soft_min_clk;
  1293. ret = cz_send_msg_to_smc_with_parameter(adev,
  1294. PPSMC_MSG_SetSclkSoftMax,
  1295. cz_get_sclk_level(adev,
  1296. pi->sclk_dpm.soft_max_clk,
  1297. PPSMC_MSG_SetSclkSoftMax));
  1298. if (ret)
  1299. return ret;
  1300. }
  1301. return ret;
  1302. }
  1303. static uint32_t cz_dpm_get_max_sclk_level(struct amdgpu_device *adev)
  1304. {
  1305. struct cz_power_info *pi = cz_get_pi(adev);
  1306. if (!pi->max_sclk_level) {
  1307. cz_send_msg_to_smc(adev, PPSMC_MSG_GetMaxSclkLevel);
  1308. pi->max_sclk_level = cz_get_argument(adev) + 1;
  1309. }
  1310. if (pi->max_sclk_level > CZ_MAX_HARDWARE_POWERLEVELS) {
  1311. DRM_ERROR("Invalid max sclk level!\n");
  1312. return -EINVAL;
  1313. }
  1314. return pi->max_sclk_level;
  1315. }
  1316. static int cz_dpm_unforce_dpm_levels(struct amdgpu_device *adev)
  1317. {
  1318. struct cz_power_info *pi = cz_get_pi(adev);
  1319. struct amdgpu_clock_voltage_dependency_table *dep_table =
  1320. &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  1321. uint32_t level = 0;
  1322. int ret = 0;
  1323. pi->sclk_dpm.soft_min_clk = dep_table->entries[0].clk;
  1324. level = cz_dpm_get_max_sclk_level(adev) - 1;
  1325. if (level < dep_table->count)
  1326. pi->sclk_dpm.soft_max_clk = dep_table->entries[level].clk;
  1327. else
  1328. pi->sclk_dpm.soft_max_clk =
  1329. dep_table->entries[dep_table->count - 1].clk;
  1330. /* get min/max sclk soft value
  1331. * notify SMU to execute */
  1332. ret = cz_send_msg_to_smc_with_parameter(adev,
  1333. PPSMC_MSG_SetSclkSoftMin,
  1334. cz_get_sclk_level(adev,
  1335. pi->sclk_dpm.soft_min_clk,
  1336. PPSMC_MSG_SetSclkSoftMin));
  1337. if (ret)
  1338. return ret;
  1339. ret = cz_send_msg_to_smc_with_parameter(adev,
  1340. PPSMC_MSG_SetSclkSoftMax,
  1341. cz_get_sclk_level(adev,
  1342. pi->sclk_dpm.soft_max_clk,
  1343. PPSMC_MSG_SetSclkSoftMax));
  1344. if (ret)
  1345. return ret;
  1346. DRM_INFO("DPM unforce state min=%d, max=%d.\n",
  1347. pi->sclk_dpm.soft_min_clk,
  1348. pi->sclk_dpm.soft_max_clk);
  1349. return 0;
  1350. }
  1351. static int cz_dpm_force_dpm_level(struct amdgpu_device *adev,
  1352. enum amdgpu_dpm_forced_level level)
  1353. {
  1354. int ret = 0;
  1355. switch (level) {
  1356. case AMDGPU_DPM_FORCED_LEVEL_HIGH:
  1357. ret = cz_dpm_force_highest(adev);
  1358. if (ret)
  1359. return ret;
  1360. break;
  1361. case AMDGPU_DPM_FORCED_LEVEL_LOW:
  1362. ret = cz_dpm_force_lowest(adev);
  1363. if (ret)
  1364. return ret;
  1365. break;
  1366. case AMDGPU_DPM_FORCED_LEVEL_AUTO:
  1367. ret = cz_dpm_unforce_dpm_levels(adev);
  1368. if (ret)
  1369. return ret;
  1370. break;
  1371. default:
  1372. break;
  1373. }
  1374. return ret;
  1375. }
  1376. /* fix me, display configuration change lists here
  1377. * mostly dal related*/
  1378. static void cz_dpm_display_configuration_changed(struct amdgpu_device *adev)
  1379. {
  1380. }
  1381. static uint32_t cz_dpm_get_sclk(struct amdgpu_device *adev, bool low)
  1382. {
  1383. struct cz_power_info *pi = cz_get_pi(adev);
  1384. struct cz_ps *requested_state = cz_get_ps(&pi->requested_rps);
  1385. if (low)
  1386. return requested_state->levels[0].sclk;
  1387. else
  1388. return requested_state->levels[requested_state->num_levels - 1].sclk;
  1389. }
  1390. static uint32_t cz_dpm_get_mclk(struct amdgpu_device *adev, bool low)
  1391. {
  1392. struct cz_power_info *pi = cz_get_pi(adev);
  1393. return pi->sys_info.bootup_uma_clk;
  1394. }
  1395. static int cz_enable_uvd_dpm(struct amdgpu_device *adev, bool enable)
  1396. {
  1397. struct cz_power_info *pi = cz_get_pi(adev);
  1398. int ret = 0;
  1399. if (enable && pi->caps_uvd_dpm ) {
  1400. pi->dpm_flags |= DPMFlags_UVD_Enabled;
  1401. DRM_DEBUG("UVD DPM Enabled.\n");
  1402. ret = cz_send_msg_to_smc_with_parameter(adev,
  1403. PPSMC_MSG_EnableAllSmuFeatures, UVD_DPM_MASK);
  1404. } else {
  1405. pi->dpm_flags &= ~DPMFlags_UVD_Enabled;
  1406. DRM_DEBUG("UVD DPM Stopped\n");
  1407. ret = cz_send_msg_to_smc_with_parameter(adev,
  1408. PPSMC_MSG_DisableAllSmuFeatures, UVD_DPM_MASK);
  1409. }
  1410. return ret;
  1411. }
  1412. static int cz_update_uvd_dpm(struct amdgpu_device *adev, bool gate)
  1413. {
  1414. return cz_enable_uvd_dpm(adev, !gate);
  1415. }
  1416. static void cz_dpm_powergate_uvd(struct amdgpu_device *adev, bool gate)
  1417. {
  1418. struct cz_power_info *pi = cz_get_pi(adev);
  1419. int ret;
  1420. if (pi->uvd_power_gated == gate)
  1421. return;
  1422. pi->uvd_power_gated = gate;
  1423. if (gate) {
  1424. if (pi->caps_uvd_pg) {
  1425. /* disable clockgating so we can properly shut down the block */
  1426. ret = amdgpu_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_UVD,
  1427. AMD_CG_STATE_UNGATE);
  1428. /* shutdown the UVD block */
  1429. ret = amdgpu_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_UVD,
  1430. AMD_PG_STATE_GATE);
  1431. /* XXX: check for errors */
  1432. }
  1433. cz_update_uvd_dpm(adev, gate);
  1434. if (pi->caps_uvd_pg)
  1435. /* power off the UVD block */
  1436. cz_send_msg_to_smc(adev, PPSMC_MSG_UVDPowerOFF);
  1437. } else {
  1438. if (pi->caps_uvd_pg) {
  1439. /* power on the UVD block */
  1440. if (pi->uvd_dynamic_pg)
  1441. cz_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_UVDPowerON, 1);
  1442. else
  1443. cz_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_UVDPowerON, 0);
  1444. /* re-init the UVD block */
  1445. ret = amdgpu_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_UVD,
  1446. AMD_PG_STATE_UNGATE);
  1447. /* enable clockgating. hw will dynamically gate/ungate clocks on the fly */
  1448. ret = amdgpu_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_UVD,
  1449. AMD_CG_STATE_GATE);
  1450. /* XXX: check for errors */
  1451. }
  1452. cz_update_uvd_dpm(adev, gate);
  1453. }
  1454. }
  1455. const struct amd_ip_funcs cz_dpm_ip_funcs = {
  1456. .early_init = cz_dpm_early_init,
  1457. .late_init = cz_dpm_late_init,
  1458. .sw_init = cz_dpm_sw_init,
  1459. .sw_fini = cz_dpm_sw_fini,
  1460. .hw_init = cz_dpm_hw_init,
  1461. .hw_fini = cz_dpm_hw_fini,
  1462. .suspend = cz_dpm_suspend,
  1463. .resume = cz_dpm_resume,
  1464. .is_idle = NULL,
  1465. .wait_for_idle = NULL,
  1466. .soft_reset = NULL,
  1467. .print_status = NULL,
  1468. .set_clockgating_state = cz_dpm_set_clockgating_state,
  1469. .set_powergating_state = cz_dpm_set_powergating_state,
  1470. };
  1471. static const struct amdgpu_dpm_funcs cz_dpm_funcs = {
  1472. .get_temperature = cz_dpm_get_temperature,
  1473. .pre_set_power_state = cz_dpm_pre_set_power_state,
  1474. .set_power_state = cz_dpm_set_power_state,
  1475. .post_set_power_state = cz_dpm_post_set_power_state,
  1476. .display_configuration_changed = cz_dpm_display_configuration_changed,
  1477. .get_sclk = cz_dpm_get_sclk,
  1478. .get_mclk = cz_dpm_get_mclk,
  1479. .print_power_state = cz_dpm_print_power_state,
  1480. .debugfs_print_current_performance_level =
  1481. cz_dpm_debugfs_print_current_performance_level,
  1482. .force_performance_level = cz_dpm_force_dpm_level,
  1483. .vblank_too_short = NULL,
  1484. .powergate_uvd = cz_dpm_powergate_uvd,
  1485. };
  1486. static void cz_dpm_set_funcs(struct amdgpu_device *adev)
  1487. {
  1488. if (NULL == adev->pm.funcs)
  1489. adev->pm.funcs = &cz_dpm_funcs;
  1490. }