amdgpu_uvd.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984
  1. /*
  2. * Copyright 2011 Advanced Micro Devices, Inc.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  14. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  15. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  16. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  17. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  18. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  19. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  20. *
  21. * The above copyright notice and this permission notice (including the
  22. * next paragraph) shall be included in all copies or substantial portions
  23. * of the Software.
  24. *
  25. */
  26. /*
  27. * Authors:
  28. * Christian König <deathsimple@vodafone.de>
  29. */
  30. #include <linux/firmware.h>
  31. #include <linux/module.h>
  32. #include <drm/drmP.h>
  33. #include <drm/drm.h>
  34. #include "amdgpu.h"
  35. #include "amdgpu_pm.h"
  36. #include "amdgpu_uvd.h"
  37. #include "cikd.h"
  38. #include "uvd/uvd_4_2_d.h"
  39. /* 1 second timeout */
  40. #define UVD_IDLE_TIMEOUT_MS 1000
  41. /* Firmware Names */
  42. #ifdef CONFIG_DRM_AMDGPU_CIK
  43. #define FIRMWARE_BONAIRE "radeon/bonaire_uvd.bin"
  44. #define FIRMWARE_KABINI "radeon/kabini_uvd.bin"
  45. #define FIRMWARE_KAVERI "radeon/kaveri_uvd.bin"
  46. #define FIRMWARE_HAWAII "radeon/hawaii_uvd.bin"
  47. #define FIRMWARE_MULLINS "radeon/mullins_uvd.bin"
  48. #endif
  49. #define FIRMWARE_TONGA "amdgpu/tonga_uvd.bin"
  50. #define FIRMWARE_CARRIZO "amdgpu/carrizo_uvd.bin"
  51. /**
  52. * amdgpu_uvd_cs_ctx - Command submission parser context
  53. *
  54. * Used for emulating virtual memory support on UVD 4.2.
  55. */
  56. struct amdgpu_uvd_cs_ctx {
  57. struct amdgpu_cs_parser *parser;
  58. unsigned reg, count;
  59. unsigned data0, data1;
  60. unsigned idx;
  61. unsigned ib_idx;
  62. /* does the IB has a msg command */
  63. bool has_msg_cmd;
  64. /* minimum buffer sizes */
  65. unsigned *buf_sizes;
  66. };
  67. #ifdef CONFIG_DRM_AMDGPU_CIK
  68. MODULE_FIRMWARE(FIRMWARE_BONAIRE);
  69. MODULE_FIRMWARE(FIRMWARE_KABINI);
  70. MODULE_FIRMWARE(FIRMWARE_KAVERI);
  71. MODULE_FIRMWARE(FIRMWARE_HAWAII);
  72. MODULE_FIRMWARE(FIRMWARE_MULLINS);
  73. #endif
  74. MODULE_FIRMWARE(FIRMWARE_TONGA);
  75. MODULE_FIRMWARE(FIRMWARE_CARRIZO);
  76. static void amdgpu_uvd_note_usage(struct amdgpu_device *adev);
  77. static void amdgpu_uvd_idle_work_handler(struct work_struct *work);
  78. int amdgpu_uvd_sw_init(struct amdgpu_device *adev)
  79. {
  80. unsigned long bo_size;
  81. const char *fw_name;
  82. const struct common_firmware_header *hdr;
  83. unsigned version_major, version_minor, family_id;
  84. int i, r;
  85. INIT_DELAYED_WORK(&adev->uvd.idle_work, amdgpu_uvd_idle_work_handler);
  86. switch (adev->asic_type) {
  87. #ifdef CONFIG_DRM_AMDGPU_CIK
  88. case CHIP_BONAIRE:
  89. fw_name = FIRMWARE_BONAIRE;
  90. break;
  91. case CHIP_KABINI:
  92. fw_name = FIRMWARE_KABINI;
  93. break;
  94. case CHIP_KAVERI:
  95. fw_name = FIRMWARE_KAVERI;
  96. break;
  97. case CHIP_HAWAII:
  98. fw_name = FIRMWARE_HAWAII;
  99. break;
  100. case CHIP_MULLINS:
  101. fw_name = FIRMWARE_MULLINS;
  102. break;
  103. #endif
  104. case CHIP_TONGA:
  105. fw_name = FIRMWARE_TONGA;
  106. break;
  107. case CHIP_CARRIZO:
  108. fw_name = FIRMWARE_CARRIZO;
  109. break;
  110. default:
  111. return -EINVAL;
  112. }
  113. r = request_firmware(&adev->uvd.fw, fw_name, adev->dev);
  114. if (r) {
  115. dev_err(adev->dev, "amdgpu_uvd: Can't load firmware \"%s\"\n",
  116. fw_name);
  117. return r;
  118. }
  119. r = amdgpu_ucode_validate(adev->uvd.fw);
  120. if (r) {
  121. dev_err(adev->dev, "amdgpu_uvd: Can't validate firmware \"%s\"\n",
  122. fw_name);
  123. release_firmware(adev->uvd.fw);
  124. adev->uvd.fw = NULL;
  125. return r;
  126. }
  127. hdr = (const struct common_firmware_header *)adev->uvd.fw->data;
  128. family_id = le32_to_cpu(hdr->ucode_version) & 0xff;
  129. version_major = (le32_to_cpu(hdr->ucode_version) >> 24) & 0xff;
  130. version_minor = (le32_to_cpu(hdr->ucode_version) >> 8) & 0xff;
  131. DRM_INFO("Found UVD firmware Version: %hu.%hu Family ID: %hu\n",
  132. version_major, version_minor, family_id);
  133. bo_size = AMDGPU_GPU_PAGE_ALIGN(le32_to_cpu(hdr->ucode_size_bytes) + 8)
  134. + AMDGPU_UVD_STACK_SIZE + AMDGPU_UVD_HEAP_SIZE;
  135. r = amdgpu_bo_create(adev, bo_size, PAGE_SIZE, true,
  136. AMDGPU_GEM_DOMAIN_VRAM, 0, NULL, &adev->uvd.vcpu_bo);
  137. if (r) {
  138. dev_err(adev->dev, "(%d) failed to allocate UVD bo\n", r);
  139. return r;
  140. }
  141. r = amdgpu_bo_reserve(adev->uvd.vcpu_bo, false);
  142. if (r) {
  143. amdgpu_bo_unref(&adev->uvd.vcpu_bo);
  144. dev_err(adev->dev, "(%d) failed to reserve UVD bo\n", r);
  145. return r;
  146. }
  147. r = amdgpu_bo_pin(adev->uvd.vcpu_bo, AMDGPU_GEM_DOMAIN_VRAM,
  148. &adev->uvd.gpu_addr);
  149. if (r) {
  150. amdgpu_bo_unreserve(adev->uvd.vcpu_bo);
  151. amdgpu_bo_unref(&adev->uvd.vcpu_bo);
  152. dev_err(adev->dev, "(%d) UVD bo pin failed\n", r);
  153. return r;
  154. }
  155. r = amdgpu_bo_kmap(adev->uvd.vcpu_bo, &adev->uvd.cpu_addr);
  156. if (r) {
  157. dev_err(adev->dev, "(%d) UVD map failed\n", r);
  158. return r;
  159. }
  160. amdgpu_bo_unreserve(adev->uvd.vcpu_bo);
  161. for (i = 0; i < AMDGPU_MAX_UVD_HANDLES; ++i) {
  162. atomic_set(&adev->uvd.handles[i], 0);
  163. adev->uvd.filp[i] = NULL;
  164. }
  165. /* from uvd v5.0 HW addressing capacity increased to 64 bits */
  166. if (!amdgpu_ip_block_version_cmp(adev, AMD_IP_BLOCK_TYPE_UVD, 5, 0))
  167. adev->uvd.address_64_bit = true;
  168. return 0;
  169. }
  170. int amdgpu_uvd_sw_fini(struct amdgpu_device *adev)
  171. {
  172. int r;
  173. if (adev->uvd.vcpu_bo == NULL)
  174. return 0;
  175. r = amdgpu_bo_reserve(adev->uvd.vcpu_bo, false);
  176. if (!r) {
  177. amdgpu_bo_kunmap(adev->uvd.vcpu_bo);
  178. amdgpu_bo_unpin(adev->uvd.vcpu_bo);
  179. amdgpu_bo_unreserve(adev->uvd.vcpu_bo);
  180. }
  181. amdgpu_bo_unref(&adev->uvd.vcpu_bo);
  182. amdgpu_ring_fini(&adev->uvd.ring);
  183. release_firmware(adev->uvd.fw);
  184. return 0;
  185. }
  186. int amdgpu_uvd_suspend(struct amdgpu_device *adev)
  187. {
  188. unsigned size;
  189. void *ptr;
  190. const struct common_firmware_header *hdr;
  191. int i;
  192. if (adev->uvd.vcpu_bo == NULL)
  193. return 0;
  194. for (i = 0; i < AMDGPU_MAX_UVD_HANDLES; ++i)
  195. if (atomic_read(&adev->uvd.handles[i]))
  196. break;
  197. if (i == AMDGPU_MAX_UVD_HANDLES)
  198. return 0;
  199. hdr = (const struct common_firmware_header *)adev->uvd.fw->data;
  200. size = amdgpu_bo_size(adev->uvd.vcpu_bo);
  201. size -= le32_to_cpu(hdr->ucode_size_bytes);
  202. ptr = adev->uvd.cpu_addr;
  203. ptr += le32_to_cpu(hdr->ucode_size_bytes);
  204. adev->uvd.saved_bo = kmalloc(size, GFP_KERNEL);
  205. memcpy(adev->uvd.saved_bo, ptr, size);
  206. return 0;
  207. }
  208. int amdgpu_uvd_resume(struct amdgpu_device *adev)
  209. {
  210. unsigned size;
  211. void *ptr;
  212. const struct common_firmware_header *hdr;
  213. unsigned offset;
  214. if (adev->uvd.vcpu_bo == NULL)
  215. return -EINVAL;
  216. hdr = (const struct common_firmware_header *)adev->uvd.fw->data;
  217. offset = le32_to_cpu(hdr->ucode_array_offset_bytes);
  218. memcpy(adev->uvd.cpu_addr, (adev->uvd.fw->data) + offset,
  219. (adev->uvd.fw->size) - offset);
  220. size = amdgpu_bo_size(adev->uvd.vcpu_bo);
  221. size -= le32_to_cpu(hdr->ucode_size_bytes);
  222. ptr = adev->uvd.cpu_addr;
  223. ptr += le32_to_cpu(hdr->ucode_size_bytes);
  224. if (adev->uvd.saved_bo != NULL) {
  225. memcpy(ptr, adev->uvd.saved_bo, size);
  226. kfree(adev->uvd.saved_bo);
  227. adev->uvd.saved_bo = NULL;
  228. } else
  229. memset(ptr, 0, size);
  230. return 0;
  231. }
  232. void amdgpu_uvd_free_handles(struct amdgpu_device *adev, struct drm_file *filp)
  233. {
  234. struct amdgpu_ring *ring = &adev->uvd.ring;
  235. int i, r;
  236. for (i = 0; i < AMDGPU_MAX_UVD_HANDLES; ++i) {
  237. uint32_t handle = atomic_read(&adev->uvd.handles[i]);
  238. if (handle != 0 && adev->uvd.filp[i] == filp) {
  239. struct amdgpu_fence *fence;
  240. amdgpu_uvd_note_usage(adev);
  241. r = amdgpu_uvd_get_destroy_msg(ring, handle, &fence);
  242. if (r) {
  243. DRM_ERROR("Error destroying UVD (%d)!\n", r);
  244. continue;
  245. }
  246. amdgpu_fence_wait(fence, false);
  247. amdgpu_fence_unref(&fence);
  248. adev->uvd.filp[i] = NULL;
  249. atomic_set(&adev->uvd.handles[i], 0);
  250. }
  251. }
  252. }
  253. static void amdgpu_uvd_force_into_uvd_segment(struct amdgpu_bo *rbo)
  254. {
  255. int i;
  256. for (i = 0; i < rbo->placement.num_placement; ++i) {
  257. rbo->placements[i].fpfn = 0 >> PAGE_SHIFT;
  258. rbo->placements[i].lpfn = (256 * 1024 * 1024) >> PAGE_SHIFT;
  259. }
  260. }
  261. /**
  262. * amdgpu_uvd_cs_pass1 - first parsing round
  263. *
  264. * @ctx: UVD parser context
  265. *
  266. * Make sure UVD message and feedback buffers are in VRAM and
  267. * nobody is violating an 256MB boundary.
  268. */
  269. static int amdgpu_uvd_cs_pass1(struct amdgpu_uvd_cs_ctx *ctx)
  270. {
  271. struct amdgpu_bo_va_mapping *mapping;
  272. struct amdgpu_bo *bo;
  273. uint32_t cmd, lo, hi;
  274. uint64_t addr;
  275. int r = 0;
  276. lo = amdgpu_get_ib_value(ctx->parser, ctx->ib_idx, ctx->data0);
  277. hi = amdgpu_get_ib_value(ctx->parser, ctx->ib_idx, ctx->data1);
  278. addr = ((uint64_t)lo) | (((uint64_t)hi) << 32);
  279. mapping = amdgpu_cs_find_mapping(ctx->parser, addr, &bo);
  280. if (mapping == NULL) {
  281. DRM_ERROR("Can't find BO for addr 0x%08Lx\n", addr);
  282. return -EINVAL;
  283. }
  284. if (!ctx->parser->adev->uvd.address_64_bit) {
  285. /* check if it's a message or feedback command */
  286. cmd = amdgpu_get_ib_value(ctx->parser, ctx->ib_idx, ctx->idx) >> 1;
  287. if (cmd == 0x0 || cmd == 0x3) {
  288. /* yes, force it into VRAM */
  289. uint32_t domain = AMDGPU_GEM_DOMAIN_VRAM;
  290. amdgpu_ttm_placement_from_domain(bo, domain);
  291. }
  292. amdgpu_uvd_force_into_uvd_segment(bo);
  293. r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
  294. }
  295. return r;
  296. }
  297. /**
  298. * amdgpu_uvd_cs_msg_decode - handle UVD decode message
  299. *
  300. * @msg: pointer to message structure
  301. * @buf_sizes: returned buffer sizes
  302. *
  303. * Peek into the decode message and calculate the necessary buffer sizes.
  304. */
  305. static int amdgpu_uvd_cs_msg_decode(uint32_t *msg, unsigned buf_sizes[])
  306. {
  307. unsigned stream_type = msg[4];
  308. unsigned width = msg[6];
  309. unsigned height = msg[7];
  310. unsigned dpb_size = msg[9];
  311. unsigned pitch = msg[28];
  312. unsigned level = msg[57];
  313. unsigned width_in_mb = width / 16;
  314. unsigned height_in_mb = ALIGN(height / 16, 2);
  315. unsigned fs_in_mb = width_in_mb * height_in_mb;
  316. unsigned image_size, tmp, min_dpb_size, num_dpb_buffer;
  317. image_size = width * height;
  318. image_size += image_size / 2;
  319. image_size = ALIGN(image_size, 1024);
  320. switch (stream_type) {
  321. case 0: /* H264 */
  322. case 7: /* H264 Perf */
  323. switch(level) {
  324. case 30:
  325. num_dpb_buffer = 8100 / fs_in_mb;
  326. break;
  327. case 31:
  328. num_dpb_buffer = 18000 / fs_in_mb;
  329. break;
  330. case 32:
  331. num_dpb_buffer = 20480 / fs_in_mb;
  332. break;
  333. case 41:
  334. num_dpb_buffer = 32768 / fs_in_mb;
  335. break;
  336. case 42:
  337. num_dpb_buffer = 34816 / fs_in_mb;
  338. break;
  339. case 50:
  340. num_dpb_buffer = 110400 / fs_in_mb;
  341. break;
  342. case 51:
  343. num_dpb_buffer = 184320 / fs_in_mb;
  344. break;
  345. default:
  346. num_dpb_buffer = 184320 / fs_in_mb;
  347. break;
  348. }
  349. num_dpb_buffer++;
  350. if (num_dpb_buffer > 17)
  351. num_dpb_buffer = 17;
  352. /* reference picture buffer */
  353. min_dpb_size = image_size * num_dpb_buffer;
  354. /* macroblock context buffer */
  355. min_dpb_size += width_in_mb * height_in_mb * num_dpb_buffer * 192;
  356. /* IT surface buffer */
  357. min_dpb_size += width_in_mb * height_in_mb * 32;
  358. break;
  359. case 1: /* VC1 */
  360. /* reference picture buffer */
  361. min_dpb_size = image_size * 3;
  362. /* CONTEXT_BUFFER */
  363. min_dpb_size += width_in_mb * height_in_mb * 128;
  364. /* IT surface buffer */
  365. min_dpb_size += width_in_mb * 64;
  366. /* DB surface buffer */
  367. min_dpb_size += width_in_mb * 128;
  368. /* BP */
  369. tmp = max(width_in_mb, height_in_mb);
  370. min_dpb_size += ALIGN(tmp * 7 * 16, 64);
  371. break;
  372. case 3: /* MPEG2 */
  373. /* reference picture buffer */
  374. min_dpb_size = image_size * 3;
  375. break;
  376. case 4: /* MPEG4 */
  377. /* reference picture buffer */
  378. min_dpb_size = image_size * 3;
  379. /* CM */
  380. min_dpb_size += width_in_mb * height_in_mb * 64;
  381. /* IT surface buffer */
  382. min_dpb_size += ALIGN(width_in_mb * height_in_mb * 32, 64);
  383. break;
  384. case 16: /* H265 */
  385. image_size = (ALIGN(width, 16) * ALIGN(height, 16) * 3) / 2;
  386. image_size = ALIGN(image_size, 256);
  387. num_dpb_buffer = (le32_to_cpu(msg[59]) & 0xff) + 2;
  388. min_dpb_size = image_size * num_dpb_buffer;
  389. break;
  390. default:
  391. DRM_ERROR("UVD codec not handled %d!\n", stream_type);
  392. return -EINVAL;
  393. }
  394. if (width > pitch) {
  395. DRM_ERROR("Invalid UVD decoding target pitch!\n");
  396. return -EINVAL;
  397. }
  398. if (dpb_size < min_dpb_size) {
  399. DRM_ERROR("Invalid dpb_size in UVD message (%d / %d)!\n",
  400. dpb_size, min_dpb_size);
  401. return -EINVAL;
  402. }
  403. buf_sizes[0x1] = dpb_size;
  404. buf_sizes[0x2] = image_size;
  405. return 0;
  406. }
  407. /**
  408. * amdgpu_uvd_cs_msg - handle UVD message
  409. *
  410. * @ctx: UVD parser context
  411. * @bo: buffer object containing the message
  412. * @offset: offset into the buffer object
  413. *
  414. * Peek into the UVD message and extract the session id.
  415. * Make sure that we don't open up to many sessions.
  416. */
  417. static int amdgpu_uvd_cs_msg(struct amdgpu_uvd_cs_ctx *ctx,
  418. struct amdgpu_bo *bo, unsigned offset)
  419. {
  420. struct amdgpu_device *adev = ctx->parser->adev;
  421. int32_t *msg, msg_type, handle;
  422. struct fence *f;
  423. void *ptr;
  424. int i, r;
  425. if (offset & 0x3F) {
  426. DRM_ERROR("UVD messages must be 64 byte aligned!\n");
  427. return -EINVAL;
  428. }
  429. f = reservation_object_get_excl(bo->tbo.resv);
  430. if (f) {
  431. r = amdgpu_fence_wait((struct amdgpu_fence *)f, false);
  432. if (r) {
  433. DRM_ERROR("Failed waiting for UVD message (%d)!\n", r);
  434. return r;
  435. }
  436. }
  437. r = amdgpu_bo_kmap(bo, &ptr);
  438. if (r) {
  439. DRM_ERROR("Failed mapping the UVD message (%d)!\n", r);
  440. return r;
  441. }
  442. msg = ptr + offset;
  443. msg_type = msg[1];
  444. handle = msg[2];
  445. if (handle == 0) {
  446. DRM_ERROR("Invalid UVD handle!\n");
  447. return -EINVAL;
  448. }
  449. if (msg_type == 1) {
  450. /* it's a decode msg, calc buffer sizes */
  451. r = amdgpu_uvd_cs_msg_decode(msg, ctx->buf_sizes);
  452. amdgpu_bo_kunmap(bo);
  453. if (r)
  454. return r;
  455. } else if (msg_type == 2) {
  456. /* it's a destroy msg, free the handle */
  457. for (i = 0; i < AMDGPU_MAX_UVD_HANDLES; ++i)
  458. atomic_cmpxchg(&adev->uvd.handles[i], handle, 0);
  459. amdgpu_bo_kunmap(bo);
  460. return 0;
  461. } else {
  462. /* it's a create msg */
  463. amdgpu_bo_kunmap(bo);
  464. if (msg_type != 0) {
  465. DRM_ERROR("Illegal UVD message type (%d)!\n", msg_type);
  466. return -EINVAL;
  467. }
  468. /* it's a create msg, no special handling needed */
  469. }
  470. /* create or decode, validate the handle */
  471. for (i = 0; i < AMDGPU_MAX_UVD_HANDLES; ++i) {
  472. if (atomic_read(&adev->uvd.handles[i]) == handle)
  473. return 0;
  474. }
  475. /* handle not found try to alloc a new one */
  476. for (i = 0; i < AMDGPU_MAX_UVD_HANDLES; ++i) {
  477. if (!atomic_cmpxchg(&adev->uvd.handles[i], 0, handle)) {
  478. adev->uvd.filp[i] = ctx->parser->filp;
  479. return 0;
  480. }
  481. }
  482. DRM_ERROR("No more free UVD handles!\n");
  483. return -EINVAL;
  484. }
  485. /**
  486. * amdgpu_uvd_cs_pass2 - second parsing round
  487. *
  488. * @ctx: UVD parser context
  489. *
  490. * Patch buffer addresses, make sure buffer sizes are correct.
  491. */
  492. static int amdgpu_uvd_cs_pass2(struct amdgpu_uvd_cs_ctx *ctx)
  493. {
  494. struct amdgpu_bo_va_mapping *mapping;
  495. struct amdgpu_bo *bo;
  496. struct amdgpu_ib *ib;
  497. uint32_t cmd, lo, hi;
  498. uint64_t start, end;
  499. uint64_t addr;
  500. int r;
  501. lo = amdgpu_get_ib_value(ctx->parser, ctx->ib_idx, ctx->data0);
  502. hi = amdgpu_get_ib_value(ctx->parser, ctx->ib_idx, ctx->data1);
  503. addr = ((uint64_t)lo) | (((uint64_t)hi) << 32);
  504. mapping = amdgpu_cs_find_mapping(ctx->parser, addr, &bo);
  505. if (mapping == NULL)
  506. return -EINVAL;
  507. start = amdgpu_bo_gpu_offset(bo);
  508. end = (mapping->it.last + 1 - mapping->it.start);
  509. end = end * AMDGPU_GPU_PAGE_SIZE + start;
  510. addr -= ((uint64_t)mapping->it.start) * AMDGPU_GPU_PAGE_SIZE;
  511. start += addr;
  512. ib = &ctx->parser->ibs[ctx->ib_idx];
  513. ib->ptr[ctx->data0] = start & 0xFFFFFFFF;
  514. ib->ptr[ctx->data1] = start >> 32;
  515. cmd = amdgpu_get_ib_value(ctx->parser, ctx->ib_idx, ctx->idx) >> 1;
  516. if (cmd < 0x4) {
  517. if ((end - start) < ctx->buf_sizes[cmd]) {
  518. DRM_ERROR("buffer (%d) to small (%d / %d)!\n", cmd,
  519. (unsigned)(end - start),
  520. ctx->buf_sizes[cmd]);
  521. return -EINVAL;
  522. }
  523. } else if ((cmd != 0x100) && (cmd != 0x204)) {
  524. DRM_ERROR("invalid UVD command %X!\n", cmd);
  525. return -EINVAL;
  526. }
  527. if (!ctx->parser->adev->uvd.address_64_bit) {
  528. if ((start >> 28) != ((end - 1) >> 28)) {
  529. DRM_ERROR("reloc %LX-%LX crossing 256MB boundary!\n",
  530. start, end);
  531. return -EINVAL;
  532. }
  533. if ((cmd == 0 || cmd == 0x3) &&
  534. (start >> 28) != (ctx->parser->adev->uvd.gpu_addr >> 28)) {
  535. DRM_ERROR("msg/fb buffer %LX-%LX out of 256MB segment!\n",
  536. start, end);
  537. return -EINVAL;
  538. }
  539. }
  540. if (cmd == 0) {
  541. ctx->has_msg_cmd = true;
  542. r = amdgpu_uvd_cs_msg(ctx, bo, addr);
  543. if (r)
  544. return r;
  545. } else if (!ctx->has_msg_cmd) {
  546. DRM_ERROR("Message needed before other commands are send!\n");
  547. return -EINVAL;
  548. }
  549. return 0;
  550. }
  551. /**
  552. * amdgpu_uvd_cs_reg - parse register writes
  553. *
  554. * @ctx: UVD parser context
  555. * @cb: callback function
  556. *
  557. * Parse the register writes, call cb on each complete command.
  558. */
  559. static int amdgpu_uvd_cs_reg(struct amdgpu_uvd_cs_ctx *ctx,
  560. int (*cb)(struct amdgpu_uvd_cs_ctx *ctx))
  561. {
  562. struct amdgpu_ib *ib = &ctx->parser->ibs[ctx->ib_idx];
  563. int i, r;
  564. ctx->idx++;
  565. for (i = 0; i <= ctx->count; ++i) {
  566. unsigned reg = ctx->reg + i;
  567. if (ctx->idx >= ib->length_dw) {
  568. DRM_ERROR("Register command after end of CS!\n");
  569. return -EINVAL;
  570. }
  571. switch (reg) {
  572. case mmUVD_GPCOM_VCPU_DATA0:
  573. ctx->data0 = ctx->idx;
  574. break;
  575. case mmUVD_GPCOM_VCPU_DATA1:
  576. ctx->data1 = ctx->idx;
  577. break;
  578. case mmUVD_GPCOM_VCPU_CMD:
  579. r = cb(ctx);
  580. if (r)
  581. return r;
  582. break;
  583. case mmUVD_ENGINE_CNTL:
  584. break;
  585. default:
  586. DRM_ERROR("Invalid reg 0x%X!\n", reg);
  587. return -EINVAL;
  588. }
  589. ctx->idx++;
  590. }
  591. return 0;
  592. }
  593. /**
  594. * amdgpu_uvd_cs_packets - parse UVD packets
  595. *
  596. * @ctx: UVD parser context
  597. * @cb: callback function
  598. *
  599. * Parse the command stream packets.
  600. */
  601. static int amdgpu_uvd_cs_packets(struct amdgpu_uvd_cs_ctx *ctx,
  602. int (*cb)(struct amdgpu_uvd_cs_ctx *ctx))
  603. {
  604. struct amdgpu_ib *ib = &ctx->parser->ibs[ctx->ib_idx];
  605. int r;
  606. for (ctx->idx = 0 ; ctx->idx < ib->length_dw; ) {
  607. uint32_t cmd = amdgpu_get_ib_value(ctx->parser, ctx->ib_idx, ctx->idx);
  608. unsigned type = CP_PACKET_GET_TYPE(cmd);
  609. switch (type) {
  610. case PACKET_TYPE0:
  611. ctx->reg = CP_PACKET0_GET_REG(cmd);
  612. ctx->count = CP_PACKET_GET_COUNT(cmd);
  613. r = amdgpu_uvd_cs_reg(ctx, cb);
  614. if (r)
  615. return r;
  616. break;
  617. case PACKET_TYPE2:
  618. ++ctx->idx;
  619. break;
  620. default:
  621. DRM_ERROR("Unknown packet type %d !\n", type);
  622. return -EINVAL;
  623. }
  624. }
  625. return 0;
  626. }
  627. /**
  628. * amdgpu_uvd_ring_parse_cs - UVD command submission parser
  629. *
  630. * @parser: Command submission parser context
  631. *
  632. * Parse the command stream, patch in addresses as necessary.
  633. */
  634. int amdgpu_uvd_ring_parse_cs(struct amdgpu_cs_parser *parser, uint32_t ib_idx)
  635. {
  636. struct amdgpu_uvd_cs_ctx ctx = {};
  637. unsigned buf_sizes[] = {
  638. [0x00000000] = 2048,
  639. [0x00000001] = 32 * 1024 * 1024,
  640. [0x00000002] = 2048 * 1152 * 3,
  641. [0x00000003] = 2048,
  642. };
  643. struct amdgpu_ib *ib = &parser->ibs[ib_idx];
  644. int r;
  645. if (ib->length_dw % 16) {
  646. DRM_ERROR("UVD IB length (%d) not 16 dwords aligned!\n",
  647. ib->length_dw);
  648. return -EINVAL;
  649. }
  650. ctx.parser = parser;
  651. ctx.buf_sizes = buf_sizes;
  652. ctx.ib_idx = ib_idx;
  653. /* first round, make sure the buffers are actually in the UVD segment */
  654. r = amdgpu_uvd_cs_packets(&ctx, amdgpu_uvd_cs_pass1);
  655. if (r)
  656. return r;
  657. /* second round, patch buffer addresses into the command stream */
  658. r = amdgpu_uvd_cs_packets(&ctx, amdgpu_uvd_cs_pass2);
  659. if (r)
  660. return r;
  661. if (!ctx.has_msg_cmd) {
  662. DRM_ERROR("UVD-IBs need a msg command!\n");
  663. return -EINVAL;
  664. }
  665. amdgpu_uvd_note_usage(ctx.parser->adev);
  666. return 0;
  667. }
  668. static int amdgpu_uvd_send_msg(struct amdgpu_ring *ring,
  669. struct amdgpu_bo *bo,
  670. struct amdgpu_fence **fence)
  671. {
  672. struct ttm_validate_buffer tv;
  673. struct ww_acquire_ctx ticket;
  674. struct list_head head;
  675. struct amdgpu_ib ib;
  676. uint64_t addr;
  677. int i, r;
  678. memset(&tv, 0, sizeof(tv));
  679. tv.bo = &bo->tbo;
  680. INIT_LIST_HEAD(&head);
  681. list_add(&tv.head, &head);
  682. r = ttm_eu_reserve_buffers(&ticket, &head, true, NULL);
  683. if (r)
  684. return r;
  685. if (!bo->adev->uvd.address_64_bit) {
  686. amdgpu_ttm_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_VRAM);
  687. amdgpu_uvd_force_into_uvd_segment(bo);
  688. }
  689. r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false);
  690. if (r)
  691. goto err;
  692. r = amdgpu_ib_get(ring, NULL, 64, &ib);
  693. if (r)
  694. goto err;
  695. addr = amdgpu_bo_gpu_offset(bo);
  696. ib.ptr[0] = PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0);
  697. ib.ptr[1] = addr;
  698. ib.ptr[2] = PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0);
  699. ib.ptr[3] = addr >> 32;
  700. ib.ptr[4] = PACKET0(mmUVD_GPCOM_VCPU_CMD, 0);
  701. ib.ptr[5] = 0;
  702. for (i = 6; i < 16; ++i)
  703. ib.ptr[i] = PACKET2(0);
  704. ib.length_dw = 16;
  705. r = amdgpu_ib_schedule(ring->adev, 1, &ib, AMDGPU_FENCE_OWNER_UNDEFINED);
  706. if (r)
  707. goto err;
  708. ttm_eu_fence_buffer_objects(&ticket, &head, &ib.fence->base);
  709. if (fence)
  710. *fence = amdgpu_fence_ref(ib.fence);
  711. amdgpu_ib_free(ring->adev, &ib);
  712. amdgpu_bo_unref(&bo);
  713. return 0;
  714. err:
  715. ttm_eu_backoff_reservation(&ticket, &head);
  716. return r;
  717. }
  718. /* multiple fence commands without any stream commands in between can
  719. crash the vcpu so just try to emmit a dummy create/destroy msg to
  720. avoid this */
  721. int amdgpu_uvd_get_create_msg(struct amdgpu_ring *ring, uint32_t handle,
  722. struct amdgpu_fence **fence)
  723. {
  724. struct amdgpu_device *adev = ring->adev;
  725. struct amdgpu_bo *bo;
  726. uint32_t *msg;
  727. int r, i;
  728. r = amdgpu_bo_create(adev, 1024, PAGE_SIZE, true,
  729. AMDGPU_GEM_DOMAIN_VRAM, 0, NULL, &bo);
  730. if (r)
  731. return r;
  732. r = amdgpu_bo_reserve(bo, false);
  733. if (r) {
  734. amdgpu_bo_unref(&bo);
  735. return r;
  736. }
  737. r = amdgpu_bo_kmap(bo, (void **)&msg);
  738. if (r) {
  739. amdgpu_bo_unreserve(bo);
  740. amdgpu_bo_unref(&bo);
  741. return r;
  742. }
  743. /* stitch together an UVD create msg */
  744. msg[0] = cpu_to_le32(0x00000de4);
  745. msg[1] = cpu_to_le32(0x00000000);
  746. msg[2] = cpu_to_le32(handle);
  747. msg[3] = cpu_to_le32(0x00000000);
  748. msg[4] = cpu_to_le32(0x00000000);
  749. msg[5] = cpu_to_le32(0x00000000);
  750. msg[6] = cpu_to_le32(0x00000000);
  751. msg[7] = cpu_to_le32(0x00000780);
  752. msg[8] = cpu_to_le32(0x00000440);
  753. msg[9] = cpu_to_le32(0x00000000);
  754. msg[10] = cpu_to_le32(0x01b37000);
  755. for (i = 11; i < 1024; ++i)
  756. msg[i] = cpu_to_le32(0x0);
  757. amdgpu_bo_kunmap(bo);
  758. amdgpu_bo_unreserve(bo);
  759. return amdgpu_uvd_send_msg(ring, bo, fence);
  760. }
  761. int amdgpu_uvd_get_destroy_msg(struct amdgpu_ring *ring, uint32_t handle,
  762. struct amdgpu_fence **fence)
  763. {
  764. struct amdgpu_device *adev = ring->adev;
  765. struct amdgpu_bo *bo;
  766. uint32_t *msg;
  767. int r, i;
  768. r = amdgpu_bo_create(adev, 1024, PAGE_SIZE, true,
  769. AMDGPU_GEM_DOMAIN_VRAM, 0, NULL, &bo);
  770. if (r)
  771. return r;
  772. r = amdgpu_bo_reserve(bo, false);
  773. if (r) {
  774. amdgpu_bo_unref(&bo);
  775. return r;
  776. }
  777. r = amdgpu_bo_kmap(bo, (void **)&msg);
  778. if (r) {
  779. amdgpu_bo_unreserve(bo);
  780. amdgpu_bo_unref(&bo);
  781. return r;
  782. }
  783. /* stitch together an UVD destroy msg */
  784. msg[0] = cpu_to_le32(0x00000de4);
  785. msg[1] = cpu_to_le32(0x00000002);
  786. msg[2] = cpu_to_le32(handle);
  787. msg[3] = cpu_to_le32(0x00000000);
  788. for (i = 4; i < 1024; ++i)
  789. msg[i] = cpu_to_le32(0x0);
  790. amdgpu_bo_kunmap(bo);
  791. amdgpu_bo_unreserve(bo);
  792. return amdgpu_uvd_send_msg(ring, bo, fence);
  793. }
  794. static void amdgpu_uvd_idle_work_handler(struct work_struct *work)
  795. {
  796. struct amdgpu_device *adev =
  797. container_of(work, struct amdgpu_device, uvd.idle_work.work);
  798. unsigned i, fences, handles = 0;
  799. fences = amdgpu_fence_count_emitted(&adev->uvd.ring);
  800. for (i = 0; i < AMDGPU_MAX_UVD_HANDLES; ++i)
  801. if (atomic_read(&adev->uvd.handles[i]))
  802. ++handles;
  803. if (fences == 0 && handles == 0) {
  804. if (adev->pm.dpm_enabled) {
  805. amdgpu_dpm_enable_uvd(adev, false);
  806. } else {
  807. amdgpu_asic_set_uvd_clocks(adev, 0, 0);
  808. }
  809. } else {
  810. schedule_delayed_work(&adev->uvd.idle_work,
  811. msecs_to_jiffies(UVD_IDLE_TIMEOUT_MS));
  812. }
  813. }
  814. static void amdgpu_uvd_note_usage(struct amdgpu_device *adev)
  815. {
  816. bool set_clocks = !cancel_delayed_work_sync(&adev->uvd.idle_work);
  817. set_clocks &= schedule_delayed_work(&adev->uvd.idle_work,
  818. msecs_to_jiffies(UVD_IDLE_TIMEOUT_MS));
  819. if (set_clocks) {
  820. if (adev->pm.dpm_enabled) {
  821. amdgpu_dpm_enable_uvd(adev, true);
  822. } else {
  823. amdgpu_asic_set_uvd_clocks(adev, 53300, 40000);
  824. }
  825. }
  826. }