amdgpu_ttm.c 31 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215
  1. /*
  2. * Copyright 2009 Jerome Glisse.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  14. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  15. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  16. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  17. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  18. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  19. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  20. *
  21. * The above copyright notice and this permission notice (including the
  22. * next paragraph) shall be included in all copies or substantial portions
  23. * of the Software.
  24. *
  25. */
  26. /*
  27. * Authors:
  28. * Jerome Glisse <glisse@freedesktop.org>
  29. * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
  30. * Dave Airlie
  31. */
  32. #include <ttm/ttm_bo_api.h>
  33. #include <ttm/ttm_bo_driver.h>
  34. #include <ttm/ttm_placement.h>
  35. #include <ttm/ttm_module.h>
  36. #include <ttm/ttm_page_alloc.h>
  37. #include <drm/drmP.h>
  38. #include <drm/amdgpu_drm.h>
  39. #include <linux/seq_file.h>
  40. #include <linux/slab.h>
  41. #include <linux/swiotlb.h>
  42. #include <linux/swap.h>
  43. #include <linux/pagemap.h>
  44. #include <linux/debugfs.h>
  45. #include "amdgpu.h"
  46. #include "bif/bif_4_1_d.h"
  47. #define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
  48. static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev);
  49. static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev);
  50. static struct amdgpu_device *amdgpu_get_adev(struct ttm_bo_device *bdev)
  51. {
  52. struct amdgpu_mman *mman;
  53. struct amdgpu_device *adev;
  54. mman = container_of(bdev, struct amdgpu_mman, bdev);
  55. adev = container_of(mman, struct amdgpu_device, mman);
  56. return adev;
  57. }
  58. /*
  59. * Global memory.
  60. */
  61. static int amdgpu_ttm_mem_global_init(struct drm_global_reference *ref)
  62. {
  63. return ttm_mem_global_init(ref->object);
  64. }
  65. static void amdgpu_ttm_mem_global_release(struct drm_global_reference *ref)
  66. {
  67. ttm_mem_global_release(ref->object);
  68. }
  69. static int amdgpu_ttm_global_init(struct amdgpu_device *adev)
  70. {
  71. struct drm_global_reference *global_ref;
  72. int r;
  73. adev->mman.mem_global_referenced = false;
  74. global_ref = &adev->mman.mem_global_ref;
  75. global_ref->global_type = DRM_GLOBAL_TTM_MEM;
  76. global_ref->size = sizeof(struct ttm_mem_global);
  77. global_ref->init = &amdgpu_ttm_mem_global_init;
  78. global_ref->release = &amdgpu_ttm_mem_global_release;
  79. r = drm_global_item_ref(global_ref);
  80. if (r != 0) {
  81. DRM_ERROR("Failed setting up TTM memory accounting "
  82. "subsystem.\n");
  83. return r;
  84. }
  85. adev->mman.bo_global_ref.mem_glob =
  86. adev->mman.mem_global_ref.object;
  87. global_ref = &adev->mman.bo_global_ref.ref;
  88. global_ref->global_type = DRM_GLOBAL_TTM_BO;
  89. global_ref->size = sizeof(struct ttm_bo_global);
  90. global_ref->init = &ttm_bo_global_init;
  91. global_ref->release = &ttm_bo_global_release;
  92. r = drm_global_item_ref(global_ref);
  93. if (r != 0) {
  94. DRM_ERROR("Failed setting up TTM BO subsystem.\n");
  95. drm_global_item_unref(&adev->mman.mem_global_ref);
  96. return r;
  97. }
  98. adev->mman.mem_global_referenced = true;
  99. return 0;
  100. }
  101. static void amdgpu_ttm_global_fini(struct amdgpu_device *adev)
  102. {
  103. if (adev->mman.mem_global_referenced) {
  104. drm_global_item_unref(&adev->mman.bo_global_ref.ref);
  105. drm_global_item_unref(&adev->mman.mem_global_ref);
  106. adev->mman.mem_global_referenced = false;
  107. }
  108. }
  109. static int amdgpu_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
  110. {
  111. return 0;
  112. }
  113. static int amdgpu_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
  114. struct ttm_mem_type_manager *man)
  115. {
  116. struct amdgpu_device *adev;
  117. adev = amdgpu_get_adev(bdev);
  118. switch (type) {
  119. case TTM_PL_SYSTEM:
  120. /* System memory */
  121. man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
  122. man->available_caching = TTM_PL_MASK_CACHING;
  123. man->default_caching = TTM_PL_FLAG_CACHED;
  124. break;
  125. case TTM_PL_TT:
  126. man->func = &ttm_bo_manager_func;
  127. man->gpu_offset = adev->mc.gtt_start;
  128. man->available_caching = TTM_PL_MASK_CACHING;
  129. man->default_caching = TTM_PL_FLAG_CACHED;
  130. man->flags = TTM_MEMTYPE_FLAG_MAPPABLE | TTM_MEMTYPE_FLAG_CMA;
  131. break;
  132. case TTM_PL_VRAM:
  133. /* "On-card" video ram */
  134. man->func = &ttm_bo_manager_func;
  135. man->gpu_offset = adev->mc.vram_start;
  136. man->flags = TTM_MEMTYPE_FLAG_FIXED |
  137. TTM_MEMTYPE_FLAG_MAPPABLE;
  138. man->available_caching = TTM_PL_FLAG_UNCACHED | TTM_PL_FLAG_WC;
  139. man->default_caching = TTM_PL_FLAG_WC;
  140. break;
  141. case AMDGPU_PL_GDS:
  142. case AMDGPU_PL_GWS:
  143. case AMDGPU_PL_OA:
  144. /* On-chip GDS memory*/
  145. man->func = &ttm_bo_manager_func;
  146. man->gpu_offset = 0;
  147. man->flags = TTM_MEMTYPE_FLAG_FIXED | TTM_MEMTYPE_FLAG_CMA;
  148. man->available_caching = TTM_PL_FLAG_UNCACHED;
  149. man->default_caching = TTM_PL_FLAG_UNCACHED;
  150. break;
  151. default:
  152. DRM_ERROR("Unsupported memory type %u\n", (unsigned)type);
  153. return -EINVAL;
  154. }
  155. return 0;
  156. }
  157. static void amdgpu_evict_flags(struct ttm_buffer_object *bo,
  158. struct ttm_placement *placement)
  159. {
  160. struct amdgpu_bo *rbo;
  161. static struct ttm_place placements = {
  162. .fpfn = 0,
  163. .lpfn = 0,
  164. .flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM
  165. };
  166. if (!amdgpu_ttm_bo_is_amdgpu_bo(bo)) {
  167. placement->placement = &placements;
  168. placement->busy_placement = &placements;
  169. placement->num_placement = 1;
  170. placement->num_busy_placement = 1;
  171. return;
  172. }
  173. rbo = container_of(bo, struct amdgpu_bo, tbo);
  174. switch (bo->mem.mem_type) {
  175. case TTM_PL_VRAM:
  176. if (rbo->adev->mman.buffer_funcs_ring->ready == false)
  177. amdgpu_ttm_placement_from_domain(rbo, AMDGPU_GEM_DOMAIN_CPU);
  178. else
  179. amdgpu_ttm_placement_from_domain(rbo, AMDGPU_GEM_DOMAIN_GTT);
  180. break;
  181. case TTM_PL_TT:
  182. default:
  183. amdgpu_ttm_placement_from_domain(rbo, AMDGPU_GEM_DOMAIN_CPU);
  184. }
  185. *placement = rbo->placement;
  186. }
  187. static int amdgpu_verify_access(struct ttm_buffer_object *bo, struct file *filp)
  188. {
  189. struct amdgpu_bo *rbo = container_of(bo, struct amdgpu_bo, tbo);
  190. return drm_vma_node_verify_access(&rbo->gem_base.vma_node, filp);
  191. }
  192. static void amdgpu_move_null(struct ttm_buffer_object *bo,
  193. struct ttm_mem_reg *new_mem)
  194. {
  195. struct ttm_mem_reg *old_mem = &bo->mem;
  196. BUG_ON(old_mem->mm_node != NULL);
  197. *old_mem = *new_mem;
  198. new_mem->mm_node = NULL;
  199. }
  200. static int amdgpu_move_blit(struct ttm_buffer_object *bo,
  201. bool evict, bool no_wait_gpu,
  202. struct ttm_mem_reg *new_mem,
  203. struct ttm_mem_reg *old_mem)
  204. {
  205. struct amdgpu_device *adev;
  206. struct amdgpu_ring *ring;
  207. uint64_t old_start, new_start;
  208. struct amdgpu_fence *fence;
  209. int r;
  210. adev = amdgpu_get_adev(bo->bdev);
  211. ring = adev->mman.buffer_funcs_ring;
  212. old_start = old_mem->start << PAGE_SHIFT;
  213. new_start = new_mem->start << PAGE_SHIFT;
  214. switch (old_mem->mem_type) {
  215. case TTM_PL_VRAM:
  216. old_start += adev->mc.vram_start;
  217. break;
  218. case TTM_PL_TT:
  219. old_start += adev->mc.gtt_start;
  220. break;
  221. default:
  222. DRM_ERROR("Unknown placement %d\n", old_mem->mem_type);
  223. return -EINVAL;
  224. }
  225. switch (new_mem->mem_type) {
  226. case TTM_PL_VRAM:
  227. new_start += adev->mc.vram_start;
  228. break;
  229. case TTM_PL_TT:
  230. new_start += adev->mc.gtt_start;
  231. break;
  232. default:
  233. DRM_ERROR("Unknown placement %d\n", old_mem->mem_type);
  234. return -EINVAL;
  235. }
  236. if (!ring->ready) {
  237. DRM_ERROR("Trying to move memory with ring turned off.\n");
  238. return -EINVAL;
  239. }
  240. BUILD_BUG_ON((PAGE_SIZE % AMDGPU_GPU_PAGE_SIZE) != 0);
  241. r = amdgpu_copy_buffer(ring, old_start, new_start,
  242. new_mem->num_pages * PAGE_SIZE, /* bytes */
  243. bo->resv, &fence);
  244. /* FIXME: handle copy error */
  245. r = ttm_bo_move_accel_cleanup(bo, &fence->base,
  246. evict, no_wait_gpu, new_mem);
  247. amdgpu_fence_unref(&fence);
  248. return r;
  249. }
  250. static int amdgpu_move_vram_ram(struct ttm_buffer_object *bo,
  251. bool evict, bool interruptible,
  252. bool no_wait_gpu,
  253. struct ttm_mem_reg *new_mem)
  254. {
  255. struct amdgpu_device *adev;
  256. struct ttm_mem_reg *old_mem = &bo->mem;
  257. struct ttm_mem_reg tmp_mem;
  258. struct ttm_place placements;
  259. struct ttm_placement placement;
  260. int r;
  261. adev = amdgpu_get_adev(bo->bdev);
  262. tmp_mem = *new_mem;
  263. tmp_mem.mm_node = NULL;
  264. placement.num_placement = 1;
  265. placement.placement = &placements;
  266. placement.num_busy_placement = 1;
  267. placement.busy_placement = &placements;
  268. placements.fpfn = 0;
  269. placements.lpfn = 0;
  270. placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
  271. r = ttm_bo_mem_space(bo, &placement, &tmp_mem,
  272. interruptible, no_wait_gpu);
  273. if (unlikely(r)) {
  274. return r;
  275. }
  276. r = ttm_tt_set_placement_caching(bo->ttm, tmp_mem.placement);
  277. if (unlikely(r)) {
  278. goto out_cleanup;
  279. }
  280. r = ttm_tt_bind(bo->ttm, &tmp_mem);
  281. if (unlikely(r)) {
  282. goto out_cleanup;
  283. }
  284. r = amdgpu_move_blit(bo, true, no_wait_gpu, &tmp_mem, old_mem);
  285. if (unlikely(r)) {
  286. goto out_cleanup;
  287. }
  288. r = ttm_bo_move_ttm(bo, true, no_wait_gpu, new_mem);
  289. out_cleanup:
  290. ttm_bo_mem_put(bo, &tmp_mem);
  291. return r;
  292. }
  293. static int amdgpu_move_ram_vram(struct ttm_buffer_object *bo,
  294. bool evict, bool interruptible,
  295. bool no_wait_gpu,
  296. struct ttm_mem_reg *new_mem)
  297. {
  298. struct amdgpu_device *adev;
  299. struct ttm_mem_reg *old_mem = &bo->mem;
  300. struct ttm_mem_reg tmp_mem;
  301. struct ttm_placement placement;
  302. struct ttm_place placements;
  303. int r;
  304. adev = amdgpu_get_adev(bo->bdev);
  305. tmp_mem = *new_mem;
  306. tmp_mem.mm_node = NULL;
  307. placement.num_placement = 1;
  308. placement.placement = &placements;
  309. placement.num_busy_placement = 1;
  310. placement.busy_placement = &placements;
  311. placements.fpfn = 0;
  312. placements.lpfn = 0;
  313. placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
  314. r = ttm_bo_mem_space(bo, &placement, &tmp_mem,
  315. interruptible, no_wait_gpu);
  316. if (unlikely(r)) {
  317. return r;
  318. }
  319. r = ttm_bo_move_ttm(bo, true, no_wait_gpu, &tmp_mem);
  320. if (unlikely(r)) {
  321. goto out_cleanup;
  322. }
  323. r = amdgpu_move_blit(bo, true, no_wait_gpu, new_mem, old_mem);
  324. if (unlikely(r)) {
  325. goto out_cleanup;
  326. }
  327. out_cleanup:
  328. ttm_bo_mem_put(bo, &tmp_mem);
  329. return r;
  330. }
  331. static int amdgpu_bo_move(struct ttm_buffer_object *bo,
  332. bool evict, bool interruptible,
  333. bool no_wait_gpu,
  334. struct ttm_mem_reg *new_mem)
  335. {
  336. struct amdgpu_device *adev;
  337. struct ttm_mem_reg *old_mem = &bo->mem;
  338. int r;
  339. adev = amdgpu_get_adev(bo->bdev);
  340. if (old_mem->mem_type == TTM_PL_SYSTEM && bo->ttm == NULL) {
  341. amdgpu_move_null(bo, new_mem);
  342. return 0;
  343. }
  344. if ((old_mem->mem_type == TTM_PL_TT &&
  345. new_mem->mem_type == TTM_PL_SYSTEM) ||
  346. (old_mem->mem_type == TTM_PL_SYSTEM &&
  347. new_mem->mem_type == TTM_PL_TT)) {
  348. /* bind is enough */
  349. amdgpu_move_null(bo, new_mem);
  350. return 0;
  351. }
  352. if (adev->mman.buffer_funcs == NULL ||
  353. adev->mman.buffer_funcs_ring == NULL ||
  354. !adev->mman.buffer_funcs_ring->ready) {
  355. /* use memcpy */
  356. goto memcpy;
  357. }
  358. if (old_mem->mem_type == TTM_PL_VRAM &&
  359. new_mem->mem_type == TTM_PL_SYSTEM) {
  360. r = amdgpu_move_vram_ram(bo, evict, interruptible,
  361. no_wait_gpu, new_mem);
  362. } else if (old_mem->mem_type == TTM_PL_SYSTEM &&
  363. new_mem->mem_type == TTM_PL_VRAM) {
  364. r = amdgpu_move_ram_vram(bo, evict, interruptible,
  365. no_wait_gpu, new_mem);
  366. } else {
  367. r = amdgpu_move_blit(bo, evict, no_wait_gpu, new_mem, old_mem);
  368. }
  369. if (r) {
  370. memcpy:
  371. r = ttm_bo_move_memcpy(bo, evict, no_wait_gpu, new_mem);
  372. if (r) {
  373. return r;
  374. }
  375. }
  376. /* update statistics */
  377. atomic64_add((u64)bo->num_pages << PAGE_SHIFT, &adev->num_bytes_moved);
  378. return 0;
  379. }
  380. static int amdgpu_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
  381. {
  382. struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
  383. struct amdgpu_device *adev = amdgpu_get_adev(bdev);
  384. mem->bus.addr = NULL;
  385. mem->bus.offset = 0;
  386. mem->bus.size = mem->num_pages << PAGE_SHIFT;
  387. mem->bus.base = 0;
  388. mem->bus.is_iomem = false;
  389. if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
  390. return -EINVAL;
  391. switch (mem->mem_type) {
  392. case TTM_PL_SYSTEM:
  393. /* system memory */
  394. return 0;
  395. case TTM_PL_TT:
  396. break;
  397. case TTM_PL_VRAM:
  398. mem->bus.offset = mem->start << PAGE_SHIFT;
  399. /* check if it's visible */
  400. if ((mem->bus.offset + mem->bus.size) > adev->mc.visible_vram_size)
  401. return -EINVAL;
  402. mem->bus.base = adev->mc.aper_base;
  403. mem->bus.is_iomem = true;
  404. #ifdef __alpha__
  405. /*
  406. * Alpha: use bus.addr to hold the ioremap() return,
  407. * so we can modify bus.base below.
  408. */
  409. if (mem->placement & TTM_PL_FLAG_WC)
  410. mem->bus.addr =
  411. ioremap_wc(mem->bus.base + mem->bus.offset,
  412. mem->bus.size);
  413. else
  414. mem->bus.addr =
  415. ioremap_nocache(mem->bus.base + mem->bus.offset,
  416. mem->bus.size);
  417. /*
  418. * Alpha: Use just the bus offset plus
  419. * the hose/domain memory base for bus.base.
  420. * It then can be used to build PTEs for VRAM
  421. * access, as done in ttm_bo_vm_fault().
  422. */
  423. mem->bus.base = (mem->bus.base & 0x0ffffffffUL) +
  424. adev->ddev->hose->dense_mem_base;
  425. #endif
  426. break;
  427. default:
  428. return -EINVAL;
  429. }
  430. return 0;
  431. }
  432. static void amdgpu_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
  433. {
  434. }
  435. /*
  436. * TTM backend functions.
  437. */
  438. struct amdgpu_ttm_tt {
  439. struct ttm_dma_tt ttm;
  440. struct amdgpu_device *adev;
  441. u64 offset;
  442. uint64_t userptr;
  443. struct mm_struct *usermm;
  444. uint32_t userflags;
  445. };
  446. /* prepare the sg table with the user pages */
  447. static int amdgpu_ttm_tt_pin_userptr(struct ttm_tt *ttm)
  448. {
  449. struct amdgpu_device *adev = amdgpu_get_adev(ttm->bdev);
  450. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  451. unsigned pinned = 0, nents;
  452. int r;
  453. int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
  454. enum dma_data_direction direction = write ?
  455. DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
  456. if (current->mm != gtt->usermm)
  457. return -EPERM;
  458. if (gtt->userflags & AMDGPU_GEM_USERPTR_ANONONLY) {
  459. /* check that we only pin down anonymous memory
  460. to prevent problems with writeback */
  461. unsigned long end = gtt->userptr + ttm->num_pages * PAGE_SIZE;
  462. struct vm_area_struct *vma;
  463. vma = find_vma(gtt->usermm, gtt->userptr);
  464. if (!vma || vma->vm_file || vma->vm_end < end)
  465. return -EPERM;
  466. }
  467. do {
  468. unsigned num_pages = ttm->num_pages - pinned;
  469. uint64_t userptr = gtt->userptr + pinned * PAGE_SIZE;
  470. struct page **pages = ttm->pages + pinned;
  471. r = get_user_pages(current, current->mm, userptr, num_pages,
  472. write, 0, pages, NULL);
  473. if (r < 0)
  474. goto release_pages;
  475. pinned += r;
  476. } while (pinned < ttm->num_pages);
  477. r = sg_alloc_table_from_pages(ttm->sg, ttm->pages, ttm->num_pages, 0,
  478. ttm->num_pages << PAGE_SHIFT,
  479. GFP_KERNEL);
  480. if (r)
  481. goto release_sg;
  482. r = -ENOMEM;
  483. nents = dma_map_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
  484. if (nents != ttm->sg->nents)
  485. goto release_sg;
  486. drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
  487. gtt->ttm.dma_address, ttm->num_pages);
  488. return 0;
  489. release_sg:
  490. kfree(ttm->sg);
  491. release_pages:
  492. release_pages(ttm->pages, pinned, 0);
  493. return r;
  494. }
  495. static void amdgpu_ttm_tt_unpin_userptr(struct ttm_tt *ttm)
  496. {
  497. struct amdgpu_device *adev = amdgpu_get_adev(ttm->bdev);
  498. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  499. struct sg_page_iter sg_iter;
  500. int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
  501. enum dma_data_direction direction = write ?
  502. DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
  503. /* double check that we don't free the table twice */
  504. if (!ttm->sg->sgl)
  505. return;
  506. /* free the sg table and pages again */
  507. dma_unmap_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
  508. for_each_sg_page(ttm->sg->sgl, &sg_iter, ttm->sg->nents, 0) {
  509. struct page *page = sg_page_iter_page(&sg_iter);
  510. if (!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY))
  511. set_page_dirty(page);
  512. mark_page_accessed(page);
  513. page_cache_release(page);
  514. }
  515. sg_free_table(ttm->sg);
  516. }
  517. static int amdgpu_ttm_backend_bind(struct ttm_tt *ttm,
  518. struct ttm_mem_reg *bo_mem)
  519. {
  520. struct amdgpu_ttm_tt *gtt = (void*)ttm;
  521. uint32_t flags = amdgpu_ttm_tt_pte_flags(gtt->adev, ttm, bo_mem);
  522. int r;
  523. if (gtt->userptr)
  524. amdgpu_ttm_tt_pin_userptr(ttm);
  525. gtt->offset = (unsigned long)(bo_mem->start << PAGE_SHIFT);
  526. if (!ttm->num_pages) {
  527. WARN(1, "nothing to bind %lu pages for mreg %p back %p!\n",
  528. ttm->num_pages, bo_mem, ttm);
  529. }
  530. if (bo_mem->mem_type == AMDGPU_PL_GDS ||
  531. bo_mem->mem_type == AMDGPU_PL_GWS ||
  532. bo_mem->mem_type == AMDGPU_PL_OA)
  533. return -EINVAL;
  534. r = amdgpu_gart_bind(gtt->adev, gtt->offset, ttm->num_pages,
  535. ttm->pages, gtt->ttm.dma_address, flags);
  536. if (r) {
  537. DRM_ERROR("failed to bind %lu pages at 0x%08X\n",
  538. ttm->num_pages, (unsigned)gtt->offset);
  539. return r;
  540. }
  541. return 0;
  542. }
  543. static int amdgpu_ttm_backend_unbind(struct ttm_tt *ttm)
  544. {
  545. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  546. /* unbind shouldn't be done for GDS/GWS/OA in ttm_bo_clean_mm */
  547. if (gtt->adev->gart.ready)
  548. amdgpu_gart_unbind(gtt->adev, gtt->offset, ttm->num_pages);
  549. if (gtt->userptr)
  550. amdgpu_ttm_tt_unpin_userptr(ttm);
  551. return 0;
  552. }
  553. static void amdgpu_ttm_backend_destroy(struct ttm_tt *ttm)
  554. {
  555. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  556. ttm_dma_tt_fini(&gtt->ttm);
  557. kfree(gtt);
  558. }
  559. static struct ttm_backend_func amdgpu_backend_func = {
  560. .bind = &amdgpu_ttm_backend_bind,
  561. .unbind = &amdgpu_ttm_backend_unbind,
  562. .destroy = &amdgpu_ttm_backend_destroy,
  563. };
  564. static struct ttm_tt *amdgpu_ttm_tt_create(struct ttm_bo_device *bdev,
  565. unsigned long size, uint32_t page_flags,
  566. struct page *dummy_read_page)
  567. {
  568. struct amdgpu_device *adev;
  569. struct amdgpu_ttm_tt *gtt;
  570. adev = amdgpu_get_adev(bdev);
  571. gtt = kzalloc(sizeof(struct amdgpu_ttm_tt), GFP_KERNEL);
  572. if (gtt == NULL) {
  573. return NULL;
  574. }
  575. gtt->ttm.ttm.func = &amdgpu_backend_func;
  576. gtt->adev = adev;
  577. if (ttm_dma_tt_init(&gtt->ttm, bdev, size, page_flags, dummy_read_page)) {
  578. kfree(gtt);
  579. return NULL;
  580. }
  581. return &gtt->ttm.ttm;
  582. }
  583. static int amdgpu_ttm_tt_populate(struct ttm_tt *ttm)
  584. {
  585. struct amdgpu_device *adev;
  586. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  587. unsigned i;
  588. int r;
  589. bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
  590. if (ttm->state != tt_unpopulated)
  591. return 0;
  592. if (gtt && gtt->userptr) {
  593. ttm->sg = kcalloc(1, sizeof(struct sg_table), GFP_KERNEL);
  594. if (!ttm->sg)
  595. return -ENOMEM;
  596. ttm->page_flags |= TTM_PAGE_FLAG_SG;
  597. ttm->state = tt_unbound;
  598. return 0;
  599. }
  600. if (slave && ttm->sg) {
  601. drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
  602. gtt->ttm.dma_address, ttm->num_pages);
  603. ttm->state = tt_unbound;
  604. return 0;
  605. }
  606. adev = amdgpu_get_adev(ttm->bdev);
  607. #ifdef CONFIG_SWIOTLB
  608. if (swiotlb_nr_tbl()) {
  609. return ttm_dma_populate(&gtt->ttm, adev->dev);
  610. }
  611. #endif
  612. r = ttm_pool_populate(ttm);
  613. if (r) {
  614. return r;
  615. }
  616. for (i = 0; i < ttm->num_pages; i++) {
  617. gtt->ttm.dma_address[i] = pci_map_page(adev->pdev, ttm->pages[i],
  618. 0, PAGE_SIZE,
  619. PCI_DMA_BIDIRECTIONAL);
  620. if (pci_dma_mapping_error(adev->pdev, gtt->ttm.dma_address[i])) {
  621. while (--i) {
  622. pci_unmap_page(adev->pdev, gtt->ttm.dma_address[i],
  623. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  624. gtt->ttm.dma_address[i] = 0;
  625. }
  626. ttm_pool_unpopulate(ttm);
  627. return -EFAULT;
  628. }
  629. }
  630. return 0;
  631. }
  632. static void amdgpu_ttm_tt_unpopulate(struct ttm_tt *ttm)
  633. {
  634. struct amdgpu_device *adev;
  635. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  636. unsigned i;
  637. bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
  638. if (gtt && gtt->userptr) {
  639. kfree(ttm->sg);
  640. ttm->page_flags &= ~TTM_PAGE_FLAG_SG;
  641. return;
  642. }
  643. if (slave)
  644. return;
  645. adev = amdgpu_get_adev(ttm->bdev);
  646. #ifdef CONFIG_SWIOTLB
  647. if (swiotlb_nr_tbl()) {
  648. ttm_dma_unpopulate(&gtt->ttm, adev->dev);
  649. return;
  650. }
  651. #endif
  652. for (i = 0; i < ttm->num_pages; i++) {
  653. if (gtt->ttm.dma_address[i]) {
  654. pci_unmap_page(adev->pdev, gtt->ttm.dma_address[i],
  655. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  656. }
  657. }
  658. ttm_pool_unpopulate(ttm);
  659. }
  660. int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
  661. uint32_t flags)
  662. {
  663. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  664. if (gtt == NULL)
  665. return -EINVAL;
  666. gtt->userptr = addr;
  667. gtt->usermm = current->mm;
  668. gtt->userflags = flags;
  669. return 0;
  670. }
  671. bool amdgpu_ttm_tt_has_userptr(struct ttm_tt *ttm)
  672. {
  673. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  674. if (gtt == NULL)
  675. return false;
  676. return !!gtt->userptr;
  677. }
  678. bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm)
  679. {
  680. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  681. if (gtt == NULL)
  682. return false;
  683. return !!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
  684. }
  685. uint32_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
  686. struct ttm_mem_reg *mem)
  687. {
  688. uint32_t flags = 0;
  689. if (mem && mem->mem_type != TTM_PL_SYSTEM)
  690. flags |= AMDGPU_PTE_VALID;
  691. if (mem && mem->mem_type == TTM_PL_TT)
  692. flags |= AMDGPU_PTE_SYSTEM;
  693. if (!ttm || ttm->caching_state == tt_cached)
  694. flags |= AMDGPU_PTE_SNOOPED;
  695. if (adev->asic_type >= CHIP_TOPAZ)
  696. flags |= AMDGPU_PTE_EXECUTABLE;
  697. flags |= AMDGPU_PTE_READABLE;
  698. if (!amdgpu_ttm_tt_is_readonly(ttm))
  699. flags |= AMDGPU_PTE_WRITEABLE;
  700. return flags;
  701. }
  702. static struct ttm_bo_driver amdgpu_bo_driver = {
  703. .ttm_tt_create = &amdgpu_ttm_tt_create,
  704. .ttm_tt_populate = &amdgpu_ttm_tt_populate,
  705. .ttm_tt_unpopulate = &amdgpu_ttm_tt_unpopulate,
  706. .invalidate_caches = &amdgpu_invalidate_caches,
  707. .init_mem_type = &amdgpu_init_mem_type,
  708. .evict_flags = &amdgpu_evict_flags,
  709. .move = &amdgpu_bo_move,
  710. .verify_access = &amdgpu_verify_access,
  711. .move_notify = &amdgpu_bo_move_notify,
  712. .fault_reserve_notify = &amdgpu_bo_fault_reserve_notify,
  713. .io_mem_reserve = &amdgpu_ttm_io_mem_reserve,
  714. .io_mem_free = &amdgpu_ttm_io_mem_free,
  715. };
  716. int amdgpu_ttm_init(struct amdgpu_device *adev)
  717. {
  718. int r;
  719. r = amdgpu_ttm_global_init(adev);
  720. if (r) {
  721. return r;
  722. }
  723. /* No others user of address space so set it to 0 */
  724. r = ttm_bo_device_init(&adev->mman.bdev,
  725. adev->mman.bo_global_ref.ref.object,
  726. &amdgpu_bo_driver,
  727. adev->ddev->anon_inode->i_mapping,
  728. DRM_FILE_PAGE_OFFSET,
  729. adev->need_dma32);
  730. if (r) {
  731. DRM_ERROR("failed initializing buffer object driver(%d).\n", r);
  732. return r;
  733. }
  734. adev->mman.initialized = true;
  735. r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_VRAM,
  736. adev->mc.real_vram_size >> PAGE_SHIFT);
  737. if (r) {
  738. DRM_ERROR("Failed initializing VRAM heap.\n");
  739. return r;
  740. }
  741. /* Change the size here instead of the init above so only lpfn is affected */
  742. amdgpu_ttm_set_active_vram_size(adev, adev->mc.visible_vram_size);
  743. r = amdgpu_bo_create(adev, 256 * 1024, PAGE_SIZE, true,
  744. AMDGPU_GEM_DOMAIN_VRAM, 0,
  745. NULL, &adev->stollen_vga_memory);
  746. if (r) {
  747. return r;
  748. }
  749. r = amdgpu_bo_reserve(adev->stollen_vga_memory, false);
  750. if (r)
  751. return r;
  752. r = amdgpu_bo_pin(adev->stollen_vga_memory, AMDGPU_GEM_DOMAIN_VRAM, NULL);
  753. amdgpu_bo_unreserve(adev->stollen_vga_memory);
  754. if (r) {
  755. amdgpu_bo_unref(&adev->stollen_vga_memory);
  756. return r;
  757. }
  758. DRM_INFO("amdgpu: %uM of VRAM memory ready\n",
  759. (unsigned) (adev->mc.real_vram_size / (1024 * 1024)));
  760. r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_TT,
  761. adev->mc.gtt_size >> PAGE_SHIFT);
  762. if (r) {
  763. DRM_ERROR("Failed initializing GTT heap.\n");
  764. return r;
  765. }
  766. DRM_INFO("amdgpu: %uM of GTT memory ready.\n",
  767. (unsigned)(adev->mc.gtt_size / (1024 * 1024)));
  768. adev->gds.mem.total_size = adev->gds.mem.total_size << AMDGPU_GDS_SHIFT;
  769. adev->gds.mem.gfx_partition_size = adev->gds.mem.gfx_partition_size << AMDGPU_GDS_SHIFT;
  770. adev->gds.mem.cs_partition_size = adev->gds.mem.cs_partition_size << AMDGPU_GDS_SHIFT;
  771. adev->gds.gws.total_size = adev->gds.gws.total_size << AMDGPU_GWS_SHIFT;
  772. adev->gds.gws.gfx_partition_size = adev->gds.gws.gfx_partition_size << AMDGPU_GWS_SHIFT;
  773. adev->gds.gws.cs_partition_size = adev->gds.gws.cs_partition_size << AMDGPU_GWS_SHIFT;
  774. adev->gds.oa.total_size = adev->gds.oa.total_size << AMDGPU_OA_SHIFT;
  775. adev->gds.oa.gfx_partition_size = adev->gds.oa.gfx_partition_size << AMDGPU_OA_SHIFT;
  776. adev->gds.oa.cs_partition_size = adev->gds.oa.cs_partition_size << AMDGPU_OA_SHIFT;
  777. /* GDS Memory */
  778. r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GDS,
  779. adev->gds.mem.total_size >> PAGE_SHIFT);
  780. if (r) {
  781. DRM_ERROR("Failed initializing GDS heap.\n");
  782. return r;
  783. }
  784. /* GWS */
  785. r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GWS,
  786. adev->gds.gws.total_size >> PAGE_SHIFT);
  787. if (r) {
  788. DRM_ERROR("Failed initializing gws heap.\n");
  789. return r;
  790. }
  791. /* OA */
  792. r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_OA,
  793. adev->gds.oa.total_size >> PAGE_SHIFT);
  794. if (r) {
  795. DRM_ERROR("Failed initializing oa heap.\n");
  796. return r;
  797. }
  798. r = amdgpu_ttm_debugfs_init(adev);
  799. if (r) {
  800. DRM_ERROR("Failed to init debugfs\n");
  801. return r;
  802. }
  803. return 0;
  804. }
  805. void amdgpu_ttm_fini(struct amdgpu_device *adev)
  806. {
  807. int r;
  808. if (!adev->mman.initialized)
  809. return;
  810. amdgpu_ttm_debugfs_fini(adev);
  811. if (adev->stollen_vga_memory) {
  812. r = amdgpu_bo_reserve(adev->stollen_vga_memory, false);
  813. if (r == 0) {
  814. amdgpu_bo_unpin(adev->stollen_vga_memory);
  815. amdgpu_bo_unreserve(adev->stollen_vga_memory);
  816. }
  817. amdgpu_bo_unref(&adev->stollen_vga_memory);
  818. }
  819. ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_VRAM);
  820. ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_TT);
  821. ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GDS);
  822. ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GWS);
  823. ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_OA);
  824. ttm_bo_device_release(&adev->mman.bdev);
  825. amdgpu_gart_fini(adev);
  826. amdgpu_ttm_global_fini(adev);
  827. adev->mman.initialized = false;
  828. DRM_INFO("amdgpu: ttm finalized\n");
  829. }
  830. /* this should only be called at bootup or when userspace
  831. * isn't running */
  832. void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size)
  833. {
  834. struct ttm_mem_type_manager *man;
  835. if (!adev->mman.initialized)
  836. return;
  837. man = &adev->mman.bdev.man[TTM_PL_VRAM];
  838. /* this just adjusts TTM size idea, which sets lpfn to the correct value */
  839. man->size = size >> PAGE_SHIFT;
  840. }
  841. int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma)
  842. {
  843. struct drm_file *file_priv;
  844. struct amdgpu_device *adev;
  845. if (unlikely(vma->vm_pgoff < DRM_FILE_PAGE_OFFSET))
  846. return -EINVAL;
  847. file_priv = filp->private_data;
  848. adev = file_priv->minor->dev->dev_private;
  849. if (adev == NULL)
  850. return -EINVAL;
  851. return ttm_bo_mmap(filp, vma, &adev->mman.bdev);
  852. }
  853. int amdgpu_copy_buffer(struct amdgpu_ring *ring,
  854. uint64_t src_offset,
  855. uint64_t dst_offset,
  856. uint32_t byte_count,
  857. struct reservation_object *resv,
  858. struct amdgpu_fence **fence)
  859. {
  860. struct amdgpu_device *adev = ring->adev;
  861. struct amdgpu_sync sync;
  862. uint32_t max_bytes;
  863. unsigned num_loops, num_dw;
  864. unsigned i;
  865. int r;
  866. /* sync other rings */
  867. amdgpu_sync_create(&sync);
  868. if (resv) {
  869. r = amdgpu_sync_resv(adev, &sync, resv, false);
  870. if (r) {
  871. DRM_ERROR("sync failed (%d).\n", r);
  872. amdgpu_sync_free(adev, &sync, NULL);
  873. return r;
  874. }
  875. }
  876. max_bytes = adev->mman.buffer_funcs->copy_max_bytes;
  877. num_loops = DIV_ROUND_UP(byte_count, max_bytes);
  878. num_dw = num_loops * adev->mman.buffer_funcs->copy_num_dw;
  879. /* for fence and sync */
  880. num_dw += 64 + AMDGPU_NUM_SYNCS * 8;
  881. r = amdgpu_ring_lock(ring, num_dw);
  882. if (r) {
  883. DRM_ERROR("ring lock failed (%d).\n", r);
  884. amdgpu_sync_free(adev, &sync, NULL);
  885. return r;
  886. }
  887. amdgpu_sync_rings(&sync, ring);
  888. for (i = 0; i < num_loops; i++) {
  889. uint32_t cur_size_in_bytes = min(byte_count, max_bytes);
  890. amdgpu_emit_copy_buffer(adev, ring, src_offset, dst_offset,
  891. cur_size_in_bytes);
  892. src_offset += cur_size_in_bytes;
  893. dst_offset += cur_size_in_bytes;
  894. byte_count -= cur_size_in_bytes;
  895. }
  896. r = amdgpu_fence_emit(ring, AMDGPU_FENCE_OWNER_MOVE, fence);
  897. if (r) {
  898. amdgpu_ring_unlock_undo(ring);
  899. amdgpu_sync_free(adev, &sync, NULL);
  900. return r;
  901. }
  902. amdgpu_ring_unlock_commit(ring);
  903. amdgpu_sync_free(adev, &sync, *fence);
  904. return 0;
  905. }
  906. #if defined(CONFIG_DEBUG_FS)
  907. static int amdgpu_mm_dump_table(struct seq_file *m, void *data)
  908. {
  909. struct drm_info_node *node = (struct drm_info_node *)m->private;
  910. unsigned ttm_pl = *(int *)node->info_ent->data;
  911. struct drm_device *dev = node->minor->dev;
  912. struct amdgpu_device *adev = dev->dev_private;
  913. struct drm_mm *mm = (struct drm_mm *)adev->mman.bdev.man[ttm_pl].priv;
  914. int ret;
  915. struct ttm_bo_global *glob = adev->mman.bdev.glob;
  916. spin_lock(&glob->lru_lock);
  917. ret = drm_mm_dump_table(m, mm);
  918. spin_unlock(&glob->lru_lock);
  919. return ret;
  920. }
  921. static int ttm_pl_vram = TTM_PL_VRAM;
  922. static int ttm_pl_tt = TTM_PL_TT;
  923. static struct drm_info_list amdgpu_ttm_debugfs_list[] = {
  924. {"amdgpu_vram_mm", amdgpu_mm_dump_table, 0, &ttm_pl_vram},
  925. {"amdgpu_gtt_mm", amdgpu_mm_dump_table, 0, &ttm_pl_tt},
  926. {"ttm_page_pool", ttm_page_alloc_debugfs, 0, NULL},
  927. #ifdef CONFIG_SWIOTLB
  928. {"ttm_dma_page_pool", ttm_dma_page_alloc_debugfs, 0, NULL}
  929. #endif
  930. };
  931. static ssize_t amdgpu_ttm_vram_read(struct file *f, char __user *buf,
  932. size_t size, loff_t *pos)
  933. {
  934. struct amdgpu_device *adev = f->f_inode->i_private;
  935. ssize_t result = 0;
  936. int r;
  937. if (size & 0x3 || *pos & 0x3)
  938. return -EINVAL;
  939. while (size) {
  940. unsigned long flags;
  941. uint32_t value;
  942. if (*pos >= adev->mc.mc_vram_size)
  943. return result;
  944. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  945. WREG32(mmMM_INDEX, ((uint32_t)*pos) | 0x80000000);
  946. WREG32(mmMM_INDEX_HI, *pos >> 31);
  947. value = RREG32(mmMM_DATA);
  948. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  949. r = put_user(value, (uint32_t *)buf);
  950. if (r)
  951. return r;
  952. result += 4;
  953. buf += 4;
  954. *pos += 4;
  955. size -= 4;
  956. }
  957. return result;
  958. }
  959. static const struct file_operations amdgpu_ttm_vram_fops = {
  960. .owner = THIS_MODULE,
  961. .read = amdgpu_ttm_vram_read,
  962. .llseek = default_llseek
  963. };
  964. static ssize_t amdgpu_ttm_gtt_read(struct file *f, char __user *buf,
  965. size_t size, loff_t *pos)
  966. {
  967. struct amdgpu_device *adev = f->f_inode->i_private;
  968. ssize_t result = 0;
  969. int r;
  970. while (size) {
  971. loff_t p = *pos / PAGE_SIZE;
  972. unsigned off = *pos & ~PAGE_MASK;
  973. size_t cur_size = min_t(size_t, size, PAGE_SIZE - off);
  974. struct page *page;
  975. void *ptr;
  976. if (p >= adev->gart.num_cpu_pages)
  977. return result;
  978. page = adev->gart.pages[p];
  979. if (page) {
  980. ptr = kmap(page);
  981. ptr += off;
  982. r = copy_to_user(buf, ptr, cur_size);
  983. kunmap(adev->gart.pages[p]);
  984. } else
  985. r = clear_user(buf, cur_size);
  986. if (r)
  987. return -EFAULT;
  988. result += cur_size;
  989. buf += cur_size;
  990. *pos += cur_size;
  991. size -= cur_size;
  992. }
  993. return result;
  994. }
  995. static const struct file_operations amdgpu_ttm_gtt_fops = {
  996. .owner = THIS_MODULE,
  997. .read = amdgpu_ttm_gtt_read,
  998. .llseek = default_llseek
  999. };
  1000. #endif
  1001. static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev)
  1002. {
  1003. #if defined(CONFIG_DEBUG_FS)
  1004. unsigned count;
  1005. struct drm_minor *minor = adev->ddev->primary;
  1006. struct dentry *ent, *root = minor->debugfs_root;
  1007. ent = debugfs_create_file("amdgpu_vram", S_IFREG | S_IRUGO, root,
  1008. adev, &amdgpu_ttm_vram_fops);
  1009. if (IS_ERR(ent))
  1010. return PTR_ERR(ent);
  1011. i_size_write(ent->d_inode, adev->mc.mc_vram_size);
  1012. adev->mman.vram = ent;
  1013. ent = debugfs_create_file("amdgpu_gtt", S_IFREG | S_IRUGO, root,
  1014. adev, &amdgpu_ttm_gtt_fops);
  1015. if (IS_ERR(ent))
  1016. return PTR_ERR(ent);
  1017. i_size_write(ent->d_inode, adev->mc.gtt_size);
  1018. adev->mman.gtt = ent;
  1019. count = ARRAY_SIZE(amdgpu_ttm_debugfs_list);
  1020. #ifdef CONFIG_SWIOTLB
  1021. if (!swiotlb_nr_tbl())
  1022. --count;
  1023. #endif
  1024. return amdgpu_debugfs_add_files(adev, amdgpu_ttm_debugfs_list, count);
  1025. #else
  1026. return 0;
  1027. #endif
  1028. }
  1029. static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev)
  1030. {
  1031. #if defined(CONFIG_DEBUG_FS)
  1032. debugfs_remove(adev->mman.vram);
  1033. adev->mman.vram = NULL;
  1034. debugfs_remove(adev->mman.gtt);
  1035. adev->mman.gtt = NULL;
  1036. #endif
  1037. }