dsi_host.c 59 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368
  1. /*
  2. * Copyright (c) 2015, The Linux Foundation. All rights reserved.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 and
  6. * only version 2 as published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. */
  13. #include <linux/clk.h>
  14. #include <linux/delay.h>
  15. #include <linux/err.h>
  16. #include <linux/gpio.h>
  17. #include <linux/gpio/consumer.h>
  18. #include <linux/interrupt.h>
  19. #include <linux/of_device.h>
  20. #include <linux/of_gpio.h>
  21. #include <linux/of_irq.h>
  22. #include <linux/pinctrl/consumer.h>
  23. #include <linux/of_graph.h>
  24. #include <linux/regulator/consumer.h>
  25. #include <linux/spinlock.h>
  26. #include <linux/mfd/syscon.h>
  27. #include <linux/regmap.h>
  28. #include <video/mipi_display.h>
  29. #include "dsi.h"
  30. #include "dsi.xml.h"
  31. #include "sfpb.xml.h"
  32. #include "dsi_cfg.h"
  33. #include "msm_kms.h"
  34. static int dsi_get_version(const void __iomem *base, u32 *major, u32 *minor)
  35. {
  36. u32 ver;
  37. if (!major || !minor)
  38. return -EINVAL;
  39. /*
  40. * From DSI6G(v3), addition of a 6G_HW_VERSION register at offset 0
  41. * makes all other registers 4-byte shifted down.
  42. *
  43. * In order to identify between DSI6G(v3) and beyond, and DSIv2 and
  44. * older, we read the DSI_VERSION register without any shift(offset
  45. * 0x1f0). In the case of DSIv2, this hast to be a non-zero value. In
  46. * the case of DSI6G, this has to be zero (the offset points to a
  47. * scratch register which we never touch)
  48. */
  49. ver = msm_readl(base + REG_DSI_VERSION);
  50. if (ver) {
  51. /* older dsi host, there is no register shift */
  52. ver = FIELD(ver, DSI_VERSION_MAJOR);
  53. if (ver <= MSM_DSI_VER_MAJOR_V2) {
  54. /* old versions */
  55. *major = ver;
  56. *minor = 0;
  57. return 0;
  58. } else {
  59. return -EINVAL;
  60. }
  61. } else {
  62. /*
  63. * newer host, offset 0 has 6G_HW_VERSION, the rest of the
  64. * registers are shifted down, read DSI_VERSION again with
  65. * the shifted offset
  66. */
  67. ver = msm_readl(base + DSI_6G_REG_SHIFT + REG_DSI_VERSION);
  68. ver = FIELD(ver, DSI_VERSION_MAJOR);
  69. if (ver == MSM_DSI_VER_MAJOR_6G) {
  70. /* 6G version */
  71. *major = ver;
  72. *minor = msm_readl(base + REG_DSI_6G_HW_VERSION);
  73. return 0;
  74. } else {
  75. return -EINVAL;
  76. }
  77. }
  78. }
  79. #define DSI_ERR_STATE_ACK 0x0000
  80. #define DSI_ERR_STATE_TIMEOUT 0x0001
  81. #define DSI_ERR_STATE_DLN0_PHY 0x0002
  82. #define DSI_ERR_STATE_FIFO 0x0004
  83. #define DSI_ERR_STATE_MDP_FIFO_UNDERFLOW 0x0008
  84. #define DSI_ERR_STATE_INTERLEAVE_OP_CONTENTION 0x0010
  85. #define DSI_ERR_STATE_PLL_UNLOCKED 0x0020
  86. #define DSI_CLK_CTRL_ENABLE_CLKS \
  87. (DSI_CLK_CTRL_AHBS_HCLK_ON | DSI_CLK_CTRL_AHBM_SCLK_ON | \
  88. DSI_CLK_CTRL_PCLK_ON | DSI_CLK_CTRL_DSICLK_ON | \
  89. DSI_CLK_CTRL_BYTECLK_ON | DSI_CLK_CTRL_ESCCLK_ON | \
  90. DSI_CLK_CTRL_FORCE_ON_DYN_AHBM_HCLK)
  91. struct msm_dsi_host {
  92. struct mipi_dsi_host base;
  93. struct platform_device *pdev;
  94. struct drm_device *dev;
  95. int id;
  96. void __iomem *ctrl_base;
  97. struct regulator_bulk_data supplies[DSI_DEV_REGULATOR_MAX];
  98. struct clk *bus_clks[DSI_BUS_CLK_MAX];
  99. struct clk *byte_clk;
  100. struct clk *esc_clk;
  101. struct clk *pixel_clk;
  102. struct clk *byte_clk_src;
  103. struct clk *pixel_clk_src;
  104. struct clk *byte_intf_clk;
  105. u32 byte_clk_rate;
  106. u32 esc_clk_rate;
  107. /* DSI v2 specific clocks */
  108. struct clk *src_clk;
  109. struct clk *esc_clk_src;
  110. struct clk *dsi_clk_src;
  111. u32 src_clk_rate;
  112. struct gpio_desc *disp_en_gpio;
  113. struct gpio_desc *te_gpio;
  114. const struct msm_dsi_cfg_handler *cfg_hnd;
  115. struct completion dma_comp;
  116. struct completion video_comp;
  117. struct mutex dev_mutex;
  118. struct mutex cmd_mutex;
  119. spinlock_t intr_lock; /* Protect interrupt ctrl register */
  120. u32 err_work_state;
  121. struct work_struct err_work;
  122. struct work_struct hpd_work;
  123. struct workqueue_struct *workqueue;
  124. /* DSI 6G TX buffer*/
  125. struct drm_gem_object *tx_gem_obj;
  126. /* DSI v2 TX buffer */
  127. void *tx_buf;
  128. dma_addr_t tx_buf_paddr;
  129. int tx_size;
  130. u8 *rx_buf;
  131. struct regmap *sfpb;
  132. struct drm_display_mode *mode;
  133. /* connected device info */
  134. struct device_node *device_node;
  135. unsigned int channel;
  136. unsigned int lanes;
  137. enum mipi_dsi_pixel_format format;
  138. unsigned long mode_flags;
  139. /* lane data parsed via DT */
  140. int dlane_swap;
  141. int num_data_lanes;
  142. u32 dma_cmd_ctrl_restore;
  143. bool registered;
  144. bool power_on;
  145. int irq;
  146. };
  147. static u32 dsi_get_bpp(const enum mipi_dsi_pixel_format fmt)
  148. {
  149. switch (fmt) {
  150. case MIPI_DSI_FMT_RGB565: return 16;
  151. case MIPI_DSI_FMT_RGB666_PACKED: return 18;
  152. case MIPI_DSI_FMT_RGB666:
  153. case MIPI_DSI_FMT_RGB888:
  154. default: return 24;
  155. }
  156. }
  157. static inline u32 dsi_read(struct msm_dsi_host *msm_host, u32 reg)
  158. {
  159. return msm_readl(msm_host->ctrl_base + reg);
  160. }
  161. static inline void dsi_write(struct msm_dsi_host *msm_host, u32 reg, u32 data)
  162. {
  163. msm_writel(data, msm_host->ctrl_base + reg);
  164. }
  165. static int dsi_host_regulator_enable(struct msm_dsi_host *msm_host);
  166. static void dsi_host_regulator_disable(struct msm_dsi_host *msm_host);
  167. static const struct msm_dsi_cfg_handler *dsi_get_config(
  168. struct msm_dsi_host *msm_host)
  169. {
  170. const struct msm_dsi_cfg_handler *cfg_hnd = NULL;
  171. struct device *dev = &msm_host->pdev->dev;
  172. struct regulator *gdsc_reg;
  173. struct clk *ahb_clk;
  174. int ret;
  175. u32 major = 0, minor = 0;
  176. gdsc_reg = regulator_get(dev, "gdsc");
  177. if (IS_ERR(gdsc_reg)) {
  178. pr_err("%s: cannot get gdsc\n", __func__);
  179. goto exit;
  180. }
  181. ahb_clk = msm_clk_get(msm_host->pdev, "iface");
  182. if (IS_ERR(ahb_clk)) {
  183. pr_err("%s: cannot get interface clock\n", __func__);
  184. goto put_gdsc;
  185. }
  186. pm_runtime_get_sync(dev);
  187. ret = regulator_enable(gdsc_reg);
  188. if (ret) {
  189. pr_err("%s: unable to enable gdsc\n", __func__);
  190. goto put_gdsc;
  191. }
  192. ret = clk_prepare_enable(ahb_clk);
  193. if (ret) {
  194. pr_err("%s: unable to enable ahb_clk\n", __func__);
  195. goto disable_gdsc;
  196. }
  197. ret = dsi_get_version(msm_host->ctrl_base, &major, &minor);
  198. if (ret) {
  199. pr_err("%s: Invalid version\n", __func__);
  200. goto disable_clks;
  201. }
  202. cfg_hnd = msm_dsi_cfg_get(major, minor);
  203. DBG("%s: Version %x:%x\n", __func__, major, minor);
  204. disable_clks:
  205. clk_disable_unprepare(ahb_clk);
  206. disable_gdsc:
  207. regulator_disable(gdsc_reg);
  208. pm_runtime_put_sync(dev);
  209. put_gdsc:
  210. regulator_put(gdsc_reg);
  211. exit:
  212. return cfg_hnd;
  213. }
  214. static inline struct msm_dsi_host *to_msm_dsi_host(struct mipi_dsi_host *host)
  215. {
  216. return container_of(host, struct msm_dsi_host, base);
  217. }
  218. static void dsi_host_regulator_disable(struct msm_dsi_host *msm_host)
  219. {
  220. struct regulator_bulk_data *s = msm_host->supplies;
  221. const struct dsi_reg_entry *regs = msm_host->cfg_hnd->cfg->reg_cfg.regs;
  222. int num = msm_host->cfg_hnd->cfg->reg_cfg.num;
  223. int i;
  224. DBG("");
  225. for (i = num - 1; i >= 0; i--)
  226. if (regs[i].disable_load >= 0)
  227. regulator_set_load(s[i].consumer,
  228. regs[i].disable_load);
  229. regulator_bulk_disable(num, s);
  230. }
  231. static int dsi_host_regulator_enable(struct msm_dsi_host *msm_host)
  232. {
  233. struct regulator_bulk_data *s = msm_host->supplies;
  234. const struct dsi_reg_entry *regs = msm_host->cfg_hnd->cfg->reg_cfg.regs;
  235. int num = msm_host->cfg_hnd->cfg->reg_cfg.num;
  236. int ret, i;
  237. DBG("");
  238. for (i = 0; i < num; i++) {
  239. if (regs[i].enable_load >= 0) {
  240. ret = regulator_set_load(s[i].consumer,
  241. regs[i].enable_load);
  242. if (ret < 0) {
  243. pr_err("regulator %d set op mode failed, %d\n",
  244. i, ret);
  245. goto fail;
  246. }
  247. }
  248. }
  249. ret = regulator_bulk_enable(num, s);
  250. if (ret < 0) {
  251. pr_err("regulator enable failed, %d\n", ret);
  252. goto fail;
  253. }
  254. return 0;
  255. fail:
  256. for (i--; i >= 0; i--)
  257. regulator_set_load(s[i].consumer, regs[i].disable_load);
  258. return ret;
  259. }
  260. static int dsi_regulator_init(struct msm_dsi_host *msm_host)
  261. {
  262. struct regulator_bulk_data *s = msm_host->supplies;
  263. const struct dsi_reg_entry *regs = msm_host->cfg_hnd->cfg->reg_cfg.regs;
  264. int num = msm_host->cfg_hnd->cfg->reg_cfg.num;
  265. int i, ret;
  266. for (i = 0; i < num; i++)
  267. s[i].supply = regs[i].name;
  268. ret = devm_regulator_bulk_get(&msm_host->pdev->dev, num, s);
  269. if (ret < 0) {
  270. pr_err("%s: failed to init regulator, ret=%d\n",
  271. __func__, ret);
  272. return ret;
  273. }
  274. return 0;
  275. }
  276. static int dsi_clk_init(struct msm_dsi_host *msm_host)
  277. {
  278. struct platform_device *pdev = msm_host->pdev;
  279. const struct msm_dsi_cfg_handler *cfg_hnd = msm_host->cfg_hnd;
  280. const struct msm_dsi_config *cfg = cfg_hnd->cfg;
  281. int i, ret = 0;
  282. /* get bus clocks */
  283. for (i = 0; i < cfg->num_bus_clks; i++) {
  284. msm_host->bus_clks[i] = msm_clk_get(pdev,
  285. cfg->bus_clk_names[i]);
  286. if (IS_ERR(msm_host->bus_clks[i])) {
  287. ret = PTR_ERR(msm_host->bus_clks[i]);
  288. pr_err("%s: Unable to get %s clock, ret = %d\n",
  289. __func__, cfg->bus_clk_names[i], ret);
  290. goto exit;
  291. }
  292. }
  293. /* get link and source clocks */
  294. msm_host->byte_clk = msm_clk_get(pdev, "byte");
  295. if (IS_ERR(msm_host->byte_clk)) {
  296. ret = PTR_ERR(msm_host->byte_clk);
  297. pr_err("%s: can't find dsi_byte clock. ret=%d\n",
  298. __func__, ret);
  299. msm_host->byte_clk = NULL;
  300. goto exit;
  301. }
  302. msm_host->pixel_clk = msm_clk_get(pdev, "pixel");
  303. if (IS_ERR(msm_host->pixel_clk)) {
  304. ret = PTR_ERR(msm_host->pixel_clk);
  305. pr_err("%s: can't find dsi_pixel clock. ret=%d\n",
  306. __func__, ret);
  307. msm_host->pixel_clk = NULL;
  308. goto exit;
  309. }
  310. msm_host->esc_clk = msm_clk_get(pdev, "core");
  311. if (IS_ERR(msm_host->esc_clk)) {
  312. ret = PTR_ERR(msm_host->esc_clk);
  313. pr_err("%s: can't find dsi_esc clock. ret=%d\n",
  314. __func__, ret);
  315. msm_host->esc_clk = NULL;
  316. goto exit;
  317. }
  318. if (cfg_hnd->major == MSM_DSI_VER_MAJOR_6G &&
  319. cfg_hnd->minor >= MSM_DSI_6G_VER_MINOR_V2_2_1) {
  320. msm_host->byte_intf_clk = msm_clk_get(pdev, "byte_intf");
  321. if (IS_ERR(msm_host->byte_intf_clk)) {
  322. ret = PTR_ERR(msm_host->byte_intf_clk);
  323. pr_err("%s: can't find byte_intf clock. ret=%d\n",
  324. __func__, ret);
  325. goto exit;
  326. }
  327. } else {
  328. msm_host->byte_intf_clk = NULL;
  329. }
  330. msm_host->byte_clk_src = clk_get_parent(msm_host->byte_clk);
  331. if (!msm_host->byte_clk_src) {
  332. ret = -ENODEV;
  333. pr_err("%s: can't find byte_clk clock. ret=%d\n", __func__, ret);
  334. goto exit;
  335. }
  336. msm_host->pixel_clk_src = clk_get_parent(msm_host->pixel_clk);
  337. if (!msm_host->pixel_clk_src) {
  338. ret = -ENODEV;
  339. pr_err("%s: can't find pixel_clk clock. ret=%d\n", __func__, ret);
  340. goto exit;
  341. }
  342. if (cfg_hnd->major == MSM_DSI_VER_MAJOR_V2) {
  343. msm_host->src_clk = msm_clk_get(pdev, "src");
  344. if (IS_ERR(msm_host->src_clk)) {
  345. ret = PTR_ERR(msm_host->src_clk);
  346. pr_err("%s: can't find src clock. ret=%d\n",
  347. __func__, ret);
  348. msm_host->src_clk = NULL;
  349. goto exit;
  350. }
  351. msm_host->esc_clk_src = clk_get_parent(msm_host->esc_clk);
  352. if (!msm_host->esc_clk_src) {
  353. ret = -ENODEV;
  354. pr_err("%s: can't get esc clock parent. ret=%d\n",
  355. __func__, ret);
  356. goto exit;
  357. }
  358. msm_host->dsi_clk_src = clk_get_parent(msm_host->src_clk);
  359. if (!msm_host->dsi_clk_src) {
  360. ret = -ENODEV;
  361. pr_err("%s: can't get src clock parent. ret=%d\n",
  362. __func__, ret);
  363. }
  364. }
  365. exit:
  366. return ret;
  367. }
  368. static int dsi_bus_clk_enable(struct msm_dsi_host *msm_host)
  369. {
  370. const struct msm_dsi_config *cfg = msm_host->cfg_hnd->cfg;
  371. int i, ret;
  372. DBG("id=%d", msm_host->id);
  373. for (i = 0; i < cfg->num_bus_clks; i++) {
  374. ret = clk_prepare_enable(msm_host->bus_clks[i]);
  375. if (ret) {
  376. pr_err("%s: failed to enable bus clock %d ret %d\n",
  377. __func__, i, ret);
  378. goto err;
  379. }
  380. }
  381. return 0;
  382. err:
  383. for (; i > 0; i--)
  384. clk_disable_unprepare(msm_host->bus_clks[i]);
  385. return ret;
  386. }
  387. static void dsi_bus_clk_disable(struct msm_dsi_host *msm_host)
  388. {
  389. const struct msm_dsi_config *cfg = msm_host->cfg_hnd->cfg;
  390. int i;
  391. DBG("");
  392. for (i = cfg->num_bus_clks - 1; i >= 0; i--)
  393. clk_disable_unprepare(msm_host->bus_clks[i]);
  394. }
  395. int msm_dsi_runtime_suspend(struct device *dev)
  396. {
  397. struct platform_device *pdev = to_platform_device(dev);
  398. struct msm_dsi *msm_dsi = platform_get_drvdata(pdev);
  399. struct mipi_dsi_host *host = msm_dsi->host;
  400. struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
  401. if (!msm_host->cfg_hnd)
  402. return 0;
  403. dsi_bus_clk_disable(msm_host);
  404. return 0;
  405. }
  406. int msm_dsi_runtime_resume(struct device *dev)
  407. {
  408. struct platform_device *pdev = to_platform_device(dev);
  409. struct msm_dsi *msm_dsi = platform_get_drvdata(pdev);
  410. struct mipi_dsi_host *host = msm_dsi->host;
  411. struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
  412. if (!msm_host->cfg_hnd)
  413. return 0;
  414. return dsi_bus_clk_enable(msm_host);
  415. }
  416. static int dsi_link_clk_enable_6g(struct msm_dsi_host *msm_host)
  417. {
  418. int ret;
  419. DBG("Set clk rates: pclk=%d, byteclk=%d",
  420. msm_host->mode->clock, msm_host->byte_clk_rate);
  421. ret = clk_set_rate(msm_host->byte_clk, msm_host->byte_clk_rate);
  422. if (ret) {
  423. pr_err("%s: Failed to set rate byte clk, %d\n", __func__, ret);
  424. goto error;
  425. }
  426. ret = clk_set_rate(msm_host->pixel_clk, msm_host->mode->clock * 1000);
  427. if (ret) {
  428. pr_err("%s: Failed to set rate pixel clk, %d\n", __func__, ret);
  429. goto error;
  430. }
  431. if (msm_host->byte_intf_clk) {
  432. ret = clk_set_rate(msm_host->byte_intf_clk,
  433. msm_host->byte_clk_rate / 2);
  434. if (ret) {
  435. pr_err("%s: Failed to set rate byte intf clk, %d\n",
  436. __func__, ret);
  437. goto error;
  438. }
  439. }
  440. ret = clk_prepare_enable(msm_host->esc_clk);
  441. if (ret) {
  442. pr_err("%s: Failed to enable dsi esc clk\n", __func__);
  443. goto error;
  444. }
  445. ret = clk_prepare_enable(msm_host->byte_clk);
  446. if (ret) {
  447. pr_err("%s: Failed to enable dsi byte clk\n", __func__);
  448. goto byte_clk_err;
  449. }
  450. ret = clk_prepare_enable(msm_host->pixel_clk);
  451. if (ret) {
  452. pr_err("%s: Failed to enable dsi pixel clk\n", __func__);
  453. goto pixel_clk_err;
  454. }
  455. if (msm_host->byte_intf_clk) {
  456. ret = clk_prepare_enable(msm_host->byte_intf_clk);
  457. if (ret) {
  458. pr_err("%s: Failed to enable byte intf clk\n",
  459. __func__);
  460. goto byte_intf_clk_err;
  461. }
  462. }
  463. return 0;
  464. byte_intf_clk_err:
  465. clk_disable_unprepare(msm_host->pixel_clk);
  466. pixel_clk_err:
  467. clk_disable_unprepare(msm_host->byte_clk);
  468. byte_clk_err:
  469. clk_disable_unprepare(msm_host->esc_clk);
  470. error:
  471. return ret;
  472. }
  473. static int dsi_link_clk_enable_v2(struct msm_dsi_host *msm_host)
  474. {
  475. int ret;
  476. DBG("Set clk rates: pclk=%d, byteclk=%d, esc_clk=%d, dsi_src_clk=%d",
  477. msm_host->mode->clock, msm_host->byte_clk_rate,
  478. msm_host->esc_clk_rate, msm_host->src_clk_rate);
  479. ret = clk_set_rate(msm_host->byte_clk, msm_host->byte_clk_rate);
  480. if (ret) {
  481. pr_err("%s: Failed to set rate byte clk, %d\n", __func__, ret);
  482. goto error;
  483. }
  484. ret = clk_set_rate(msm_host->esc_clk, msm_host->esc_clk_rate);
  485. if (ret) {
  486. pr_err("%s: Failed to set rate esc clk, %d\n", __func__, ret);
  487. goto error;
  488. }
  489. ret = clk_set_rate(msm_host->src_clk, msm_host->src_clk_rate);
  490. if (ret) {
  491. pr_err("%s: Failed to set rate src clk, %d\n", __func__, ret);
  492. goto error;
  493. }
  494. ret = clk_set_rate(msm_host->pixel_clk, msm_host->mode->clock * 1000);
  495. if (ret) {
  496. pr_err("%s: Failed to set rate pixel clk, %d\n", __func__, ret);
  497. goto error;
  498. }
  499. ret = clk_prepare_enable(msm_host->byte_clk);
  500. if (ret) {
  501. pr_err("%s: Failed to enable dsi byte clk\n", __func__);
  502. goto error;
  503. }
  504. ret = clk_prepare_enable(msm_host->esc_clk);
  505. if (ret) {
  506. pr_err("%s: Failed to enable dsi esc clk\n", __func__);
  507. goto esc_clk_err;
  508. }
  509. ret = clk_prepare_enable(msm_host->src_clk);
  510. if (ret) {
  511. pr_err("%s: Failed to enable dsi src clk\n", __func__);
  512. goto src_clk_err;
  513. }
  514. ret = clk_prepare_enable(msm_host->pixel_clk);
  515. if (ret) {
  516. pr_err("%s: Failed to enable dsi pixel clk\n", __func__);
  517. goto pixel_clk_err;
  518. }
  519. return 0;
  520. pixel_clk_err:
  521. clk_disable_unprepare(msm_host->src_clk);
  522. src_clk_err:
  523. clk_disable_unprepare(msm_host->esc_clk);
  524. esc_clk_err:
  525. clk_disable_unprepare(msm_host->byte_clk);
  526. error:
  527. return ret;
  528. }
  529. static int dsi_link_clk_enable(struct msm_dsi_host *msm_host)
  530. {
  531. const struct msm_dsi_cfg_handler *cfg_hnd = msm_host->cfg_hnd;
  532. if (cfg_hnd->major == MSM_DSI_VER_MAJOR_6G)
  533. return dsi_link_clk_enable_6g(msm_host);
  534. else
  535. return dsi_link_clk_enable_v2(msm_host);
  536. }
  537. static void dsi_link_clk_disable(struct msm_dsi_host *msm_host)
  538. {
  539. const struct msm_dsi_cfg_handler *cfg_hnd = msm_host->cfg_hnd;
  540. if (cfg_hnd->major == MSM_DSI_VER_MAJOR_6G) {
  541. clk_disable_unprepare(msm_host->esc_clk);
  542. clk_disable_unprepare(msm_host->pixel_clk);
  543. if (msm_host->byte_intf_clk)
  544. clk_disable_unprepare(msm_host->byte_intf_clk);
  545. clk_disable_unprepare(msm_host->byte_clk);
  546. } else {
  547. clk_disable_unprepare(msm_host->pixel_clk);
  548. clk_disable_unprepare(msm_host->src_clk);
  549. clk_disable_unprepare(msm_host->esc_clk);
  550. clk_disable_unprepare(msm_host->byte_clk);
  551. }
  552. }
  553. static int dsi_calc_clk_rate(struct msm_dsi_host *msm_host)
  554. {
  555. struct drm_display_mode *mode = msm_host->mode;
  556. const struct msm_dsi_cfg_handler *cfg_hnd = msm_host->cfg_hnd;
  557. u8 lanes = msm_host->lanes;
  558. u32 bpp = dsi_get_bpp(msm_host->format);
  559. u32 pclk_rate;
  560. if (!mode) {
  561. pr_err("%s: mode not set\n", __func__);
  562. return -EINVAL;
  563. }
  564. pclk_rate = mode->clock * 1000;
  565. if (lanes > 0) {
  566. msm_host->byte_clk_rate = (pclk_rate * bpp) / (8 * lanes);
  567. } else {
  568. pr_err("%s: forcing mdss_dsi lanes to 1\n", __func__);
  569. msm_host->byte_clk_rate = (pclk_rate * bpp) / 8;
  570. }
  571. DBG("pclk=%d, bclk=%d", pclk_rate, msm_host->byte_clk_rate);
  572. msm_host->esc_clk_rate = clk_get_rate(msm_host->esc_clk);
  573. if (cfg_hnd->major == MSM_DSI_VER_MAJOR_V2) {
  574. unsigned int esc_mhz, esc_div;
  575. unsigned long byte_mhz;
  576. msm_host->src_clk_rate = (pclk_rate * bpp) / 8;
  577. /*
  578. * esc clock is byte clock followed by a 4 bit divider,
  579. * we need to find an escape clock frequency within the
  580. * mipi DSI spec range within the maximum divider limit
  581. * We iterate here between an escape clock frequencey
  582. * between 20 Mhz to 5 Mhz and pick up the first one
  583. * that can be supported by our divider
  584. */
  585. byte_mhz = msm_host->byte_clk_rate / 1000000;
  586. for (esc_mhz = 20; esc_mhz >= 5; esc_mhz--) {
  587. esc_div = DIV_ROUND_UP(byte_mhz, esc_mhz);
  588. /*
  589. * TODO: Ideally, we shouldn't know what sort of divider
  590. * is available in mmss_cc, we're just assuming that
  591. * it'll always be a 4 bit divider. Need to come up with
  592. * a better way here.
  593. */
  594. if (esc_div >= 1 && esc_div <= 16)
  595. break;
  596. }
  597. if (esc_mhz < 5)
  598. return -EINVAL;
  599. msm_host->esc_clk_rate = msm_host->byte_clk_rate / esc_div;
  600. DBG("esc=%d, src=%d", msm_host->esc_clk_rate,
  601. msm_host->src_clk_rate);
  602. }
  603. return 0;
  604. }
  605. static void dsi_intr_ctrl(struct msm_dsi_host *msm_host, u32 mask, int enable)
  606. {
  607. u32 intr;
  608. unsigned long flags;
  609. spin_lock_irqsave(&msm_host->intr_lock, flags);
  610. intr = dsi_read(msm_host, REG_DSI_INTR_CTRL);
  611. if (enable)
  612. intr |= mask;
  613. else
  614. intr &= ~mask;
  615. DBG("intr=%x enable=%d", intr, enable);
  616. dsi_write(msm_host, REG_DSI_INTR_CTRL, intr);
  617. spin_unlock_irqrestore(&msm_host->intr_lock, flags);
  618. }
  619. static inline enum dsi_traffic_mode dsi_get_traffic_mode(const u32 mode_flags)
  620. {
  621. if (mode_flags & MIPI_DSI_MODE_VIDEO_BURST)
  622. return BURST_MODE;
  623. else if (mode_flags & MIPI_DSI_MODE_VIDEO_SYNC_PULSE)
  624. return NON_BURST_SYNCH_PULSE;
  625. return NON_BURST_SYNCH_EVENT;
  626. }
  627. static inline enum dsi_vid_dst_format dsi_get_vid_fmt(
  628. const enum mipi_dsi_pixel_format mipi_fmt)
  629. {
  630. switch (mipi_fmt) {
  631. case MIPI_DSI_FMT_RGB888: return VID_DST_FORMAT_RGB888;
  632. case MIPI_DSI_FMT_RGB666: return VID_DST_FORMAT_RGB666_LOOSE;
  633. case MIPI_DSI_FMT_RGB666_PACKED: return VID_DST_FORMAT_RGB666;
  634. case MIPI_DSI_FMT_RGB565: return VID_DST_FORMAT_RGB565;
  635. default: return VID_DST_FORMAT_RGB888;
  636. }
  637. }
  638. static inline enum dsi_cmd_dst_format dsi_get_cmd_fmt(
  639. const enum mipi_dsi_pixel_format mipi_fmt)
  640. {
  641. switch (mipi_fmt) {
  642. case MIPI_DSI_FMT_RGB888: return CMD_DST_FORMAT_RGB888;
  643. case MIPI_DSI_FMT_RGB666_PACKED:
  644. case MIPI_DSI_FMT_RGB666: return VID_DST_FORMAT_RGB666;
  645. case MIPI_DSI_FMT_RGB565: return CMD_DST_FORMAT_RGB565;
  646. default: return CMD_DST_FORMAT_RGB888;
  647. }
  648. }
  649. static void dsi_ctrl_config(struct msm_dsi_host *msm_host, bool enable,
  650. struct msm_dsi_phy_shared_timings *phy_shared_timings)
  651. {
  652. u32 flags = msm_host->mode_flags;
  653. enum mipi_dsi_pixel_format mipi_fmt = msm_host->format;
  654. const struct msm_dsi_cfg_handler *cfg_hnd = msm_host->cfg_hnd;
  655. u32 data = 0;
  656. if (!enable) {
  657. dsi_write(msm_host, REG_DSI_CTRL, 0);
  658. return;
  659. }
  660. if (flags & MIPI_DSI_MODE_VIDEO) {
  661. if (flags & MIPI_DSI_MODE_VIDEO_HSE)
  662. data |= DSI_VID_CFG0_PULSE_MODE_HSA_HE;
  663. if (flags & MIPI_DSI_MODE_VIDEO_HFP)
  664. data |= DSI_VID_CFG0_HFP_POWER_STOP;
  665. if (flags & MIPI_DSI_MODE_VIDEO_HBP)
  666. data |= DSI_VID_CFG0_HBP_POWER_STOP;
  667. if (flags & MIPI_DSI_MODE_VIDEO_HSA)
  668. data |= DSI_VID_CFG0_HSA_POWER_STOP;
  669. /* Always set low power stop mode for BLLP
  670. * to let command engine send packets
  671. */
  672. data |= DSI_VID_CFG0_EOF_BLLP_POWER_STOP |
  673. DSI_VID_CFG0_BLLP_POWER_STOP;
  674. data |= DSI_VID_CFG0_TRAFFIC_MODE(dsi_get_traffic_mode(flags));
  675. data |= DSI_VID_CFG0_DST_FORMAT(dsi_get_vid_fmt(mipi_fmt));
  676. data |= DSI_VID_CFG0_VIRT_CHANNEL(msm_host->channel);
  677. dsi_write(msm_host, REG_DSI_VID_CFG0, data);
  678. /* Do not swap RGB colors */
  679. data = DSI_VID_CFG1_RGB_SWAP(SWAP_RGB);
  680. dsi_write(msm_host, REG_DSI_VID_CFG1, 0);
  681. } else {
  682. /* Do not swap RGB colors */
  683. data = DSI_CMD_CFG0_RGB_SWAP(SWAP_RGB);
  684. data |= DSI_CMD_CFG0_DST_FORMAT(dsi_get_cmd_fmt(mipi_fmt));
  685. dsi_write(msm_host, REG_DSI_CMD_CFG0, data);
  686. data = DSI_CMD_CFG1_WR_MEM_START(MIPI_DCS_WRITE_MEMORY_START) |
  687. DSI_CMD_CFG1_WR_MEM_CONTINUE(
  688. MIPI_DCS_WRITE_MEMORY_CONTINUE);
  689. /* Always insert DCS command */
  690. data |= DSI_CMD_CFG1_INSERT_DCS_COMMAND;
  691. dsi_write(msm_host, REG_DSI_CMD_CFG1, data);
  692. }
  693. dsi_write(msm_host, REG_DSI_CMD_DMA_CTRL,
  694. DSI_CMD_DMA_CTRL_FROM_FRAME_BUFFER |
  695. DSI_CMD_DMA_CTRL_LOW_POWER);
  696. data = 0;
  697. /* Always assume dedicated TE pin */
  698. data |= DSI_TRIG_CTRL_TE;
  699. data |= DSI_TRIG_CTRL_MDP_TRIGGER(TRIGGER_NONE);
  700. data |= DSI_TRIG_CTRL_DMA_TRIGGER(TRIGGER_SW);
  701. data |= DSI_TRIG_CTRL_STREAM(msm_host->channel);
  702. if ((cfg_hnd->major == MSM_DSI_VER_MAJOR_6G) &&
  703. (cfg_hnd->minor >= MSM_DSI_6G_VER_MINOR_V1_2))
  704. data |= DSI_TRIG_CTRL_BLOCK_DMA_WITHIN_FRAME;
  705. dsi_write(msm_host, REG_DSI_TRIG_CTRL, data);
  706. data = DSI_CLKOUT_TIMING_CTRL_T_CLK_POST(phy_shared_timings->clk_post) |
  707. DSI_CLKOUT_TIMING_CTRL_T_CLK_PRE(phy_shared_timings->clk_pre);
  708. dsi_write(msm_host, REG_DSI_CLKOUT_TIMING_CTRL, data);
  709. if ((cfg_hnd->major == MSM_DSI_VER_MAJOR_6G) &&
  710. (cfg_hnd->minor > MSM_DSI_6G_VER_MINOR_V1_0) &&
  711. phy_shared_timings->clk_pre_inc_by_2)
  712. dsi_write(msm_host, REG_DSI_T_CLK_PRE_EXTEND,
  713. DSI_T_CLK_PRE_EXTEND_INC_BY_2_BYTECLK);
  714. data = 0;
  715. if (!(flags & MIPI_DSI_MODE_EOT_PACKET))
  716. data |= DSI_EOT_PACKET_CTRL_TX_EOT_APPEND;
  717. dsi_write(msm_host, REG_DSI_EOT_PACKET_CTRL, data);
  718. /* allow only ack-err-status to generate interrupt */
  719. dsi_write(msm_host, REG_DSI_ERR_INT_MASK0, 0x13ff3fe0);
  720. dsi_intr_ctrl(msm_host, DSI_IRQ_MASK_ERROR, 1);
  721. dsi_write(msm_host, REG_DSI_CLK_CTRL, DSI_CLK_CTRL_ENABLE_CLKS);
  722. data = DSI_CTRL_CLK_EN;
  723. DBG("lane number=%d", msm_host->lanes);
  724. data |= ((DSI_CTRL_LANE0 << msm_host->lanes) - DSI_CTRL_LANE0);
  725. dsi_write(msm_host, REG_DSI_LANE_SWAP_CTRL,
  726. DSI_LANE_SWAP_CTRL_DLN_SWAP_SEL(msm_host->dlane_swap));
  727. if (!(flags & MIPI_DSI_CLOCK_NON_CONTINUOUS))
  728. dsi_write(msm_host, REG_DSI_LANE_CTRL,
  729. DSI_LANE_CTRL_CLKLN_HS_FORCE_REQUEST);
  730. data |= DSI_CTRL_ENABLE;
  731. dsi_write(msm_host, REG_DSI_CTRL, data);
  732. }
  733. static void dsi_timing_setup(struct msm_dsi_host *msm_host)
  734. {
  735. struct drm_display_mode *mode = msm_host->mode;
  736. u32 hs_start = 0, vs_start = 0; /* take sync start as 0 */
  737. u32 h_total = mode->htotal;
  738. u32 v_total = mode->vtotal;
  739. u32 hs_end = mode->hsync_end - mode->hsync_start;
  740. u32 vs_end = mode->vsync_end - mode->vsync_start;
  741. u32 ha_start = h_total - mode->hsync_start;
  742. u32 ha_end = ha_start + mode->hdisplay;
  743. u32 va_start = v_total - mode->vsync_start;
  744. u32 va_end = va_start + mode->vdisplay;
  745. u32 wc;
  746. DBG("");
  747. if (msm_host->mode_flags & MIPI_DSI_MODE_VIDEO) {
  748. dsi_write(msm_host, REG_DSI_ACTIVE_H,
  749. DSI_ACTIVE_H_START(ha_start) |
  750. DSI_ACTIVE_H_END(ha_end));
  751. dsi_write(msm_host, REG_DSI_ACTIVE_V,
  752. DSI_ACTIVE_V_START(va_start) |
  753. DSI_ACTIVE_V_END(va_end));
  754. dsi_write(msm_host, REG_DSI_TOTAL,
  755. DSI_TOTAL_H_TOTAL(h_total - 1) |
  756. DSI_TOTAL_V_TOTAL(v_total - 1));
  757. dsi_write(msm_host, REG_DSI_ACTIVE_HSYNC,
  758. DSI_ACTIVE_HSYNC_START(hs_start) |
  759. DSI_ACTIVE_HSYNC_END(hs_end));
  760. dsi_write(msm_host, REG_DSI_ACTIVE_VSYNC_HPOS, 0);
  761. dsi_write(msm_host, REG_DSI_ACTIVE_VSYNC_VPOS,
  762. DSI_ACTIVE_VSYNC_VPOS_START(vs_start) |
  763. DSI_ACTIVE_VSYNC_VPOS_END(vs_end));
  764. } else { /* command mode */
  765. /* image data and 1 byte write_memory_start cmd */
  766. wc = mode->hdisplay * dsi_get_bpp(msm_host->format) / 8 + 1;
  767. dsi_write(msm_host, REG_DSI_CMD_MDP_STREAM_CTRL,
  768. DSI_CMD_MDP_STREAM_CTRL_WORD_COUNT(wc) |
  769. DSI_CMD_MDP_STREAM_CTRL_VIRTUAL_CHANNEL(
  770. msm_host->channel) |
  771. DSI_CMD_MDP_STREAM_CTRL_DATA_TYPE(
  772. MIPI_DSI_DCS_LONG_WRITE));
  773. dsi_write(msm_host, REG_DSI_CMD_MDP_STREAM_TOTAL,
  774. DSI_CMD_MDP_STREAM_TOTAL_H_TOTAL(mode->hdisplay) |
  775. DSI_CMD_MDP_STREAM_TOTAL_V_TOTAL(mode->vdisplay));
  776. }
  777. }
  778. static void dsi_sw_reset(struct msm_dsi_host *msm_host)
  779. {
  780. dsi_write(msm_host, REG_DSI_CLK_CTRL, DSI_CLK_CTRL_ENABLE_CLKS);
  781. wmb(); /* clocks need to be enabled before reset */
  782. dsi_write(msm_host, REG_DSI_RESET, 1);
  783. wmb(); /* make sure reset happen */
  784. dsi_write(msm_host, REG_DSI_RESET, 0);
  785. }
  786. static void dsi_op_mode_config(struct msm_dsi_host *msm_host,
  787. bool video_mode, bool enable)
  788. {
  789. u32 dsi_ctrl;
  790. dsi_ctrl = dsi_read(msm_host, REG_DSI_CTRL);
  791. if (!enable) {
  792. dsi_ctrl &= ~(DSI_CTRL_ENABLE | DSI_CTRL_VID_MODE_EN |
  793. DSI_CTRL_CMD_MODE_EN);
  794. dsi_intr_ctrl(msm_host, DSI_IRQ_MASK_CMD_MDP_DONE |
  795. DSI_IRQ_MASK_VIDEO_DONE, 0);
  796. } else {
  797. if (video_mode) {
  798. dsi_ctrl |= DSI_CTRL_VID_MODE_EN;
  799. } else { /* command mode */
  800. dsi_ctrl |= DSI_CTRL_CMD_MODE_EN;
  801. dsi_intr_ctrl(msm_host, DSI_IRQ_MASK_CMD_MDP_DONE, 1);
  802. }
  803. dsi_ctrl |= DSI_CTRL_ENABLE;
  804. }
  805. dsi_write(msm_host, REG_DSI_CTRL, dsi_ctrl);
  806. }
  807. static void dsi_set_tx_power_mode(int mode, struct msm_dsi_host *msm_host)
  808. {
  809. u32 data;
  810. data = dsi_read(msm_host, REG_DSI_CMD_DMA_CTRL);
  811. if (mode == 0)
  812. data &= ~DSI_CMD_DMA_CTRL_LOW_POWER;
  813. else
  814. data |= DSI_CMD_DMA_CTRL_LOW_POWER;
  815. dsi_write(msm_host, REG_DSI_CMD_DMA_CTRL, data);
  816. }
  817. static void dsi_wait4video_done(struct msm_dsi_host *msm_host)
  818. {
  819. dsi_intr_ctrl(msm_host, DSI_IRQ_MASK_VIDEO_DONE, 1);
  820. reinit_completion(&msm_host->video_comp);
  821. wait_for_completion_timeout(&msm_host->video_comp,
  822. msecs_to_jiffies(70));
  823. dsi_intr_ctrl(msm_host, DSI_IRQ_MASK_VIDEO_DONE, 0);
  824. }
  825. static void dsi_wait4video_eng_busy(struct msm_dsi_host *msm_host)
  826. {
  827. if (!(msm_host->mode_flags & MIPI_DSI_MODE_VIDEO))
  828. return;
  829. if (msm_host->power_on) {
  830. dsi_wait4video_done(msm_host);
  831. /* delay 4 ms to skip BLLP */
  832. usleep_range(2000, 4000);
  833. }
  834. }
  835. /* dsi_cmd */
  836. static int dsi_tx_buf_alloc(struct msm_dsi_host *msm_host, int size)
  837. {
  838. struct drm_device *dev = msm_host->dev;
  839. struct msm_drm_private *priv = dev->dev_private;
  840. const struct msm_dsi_cfg_handler *cfg_hnd = msm_host->cfg_hnd;
  841. int ret;
  842. uint64_t iova;
  843. if (cfg_hnd->major == MSM_DSI_VER_MAJOR_6G) {
  844. msm_host->tx_gem_obj = msm_gem_new(dev, size, MSM_BO_UNCACHED);
  845. if (IS_ERR(msm_host->tx_gem_obj)) {
  846. ret = PTR_ERR(msm_host->tx_gem_obj);
  847. pr_err("%s: failed to allocate gem, %d\n",
  848. __func__, ret);
  849. msm_host->tx_gem_obj = NULL;
  850. return ret;
  851. }
  852. ret = msm_gem_get_iova(msm_host->tx_gem_obj,
  853. priv->kms->aspace, &iova);
  854. mutex_unlock(&dev->struct_mutex);
  855. if (ret) {
  856. pr_err("%s: failed to get iova, %d\n", __func__, ret);
  857. return ret;
  858. }
  859. if (iova & 0x07) {
  860. pr_err("%s: buf NOT 8 bytes aligned\n", __func__);
  861. return -EINVAL;
  862. }
  863. msm_host->tx_size = msm_host->tx_gem_obj->size;
  864. } else {
  865. msm_host->tx_buf = dma_alloc_coherent(dev->dev, size,
  866. &msm_host->tx_buf_paddr, GFP_KERNEL);
  867. if (!msm_host->tx_buf) {
  868. ret = -ENOMEM;
  869. pr_err("%s: failed to allocate tx buf, %d\n",
  870. __func__, ret);
  871. return ret;
  872. }
  873. msm_host->tx_size = size;
  874. }
  875. return 0;
  876. }
  877. static void dsi_tx_buf_free(struct msm_dsi_host *msm_host)
  878. {
  879. struct drm_device *dev = msm_host->dev;
  880. if (msm_host->tx_gem_obj) {
  881. msm_gem_put_iova(msm_host->tx_gem_obj, 0);
  882. drm_gem_object_put_unlocked(msm_host->tx_gem_obj);
  883. msm_host->tx_gem_obj = NULL;
  884. }
  885. if (msm_host->tx_buf)
  886. dma_free_coherent(dev->dev, msm_host->tx_size, msm_host->tx_buf,
  887. msm_host->tx_buf_paddr);
  888. }
  889. /*
  890. * prepare cmd buffer to be txed
  891. */
  892. static int dsi_cmd_dma_add(struct msm_dsi_host *msm_host,
  893. const struct mipi_dsi_msg *msg)
  894. {
  895. const struct msm_dsi_cfg_handler *cfg_hnd = msm_host->cfg_hnd;
  896. struct mipi_dsi_packet packet;
  897. int len;
  898. int ret;
  899. u8 *data;
  900. ret = mipi_dsi_create_packet(&packet, msg);
  901. if (ret) {
  902. pr_err("%s: create packet failed, %d\n", __func__, ret);
  903. return ret;
  904. }
  905. len = (packet.size + 3) & (~0x3);
  906. if (len > msm_host->tx_size) {
  907. pr_err("%s: packet size is too big\n", __func__);
  908. return -EINVAL;
  909. }
  910. if (cfg_hnd->major == MSM_DSI_VER_MAJOR_6G) {
  911. data = msm_gem_get_vaddr(msm_host->tx_gem_obj);
  912. if (IS_ERR(data)) {
  913. ret = PTR_ERR(data);
  914. pr_err("%s: get vaddr failed, %d\n", __func__, ret);
  915. return ret;
  916. }
  917. } else {
  918. data = msm_host->tx_buf;
  919. }
  920. /* MSM specific command format in memory */
  921. data[0] = packet.header[1];
  922. data[1] = packet.header[2];
  923. data[2] = packet.header[0];
  924. data[3] = BIT(7); /* Last packet */
  925. if (mipi_dsi_packet_format_is_long(msg->type))
  926. data[3] |= BIT(6);
  927. if (msg->rx_buf && msg->rx_len)
  928. data[3] |= BIT(5);
  929. /* Long packet */
  930. if (packet.payload && packet.payload_length)
  931. memcpy(data + 4, packet.payload, packet.payload_length);
  932. /* Append 0xff to the end */
  933. if (packet.size < len)
  934. memset(data + packet.size, 0xff, len - packet.size);
  935. if (cfg_hnd->major == MSM_DSI_VER_MAJOR_6G)
  936. msm_gem_put_vaddr(msm_host->tx_gem_obj);
  937. return len;
  938. }
  939. /*
  940. * dsi_short_read1_resp: 1 parameter
  941. */
  942. static int dsi_short_read1_resp(u8 *buf, const struct mipi_dsi_msg *msg)
  943. {
  944. u8 *data = msg->rx_buf;
  945. if (data && (msg->rx_len >= 1)) {
  946. *data = buf[1]; /* strip out dcs type */
  947. return 1;
  948. } else {
  949. pr_err("%s: read data does not match with rx_buf len %zu\n",
  950. __func__, msg->rx_len);
  951. return -EINVAL;
  952. }
  953. }
  954. /*
  955. * dsi_short_read2_resp: 2 parameter
  956. */
  957. static int dsi_short_read2_resp(u8 *buf, const struct mipi_dsi_msg *msg)
  958. {
  959. u8 *data = msg->rx_buf;
  960. if (data && (msg->rx_len >= 2)) {
  961. data[0] = buf[1]; /* strip out dcs type */
  962. data[1] = buf[2];
  963. return 2;
  964. } else {
  965. pr_err("%s: read data does not match with rx_buf len %zu\n",
  966. __func__, msg->rx_len);
  967. return -EINVAL;
  968. }
  969. }
  970. static int dsi_long_read_resp(u8 *buf, const struct mipi_dsi_msg *msg)
  971. {
  972. /* strip out 4 byte dcs header */
  973. if (msg->rx_buf && msg->rx_len)
  974. memcpy(msg->rx_buf, buf + 4, msg->rx_len);
  975. return msg->rx_len;
  976. }
  977. static int dsi_cmd_dma_tx(struct msm_dsi_host *msm_host, int len)
  978. {
  979. const struct msm_dsi_cfg_handler *cfg_hnd = msm_host->cfg_hnd;
  980. struct drm_device *dev = msm_host->dev;
  981. struct msm_drm_private *priv = dev->dev_private;
  982. int ret;
  983. uint64_t dma_base;
  984. bool triggered;
  985. if (cfg_hnd->major == MSM_DSI_VER_MAJOR_6G) {
  986. ret = msm_gem_get_iova(msm_host->tx_gem_obj,
  987. priv->kms->aspace, &dma_base);
  988. if (ret) {
  989. pr_err("%s: failed to get iova: %d\n", __func__, ret);
  990. return ret;
  991. }
  992. } else {
  993. dma_base = msm_host->tx_buf_paddr;
  994. }
  995. reinit_completion(&msm_host->dma_comp);
  996. dsi_wait4video_eng_busy(msm_host);
  997. triggered = msm_dsi_manager_cmd_xfer_trigger(
  998. msm_host->id, dma_base, len);
  999. if (triggered) {
  1000. ret = wait_for_completion_timeout(&msm_host->dma_comp,
  1001. msecs_to_jiffies(200));
  1002. DBG("ret=%d", ret);
  1003. if (ret == 0)
  1004. ret = -ETIMEDOUT;
  1005. else
  1006. ret = len;
  1007. } else
  1008. ret = len;
  1009. return ret;
  1010. }
  1011. static int dsi_cmd_dma_rx(struct msm_dsi_host *msm_host,
  1012. u8 *buf, int rx_byte, int pkt_size)
  1013. {
  1014. u32 *lp, *temp, data;
  1015. int i, j = 0, cnt;
  1016. u32 read_cnt;
  1017. u8 reg[16];
  1018. int repeated_bytes = 0;
  1019. int buf_offset = buf - msm_host->rx_buf;
  1020. lp = (u32 *)buf;
  1021. temp = (u32 *)reg;
  1022. cnt = (rx_byte + 3) >> 2;
  1023. if (cnt > 4)
  1024. cnt = 4; /* 4 x 32 bits registers only */
  1025. if (rx_byte == 4)
  1026. read_cnt = 4;
  1027. else
  1028. read_cnt = pkt_size + 6;
  1029. /*
  1030. * In case of multiple reads from the panel, after the first read, there
  1031. * is possibility that there are some bytes in the payload repeating in
  1032. * the RDBK_DATA registers. Since we read all the parameters from the
  1033. * panel right from the first byte for every pass. We need to skip the
  1034. * repeating bytes and then append the new parameters to the rx buffer.
  1035. */
  1036. if (read_cnt > 16) {
  1037. int bytes_shifted;
  1038. /* Any data more than 16 bytes will be shifted out.
  1039. * The temp read buffer should already contain these bytes.
  1040. * The remaining bytes in read buffer are the repeated bytes.
  1041. */
  1042. bytes_shifted = read_cnt - 16;
  1043. repeated_bytes = buf_offset - bytes_shifted;
  1044. }
  1045. for (i = cnt - 1; i >= 0; i--) {
  1046. data = dsi_read(msm_host, REG_DSI_RDBK_DATA(i));
  1047. *temp++ = ntohl(data); /* to host byte order */
  1048. DBG("data = 0x%x and ntohl(data) = 0x%x", data, ntohl(data));
  1049. }
  1050. for (i = repeated_bytes; i < 16; i++)
  1051. buf[j++] = reg[i];
  1052. return j;
  1053. }
  1054. static int dsi_cmds2buf_tx(struct msm_dsi_host *msm_host,
  1055. const struct mipi_dsi_msg *msg)
  1056. {
  1057. int len, ret;
  1058. int bllp_len = msm_host->mode->hdisplay *
  1059. dsi_get_bpp(msm_host->format) / 8;
  1060. len = dsi_cmd_dma_add(msm_host, msg);
  1061. if (!len) {
  1062. pr_err("%s: failed to add cmd type = 0x%x\n",
  1063. __func__, msg->type);
  1064. return -EINVAL;
  1065. }
  1066. /* for video mode, do not send cmds more than
  1067. * one pixel line, since it only transmit it
  1068. * during BLLP.
  1069. */
  1070. /* TODO: if the command is sent in LP mode, the bit rate is only
  1071. * half of esc clk rate. In this case, if the video is already
  1072. * actively streaming, we need to check more carefully if the
  1073. * command can be fit into one BLLP.
  1074. */
  1075. if ((msm_host->mode_flags & MIPI_DSI_MODE_VIDEO) && (len > bllp_len)) {
  1076. pr_err("%s: cmd cannot fit into BLLP period, len=%d\n",
  1077. __func__, len);
  1078. return -EINVAL;
  1079. }
  1080. ret = dsi_cmd_dma_tx(msm_host, len);
  1081. if (ret < len) {
  1082. pr_err("%s: cmd dma tx failed, type=0x%x, data0=0x%x, len=%d\n",
  1083. __func__, msg->type, (*(u8 *)(msg->tx_buf)), len);
  1084. return -ECOMM;
  1085. }
  1086. return len;
  1087. }
  1088. static void dsi_sw_reset_restore(struct msm_dsi_host *msm_host)
  1089. {
  1090. u32 data0, data1;
  1091. data0 = dsi_read(msm_host, REG_DSI_CTRL);
  1092. data1 = data0;
  1093. data1 &= ~DSI_CTRL_ENABLE;
  1094. dsi_write(msm_host, REG_DSI_CTRL, data1);
  1095. /*
  1096. * dsi controller need to be disabled before
  1097. * clocks turned on
  1098. */
  1099. wmb();
  1100. dsi_write(msm_host, REG_DSI_CLK_CTRL, DSI_CLK_CTRL_ENABLE_CLKS);
  1101. wmb(); /* make sure clocks enabled */
  1102. /* dsi controller can only be reset while clocks are running */
  1103. dsi_write(msm_host, REG_DSI_RESET, 1);
  1104. wmb(); /* make sure reset happen */
  1105. dsi_write(msm_host, REG_DSI_RESET, 0);
  1106. wmb(); /* controller out of reset */
  1107. dsi_write(msm_host, REG_DSI_CTRL, data0);
  1108. wmb(); /* make sure dsi controller enabled again */
  1109. }
  1110. static void dsi_hpd_worker(struct work_struct *work)
  1111. {
  1112. struct msm_dsi_host *msm_host =
  1113. container_of(work, struct msm_dsi_host, hpd_work);
  1114. drm_helper_hpd_irq_event(msm_host->dev);
  1115. }
  1116. static void dsi_err_worker(struct work_struct *work)
  1117. {
  1118. struct msm_dsi_host *msm_host =
  1119. container_of(work, struct msm_dsi_host, err_work);
  1120. u32 status = msm_host->err_work_state;
  1121. pr_err_ratelimited("%s: status=%x\n", __func__, status);
  1122. if (status & DSI_ERR_STATE_MDP_FIFO_UNDERFLOW)
  1123. dsi_sw_reset_restore(msm_host);
  1124. /* It is safe to clear here because error irq is disabled. */
  1125. msm_host->err_work_state = 0;
  1126. /* enable dsi error interrupt */
  1127. dsi_intr_ctrl(msm_host, DSI_IRQ_MASK_ERROR, 1);
  1128. }
  1129. static void dsi_ack_err_status(struct msm_dsi_host *msm_host)
  1130. {
  1131. u32 status;
  1132. status = dsi_read(msm_host, REG_DSI_ACK_ERR_STATUS);
  1133. if (status) {
  1134. dsi_write(msm_host, REG_DSI_ACK_ERR_STATUS, status);
  1135. /* Writing of an extra 0 needed to clear error bits */
  1136. dsi_write(msm_host, REG_DSI_ACK_ERR_STATUS, 0);
  1137. msm_host->err_work_state |= DSI_ERR_STATE_ACK;
  1138. }
  1139. }
  1140. static void dsi_timeout_status(struct msm_dsi_host *msm_host)
  1141. {
  1142. u32 status;
  1143. status = dsi_read(msm_host, REG_DSI_TIMEOUT_STATUS);
  1144. if (status) {
  1145. dsi_write(msm_host, REG_DSI_TIMEOUT_STATUS, status);
  1146. msm_host->err_work_state |= DSI_ERR_STATE_TIMEOUT;
  1147. }
  1148. }
  1149. static void dsi_dln0_phy_err(struct msm_dsi_host *msm_host)
  1150. {
  1151. u32 status;
  1152. status = dsi_read(msm_host, REG_DSI_DLN0_PHY_ERR);
  1153. if (status & (DSI_DLN0_PHY_ERR_DLN0_ERR_ESC |
  1154. DSI_DLN0_PHY_ERR_DLN0_ERR_SYNC_ESC |
  1155. DSI_DLN0_PHY_ERR_DLN0_ERR_CONTROL |
  1156. DSI_DLN0_PHY_ERR_DLN0_ERR_CONTENTION_LP0 |
  1157. DSI_DLN0_PHY_ERR_DLN0_ERR_CONTENTION_LP1)) {
  1158. dsi_write(msm_host, REG_DSI_DLN0_PHY_ERR, status);
  1159. msm_host->err_work_state |= DSI_ERR_STATE_DLN0_PHY;
  1160. }
  1161. }
  1162. static void dsi_fifo_status(struct msm_dsi_host *msm_host)
  1163. {
  1164. u32 status;
  1165. status = dsi_read(msm_host, REG_DSI_FIFO_STATUS);
  1166. /* fifo underflow, overflow */
  1167. if (status) {
  1168. dsi_write(msm_host, REG_DSI_FIFO_STATUS, status);
  1169. msm_host->err_work_state |= DSI_ERR_STATE_FIFO;
  1170. if (status & DSI_FIFO_STATUS_CMD_MDP_FIFO_UNDERFLOW)
  1171. msm_host->err_work_state |=
  1172. DSI_ERR_STATE_MDP_FIFO_UNDERFLOW;
  1173. }
  1174. }
  1175. static void dsi_status(struct msm_dsi_host *msm_host)
  1176. {
  1177. u32 status;
  1178. status = dsi_read(msm_host, REG_DSI_STATUS0);
  1179. if (status & DSI_STATUS0_INTERLEAVE_OP_CONTENTION) {
  1180. dsi_write(msm_host, REG_DSI_STATUS0, status);
  1181. msm_host->err_work_state |=
  1182. DSI_ERR_STATE_INTERLEAVE_OP_CONTENTION;
  1183. }
  1184. }
  1185. static void dsi_clk_status(struct msm_dsi_host *msm_host)
  1186. {
  1187. u32 status;
  1188. status = dsi_read(msm_host, REG_DSI_CLK_STATUS);
  1189. if (status & DSI_CLK_STATUS_PLL_UNLOCKED) {
  1190. dsi_write(msm_host, REG_DSI_CLK_STATUS, status);
  1191. msm_host->err_work_state |= DSI_ERR_STATE_PLL_UNLOCKED;
  1192. }
  1193. }
  1194. static void dsi_error(struct msm_dsi_host *msm_host)
  1195. {
  1196. /* disable dsi error interrupt */
  1197. dsi_intr_ctrl(msm_host, DSI_IRQ_MASK_ERROR, 0);
  1198. dsi_clk_status(msm_host);
  1199. dsi_fifo_status(msm_host);
  1200. dsi_ack_err_status(msm_host);
  1201. dsi_timeout_status(msm_host);
  1202. dsi_status(msm_host);
  1203. dsi_dln0_phy_err(msm_host);
  1204. queue_work(msm_host->workqueue, &msm_host->err_work);
  1205. }
  1206. static irqreturn_t dsi_host_irq(int irq, void *ptr)
  1207. {
  1208. struct msm_dsi_host *msm_host = ptr;
  1209. u32 isr;
  1210. unsigned long flags;
  1211. if (!msm_host->ctrl_base)
  1212. return IRQ_HANDLED;
  1213. spin_lock_irqsave(&msm_host->intr_lock, flags);
  1214. isr = dsi_read(msm_host, REG_DSI_INTR_CTRL);
  1215. dsi_write(msm_host, REG_DSI_INTR_CTRL, isr);
  1216. spin_unlock_irqrestore(&msm_host->intr_lock, flags);
  1217. DBG("isr=0x%x, id=%d", isr, msm_host->id);
  1218. if (isr & DSI_IRQ_ERROR)
  1219. dsi_error(msm_host);
  1220. if (isr & DSI_IRQ_VIDEO_DONE)
  1221. complete(&msm_host->video_comp);
  1222. if (isr & DSI_IRQ_CMD_DMA_DONE)
  1223. complete(&msm_host->dma_comp);
  1224. return IRQ_HANDLED;
  1225. }
  1226. static int dsi_host_init_panel_gpios(struct msm_dsi_host *msm_host,
  1227. struct device *panel_device)
  1228. {
  1229. msm_host->disp_en_gpio = devm_gpiod_get_optional(panel_device,
  1230. "disp-enable",
  1231. GPIOD_OUT_LOW);
  1232. if (IS_ERR(msm_host->disp_en_gpio)) {
  1233. DBG("cannot get disp-enable-gpios %ld",
  1234. PTR_ERR(msm_host->disp_en_gpio));
  1235. return PTR_ERR(msm_host->disp_en_gpio);
  1236. }
  1237. msm_host->te_gpio = devm_gpiod_get_optional(panel_device, "disp-te",
  1238. GPIOD_IN);
  1239. if (IS_ERR(msm_host->te_gpio)) {
  1240. DBG("cannot get disp-te-gpios %ld", PTR_ERR(msm_host->te_gpio));
  1241. return PTR_ERR(msm_host->te_gpio);
  1242. }
  1243. return 0;
  1244. }
  1245. static int dsi_host_attach(struct mipi_dsi_host *host,
  1246. struct mipi_dsi_device *dsi)
  1247. {
  1248. struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
  1249. int ret;
  1250. if (dsi->lanes > msm_host->num_data_lanes)
  1251. return -EINVAL;
  1252. msm_host->channel = dsi->channel;
  1253. msm_host->lanes = dsi->lanes;
  1254. msm_host->format = dsi->format;
  1255. msm_host->mode_flags = dsi->mode_flags;
  1256. msm_dsi_manager_attach_dsi_device(msm_host->id, dsi->mode_flags);
  1257. /* Some gpios defined in panel DT need to be controlled by host */
  1258. ret = dsi_host_init_panel_gpios(msm_host, &dsi->dev);
  1259. if (ret)
  1260. return ret;
  1261. DBG("id=%d", msm_host->id);
  1262. if (msm_host->dev)
  1263. queue_work(msm_host->workqueue, &msm_host->hpd_work);
  1264. return 0;
  1265. }
  1266. static int dsi_host_detach(struct mipi_dsi_host *host,
  1267. struct mipi_dsi_device *dsi)
  1268. {
  1269. struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
  1270. msm_host->device_node = NULL;
  1271. DBG("id=%d", msm_host->id);
  1272. if (msm_host->dev)
  1273. queue_work(msm_host->workqueue, &msm_host->hpd_work);
  1274. return 0;
  1275. }
  1276. static ssize_t dsi_host_transfer(struct mipi_dsi_host *host,
  1277. const struct mipi_dsi_msg *msg)
  1278. {
  1279. struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
  1280. int ret;
  1281. if (!msg || !msm_host->power_on)
  1282. return -EINVAL;
  1283. mutex_lock(&msm_host->cmd_mutex);
  1284. ret = msm_dsi_manager_cmd_xfer(msm_host->id, msg);
  1285. mutex_unlock(&msm_host->cmd_mutex);
  1286. return ret;
  1287. }
  1288. static struct mipi_dsi_host_ops dsi_host_ops = {
  1289. .attach = dsi_host_attach,
  1290. .detach = dsi_host_detach,
  1291. .transfer = dsi_host_transfer,
  1292. };
  1293. /*
  1294. * List of supported physical to logical lane mappings.
  1295. * For example, the 2nd entry represents the following mapping:
  1296. *
  1297. * "3012": Logic 3->Phys 0; Logic 0->Phys 1; Logic 1->Phys 2; Logic 2->Phys 3;
  1298. */
  1299. static const int supported_data_lane_swaps[][4] = {
  1300. { 0, 1, 2, 3 },
  1301. { 3, 0, 1, 2 },
  1302. { 2, 3, 0, 1 },
  1303. { 1, 2, 3, 0 },
  1304. { 0, 3, 2, 1 },
  1305. { 1, 0, 3, 2 },
  1306. { 2, 1, 0, 3 },
  1307. { 3, 2, 1, 0 },
  1308. };
  1309. static int dsi_host_parse_lane_data(struct msm_dsi_host *msm_host,
  1310. struct device_node *ep)
  1311. {
  1312. struct device *dev = &msm_host->pdev->dev;
  1313. struct property *prop;
  1314. u32 lane_map[4];
  1315. int ret, i, len, num_lanes;
  1316. prop = of_find_property(ep, "data-lanes", &len);
  1317. if (!prop) {
  1318. dev_dbg(dev,
  1319. "failed to find data lane mapping, using default\n");
  1320. return 0;
  1321. }
  1322. num_lanes = len / sizeof(u32);
  1323. if (num_lanes < 1 || num_lanes > 4) {
  1324. dev_err(dev, "bad number of data lanes\n");
  1325. return -EINVAL;
  1326. }
  1327. msm_host->num_data_lanes = num_lanes;
  1328. ret = of_property_read_u32_array(ep, "data-lanes", lane_map,
  1329. num_lanes);
  1330. if (ret) {
  1331. dev_err(dev, "failed to read lane data\n");
  1332. return ret;
  1333. }
  1334. /*
  1335. * compare DT specified physical-logical lane mappings with the ones
  1336. * supported by hardware
  1337. */
  1338. for (i = 0; i < ARRAY_SIZE(supported_data_lane_swaps); i++) {
  1339. const int *swap = supported_data_lane_swaps[i];
  1340. int j;
  1341. /*
  1342. * the data-lanes array we get from DT has a logical->physical
  1343. * mapping. The "data lane swap" register field represents
  1344. * supported configurations in a physical->logical mapping.
  1345. * Translate the DT mapping to what we understand and find a
  1346. * configuration that works.
  1347. */
  1348. for (j = 0; j < num_lanes; j++) {
  1349. if (lane_map[j] < 0 || lane_map[j] > 3)
  1350. dev_err(dev, "bad physical lane entry %u\n",
  1351. lane_map[j]);
  1352. if (swap[lane_map[j]] != j)
  1353. break;
  1354. }
  1355. if (j == num_lanes) {
  1356. msm_host->dlane_swap = i;
  1357. return 0;
  1358. }
  1359. }
  1360. return -EINVAL;
  1361. }
  1362. static int dsi_host_parse_dt(struct msm_dsi_host *msm_host)
  1363. {
  1364. struct device *dev = &msm_host->pdev->dev;
  1365. struct device_node *np = dev->of_node;
  1366. struct device_node *endpoint, *device_node;
  1367. int ret = 0;
  1368. /*
  1369. * Get the endpoint of the output port of the DSI host. In our case,
  1370. * this is mapped to port number with reg = 1. Don't return an error if
  1371. * the remote endpoint isn't defined. It's possible that there is
  1372. * nothing connected to the dsi output.
  1373. */
  1374. endpoint = of_graph_get_endpoint_by_regs(np, 1, -1);
  1375. if (!endpoint) {
  1376. dev_dbg(dev, "%s: no endpoint\n", __func__);
  1377. return 0;
  1378. }
  1379. ret = dsi_host_parse_lane_data(msm_host, endpoint);
  1380. if (ret) {
  1381. dev_err(dev, "%s: invalid lane configuration %d\n",
  1382. __func__, ret);
  1383. goto err;
  1384. }
  1385. /* Get panel node from the output port's endpoint data */
  1386. device_node = of_graph_get_remote_node(np, 1, 0);
  1387. if (!device_node) {
  1388. dev_dbg(dev, "%s: no valid device\n", __func__);
  1389. goto err;
  1390. }
  1391. msm_host->device_node = device_node;
  1392. if (of_property_read_bool(np, "syscon-sfpb")) {
  1393. msm_host->sfpb = syscon_regmap_lookup_by_phandle(np,
  1394. "syscon-sfpb");
  1395. if (IS_ERR(msm_host->sfpb)) {
  1396. dev_err(dev, "%s: failed to get sfpb regmap\n",
  1397. __func__);
  1398. ret = PTR_ERR(msm_host->sfpb);
  1399. }
  1400. }
  1401. of_node_put(device_node);
  1402. err:
  1403. of_node_put(endpoint);
  1404. return ret;
  1405. }
  1406. static int dsi_host_get_id(struct msm_dsi_host *msm_host)
  1407. {
  1408. struct platform_device *pdev = msm_host->pdev;
  1409. const struct msm_dsi_config *cfg = msm_host->cfg_hnd->cfg;
  1410. struct resource *res;
  1411. int i;
  1412. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dsi_ctrl");
  1413. if (!res)
  1414. return -EINVAL;
  1415. for (i = 0; i < cfg->num_dsi; i++) {
  1416. if (cfg->io_start[i] == res->start)
  1417. return i;
  1418. }
  1419. return -EINVAL;
  1420. }
  1421. int msm_dsi_host_init(struct msm_dsi *msm_dsi)
  1422. {
  1423. struct msm_dsi_host *msm_host = NULL;
  1424. struct platform_device *pdev = msm_dsi->pdev;
  1425. int ret;
  1426. msm_host = devm_kzalloc(&pdev->dev, sizeof(*msm_host), GFP_KERNEL);
  1427. if (!msm_host) {
  1428. pr_err("%s: FAILED: cannot alloc dsi host\n",
  1429. __func__);
  1430. ret = -ENOMEM;
  1431. goto fail;
  1432. }
  1433. msm_host->pdev = pdev;
  1434. msm_dsi->host = &msm_host->base;
  1435. ret = dsi_host_parse_dt(msm_host);
  1436. if (ret) {
  1437. pr_err("%s: failed to parse dt\n", __func__);
  1438. goto fail;
  1439. }
  1440. msm_host->ctrl_base = msm_ioremap(pdev, "dsi_ctrl", "DSI CTRL");
  1441. if (IS_ERR(msm_host->ctrl_base)) {
  1442. pr_err("%s: unable to map Dsi ctrl base\n", __func__);
  1443. ret = PTR_ERR(msm_host->ctrl_base);
  1444. goto fail;
  1445. }
  1446. pm_runtime_enable(&pdev->dev);
  1447. msm_host->cfg_hnd = dsi_get_config(msm_host);
  1448. if (!msm_host->cfg_hnd) {
  1449. ret = -EINVAL;
  1450. pr_err("%s: get config failed\n", __func__);
  1451. goto fail;
  1452. }
  1453. msm_host->id = dsi_host_get_id(msm_host);
  1454. if (msm_host->id < 0) {
  1455. ret = msm_host->id;
  1456. pr_err("%s: unable to identify DSI host index\n", __func__);
  1457. goto fail;
  1458. }
  1459. /* fixup base address by io offset */
  1460. msm_host->ctrl_base += msm_host->cfg_hnd->cfg->io_offset;
  1461. ret = dsi_regulator_init(msm_host);
  1462. if (ret) {
  1463. pr_err("%s: regulator init failed\n", __func__);
  1464. goto fail;
  1465. }
  1466. ret = dsi_clk_init(msm_host);
  1467. if (ret) {
  1468. pr_err("%s: unable to initialize dsi clks\n", __func__);
  1469. goto fail;
  1470. }
  1471. msm_host->rx_buf = devm_kzalloc(&pdev->dev, SZ_4K, GFP_KERNEL);
  1472. if (!msm_host->rx_buf) {
  1473. ret = -ENOMEM;
  1474. pr_err("%s: alloc rx temp buf failed\n", __func__);
  1475. goto fail;
  1476. }
  1477. init_completion(&msm_host->dma_comp);
  1478. init_completion(&msm_host->video_comp);
  1479. mutex_init(&msm_host->dev_mutex);
  1480. mutex_init(&msm_host->cmd_mutex);
  1481. spin_lock_init(&msm_host->intr_lock);
  1482. /* setup workqueue */
  1483. msm_host->workqueue = alloc_ordered_workqueue("dsi_drm_work", 0);
  1484. INIT_WORK(&msm_host->err_work, dsi_err_worker);
  1485. INIT_WORK(&msm_host->hpd_work, dsi_hpd_worker);
  1486. msm_dsi->id = msm_host->id;
  1487. DBG("Dsi Host %d initialized", msm_host->id);
  1488. return 0;
  1489. fail:
  1490. return ret;
  1491. }
  1492. void msm_dsi_host_destroy(struct mipi_dsi_host *host)
  1493. {
  1494. struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
  1495. DBG("");
  1496. dsi_tx_buf_free(msm_host);
  1497. if (msm_host->workqueue) {
  1498. flush_workqueue(msm_host->workqueue);
  1499. destroy_workqueue(msm_host->workqueue);
  1500. msm_host->workqueue = NULL;
  1501. }
  1502. mutex_destroy(&msm_host->cmd_mutex);
  1503. mutex_destroy(&msm_host->dev_mutex);
  1504. pm_runtime_disable(&msm_host->pdev->dev);
  1505. }
  1506. int msm_dsi_host_modeset_init(struct mipi_dsi_host *host,
  1507. struct drm_device *dev)
  1508. {
  1509. struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
  1510. struct platform_device *pdev = msm_host->pdev;
  1511. int ret;
  1512. msm_host->irq = irq_of_parse_and_map(pdev->dev.of_node, 0);
  1513. if (msm_host->irq < 0) {
  1514. ret = msm_host->irq;
  1515. dev_err(dev->dev, "failed to get irq: %d\n", ret);
  1516. return ret;
  1517. }
  1518. ret = devm_request_irq(&pdev->dev, msm_host->irq,
  1519. dsi_host_irq, IRQF_TRIGGER_HIGH | IRQF_ONESHOT,
  1520. "dsi_isr", msm_host);
  1521. if (ret < 0) {
  1522. dev_err(&pdev->dev, "failed to request IRQ%u: %d\n",
  1523. msm_host->irq, ret);
  1524. return ret;
  1525. }
  1526. msm_host->dev = dev;
  1527. ret = dsi_tx_buf_alloc(msm_host, SZ_4K);
  1528. if (ret) {
  1529. pr_err("%s: alloc tx gem obj failed, %d\n", __func__, ret);
  1530. return ret;
  1531. }
  1532. return 0;
  1533. }
  1534. int msm_dsi_host_register(struct mipi_dsi_host *host, bool check_defer)
  1535. {
  1536. struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
  1537. int ret;
  1538. /* Register mipi dsi host */
  1539. if (!msm_host->registered) {
  1540. host->dev = &msm_host->pdev->dev;
  1541. host->ops = &dsi_host_ops;
  1542. ret = mipi_dsi_host_register(host);
  1543. if (ret)
  1544. return ret;
  1545. msm_host->registered = true;
  1546. /* If the panel driver has not been probed after host register,
  1547. * we should defer the host's probe.
  1548. * It makes sure panel is connected when fbcon detects
  1549. * connector status and gets the proper display mode to
  1550. * create framebuffer.
  1551. * Don't try to defer if there is nothing connected to the dsi
  1552. * output
  1553. */
  1554. if (check_defer && msm_host->device_node) {
  1555. if (!of_drm_find_panel(msm_host->device_node))
  1556. if (!of_drm_find_bridge(msm_host->device_node))
  1557. return -EPROBE_DEFER;
  1558. }
  1559. }
  1560. return 0;
  1561. }
  1562. void msm_dsi_host_unregister(struct mipi_dsi_host *host)
  1563. {
  1564. struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
  1565. if (msm_host->registered) {
  1566. mipi_dsi_host_unregister(host);
  1567. host->dev = NULL;
  1568. host->ops = NULL;
  1569. msm_host->registered = false;
  1570. }
  1571. }
  1572. int msm_dsi_host_xfer_prepare(struct mipi_dsi_host *host,
  1573. const struct mipi_dsi_msg *msg)
  1574. {
  1575. struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
  1576. /* TODO: make sure dsi_cmd_mdp is idle.
  1577. * Since DSI6G v1.2.0, we can set DSI_TRIG_CTRL.BLOCK_DMA_WITHIN_FRAME
  1578. * to ask H/W to wait until cmd mdp is idle. S/W wait is not needed.
  1579. * How to handle the old versions? Wait for mdp cmd done?
  1580. */
  1581. /*
  1582. * mdss interrupt is generated in mdp core clock domain
  1583. * mdp clock need to be enabled to receive dsi interrupt
  1584. */
  1585. pm_runtime_get_sync(&msm_host->pdev->dev);
  1586. dsi_link_clk_enable(msm_host);
  1587. /* TODO: vote for bus bandwidth */
  1588. if (!(msg->flags & MIPI_DSI_MSG_USE_LPM))
  1589. dsi_set_tx_power_mode(0, msm_host);
  1590. msm_host->dma_cmd_ctrl_restore = dsi_read(msm_host, REG_DSI_CTRL);
  1591. dsi_write(msm_host, REG_DSI_CTRL,
  1592. msm_host->dma_cmd_ctrl_restore |
  1593. DSI_CTRL_CMD_MODE_EN |
  1594. DSI_CTRL_ENABLE);
  1595. dsi_intr_ctrl(msm_host, DSI_IRQ_MASK_CMD_DMA_DONE, 1);
  1596. return 0;
  1597. }
  1598. void msm_dsi_host_xfer_restore(struct mipi_dsi_host *host,
  1599. const struct mipi_dsi_msg *msg)
  1600. {
  1601. struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
  1602. dsi_intr_ctrl(msm_host, DSI_IRQ_MASK_CMD_DMA_DONE, 0);
  1603. dsi_write(msm_host, REG_DSI_CTRL, msm_host->dma_cmd_ctrl_restore);
  1604. if (!(msg->flags & MIPI_DSI_MSG_USE_LPM))
  1605. dsi_set_tx_power_mode(1, msm_host);
  1606. /* TODO: unvote for bus bandwidth */
  1607. dsi_link_clk_disable(msm_host);
  1608. pm_runtime_put_autosuspend(&msm_host->pdev->dev);
  1609. }
  1610. int msm_dsi_host_cmd_tx(struct mipi_dsi_host *host,
  1611. const struct mipi_dsi_msg *msg)
  1612. {
  1613. struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
  1614. return dsi_cmds2buf_tx(msm_host, msg);
  1615. }
  1616. int msm_dsi_host_cmd_rx(struct mipi_dsi_host *host,
  1617. const struct mipi_dsi_msg *msg)
  1618. {
  1619. struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
  1620. const struct msm_dsi_cfg_handler *cfg_hnd = msm_host->cfg_hnd;
  1621. int data_byte, rx_byte, dlen, end;
  1622. int short_response, diff, pkt_size, ret = 0;
  1623. char cmd;
  1624. int rlen = msg->rx_len;
  1625. u8 *buf;
  1626. if (rlen <= 2) {
  1627. short_response = 1;
  1628. pkt_size = rlen;
  1629. rx_byte = 4;
  1630. } else {
  1631. short_response = 0;
  1632. data_byte = 10; /* first read */
  1633. if (rlen < data_byte)
  1634. pkt_size = rlen;
  1635. else
  1636. pkt_size = data_byte;
  1637. rx_byte = data_byte + 6; /* 4 header + 2 crc */
  1638. }
  1639. buf = msm_host->rx_buf;
  1640. end = 0;
  1641. while (!end) {
  1642. u8 tx[2] = {pkt_size & 0xff, pkt_size >> 8};
  1643. struct mipi_dsi_msg max_pkt_size_msg = {
  1644. .channel = msg->channel,
  1645. .type = MIPI_DSI_SET_MAXIMUM_RETURN_PACKET_SIZE,
  1646. .tx_len = 2,
  1647. .tx_buf = tx,
  1648. };
  1649. DBG("rlen=%d pkt_size=%d rx_byte=%d",
  1650. rlen, pkt_size, rx_byte);
  1651. ret = dsi_cmds2buf_tx(msm_host, &max_pkt_size_msg);
  1652. if (ret < 2) {
  1653. pr_err("%s: Set max pkt size failed, %d\n",
  1654. __func__, ret);
  1655. return -EINVAL;
  1656. }
  1657. if ((cfg_hnd->major == MSM_DSI_VER_MAJOR_6G) &&
  1658. (cfg_hnd->minor >= MSM_DSI_6G_VER_MINOR_V1_1)) {
  1659. /* Clear the RDBK_DATA registers */
  1660. dsi_write(msm_host, REG_DSI_RDBK_DATA_CTRL,
  1661. DSI_RDBK_DATA_CTRL_CLR);
  1662. wmb(); /* make sure the RDBK registers are cleared */
  1663. dsi_write(msm_host, REG_DSI_RDBK_DATA_CTRL, 0);
  1664. wmb(); /* release cleared status before transfer */
  1665. }
  1666. ret = dsi_cmds2buf_tx(msm_host, msg);
  1667. if (ret < msg->tx_len) {
  1668. pr_err("%s: Read cmd Tx failed, %d\n", __func__, ret);
  1669. return ret;
  1670. }
  1671. /*
  1672. * once cmd_dma_done interrupt received,
  1673. * return data from client is ready and stored
  1674. * at RDBK_DATA register already
  1675. * since rx fifo is 16 bytes, dcs header is kept at first loop,
  1676. * after that dcs header lost during shift into registers
  1677. */
  1678. dlen = dsi_cmd_dma_rx(msm_host, buf, rx_byte, pkt_size);
  1679. if (dlen <= 0)
  1680. return 0;
  1681. if (short_response)
  1682. break;
  1683. if (rlen <= data_byte) {
  1684. diff = data_byte - rlen;
  1685. end = 1;
  1686. } else {
  1687. diff = 0;
  1688. rlen -= data_byte;
  1689. }
  1690. if (!end) {
  1691. dlen -= 2; /* 2 crc */
  1692. dlen -= diff;
  1693. buf += dlen; /* next start position */
  1694. data_byte = 14; /* NOT first read */
  1695. if (rlen < data_byte)
  1696. pkt_size += rlen;
  1697. else
  1698. pkt_size += data_byte;
  1699. DBG("buf=%p dlen=%d diff=%d", buf, dlen, diff);
  1700. }
  1701. }
  1702. /*
  1703. * For single Long read, if the requested rlen < 10,
  1704. * we need to shift the start position of rx
  1705. * data buffer to skip the bytes which are not
  1706. * updated.
  1707. */
  1708. if (pkt_size < 10 && !short_response)
  1709. buf = msm_host->rx_buf + (10 - rlen);
  1710. else
  1711. buf = msm_host->rx_buf;
  1712. cmd = buf[0];
  1713. switch (cmd) {
  1714. case MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT:
  1715. pr_err("%s: rx ACK_ERR_PACLAGE\n", __func__);
  1716. ret = 0;
  1717. break;
  1718. case MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_1BYTE:
  1719. case MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE:
  1720. ret = dsi_short_read1_resp(buf, msg);
  1721. break;
  1722. case MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_2BYTE:
  1723. case MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE:
  1724. ret = dsi_short_read2_resp(buf, msg);
  1725. break;
  1726. case MIPI_DSI_RX_GENERIC_LONG_READ_RESPONSE:
  1727. case MIPI_DSI_RX_DCS_LONG_READ_RESPONSE:
  1728. ret = dsi_long_read_resp(buf, msg);
  1729. break;
  1730. default:
  1731. pr_warn("%s:Invalid response cmd\n", __func__);
  1732. ret = 0;
  1733. }
  1734. return ret;
  1735. }
  1736. void msm_dsi_host_cmd_xfer_commit(struct mipi_dsi_host *host, u32 dma_base,
  1737. u32 len)
  1738. {
  1739. struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
  1740. dsi_write(msm_host, REG_DSI_DMA_BASE, dma_base);
  1741. dsi_write(msm_host, REG_DSI_DMA_LEN, len);
  1742. dsi_write(msm_host, REG_DSI_TRIG_DMA, 1);
  1743. /* Make sure trigger happens */
  1744. wmb();
  1745. }
  1746. int msm_dsi_host_set_src_pll(struct mipi_dsi_host *host,
  1747. struct msm_dsi_pll *src_pll)
  1748. {
  1749. struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
  1750. const struct msm_dsi_cfg_handler *cfg_hnd = msm_host->cfg_hnd;
  1751. struct clk *byte_clk_provider, *pixel_clk_provider;
  1752. int ret;
  1753. ret = msm_dsi_pll_get_clk_provider(src_pll,
  1754. &byte_clk_provider, &pixel_clk_provider);
  1755. if (ret) {
  1756. pr_info("%s: can't get provider from pll, don't set parent\n",
  1757. __func__);
  1758. return 0;
  1759. }
  1760. ret = clk_set_parent(msm_host->byte_clk_src, byte_clk_provider);
  1761. if (ret) {
  1762. pr_err("%s: can't set parent to byte_clk_src. ret=%d\n",
  1763. __func__, ret);
  1764. goto exit;
  1765. }
  1766. ret = clk_set_parent(msm_host->pixel_clk_src, pixel_clk_provider);
  1767. if (ret) {
  1768. pr_err("%s: can't set parent to pixel_clk_src. ret=%d\n",
  1769. __func__, ret);
  1770. goto exit;
  1771. }
  1772. if (cfg_hnd->major == MSM_DSI_VER_MAJOR_V2) {
  1773. ret = clk_set_parent(msm_host->dsi_clk_src, pixel_clk_provider);
  1774. if (ret) {
  1775. pr_err("%s: can't set parent to dsi_clk_src. ret=%d\n",
  1776. __func__, ret);
  1777. goto exit;
  1778. }
  1779. ret = clk_set_parent(msm_host->esc_clk_src, byte_clk_provider);
  1780. if (ret) {
  1781. pr_err("%s: can't set parent to esc_clk_src. ret=%d\n",
  1782. __func__, ret);
  1783. goto exit;
  1784. }
  1785. }
  1786. exit:
  1787. return ret;
  1788. }
  1789. void msm_dsi_host_reset_phy(struct mipi_dsi_host *host)
  1790. {
  1791. struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
  1792. DBG("");
  1793. dsi_write(msm_host, REG_DSI_PHY_RESET, DSI_PHY_RESET_RESET);
  1794. /* Make sure fully reset */
  1795. wmb();
  1796. udelay(1000);
  1797. dsi_write(msm_host, REG_DSI_PHY_RESET, 0);
  1798. udelay(100);
  1799. }
  1800. void msm_dsi_host_get_phy_clk_req(struct mipi_dsi_host *host,
  1801. struct msm_dsi_phy_clk_request *clk_req)
  1802. {
  1803. struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
  1804. int ret;
  1805. ret = dsi_calc_clk_rate(msm_host);
  1806. if (ret) {
  1807. pr_err("%s: unable to calc clk rate, %d\n", __func__, ret);
  1808. return;
  1809. }
  1810. clk_req->bitclk_rate = msm_host->byte_clk_rate * 8;
  1811. clk_req->escclk_rate = msm_host->esc_clk_rate;
  1812. }
  1813. int msm_dsi_host_enable(struct mipi_dsi_host *host)
  1814. {
  1815. struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
  1816. dsi_op_mode_config(msm_host,
  1817. !!(msm_host->mode_flags & MIPI_DSI_MODE_VIDEO), true);
  1818. /* TODO: clock should be turned off for command mode,
  1819. * and only turned on before MDP START.
  1820. * This part of code should be enabled once mdp driver support it.
  1821. */
  1822. /* if (msm_panel->mode == MSM_DSI_CMD_MODE) {
  1823. * dsi_link_clk_disable(msm_host);
  1824. * pm_runtime_put_autosuspend(&msm_host->pdev->dev);
  1825. * }
  1826. */
  1827. return 0;
  1828. }
  1829. int msm_dsi_host_disable(struct mipi_dsi_host *host)
  1830. {
  1831. struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
  1832. dsi_op_mode_config(msm_host,
  1833. !!(msm_host->mode_flags & MIPI_DSI_MODE_VIDEO), false);
  1834. /* Since we have disabled INTF, the video engine won't stop so that
  1835. * the cmd engine will be blocked.
  1836. * Reset to disable video engine so that we can send off cmd.
  1837. */
  1838. dsi_sw_reset(msm_host);
  1839. return 0;
  1840. }
  1841. static void msm_dsi_sfpb_config(struct msm_dsi_host *msm_host, bool enable)
  1842. {
  1843. enum sfpb_ahb_arb_master_port_en en;
  1844. if (!msm_host->sfpb)
  1845. return;
  1846. en = enable ? SFPB_MASTER_PORT_ENABLE : SFPB_MASTER_PORT_DISABLE;
  1847. regmap_update_bits(msm_host->sfpb, REG_SFPB_GPREG,
  1848. SFPB_GPREG_MASTER_PORT_EN__MASK,
  1849. SFPB_GPREG_MASTER_PORT_EN(en));
  1850. }
  1851. int msm_dsi_host_power_on(struct mipi_dsi_host *host,
  1852. struct msm_dsi_phy_shared_timings *phy_shared_timings)
  1853. {
  1854. struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
  1855. int ret = 0;
  1856. mutex_lock(&msm_host->dev_mutex);
  1857. if (msm_host->power_on) {
  1858. DBG("dsi host already on");
  1859. goto unlock_ret;
  1860. }
  1861. msm_dsi_sfpb_config(msm_host, true);
  1862. ret = dsi_host_regulator_enable(msm_host);
  1863. if (ret) {
  1864. pr_err("%s:Failed to enable vregs.ret=%d\n",
  1865. __func__, ret);
  1866. goto unlock_ret;
  1867. }
  1868. pm_runtime_get_sync(&msm_host->pdev->dev);
  1869. ret = dsi_link_clk_enable(msm_host);
  1870. if (ret) {
  1871. pr_err("%s: failed to enable link clocks. ret=%d\n",
  1872. __func__, ret);
  1873. goto fail_disable_reg;
  1874. }
  1875. ret = pinctrl_pm_select_default_state(&msm_host->pdev->dev);
  1876. if (ret) {
  1877. pr_err("%s: failed to set pinctrl default state, %d\n",
  1878. __func__, ret);
  1879. goto fail_disable_clk;
  1880. }
  1881. dsi_timing_setup(msm_host);
  1882. dsi_sw_reset(msm_host);
  1883. dsi_ctrl_config(msm_host, true, phy_shared_timings);
  1884. if (msm_host->disp_en_gpio)
  1885. gpiod_set_value(msm_host->disp_en_gpio, 1);
  1886. msm_host->power_on = true;
  1887. mutex_unlock(&msm_host->dev_mutex);
  1888. return 0;
  1889. fail_disable_clk:
  1890. dsi_link_clk_disable(msm_host);
  1891. pm_runtime_put_autosuspend(&msm_host->pdev->dev);
  1892. fail_disable_reg:
  1893. dsi_host_regulator_disable(msm_host);
  1894. unlock_ret:
  1895. mutex_unlock(&msm_host->dev_mutex);
  1896. return ret;
  1897. }
  1898. int msm_dsi_host_power_off(struct mipi_dsi_host *host)
  1899. {
  1900. struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
  1901. mutex_lock(&msm_host->dev_mutex);
  1902. if (!msm_host->power_on) {
  1903. DBG("dsi host already off");
  1904. goto unlock_ret;
  1905. }
  1906. dsi_ctrl_config(msm_host, false, NULL);
  1907. if (msm_host->disp_en_gpio)
  1908. gpiod_set_value(msm_host->disp_en_gpio, 0);
  1909. pinctrl_pm_select_sleep_state(&msm_host->pdev->dev);
  1910. dsi_link_clk_disable(msm_host);
  1911. pm_runtime_put_autosuspend(&msm_host->pdev->dev);
  1912. dsi_host_regulator_disable(msm_host);
  1913. msm_dsi_sfpb_config(msm_host, false);
  1914. DBG("-");
  1915. msm_host->power_on = false;
  1916. unlock_ret:
  1917. mutex_unlock(&msm_host->dev_mutex);
  1918. return 0;
  1919. }
  1920. int msm_dsi_host_set_display_mode(struct mipi_dsi_host *host,
  1921. struct drm_display_mode *mode)
  1922. {
  1923. struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
  1924. if (msm_host->mode) {
  1925. drm_mode_destroy(msm_host->dev, msm_host->mode);
  1926. msm_host->mode = NULL;
  1927. }
  1928. msm_host->mode = drm_mode_duplicate(msm_host->dev, mode);
  1929. if (!msm_host->mode) {
  1930. pr_err("%s: cannot duplicate mode\n", __func__);
  1931. return -ENOMEM;
  1932. }
  1933. return 0;
  1934. }
  1935. struct drm_panel *msm_dsi_host_get_panel(struct mipi_dsi_host *host,
  1936. unsigned long *panel_flags)
  1937. {
  1938. struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
  1939. struct drm_panel *panel;
  1940. panel = of_drm_find_panel(msm_host->device_node);
  1941. if (panel_flags)
  1942. *panel_flags = msm_host->mode_flags;
  1943. return panel;
  1944. }
  1945. struct drm_bridge *msm_dsi_host_get_bridge(struct mipi_dsi_host *host)
  1946. {
  1947. struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
  1948. return of_drm_find_bridge(msm_host->device_node);
  1949. }