dsi.xml.h 61 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721
  1. #ifndef DSI_XML
  2. #define DSI_XML
  3. /* Autogenerated file, DO NOT EDIT manually!
  4. This file was generated by the rules-ng-ng headergen tool in this git repository:
  5. http://github.com/freedreno/envytools/
  6. git clone https://github.com/freedreno/envytools.git
  7. The rules-ng-ng source files this header was generated from are:
  8. - /local/mnt/workspace/source_trees/envytools/rnndb/../rnndb/dsi/dsi.xml ( 37239 bytes, from 2018-01-12 09:09:22)
  9. - /local/mnt/workspace/source_trees/envytools/rnndb/freedreno_copyright.xml ( 1572 bytes, from 2016-05-09 06:32:54)
  10. Copyright (C) 2013-2018 by the following authors:
  11. - Rob Clark <robdclark@gmail.com> (robclark)
  12. - Ilia Mirkin <imirkin@alum.mit.edu> (imirkin)
  13. Permission is hereby granted, free of charge, to any person obtaining
  14. a copy of this software and associated documentation files (the
  15. "Software"), to deal in the Software without restriction, including
  16. without limitation the rights to use, copy, modify, merge, publish,
  17. distribute, sublicense, and/or sell copies of the Software, and to
  18. permit persons to whom the Software is furnished to do so, subject to
  19. the following conditions:
  20. The above copyright notice and this permission notice (including the
  21. next paragraph) shall be included in all copies or substantial
  22. portions of the Software.
  23. THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
  26. IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
  27. LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
  28. OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
  29. WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  30. */
  31. enum dsi_traffic_mode {
  32. NON_BURST_SYNCH_PULSE = 0,
  33. NON_BURST_SYNCH_EVENT = 1,
  34. BURST_MODE = 2,
  35. };
  36. enum dsi_vid_dst_format {
  37. VID_DST_FORMAT_RGB565 = 0,
  38. VID_DST_FORMAT_RGB666 = 1,
  39. VID_DST_FORMAT_RGB666_LOOSE = 2,
  40. VID_DST_FORMAT_RGB888 = 3,
  41. };
  42. enum dsi_rgb_swap {
  43. SWAP_RGB = 0,
  44. SWAP_RBG = 1,
  45. SWAP_BGR = 2,
  46. SWAP_BRG = 3,
  47. SWAP_GRB = 4,
  48. SWAP_GBR = 5,
  49. };
  50. enum dsi_cmd_trigger {
  51. TRIGGER_NONE = 0,
  52. TRIGGER_SEOF = 1,
  53. TRIGGER_TE = 2,
  54. TRIGGER_SW = 4,
  55. TRIGGER_SW_SEOF = 5,
  56. TRIGGER_SW_TE = 6,
  57. };
  58. enum dsi_cmd_dst_format {
  59. CMD_DST_FORMAT_RGB111 = 0,
  60. CMD_DST_FORMAT_RGB332 = 3,
  61. CMD_DST_FORMAT_RGB444 = 4,
  62. CMD_DST_FORMAT_RGB565 = 6,
  63. CMD_DST_FORMAT_RGB666 = 7,
  64. CMD_DST_FORMAT_RGB888 = 8,
  65. };
  66. enum dsi_lane_swap {
  67. LANE_SWAP_0123 = 0,
  68. LANE_SWAP_3012 = 1,
  69. LANE_SWAP_2301 = 2,
  70. LANE_SWAP_1230 = 3,
  71. LANE_SWAP_0321 = 4,
  72. LANE_SWAP_1032 = 5,
  73. LANE_SWAP_2103 = 6,
  74. LANE_SWAP_3210 = 7,
  75. };
  76. #define DSI_IRQ_CMD_DMA_DONE 0x00000001
  77. #define DSI_IRQ_MASK_CMD_DMA_DONE 0x00000002
  78. #define DSI_IRQ_CMD_MDP_DONE 0x00000100
  79. #define DSI_IRQ_MASK_CMD_MDP_DONE 0x00000200
  80. #define DSI_IRQ_VIDEO_DONE 0x00010000
  81. #define DSI_IRQ_MASK_VIDEO_DONE 0x00020000
  82. #define DSI_IRQ_BTA_DONE 0x00100000
  83. #define DSI_IRQ_MASK_BTA_DONE 0x00200000
  84. #define DSI_IRQ_ERROR 0x01000000
  85. #define DSI_IRQ_MASK_ERROR 0x02000000
  86. #define REG_DSI_6G_HW_VERSION 0x00000000
  87. #define DSI_6G_HW_VERSION_MAJOR__MASK 0xf0000000
  88. #define DSI_6G_HW_VERSION_MAJOR__SHIFT 28
  89. static inline uint32_t DSI_6G_HW_VERSION_MAJOR(uint32_t val)
  90. {
  91. return ((val) << DSI_6G_HW_VERSION_MAJOR__SHIFT) & DSI_6G_HW_VERSION_MAJOR__MASK;
  92. }
  93. #define DSI_6G_HW_VERSION_MINOR__MASK 0x0fff0000
  94. #define DSI_6G_HW_VERSION_MINOR__SHIFT 16
  95. static inline uint32_t DSI_6G_HW_VERSION_MINOR(uint32_t val)
  96. {
  97. return ((val) << DSI_6G_HW_VERSION_MINOR__SHIFT) & DSI_6G_HW_VERSION_MINOR__MASK;
  98. }
  99. #define DSI_6G_HW_VERSION_STEP__MASK 0x0000ffff
  100. #define DSI_6G_HW_VERSION_STEP__SHIFT 0
  101. static inline uint32_t DSI_6G_HW_VERSION_STEP(uint32_t val)
  102. {
  103. return ((val) << DSI_6G_HW_VERSION_STEP__SHIFT) & DSI_6G_HW_VERSION_STEP__MASK;
  104. }
  105. #define REG_DSI_CTRL 0x00000000
  106. #define DSI_CTRL_ENABLE 0x00000001
  107. #define DSI_CTRL_VID_MODE_EN 0x00000002
  108. #define DSI_CTRL_CMD_MODE_EN 0x00000004
  109. #define DSI_CTRL_LANE0 0x00000010
  110. #define DSI_CTRL_LANE1 0x00000020
  111. #define DSI_CTRL_LANE2 0x00000040
  112. #define DSI_CTRL_LANE3 0x00000080
  113. #define DSI_CTRL_CLK_EN 0x00000100
  114. #define DSI_CTRL_ECC_CHECK 0x00100000
  115. #define DSI_CTRL_CRC_CHECK 0x01000000
  116. #define REG_DSI_STATUS0 0x00000004
  117. #define DSI_STATUS0_CMD_MODE_ENGINE_BUSY 0x00000001
  118. #define DSI_STATUS0_CMD_MODE_DMA_BUSY 0x00000002
  119. #define DSI_STATUS0_CMD_MODE_MDP_BUSY 0x00000004
  120. #define DSI_STATUS0_VIDEO_MODE_ENGINE_BUSY 0x00000008
  121. #define DSI_STATUS0_DSI_BUSY 0x00000010
  122. #define DSI_STATUS0_INTERLEAVE_OP_CONTENTION 0x80000000
  123. #define REG_DSI_FIFO_STATUS 0x00000008
  124. #define DSI_FIFO_STATUS_CMD_MDP_FIFO_UNDERFLOW 0x00000080
  125. #define REG_DSI_VID_CFG0 0x0000000c
  126. #define DSI_VID_CFG0_VIRT_CHANNEL__MASK 0x00000003
  127. #define DSI_VID_CFG0_VIRT_CHANNEL__SHIFT 0
  128. static inline uint32_t DSI_VID_CFG0_VIRT_CHANNEL(uint32_t val)
  129. {
  130. return ((val) << DSI_VID_CFG0_VIRT_CHANNEL__SHIFT) & DSI_VID_CFG0_VIRT_CHANNEL__MASK;
  131. }
  132. #define DSI_VID_CFG0_DST_FORMAT__MASK 0x00000030
  133. #define DSI_VID_CFG0_DST_FORMAT__SHIFT 4
  134. static inline uint32_t DSI_VID_CFG0_DST_FORMAT(enum dsi_vid_dst_format val)
  135. {
  136. return ((val) << DSI_VID_CFG0_DST_FORMAT__SHIFT) & DSI_VID_CFG0_DST_FORMAT__MASK;
  137. }
  138. #define DSI_VID_CFG0_TRAFFIC_MODE__MASK 0x00000300
  139. #define DSI_VID_CFG0_TRAFFIC_MODE__SHIFT 8
  140. static inline uint32_t DSI_VID_CFG0_TRAFFIC_MODE(enum dsi_traffic_mode val)
  141. {
  142. return ((val) << DSI_VID_CFG0_TRAFFIC_MODE__SHIFT) & DSI_VID_CFG0_TRAFFIC_MODE__MASK;
  143. }
  144. #define DSI_VID_CFG0_BLLP_POWER_STOP 0x00001000
  145. #define DSI_VID_CFG0_EOF_BLLP_POWER_STOP 0x00008000
  146. #define DSI_VID_CFG0_HSA_POWER_STOP 0x00010000
  147. #define DSI_VID_CFG0_HBP_POWER_STOP 0x00100000
  148. #define DSI_VID_CFG0_HFP_POWER_STOP 0x01000000
  149. #define DSI_VID_CFG0_PULSE_MODE_HSA_HE 0x10000000
  150. #define REG_DSI_VID_CFG1 0x0000001c
  151. #define DSI_VID_CFG1_R_SEL 0x00000001
  152. #define DSI_VID_CFG1_G_SEL 0x00000010
  153. #define DSI_VID_CFG1_B_SEL 0x00000100
  154. #define DSI_VID_CFG1_RGB_SWAP__MASK 0x00007000
  155. #define DSI_VID_CFG1_RGB_SWAP__SHIFT 12
  156. static inline uint32_t DSI_VID_CFG1_RGB_SWAP(enum dsi_rgb_swap val)
  157. {
  158. return ((val) << DSI_VID_CFG1_RGB_SWAP__SHIFT) & DSI_VID_CFG1_RGB_SWAP__MASK;
  159. }
  160. #define REG_DSI_ACTIVE_H 0x00000020
  161. #define DSI_ACTIVE_H_START__MASK 0x00000fff
  162. #define DSI_ACTIVE_H_START__SHIFT 0
  163. static inline uint32_t DSI_ACTIVE_H_START(uint32_t val)
  164. {
  165. return ((val) << DSI_ACTIVE_H_START__SHIFT) & DSI_ACTIVE_H_START__MASK;
  166. }
  167. #define DSI_ACTIVE_H_END__MASK 0x0fff0000
  168. #define DSI_ACTIVE_H_END__SHIFT 16
  169. static inline uint32_t DSI_ACTIVE_H_END(uint32_t val)
  170. {
  171. return ((val) << DSI_ACTIVE_H_END__SHIFT) & DSI_ACTIVE_H_END__MASK;
  172. }
  173. #define REG_DSI_ACTIVE_V 0x00000024
  174. #define DSI_ACTIVE_V_START__MASK 0x00000fff
  175. #define DSI_ACTIVE_V_START__SHIFT 0
  176. static inline uint32_t DSI_ACTIVE_V_START(uint32_t val)
  177. {
  178. return ((val) << DSI_ACTIVE_V_START__SHIFT) & DSI_ACTIVE_V_START__MASK;
  179. }
  180. #define DSI_ACTIVE_V_END__MASK 0x0fff0000
  181. #define DSI_ACTIVE_V_END__SHIFT 16
  182. static inline uint32_t DSI_ACTIVE_V_END(uint32_t val)
  183. {
  184. return ((val) << DSI_ACTIVE_V_END__SHIFT) & DSI_ACTIVE_V_END__MASK;
  185. }
  186. #define REG_DSI_TOTAL 0x00000028
  187. #define DSI_TOTAL_H_TOTAL__MASK 0x00000fff
  188. #define DSI_TOTAL_H_TOTAL__SHIFT 0
  189. static inline uint32_t DSI_TOTAL_H_TOTAL(uint32_t val)
  190. {
  191. return ((val) << DSI_TOTAL_H_TOTAL__SHIFT) & DSI_TOTAL_H_TOTAL__MASK;
  192. }
  193. #define DSI_TOTAL_V_TOTAL__MASK 0x0fff0000
  194. #define DSI_TOTAL_V_TOTAL__SHIFT 16
  195. static inline uint32_t DSI_TOTAL_V_TOTAL(uint32_t val)
  196. {
  197. return ((val) << DSI_TOTAL_V_TOTAL__SHIFT) & DSI_TOTAL_V_TOTAL__MASK;
  198. }
  199. #define REG_DSI_ACTIVE_HSYNC 0x0000002c
  200. #define DSI_ACTIVE_HSYNC_START__MASK 0x00000fff
  201. #define DSI_ACTIVE_HSYNC_START__SHIFT 0
  202. static inline uint32_t DSI_ACTIVE_HSYNC_START(uint32_t val)
  203. {
  204. return ((val) << DSI_ACTIVE_HSYNC_START__SHIFT) & DSI_ACTIVE_HSYNC_START__MASK;
  205. }
  206. #define DSI_ACTIVE_HSYNC_END__MASK 0x0fff0000
  207. #define DSI_ACTIVE_HSYNC_END__SHIFT 16
  208. static inline uint32_t DSI_ACTIVE_HSYNC_END(uint32_t val)
  209. {
  210. return ((val) << DSI_ACTIVE_HSYNC_END__SHIFT) & DSI_ACTIVE_HSYNC_END__MASK;
  211. }
  212. #define REG_DSI_ACTIVE_VSYNC_HPOS 0x00000030
  213. #define DSI_ACTIVE_VSYNC_HPOS_START__MASK 0x00000fff
  214. #define DSI_ACTIVE_VSYNC_HPOS_START__SHIFT 0
  215. static inline uint32_t DSI_ACTIVE_VSYNC_HPOS_START(uint32_t val)
  216. {
  217. return ((val) << DSI_ACTIVE_VSYNC_HPOS_START__SHIFT) & DSI_ACTIVE_VSYNC_HPOS_START__MASK;
  218. }
  219. #define DSI_ACTIVE_VSYNC_HPOS_END__MASK 0x0fff0000
  220. #define DSI_ACTIVE_VSYNC_HPOS_END__SHIFT 16
  221. static inline uint32_t DSI_ACTIVE_VSYNC_HPOS_END(uint32_t val)
  222. {
  223. return ((val) << DSI_ACTIVE_VSYNC_HPOS_END__SHIFT) & DSI_ACTIVE_VSYNC_HPOS_END__MASK;
  224. }
  225. #define REG_DSI_ACTIVE_VSYNC_VPOS 0x00000034
  226. #define DSI_ACTIVE_VSYNC_VPOS_START__MASK 0x00000fff
  227. #define DSI_ACTIVE_VSYNC_VPOS_START__SHIFT 0
  228. static inline uint32_t DSI_ACTIVE_VSYNC_VPOS_START(uint32_t val)
  229. {
  230. return ((val) << DSI_ACTIVE_VSYNC_VPOS_START__SHIFT) & DSI_ACTIVE_VSYNC_VPOS_START__MASK;
  231. }
  232. #define DSI_ACTIVE_VSYNC_VPOS_END__MASK 0x0fff0000
  233. #define DSI_ACTIVE_VSYNC_VPOS_END__SHIFT 16
  234. static inline uint32_t DSI_ACTIVE_VSYNC_VPOS_END(uint32_t val)
  235. {
  236. return ((val) << DSI_ACTIVE_VSYNC_VPOS_END__SHIFT) & DSI_ACTIVE_VSYNC_VPOS_END__MASK;
  237. }
  238. #define REG_DSI_CMD_DMA_CTRL 0x00000038
  239. #define DSI_CMD_DMA_CTRL_BROADCAST_EN 0x80000000
  240. #define DSI_CMD_DMA_CTRL_FROM_FRAME_BUFFER 0x10000000
  241. #define DSI_CMD_DMA_CTRL_LOW_POWER 0x04000000
  242. #define REG_DSI_CMD_CFG0 0x0000003c
  243. #define DSI_CMD_CFG0_DST_FORMAT__MASK 0x0000000f
  244. #define DSI_CMD_CFG0_DST_FORMAT__SHIFT 0
  245. static inline uint32_t DSI_CMD_CFG0_DST_FORMAT(enum dsi_cmd_dst_format val)
  246. {
  247. return ((val) << DSI_CMD_CFG0_DST_FORMAT__SHIFT) & DSI_CMD_CFG0_DST_FORMAT__MASK;
  248. }
  249. #define DSI_CMD_CFG0_R_SEL 0x00000010
  250. #define DSI_CMD_CFG0_G_SEL 0x00000100
  251. #define DSI_CMD_CFG0_B_SEL 0x00001000
  252. #define DSI_CMD_CFG0_INTERLEAVE_MAX__MASK 0x00f00000
  253. #define DSI_CMD_CFG0_INTERLEAVE_MAX__SHIFT 20
  254. static inline uint32_t DSI_CMD_CFG0_INTERLEAVE_MAX(uint32_t val)
  255. {
  256. return ((val) << DSI_CMD_CFG0_INTERLEAVE_MAX__SHIFT) & DSI_CMD_CFG0_INTERLEAVE_MAX__MASK;
  257. }
  258. #define DSI_CMD_CFG0_RGB_SWAP__MASK 0x00070000
  259. #define DSI_CMD_CFG0_RGB_SWAP__SHIFT 16
  260. static inline uint32_t DSI_CMD_CFG0_RGB_SWAP(enum dsi_rgb_swap val)
  261. {
  262. return ((val) << DSI_CMD_CFG0_RGB_SWAP__SHIFT) & DSI_CMD_CFG0_RGB_SWAP__MASK;
  263. }
  264. #define REG_DSI_CMD_CFG1 0x00000040
  265. #define DSI_CMD_CFG1_WR_MEM_START__MASK 0x000000ff
  266. #define DSI_CMD_CFG1_WR_MEM_START__SHIFT 0
  267. static inline uint32_t DSI_CMD_CFG1_WR_MEM_START(uint32_t val)
  268. {
  269. return ((val) << DSI_CMD_CFG1_WR_MEM_START__SHIFT) & DSI_CMD_CFG1_WR_MEM_START__MASK;
  270. }
  271. #define DSI_CMD_CFG1_WR_MEM_CONTINUE__MASK 0x0000ff00
  272. #define DSI_CMD_CFG1_WR_MEM_CONTINUE__SHIFT 8
  273. static inline uint32_t DSI_CMD_CFG1_WR_MEM_CONTINUE(uint32_t val)
  274. {
  275. return ((val) << DSI_CMD_CFG1_WR_MEM_CONTINUE__SHIFT) & DSI_CMD_CFG1_WR_MEM_CONTINUE__MASK;
  276. }
  277. #define DSI_CMD_CFG1_INSERT_DCS_COMMAND 0x00010000
  278. #define REG_DSI_DMA_BASE 0x00000044
  279. #define REG_DSI_DMA_LEN 0x00000048
  280. #define REG_DSI_CMD_MDP_STREAM_CTRL 0x00000054
  281. #define DSI_CMD_MDP_STREAM_CTRL_DATA_TYPE__MASK 0x0000003f
  282. #define DSI_CMD_MDP_STREAM_CTRL_DATA_TYPE__SHIFT 0
  283. static inline uint32_t DSI_CMD_MDP_STREAM_CTRL_DATA_TYPE(uint32_t val)
  284. {
  285. return ((val) << DSI_CMD_MDP_STREAM_CTRL_DATA_TYPE__SHIFT) & DSI_CMD_MDP_STREAM_CTRL_DATA_TYPE__MASK;
  286. }
  287. #define DSI_CMD_MDP_STREAM_CTRL_VIRTUAL_CHANNEL__MASK 0x00000300
  288. #define DSI_CMD_MDP_STREAM_CTRL_VIRTUAL_CHANNEL__SHIFT 8
  289. static inline uint32_t DSI_CMD_MDP_STREAM_CTRL_VIRTUAL_CHANNEL(uint32_t val)
  290. {
  291. return ((val) << DSI_CMD_MDP_STREAM_CTRL_VIRTUAL_CHANNEL__SHIFT) & DSI_CMD_MDP_STREAM_CTRL_VIRTUAL_CHANNEL__MASK;
  292. }
  293. #define DSI_CMD_MDP_STREAM_CTRL_WORD_COUNT__MASK 0xffff0000
  294. #define DSI_CMD_MDP_STREAM_CTRL_WORD_COUNT__SHIFT 16
  295. static inline uint32_t DSI_CMD_MDP_STREAM_CTRL_WORD_COUNT(uint32_t val)
  296. {
  297. return ((val) << DSI_CMD_MDP_STREAM_CTRL_WORD_COUNT__SHIFT) & DSI_CMD_MDP_STREAM_CTRL_WORD_COUNT__MASK;
  298. }
  299. #define REG_DSI_CMD_MDP_STREAM_TOTAL 0x00000058
  300. #define DSI_CMD_MDP_STREAM_TOTAL_H_TOTAL__MASK 0x00000fff
  301. #define DSI_CMD_MDP_STREAM_TOTAL_H_TOTAL__SHIFT 0
  302. static inline uint32_t DSI_CMD_MDP_STREAM_TOTAL_H_TOTAL(uint32_t val)
  303. {
  304. return ((val) << DSI_CMD_MDP_STREAM_TOTAL_H_TOTAL__SHIFT) & DSI_CMD_MDP_STREAM_TOTAL_H_TOTAL__MASK;
  305. }
  306. #define DSI_CMD_MDP_STREAM_TOTAL_V_TOTAL__MASK 0x0fff0000
  307. #define DSI_CMD_MDP_STREAM_TOTAL_V_TOTAL__SHIFT 16
  308. static inline uint32_t DSI_CMD_MDP_STREAM_TOTAL_V_TOTAL(uint32_t val)
  309. {
  310. return ((val) << DSI_CMD_MDP_STREAM_TOTAL_V_TOTAL__SHIFT) & DSI_CMD_MDP_STREAM_TOTAL_V_TOTAL__MASK;
  311. }
  312. #define REG_DSI_ACK_ERR_STATUS 0x00000064
  313. static inline uint32_t REG_DSI_RDBK(uint32_t i0) { return 0x00000068 + 0x4*i0; }
  314. static inline uint32_t REG_DSI_RDBK_DATA(uint32_t i0) { return 0x00000068 + 0x4*i0; }
  315. #define REG_DSI_TRIG_CTRL 0x00000080
  316. #define DSI_TRIG_CTRL_DMA_TRIGGER__MASK 0x00000007
  317. #define DSI_TRIG_CTRL_DMA_TRIGGER__SHIFT 0
  318. static inline uint32_t DSI_TRIG_CTRL_DMA_TRIGGER(enum dsi_cmd_trigger val)
  319. {
  320. return ((val) << DSI_TRIG_CTRL_DMA_TRIGGER__SHIFT) & DSI_TRIG_CTRL_DMA_TRIGGER__MASK;
  321. }
  322. #define DSI_TRIG_CTRL_MDP_TRIGGER__MASK 0x00000070
  323. #define DSI_TRIG_CTRL_MDP_TRIGGER__SHIFT 4
  324. static inline uint32_t DSI_TRIG_CTRL_MDP_TRIGGER(enum dsi_cmd_trigger val)
  325. {
  326. return ((val) << DSI_TRIG_CTRL_MDP_TRIGGER__SHIFT) & DSI_TRIG_CTRL_MDP_TRIGGER__MASK;
  327. }
  328. #define DSI_TRIG_CTRL_STREAM__MASK 0x00000300
  329. #define DSI_TRIG_CTRL_STREAM__SHIFT 8
  330. static inline uint32_t DSI_TRIG_CTRL_STREAM(uint32_t val)
  331. {
  332. return ((val) << DSI_TRIG_CTRL_STREAM__SHIFT) & DSI_TRIG_CTRL_STREAM__MASK;
  333. }
  334. #define DSI_TRIG_CTRL_BLOCK_DMA_WITHIN_FRAME 0x00001000
  335. #define DSI_TRIG_CTRL_TE 0x80000000
  336. #define REG_DSI_TRIG_DMA 0x0000008c
  337. #define REG_DSI_DLN0_PHY_ERR 0x000000b0
  338. #define DSI_DLN0_PHY_ERR_DLN0_ERR_ESC 0x00000001
  339. #define DSI_DLN0_PHY_ERR_DLN0_ERR_SYNC_ESC 0x00000010
  340. #define DSI_DLN0_PHY_ERR_DLN0_ERR_CONTROL 0x00000100
  341. #define DSI_DLN0_PHY_ERR_DLN0_ERR_CONTENTION_LP0 0x00001000
  342. #define DSI_DLN0_PHY_ERR_DLN0_ERR_CONTENTION_LP1 0x00010000
  343. #define REG_DSI_TIMEOUT_STATUS 0x000000bc
  344. #define REG_DSI_CLKOUT_TIMING_CTRL 0x000000c0
  345. #define DSI_CLKOUT_TIMING_CTRL_T_CLK_PRE__MASK 0x0000003f
  346. #define DSI_CLKOUT_TIMING_CTRL_T_CLK_PRE__SHIFT 0
  347. static inline uint32_t DSI_CLKOUT_TIMING_CTRL_T_CLK_PRE(uint32_t val)
  348. {
  349. return ((val) << DSI_CLKOUT_TIMING_CTRL_T_CLK_PRE__SHIFT) & DSI_CLKOUT_TIMING_CTRL_T_CLK_PRE__MASK;
  350. }
  351. #define DSI_CLKOUT_TIMING_CTRL_T_CLK_POST__MASK 0x00003f00
  352. #define DSI_CLKOUT_TIMING_CTRL_T_CLK_POST__SHIFT 8
  353. static inline uint32_t DSI_CLKOUT_TIMING_CTRL_T_CLK_POST(uint32_t val)
  354. {
  355. return ((val) << DSI_CLKOUT_TIMING_CTRL_T_CLK_POST__SHIFT) & DSI_CLKOUT_TIMING_CTRL_T_CLK_POST__MASK;
  356. }
  357. #define REG_DSI_EOT_PACKET_CTRL 0x000000c8
  358. #define DSI_EOT_PACKET_CTRL_TX_EOT_APPEND 0x00000001
  359. #define DSI_EOT_PACKET_CTRL_RX_EOT_IGNORE 0x00000010
  360. #define REG_DSI_LANE_CTRL 0x000000a8
  361. #define DSI_LANE_CTRL_CLKLN_HS_FORCE_REQUEST 0x10000000
  362. #define REG_DSI_LANE_SWAP_CTRL 0x000000ac
  363. #define DSI_LANE_SWAP_CTRL_DLN_SWAP_SEL__MASK 0x00000007
  364. #define DSI_LANE_SWAP_CTRL_DLN_SWAP_SEL__SHIFT 0
  365. static inline uint32_t DSI_LANE_SWAP_CTRL_DLN_SWAP_SEL(enum dsi_lane_swap val)
  366. {
  367. return ((val) << DSI_LANE_SWAP_CTRL_DLN_SWAP_SEL__SHIFT) & DSI_LANE_SWAP_CTRL_DLN_SWAP_SEL__MASK;
  368. }
  369. #define REG_DSI_ERR_INT_MASK0 0x00000108
  370. #define REG_DSI_INTR_CTRL 0x0000010c
  371. #define REG_DSI_RESET 0x00000114
  372. #define REG_DSI_CLK_CTRL 0x00000118
  373. #define DSI_CLK_CTRL_AHBS_HCLK_ON 0x00000001
  374. #define DSI_CLK_CTRL_AHBM_SCLK_ON 0x00000002
  375. #define DSI_CLK_CTRL_PCLK_ON 0x00000004
  376. #define DSI_CLK_CTRL_DSICLK_ON 0x00000008
  377. #define DSI_CLK_CTRL_BYTECLK_ON 0x00000010
  378. #define DSI_CLK_CTRL_ESCCLK_ON 0x00000020
  379. #define DSI_CLK_CTRL_FORCE_ON_DYN_AHBM_HCLK 0x00000200
  380. #define REG_DSI_CLK_STATUS 0x0000011c
  381. #define DSI_CLK_STATUS_PLL_UNLOCKED 0x00010000
  382. #define REG_DSI_PHY_RESET 0x00000128
  383. #define DSI_PHY_RESET_RESET 0x00000001
  384. #define REG_DSI_T_CLK_PRE_EXTEND 0x0000017c
  385. #define DSI_T_CLK_PRE_EXTEND_INC_BY_2_BYTECLK 0x00000001
  386. #define REG_DSI_RDBK_DATA_CTRL 0x000001d0
  387. #define DSI_RDBK_DATA_CTRL_COUNT__MASK 0x00ff0000
  388. #define DSI_RDBK_DATA_CTRL_COUNT__SHIFT 16
  389. static inline uint32_t DSI_RDBK_DATA_CTRL_COUNT(uint32_t val)
  390. {
  391. return ((val) << DSI_RDBK_DATA_CTRL_COUNT__SHIFT) & DSI_RDBK_DATA_CTRL_COUNT__MASK;
  392. }
  393. #define DSI_RDBK_DATA_CTRL_CLR 0x00000001
  394. #define REG_DSI_VERSION 0x000001f0
  395. #define DSI_VERSION_MAJOR__MASK 0xff000000
  396. #define DSI_VERSION_MAJOR__SHIFT 24
  397. static inline uint32_t DSI_VERSION_MAJOR(uint32_t val)
  398. {
  399. return ((val) << DSI_VERSION_MAJOR__SHIFT) & DSI_VERSION_MAJOR__MASK;
  400. }
  401. #define REG_DSI_PHY_PLL_CTRL_0 0x00000200
  402. #define DSI_PHY_PLL_CTRL_0_ENABLE 0x00000001
  403. #define REG_DSI_PHY_PLL_CTRL_1 0x00000204
  404. #define REG_DSI_PHY_PLL_CTRL_2 0x00000208
  405. #define REG_DSI_PHY_PLL_CTRL_3 0x0000020c
  406. #define REG_DSI_PHY_PLL_CTRL_4 0x00000210
  407. #define REG_DSI_PHY_PLL_CTRL_5 0x00000214
  408. #define REG_DSI_PHY_PLL_CTRL_6 0x00000218
  409. #define REG_DSI_PHY_PLL_CTRL_7 0x0000021c
  410. #define REG_DSI_PHY_PLL_CTRL_8 0x00000220
  411. #define REG_DSI_PHY_PLL_CTRL_9 0x00000224
  412. #define REG_DSI_PHY_PLL_CTRL_10 0x00000228
  413. #define REG_DSI_PHY_PLL_CTRL_11 0x0000022c
  414. #define REG_DSI_PHY_PLL_CTRL_12 0x00000230
  415. #define REG_DSI_PHY_PLL_CTRL_13 0x00000234
  416. #define REG_DSI_PHY_PLL_CTRL_14 0x00000238
  417. #define REG_DSI_PHY_PLL_CTRL_15 0x0000023c
  418. #define REG_DSI_PHY_PLL_CTRL_16 0x00000240
  419. #define REG_DSI_PHY_PLL_CTRL_17 0x00000244
  420. #define REG_DSI_PHY_PLL_CTRL_18 0x00000248
  421. #define REG_DSI_PHY_PLL_CTRL_19 0x0000024c
  422. #define REG_DSI_PHY_PLL_CTRL_20 0x00000250
  423. #define REG_DSI_PHY_PLL_STATUS 0x00000280
  424. #define DSI_PHY_PLL_STATUS_PLL_BUSY 0x00000001
  425. #define REG_DSI_8x60_PHY_TPA_CTRL_1 0x00000258
  426. #define REG_DSI_8x60_PHY_TPA_CTRL_2 0x0000025c
  427. #define REG_DSI_8x60_PHY_TIMING_CTRL_0 0x00000260
  428. #define REG_DSI_8x60_PHY_TIMING_CTRL_1 0x00000264
  429. #define REG_DSI_8x60_PHY_TIMING_CTRL_2 0x00000268
  430. #define REG_DSI_8x60_PHY_TIMING_CTRL_3 0x0000026c
  431. #define REG_DSI_8x60_PHY_TIMING_CTRL_4 0x00000270
  432. #define REG_DSI_8x60_PHY_TIMING_CTRL_5 0x00000274
  433. #define REG_DSI_8x60_PHY_TIMING_CTRL_6 0x00000278
  434. #define REG_DSI_8x60_PHY_TIMING_CTRL_7 0x0000027c
  435. #define REG_DSI_8x60_PHY_TIMING_CTRL_8 0x00000280
  436. #define REG_DSI_8x60_PHY_TIMING_CTRL_9 0x00000284
  437. #define REG_DSI_8x60_PHY_TIMING_CTRL_10 0x00000288
  438. #define REG_DSI_8x60_PHY_TIMING_CTRL_11 0x0000028c
  439. #define REG_DSI_8x60_PHY_CTRL_0 0x00000290
  440. #define REG_DSI_8x60_PHY_CTRL_1 0x00000294
  441. #define REG_DSI_8x60_PHY_CTRL_2 0x00000298
  442. #define REG_DSI_8x60_PHY_CTRL_3 0x0000029c
  443. #define REG_DSI_8x60_PHY_STRENGTH_0 0x000002a0
  444. #define REG_DSI_8x60_PHY_STRENGTH_1 0x000002a4
  445. #define REG_DSI_8x60_PHY_STRENGTH_2 0x000002a8
  446. #define REG_DSI_8x60_PHY_STRENGTH_3 0x000002ac
  447. #define REG_DSI_8x60_PHY_REGULATOR_CTRL_0 0x000002cc
  448. #define REG_DSI_8x60_PHY_REGULATOR_CTRL_1 0x000002d0
  449. #define REG_DSI_8x60_PHY_REGULATOR_CTRL_2 0x000002d4
  450. #define REG_DSI_8x60_PHY_REGULATOR_CTRL_3 0x000002d8
  451. #define REG_DSI_8x60_PHY_REGULATOR_CTRL_4 0x000002dc
  452. #define REG_DSI_8x60_PHY_CAL_HW_TRIGGER 0x000000f0
  453. #define REG_DSI_8x60_PHY_CAL_CTRL 0x000000f4
  454. #define REG_DSI_8x60_PHY_CAL_STATUS 0x000000fc
  455. #define DSI_8x60_PHY_CAL_STATUS_CAL_BUSY 0x10000000
  456. static inline uint32_t REG_DSI_28nm_8960_PHY_LN(uint32_t i0) { return 0x00000000 + 0x40*i0; }
  457. static inline uint32_t REG_DSI_28nm_8960_PHY_LN_CFG_0(uint32_t i0) { return 0x00000000 + 0x40*i0; }
  458. static inline uint32_t REG_DSI_28nm_8960_PHY_LN_CFG_1(uint32_t i0) { return 0x00000004 + 0x40*i0; }
  459. static inline uint32_t REG_DSI_28nm_8960_PHY_LN_CFG_2(uint32_t i0) { return 0x00000008 + 0x40*i0; }
  460. static inline uint32_t REG_DSI_28nm_8960_PHY_LN_TEST_DATAPATH(uint32_t i0) { return 0x0000000c + 0x40*i0; }
  461. static inline uint32_t REG_DSI_28nm_8960_PHY_LN_TEST_STR_0(uint32_t i0) { return 0x00000014 + 0x40*i0; }
  462. static inline uint32_t REG_DSI_28nm_8960_PHY_LN_TEST_STR_1(uint32_t i0) { return 0x00000018 + 0x40*i0; }
  463. #define REG_DSI_28nm_8960_PHY_LNCK_CFG_0 0x00000100
  464. #define REG_DSI_28nm_8960_PHY_LNCK_CFG_1 0x00000104
  465. #define REG_DSI_28nm_8960_PHY_LNCK_CFG_2 0x00000108
  466. #define REG_DSI_28nm_8960_PHY_LNCK_TEST_DATAPATH 0x0000010c
  467. #define REG_DSI_28nm_8960_PHY_LNCK_TEST_STR0 0x00000114
  468. #define REG_DSI_28nm_8960_PHY_LNCK_TEST_STR1 0x00000118
  469. #define REG_DSI_28nm_8960_PHY_TIMING_CTRL_0 0x00000140
  470. #define DSI_28nm_8960_PHY_TIMING_CTRL_0_CLK_ZERO__MASK 0x000000ff
  471. #define DSI_28nm_8960_PHY_TIMING_CTRL_0_CLK_ZERO__SHIFT 0
  472. static inline uint32_t DSI_28nm_8960_PHY_TIMING_CTRL_0_CLK_ZERO(uint32_t val)
  473. {
  474. return ((val) << DSI_28nm_8960_PHY_TIMING_CTRL_0_CLK_ZERO__SHIFT) & DSI_28nm_8960_PHY_TIMING_CTRL_0_CLK_ZERO__MASK;
  475. }
  476. #define REG_DSI_28nm_8960_PHY_TIMING_CTRL_1 0x00000144
  477. #define DSI_28nm_8960_PHY_TIMING_CTRL_1_CLK_TRAIL__MASK 0x000000ff
  478. #define DSI_28nm_8960_PHY_TIMING_CTRL_1_CLK_TRAIL__SHIFT 0
  479. static inline uint32_t DSI_28nm_8960_PHY_TIMING_CTRL_1_CLK_TRAIL(uint32_t val)
  480. {
  481. return ((val) << DSI_28nm_8960_PHY_TIMING_CTRL_1_CLK_TRAIL__SHIFT) & DSI_28nm_8960_PHY_TIMING_CTRL_1_CLK_TRAIL__MASK;
  482. }
  483. #define REG_DSI_28nm_8960_PHY_TIMING_CTRL_2 0x00000148
  484. #define DSI_28nm_8960_PHY_TIMING_CTRL_2_CLK_PREPARE__MASK 0x000000ff
  485. #define DSI_28nm_8960_PHY_TIMING_CTRL_2_CLK_PREPARE__SHIFT 0
  486. static inline uint32_t DSI_28nm_8960_PHY_TIMING_CTRL_2_CLK_PREPARE(uint32_t val)
  487. {
  488. return ((val) << DSI_28nm_8960_PHY_TIMING_CTRL_2_CLK_PREPARE__SHIFT) & DSI_28nm_8960_PHY_TIMING_CTRL_2_CLK_PREPARE__MASK;
  489. }
  490. #define REG_DSI_28nm_8960_PHY_TIMING_CTRL_3 0x0000014c
  491. #define REG_DSI_28nm_8960_PHY_TIMING_CTRL_4 0x00000150
  492. #define DSI_28nm_8960_PHY_TIMING_CTRL_4_HS_EXIT__MASK 0x000000ff
  493. #define DSI_28nm_8960_PHY_TIMING_CTRL_4_HS_EXIT__SHIFT 0
  494. static inline uint32_t DSI_28nm_8960_PHY_TIMING_CTRL_4_HS_EXIT(uint32_t val)
  495. {
  496. return ((val) << DSI_28nm_8960_PHY_TIMING_CTRL_4_HS_EXIT__SHIFT) & DSI_28nm_8960_PHY_TIMING_CTRL_4_HS_EXIT__MASK;
  497. }
  498. #define REG_DSI_28nm_8960_PHY_TIMING_CTRL_5 0x00000154
  499. #define DSI_28nm_8960_PHY_TIMING_CTRL_5_HS_ZERO__MASK 0x000000ff
  500. #define DSI_28nm_8960_PHY_TIMING_CTRL_5_HS_ZERO__SHIFT 0
  501. static inline uint32_t DSI_28nm_8960_PHY_TIMING_CTRL_5_HS_ZERO(uint32_t val)
  502. {
  503. return ((val) << DSI_28nm_8960_PHY_TIMING_CTRL_5_HS_ZERO__SHIFT) & DSI_28nm_8960_PHY_TIMING_CTRL_5_HS_ZERO__MASK;
  504. }
  505. #define REG_DSI_28nm_8960_PHY_TIMING_CTRL_6 0x00000158
  506. #define DSI_28nm_8960_PHY_TIMING_CTRL_6_HS_PREPARE__MASK 0x000000ff
  507. #define DSI_28nm_8960_PHY_TIMING_CTRL_6_HS_PREPARE__SHIFT 0
  508. static inline uint32_t DSI_28nm_8960_PHY_TIMING_CTRL_6_HS_PREPARE(uint32_t val)
  509. {
  510. return ((val) << DSI_28nm_8960_PHY_TIMING_CTRL_6_HS_PREPARE__SHIFT) & DSI_28nm_8960_PHY_TIMING_CTRL_6_HS_PREPARE__MASK;
  511. }
  512. #define REG_DSI_28nm_8960_PHY_TIMING_CTRL_7 0x0000015c
  513. #define DSI_28nm_8960_PHY_TIMING_CTRL_7_HS_TRAIL__MASK 0x000000ff
  514. #define DSI_28nm_8960_PHY_TIMING_CTRL_7_HS_TRAIL__SHIFT 0
  515. static inline uint32_t DSI_28nm_8960_PHY_TIMING_CTRL_7_HS_TRAIL(uint32_t val)
  516. {
  517. return ((val) << DSI_28nm_8960_PHY_TIMING_CTRL_7_HS_TRAIL__SHIFT) & DSI_28nm_8960_PHY_TIMING_CTRL_7_HS_TRAIL__MASK;
  518. }
  519. #define REG_DSI_28nm_8960_PHY_TIMING_CTRL_8 0x00000160
  520. #define DSI_28nm_8960_PHY_TIMING_CTRL_8_HS_RQST__MASK 0x000000ff
  521. #define DSI_28nm_8960_PHY_TIMING_CTRL_8_HS_RQST__SHIFT 0
  522. static inline uint32_t DSI_28nm_8960_PHY_TIMING_CTRL_8_HS_RQST(uint32_t val)
  523. {
  524. return ((val) << DSI_28nm_8960_PHY_TIMING_CTRL_8_HS_RQST__SHIFT) & DSI_28nm_8960_PHY_TIMING_CTRL_8_HS_RQST__MASK;
  525. }
  526. #define REG_DSI_28nm_8960_PHY_TIMING_CTRL_9 0x00000164
  527. #define DSI_28nm_8960_PHY_TIMING_CTRL_9_TA_GO__MASK 0x00000007
  528. #define DSI_28nm_8960_PHY_TIMING_CTRL_9_TA_GO__SHIFT 0
  529. static inline uint32_t DSI_28nm_8960_PHY_TIMING_CTRL_9_TA_GO(uint32_t val)
  530. {
  531. return ((val) << DSI_28nm_8960_PHY_TIMING_CTRL_9_TA_GO__SHIFT) & DSI_28nm_8960_PHY_TIMING_CTRL_9_TA_GO__MASK;
  532. }
  533. #define DSI_28nm_8960_PHY_TIMING_CTRL_9_TA_SURE__MASK 0x00000070
  534. #define DSI_28nm_8960_PHY_TIMING_CTRL_9_TA_SURE__SHIFT 4
  535. static inline uint32_t DSI_28nm_8960_PHY_TIMING_CTRL_9_TA_SURE(uint32_t val)
  536. {
  537. return ((val) << DSI_28nm_8960_PHY_TIMING_CTRL_9_TA_SURE__SHIFT) & DSI_28nm_8960_PHY_TIMING_CTRL_9_TA_SURE__MASK;
  538. }
  539. #define REG_DSI_28nm_8960_PHY_TIMING_CTRL_10 0x00000168
  540. #define DSI_28nm_8960_PHY_TIMING_CTRL_10_TA_GET__MASK 0x00000007
  541. #define DSI_28nm_8960_PHY_TIMING_CTRL_10_TA_GET__SHIFT 0
  542. static inline uint32_t DSI_28nm_8960_PHY_TIMING_CTRL_10_TA_GET(uint32_t val)
  543. {
  544. return ((val) << DSI_28nm_8960_PHY_TIMING_CTRL_10_TA_GET__SHIFT) & DSI_28nm_8960_PHY_TIMING_CTRL_10_TA_GET__MASK;
  545. }
  546. #define REG_DSI_28nm_8960_PHY_TIMING_CTRL_11 0x0000016c
  547. #define DSI_28nm_8960_PHY_TIMING_CTRL_11_TRIG3_CMD__MASK 0x000000ff
  548. #define DSI_28nm_8960_PHY_TIMING_CTRL_11_TRIG3_CMD__SHIFT 0
  549. static inline uint32_t DSI_28nm_8960_PHY_TIMING_CTRL_11_TRIG3_CMD(uint32_t val)
  550. {
  551. return ((val) << DSI_28nm_8960_PHY_TIMING_CTRL_11_TRIG3_CMD__SHIFT) & DSI_28nm_8960_PHY_TIMING_CTRL_11_TRIG3_CMD__MASK;
  552. }
  553. #define REG_DSI_28nm_8960_PHY_CTRL_0 0x00000170
  554. #define REG_DSI_28nm_8960_PHY_CTRL_1 0x00000174
  555. #define REG_DSI_28nm_8960_PHY_CTRL_2 0x00000178
  556. #define REG_DSI_28nm_8960_PHY_CTRL_3 0x0000017c
  557. #define REG_DSI_28nm_8960_PHY_STRENGTH_0 0x00000180
  558. #define REG_DSI_28nm_8960_PHY_STRENGTH_1 0x00000184
  559. #define REG_DSI_28nm_8960_PHY_STRENGTH_2 0x00000188
  560. #define REG_DSI_28nm_8960_PHY_BIST_CTRL_0 0x0000018c
  561. #define REG_DSI_28nm_8960_PHY_BIST_CTRL_1 0x00000190
  562. #define REG_DSI_28nm_8960_PHY_BIST_CTRL_2 0x00000194
  563. #define REG_DSI_28nm_8960_PHY_BIST_CTRL_3 0x00000198
  564. #define REG_DSI_28nm_8960_PHY_BIST_CTRL_4 0x0000019c
  565. #define REG_DSI_28nm_8960_PHY_LDO_CTRL 0x000001b0
  566. #define REG_DSI_28nm_8960_PHY_MISC_REGULATOR_CTRL_0 0x00000000
  567. #define REG_DSI_28nm_8960_PHY_MISC_REGULATOR_CTRL_1 0x00000004
  568. #define REG_DSI_28nm_8960_PHY_MISC_REGULATOR_CTRL_2 0x00000008
  569. #define REG_DSI_28nm_8960_PHY_MISC_REGULATOR_CTRL_3 0x0000000c
  570. #define REG_DSI_28nm_8960_PHY_MISC_REGULATOR_CTRL_4 0x00000010
  571. #define REG_DSI_28nm_8960_PHY_MISC_REGULATOR_CTRL_5 0x00000014
  572. #define REG_DSI_28nm_8960_PHY_MISC_REGULATOR_CAL_PWR_CFG 0x00000018
  573. #define REG_DSI_28nm_8960_PHY_MISC_CAL_HW_TRIGGER 0x00000028
  574. #define REG_DSI_28nm_8960_PHY_MISC_CAL_SW_CFG_0 0x0000002c
  575. #define REG_DSI_28nm_8960_PHY_MISC_CAL_SW_CFG_1 0x00000030
  576. #define REG_DSI_28nm_8960_PHY_MISC_CAL_SW_CFG_2 0x00000034
  577. #define REG_DSI_28nm_8960_PHY_MISC_CAL_HW_CFG_0 0x00000038
  578. #define REG_DSI_28nm_8960_PHY_MISC_CAL_HW_CFG_1 0x0000003c
  579. #define REG_DSI_28nm_8960_PHY_MISC_CAL_HW_CFG_2 0x00000040
  580. #define REG_DSI_28nm_8960_PHY_MISC_CAL_HW_CFG_3 0x00000044
  581. #define REG_DSI_28nm_8960_PHY_MISC_CAL_HW_CFG_4 0x00000048
  582. #define REG_DSI_28nm_8960_PHY_MISC_CAL_STATUS 0x00000050
  583. #define DSI_28nm_8960_PHY_MISC_CAL_STATUS_CAL_BUSY 0x00000010
  584. #define REG_DSI_28nm_8960_PHY_PLL_CTRL_0 0x00000000
  585. #define DSI_28nm_8960_PHY_PLL_CTRL_0_ENABLE 0x00000001
  586. #define REG_DSI_28nm_8960_PHY_PLL_CTRL_1 0x00000004
  587. #define REG_DSI_28nm_8960_PHY_PLL_CTRL_2 0x00000008
  588. #define REG_DSI_28nm_8960_PHY_PLL_CTRL_3 0x0000000c
  589. #define REG_DSI_28nm_8960_PHY_PLL_CTRL_4 0x00000010
  590. #define REG_DSI_28nm_8960_PHY_PLL_CTRL_5 0x00000014
  591. #define REG_DSI_28nm_8960_PHY_PLL_CTRL_6 0x00000018
  592. #define REG_DSI_28nm_8960_PHY_PLL_CTRL_7 0x0000001c
  593. #define REG_DSI_28nm_8960_PHY_PLL_CTRL_8 0x00000020
  594. #define REG_DSI_28nm_8960_PHY_PLL_CTRL_9 0x00000024
  595. #define REG_DSI_28nm_8960_PHY_PLL_CTRL_10 0x00000028
  596. #define REG_DSI_28nm_8960_PHY_PLL_CTRL_11 0x0000002c
  597. #define REG_DSI_28nm_8960_PHY_PLL_CTRL_12 0x00000030
  598. #define REG_DSI_28nm_8960_PHY_PLL_CTRL_13 0x00000034
  599. #define REG_DSI_28nm_8960_PHY_PLL_CTRL_14 0x00000038
  600. #define REG_DSI_28nm_8960_PHY_PLL_CTRL_15 0x0000003c
  601. #define REG_DSI_28nm_8960_PHY_PLL_CTRL_16 0x00000040
  602. #define REG_DSI_28nm_8960_PHY_PLL_CTRL_17 0x00000044
  603. #define REG_DSI_28nm_8960_PHY_PLL_CTRL_18 0x00000048
  604. #define REG_DSI_28nm_8960_PHY_PLL_CTRL_19 0x0000004c
  605. #define REG_DSI_28nm_8960_PHY_PLL_CTRL_20 0x00000050
  606. #define REG_DSI_28nm_8960_PHY_PLL_RDY 0x00000080
  607. #define DSI_28nm_8960_PHY_PLL_RDY_PLL_RDY 0x00000001
  608. static inline uint32_t REG_DSI_28nm_PHY_LN(uint32_t i0) { return 0x00000000 + 0x40*i0; }
  609. static inline uint32_t REG_DSI_28nm_PHY_LN_CFG_0(uint32_t i0) { return 0x00000000 + 0x40*i0; }
  610. static inline uint32_t REG_DSI_28nm_PHY_LN_CFG_1(uint32_t i0) { return 0x00000004 + 0x40*i0; }
  611. static inline uint32_t REG_DSI_28nm_PHY_LN_CFG_2(uint32_t i0) { return 0x00000008 + 0x40*i0; }
  612. static inline uint32_t REG_DSI_28nm_PHY_LN_CFG_3(uint32_t i0) { return 0x0000000c + 0x40*i0; }
  613. static inline uint32_t REG_DSI_28nm_PHY_LN_CFG_4(uint32_t i0) { return 0x00000010 + 0x40*i0; }
  614. static inline uint32_t REG_DSI_28nm_PHY_LN_TEST_DATAPATH(uint32_t i0) { return 0x00000014 + 0x40*i0; }
  615. static inline uint32_t REG_DSI_28nm_PHY_LN_DEBUG_SEL(uint32_t i0) { return 0x00000018 + 0x40*i0; }
  616. static inline uint32_t REG_DSI_28nm_PHY_LN_TEST_STR_0(uint32_t i0) { return 0x0000001c + 0x40*i0; }
  617. static inline uint32_t REG_DSI_28nm_PHY_LN_TEST_STR_1(uint32_t i0) { return 0x00000020 + 0x40*i0; }
  618. #define REG_DSI_28nm_PHY_LNCK_CFG_0 0x00000100
  619. #define REG_DSI_28nm_PHY_LNCK_CFG_1 0x00000104
  620. #define REG_DSI_28nm_PHY_LNCK_CFG_2 0x00000108
  621. #define REG_DSI_28nm_PHY_LNCK_CFG_3 0x0000010c
  622. #define REG_DSI_28nm_PHY_LNCK_CFG_4 0x00000110
  623. #define REG_DSI_28nm_PHY_LNCK_TEST_DATAPATH 0x00000114
  624. #define REG_DSI_28nm_PHY_LNCK_DEBUG_SEL 0x00000118
  625. #define REG_DSI_28nm_PHY_LNCK_TEST_STR0 0x0000011c
  626. #define REG_DSI_28nm_PHY_LNCK_TEST_STR1 0x00000120
  627. #define REG_DSI_28nm_PHY_TIMING_CTRL_0 0x00000140
  628. #define DSI_28nm_PHY_TIMING_CTRL_0_CLK_ZERO__MASK 0x000000ff
  629. #define DSI_28nm_PHY_TIMING_CTRL_0_CLK_ZERO__SHIFT 0
  630. static inline uint32_t DSI_28nm_PHY_TIMING_CTRL_0_CLK_ZERO(uint32_t val)
  631. {
  632. return ((val) << DSI_28nm_PHY_TIMING_CTRL_0_CLK_ZERO__SHIFT) & DSI_28nm_PHY_TIMING_CTRL_0_CLK_ZERO__MASK;
  633. }
  634. #define REG_DSI_28nm_PHY_TIMING_CTRL_1 0x00000144
  635. #define DSI_28nm_PHY_TIMING_CTRL_1_CLK_TRAIL__MASK 0x000000ff
  636. #define DSI_28nm_PHY_TIMING_CTRL_1_CLK_TRAIL__SHIFT 0
  637. static inline uint32_t DSI_28nm_PHY_TIMING_CTRL_1_CLK_TRAIL(uint32_t val)
  638. {
  639. return ((val) << DSI_28nm_PHY_TIMING_CTRL_1_CLK_TRAIL__SHIFT) & DSI_28nm_PHY_TIMING_CTRL_1_CLK_TRAIL__MASK;
  640. }
  641. #define REG_DSI_28nm_PHY_TIMING_CTRL_2 0x00000148
  642. #define DSI_28nm_PHY_TIMING_CTRL_2_CLK_PREPARE__MASK 0x000000ff
  643. #define DSI_28nm_PHY_TIMING_CTRL_2_CLK_PREPARE__SHIFT 0
  644. static inline uint32_t DSI_28nm_PHY_TIMING_CTRL_2_CLK_PREPARE(uint32_t val)
  645. {
  646. return ((val) << DSI_28nm_PHY_TIMING_CTRL_2_CLK_PREPARE__SHIFT) & DSI_28nm_PHY_TIMING_CTRL_2_CLK_PREPARE__MASK;
  647. }
  648. #define REG_DSI_28nm_PHY_TIMING_CTRL_3 0x0000014c
  649. #define DSI_28nm_PHY_TIMING_CTRL_3_CLK_ZERO_8 0x00000001
  650. #define REG_DSI_28nm_PHY_TIMING_CTRL_4 0x00000150
  651. #define DSI_28nm_PHY_TIMING_CTRL_4_HS_EXIT__MASK 0x000000ff
  652. #define DSI_28nm_PHY_TIMING_CTRL_4_HS_EXIT__SHIFT 0
  653. static inline uint32_t DSI_28nm_PHY_TIMING_CTRL_4_HS_EXIT(uint32_t val)
  654. {
  655. return ((val) << DSI_28nm_PHY_TIMING_CTRL_4_HS_EXIT__SHIFT) & DSI_28nm_PHY_TIMING_CTRL_4_HS_EXIT__MASK;
  656. }
  657. #define REG_DSI_28nm_PHY_TIMING_CTRL_5 0x00000154
  658. #define DSI_28nm_PHY_TIMING_CTRL_5_HS_ZERO__MASK 0x000000ff
  659. #define DSI_28nm_PHY_TIMING_CTRL_5_HS_ZERO__SHIFT 0
  660. static inline uint32_t DSI_28nm_PHY_TIMING_CTRL_5_HS_ZERO(uint32_t val)
  661. {
  662. return ((val) << DSI_28nm_PHY_TIMING_CTRL_5_HS_ZERO__SHIFT) & DSI_28nm_PHY_TIMING_CTRL_5_HS_ZERO__MASK;
  663. }
  664. #define REG_DSI_28nm_PHY_TIMING_CTRL_6 0x00000158
  665. #define DSI_28nm_PHY_TIMING_CTRL_6_HS_PREPARE__MASK 0x000000ff
  666. #define DSI_28nm_PHY_TIMING_CTRL_6_HS_PREPARE__SHIFT 0
  667. static inline uint32_t DSI_28nm_PHY_TIMING_CTRL_6_HS_PREPARE(uint32_t val)
  668. {
  669. return ((val) << DSI_28nm_PHY_TIMING_CTRL_6_HS_PREPARE__SHIFT) & DSI_28nm_PHY_TIMING_CTRL_6_HS_PREPARE__MASK;
  670. }
  671. #define REG_DSI_28nm_PHY_TIMING_CTRL_7 0x0000015c
  672. #define DSI_28nm_PHY_TIMING_CTRL_7_HS_TRAIL__MASK 0x000000ff
  673. #define DSI_28nm_PHY_TIMING_CTRL_7_HS_TRAIL__SHIFT 0
  674. static inline uint32_t DSI_28nm_PHY_TIMING_CTRL_7_HS_TRAIL(uint32_t val)
  675. {
  676. return ((val) << DSI_28nm_PHY_TIMING_CTRL_7_HS_TRAIL__SHIFT) & DSI_28nm_PHY_TIMING_CTRL_7_HS_TRAIL__MASK;
  677. }
  678. #define REG_DSI_28nm_PHY_TIMING_CTRL_8 0x00000160
  679. #define DSI_28nm_PHY_TIMING_CTRL_8_HS_RQST__MASK 0x000000ff
  680. #define DSI_28nm_PHY_TIMING_CTRL_8_HS_RQST__SHIFT 0
  681. static inline uint32_t DSI_28nm_PHY_TIMING_CTRL_8_HS_RQST(uint32_t val)
  682. {
  683. return ((val) << DSI_28nm_PHY_TIMING_CTRL_8_HS_RQST__SHIFT) & DSI_28nm_PHY_TIMING_CTRL_8_HS_RQST__MASK;
  684. }
  685. #define REG_DSI_28nm_PHY_TIMING_CTRL_9 0x00000164
  686. #define DSI_28nm_PHY_TIMING_CTRL_9_TA_GO__MASK 0x00000007
  687. #define DSI_28nm_PHY_TIMING_CTRL_9_TA_GO__SHIFT 0
  688. static inline uint32_t DSI_28nm_PHY_TIMING_CTRL_9_TA_GO(uint32_t val)
  689. {
  690. return ((val) << DSI_28nm_PHY_TIMING_CTRL_9_TA_GO__SHIFT) & DSI_28nm_PHY_TIMING_CTRL_9_TA_GO__MASK;
  691. }
  692. #define DSI_28nm_PHY_TIMING_CTRL_9_TA_SURE__MASK 0x00000070
  693. #define DSI_28nm_PHY_TIMING_CTRL_9_TA_SURE__SHIFT 4
  694. static inline uint32_t DSI_28nm_PHY_TIMING_CTRL_9_TA_SURE(uint32_t val)
  695. {
  696. return ((val) << DSI_28nm_PHY_TIMING_CTRL_9_TA_SURE__SHIFT) & DSI_28nm_PHY_TIMING_CTRL_9_TA_SURE__MASK;
  697. }
  698. #define REG_DSI_28nm_PHY_TIMING_CTRL_10 0x00000168
  699. #define DSI_28nm_PHY_TIMING_CTRL_10_TA_GET__MASK 0x00000007
  700. #define DSI_28nm_PHY_TIMING_CTRL_10_TA_GET__SHIFT 0
  701. static inline uint32_t DSI_28nm_PHY_TIMING_CTRL_10_TA_GET(uint32_t val)
  702. {
  703. return ((val) << DSI_28nm_PHY_TIMING_CTRL_10_TA_GET__SHIFT) & DSI_28nm_PHY_TIMING_CTRL_10_TA_GET__MASK;
  704. }
  705. #define REG_DSI_28nm_PHY_TIMING_CTRL_11 0x0000016c
  706. #define DSI_28nm_PHY_TIMING_CTRL_11_TRIG3_CMD__MASK 0x000000ff
  707. #define DSI_28nm_PHY_TIMING_CTRL_11_TRIG3_CMD__SHIFT 0
  708. static inline uint32_t DSI_28nm_PHY_TIMING_CTRL_11_TRIG3_CMD(uint32_t val)
  709. {
  710. return ((val) << DSI_28nm_PHY_TIMING_CTRL_11_TRIG3_CMD__SHIFT) & DSI_28nm_PHY_TIMING_CTRL_11_TRIG3_CMD__MASK;
  711. }
  712. #define REG_DSI_28nm_PHY_CTRL_0 0x00000170
  713. #define REG_DSI_28nm_PHY_CTRL_1 0x00000174
  714. #define REG_DSI_28nm_PHY_CTRL_2 0x00000178
  715. #define REG_DSI_28nm_PHY_CTRL_3 0x0000017c
  716. #define REG_DSI_28nm_PHY_CTRL_4 0x00000180
  717. #define REG_DSI_28nm_PHY_STRENGTH_0 0x00000184
  718. #define REG_DSI_28nm_PHY_STRENGTH_1 0x00000188
  719. #define REG_DSI_28nm_PHY_BIST_CTRL_0 0x000001b4
  720. #define REG_DSI_28nm_PHY_BIST_CTRL_1 0x000001b8
  721. #define REG_DSI_28nm_PHY_BIST_CTRL_2 0x000001bc
  722. #define REG_DSI_28nm_PHY_BIST_CTRL_3 0x000001c0
  723. #define REG_DSI_28nm_PHY_BIST_CTRL_4 0x000001c4
  724. #define REG_DSI_28nm_PHY_BIST_CTRL_5 0x000001c8
  725. #define REG_DSI_28nm_PHY_GLBL_TEST_CTRL 0x000001d4
  726. #define DSI_28nm_PHY_GLBL_TEST_CTRL_BITCLK_HS_SEL 0x00000001
  727. #define REG_DSI_28nm_PHY_LDO_CNTRL 0x000001dc
  728. #define REG_DSI_28nm_PHY_REGULATOR_CTRL_0 0x00000000
  729. #define REG_DSI_28nm_PHY_REGULATOR_CTRL_1 0x00000004
  730. #define REG_DSI_28nm_PHY_REGULATOR_CTRL_2 0x00000008
  731. #define REG_DSI_28nm_PHY_REGULATOR_CTRL_3 0x0000000c
  732. #define REG_DSI_28nm_PHY_REGULATOR_CTRL_4 0x00000010
  733. #define REG_DSI_28nm_PHY_REGULATOR_CTRL_5 0x00000014
  734. #define REG_DSI_28nm_PHY_REGULATOR_CAL_PWR_CFG 0x00000018
  735. #define REG_DSI_28nm_PHY_PLL_REFCLK_CFG 0x00000000
  736. #define DSI_28nm_PHY_PLL_REFCLK_CFG_DBLR 0x00000001
  737. #define REG_DSI_28nm_PHY_PLL_POSTDIV1_CFG 0x00000004
  738. #define REG_DSI_28nm_PHY_PLL_CHGPUMP_CFG 0x00000008
  739. #define REG_DSI_28nm_PHY_PLL_VCOLPF_CFG 0x0000000c
  740. #define REG_DSI_28nm_PHY_PLL_VREG_CFG 0x00000010
  741. #define DSI_28nm_PHY_PLL_VREG_CFG_POSTDIV1_BYPASS_B 0x00000002
  742. #define REG_DSI_28nm_PHY_PLL_PWRGEN_CFG 0x00000014
  743. #define REG_DSI_28nm_PHY_PLL_DMUX_CFG 0x00000018
  744. #define REG_DSI_28nm_PHY_PLL_AMUX_CFG 0x0000001c
  745. #define REG_DSI_28nm_PHY_PLL_GLB_CFG 0x00000020
  746. #define DSI_28nm_PHY_PLL_GLB_CFG_PLL_PWRDN_B 0x00000001
  747. #define DSI_28nm_PHY_PLL_GLB_CFG_PLL_LDO_PWRDN_B 0x00000002
  748. #define DSI_28nm_PHY_PLL_GLB_CFG_PLL_PWRGEN_PWRDN_B 0x00000004
  749. #define DSI_28nm_PHY_PLL_GLB_CFG_PLL_ENABLE 0x00000008
  750. #define REG_DSI_28nm_PHY_PLL_POSTDIV2_CFG 0x00000024
  751. #define REG_DSI_28nm_PHY_PLL_POSTDIV3_CFG 0x00000028
  752. #define REG_DSI_28nm_PHY_PLL_LPFR_CFG 0x0000002c
  753. #define REG_DSI_28nm_PHY_PLL_LPFC1_CFG 0x00000030
  754. #define REG_DSI_28nm_PHY_PLL_LPFC2_CFG 0x00000034
  755. #define REG_DSI_28nm_PHY_PLL_SDM_CFG0 0x00000038
  756. #define DSI_28nm_PHY_PLL_SDM_CFG0_BYP_DIV__MASK 0x0000003f
  757. #define DSI_28nm_PHY_PLL_SDM_CFG0_BYP_DIV__SHIFT 0
  758. static inline uint32_t DSI_28nm_PHY_PLL_SDM_CFG0_BYP_DIV(uint32_t val)
  759. {
  760. return ((val) << DSI_28nm_PHY_PLL_SDM_CFG0_BYP_DIV__SHIFT) & DSI_28nm_PHY_PLL_SDM_CFG0_BYP_DIV__MASK;
  761. }
  762. #define DSI_28nm_PHY_PLL_SDM_CFG0_BYP 0x00000040
  763. #define REG_DSI_28nm_PHY_PLL_SDM_CFG1 0x0000003c
  764. #define DSI_28nm_PHY_PLL_SDM_CFG1_DC_OFFSET__MASK 0x0000003f
  765. #define DSI_28nm_PHY_PLL_SDM_CFG1_DC_OFFSET__SHIFT 0
  766. static inline uint32_t DSI_28nm_PHY_PLL_SDM_CFG1_DC_OFFSET(uint32_t val)
  767. {
  768. return ((val) << DSI_28nm_PHY_PLL_SDM_CFG1_DC_OFFSET__SHIFT) & DSI_28nm_PHY_PLL_SDM_CFG1_DC_OFFSET__MASK;
  769. }
  770. #define DSI_28nm_PHY_PLL_SDM_CFG1_DITHER_EN__MASK 0x00000040
  771. #define DSI_28nm_PHY_PLL_SDM_CFG1_DITHER_EN__SHIFT 6
  772. static inline uint32_t DSI_28nm_PHY_PLL_SDM_CFG1_DITHER_EN(uint32_t val)
  773. {
  774. return ((val) << DSI_28nm_PHY_PLL_SDM_CFG1_DITHER_EN__SHIFT) & DSI_28nm_PHY_PLL_SDM_CFG1_DITHER_EN__MASK;
  775. }
  776. #define REG_DSI_28nm_PHY_PLL_SDM_CFG2 0x00000040
  777. #define DSI_28nm_PHY_PLL_SDM_CFG2_FREQ_SEED_7_0__MASK 0x000000ff
  778. #define DSI_28nm_PHY_PLL_SDM_CFG2_FREQ_SEED_7_0__SHIFT 0
  779. static inline uint32_t DSI_28nm_PHY_PLL_SDM_CFG2_FREQ_SEED_7_0(uint32_t val)
  780. {
  781. return ((val) << DSI_28nm_PHY_PLL_SDM_CFG2_FREQ_SEED_7_0__SHIFT) & DSI_28nm_PHY_PLL_SDM_CFG2_FREQ_SEED_7_0__MASK;
  782. }
  783. #define REG_DSI_28nm_PHY_PLL_SDM_CFG3 0x00000044
  784. #define DSI_28nm_PHY_PLL_SDM_CFG3_FREQ_SEED_15_8__MASK 0x000000ff
  785. #define DSI_28nm_PHY_PLL_SDM_CFG3_FREQ_SEED_15_8__SHIFT 0
  786. static inline uint32_t DSI_28nm_PHY_PLL_SDM_CFG3_FREQ_SEED_15_8(uint32_t val)
  787. {
  788. return ((val) << DSI_28nm_PHY_PLL_SDM_CFG3_FREQ_SEED_15_8__SHIFT) & DSI_28nm_PHY_PLL_SDM_CFG3_FREQ_SEED_15_8__MASK;
  789. }
  790. #define REG_DSI_28nm_PHY_PLL_SDM_CFG4 0x00000048
  791. #define REG_DSI_28nm_PHY_PLL_SSC_CFG0 0x0000004c
  792. #define REG_DSI_28nm_PHY_PLL_SSC_CFG1 0x00000050
  793. #define REG_DSI_28nm_PHY_PLL_SSC_CFG2 0x00000054
  794. #define REG_DSI_28nm_PHY_PLL_SSC_CFG3 0x00000058
  795. #define REG_DSI_28nm_PHY_PLL_LKDET_CFG0 0x0000005c
  796. #define REG_DSI_28nm_PHY_PLL_LKDET_CFG1 0x00000060
  797. #define REG_DSI_28nm_PHY_PLL_LKDET_CFG2 0x00000064
  798. #define REG_DSI_28nm_PHY_PLL_TEST_CFG 0x00000068
  799. #define DSI_28nm_PHY_PLL_TEST_CFG_PLL_SW_RESET 0x00000001
  800. #define REG_DSI_28nm_PHY_PLL_CAL_CFG0 0x0000006c
  801. #define REG_DSI_28nm_PHY_PLL_CAL_CFG1 0x00000070
  802. #define REG_DSI_28nm_PHY_PLL_CAL_CFG2 0x00000074
  803. #define REG_DSI_28nm_PHY_PLL_CAL_CFG3 0x00000078
  804. #define REG_DSI_28nm_PHY_PLL_CAL_CFG4 0x0000007c
  805. #define REG_DSI_28nm_PHY_PLL_CAL_CFG5 0x00000080
  806. #define REG_DSI_28nm_PHY_PLL_CAL_CFG6 0x00000084
  807. #define REG_DSI_28nm_PHY_PLL_CAL_CFG7 0x00000088
  808. #define REG_DSI_28nm_PHY_PLL_CAL_CFG8 0x0000008c
  809. #define REG_DSI_28nm_PHY_PLL_CAL_CFG9 0x00000090
  810. #define REG_DSI_28nm_PHY_PLL_CAL_CFG10 0x00000094
  811. #define REG_DSI_28nm_PHY_PLL_CAL_CFG11 0x00000098
  812. #define REG_DSI_28nm_PHY_PLL_EFUSE_CFG 0x0000009c
  813. #define REG_DSI_28nm_PHY_PLL_DEBUG_BUS_SEL 0x000000a0
  814. #define REG_DSI_28nm_PHY_PLL_CTRL_42 0x000000a4
  815. #define REG_DSI_28nm_PHY_PLL_CTRL_43 0x000000a8
  816. #define REG_DSI_28nm_PHY_PLL_CTRL_44 0x000000ac
  817. #define REG_DSI_28nm_PHY_PLL_CTRL_45 0x000000b0
  818. #define REG_DSI_28nm_PHY_PLL_CTRL_46 0x000000b4
  819. #define REG_DSI_28nm_PHY_PLL_CTRL_47 0x000000b8
  820. #define REG_DSI_28nm_PHY_PLL_CTRL_48 0x000000bc
  821. #define REG_DSI_28nm_PHY_PLL_STATUS 0x000000c0
  822. #define DSI_28nm_PHY_PLL_STATUS_PLL_RDY 0x00000001
  823. #define REG_DSI_28nm_PHY_PLL_DEBUG_BUS0 0x000000c4
  824. #define REG_DSI_28nm_PHY_PLL_DEBUG_BUS1 0x000000c8
  825. #define REG_DSI_28nm_PHY_PLL_DEBUG_BUS2 0x000000cc
  826. #define REG_DSI_28nm_PHY_PLL_DEBUG_BUS3 0x000000d0
  827. #define REG_DSI_28nm_PHY_PLL_CTRL_54 0x000000d4
  828. static inline uint32_t REG_DSI_20nm_PHY_LN(uint32_t i0) { return 0x00000000 + 0x40*i0; }
  829. static inline uint32_t REG_DSI_20nm_PHY_LN_CFG_0(uint32_t i0) { return 0x00000000 + 0x40*i0; }
  830. static inline uint32_t REG_DSI_20nm_PHY_LN_CFG_1(uint32_t i0) { return 0x00000004 + 0x40*i0; }
  831. static inline uint32_t REG_DSI_20nm_PHY_LN_CFG_2(uint32_t i0) { return 0x00000008 + 0x40*i0; }
  832. static inline uint32_t REG_DSI_20nm_PHY_LN_CFG_3(uint32_t i0) { return 0x0000000c + 0x40*i0; }
  833. static inline uint32_t REG_DSI_20nm_PHY_LN_CFG_4(uint32_t i0) { return 0x00000010 + 0x40*i0; }
  834. static inline uint32_t REG_DSI_20nm_PHY_LN_TEST_DATAPATH(uint32_t i0) { return 0x00000014 + 0x40*i0; }
  835. static inline uint32_t REG_DSI_20nm_PHY_LN_DEBUG_SEL(uint32_t i0) { return 0x00000018 + 0x40*i0; }
  836. static inline uint32_t REG_DSI_20nm_PHY_LN_TEST_STR_0(uint32_t i0) { return 0x0000001c + 0x40*i0; }
  837. static inline uint32_t REG_DSI_20nm_PHY_LN_TEST_STR_1(uint32_t i0) { return 0x00000020 + 0x40*i0; }
  838. #define REG_DSI_20nm_PHY_LNCK_CFG_0 0x00000100
  839. #define REG_DSI_20nm_PHY_LNCK_CFG_1 0x00000104
  840. #define REG_DSI_20nm_PHY_LNCK_CFG_2 0x00000108
  841. #define REG_DSI_20nm_PHY_LNCK_CFG_3 0x0000010c
  842. #define REG_DSI_20nm_PHY_LNCK_CFG_4 0x00000110
  843. #define REG_DSI_20nm_PHY_LNCK_TEST_DATAPATH 0x00000114
  844. #define REG_DSI_20nm_PHY_LNCK_DEBUG_SEL 0x00000118
  845. #define REG_DSI_20nm_PHY_LNCK_TEST_STR0 0x0000011c
  846. #define REG_DSI_20nm_PHY_LNCK_TEST_STR1 0x00000120
  847. #define REG_DSI_20nm_PHY_TIMING_CTRL_0 0x00000140
  848. #define DSI_20nm_PHY_TIMING_CTRL_0_CLK_ZERO__MASK 0x000000ff
  849. #define DSI_20nm_PHY_TIMING_CTRL_0_CLK_ZERO__SHIFT 0
  850. static inline uint32_t DSI_20nm_PHY_TIMING_CTRL_0_CLK_ZERO(uint32_t val)
  851. {
  852. return ((val) << DSI_20nm_PHY_TIMING_CTRL_0_CLK_ZERO__SHIFT) & DSI_20nm_PHY_TIMING_CTRL_0_CLK_ZERO__MASK;
  853. }
  854. #define REG_DSI_20nm_PHY_TIMING_CTRL_1 0x00000144
  855. #define DSI_20nm_PHY_TIMING_CTRL_1_CLK_TRAIL__MASK 0x000000ff
  856. #define DSI_20nm_PHY_TIMING_CTRL_1_CLK_TRAIL__SHIFT 0
  857. static inline uint32_t DSI_20nm_PHY_TIMING_CTRL_1_CLK_TRAIL(uint32_t val)
  858. {
  859. return ((val) << DSI_20nm_PHY_TIMING_CTRL_1_CLK_TRAIL__SHIFT) & DSI_20nm_PHY_TIMING_CTRL_1_CLK_TRAIL__MASK;
  860. }
  861. #define REG_DSI_20nm_PHY_TIMING_CTRL_2 0x00000148
  862. #define DSI_20nm_PHY_TIMING_CTRL_2_CLK_PREPARE__MASK 0x000000ff
  863. #define DSI_20nm_PHY_TIMING_CTRL_2_CLK_PREPARE__SHIFT 0
  864. static inline uint32_t DSI_20nm_PHY_TIMING_CTRL_2_CLK_PREPARE(uint32_t val)
  865. {
  866. return ((val) << DSI_20nm_PHY_TIMING_CTRL_2_CLK_PREPARE__SHIFT) & DSI_20nm_PHY_TIMING_CTRL_2_CLK_PREPARE__MASK;
  867. }
  868. #define REG_DSI_20nm_PHY_TIMING_CTRL_3 0x0000014c
  869. #define DSI_20nm_PHY_TIMING_CTRL_3_CLK_ZERO_8 0x00000001
  870. #define REG_DSI_20nm_PHY_TIMING_CTRL_4 0x00000150
  871. #define DSI_20nm_PHY_TIMING_CTRL_4_HS_EXIT__MASK 0x000000ff
  872. #define DSI_20nm_PHY_TIMING_CTRL_4_HS_EXIT__SHIFT 0
  873. static inline uint32_t DSI_20nm_PHY_TIMING_CTRL_4_HS_EXIT(uint32_t val)
  874. {
  875. return ((val) << DSI_20nm_PHY_TIMING_CTRL_4_HS_EXIT__SHIFT) & DSI_20nm_PHY_TIMING_CTRL_4_HS_EXIT__MASK;
  876. }
  877. #define REG_DSI_20nm_PHY_TIMING_CTRL_5 0x00000154
  878. #define DSI_20nm_PHY_TIMING_CTRL_5_HS_ZERO__MASK 0x000000ff
  879. #define DSI_20nm_PHY_TIMING_CTRL_5_HS_ZERO__SHIFT 0
  880. static inline uint32_t DSI_20nm_PHY_TIMING_CTRL_5_HS_ZERO(uint32_t val)
  881. {
  882. return ((val) << DSI_20nm_PHY_TIMING_CTRL_5_HS_ZERO__SHIFT) & DSI_20nm_PHY_TIMING_CTRL_5_HS_ZERO__MASK;
  883. }
  884. #define REG_DSI_20nm_PHY_TIMING_CTRL_6 0x00000158
  885. #define DSI_20nm_PHY_TIMING_CTRL_6_HS_PREPARE__MASK 0x000000ff
  886. #define DSI_20nm_PHY_TIMING_CTRL_6_HS_PREPARE__SHIFT 0
  887. static inline uint32_t DSI_20nm_PHY_TIMING_CTRL_6_HS_PREPARE(uint32_t val)
  888. {
  889. return ((val) << DSI_20nm_PHY_TIMING_CTRL_6_HS_PREPARE__SHIFT) & DSI_20nm_PHY_TIMING_CTRL_6_HS_PREPARE__MASK;
  890. }
  891. #define REG_DSI_20nm_PHY_TIMING_CTRL_7 0x0000015c
  892. #define DSI_20nm_PHY_TIMING_CTRL_7_HS_TRAIL__MASK 0x000000ff
  893. #define DSI_20nm_PHY_TIMING_CTRL_7_HS_TRAIL__SHIFT 0
  894. static inline uint32_t DSI_20nm_PHY_TIMING_CTRL_7_HS_TRAIL(uint32_t val)
  895. {
  896. return ((val) << DSI_20nm_PHY_TIMING_CTRL_7_HS_TRAIL__SHIFT) & DSI_20nm_PHY_TIMING_CTRL_7_HS_TRAIL__MASK;
  897. }
  898. #define REG_DSI_20nm_PHY_TIMING_CTRL_8 0x00000160
  899. #define DSI_20nm_PHY_TIMING_CTRL_8_HS_RQST__MASK 0x000000ff
  900. #define DSI_20nm_PHY_TIMING_CTRL_8_HS_RQST__SHIFT 0
  901. static inline uint32_t DSI_20nm_PHY_TIMING_CTRL_8_HS_RQST(uint32_t val)
  902. {
  903. return ((val) << DSI_20nm_PHY_TIMING_CTRL_8_HS_RQST__SHIFT) & DSI_20nm_PHY_TIMING_CTRL_8_HS_RQST__MASK;
  904. }
  905. #define REG_DSI_20nm_PHY_TIMING_CTRL_9 0x00000164
  906. #define DSI_20nm_PHY_TIMING_CTRL_9_TA_GO__MASK 0x00000007
  907. #define DSI_20nm_PHY_TIMING_CTRL_9_TA_GO__SHIFT 0
  908. static inline uint32_t DSI_20nm_PHY_TIMING_CTRL_9_TA_GO(uint32_t val)
  909. {
  910. return ((val) << DSI_20nm_PHY_TIMING_CTRL_9_TA_GO__SHIFT) & DSI_20nm_PHY_TIMING_CTRL_9_TA_GO__MASK;
  911. }
  912. #define DSI_20nm_PHY_TIMING_CTRL_9_TA_SURE__MASK 0x00000070
  913. #define DSI_20nm_PHY_TIMING_CTRL_9_TA_SURE__SHIFT 4
  914. static inline uint32_t DSI_20nm_PHY_TIMING_CTRL_9_TA_SURE(uint32_t val)
  915. {
  916. return ((val) << DSI_20nm_PHY_TIMING_CTRL_9_TA_SURE__SHIFT) & DSI_20nm_PHY_TIMING_CTRL_9_TA_SURE__MASK;
  917. }
  918. #define REG_DSI_20nm_PHY_TIMING_CTRL_10 0x00000168
  919. #define DSI_20nm_PHY_TIMING_CTRL_10_TA_GET__MASK 0x00000007
  920. #define DSI_20nm_PHY_TIMING_CTRL_10_TA_GET__SHIFT 0
  921. static inline uint32_t DSI_20nm_PHY_TIMING_CTRL_10_TA_GET(uint32_t val)
  922. {
  923. return ((val) << DSI_20nm_PHY_TIMING_CTRL_10_TA_GET__SHIFT) & DSI_20nm_PHY_TIMING_CTRL_10_TA_GET__MASK;
  924. }
  925. #define REG_DSI_20nm_PHY_TIMING_CTRL_11 0x0000016c
  926. #define DSI_20nm_PHY_TIMING_CTRL_11_TRIG3_CMD__MASK 0x000000ff
  927. #define DSI_20nm_PHY_TIMING_CTRL_11_TRIG3_CMD__SHIFT 0
  928. static inline uint32_t DSI_20nm_PHY_TIMING_CTRL_11_TRIG3_CMD(uint32_t val)
  929. {
  930. return ((val) << DSI_20nm_PHY_TIMING_CTRL_11_TRIG3_CMD__SHIFT) & DSI_20nm_PHY_TIMING_CTRL_11_TRIG3_CMD__MASK;
  931. }
  932. #define REG_DSI_20nm_PHY_CTRL_0 0x00000170
  933. #define REG_DSI_20nm_PHY_CTRL_1 0x00000174
  934. #define REG_DSI_20nm_PHY_CTRL_2 0x00000178
  935. #define REG_DSI_20nm_PHY_CTRL_3 0x0000017c
  936. #define REG_DSI_20nm_PHY_CTRL_4 0x00000180
  937. #define REG_DSI_20nm_PHY_STRENGTH_0 0x00000184
  938. #define REG_DSI_20nm_PHY_STRENGTH_1 0x00000188
  939. #define REG_DSI_20nm_PHY_BIST_CTRL_0 0x000001b4
  940. #define REG_DSI_20nm_PHY_BIST_CTRL_1 0x000001b8
  941. #define REG_DSI_20nm_PHY_BIST_CTRL_2 0x000001bc
  942. #define REG_DSI_20nm_PHY_BIST_CTRL_3 0x000001c0
  943. #define REG_DSI_20nm_PHY_BIST_CTRL_4 0x000001c4
  944. #define REG_DSI_20nm_PHY_BIST_CTRL_5 0x000001c8
  945. #define REG_DSI_20nm_PHY_GLBL_TEST_CTRL 0x000001d4
  946. #define DSI_20nm_PHY_GLBL_TEST_CTRL_BITCLK_HS_SEL 0x00000001
  947. #define REG_DSI_20nm_PHY_LDO_CNTRL 0x000001dc
  948. #define REG_DSI_20nm_PHY_REGULATOR_CTRL_0 0x00000000
  949. #define REG_DSI_20nm_PHY_REGULATOR_CTRL_1 0x00000004
  950. #define REG_DSI_20nm_PHY_REGULATOR_CTRL_2 0x00000008
  951. #define REG_DSI_20nm_PHY_REGULATOR_CTRL_3 0x0000000c
  952. #define REG_DSI_20nm_PHY_REGULATOR_CTRL_4 0x00000010
  953. #define REG_DSI_20nm_PHY_REGULATOR_CTRL_5 0x00000014
  954. #define REG_DSI_20nm_PHY_REGULATOR_CAL_PWR_CFG 0x00000018
  955. #define REG_DSI_14nm_PHY_CMN_REVISION_ID0 0x00000000
  956. #define REG_DSI_14nm_PHY_CMN_REVISION_ID1 0x00000004
  957. #define REG_DSI_14nm_PHY_CMN_REVISION_ID2 0x00000008
  958. #define REG_DSI_14nm_PHY_CMN_REVISION_ID3 0x0000000c
  959. #define REG_DSI_14nm_PHY_CMN_CLK_CFG0 0x00000010
  960. #define DSI_14nm_PHY_CMN_CLK_CFG0_DIV_CTRL_3_0__MASK 0x000000f0
  961. #define DSI_14nm_PHY_CMN_CLK_CFG0_DIV_CTRL_3_0__SHIFT 4
  962. static inline uint32_t DSI_14nm_PHY_CMN_CLK_CFG0_DIV_CTRL_3_0(uint32_t val)
  963. {
  964. return ((val) << DSI_14nm_PHY_CMN_CLK_CFG0_DIV_CTRL_3_0__SHIFT) & DSI_14nm_PHY_CMN_CLK_CFG0_DIV_CTRL_3_0__MASK;
  965. }
  966. #define DSI_14nm_PHY_CMN_CLK_CFG0_DIV_CTRL_7_4__MASK 0x000000f0
  967. #define DSI_14nm_PHY_CMN_CLK_CFG0_DIV_CTRL_7_4__SHIFT 4
  968. static inline uint32_t DSI_14nm_PHY_CMN_CLK_CFG0_DIV_CTRL_7_4(uint32_t val)
  969. {
  970. return ((val) << DSI_14nm_PHY_CMN_CLK_CFG0_DIV_CTRL_7_4__SHIFT) & DSI_14nm_PHY_CMN_CLK_CFG0_DIV_CTRL_7_4__MASK;
  971. }
  972. #define REG_DSI_14nm_PHY_CMN_CLK_CFG1 0x00000014
  973. #define DSI_14nm_PHY_CMN_CLK_CFG1_DSICLK_SEL 0x00000001
  974. #define REG_DSI_14nm_PHY_CMN_GLBL_TEST_CTRL 0x00000018
  975. #define DSI_14nm_PHY_CMN_GLBL_TEST_CTRL_BITCLK_HS_SEL 0x00000004
  976. #define REG_DSI_14nm_PHY_CMN_CTRL_0 0x0000001c
  977. #define REG_DSI_14nm_PHY_CMN_CTRL_1 0x00000020
  978. #define REG_DSI_14nm_PHY_CMN_HW_TRIGGER 0x00000024
  979. #define REG_DSI_14nm_PHY_CMN_SW_CFG0 0x00000028
  980. #define REG_DSI_14nm_PHY_CMN_SW_CFG1 0x0000002c
  981. #define REG_DSI_14nm_PHY_CMN_SW_CFG2 0x00000030
  982. #define REG_DSI_14nm_PHY_CMN_HW_CFG0 0x00000034
  983. #define REG_DSI_14nm_PHY_CMN_HW_CFG1 0x00000038
  984. #define REG_DSI_14nm_PHY_CMN_HW_CFG2 0x0000003c
  985. #define REG_DSI_14nm_PHY_CMN_HW_CFG3 0x00000040
  986. #define REG_DSI_14nm_PHY_CMN_HW_CFG4 0x00000044
  987. #define REG_DSI_14nm_PHY_CMN_PLL_CNTRL 0x00000048
  988. #define DSI_14nm_PHY_CMN_PLL_CNTRL_PLL_START 0x00000001
  989. #define REG_DSI_14nm_PHY_CMN_LDO_CNTRL 0x0000004c
  990. #define DSI_14nm_PHY_CMN_LDO_CNTRL_VREG_CTRL__MASK 0x0000003f
  991. #define DSI_14nm_PHY_CMN_LDO_CNTRL_VREG_CTRL__SHIFT 0
  992. static inline uint32_t DSI_14nm_PHY_CMN_LDO_CNTRL_VREG_CTRL(uint32_t val)
  993. {
  994. return ((val) << DSI_14nm_PHY_CMN_LDO_CNTRL_VREG_CTRL__SHIFT) & DSI_14nm_PHY_CMN_LDO_CNTRL_VREG_CTRL__MASK;
  995. }
  996. static inline uint32_t REG_DSI_14nm_PHY_LN(uint32_t i0) { return 0x00000000 + 0x80*i0; }
  997. static inline uint32_t REG_DSI_14nm_PHY_LN_CFG0(uint32_t i0) { return 0x00000000 + 0x80*i0; }
  998. #define DSI_14nm_PHY_LN_CFG0_PREPARE_DLY__MASK 0x000000c0
  999. #define DSI_14nm_PHY_LN_CFG0_PREPARE_DLY__SHIFT 6
  1000. static inline uint32_t DSI_14nm_PHY_LN_CFG0_PREPARE_DLY(uint32_t val)
  1001. {
  1002. return ((val) << DSI_14nm_PHY_LN_CFG0_PREPARE_DLY__SHIFT) & DSI_14nm_PHY_LN_CFG0_PREPARE_DLY__MASK;
  1003. }
  1004. static inline uint32_t REG_DSI_14nm_PHY_LN_CFG1(uint32_t i0) { return 0x00000004 + 0x80*i0; }
  1005. #define DSI_14nm_PHY_LN_CFG1_HALFBYTECLK_EN 0x00000001
  1006. static inline uint32_t REG_DSI_14nm_PHY_LN_CFG2(uint32_t i0) { return 0x00000008 + 0x80*i0; }
  1007. static inline uint32_t REG_DSI_14nm_PHY_LN_CFG3(uint32_t i0) { return 0x0000000c + 0x80*i0; }
  1008. static inline uint32_t REG_DSI_14nm_PHY_LN_TEST_DATAPATH(uint32_t i0) { return 0x00000010 + 0x80*i0; }
  1009. static inline uint32_t REG_DSI_14nm_PHY_LN_TEST_STR(uint32_t i0) { return 0x00000014 + 0x80*i0; }
  1010. static inline uint32_t REG_DSI_14nm_PHY_LN_TIMING_CTRL_4(uint32_t i0) { return 0x00000018 + 0x80*i0; }
  1011. #define DSI_14nm_PHY_LN_TIMING_CTRL_4_HS_EXIT__MASK 0x000000ff
  1012. #define DSI_14nm_PHY_LN_TIMING_CTRL_4_HS_EXIT__SHIFT 0
  1013. static inline uint32_t DSI_14nm_PHY_LN_TIMING_CTRL_4_HS_EXIT(uint32_t val)
  1014. {
  1015. return ((val) << DSI_14nm_PHY_LN_TIMING_CTRL_4_HS_EXIT__SHIFT) & DSI_14nm_PHY_LN_TIMING_CTRL_4_HS_EXIT__MASK;
  1016. }
  1017. static inline uint32_t REG_DSI_14nm_PHY_LN_TIMING_CTRL_5(uint32_t i0) { return 0x0000001c + 0x80*i0; }
  1018. #define DSI_14nm_PHY_LN_TIMING_CTRL_5_HS_ZERO__MASK 0x000000ff
  1019. #define DSI_14nm_PHY_LN_TIMING_CTRL_5_HS_ZERO__SHIFT 0
  1020. static inline uint32_t DSI_14nm_PHY_LN_TIMING_CTRL_5_HS_ZERO(uint32_t val)
  1021. {
  1022. return ((val) << DSI_14nm_PHY_LN_TIMING_CTRL_5_HS_ZERO__SHIFT) & DSI_14nm_PHY_LN_TIMING_CTRL_5_HS_ZERO__MASK;
  1023. }
  1024. static inline uint32_t REG_DSI_14nm_PHY_LN_TIMING_CTRL_6(uint32_t i0) { return 0x00000020 + 0x80*i0; }
  1025. #define DSI_14nm_PHY_LN_TIMING_CTRL_6_HS_PREPARE__MASK 0x000000ff
  1026. #define DSI_14nm_PHY_LN_TIMING_CTRL_6_HS_PREPARE__SHIFT 0
  1027. static inline uint32_t DSI_14nm_PHY_LN_TIMING_CTRL_6_HS_PREPARE(uint32_t val)
  1028. {
  1029. return ((val) << DSI_14nm_PHY_LN_TIMING_CTRL_6_HS_PREPARE__SHIFT) & DSI_14nm_PHY_LN_TIMING_CTRL_6_HS_PREPARE__MASK;
  1030. }
  1031. static inline uint32_t REG_DSI_14nm_PHY_LN_TIMING_CTRL_7(uint32_t i0) { return 0x00000024 + 0x80*i0; }
  1032. #define DSI_14nm_PHY_LN_TIMING_CTRL_7_HS_TRAIL__MASK 0x000000ff
  1033. #define DSI_14nm_PHY_LN_TIMING_CTRL_7_HS_TRAIL__SHIFT 0
  1034. static inline uint32_t DSI_14nm_PHY_LN_TIMING_CTRL_7_HS_TRAIL(uint32_t val)
  1035. {
  1036. return ((val) << DSI_14nm_PHY_LN_TIMING_CTRL_7_HS_TRAIL__SHIFT) & DSI_14nm_PHY_LN_TIMING_CTRL_7_HS_TRAIL__MASK;
  1037. }
  1038. static inline uint32_t REG_DSI_14nm_PHY_LN_TIMING_CTRL_8(uint32_t i0) { return 0x00000028 + 0x80*i0; }
  1039. #define DSI_14nm_PHY_LN_TIMING_CTRL_8_HS_RQST__MASK 0x000000ff
  1040. #define DSI_14nm_PHY_LN_TIMING_CTRL_8_HS_RQST__SHIFT 0
  1041. static inline uint32_t DSI_14nm_PHY_LN_TIMING_CTRL_8_HS_RQST(uint32_t val)
  1042. {
  1043. return ((val) << DSI_14nm_PHY_LN_TIMING_CTRL_8_HS_RQST__SHIFT) & DSI_14nm_PHY_LN_TIMING_CTRL_8_HS_RQST__MASK;
  1044. }
  1045. static inline uint32_t REG_DSI_14nm_PHY_LN_TIMING_CTRL_9(uint32_t i0) { return 0x0000002c + 0x80*i0; }
  1046. #define DSI_14nm_PHY_LN_TIMING_CTRL_9_TA_GO__MASK 0x00000007
  1047. #define DSI_14nm_PHY_LN_TIMING_CTRL_9_TA_GO__SHIFT 0
  1048. static inline uint32_t DSI_14nm_PHY_LN_TIMING_CTRL_9_TA_GO(uint32_t val)
  1049. {
  1050. return ((val) << DSI_14nm_PHY_LN_TIMING_CTRL_9_TA_GO__SHIFT) & DSI_14nm_PHY_LN_TIMING_CTRL_9_TA_GO__MASK;
  1051. }
  1052. #define DSI_14nm_PHY_LN_TIMING_CTRL_9_TA_SURE__MASK 0x00000070
  1053. #define DSI_14nm_PHY_LN_TIMING_CTRL_9_TA_SURE__SHIFT 4
  1054. static inline uint32_t DSI_14nm_PHY_LN_TIMING_CTRL_9_TA_SURE(uint32_t val)
  1055. {
  1056. return ((val) << DSI_14nm_PHY_LN_TIMING_CTRL_9_TA_SURE__SHIFT) & DSI_14nm_PHY_LN_TIMING_CTRL_9_TA_SURE__MASK;
  1057. }
  1058. static inline uint32_t REG_DSI_14nm_PHY_LN_TIMING_CTRL_10(uint32_t i0) { return 0x00000030 + 0x80*i0; }
  1059. #define DSI_14nm_PHY_LN_TIMING_CTRL_10_TA_GET__MASK 0x00000007
  1060. #define DSI_14nm_PHY_LN_TIMING_CTRL_10_TA_GET__SHIFT 0
  1061. static inline uint32_t DSI_14nm_PHY_LN_TIMING_CTRL_10_TA_GET(uint32_t val)
  1062. {
  1063. return ((val) << DSI_14nm_PHY_LN_TIMING_CTRL_10_TA_GET__SHIFT) & DSI_14nm_PHY_LN_TIMING_CTRL_10_TA_GET__MASK;
  1064. }
  1065. static inline uint32_t REG_DSI_14nm_PHY_LN_TIMING_CTRL_11(uint32_t i0) { return 0x00000034 + 0x80*i0; }
  1066. #define DSI_14nm_PHY_LN_TIMING_CTRL_11_TRIG3_CMD__MASK 0x000000ff
  1067. #define DSI_14nm_PHY_LN_TIMING_CTRL_11_TRIG3_CMD__SHIFT 0
  1068. static inline uint32_t DSI_14nm_PHY_LN_TIMING_CTRL_11_TRIG3_CMD(uint32_t val)
  1069. {
  1070. return ((val) << DSI_14nm_PHY_LN_TIMING_CTRL_11_TRIG3_CMD__SHIFT) & DSI_14nm_PHY_LN_TIMING_CTRL_11_TRIG3_CMD__MASK;
  1071. }
  1072. static inline uint32_t REG_DSI_14nm_PHY_LN_STRENGTH_CTRL_0(uint32_t i0) { return 0x00000038 + 0x80*i0; }
  1073. static inline uint32_t REG_DSI_14nm_PHY_LN_STRENGTH_CTRL_1(uint32_t i0) { return 0x0000003c + 0x80*i0; }
  1074. static inline uint32_t REG_DSI_14nm_PHY_LN_VREG_CNTRL(uint32_t i0) { return 0x00000064 + 0x80*i0; }
  1075. #define REG_DSI_14nm_PHY_PLL_IE_TRIM 0x00000000
  1076. #define REG_DSI_14nm_PHY_PLL_IP_TRIM 0x00000004
  1077. #define REG_DSI_14nm_PHY_PLL_IPTAT_TRIM 0x00000010
  1078. #define REG_DSI_14nm_PHY_PLL_CLKBUFLR_EN 0x0000001c
  1079. #define REG_DSI_14nm_PHY_PLL_SYSCLK_EN_RESET 0x00000028
  1080. #define REG_DSI_14nm_PHY_PLL_RESETSM_CNTRL 0x0000002c
  1081. #define REG_DSI_14nm_PHY_PLL_RESETSM_CNTRL2 0x00000030
  1082. #define REG_DSI_14nm_PHY_PLL_RESETSM_CNTRL3 0x00000034
  1083. #define REG_DSI_14nm_PHY_PLL_RESETSM_CNTRL4 0x00000038
  1084. #define REG_DSI_14nm_PHY_PLL_RESETSM_CNTRL5 0x0000003c
  1085. #define REG_DSI_14nm_PHY_PLL_KVCO_DIV_REF1 0x00000040
  1086. #define REG_DSI_14nm_PHY_PLL_KVCO_DIV_REF2 0x00000044
  1087. #define REG_DSI_14nm_PHY_PLL_KVCO_COUNT1 0x00000048
  1088. #define REG_DSI_14nm_PHY_PLL_KVCO_COUNT2 0x0000004c
  1089. #define REG_DSI_14nm_PHY_PLL_VREF_CFG1 0x0000005c
  1090. #define REG_DSI_14nm_PHY_PLL_KVCO_CODE 0x00000058
  1091. #define REG_DSI_14nm_PHY_PLL_VCO_DIV_REF1 0x0000006c
  1092. #define REG_DSI_14nm_PHY_PLL_VCO_DIV_REF2 0x00000070
  1093. #define REG_DSI_14nm_PHY_PLL_VCO_COUNT1 0x00000074
  1094. #define REG_DSI_14nm_PHY_PLL_VCO_COUNT2 0x00000078
  1095. #define REG_DSI_14nm_PHY_PLL_PLLLOCK_CMP1 0x0000007c
  1096. #define REG_DSI_14nm_PHY_PLL_PLLLOCK_CMP2 0x00000080
  1097. #define REG_DSI_14nm_PHY_PLL_PLLLOCK_CMP3 0x00000084
  1098. #define REG_DSI_14nm_PHY_PLL_PLLLOCK_CMP_EN 0x00000088
  1099. #define REG_DSI_14nm_PHY_PLL_PLL_VCO_TUNE 0x0000008c
  1100. #define REG_DSI_14nm_PHY_PLL_DEC_START 0x00000090
  1101. #define REG_DSI_14nm_PHY_PLL_SSC_EN_CENTER 0x00000094
  1102. #define REG_DSI_14nm_PHY_PLL_SSC_ADJ_PER1 0x00000098
  1103. #define REG_DSI_14nm_PHY_PLL_SSC_ADJ_PER2 0x0000009c
  1104. #define REG_DSI_14nm_PHY_PLL_SSC_PER1 0x000000a0
  1105. #define REG_DSI_14nm_PHY_PLL_SSC_PER2 0x000000a4
  1106. #define REG_DSI_14nm_PHY_PLL_SSC_STEP_SIZE1 0x000000a8
  1107. #define REG_DSI_14nm_PHY_PLL_SSC_STEP_SIZE2 0x000000ac
  1108. #define REG_DSI_14nm_PHY_PLL_DIV_FRAC_START1 0x000000b4
  1109. #define REG_DSI_14nm_PHY_PLL_DIV_FRAC_START2 0x000000b8
  1110. #define REG_DSI_14nm_PHY_PLL_DIV_FRAC_START3 0x000000bc
  1111. #define REG_DSI_14nm_PHY_PLL_TXCLK_EN 0x000000c0
  1112. #define REG_DSI_14nm_PHY_PLL_PLL_CRCTRL 0x000000c4
  1113. #define REG_DSI_14nm_PHY_PLL_RESET_SM_READY_STATUS 0x000000cc
  1114. #define REG_DSI_14nm_PHY_PLL_PLL_MISC1 0x000000e8
  1115. #define REG_DSI_14nm_PHY_PLL_CP_SET_CUR 0x000000f0
  1116. #define REG_DSI_14nm_PHY_PLL_PLL_ICPMSET 0x000000f4
  1117. #define REG_DSI_14nm_PHY_PLL_PLL_ICPCSET 0x000000f8
  1118. #define REG_DSI_14nm_PHY_PLL_PLL_ICP_SET 0x000000fc
  1119. #define REG_DSI_14nm_PHY_PLL_PLL_LPF1 0x00000100
  1120. #define REG_DSI_14nm_PHY_PLL_PLL_LPF2_POSTDIV 0x00000104
  1121. #define REG_DSI_14nm_PHY_PLL_PLL_BANDGAP 0x00000108
  1122. #define REG_DSI_10nm_PHY_CMN_REVISION_ID0 0x00000000
  1123. #define REG_DSI_10nm_PHY_CMN_REVISION_ID1 0x00000004
  1124. #define REG_DSI_10nm_PHY_CMN_REVISION_ID2 0x00000008
  1125. #define REG_DSI_10nm_PHY_CMN_REVISION_ID3 0x0000000c
  1126. #define REG_DSI_10nm_PHY_CMN_CLK_CFG0 0x00000010
  1127. #define REG_DSI_10nm_PHY_CMN_CLK_CFG1 0x00000014
  1128. #define REG_DSI_10nm_PHY_CMN_GLBL_CTRL 0x00000018
  1129. #define REG_DSI_10nm_PHY_CMN_RBUF_CTRL 0x0000001c
  1130. #define REG_DSI_10nm_PHY_CMN_VREG_CTRL 0x00000020
  1131. #define REG_DSI_10nm_PHY_CMN_CTRL_0 0x00000024
  1132. #define REG_DSI_10nm_PHY_CMN_CTRL_1 0x00000028
  1133. #define REG_DSI_10nm_PHY_CMN_CTRL_2 0x0000002c
  1134. #define REG_DSI_10nm_PHY_CMN_LANE_CFG0 0x00000030
  1135. #define REG_DSI_10nm_PHY_CMN_LANE_CFG1 0x00000034
  1136. #define REG_DSI_10nm_PHY_CMN_PLL_CNTRL 0x00000038
  1137. #define REG_DSI_10nm_PHY_CMN_LANE_CTRL0 0x00000098
  1138. #define REG_DSI_10nm_PHY_CMN_LANE_CTRL1 0x0000009c
  1139. #define REG_DSI_10nm_PHY_CMN_LANE_CTRL2 0x000000a0
  1140. #define REG_DSI_10nm_PHY_CMN_LANE_CTRL3 0x000000a4
  1141. #define REG_DSI_10nm_PHY_CMN_LANE_CTRL4 0x000000a8
  1142. #define REG_DSI_10nm_PHY_CMN_TIMING_CTRL_0 0x000000ac
  1143. #define REG_DSI_10nm_PHY_CMN_TIMING_CTRL_1 0x000000b0
  1144. #define REG_DSI_10nm_PHY_CMN_TIMING_CTRL_2 0x000000b4
  1145. #define REG_DSI_10nm_PHY_CMN_TIMING_CTRL_3 0x000000b8
  1146. #define REG_DSI_10nm_PHY_CMN_TIMING_CTRL_4 0x000000bc
  1147. #define REG_DSI_10nm_PHY_CMN_TIMING_CTRL_5 0x000000c0
  1148. #define REG_DSI_10nm_PHY_CMN_TIMING_CTRL_6 0x000000c4
  1149. #define REG_DSI_10nm_PHY_CMN_TIMING_CTRL_7 0x000000c8
  1150. #define REG_DSI_10nm_PHY_CMN_TIMING_CTRL_8 0x000000cc
  1151. #define REG_DSI_10nm_PHY_CMN_TIMING_CTRL_9 0x000000d0
  1152. #define REG_DSI_10nm_PHY_CMN_TIMING_CTRL_10 0x000000d4
  1153. #define REG_DSI_10nm_PHY_CMN_TIMING_CTRL_11 0x000000d8
  1154. #define REG_DSI_10nm_PHY_CMN_PHY_STATUS 0x000000ec
  1155. #define REG_DSI_10nm_PHY_CMN_LANE_STATUS0 0x000000f4
  1156. #define REG_DSI_10nm_PHY_CMN_LANE_STATUS1 0x000000f8
  1157. static inline uint32_t REG_DSI_10nm_PHY_LN(uint32_t i0) { return 0x00000000 + 0x80*i0; }
  1158. static inline uint32_t REG_DSI_10nm_PHY_LN_CFG0(uint32_t i0) { return 0x00000000 + 0x80*i0; }
  1159. static inline uint32_t REG_DSI_10nm_PHY_LN_CFG1(uint32_t i0) { return 0x00000004 + 0x80*i0; }
  1160. static inline uint32_t REG_DSI_10nm_PHY_LN_CFG2(uint32_t i0) { return 0x00000008 + 0x80*i0; }
  1161. static inline uint32_t REG_DSI_10nm_PHY_LN_CFG3(uint32_t i0) { return 0x0000000c + 0x80*i0; }
  1162. static inline uint32_t REG_DSI_10nm_PHY_LN_TEST_DATAPATH(uint32_t i0) { return 0x00000010 + 0x80*i0; }
  1163. static inline uint32_t REG_DSI_10nm_PHY_LN_PIN_SWAP(uint32_t i0) { return 0x00000014 + 0x80*i0; }
  1164. static inline uint32_t REG_DSI_10nm_PHY_LN_HSTX_STR_CTRL(uint32_t i0) { return 0x00000018 + 0x80*i0; }
  1165. static inline uint32_t REG_DSI_10nm_PHY_LN_OFFSET_TOP_CTRL(uint32_t i0) { return 0x0000001c + 0x80*i0; }
  1166. static inline uint32_t REG_DSI_10nm_PHY_LN_OFFSET_BOT_CTRL(uint32_t i0) { return 0x00000020 + 0x80*i0; }
  1167. static inline uint32_t REG_DSI_10nm_PHY_LN_LPTX_STR_CTRL(uint32_t i0) { return 0x00000024 + 0x80*i0; }
  1168. static inline uint32_t REG_DSI_10nm_PHY_LN_LPRX_CTRL(uint32_t i0) { return 0x00000028 + 0x80*i0; }
  1169. static inline uint32_t REG_DSI_10nm_PHY_LN_TX_DCTRL(uint32_t i0) { return 0x0000002c + 0x80*i0; }
  1170. #define REG_DSI_10nm_PHY_PLL_ANALOG_CONTROLS_ONE 0x00000000
  1171. #define REG_DSI_10nm_PHY_PLL_ANALOG_CONTROLS_TWO 0x00000004
  1172. #define REG_DSI_10nm_PHY_PLL_ANALOG_CONTROLS_THREE 0x00000010
  1173. #define REG_DSI_10nm_PHY_PLL_DSM_DIVIDER 0x0000001c
  1174. #define REG_DSI_10nm_PHY_PLL_FEEDBACK_DIVIDER 0x00000020
  1175. #define REG_DSI_10nm_PHY_PLL_SYSTEM_MUXES 0x00000024
  1176. #define REG_DSI_10nm_PHY_PLL_CMODE 0x0000002c
  1177. #define REG_DSI_10nm_PHY_PLL_CALIBRATION_SETTINGS 0x00000030
  1178. #define REG_DSI_10nm_PHY_PLL_BAND_SEL_CAL_SETTINGS_THREE 0x00000054
  1179. #define REG_DSI_10nm_PHY_PLL_FREQ_DETECT_SETTINGS_ONE 0x00000064
  1180. #define REG_DSI_10nm_PHY_PLL_PFILT 0x0000007c
  1181. #define REG_DSI_10nm_PHY_PLL_IFILT 0x00000080
  1182. #define REG_DSI_10nm_PHY_PLL_OUTDIV 0x00000094
  1183. #define REG_DSI_10nm_PHY_PLL_CORE_OVERRIDE 0x000000a4
  1184. #define REG_DSI_10nm_PHY_PLL_CORE_INPUT_OVERRIDE 0x000000a8
  1185. #define REG_DSI_10nm_PHY_PLL_PLL_DIGITAL_TIMERS_TWO 0x000000b4
  1186. #define REG_DSI_10nm_PHY_PLL_DECIMAL_DIV_START_1 0x000000cc
  1187. #define REG_DSI_10nm_PHY_PLL_FRAC_DIV_START_LOW_1 0x000000d0
  1188. #define REG_DSI_10nm_PHY_PLL_FRAC_DIV_START_MID_1 0x000000d4
  1189. #define REG_DSI_10nm_PHY_PLL_FRAC_DIV_START_HIGH_1 0x000000d8
  1190. #define REG_DSI_10nm_PHY_PLL_SSC_STEPSIZE_LOW_1 0x0000010c
  1191. #define REG_DSI_10nm_PHY_PLL_SSC_STEPSIZE_HIGH_1 0x00000110
  1192. #define REG_DSI_10nm_PHY_PLL_SSC_DIV_PER_LOW_1 0x00000114
  1193. #define REG_DSI_10nm_PHY_PLL_SSC_DIV_PER_HIGH_1 0x00000118
  1194. #define REG_DSI_10nm_PHY_PLL_SSC_DIV_ADJPER_LOW_1 0x0000011c
  1195. #define REG_DSI_10nm_PHY_PLL_SSC_DIV_ADJPER_HIGH_1 0x00000120
  1196. #define REG_DSI_10nm_PHY_PLL_SSC_CONTROL 0x0000013c
  1197. #define REG_DSI_10nm_PHY_PLL_PLL_OUTDIV_RATE 0x00000140
  1198. #define REG_DSI_10nm_PHY_PLL_PLL_LOCKDET_RATE_1 0x00000144
  1199. #define REG_DSI_10nm_PHY_PLL_PLL_PROP_GAIN_RATE_1 0x0000014c
  1200. #define REG_DSI_10nm_PHY_PLL_PLL_BAND_SET_RATE_1 0x00000154
  1201. #define REG_DSI_10nm_PHY_PLL_PLL_INT_GAIN_IFILT_BAND_1 0x0000015c
  1202. #define REG_DSI_10nm_PHY_PLL_PLL_FL_INT_GAIN_PFILT_BAND_1 0x00000164
  1203. #define REG_DSI_10nm_PHY_PLL_PLL_LOCK_OVERRIDE 0x00000180
  1204. #define REG_DSI_10nm_PHY_PLL_PLL_LOCK_DELAY 0x00000184
  1205. #define REG_DSI_10nm_PHY_PLL_CLOCK_INVERTERS 0x0000018c
  1206. #define REG_DSI_10nm_PHY_PLL_COMMON_STATUS_ONE 0x000001a0
  1207. #endif /* DSI_XML */