a5xx_gpu.c 39 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311
  1. /* Copyright (c) 2016-2017 The Linux Foundation. All rights reserved.
  2. *
  3. * This program is free software; you can redistribute it and/or modify
  4. * it under the terms of the GNU General Public License version 2 and
  5. * only version 2 as published by the Free Software Foundation.
  6. *
  7. * This program is distributed in the hope that it will be useful,
  8. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  9. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  10. * GNU General Public License for more details.
  11. *
  12. */
  13. #include <linux/types.h>
  14. #include <linux/cpumask.h>
  15. #include <linux/qcom_scm.h>
  16. #include <linux/dma-mapping.h>
  17. #include <linux/of_address.h>
  18. #include <linux/soc/qcom/mdt_loader.h>
  19. #include <linux/pm_opp.h>
  20. #include <linux/nvmem-consumer.h>
  21. #include "msm_gem.h"
  22. #include "msm_mmu.h"
  23. #include "a5xx_gpu.h"
  24. extern bool hang_debug;
  25. static void a5xx_dump(struct msm_gpu *gpu);
  26. #define GPU_PAS_ID 13
  27. static int zap_shader_load_mdt(struct msm_gpu *gpu, const char *fwname)
  28. {
  29. struct device *dev = &gpu->pdev->dev;
  30. const struct firmware *fw;
  31. struct device_node *np;
  32. struct resource r;
  33. phys_addr_t mem_phys;
  34. ssize_t mem_size;
  35. void *mem_region = NULL;
  36. int ret;
  37. if (!IS_ENABLED(CONFIG_ARCH_QCOM))
  38. return -EINVAL;
  39. np = of_get_child_by_name(dev->of_node, "zap-shader");
  40. if (!np)
  41. return -ENODEV;
  42. np = of_parse_phandle(np, "memory-region", 0);
  43. if (!np)
  44. return -EINVAL;
  45. ret = of_address_to_resource(np, 0, &r);
  46. if (ret)
  47. return ret;
  48. mem_phys = r.start;
  49. mem_size = resource_size(&r);
  50. /* Request the MDT file for the firmware */
  51. fw = adreno_request_fw(to_adreno_gpu(gpu), fwname);
  52. if (IS_ERR(fw)) {
  53. DRM_DEV_ERROR(dev, "Unable to load %s\n", fwname);
  54. return PTR_ERR(fw);
  55. }
  56. /* Figure out how much memory we need */
  57. mem_size = qcom_mdt_get_size(fw);
  58. if (mem_size < 0) {
  59. ret = mem_size;
  60. goto out;
  61. }
  62. /* Allocate memory for the firmware image */
  63. mem_region = memremap(mem_phys, mem_size, MEMREMAP_WC);
  64. if (!mem_region) {
  65. ret = -ENOMEM;
  66. goto out;
  67. }
  68. /*
  69. * Load the rest of the MDT
  70. *
  71. * Note that we could be dealing with two different paths, since
  72. * with upstream linux-firmware it would be in a qcom/ subdir..
  73. * adreno_request_fw() handles this, but qcom_mdt_load() does
  74. * not. But since we've already gotten thru adreno_request_fw()
  75. * we know which of the two cases it is:
  76. */
  77. if (to_adreno_gpu(gpu)->fwloc == FW_LOCATION_LEGACY) {
  78. ret = qcom_mdt_load(dev, fw, fwname, GPU_PAS_ID,
  79. mem_region, mem_phys, mem_size, NULL);
  80. } else {
  81. char newname[strlen("qcom/") + strlen(fwname) + 1];
  82. sprintf(newname, "qcom/%s", fwname);
  83. ret = qcom_mdt_load(dev, fw, newname, GPU_PAS_ID,
  84. mem_region, mem_phys, mem_size, NULL);
  85. }
  86. if (ret)
  87. goto out;
  88. /* Send the image to the secure world */
  89. ret = qcom_scm_pas_auth_and_reset(GPU_PAS_ID);
  90. if (ret)
  91. DRM_DEV_ERROR(dev, "Unable to authorize the image\n");
  92. out:
  93. if (mem_region)
  94. memunmap(mem_region);
  95. release_firmware(fw);
  96. return ret;
  97. }
  98. static void a5xx_flush(struct msm_gpu *gpu, struct msm_ringbuffer *ring)
  99. {
  100. struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
  101. struct a5xx_gpu *a5xx_gpu = to_a5xx_gpu(adreno_gpu);
  102. uint32_t wptr;
  103. unsigned long flags;
  104. spin_lock_irqsave(&ring->lock, flags);
  105. /* Copy the shadow to the actual register */
  106. ring->cur = ring->next;
  107. /* Make sure to wrap wptr if we need to */
  108. wptr = get_wptr(ring);
  109. spin_unlock_irqrestore(&ring->lock, flags);
  110. /* Make sure everything is posted before making a decision */
  111. mb();
  112. /* Update HW if this is the current ring and we are not in preempt */
  113. if (a5xx_gpu->cur_ring == ring && !a5xx_in_preempt(a5xx_gpu))
  114. gpu_write(gpu, REG_A5XX_CP_RB_WPTR, wptr);
  115. }
  116. static void a5xx_submit_in_rb(struct msm_gpu *gpu, struct msm_gem_submit *submit,
  117. struct msm_file_private *ctx)
  118. {
  119. struct msm_drm_private *priv = gpu->dev->dev_private;
  120. struct msm_ringbuffer *ring = submit->ring;
  121. struct msm_gem_object *obj;
  122. uint32_t *ptr, dwords;
  123. unsigned int i;
  124. for (i = 0; i < submit->nr_cmds; i++) {
  125. switch (submit->cmd[i].type) {
  126. case MSM_SUBMIT_CMD_IB_TARGET_BUF:
  127. break;
  128. case MSM_SUBMIT_CMD_CTX_RESTORE_BUF:
  129. if (priv->lastctx == ctx)
  130. break;
  131. case MSM_SUBMIT_CMD_BUF:
  132. /* copy commands into RB: */
  133. obj = submit->bos[submit->cmd[i].idx].obj;
  134. dwords = submit->cmd[i].size;
  135. ptr = msm_gem_get_vaddr(&obj->base);
  136. /* _get_vaddr() shouldn't fail at this point,
  137. * since we've already mapped it once in
  138. * submit_reloc()
  139. */
  140. if (WARN_ON(!ptr))
  141. return;
  142. for (i = 0; i < dwords; i++) {
  143. /* normally the OUT_PKTn() would wait
  144. * for space for the packet. But since
  145. * we just OUT_RING() the whole thing,
  146. * need to call adreno_wait_ring()
  147. * ourself:
  148. */
  149. adreno_wait_ring(ring, 1);
  150. OUT_RING(ring, ptr[i]);
  151. }
  152. msm_gem_put_vaddr(&obj->base);
  153. break;
  154. }
  155. }
  156. a5xx_flush(gpu, ring);
  157. a5xx_preempt_trigger(gpu);
  158. /* we might not necessarily have a cmd from userspace to
  159. * trigger an event to know that submit has completed, so
  160. * do this manually:
  161. */
  162. a5xx_idle(gpu, ring);
  163. ring->memptrs->fence = submit->seqno;
  164. msm_gpu_retire(gpu);
  165. }
  166. static void a5xx_submit(struct msm_gpu *gpu, struct msm_gem_submit *submit,
  167. struct msm_file_private *ctx)
  168. {
  169. struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
  170. struct a5xx_gpu *a5xx_gpu = to_a5xx_gpu(adreno_gpu);
  171. struct msm_drm_private *priv = gpu->dev->dev_private;
  172. struct msm_ringbuffer *ring = submit->ring;
  173. unsigned int i, ibs = 0;
  174. if (IS_ENABLED(CONFIG_DRM_MSM_GPU_SUDO) && submit->in_rb) {
  175. priv->lastctx = NULL;
  176. a5xx_submit_in_rb(gpu, submit, ctx);
  177. return;
  178. }
  179. OUT_PKT7(ring, CP_PREEMPT_ENABLE_GLOBAL, 1);
  180. OUT_RING(ring, 0x02);
  181. /* Turn off protected mode to write to special registers */
  182. OUT_PKT7(ring, CP_SET_PROTECTED_MODE, 1);
  183. OUT_RING(ring, 0);
  184. /* Set the save preemption record for the ring/command */
  185. OUT_PKT4(ring, REG_A5XX_CP_CONTEXT_SWITCH_SAVE_ADDR_LO, 2);
  186. OUT_RING(ring, lower_32_bits(a5xx_gpu->preempt_iova[submit->ring->id]));
  187. OUT_RING(ring, upper_32_bits(a5xx_gpu->preempt_iova[submit->ring->id]));
  188. /* Turn back on protected mode */
  189. OUT_PKT7(ring, CP_SET_PROTECTED_MODE, 1);
  190. OUT_RING(ring, 1);
  191. /* Enable local preemption for finegrain preemption */
  192. OUT_PKT7(ring, CP_PREEMPT_ENABLE_GLOBAL, 1);
  193. OUT_RING(ring, 0x02);
  194. /* Allow CP_CONTEXT_SWITCH_YIELD packets in the IB2 */
  195. OUT_PKT7(ring, CP_YIELD_ENABLE, 1);
  196. OUT_RING(ring, 0x02);
  197. /* Submit the commands */
  198. for (i = 0; i < submit->nr_cmds; i++) {
  199. switch (submit->cmd[i].type) {
  200. case MSM_SUBMIT_CMD_IB_TARGET_BUF:
  201. break;
  202. case MSM_SUBMIT_CMD_CTX_RESTORE_BUF:
  203. if (priv->lastctx == ctx)
  204. break;
  205. case MSM_SUBMIT_CMD_BUF:
  206. OUT_PKT7(ring, CP_INDIRECT_BUFFER_PFE, 3);
  207. OUT_RING(ring, lower_32_bits(submit->cmd[i].iova));
  208. OUT_RING(ring, upper_32_bits(submit->cmd[i].iova));
  209. OUT_RING(ring, submit->cmd[i].size);
  210. ibs++;
  211. break;
  212. }
  213. }
  214. /*
  215. * Write the render mode to NULL (0) to indicate to the CP that the IBs
  216. * are done rendering - otherwise a lucky preemption would start
  217. * replaying from the last checkpoint
  218. */
  219. OUT_PKT7(ring, CP_SET_RENDER_MODE, 5);
  220. OUT_RING(ring, 0);
  221. OUT_RING(ring, 0);
  222. OUT_RING(ring, 0);
  223. OUT_RING(ring, 0);
  224. OUT_RING(ring, 0);
  225. /* Turn off IB level preemptions */
  226. OUT_PKT7(ring, CP_YIELD_ENABLE, 1);
  227. OUT_RING(ring, 0x01);
  228. /* Write the fence to the scratch register */
  229. OUT_PKT4(ring, REG_A5XX_CP_SCRATCH_REG(2), 1);
  230. OUT_RING(ring, submit->seqno);
  231. /*
  232. * Execute a CACHE_FLUSH_TS event. This will ensure that the
  233. * timestamp is written to the memory and then triggers the interrupt
  234. */
  235. OUT_PKT7(ring, CP_EVENT_WRITE, 4);
  236. OUT_RING(ring, CACHE_FLUSH_TS | (1 << 31));
  237. OUT_RING(ring, lower_32_bits(rbmemptr(ring, fence)));
  238. OUT_RING(ring, upper_32_bits(rbmemptr(ring, fence)));
  239. OUT_RING(ring, submit->seqno);
  240. /* Yield the floor on command completion */
  241. OUT_PKT7(ring, CP_CONTEXT_SWITCH_YIELD, 4);
  242. /*
  243. * If dword[2:1] are non zero, they specify an address for the CP to
  244. * write the value of dword[3] to on preemption complete. Write 0 to
  245. * skip the write
  246. */
  247. OUT_RING(ring, 0x00);
  248. OUT_RING(ring, 0x00);
  249. /* Data value - not used if the address above is 0 */
  250. OUT_RING(ring, 0x01);
  251. /* Set bit 0 to trigger an interrupt on preempt complete */
  252. OUT_RING(ring, 0x01);
  253. a5xx_flush(gpu, ring);
  254. /* Check to see if we need to start preemption */
  255. a5xx_preempt_trigger(gpu);
  256. }
  257. static const struct {
  258. u32 offset;
  259. u32 value;
  260. } a5xx_hwcg[] = {
  261. {REG_A5XX_RBBM_CLOCK_CNTL_SP0, 0x02222222},
  262. {REG_A5XX_RBBM_CLOCK_CNTL_SP1, 0x02222222},
  263. {REG_A5XX_RBBM_CLOCK_CNTL_SP2, 0x02222222},
  264. {REG_A5XX_RBBM_CLOCK_CNTL_SP3, 0x02222222},
  265. {REG_A5XX_RBBM_CLOCK_CNTL2_SP0, 0x02222220},
  266. {REG_A5XX_RBBM_CLOCK_CNTL2_SP1, 0x02222220},
  267. {REG_A5XX_RBBM_CLOCK_CNTL2_SP2, 0x02222220},
  268. {REG_A5XX_RBBM_CLOCK_CNTL2_SP3, 0x02222220},
  269. {REG_A5XX_RBBM_CLOCK_HYST_SP0, 0x0000F3CF},
  270. {REG_A5XX_RBBM_CLOCK_HYST_SP1, 0x0000F3CF},
  271. {REG_A5XX_RBBM_CLOCK_HYST_SP2, 0x0000F3CF},
  272. {REG_A5XX_RBBM_CLOCK_HYST_SP3, 0x0000F3CF},
  273. {REG_A5XX_RBBM_CLOCK_DELAY_SP0, 0x00000080},
  274. {REG_A5XX_RBBM_CLOCK_DELAY_SP1, 0x00000080},
  275. {REG_A5XX_RBBM_CLOCK_DELAY_SP2, 0x00000080},
  276. {REG_A5XX_RBBM_CLOCK_DELAY_SP3, 0x00000080},
  277. {REG_A5XX_RBBM_CLOCK_CNTL_TP0, 0x22222222},
  278. {REG_A5XX_RBBM_CLOCK_CNTL_TP1, 0x22222222},
  279. {REG_A5XX_RBBM_CLOCK_CNTL_TP2, 0x22222222},
  280. {REG_A5XX_RBBM_CLOCK_CNTL_TP3, 0x22222222},
  281. {REG_A5XX_RBBM_CLOCK_CNTL2_TP0, 0x22222222},
  282. {REG_A5XX_RBBM_CLOCK_CNTL2_TP1, 0x22222222},
  283. {REG_A5XX_RBBM_CLOCK_CNTL2_TP2, 0x22222222},
  284. {REG_A5XX_RBBM_CLOCK_CNTL2_TP3, 0x22222222},
  285. {REG_A5XX_RBBM_CLOCK_CNTL3_TP0, 0x00002222},
  286. {REG_A5XX_RBBM_CLOCK_CNTL3_TP1, 0x00002222},
  287. {REG_A5XX_RBBM_CLOCK_CNTL3_TP2, 0x00002222},
  288. {REG_A5XX_RBBM_CLOCK_CNTL3_TP3, 0x00002222},
  289. {REG_A5XX_RBBM_CLOCK_HYST_TP0, 0x77777777},
  290. {REG_A5XX_RBBM_CLOCK_HYST_TP1, 0x77777777},
  291. {REG_A5XX_RBBM_CLOCK_HYST_TP2, 0x77777777},
  292. {REG_A5XX_RBBM_CLOCK_HYST_TP3, 0x77777777},
  293. {REG_A5XX_RBBM_CLOCK_HYST2_TP0, 0x77777777},
  294. {REG_A5XX_RBBM_CLOCK_HYST2_TP1, 0x77777777},
  295. {REG_A5XX_RBBM_CLOCK_HYST2_TP2, 0x77777777},
  296. {REG_A5XX_RBBM_CLOCK_HYST2_TP3, 0x77777777},
  297. {REG_A5XX_RBBM_CLOCK_HYST3_TP0, 0x00007777},
  298. {REG_A5XX_RBBM_CLOCK_HYST3_TP1, 0x00007777},
  299. {REG_A5XX_RBBM_CLOCK_HYST3_TP2, 0x00007777},
  300. {REG_A5XX_RBBM_CLOCK_HYST3_TP3, 0x00007777},
  301. {REG_A5XX_RBBM_CLOCK_DELAY_TP0, 0x11111111},
  302. {REG_A5XX_RBBM_CLOCK_DELAY_TP1, 0x11111111},
  303. {REG_A5XX_RBBM_CLOCK_DELAY_TP2, 0x11111111},
  304. {REG_A5XX_RBBM_CLOCK_DELAY_TP3, 0x11111111},
  305. {REG_A5XX_RBBM_CLOCK_DELAY2_TP0, 0x11111111},
  306. {REG_A5XX_RBBM_CLOCK_DELAY2_TP1, 0x11111111},
  307. {REG_A5XX_RBBM_CLOCK_DELAY2_TP2, 0x11111111},
  308. {REG_A5XX_RBBM_CLOCK_DELAY2_TP3, 0x11111111},
  309. {REG_A5XX_RBBM_CLOCK_DELAY3_TP0, 0x00001111},
  310. {REG_A5XX_RBBM_CLOCK_DELAY3_TP1, 0x00001111},
  311. {REG_A5XX_RBBM_CLOCK_DELAY3_TP2, 0x00001111},
  312. {REG_A5XX_RBBM_CLOCK_DELAY3_TP3, 0x00001111},
  313. {REG_A5XX_RBBM_CLOCK_CNTL_UCHE, 0x22222222},
  314. {REG_A5XX_RBBM_CLOCK_CNTL2_UCHE, 0x22222222},
  315. {REG_A5XX_RBBM_CLOCK_CNTL3_UCHE, 0x22222222},
  316. {REG_A5XX_RBBM_CLOCK_CNTL4_UCHE, 0x00222222},
  317. {REG_A5XX_RBBM_CLOCK_HYST_UCHE, 0x00444444},
  318. {REG_A5XX_RBBM_CLOCK_DELAY_UCHE, 0x00000002},
  319. {REG_A5XX_RBBM_CLOCK_CNTL_RB0, 0x22222222},
  320. {REG_A5XX_RBBM_CLOCK_CNTL_RB1, 0x22222222},
  321. {REG_A5XX_RBBM_CLOCK_CNTL_RB2, 0x22222222},
  322. {REG_A5XX_RBBM_CLOCK_CNTL_RB3, 0x22222222},
  323. {REG_A5XX_RBBM_CLOCK_CNTL2_RB0, 0x00222222},
  324. {REG_A5XX_RBBM_CLOCK_CNTL2_RB1, 0x00222222},
  325. {REG_A5XX_RBBM_CLOCK_CNTL2_RB2, 0x00222222},
  326. {REG_A5XX_RBBM_CLOCK_CNTL2_RB3, 0x00222222},
  327. {REG_A5XX_RBBM_CLOCK_CNTL_CCU0, 0x00022220},
  328. {REG_A5XX_RBBM_CLOCK_CNTL_CCU1, 0x00022220},
  329. {REG_A5XX_RBBM_CLOCK_CNTL_CCU2, 0x00022220},
  330. {REG_A5XX_RBBM_CLOCK_CNTL_CCU3, 0x00022220},
  331. {REG_A5XX_RBBM_CLOCK_CNTL_RAC, 0x05522222},
  332. {REG_A5XX_RBBM_CLOCK_CNTL2_RAC, 0x00505555},
  333. {REG_A5XX_RBBM_CLOCK_HYST_RB_CCU0, 0x04040404},
  334. {REG_A5XX_RBBM_CLOCK_HYST_RB_CCU1, 0x04040404},
  335. {REG_A5XX_RBBM_CLOCK_HYST_RB_CCU2, 0x04040404},
  336. {REG_A5XX_RBBM_CLOCK_HYST_RB_CCU3, 0x04040404},
  337. {REG_A5XX_RBBM_CLOCK_HYST_RAC, 0x07444044},
  338. {REG_A5XX_RBBM_CLOCK_DELAY_RB_CCU_L1_0, 0x00000002},
  339. {REG_A5XX_RBBM_CLOCK_DELAY_RB_CCU_L1_1, 0x00000002},
  340. {REG_A5XX_RBBM_CLOCK_DELAY_RB_CCU_L1_2, 0x00000002},
  341. {REG_A5XX_RBBM_CLOCK_DELAY_RB_CCU_L1_3, 0x00000002},
  342. {REG_A5XX_RBBM_CLOCK_DELAY_RAC, 0x00010011},
  343. {REG_A5XX_RBBM_CLOCK_CNTL_TSE_RAS_RBBM, 0x04222222},
  344. {REG_A5XX_RBBM_CLOCK_MODE_GPC, 0x02222222},
  345. {REG_A5XX_RBBM_CLOCK_MODE_VFD, 0x00002222},
  346. {REG_A5XX_RBBM_CLOCK_HYST_TSE_RAS_RBBM, 0x00000000},
  347. {REG_A5XX_RBBM_CLOCK_HYST_GPC, 0x04104004},
  348. {REG_A5XX_RBBM_CLOCK_HYST_VFD, 0x00000000},
  349. {REG_A5XX_RBBM_CLOCK_DELAY_HLSQ, 0x00000000},
  350. {REG_A5XX_RBBM_CLOCK_DELAY_TSE_RAS_RBBM, 0x00004000},
  351. {REG_A5XX_RBBM_CLOCK_DELAY_GPC, 0x00000200},
  352. {REG_A5XX_RBBM_CLOCK_DELAY_VFD, 0x00002222}
  353. };
  354. void a5xx_set_hwcg(struct msm_gpu *gpu, bool state)
  355. {
  356. unsigned int i;
  357. for (i = 0; i < ARRAY_SIZE(a5xx_hwcg); i++)
  358. gpu_write(gpu, a5xx_hwcg[i].offset,
  359. state ? a5xx_hwcg[i].value : 0);
  360. gpu_write(gpu, REG_A5XX_RBBM_CLOCK_CNTL, state ? 0xAAA8AA00 : 0);
  361. gpu_write(gpu, REG_A5XX_RBBM_ISDB_CNT, state ? 0x182 : 0x180);
  362. }
  363. static int a5xx_me_init(struct msm_gpu *gpu)
  364. {
  365. struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
  366. struct msm_ringbuffer *ring = gpu->rb[0];
  367. OUT_PKT7(ring, CP_ME_INIT, 8);
  368. OUT_RING(ring, 0x0000002F);
  369. /* Enable multiple hardware contexts */
  370. OUT_RING(ring, 0x00000003);
  371. /* Enable error detection */
  372. OUT_RING(ring, 0x20000000);
  373. /* Don't enable header dump */
  374. OUT_RING(ring, 0x00000000);
  375. OUT_RING(ring, 0x00000000);
  376. /* Specify workarounds for various microcode issues */
  377. if (adreno_is_a530(adreno_gpu)) {
  378. /* Workaround for token end syncs
  379. * Force a WFI after every direct-render 3D mode draw and every
  380. * 2D mode 3 draw
  381. */
  382. OUT_RING(ring, 0x0000000B);
  383. } else {
  384. /* No workarounds enabled */
  385. OUT_RING(ring, 0x00000000);
  386. }
  387. OUT_RING(ring, 0x00000000);
  388. OUT_RING(ring, 0x00000000);
  389. gpu->funcs->flush(gpu, ring);
  390. return a5xx_idle(gpu, ring) ? 0 : -EINVAL;
  391. }
  392. static int a5xx_preempt_start(struct msm_gpu *gpu)
  393. {
  394. struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
  395. struct a5xx_gpu *a5xx_gpu = to_a5xx_gpu(adreno_gpu);
  396. struct msm_ringbuffer *ring = gpu->rb[0];
  397. if (gpu->nr_rings == 1)
  398. return 0;
  399. /* Turn off protected mode to write to special registers */
  400. OUT_PKT7(ring, CP_SET_PROTECTED_MODE, 1);
  401. OUT_RING(ring, 0);
  402. /* Set the save preemption record for the ring/command */
  403. OUT_PKT4(ring, REG_A5XX_CP_CONTEXT_SWITCH_SAVE_ADDR_LO, 2);
  404. OUT_RING(ring, lower_32_bits(a5xx_gpu->preempt_iova[ring->id]));
  405. OUT_RING(ring, upper_32_bits(a5xx_gpu->preempt_iova[ring->id]));
  406. /* Turn back on protected mode */
  407. OUT_PKT7(ring, CP_SET_PROTECTED_MODE, 1);
  408. OUT_RING(ring, 1);
  409. OUT_PKT7(ring, CP_PREEMPT_ENABLE_GLOBAL, 1);
  410. OUT_RING(ring, 0x00);
  411. OUT_PKT7(ring, CP_PREEMPT_ENABLE_LOCAL, 1);
  412. OUT_RING(ring, 0x01);
  413. OUT_PKT7(ring, CP_YIELD_ENABLE, 1);
  414. OUT_RING(ring, 0x01);
  415. /* Yield the floor on command completion */
  416. OUT_PKT7(ring, CP_CONTEXT_SWITCH_YIELD, 4);
  417. OUT_RING(ring, 0x00);
  418. OUT_RING(ring, 0x00);
  419. OUT_RING(ring, 0x01);
  420. OUT_RING(ring, 0x01);
  421. gpu->funcs->flush(gpu, ring);
  422. return a5xx_idle(gpu, ring) ? 0 : -EINVAL;
  423. }
  424. static int a5xx_ucode_init(struct msm_gpu *gpu)
  425. {
  426. struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
  427. struct a5xx_gpu *a5xx_gpu = to_a5xx_gpu(adreno_gpu);
  428. int ret;
  429. if (!a5xx_gpu->pm4_bo) {
  430. a5xx_gpu->pm4_bo = adreno_fw_create_bo(gpu,
  431. adreno_gpu->fw[ADRENO_FW_PM4], &a5xx_gpu->pm4_iova);
  432. if (IS_ERR(a5xx_gpu->pm4_bo)) {
  433. ret = PTR_ERR(a5xx_gpu->pm4_bo);
  434. a5xx_gpu->pm4_bo = NULL;
  435. dev_err(gpu->dev->dev, "could not allocate PM4: %d\n",
  436. ret);
  437. return ret;
  438. }
  439. }
  440. if (!a5xx_gpu->pfp_bo) {
  441. a5xx_gpu->pfp_bo = adreno_fw_create_bo(gpu,
  442. adreno_gpu->fw[ADRENO_FW_PFP], &a5xx_gpu->pfp_iova);
  443. if (IS_ERR(a5xx_gpu->pfp_bo)) {
  444. ret = PTR_ERR(a5xx_gpu->pfp_bo);
  445. a5xx_gpu->pfp_bo = NULL;
  446. dev_err(gpu->dev->dev, "could not allocate PFP: %d\n",
  447. ret);
  448. return ret;
  449. }
  450. }
  451. gpu_write64(gpu, REG_A5XX_CP_ME_INSTR_BASE_LO,
  452. REG_A5XX_CP_ME_INSTR_BASE_HI, a5xx_gpu->pm4_iova);
  453. gpu_write64(gpu, REG_A5XX_CP_PFP_INSTR_BASE_LO,
  454. REG_A5XX_CP_PFP_INSTR_BASE_HI, a5xx_gpu->pfp_iova);
  455. return 0;
  456. }
  457. #define SCM_GPU_ZAP_SHADER_RESUME 0
  458. static int a5xx_zap_shader_resume(struct msm_gpu *gpu)
  459. {
  460. int ret;
  461. ret = qcom_scm_set_remote_state(SCM_GPU_ZAP_SHADER_RESUME, GPU_PAS_ID);
  462. if (ret)
  463. DRM_ERROR("%s: zap-shader resume failed: %d\n",
  464. gpu->name, ret);
  465. return ret;
  466. }
  467. static int a5xx_zap_shader_init(struct msm_gpu *gpu)
  468. {
  469. static bool loaded;
  470. struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
  471. struct platform_device *pdev = gpu->pdev;
  472. int ret;
  473. /*
  474. * If the zap shader is already loaded into memory we just need to kick
  475. * the remote processor to reinitialize it
  476. */
  477. if (loaded)
  478. return a5xx_zap_shader_resume(gpu);
  479. /* We need SCM to be able to load the firmware */
  480. if (!qcom_scm_is_available()) {
  481. DRM_DEV_ERROR(&pdev->dev, "SCM is not available\n");
  482. return -EPROBE_DEFER;
  483. }
  484. /* Each GPU has a target specific zap shader firmware name to use */
  485. if (!adreno_gpu->info->zapfw) {
  486. DRM_DEV_ERROR(&pdev->dev,
  487. "Zap shader firmware file not specified for this target\n");
  488. return -ENODEV;
  489. }
  490. ret = zap_shader_load_mdt(gpu, adreno_gpu->info->zapfw);
  491. loaded = !ret;
  492. return ret;
  493. }
  494. #define A5XX_INT_MASK (A5XX_RBBM_INT_0_MASK_RBBM_AHB_ERROR | \
  495. A5XX_RBBM_INT_0_MASK_RBBM_TRANSFER_TIMEOUT | \
  496. A5XX_RBBM_INT_0_MASK_RBBM_ME_MS_TIMEOUT | \
  497. A5XX_RBBM_INT_0_MASK_RBBM_PFP_MS_TIMEOUT | \
  498. A5XX_RBBM_INT_0_MASK_RBBM_ETS_MS_TIMEOUT | \
  499. A5XX_RBBM_INT_0_MASK_RBBM_ATB_ASYNC_OVERFLOW | \
  500. A5XX_RBBM_INT_0_MASK_CP_HW_ERROR | \
  501. A5XX_RBBM_INT_0_MASK_MISC_HANG_DETECT | \
  502. A5XX_RBBM_INT_0_MASK_CP_SW | \
  503. A5XX_RBBM_INT_0_MASK_CP_CACHE_FLUSH_TS | \
  504. A5XX_RBBM_INT_0_MASK_UCHE_OOB_ACCESS | \
  505. A5XX_RBBM_INT_0_MASK_GPMU_VOLTAGE_DROOP)
  506. static int a5xx_hw_init(struct msm_gpu *gpu)
  507. {
  508. struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
  509. int ret;
  510. gpu_write(gpu, REG_A5XX_VBIF_ROUND_ROBIN_QOS_ARB, 0x00000003);
  511. /* Make all blocks contribute to the GPU BUSY perf counter */
  512. gpu_write(gpu, REG_A5XX_RBBM_PERFCTR_GPU_BUSY_MASKED, 0xFFFFFFFF);
  513. /* Enable RBBM error reporting bits */
  514. gpu_write(gpu, REG_A5XX_RBBM_AHB_CNTL0, 0x00000001);
  515. if (adreno_gpu->info->quirks & ADRENO_QUIRK_FAULT_DETECT_MASK) {
  516. /*
  517. * Mask out the activity signals from RB1-3 to avoid false
  518. * positives
  519. */
  520. gpu_write(gpu, REG_A5XX_RBBM_INTERFACE_HANG_MASK_CNTL11,
  521. 0xF0000000);
  522. gpu_write(gpu, REG_A5XX_RBBM_INTERFACE_HANG_MASK_CNTL12,
  523. 0xFFFFFFFF);
  524. gpu_write(gpu, REG_A5XX_RBBM_INTERFACE_HANG_MASK_CNTL13,
  525. 0xFFFFFFFF);
  526. gpu_write(gpu, REG_A5XX_RBBM_INTERFACE_HANG_MASK_CNTL14,
  527. 0xFFFFFFFF);
  528. gpu_write(gpu, REG_A5XX_RBBM_INTERFACE_HANG_MASK_CNTL15,
  529. 0xFFFFFFFF);
  530. gpu_write(gpu, REG_A5XX_RBBM_INTERFACE_HANG_MASK_CNTL16,
  531. 0xFFFFFFFF);
  532. gpu_write(gpu, REG_A5XX_RBBM_INTERFACE_HANG_MASK_CNTL17,
  533. 0xFFFFFFFF);
  534. gpu_write(gpu, REG_A5XX_RBBM_INTERFACE_HANG_MASK_CNTL18,
  535. 0xFFFFFFFF);
  536. }
  537. /* Enable fault detection */
  538. gpu_write(gpu, REG_A5XX_RBBM_INTERFACE_HANG_INT_CNTL,
  539. (1 << 30) | 0xFFFF);
  540. /* Turn on performance counters */
  541. gpu_write(gpu, REG_A5XX_RBBM_PERFCTR_CNTL, 0x01);
  542. /* Select CP0 to always count cycles */
  543. gpu_write(gpu, REG_A5XX_CP_PERFCTR_CP_SEL_0, PERF_CP_ALWAYS_COUNT);
  544. /* Select RBBM0 to countable 6 to get the busy status for devfreq */
  545. gpu_write(gpu, REG_A5XX_RBBM_PERFCTR_RBBM_SEL_0, 6);
  546. /* Increase VFD cache access so LRZ and other data gets evicted less */
  547. gpu_write(gpu, REG_A5XX_UCHE_CACHE_WAYS, 0x02);
  548. /* Disable L2 bypass in the UCHE */
  549. gpu_write(gpu, REG_A5XX_UCHE_TRAP_BASE_LO, 0xFFFF0000);
  550. gpu_write(gpu, REG_A5XX_UCHE_TRAP_BASE_HI, 0x0001FFFF);
  551. gpu_write(gpu, REG_A5XX_UCHE_WRITE_THRU_BASE_LO, 0xFFFF0000);
  552. gpu_write(gpu, REG_A5XX_UCHE_WRITE_THRU_BASE_HI, 0x0001FFFF);
  553. /* Set the GMEM VA range (0 to gpu->gmem) */
  554. gpu_write(gpu, REG_A5XX_UCHE_GMEM_RANGE_MIN_LO, 0x00100000);
  555. gpu_write(gpu, REG_A5XX_UCHE_GMEM_RANGE_MIN_HI, 0x00000000);
  556. gpu_write(gpu, REG_A5XX_UCHE_GMEM_RANGE_MAX_LO,
  557. 0x00100000 + adreno_gpu->gmem - 1);
  558. gpu_write(gpu, REG_A5XX_UCHE_GMEM_RANGE_MAX_HI, 0x00000000);
  559. gpu_write(gpu, REG_A5XX_CP_MEQ_THRESHOLDS, 0x40);
  560. gpu_write(gpu, REG_A5XX_CP_MERCIU_SIZE, 0x40);
  561. gpu_write(gpu, REG_A5XX_CP_ROQ_THRESHOLDS_2, 0x80000060);
  562. gpu_write(gpu, REG_A5XX_CP_ROQ_THRESHOLDS_1, 0x40201B16);
  563. gpu_write(gpu, REG_A5XX_PC_DBG_ECO_CNTL, (0x400 << 11 | 0x300 << 22));
  564. if (adreno_gpu->info->quirks & ADRENO_QUIRK_TWO_PASS_USE_WFI)
  565. gpu_rmw(gpu, REG_A5XX_PC_DBG_ECO_CNTL, 0, (1 << 8));
  566. gpu_write(gpu, REG_A5XX_PC_DBG_ECO_CNTL, 0xc0200100);
  567. /* Enable USE_RETENTION_FLOPS */
  568. gpu_write(gpu, REG_A5XX_CP_CHICKEN_DBG, 0x02000000);
  569. /* Enable ME/PFP split notification */
  570. gpu_write(gpu, REG_A5XX_RBBM_AHB_CNTL1, 0xA6FFFFFF);
  571. /* Enable HWCG */
  572. a5xx_set_hwcg(gpu, true);
  573. gpu_write(gpu, REG_A5XX_RBBM_AHB_CNTL2, 0x0000003F);
  574. /* Set the highest bank bit */
  575. gpu_write(gpu, REG_A5XX_TPL1_MODE_CNTL, 2 << 7);
  576. gpu_write(gpu, REG_A5XX_RB_MODE_CNTL, 2 << 1);
  577. /* Protect registers from the CP */
  578. gpu_write(gpu, REG_A5XX_CP_PROTECT_CNTL, 0x00000007);
  579. /* RBBM */
  580. gpu_write(gpu, REG_A5XX_CP_PROTECT(0), ADRENO_PROTECT_RW(0x04, 4));
  581. gpu_write(gpu, REG_A5XX_CP_PROTECT(1), ADRENO_PROTECT_RW(0x08, 8));
  582. gpu_write(gpu, REG_A5XX_CP_PROTECT(2), ADRENO_PROTECT_RW(0x10, 16));
  583. gpu_write(gpu, REG_A5XX_CP_PROTECT(3), ADRENO_PROTECT_RW(0x20, 32));
  584. gpu_write(gpu, REG_A5XX_CP_PROTECT(4), ADRENO_PROTECT_RW(0x40, 64));
  585. gpu_write(gpu, REG_A5XX_CP_PROTECT(5), ADRENO_PROTECT_RW(0x80, 64));
  586. /* Content protect */
  587. gpu_write(gpu, REG_A5XX_CP_PROTECT(6),
  588. ADRENO_PROTECT_RW(REG_A5XX_RBBM_SECVID_TSB_TRUSTED_BASE_LO,
  589. 16));
  590. gpu_write(gpu, REG_A5XX_CP_PROTECT(7),
  591. ADRENO_PROTECT_RW(REG_A5XX_RBBM_SECVID_TRUST_CNTL, 2));
  592. /* CP */
  593. gpu_write(gpu, REG_A5XX_CP_PROTECT(8), ADRENO_PROTECT_RW(0x800, 64));
  594. gpu_write(gpu, REG_A5XX_CP_PROTECT(9), ADRENO_PROTECT_RW(0x840, 8));
  595. gpu_write(gpu, REG_A5XX_CP_PROTECT(10), ADRENO_PROTECT_RW(0x880, 32));
  596. gpu_write(gpu, REG_A5XX_CP_PROTECT(11), ADRENO_PROTECT_RW(0xAA0, 1));
  597. /* RB */
  598. gpu_write(gpu, REG_A5XX_CP_PROTECT(12), ADRENO_PROTECT_RW(0xCC0, 1));
  599. gpu_write(gpu, REG_A5XX_CP_PROTECT(13), ADRENO_PROTECT_RW(0xCF0, 2));
  600. /* VPC */
  601. gpu_write(gpu, REG_A5XX_CP_PROTECT(14), ADRENO_PROTECT_RW(0xE68, 8));
  602. gpu_write(gpu, REG_A5XX_CP_PROTECT(15), ADRENO_PROTECT_RW(0xE70, 4));
  603. /* UCHE */
  604. gpu_write(gpu, REG_A5XX_CP_PROTECT(16), ADRENO_PROTECT_RW(0xE80, 16));
  605. if (adreno_is_a530(adreno_gpu))
  606. gpu_write(gpu, REG_A5XX_CP_PROTECT(17),
  607. ADRENO_PROTECT_RW(0x10000, 0x8000));
  608. gpu_write(gpu, REG_A5XX_RBBM_SECVID_TSB_CNTL, 0);
  609. /*
  610. * Disable the trusted memory range - we don't actually supported secure
  611. * memory rendering at this point in time and we don't want to block off
  612. * part of the virtual memory space.
  613. */
  614. gpu_write64(gpu, REG_A5XX_RBBM_SECVID_TSB_TRUSTED_BASE_LO,
  615. REG_A5XX_RBBM_SECVID_TSB_TRUSTED_BASE_HI, 0x00000000);
  616. gpu_write(gpu, REG_A5XX_RBBM_SECVID_TSB_TRUSTED_SIZE, 0x00000000);
  617. ret = adreno_hw_init(gpu);
  618. if (ret)
  619. return ret;
  620. a5xx_preempt_hw_init(gpu);
  621. a5xx_gpmu_ucode_init(gpu);
  622. ret = a5xx_ucode_init(gpu);
  623. if (ret)
  624. return ret;
  625. /* Disable the interrupts through the initial bringup stage */
  626. gpu_write(gpu, REG_A5XX_RBBM_INT_0_MASK, A5XX_INT_MASK);
  627. /* Clear ME_HALT to start the micro engine */
  628. gpu_write(gpu, REG_A5XX_CP_PFP_ME_CNTL, 0);
  629. ret = a5xx_me_init(gpu);
  630. if (ret)
  631. return ret;
  632. ret = a5xx_power_init(gpu);
  633. if (ret)
  634. return ret;
  635. /*
  636. * Send a pipeline event stat to get misbehaving counters to start
  637. * ticking correctly
  638. */
  639. if (adreno_is_a530(adreno_gpu)) {
  640. OUT_PKT7(gpu->rb[0], CP_EVENT_WRITE, 1);
  641. OUT_RING(gpu->rb[0], 0x0F);
  642. gpu->funcs->flush(gpu, gpu->rb[0]);
  643. if (!a5xx_idle(gpu, gpu->rb[0]))
  644. return -EINVAL;
  645. }
  646. /*
  647. * Try to load a zap shader into the secure world. If successful
  648. * we can use the CP to switch out of secure mode. If not then we
  649. * have no resource but to try to switch ourselves out manually. If we
  650. * guessed wrong then access to the RBBM_SECVID_TRUST_CNTL register will
  651. * be blocked and a permissions violation will soon follow.
  652. */
  653. ret = a5xx_zap_shader_init(gpu);
  654. if (!ret) {
  655. OUT_PKT7(gpu->rb[0], CP_SET_SECURE_MODE, 1);
  656. OUT_RING(gpu->rb[0], 0x00000000);
  657. gpu->funcs->flush(gpu, gpu->rb[0]);
  658. if (!a5xx_idle(gpu, gpu->rb[0]))
  659. return -EINVAL;
  660. } else {
  661. /* Print a warning so if we die, we know why */
  662. dev_warn_once(gpu->dev->dev,
  663. "Zap shader not enabled - using SECVID_TRUST_CNTL instead\n");
  664. gpu_write(gpu, REG_A5XX_RBBM_SECVID_TRUST_CNTL, 0x0);
  665. }
  666. /* Last step - yield the ringbuffer */
  667. a5xx_preempt_start(gpu);
  668. return 0;
  669. }
  670. static void a5xx_recover(struct msm_gpu *gpu)
  671. {
  672. int i;
  673. adreno_dump_info(gpu);
  674. for (i = 0; i < 8; i++) {
  675. printk("CP_SCRATCH_REG%d: %u\n", i,
  676. gpu_read(gpu, REG_A5XX_CP_SCRATCH_REG(i)));
  677. }
  678. if (hang_debug)
  679. a5xx_dump(gpu);
  680. gpu_write(gpu, REG_A5XX_RBBM_SW_RESET_CMD, 1);
  681. gpu_read(gpu, REG_A5XX_RBBM_SW_RESET_CMD);
  682. gpu_write(gpu, REG_A5XX_RBBM_SW_RESET_CMD, 0);
  683. adreno_recover(gpu);
  684. }
  685. static void a5xx_destroy(struct msm_gpu *gpu)
  686. {
  687. struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
  688. struct a5xx_gpu *a5xx_gpu = to_a5xx_gpu(adreno_gpu);
  689. DBG("%s", gpu->name);
  690. a5xx_preempt_fini(gpu);
  691. if (a5xx_gpu->pm4_bo) {
  692. if (a5xx_gpu->pm4_iova)
  693. msm_gem_put_iova(a5xx_gpu->pm4_bo, gpu->aspace);
  694. drm_gem_object_put_unlocked(a5xx_gpu->pm4_bo);
  695. }
  696. if (a5xx_gpu->pfp_bo) {
  697. if (a5xx_gpu->pfp_iova)
  698. msm_gem_put_iova(a5xx_gpu->pfp_bo, gpu->aspace);
  699. drm_gem_object_put_unlocked(a5xx_gpu->pfp_bo);
  700. }
  701. if (a5xx_gpu->gpmu_bo) {
  702. if (a5xx_gpu->gpmu_iova)
  703. msm_gem_put_iova(a5xx_gpu->gpmu_bo, gpu->aspace);
  704. drm_gem_object_put_unlocked(a5xx_gpu->gpmu_bo);
  705. }
  706. adreno_gpu_cleanup(adreno_gpu);
  707. kfree(a5xx_gpu);
  708. }
  709. static inline bool _a5xx_check_idle(struct msm_gpu *gpu)
  710. {
  711. if (gpu_read(gpu, REG_A5XX_RBBM_STATUS) & ~A5XX_RBBM_STATUS_HI_BUSY)
  712. return false;
  713. /*
  714. * Nearly every abnormality ends up pausing the GPU and triggering a
  715. * fault so we can safely just watch for this one interrupt to fire
  716. */
  717. return !(gpu_read(gpu, REG_A5XX_RBBM_INT_0_STATUS) &
  718. A5XX_RBBM_INT_0_MASK_MISC_HANG_DETECT);
  719. }
  720. bool a5xx_idle(struct msm_gpu *gpu, struct msm_ringbuffer *ring)
  721. {
  722. struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
  723. struct a5xx_gpu *a5xx_gpu = to_a5xx_gpu(adreno_gpu);
  724. if (ring != a5xx_gpu->cur_ring) {
  725. WARN(1, "Tried to idle a non-current ringbuffer\n");
  726. return false;
  727. }
  728. /* wait for CP to drain ringbuffer: */
  729. if (!adreno_idle(gpu, ring))
  730. return false;
  731. if (spin_until(_a5xx_check_idle(gpu))) {
  732. DRM_ERROR("%s: %ps: timeout waiting for GPU to idle: status %8.8X irq %8.8X rptr/wptr %d/%d\n",
  733. gpu->name, __builtin_return_address(0),
  734. gpu_read(gpu, REG_A5XX_RBBM_STATUS),
  735. gpu_read(gpu, REG_A5XX_RBBM_INT_0_STATUS),
  736. gpu_read(gpu, REG_A5XX_CP_RB_RPTR),
  737. gpu_read(gpu, REG_A5XX_CP_RB_WPTR));
  738. return false;
  739. }
  740. return true;
  741. }
  742. static int a5xx_fault_handler(void *arg, unsigned long iova, int flags)
  743. {
  744. struct msm_gpu *gpu = arg;
  745. pr_warn_ratelimited("*** gpu fault: iova=%08lx, flags=%d (%u,%u,%u,%u)\n",
  746. iova, flags,
  747. gpu_read(gpu, REG_A5XX_CP_SCRATCH_REG(4)),
  748. gpu_read(gpu, REG_A5XX_CP_SCRATCH_REG(5)),
  749. gpu_read(gpu, REG_A5XX_CP_SCRATCH_REG(6)),
  750. gpu_read(gpu, REG_A5XX_CP_SCRATCH_REG(7)));
  751. return -EFAULT;
  752. }
  753. static void a5xx_cp_err_irq(struct msm_gpu *gpu)
  754. {
  755. u32 status = gpu_read(gpu, REG_A5XX_CP_INTERRUPT_STATUS);
  756. if (status & A5XX_CP_INT_CP_OPCODE_ERROR) {
  757. u32 val;
  758. gpu_write(gpu, REG_A5XX_CP_PFP_STAT_ADDR, 0);
  759. /*
  760. * REG_A5XX_CP_PFP_STAT_DATA is indexed, and we want index 1 so
  761. * read it twice
  762. */
  763. gpu_read(gpu, REG_A5XX_CP_PFP_STAT_DATA);
  764. val = gpu_read(gpu, REG_A5XX_CP_PFP_STAT_DATA);
  765. dev_err_ratelimited(gpu->dev->dev, "CP | opcode error | possible opcode=0x%8.8X\n",
  766. val);
  767. }
  768. if (status & A5XX_CP_INT_CP_HW_FAULT_ERROR)
  769. dev_err_ratelimited(gpu->dev->dev, "CP | HW fault | status=0x%8.8X\n",
  770. gpu_read(gpu, REG_A5XX_CP_HW_FAULT));
  771. if (status & A5XX_CP_INT_CP_DMA_ERROR)
  772. dev_err_ratelimited(gpu->dev->dev, "CP | DMA error\n");
  773. if (status & A5XX_CP_INT_CP_REGISTER_PROTECTION_ERROR) {
  774. u32 val = gpu_read(gpu, REG_A5XX_CP_PROTECT_STATUS);
  775. dev_err_ratelimited(gpu->dev->dev,
  776. "CP | protected mode error | %s | addr=0x%8.8X | status=0x%8.8X\n",
  777. val & (1 << 24) ? "WRITE" : "READ",
  778. (val & 0xFFFFF) >> 2, val);
  779. }
  780. if (status & A5XX_CP_INT_CP_AHB_ERROR) {
  781. u32 status = gpu_read(gpu, REG_A5XX_CP_AHB_FAULT);
  782. const char *access[16] = { "reserved", "reserved",
  783. "timestamp lo", "timestamp hi", "pfp read", "pfp write",
  784. "", "", "me read", "me write", "", "", "crashdump read",
  785. "crashdump write" };
  786. dev_err_ratelimited(gpu->dev->dev,
  787. "CP | AHB error | addr=%X access=%s error=%d | status=0x%8.8X\n",
  788. status & 0xFFFFF, access[(status >> 24) & 0xF],
  789. (status & (1 << 31)), status);
  790. }
  791. }
  792. static void a5xx_rbbm_err_irq(struct msm_gpu *gpu, u32 status)
  793. {
  794. if (status & A5XX_RBBM_INT_0_MASK_RBBM_AHB_ERROR) {
  795. u32 val = gpu_read(gpu, REG_A5XX_RBBM_AHB_ERROR_STATUS);
  796. dev_err_ratelimited(gpu->dev->dev,
  797. "RBBM | AHB bus error | %s | addr=0x%X | ports=0x%X:0x%X\n",
  798. val & (1 << 28) ? "WRITE" : "READ",
  799. (val & 0xFFFFF) >> 2, (val >> 20) & 0x3,
  800. (val >> 24) & 0xF);
  801. /* Clear the error */
  802. gpu_write(gpu, REG_A5XX_RBBM_AHB_CMD, (1 << 4));
  803. /* Clear the interrupt */
  804. gpu_write(gpu, REG_A5XX_RBBM_INT_CLEAR_CMD,
  805. A5XX_RBBM_INT_0_MASK_RBBM_AHB_ERROR);
  806. }
  807. if (status & A5XX_RBBM_INT_0_MASK_RBBM_TRANSFER_TIMEOUT)
  808. dev_err_ratelimited(gpu->dev->dev, "RBBM | AHB transfer timeout\n");
  809. if (status & A5XX_RBBM_INT_0_MASK_RBBM_ME_MS_TIMEOUT)
  810. dev_err_ratelimited(gpu->dev->dev, "RBBM | ME master split | status=0x%X\n",
  811. gpu_read(gpu, REG_A5XX_RBBM_AHB_ME_SPLIT_STATUS));
  812. if (status & A5XX_RBBM_INT_0_MASK_RBBM_PFP_MS_TIMEOUT)
  813. dev_err_ratelimited(gpu->dev->dev, "RBBM | PFP master split | status=0x%X\n",
  814. gpu_read(gpu, REG_A5XX_RBBM_AHB_PFP_SPLIT_STATUS));
  815. if (status & A5XX_RBBM_INT_0_MASK_RBBM_ETS_MS_TIMEOUT)
  816. dev_err_ratelimited(gpu->dev->dev, "RBBM | ETS master split | status=0x%X\n",
  817. gpu_read(gpu, REG_A5XX_RBBM_AHB_ETS_SPLIT_STATUS));
  818. if (status & A5XX_RBBM_INT_0_MASK_RBBM_ATB_ASYNC_OVERFLOW)
  819. dev_err_ratelimited(gpu->dev->dev, "RBBM | ATB ASYNC overflow\n");
  820. if (status & A5XX_RBBM_INT_0_MASK_RBBM_ATB_BUS_OVERFLOW)
  821. dev_err_ratelimited(gpu->dev->dev, "RBBM | ATB bus overflow\n");
  822. }
  823. static void a5xx_uche_err_irq(struct msm_gpu *gpu)
  824. {
  825. uint64_t addr = (uint64_t) gpu_read(gpu, REG_A5XX_UCHE_TRAP_LOG_HI);
  826. addr |= gpu_read(gpu, REG_A5XX_UCHE_TRAP_LOG_LO);
  827. dev_err_ratelimited(gpu->dev->dev, "UCHE | Out of bounds access | addr=0x%llX\n",
  828. addr);
  829. }
  830. static void a5xx_gpmu_err_irq(struct msm_gpu *gpu)
  831. {
  832. dev_err_ratelimited(gpu->dev->dev, "GPMU | voltage droop\n");
  833. }
  834. static void a5xx_fault_detect_irq(struct msm_gpu *gpu)
  835. {
  836. struct drm_device *dev = gpu->dev;
  837. struct msm_drm_private *priv = dev->dev_private;
  838. struct msm_ringbuffer *ring = gpu->funcs->active_ring(gpu);
  839. dev_err(dev->dev, "gpu fault ring %d fence %x status %8.8X rb %4.4x/%4.4x ib1 %16.16llX/%4.4x ib2 %16.16llX/%4.4x\n",
  840. ring ? ring->id : -1, ring ? ring->seqno : 0,
  841. gpu_read(gpu, REG_A5XX_RBBM_STATUS),
  842. gpu_read(gpu, REG_A5XX_CP_RB_RPTR),
  843. gpu_read(gpu, REG_A5XX_CP_RB_WPTR),
  844. gpu_read64(gpu, REG_A5XX_CP_IB1_BASE, REG_A5XX_CP_IB1_BASE_HI),
  845. gpu_read(gpu, REG_A5XX_CP_IB1_BUFSZ),
  846. gpu_read64(gpu, REG_A5XX_CP_IB2_BASE, REG_A5XX_CP_IB2_BASE_HI),
  847. gpu_read(gpu, REG_A5XX_CP_IB2_BUFSZ));
  848. /* Turn off the hangcheck timer to keep it from bothering us */
  849. del_timer(&gpu->hangcheck_timer);
  850. queue_work(priv->wq, &gpu->recover_work);
  851. }
  852. #define RBBM_ERROR_MASK \
  853. (A5XX_RBBM_INT_0_MASK_RBBM_AHB_ERROR | \
  854. A5XX_RBBM_INT_0_MASK_RBBM_TRANSFER_TIMEOUT | \
  855. A5XX_RBBM_INT_0_MASK_RBBM_ME_MS_TIMEOUT | \
  856. A5XX_RBBM_INT_0_MASK_RBBM_PFP_MS_TIMEOUT | \
  857. A5XX_RBBM_INT_0_MASK_RBBM_ETS_MS_TIMEOUT | \
  858. A5XX_RBBM_INT_0_MASK_RBBM_ATB_ASYNC_OVERFLOW)
  859. static irqreturn_t a5xx_irq(struct msm_gpu *gpu)
  860. {
  861. u32 status = gpu_read(gpu, REG_A5XX_RBBM_INT_0_STATUS);
  862. /*
  863. * Clear all the interrupts except RBBM_AHB_ERROR - if we clear it
  864. * before the source is cleared the interrupt will storm.
  865. */
  866. gpu_write(gpu, REG_A5XX_RBBM_INT_CLEAR_CMD,
  867. status & ~A5XX_RBBM_INT_0_MASK_RBBM_AHB_ERROR);
  868. /* Pass status to a5xx_rbbm_err_irq because we've already cleared it */
  869. if (status & RBBM_ERROR_MASK)
  870. a5xx_rbbm_err_irq(gpu, status);
  871. if (status & A5XX_RBBM_INT_0_MASK_CP_HW_ERROR)
  872. a5xx_cp_err_irq(gpu);
  873. if (status & A5XX_RBBM_INT_0_MASK_MISC_HANG_DETECT)
  874. a5xx_fault_detect_irq(gpu);
  875. if (status & A5XX_RBBM_INT_0_MASK_UCHE_OOB_ACCESS)
  876. a5xx_uche_err_irq(gpu);
  877. if (status & A5XX_RBBM_INT_0_MASK_GPMU_VOLTAGE_DROOP)
  878. a5xx_gpmu_err_irq(gpu);
  879. if (status & A5XX_RBBM_INT_0_MASK_CP_CACHE_FLUSH_TS) {
  880. a5xx_preempt_trigger(gpu);
  881. msm_gpu_retire(gpu);
  882. }
  883. if (status & A5XX_RBBM_INT_0_MASK_CP_SW)
  884. a5xx_preempt_irq(gpu);
  885. return IRQ_HANDLED;
  886. }
  887. static const u32 a5xx_register_offsets[REG_ADRENO_REGISTER_MAX] = {
  888. REG_ADRENO_DEFINE(REG_ADRENO_CP_RB_BASE, REG_A5XX_CP_RB_BASE),
  889. REG_ADRENO_DEFINE(REG_ADRENO_CP_RB_BASE_HI, REG_A5XX_CP_RB_BASE_HI),
  890. REG_ADRENO_DEFINE(REG_ADRENO_CP_RB_RPTR_ADDR, REG_A5XX_CP_RB_RPTR_ADDR),
  891. REG_ADRENO_DEFINE(REG_ADRENO_CP_RB_RPTR_ADDR_HI,
  892. REG_A5XX_CP_RB_RPTR_ADDR_HI),
  893. REG_ADRENO_DEFINE(REG_ADRENO_CP_RB_RPTR, REG_A5XX_CP_RB_RPTR),
  894. REG_ADRENO_DEFINE(REG_ADRENO_CP_RB_WPTR, REG_A5XX_CP_RB_WPTR),
  895. REG_ADRENO_DEFINE(REG_ADRENO_CP_RB_CNTL, REG_A5XX_CP_RB_CNTL),
  896. };
  897. static const u32 a5xx_registers[] = {
  898. 0x0000, 0x0002, 0x0004, 0x0020, 0x0022, 0x0026, 0x0029, 0x002B,
  899. 0x002E, 0x0035, 0x0038, 0x0042, 0x0044, 0x0044, 0x0047, 0x0095,
  900. 0x0097, 0x00BB, 0x03A0, 0x0464, 0x0469, 0x046F, 0x04D2, 0x04D3,
  901. 0x04E0, 0x0533, 0x0540, 0x0555, 0x0800, 0x081A, 0x081F, 0x0841,
  902. 0x0860, 0x0860, 0x0880, 0x08A0, 0x0B00, 0x0B12, 0x0B15, 0x0B28,
  903. 0x0B78, 0x0B7F, 0x0BB0, 0x0BBD, 0x0BC0, 0x0BC6, 0x0BD0, 0x0C53,
  904. 0x0C60, 0x0C61, 0x0C80, 0x0C82, 0x0C84, 0x0C85, 0x0C90, 0x0C98,
  905. 0x0CA0, 0x0CA0, 0x0CB0, 0x0CB2, 0x2180, 0x2185, 0x2580, 0x2585,
  906. 0x0CC1, 0x0CC1, 0x0CC4, 0x0CC7, 0x0CCC, 0x0CCC, 0x0CD0, 0x0CD8,
  907. 0x0CE0, 0x0CE5, 0x0CE8, 0x0CE8, 0x0CEC, 0x0CF1, 0x0CFB, 0x0D0E,
  908. 0x2100, 0x211E, 0x2140, 0x2145, 0x2500, 0x251E, 0x2540, 0x2545,
  909. 0x0D10, 0x0D17, 0x0D20, 0x0D23, 0x0D30, 0x0D30, 0x20C0, 0x20C0,
  910. 0x24C0, 0x24C0, 0x0E40, 0x0E43, 0x0E4A, 0x0E4A, 0x0E50, 0x0E57,
  911. 0x0E60, 0x0E7C, 0x0E80, 0x0E8E, 0x0E90, 0x0E96, 0x0EA0, 0x0EA8,
  912. 0x0EB0, 0x0EB2, 0xE140, 0xE147, 0xE150, 0xE187, 0xE1A0, 0xE1A9,
  913. 0xE1B0, 0xE1B6, 0xE1C0, 0xE1C7, 0xE1D0, 0xE1D1, 0xE200, 0xE201,
  914. 0xE210, 0xE21C, 0xE240, 0xE268, 0xE000, 0xE006, 0xE010, 0xE09A,
  915. 0xE0A0, 0xE0A4, 0xE0AA, 0xE0EB, 0xE100, 0xE105, 0xE380, 0xE38F,
  916. 0xE3B0, 0xE3B0, 0xE400, 0xE405, 0xE408, 0xE4E9, 0xE4F0, 0xE4F0,
  917. 0xE280, 0xE280, 0xE282, 0xE2A3, 0xE2A5, 0xE2C2, 0xE940, 0xE947,
  918. 0xE950, 0xE987, 0xE9A0, 0xE9A9, 0xE9B0, 0xE9B6, 0xE9C0, 0xE9C7,
  919. 0xE9D0, 0xE9D1, 0xEA00, 0xEA01, 0xEA10, 0xEA1C, 0xEA40, 0xEA68,
  920. 0xE800, 0xE806, 0xE810, 0xE89A, 0xE8A0, 0xE8A4, 0xE8AA, 0xE8EB,
  921. 0xE900, 0xE905, 0xEB80, 0xEB8F, 0xEBB0, 0xEBB0, 0xEC00, 0xEC05,
  922. 0xEC08, 0xECE9, 0xECF0, 0xECF0, 0xEA80, 0xEA80, 0xEA82, 0xEAA3,
  923. 0xEAA5, 0xEAC2, 0xA800, 0xA8FF, 0xAC60, 0xAC60, 0xB000, 0xB97F,
  924. 0xB9A0, 0xB9BF, ~0
  925. };
  926. static void a5xx_dump(struct msm_gpu *gpu)
  927. {
  928. dev_info(gpu->dev->dev, "status: %08x\n",
  929. gpu_read(gpu, REG_A5XX_RBBM_STATUS));
  930. adreno_dump(gpu);
  931. }
  932. static int a5xx_pm_resume(struct msm_gpu *gpu)
  933. {
  934. int ret;
  935. /* Turn on the core power */
  936. ret = msm_gpu_pm_resume(gpu);
  937. if (ret)
  938. return ret;
  939. /* Turn the RBCCU domain first to limit the chances of voltage droop */
  940. gpu_write(gpu, REG_A5XX_GPMU_RBCCU_POWER_CNTL, 0x778000);
  941. /* Wait 3 usecs before polling */
  942. udelay(3);
  943. ret = spin_usecs(gpu, 20, REG_A5XX_GPMU_RBCCU_PWR_CLK_STATUS,
  944. (1 << 20), (1 << 20));
  945. if (ret) {
  946. DRM_ERROR("%s: timeout waiting for RBCCU GDSC enable: %X\n",
  947. gpu->name,
  948. gpu_read(gpu, REG_A5XX_GPMU_RBCCU_PWR_CLK_STATUS));
  949. return ret;
  950. }
  951. /* Turn on the SP domain */
  952. gpu_write(gpu, REG_A5XX_GPMU_SP_POWER_CNTL, 0x778000);
  953. ret = spin_usecs(gpu, 20, REG_A5XX_GPMU_SP_PWR_CLK_STATUS,
  954. (1 << 20), (1 << 20));
  955. if (ret)
  956. DRM_ERROR("%s: timeout waiting for SP GDSC enable\n",
  957. gpu->name);
  958. return ret;
  959. }
  960. static int a5xx_pm_suspend(struct msm_gpu *gpu)
  961. {
  962. /* Clear the VBIF pipe before shutting down */
  963. gpu_write(gpu, REG_A5XX_VBIF_XIN_HALT_CTRL0, 0xF);
  964. spin_until((gpu_read(gpu, REG_A5XX_VBIF_XIN_HALT_CTRL1) & 0xF) == 0xF);
  965. gpu_write(gpu, REG_A5XX_VBIF_XIN_HALT_CTRL0, 0);
  966. /*
  967. * Reset the VBIF before power collapse to avoid issue with FIFO
  968. * entries
  969. */
  970. gpu_write(gpu, REG_A5XX_RBBM_BLOCK_SW_RESET_CMD, 0x003C0000);
  971. gpu_write(gpu, REG_A5XX_RBBM_BLOCK_SW_RESET_CMD, 0x00000000);
  972. return msm_gpu_pm_suspend(gpu);
  973. }
  974. static int a5xx_get_timestamp(struct msm_gpu *gpu, uint64_t *value)
  975. {
  976. *value = gpu_read64(gpu, REG_A5XX_RBBM_PERFCTR_CP_0_LO,
  977. REG_A5XX_RBBM_PERFCTR_CP_0_HI);
  978. return 0;
  979. }
  980. #ifdef CONFIG_DEBUG_FS
  981. static void a5xx_show(struct msm_gpu *gpu, struct seq_file *m)
  982. {
  983. seq_printf(m, "status: %08x\n",
  984. gpu_read(gpu, REG_A5XX_RBBM_STATUS));
  985. /*
  986. * Temporarily disable hardware clock gating before going into
  987. * adreno_show to avoid issues while reading the registers
  988. */
  989. a5xx_set_hwcg(gpu, false);
  990. adreno_show(gpu, m);
  991. a5xx_set_hwcg(gpu, true);
  992. }
  993. #endif
  994. static struct msm_ringbuffer *a5xx_active_ring(struct msm_gpu *gpu)
  995. {
  996. struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
  997. struct a5xx_gpu *a5xx_gpu = to_a5xx_gpu(adreno_gpu);
  998. return a5xx_gpu->cur_ring;
  999. }
  1000. static int a5xx_gpu_busy(struct msm_gpu *gpu, uint64_t *value)
  1001. {
  1002. *value = gpu_read64(gpu, REG_A5XX_RBBM_PERFCTR_RBBM_0_LO,
  1003. REG_A5XX_RBBM_PERFCTR_RBBM_0_HI);
  1004. return 0;
  1005. }
  1006. static const struct adreno_gpu_funcs funcs = {
  1007. .base = {
  1008. .get_param = adreno_get_param,
  1009. .hw_init = a5xx_hw_init,
  1010. .pm_suspend = a5xx_pm_suspend,
  1011. .pm_resume = a5xx_pm_resume,
  1012. .recover = a5xx_recover,
  1013. .submit = a5xx_submit,
  1014. .flush = a5xx_flush,
  1015. .active_ring = a5xx_active_ring,
  1016. .irq = a5xx_irq,
  1017. .destroy = a5xx_destroy,
  1018. #ifdef CONFIG_DEBUG_FS
  1019. .show = a5xx_show,
  1020. .debugfs_init = a5xx_debugfs_init,
  1021. #endif
  1022. .gpu_busy = a5xx_gpu_busy,
  1023. },
  1024. .get_timestamp = a5xx_get_timestamp,
  1025. };
  1026. static void check_speed_bin(struct device *dev)
  1027. {
  1028. struct nvmem_cell *cell;
  1029. u32 bin, val;
  1030. cell = nvmem_cell_get(dev, "speed_bin");
  1031. /* If a nvmem cell isn't defined, nothing to do */
  1032. if (IS_ERR(cell))
  1033. return;
  1034. bin = *((u32 *) nvmem_cell_read(cell, NULL));
  1035. nvmem_cell_put(cell);
  1036. val = (1 << bin);
  1037. dev_pm_opp_set_supported_hw(dev, &val, 1);
  1038. }
  1039. struct msm_gpu *a5xx_gpu_init(struct drm_device *dev)
  1040. {
  1041. struct msm_drm_private *priv = dev->dev_private;
  1042. struct platform_device *pdev = priv->gpu_pdev;
  1043. struct a5xx_gpu *a5xx_gpu = NULL;
  1044. struct adreno_gpu *adreno_gpu;
  1045. struct msm_gpu *gpu;
  1046. int ret;
  1047. if (!pdev) {
  1048. dev_err(dev->dev, "No A5XX device is defined\n");
  1049. return ERR_PTR(-ENXIO);
  1050. }
  1051. a5xx_gpu = kzalloc(sizeof(*a5xx_gpu), GFP_KERNEL);
  1052. if (!a5xx_gpu)
  1053. return ERR_PTR(-ENOMEM);
  1054. adreno_gpu = &a5xx_gpu->base;
  1055. gpu = &adreno_gpu->base;
  1056. adreno_gpu->registers = a5xx_registers;
  1057. adreno_gpu->reg_offsets = a5xx_register_offsets;
  1058. a5xx_gpu->lm_leakage = 0x4E001A;
  1059. check_speed_bin(&pdev->dev);
  1060. ret = adreno_gpu_init(dev, pdev, adreno_gpu, &funcs, 4);
  1061. if (ret) {
  1062. a5xx_destroy(&(a5xx_gpu->base.base));
  1063. return ERR_PTR(ret);
  1064. }
  1065. if (gpu->aspace)
  1066. msm_mmu_set_fault_handler(gpu->aspace->mmu, gpu, a5xx_fault_handler);
  1067. /* Set up the preemption specific bits and pieces for each ringbuffer */
  1068. a5xx_preempt_init(gpu);
  1069. return gpu;
  1070. }