gpu_scheduler.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685
  1. /*
  2. * Copyright 2015 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. *
  23. */
  24. #include <linux/kthread.h>
  25. #include <linux/wait.h>
  26. #include <linux/sched.h>
  27. #include <uapi/linux/sched/types.h>
  28. #include <drm/drmP.h>
  29. #include "gpu_scheduler.h"
  30. #define CREATE_TRACE_POINTS
  31. #include "gpu_sched_trace.h"
  32. static bool amd_sched_entity_is_ready(struct amd_sched_entity *entity);
  33. static void amd_sched_wakeup(struct amd_gpu_scheduler *sched);
  34. static void amd_sched_process_job(struct dma_fence *f, struct dma_fence_cb *cb);
  35. /* Initialize a given run queue struct */
  36. static void amd_sched_rq_init(struct amd_sched_rq *rq)
  37. {
  38. spin_lock_init(&rq->lock);
  39. INIT_LIST_HEAD(&rq->entities);
  40. rq->current_entity = NULL;
  41. }
  42. static void amd_sched_rq_add_entity(struct amd_sched_rq *rq,
  43. struct amd_sched_entity *entity)
  44. {
  45. if (!list_empty(&entity->list))
  46. return;
  47. spin_lock(&rq->lock);
  48. list_add_tail(&entity->list, &rq->entities);
  49. spin_unlock(&rq->lock);
  50. }
  51. static void amd_sched_rq_remove_entity(struct amd_sched_rq *rq,
  52. struct amd_sched_entity *entity)
  53. {
  54. if (list_empty(&entity->list))
  55. return;
  56. spin_lock(&rq->lock);
  57. list_del_init(&entity->list);
  58. if (rq->current_entity == entity)
  59. rq->current_entity = NULL;
  60. spin_unlock(&rq->lock);
  61. }
  62. /**
  63. * Select an entity which could provide a job to run
  64. *
  65. * @rq The run queue to check.
  66. *
  67. * Try to find a ready entity, returns NULL if none found.
  68. */
  69. static struct amd_sched_entity *
  70. amd_sched_rq_select_entity(struct amd_sched_rq *rq)
  71. {
  72. struct amd_sched_entity *entity;
  73. spin_lock(&rq->lock);
  74. entity = rq->current_entity;
  75. if (entity) {
  76. list_for_each_entry_continue(entity, &rq->entities, list) {
  77. if (amd_sched_entity_is_ready(entity)) {
  78. rq->current_entity = entity;
  79. spin_unlock(&rq->lock);
  80. return entity;
  81. }
  82. }
  83. }
  84. list_for_each_entry(entity, &rq->entities, list) {
  85. if (amd_sched_entity_is_ready(entity)) {
  86. rq->current_entity = entity;
  87. spin_unlock(&rq->lock);
  88. return entity;
  89. }
  90. if (entity == rq->current_entity)
  91. break;
  92. }
  93. spin_unlock(&rq->lock);
  94. return NULL;
  95. }
  96. /**
  97. * Init a context entity used by scheduler when submit to HW ring.
  98. *
  99. * @sched The pointer to the scheduler
  100. * @entity The pointer to a valid amd_sched_entity
  101. * @rq The run queue this entity belongs
  102. * @kernel If this is an entity for the kernel
  103. * @jobs The max number of jobs in the job queue
  104. *
  105. * return 0 if succeed. negative error code on failure
  106. */
  107. int amd_sched_entity_init(struct amd_gpu_scheduler *sched,
  108. struct amd_sched_entity *entity,
  109. struct amd_sched_rq *rq,
  110. uint32_t jobs)
  111. {
  112. int r;
  113. if (!(sched && entity && rq))
  114. return -EINVAL;
  115. memset(entity, 0, sizeof(struct amd_sched_entity));
  116. INIT_LIST_HEAD(&entity->list);
  117. entity->rq = rq;
  118. entity->sched = sched;
  119. spin_lock_init(&entity->queue_lock);
  120. r = kfifo_alloc(&entity->job_queue, jobs * sizeof(void *), GFP_KERNEL);
  121. if (r)
  122. return r;
  123. atomic_set(&entity->fence_seq, 0);
  124. entity->fence_context = dma_fence_context_alloc(2);
  125. return 0;
  126. }
  127. /**
  128. * Query if entity is initialized
  129. *
  130. * @sched Pointer to scheduler instance
  131. * @entity The pointer to a valid scheduler entity
  132. *
  133. * return true if entity is initialized, false otherwise
  134. */
  135. static bool amd_sched_entity_is_initialized(struct amd_gpu_scheduler *sched,
  136. struct amd_sched_entity *entity)
  137. {
  138. return entity->sched == sched &&
  139. entity->rq != NULL;
  140. }
  141. /**
  142. * Check if entity is idle
  143. *
  144. * @entity The pointer to a valid scheduler entity
  145. *
  146. * Return true if entity don't has any unscheduled jobs.
  147. */
  148. static bool amd_sched_entity_is_idle(struct amd_sched_entity *entity)
  149. {
  150. rmb();
  151. if (kfifo_is_empty(&entity->job_queue))
  152. return true;
  153. return false;
  154. }
  155. /**
  156. * Check if entity is ready
  157. *
  158. * @entity The pointer to a valid scheduler entity
  159. *
  160. * Return true if entity could provide a job.
  161. */
  162. static bool amd_sched_entity_is_ready(struct amd_sched_entity *entity)
  163. {
  164. if (kfifo_is_empty(&entity->job_queue))
  165. return false;
  166. if (ACCESS_ONCE(entity->dependency))
  167. return false;
  168. return true;
  169. }
  170. /**
  171. * Destroy a context entity
  172. *
  173. * @sched Pointer to scheduler instance
  174. * @entity The pointer to a valid scheduler entity
  175. *
  176. * Cleanup and free the allocated resources.
  177. */
  178. void amd_sched_entity_fini(struct amd_gpu_scheduler *sched,
  179. struct amd_sched_entity *entity)
  180. {
  181. struct amd_sched_rq *rq = entity->rq;
  182. int r;
  183. if (!amd_sched_entity_is_initialized(sched, entity))
  184. return;
  185. /**
  186. * The client will not queue more IBs during this fini, consume existing
  187. * queued IBs or discard them on SIGKILL
  188. */
  189. if ((current->flags & PF_SIGNALED) && current->exit_code == SIGKILL)
  190. r = -ERESTARTSYS;
  191. else
  192. r = wait_event_killable(sched->job_scheduled,
  193. amd_sched_entity_is_idle(entity));
  194. amd_sched_rq_remove_entity(rq, entity);
  195. if (r) {
  196. struct amd_sched_job *job;
  197. /* Park the kernel for a moment to make sure it isn't processing
  198. * our enity.
  199. */
  200. kthread_park(sched->thread);
  201. kthread_unpark(sched->thread);
  202. while (kfifo_out(&entity->job_queue, &job, sizeof(job)))
  203. sched->ops->free_job(job);
  204. }
  205. kfifo_free(&entity->job_queue);
  206. }
  207. static void amd_sched_entity_wakeup(struct dma_fence *f, struct dma_fence_cb *cb)
  208. {
  209. struct amd_sched_entity *entity =
  210. container_of(cb, struct amd_sched_entity, cb);
  211. entity->dependency = NULL;
  212. dma_fence_put(f);
  213. amd_sched_wakeup(entity->sched);
  214. }
  215. static void amd_sched_entity_clear_dep(struct dma_fence *f, struct dma_fence_cb *cb)
  216. {
  217. struct amd_sched_entity *entity =
  218. container_of(cb, struct amd_sched_entity, cb);
  219. entity->dependency = NULL;
  220. dma_fence_put(f);
  221. }
  222. bool amd_sched_dependency_optimized(struct dma_fence* fence,
  223. struct amd_sched_entity *entity)
  224. {
  225. struct amd_gpu_scheduler *sched = entity->sched;
  226. struct amd_sched_fence *s_fence;
  227. if (!fence || dma_fence_is_signaled(fence))
  228. return false;
  229. if (fence->context == entity->fence_context)
  230. return true;
  231. s_fence = to_amd_sched_fence(fence);
  232. if (s_fence && s_fence->sched == sched)
  233. return true;
  234. return false;
  235. }
  236. static bool amd_sched_entity_add_dependency_cb(struct amd_sched_entity *entity)
  237. {
  238. struct amd_gpu_scheduler *sched = entity->sched;
  239. struct dma_fence * fence = entity->dependency;
  240. struct amd_sched_fence *s_fence;
  241. if (fence->context == entity->fence_context) {
  242. /* We can ignore fences from ourself */
  243. dma_fence_put(entity->dependency);
  244. return false;
  245. }
  246. s_fence = to_amd_sched_fence(fence);
  247. if (s_fence && s_fence->sched == sched) {
  248. /*
  249. * Fence is from the same scheduler, only need to wait for
  250. * it to be scheduled
  251. */
  252. fence = dma_fence_get(&s_fence->scheduled);
  253. dma_fence_put(entity->dependency);
  254. entity->dependency = fence;
  255. if (!dma_fence_add_callback(fence, &entity->cb,
  256. amd_sched_entity_clear_dep))
  257. return true;
  258. /* Ignore it when it is already scheduled */
  259. dma_fence_put(fence);
  260. return false;
  261. }
  262. if (!dma_fence_add_callback(entity->dependency, &entity->cb,
  263. amd_sched_entity_wakeup))
  264. return true;
  265. dma_fence_put(entity->dependency);
  266. return false;
  267. }
  268. static struct amd_sched_job *
  269. amd_sched_entity_pop_job(struct amd_sched_entity *entity)
  270. {
  271. struct amd_gpu_scheduler *sched = entity->sched;
  272. struct amd_sched_job *sched_job;
  273. if (!kfifo_out_peek(&entity->job_queue, &sched_job, sizeof(sched_job)))
  274. return NULL;
  275. while ((entity->dependency = sched->ops->dependency(sched_job)))
  276. if (amd_sched_entity_add_dependency_cb(entity))
  277. return NULL;
  278. return sched_job;
  279. }
  280. /**
  281. * Helper to submit a job to the job queue
  282. *
  283. * @sched_job The pointer to job required to submit
  284. *
  285. * Returns true if we could submit the job.
  286. */
  287. static bool amd_sched_entity_in(struct amd_sched_job *sched_job)
  288. {
  289. struct amd_gpu_scheduler *sched = sched_job->sched;
  290. struct amd_sched_entity *entity = sched_job->s_entity;
  291. bool added, first = false;
  292. spin_lock(&entity->queue_lock);
  293. added = kfifo_in(&entity->job_queue, &sched_job,
  294. sizeof(sched_job)) == sizeof(sched_job);
  295. if (added && kfifo_len(&entity->job_queue) == sizeof(sched_job))
  296. first = true;
  297. spin_unlock(&entity->queue_lock);
  298. /* first job wakes up scheduler */
  299. if (first) {
  300. /* Add the entity to the run queue */
  301. amd_sched_rq_add_entity(entity->rq, entity);
  302. amd_sched_wakeup(sched);
  303. }
  304. return added;
  305. }
  306. /* job_finish is called after hw fence signaled, and
  307. * the job had already been deleted from ring_mirror_list
  308. */
  309. static void amd_sched_job_finish(struct work_struct *work)
  310. {
  311. struct amd_sched_job *s_job = container_of(work, struct amd_sched_job,
  312. finish_work);
  313. struct amd_gpu_scheduler *sched = s_job->sched;
  314. /* remove job from ring_mirror_list */
  315. spin_lock(&sched->job_list_lock);
  316. list_del_init(&s_job->node);
  317. if (sched->timeout != MAX_SCHEDULE_TIMEOUT) {
  318. struct amd_sched_job *next;
  319. spin_unlock(&sched->job_list_lock);
  320. cancel_delayed_work_sync(&s_job->work_tdr);
  321. spin_lock(&sched->job_list_lock);
  322. /* queue TDR for next job */
  323. next = list_first_entry_or_null(&sched->ring_mirror_list,
  324. struct amd_sched_job, node);
  325. if (next)
  326. schedule_delayed_work(&next->work_tdr, sched->timeout);
  327. }
  328. spin_unlock(&sched->job_list_lock);
  329. sched->ops->free_job(s_job);
  330. }
  331. static void amd_sched_job_finish_cb(struct dma_fence *f,
  332. struct dma_fence_cb *cb)
  333. {
  334. struct amd_sched_job *job = container_of(cb, struct amd_sched_job,
  335. finish_cb);
  336. schedule_work(&job->finish_work);
  337. }
  338. static void amd_sched_job_begin(struct amd_sched_job *s_job)
  339. {
  340. struct amd_gpu_scheduler *sched = s_job->sched;
  341. spin_lock(&sched->job_list_lock);
  342. list_add_tail(&s_job->node, &sched->ring_mirror_list);
  343. if (sched->timeout != MAX_SCHEDULE_TIMEOUT &&
  344. list_first_entry_or_null(&sched->ring_mirror_list,
  345. struct amd_sched_job, node) == s_job)
  346. schedule_delayed_work(&s_job->work_tdr, sched->timeout);
  347. spin_unlock(&sched->job_list_lock);
  348. }
  349. static void amd_sched_job_timedout(struct work_struct *work)
  350. {
  351. struct amd_sched_job *job = container_of(work, struct amd_sched_job,
  352. work_tdr.work);
  353. job->sched->ops->timedout_job(job);
  354. }
  355. void amd_sched_hw_job_reset(struct amd_gpu_scheduler *sched)
  356. {
  357. struct amd_sched_job *s_job;
  358. spin_lock(&sched->job_list_lock);
  359. list_for_each_entry_reverse(s_job, &sched->ring_mirror_list, node) {
  360. if (s_job->s_fence->parent &&
  361. dma_fence_remove_callback(s_job->s_fence->parent,
  362. &s_job->s_fence->cb)) {
  363. dma_fence_put(s_job->s_fence->parent);
  364. s_job->s_fence->parent = NULL;
  365. atomic_dec(&sched->hw_rq_count);
  366. }
  367. }
  368. spin_unlock(&sched->job_list_lock);
  369. }
  370. void amd_sched_job_kickout(struct amd_sched_job *s_job)
  371. {
  372. struct amd_gpu_scheduler *sched = s_job->sched;
  373. spin_lock(&sched->job_list_lock);
  374. list_del_init(&s_job->node);
  375. spin_unlock(&sched->job_list_lock);
  376. }
  377. void amd_sched_job_recovery(struct amd_gpu_scheduler *sched)
  378. {
  379. struct amd_sched_job *s_job, *tmp;
  380. int r;
  381. spin_lock(&sched->job_list_lock);
  382. s_job = list_first_entry_or_null(&sched->ring_mirror_list,
  383. struct amd_sched_job, node);
  384. if (s_job && sched->timeout != MAX_SCHEDULE_TIMEOUT)
  385. schedule_delayed_work(&s_job->work_tdr, sched->timeout);
  386. list_for_each_entry_safe(s_job, tmp, &sched->ring_mirror_list, node) {
  387. struct amd_sched_fence *s_fence = s_job->s_fence;
  388. struct dma_fence *fence;
  389. spin_unlock(&sched->job_list_lock);
  390. fence = sched->ops->run_job(s_job);
  391. atomic_inc(&sched->hw_rq_count);
  392. if (fence) {
  393. s_fence->parent = dma_fence_get(fence);
  394. r = dma_fence_add_callback(fence, &s_fence->cb,
  395. amd_sched_process_job);
  396. if (r == -ENOENT)
  397. amd_sched_process_job(fence, &s_fence->cb);
  398. else if (r)
  399. DRM_ERROR("fence add callback failed (%d)\n",
  400. r);
  401. dma_fence_put(fence);
  402. } else {
  403. DRM_ERROR("Failed to run job!\n");
  404. amd_sched_process_job(NULL, &s_fence->cb);
  405. }
  406. spin_lock(&sched->job_list_lock);
  407. }
  408. spin_unlock(&sched->job_list_lock);
  409. }
  410. /**
  411. * Submit a job to the job queue
  412. *
  413. * @sched_job The pointer to job required to submit
  414. *
  415. * Returns 0 for success, negative error code otherwise.
  416. */
  417. void amd_sched_entity_push_job(struct amd_sched_job *sched_job)
  418. {
  419. struct amd_sched_entity *entity = sched_job->s_entity;
  420. trace_amd_sched_job(sched_job);
  421. dma_fence_add_callback(&sched_job->s_fence->finished, &sched_job->finish_cb,
  422. amd_sched_job_finish_cb);
  423. wait_event(entity->sched->job_scheduled,
  424. amd_sched_entity_in(sched_job));
  425. }
  426. /* init a sched_job with basic field */
  427. int amd_sched_job_init(struct amd_sched_job *job,
  428. struct amd_gpu_scheduler *sched,
  429. struct amd_sched_entity *entity,
  430. void *owner)
  431. {
  432. job->sched = sched;
  433. job->s_entity = entity;
  434. job->s_fence = amd_sched_fence_create(entity, owner);
  435. if (!job->s_fence)
  436. return -ENOMEM;
  437. job->id = atomic64_inc_return(&sched->job_id_count);
  438. INIT_WORK(&job->finish_work, amd_sched_job_finish);
  439. INIT_LIST_HEAD(&job->node);
  440. INIT_DELAYED_WORK(&job->work_tdr, amd_sched_job_timedout);
  441. return 0;
  442. }
  443. /**
  444. * Return ture if we can push more jobs to the hw.
  445. */
  446. static bool amd_sched_ready(struct amd_gpu_scheduler *sched)
  447. {
  448. return atomic_read(&sched->hw_rq_count) <
  449. sched->hw_submission_limit;
  450. }
  451. /**
  452. * Wake up the scheduler when it is ready
  453. */
  454. static void amd_sched_wakeup(struct amd_gpu_scheduler *sched)
  455. {
  456. if (amd_sched_ready(sched))
  457. wake_up_interruptible(&sched->wake_up_worker);
  458. }
  459. /**
  460. * Select next entity to process
  461. */
  462. static struct amd_sched_entity *
  463. amd_sched_select_entity(struct amd_gpu_scheduler *sched)
  464. {
  465. struct amd_sched_entity *entity;
  466. int i;
  467. if (!amd_sched_ready(sched))
  468. return NULL;
  469. /* Kernel run queue has higher priority than normal run queue*/
  470. for (i = AMD_SCHED_PRIORITY_MAX - 1; i >= AMD_SCHED_PRIORITY_MIN; i--) {
  471. entity = amd_sched_rq_select_entity(&sched->sched_rq[i]);
  472. if (entity)
  473. break;
  474. }
  475. return entity;
  476. }
  477. static void amd_sched_process_job(struct dma_fence *f, struct dma_fence_cb *cb)
  478. {
  479. struct amd_sched_fence *s_fence =
  480. container_of(cb, struct amd_sched_fence, cb);
  481. struct amd_gpu_scheduler *sched = s_fence->sched;
  482. atomic_dec(&sched->hw_rq_count);
  483. amd_sched_fence_finished(s_fence);
  484. trace_amd_sched_process_job(s_fence);
  485. dma_fence_put(&s_fence->finished);
  486. wake_up_interruptible(&sched->wake_up_worker);
  487. }
  488. static bool amd_sched_blocked(struct amd_gpu_scheduler *sched)
  489. {
  490. if (kthread_should_park()) {
  491. kthread_parkme();
  492. return true;
  493. }
  494. return false;
  495. }
  496. static int amd_sched_main(void *param)
  497. {
  498. struct sched_param sparam = {.sched_priority = 1};
  499. struct amd_gpu_scheduler *sched = (struct amd_gpu_scheduler *)param;
  500. int r, count;
  501. sched_setscheduler(current, SCHED_FIFO, &sparam);
  502. while (!kthread_should_stop()) {
  503. struct amd_sched_entity *entity = NULL;
  504. struct amd_sched_fence *s_fence;
  505. struct amd_sched_job *sched_job;
  506. struct dma_fence *fence;
  507. wait_event_interruptible(sched->wake_up_worker,
  508. (!amd_sched_blocked(sched) &&
  509. (entity = amd_sched_select_entity(sched))) ||
  510. kthread_should_stop());
  511. if (!entity)
  512. continue;
  513. sched_job = amd_sched_entity_pop_job(entity);
  514. if (!sched_job)
  515. continue;
  516. s_fence = sched_job->s_fence;
  517. atomic_inc(&sched->hw_rq_count);
  518. amd_sched_job_begin(sched_job);
  519. fence = sched->ops->run_job(sched_job);
  520. amd_sched_fence_scheduled(s_fence);
  521. if (fence) {
  522. s_fence->parent = dma_fence_get(fence);
  523. r = dma_fence_add_callback(fence, &s_fence->cb,
  524. amd_sched_process_job);
  525. if (r == -ENOENT)
  526. amd_sched_process_job(fence, &s_fence->cb);
  527. else if (r)
  528. DRM_ERROR("fence add callback failed (%d)\n",
  529. r);
  530. dma_fence_put(fence);
  531. } else {
  532. DRM_ERROR("Failed to run job!\n");
  533. amd_sched_process_job(NULL, &s_fence->cb);
  534. }
  535. count = kfifo_out(&entity->job_queue, &sched_job,
  536. sizeof(sched_job));
  537. WARN_ON(count != sizeof(sched_job));
  538. wake_up(&sched->job_scheduled);
  539. }
  540. return 0;
  541. }
  542. /**
  543. * Init a gpu scheduler instance
  544. *
  545. * @sched The pointer to the scheduler
  546. * @ops The backend operations for this scheduler.
  547. * @hw_submissions Number of hw submissions to do.
  548. * @name Name used for debugging
  549. *
  550. * Return 0 on success, otherwise error code.
  551. */
  552. int amd_sched_init(struct amd_gpu_scheduler *sched,
  553. const struct amd_sched_backend_ops *ops,
  554. unsigned hw_submission, long timeout, const char *name)
  555. {
  556. int i;
  557. sched->ops = ops;
  558. sched->hw_submission_limit = hw_submission;
  559. sched->name = name;
  560. sched->timeout = timeout;
  561. for (i = AMD_SCHED_PRIORITY_MIN; i < AMD_SCHED_PRIORITY_MAX; i++)
  562. amd_sched_rq_init(&sched->sched_rq[i]);
  563. init_waitqueue_head(&sched->wake_up_worker);
  564. init_waitqueue_head(&sched->job_scheduled);
  565. INIT_LIST_HEAD(&sched->ring_mirror_list);
  566. spin_lock_init(&sched->job_list_lock);
  567. atomic_set(&sched->hw_rq_count, 0);
  568. atomic64_set(&sched->job_id_count, 0);
  569. /* Each scheduler will run on a seperate kernel thread */
  570. sched->thread = kthread_run(amd_sched_main, sched, sched->name);
  571. if (IS_ERR(sched->thread)) {
  572. DRM_ERROR("Failed to create scheduler for %s.\n", name);
  573. return PTR_ERR(sched->thread);
  574. }
  575. return 0;
  576. }
  577. /**
  578. * Destroy a gpu scheduler
  579. *
  580. * @sched The pointer to the scheduler
  581. */
  582. void amd_sched_fini(struct amd_gpu_scheduler *sched)
  583. {
  584. if (sched->thread)
  585. kthread_stop(sched->thread);
  586. }