amdgpu_ttm.c 47 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876
  1. /*
  2. * Copyright 2009 Jerome Glisse.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  14. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  15. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  16. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  17. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  18. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  19. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  20. *
  21. * The above copyright notice and this permission notice (including the
  22. * next paragraph) shall be included in all copies or substantial portions
  23. * of the Software.
  24. *
  25. */
  26. /*
  27. * Authors:
  28. * Jerome Glisse <glisse@freedesktop.org>
  29. * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
  30. * Dave Airlie
  31. */
  32. #include <drm/ttm/ttm_bo_api.h>
  33. #include <drm/ttm/ttm_bo_driver.h>
  34. #include <drm/ttm/ttm_placement.h>
  35. #include <drm/ttm/ttm_module.h>
  36. #include <drm/ttm/ttm_page_alloc.h>
  37. #include <drm/drmP.h>
  38. #include <drm/amdgpu_drm.h>
  39. #include <linux/seq_file.h>
  40. #include <linux/slab.h>
  41. #include <linux/swiotlb.h>
  42. #include <linux/swap.h>
  43. #include <linux/pagemap.h>
  44. #include <linux/debugfs.h>
  45. #include <linux/iommu.h>
  46. #include "amdgpu.h"
  47. #include "amdgpu_trace.h"
  48. #include "bif/bif_4_1_d.h"
  49. #define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
  50. static int amdgpu_map_buffer(struct ttm_buffer_object *bo,
  51. struct ttm_mem_reg *mem, unsigned num_pages,
  52. uint64_t offset, unsigned window,
  53. struct amdgpu_ring *ring,
  54. uint64_t *addr);
  55. static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev);
  56. static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev);
  57. /*
  58. * Global memory.
  59. */
  60. static int amdgpu_ttm_mem_global_init(struct drm_global_reference *ref)
  61. {
  62. return ttm_mem_global_init(ref->object);
  63. }
  64. static void amdgpu_ttm_mem_global_release(struct drm_global_reference *ref)
  65. {
  66. ttm_mem_global_release(ref->object);
  67. }
  68. static int amdgpu_ttm_global_init(struct amdgpu_device *adev)
  69. {
  70. struct drm_global_reference *global_ref;
  71. struct amdgpu_ring *ring;
  72. struct amd_sched_rq *rq;
  73. int r;
  74. adev->mman.mem_global_referenced = false;
  75. global_ref = &adev->mman.mem_global_ref;
  76. global_ref->global_type = DRM_GLOBAL_TTM_MEM;
  77. global_ref->size = sizeof(struct ttm_mem_global);
  78. global_ref->init = &amdgpu_ttm_mem_global_init;
  79. global_ref->release = &amdgpu_ttm_mem_global_release;
  80. r = drm_global_item_ref(global_ref);
  81. if (r) {
  82. DRM_ERROR("Failed setting up TTM memory accounting "
  83. "subsystem.\n");
  84. goto error_mem;
  85. }
  86. adev->mman.bo_global_ref.mem_glob =
  87. adev->mman.mem_global_ref.object;
  88. global_ref = &adev->mman.bo_global_ref.ref;
  89. global_ref->global_type = DRM_GLOBAL_TTM_BO;
  90. global_ref->size = sizeof(struct ttm_bo_global);
  91. global_ref->init = &ttm_bo_global_init;
  92. global_ref->release = &ttm_bo_global_release;
  93. r = drm_global_item_ref(global_ref);
  94. if (r) {
  95. DRM_ERROR("Failed setting up TTM BO subsystem.\n");
  96. goto error_bo;
  97. }
  98. mutex_init(&adev->mman.gtt_window_lock);
  99. ring = adev->mman.buffer_funcs_ring;
  100. rq = &ring->sched.sched_rq[AMD_SCHED_PRIORITY_KERNEL];
  101. r = amd_sched_entity_init(&ring->sched, &adev->mman.entity,
  102. rq, amdgpu_sched_jobs);
  103. if (r) {
  104. DRM_ERROR("Failed setting up TTM BO move run queue.\n");
  105. goto error_entity;
  106. }
  107. adev->mman.mem_global_referenced = true;
  108. return 0;
  109. error_entity:
  110. drm_global_item_unref(&adev->mman.bo_global_ref.ref);
  111. error_bo:
  112. drm_global_item_unref(&adev->mman.mem_global_ref);
  113. error_mem:
  114. return r;
  115. }
  116. static void amdgpu_ttm_global_fini(struct amdgpu_device *adev)
  117. {
  118. if (adev->mman.mem_global_referenced) {
  119. amd_sched_entity_fini(adev->mman.entity.sched,
  120. &adev->mman.entity);
  121. mutex_destroy(&adev->mman.gtt_window_lock);
  122. drm_global_item_unref(&adev->mman.bo_global_ref.ref);
  123. drm_global_item_unref(&adev->mman.mem_global_ref);
  124. adev->mman.mem_global_referenced = false;
  125. }
  126. }
  127. static int amdgpu_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
  128. {
  129. return 0;
  130. }
  131. static int amdgpu_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
  132. struct ttm_mem_type_manager *man)
  133. {
  134. struct amdgpu_device *adev;
  135. adev = amdgpu_ttm_adev(bdev);
  136. switch (type) {
  137. case TTM_PL_SYSTEM:
  138. /* System memory */
  139. man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
  140. man->available_caching = TTM_PL_MASK_CACHING;
  141. man->default_caching = TTM_PL_FLAG_CACHED;
  142. break;
  143. case TTM_PL_TT:
  144. man->func = &amdgpu_gtt_mgr_func;
  145. man->gpu_offset = adev->mc.gart_start;
  146. man->available_caching = TTM_PL_MASK_CACHING;
  147. man->default_caching = TTM_PL_FLAG_CACHED;
  148. man->flags = TTM_MEMTYPE_FLAG_MAPPABLE | TTM_MEMTYPE_FLAG_CMA;
  149. break;
  150. case TTM_PL_VRAM:
  151. /* "On-card" video ram */
  152. man->func = &amdgpu_vram_mgr_func;
  153. man->gpu_offset = adev->mc.vram_start;
  154. man->flags = TTM_MEMTYPE_FLAG_FIXED |
  155. TTM_MEMTYPE_FLAG_MAPPABLE;
  156. man->available_caching = TTM_PL_FLAG_UNCACHED | TTM_PL_FLAG_WC;
  157. man->default_caching = TTM_PL_FLAG_WC;
  158. break;
  159. case AMDGPU_PL_GDS:
  160. case AMDGPU_PL_GWS:
  161. case AMDGPU_PL_OA:
  162. /* On-chip GDS memory*/
  163. man->func = &ttm_bo_manager_func;
  164. man->gpu_offset = 0;
  165. man->flags = TTM_MEMTYPE_FLAG_FIXED | TTM_MEMTYPE_FLAG_CMA;
  166. man->available_caching = TTM_PL_FLAG_UNCACHED;
  167. man->default_caching = TTM_PL_FLAG_UNCACHED;
  168. break;
  169. default:
  170. DRM_ERROR("Unsupported memory type %u\n", (unsigned)type);
  171. return -EINVAL;
  172. }
  173. return 0;
  174. }
  175. static void amdgpu_evict_flags(struct ttm_buffer_object *bo,
  176. struct ttm_placement *placement)
  177. {
  178. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
  179. struct amdgpu_bo *abo;
  180. static const struct ttm_place placements = {
  181. .fpfn = 0,
  182. .lpfn = 0,
  183. .flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM
  184. };
  185. if (!amdgpu_ttm_bo_is_amdgpu_bo(bo)) {
  186. placement->placement = &placements;
  187. placement->busy_placement = &placements;
  188. placement->num_placement = 1;
  189. placement->num_busy_placement = 1;
  190. return;
  191. }
  192. abo = container_of(bo, struct amdgpu_bo, tbo);
  193. switch (bo->mem.mem_type) {
  194. case TTM_PL_VRAM:
  195. if (adev->mman.buffer_funcs &&
  196. adev->mman.buffer_funcs_ring &&
  197. adev->mman.buffer_funcs_ring->ready == false) {
  198. amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
  199. } else if (adev->mc.visible_vram_size < adev->mc.real_vram_size &&
  200. !(abo->flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED)) {
  201. unsigned fpfn = adev->mc.visible_vram_size >> PAGE_SHIFT;
  202. struct drm_mm_node *node = bo->mem.mm_node;
  203. unsigned long pages_left;
  204. for (pages_left = bo->mem.num_pages;
  205. pages_left;
  206. pages_left -= node->size, node++) {
  207. if (node->start < fpfn)
  208. break;
  209. }
  210. if (!pages_left)
  211. goto gtt;
  212. /* Try evicting to the CPU inaccessible part of VRAM
  213. * first, but only set GTT as busy placement, so this
  214. * BO will be evicted to GTT rather than causing other
  215. * BOs to be evicted from VRAM
  216. */
  217. amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_VRAM |
  218. AMDGPU_GEM_DOMAIN_GTT);
  219. abo->placements[0].fpfn = fpfn;
  220. abo->placements[0].lpfn = 0;
  221. abo->placement.busy_placement = &abo->placements[1];
  222. abo->placement.num_busy_placement = 1;
  223. } else {
  224. gtt:
  225. amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_GTT);
  226. }
  227. break;
  228. case TTM_PL_TT:
  229. default:
  230. amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
  231. }
  232. *placement = abo->placement;
  233. }
  234. static int amdgpu_verify_access(struct ttm_buffer_object *bo, struct file *filp)
  235. {
  236. struct amdgpu_bo *abo = container_of(bo, struct amdgpu_bo, tbo);
  237. if (amdgpu_ttm_tt_get_usermm(bo->ttm))
  238. return -EPERM;
  239. return drm_vma_node_verify_access(&abo->gem_base.vma_node,
  240. filp->private_data);
  241. }
  242. static void amdgpu_move_null(struct ttm_buffer_object *bo,
  243. struct ttm_mem_reg *new_mem)
  244. {
  245. struct ttm_mem_reg *old_mem = &bo->mem;
  246. BUG_ON(old_mem->mm_node != NULL);
  247. *old_mem = *new_mem;
  248. new_mem->mm_node = NULL;
  249. }
  250. static uint64_t amdgpu_mm_node_addr(struct ttm_buffer_object *bo,
  251. struct drm_mm_node *mm_node,
  252. struct ttm_mem_reg *mem)
  253. {
  254. uint64_t addr = 0;
  255. if (mem->mem_type != TTM_PL_TT ||
  256. amdgpu_gtt_mgr_is_allocated(mem)) {
  257. addr = mm_node->start << PAGE_SHIFT;
  258. addr += bo->bdev->man[mem->mem_type].gpu_offset;
  259. }
  260. return addr;
  261. }
  262. static int amdgpu_move_blit(struct ttm_buffer_object *bo,
  263. bool evict, bool no_wait_gpu,
  264. struct ttm_mem_reg *new_mem,
  265. struct ttm_mem_reg *old_mem)
  266. {
  267. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
  268. struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
  269. struct drm_mm_node *old_mm, *new_mm;
  270. uint64_t old_start, old_size, new_start, new_size;
  271. unsigned long num_pages;
  272. struct dma_fence *fence = NULL;
  273. int r;
  274. BUILD_BUG_ON((PAGE_SIZE % AMDGPU_GPU_PAGE_SIZE) != 0);
  275. if (!ring->ready) {
  276. DRM_ERROR("Trying to move memory with ring turned off.\n");
  277. return -EINVAL;
  278. }
  279. old_mm = old_mem->mm_node;
  280. old_size = old_mm->size;
  281. old_start = amdgpu_mm_node_addr(bo, old_mm, old_mem);
  282. new_mm = new_mem->mm_node;
  283. new_size = new_mm->size;
  284. new_start = amdgpu_mm_node_addr(bo, new_mm, new_mem);
  285. num_pages = new_mem->num_pages;
  286. mutex_lock(&adev->mman.gtt_window_lock);
  287. while (num_pages) {
  288. unsigned long cur_pages = min(min(old_size, new_size),
  289. (u64)AMDGPU_GTT_MAX_TRANSFER_SIZE);
  290. uint64_t from = old_start, to = new_start;
  291. struct dma_fence *next;
  292. if (old_mem->mem_type == TTM_PL_TT &&
  293. !amdgpu_gtt_mgr_is_allocated(old_mem)) {
  294. r = amdgpu_map_buffer(bo, old_mem, cur_pages,
  295. old_start, 0, ring, &from);
  296. if (r)
  297. goto error;
  298. }
  299. if (new_mem->mem_type == TTM_PL_TT &&
  300. !amdgpu_gtt_mgr_is_allocated(new_mem)) {
  301. r = amdgpu_map_buffer(bo, new_mem, cur_pages,
  302. new_start, 1, ring, &to);
  303. if (r)
  304. goto error;
  305. }
  306. r = amdgpu_copy_buffer(ring, from, to,
  307. cur_pages * PAGE_SIZE,
  308. bo->resv, &next, false, true);
  309. if (r)
  310. goto error;
  311. dma_fence_put(fence);
  312. fence = next;
  313. num_pages -= cur_pages;
  314. if (!num_pages)
  315. break;
  316. old_size -= cur_pages;
  317. if (!old_size) {
  318. old_start = amdgpu_mm_node_addr(bo, ++old_mm, old_mem);
  319. old_size = old_mm->size;
  320. } else {
  321. old_start += cur_pages * PAGE_SIZE;
  322. }
  323. new_size -= cur_pages;
  324. if (!new_size) {
  325. new_start = amdgpu_mm_node_addr(bo, ++new_mm, new_mem);
  326. new_size = new_mm->size;
  327. } else {
  328. new_start += cur_pages * PAGE_SIZE;
  329. }
  330. }
  331. mutex_unlock(&adev->mman.gtt_window_lock);
  332. r = ttm_bo_pipeline_move(bo, fence, evict, new_mem);
  333. dma_fence_put(fence);
  334. return r;
  335. error:
  336. mutex_unlock(&adev->mman.gtt_window_lock);
  337. if (fence)
  338. dma_fence_wait(fence, false);
  339. dma_fence_put(fence);
  340. return r;
  341. }
  342. static int amdgpu_move_vram_ram(struct ttm_buffer_object *bo,
  343. bool evict, bool interruptible,
  344. bool no_wait_gpu,
  345. struct ttm_mem_reg *new_mem)
  346. {
  347. struct amdgpu_device *adev;
  348. struct ttm_mem_reg *old_mem = &bo->mem;
  349. struct ttm_mem_reg tmp_mem;
  350. struct ttm_place placements;
  351. struct ttm_placement placement;
  352. int r;
  353. adev = amdgpu_ttm_adev(bo->bdev);
  354. tmp_mem = *new_mem;
  355. tmp_mem.mm_node = NULL;
  356. placement.num_placement = 1;
  357. placement.placement = &placements;
  358. placement.num_busy_placement = 1;
  359. placement.busy_placement = &placements;
  360. placements.fpfn = 0;
  361. placements.lpfn = 0;
  362. placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
  363. r = ttm_bo_mem_space(bo, &placement, &tmp_mem,
  364. interruptible, no_wait_gpu);
  365. if (unlikely(r)) {
  366. return r;
  367. }
  368. r = ttm_tt_set_placement_caching(bo->ttm, tmp_mem.placement);
  369. if (unlikely(r)) {
  370. goto out_cleanup;
  371. }
  372. r = ttm_tt_bind(bo->ttm, &tmp_mem);
  373. if (unlikely(r)) {
  374. goto out_cleanup;
  375. }
  376. r = amdgpu_move_blit(bo, true, no_wait_gpu, &tmp_mem, old_mem);
  377. if (unlikely(r)) {
  378. goto out_cleanup;
  379. }
  380. r = ttm_bo_move_ttm(bo, interruptible, no_wait_gpu, new_mem);
  381. out_cleanup:
  382. ttm_bo_mem_put(bo, &tmp_mem);
  383. return r;
  384. }
  385. static int amdgpu_move_ram_vram(struct ttm_buffer_object *bo,
  386. bool evict, bool interruptible,
  387. bool no_wait_gpu,
  388. struct ttm_mem_reg *new_mem)
  389. {
  390. struct amdgpu_device *adev;
  391. struct ttm_mem_reg *old_mem = &bo->mem;
  392. struct ttm_mem_reg tmp_mem;
  393. struct ttm_placement placement;
  394. struct ttm_place placements;
  395. int r;
  396. adev = amdgpu_ttm_adev(bo->bdev);
  397. tmp_mem = *new_mem;
  398. tmp_mem.mm_node = NULL;
  399. placement.num_placement = 1;
  400. placement.placement = &placements;
  401. placement.num_busy_placement = 1;
  402. placement.busy_placement = &placements;
  403. placements.fpfn = 0;
  404. placements.lpfn = 0;
  405. placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
  406. r = ttm_bo_mem_space(bo, &placement, &tmp_mem,
  407. interruptible, no_wait_gpu);
  408. if (unlikely(r)) {
  409. return r;
  410. }
  411. r = ttm_bo_move_ttm(bo, interruptible, no_wait_gpu, &tmp_mem);
  412. if (unlikely(r)) {
  413. goto out_cleanup;
  414. }
  415. r = amdgpu_move_blit(bo, true, no_wait_gpu, new_mem, old_mem);
  416. if (unlikely(r)) {
  417. goto out_cleanup;
  418. }
  419. out_cleanup:
  420. ttm_bo_mem_put(bo, &tmp_mem);
  421. return r;
  422. }
  423. static int amdgpu_bo_move(struct ttm_buffer_object *bo,
  424. bool evict, bool interruptible,
  425. bool no_wait_gpu,
  426. struct ttm_mem_reg *new_mem)
  427. {
  428. struct amdgpu_device *adev;
  429. struct amdgpu_bo *abo;
  430. struct ttm_mem_reg *old_mem = &bo->mem;
  431. int r;
  432. /* Can't move a pinned BO */
  433. abo = container_of(bo, struct amdgpu_bo, tbo);
  434. if (WARN_ON_ONCE(abo->pin_count > 0))
  435. return -EINVAL;
  436. adev = amdgpu_ttm_adev(bo->bdev);
  437. if (old_mem->mem_type == TTM_PL_SYSTEM && bo->ttm == NULL) {
  438. amdgpu_move_null(bo, new_mem);
  439. return 0;
  440. }
  441. if ((old_mem->mem_type == TTM_PL_TT &&
  442. new_mem->mem_type == TTM_PL_SYSTEM) ||
  443. (old_mem->mem_type == TTM_PL_SYSTEM &&
  444. new_mem->mem_type == TTM_PL_TT)) {
  445. /* bind is enough */
  446. amdgpu_move_null(bo, new_mem);
  447. return 0;
  448. }
  449. if (adev->mman.buffer_funcs == NULL ||
  450. adev->mman.buffer_funcs_ring == NULL ||
  451. !adev->mman.buffer_funcs_ring->ready) {
  452. /* use memcpy */
  453. goto memcpy;
  454. }
  455. if (old_mem->mem_type == TTM_PL_VRAM &&
  456. new_mem->mem_type == TTM_PL_SYSTEM) {
  457. r = amdgpu_move_vram_ram(bo, evict, interruptible,
  458. no_wait_gpu, new_mem);
  459. } else if (old_mem->mem_type == TTM_PL_SYSTEM &&
  460. new_mem->mem_type == TTM_PL_VRAM) {
  461. r = amdgpu_move_ram_vram(bo, evict, interruptible,
  462. no_wait_gpu, new_mem);
  463. } else {
  464. r = amdgpu_move_blit(bo, evict, no_wait_gpu, new_mem, old_mem);
  465. }
  466. if (r) {
  467. memcpy:
  468. r = ttm_bo_move_memcpy(bo, interruptible, no_wait_gpu, new_mem);
  469. if (r) {
  470. return r;
  471. }
  472. }
  473. if (bo->type == ttm_bo_type_device &&
  474. new_mem->mem_type == TTM_PL_VRAM &&
  475. old_mem->mem_type != TTM_PL_VRAM) {
  476. /* amdgpu_bo_fault_reserve_notify will re-set this if the CPU
  477. * accesses the BO after it's moved.
  478. */
  479. abo->flags &= ~AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
  480. }
  481. /* update statistics */
  482. atomic64_add((u64)bo->num_pages << PAGE_SHIFT, &adev->num_bytes_moved);
  483. return 0;
  484. }
  485. static int amdgpu_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
  486. {
  487. struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
  488. struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
  489. mem->bus.addr = NULL;
  490. mem->bus.offset = 0;
  491. mem->bus.size = mem->num_pages << PAGE_SHIFT;
  492. mem->bus.base = 0;
  493. mem->bus.is_iomem = false;
  494. if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
  495. return -EINVAL;
  496. switch (mem->mem_type) {
  497. case TTM_PL_SYSTEM:
  498. /* system memory */
  499. return 0;
  500. case TTM_PL_TT:
  501. break;
  502. case TTM_PL_VRAM:
  503. mem->bus.offset = mem->start << PAGE_SHIFT;
  504. /* check if it's visible */
  505. if ((mem->bus.offset + mem->bus.size) > adev->mc.visible_vram_size)
  506. return -EINVAL;
  507. mem->bus.base = adev->mc.aper_base;
  508. mem->bus.is_iomem = true;
  509. break;
  510. default:
  511. return -EINVAL;
  512. }
  513. return 0;
  514. }
  515. static void amdgpu_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
  516. {
  517. }
  518. static unsigned long amdgpu_ttm_io_mem_pfn(struct ttm_buffer_object *bo,
  519. unsigned long page_offset)
  520. {
  521. struct drm_mm_node *mm = bo->mem.mm_node;
  522. uint64_t size = mm->size;
  523. uint64_t offset = page_offset;
  524. page_offset = do_div(offset, size);
  525. mm += offset;
  526. return (bo->mem.bus.base >> PAGE_SHIFT) + mm->start + page_offset;
  527. }
  528. /*
  529. * TTM backend functions.
  530. */
  531. struct amdgpu_ttm_gup_task_list {
  532. struct list_head list;
  533. struct task_struct *task;
  534. };
  535. struct amdgpu_ttm_tt {
  536. struct ttm_dma_tt ttm;
  537. struct amdgpu_device *adev;
  538. u64 offset;
  539. uint64_t userptr;
  540. struct mm_struct *usermm;
  541. uint32_t userflags;
  542. spinlock_t guptasklock;
  543. struct list_head guptasks;
  544. atomic_t mmu_invalidations;
  545. uint32_t last_set_pages;
  546. struct list_head list;
  547. };
  548. int amdgpu_ttm_tt_get_user_pages(struct ttm_tt *ttm, struct page **pages)
  549. {
  550. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  551. unsigned int flags = 0;
  552. unsigned pinned = 0;
  553. int r;
  554. if (!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY))
  555. flags |= FOLL_WRITE;
  556. down_read(&current->mm->mmap_sem);
  557. if (gtt->userflags & AMDGPU_GEM_USERPTR_ANONONLY) {
  558. /* check that we only use anonymous memory
  559. to prevent problems with writeback */
  560. unsigned long end = gtt->userptr + ttm->num_pages * PAGE_SIZE;
  561. struct vm_area_struct *vma;
  562. vma = find_vma(gtt->usermm, gtt->userptr);
  563. if (!vma || vma->vm_file || vma->vm_end < end) {
  564. up_read(&current->mm->mmap_sem);
  565. return -EPERM;
  566. }
  567. }
  568. do {
  569. unsigned num_pages = ttm->num_pages - pinned;
  570. uint64_t userptr = gtt->userptr + pinned * PAGE_SIZE;
  571. struct page **p = pages + pinned;
  572. struct amdgpu_ttm_gup_task_list guptask;
  573. guptask.task = current;
  574. spin_lock(&gtt->guptasklock);
  575. list_add(&guptask.list, &gtt->guptasks);
  576. spin_unlock(&gtt->guptasklock);
  577. r = get_user_pages(userptr, num_pages, flags, p, NULL);
  578. spin_lock(&gtt->guptasklock);
  579. list_del(&guptask.list);
  580. spin_unlock(&gtt->guptasklock);
  581. if (r < 0)
  582. goto release_pages;
  583. pinned += r;
  584. } while (pinned < ttm->num_pages);
  585. up_read(&current->mm->mmap_sem);
  586. return 0;
  587. release_pages:
  588. release_pages(pages, pinned, 0);
  589. up_read(&current->mm->mmap_sem);
  590. return r;
  591. }
  592. void amdgpu_ttm_tt_set_user_pages(struct ttm_tt *ttm, struct page **pages)
  593. {
  594. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  595. unsigned i;
  596. gtt->last_set_pages = atomic_read(&gtt->mmu_invalidations);
  597. for (i = 0; i < ttm->num_pages; ++i) {
  598. if (ttm->pages[i])
  599. put_page(ttm->pages[i]);
  600. ttm->pages[i] = pages ? pages[i] : NULL;
  601. }
  602. }
  603. void amdgpu_ttm_tt_mark_user_pages(struct ttm_tt *ttm)
  604. {
  605. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  606. unsigned i;
  607. for (i = 0; i < ttm->num_pages; ++i) {
  608. struct page *page = ttm->pages[i];
  609. if (!page)
  610. continue;
  611. if (!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY))
  612. set_page_dirty(page);
  613. mark_page_accessed(page);
  614. }
  615. }
  616. /* prepare the sg table with the user pages */
  617. static int amdgpu_ttm_tt_pin_userptr(struct ttm_tt *ttm)
  618. {
  619. struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
  620. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  621. unsigned nents;
  622. int r;
  623. int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
  624. enum dma_data_direction direction = write ?
  625. DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
  626. r = sg_alloc_table_from_pages(ttm->sg, ttm->pages, ttm->num_pages, 0,
  627. ttm->num_pages << PAGE_SHIFT,
  628. GFP_KERNEL);
  629. if (r)
  630. goto release_sg;
  631. r = -ENOMEM;
  632. nents = dma_map_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
  633. if (nents != ttm->sg->nents)
  634. goto release_sg;
  635. drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
  636. gtt->ttm.dma_address, ttm->num_pages);
  637. return 0;
  638. release_sg:
  639. kfree(ttm->sg);
  640. return r;
  641. }
  642. static void amdgpu_ttm_tt_unpin_userptr(struct ttm_tt *ttm)
  643. {
  644. struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
  645. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  646. int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
  647. enum dma_data_direction direction = write ?
  648. DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
  649. /* double check that we don't free the table twice */
  650. if (!ttm->sg->sgl)
  651. return;
  652. /* free the sg table and pages again */
  653. dma_unmap_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
  654. amdgpu_ttm_tt_mark_user_pages(ttm);
  655. sg_free_table(ttm->sg);
  656. }
  657. static int amdgpu_ttm_backend_bind(struct ttm_tt *ttm,
  658. struct ttm_mem_reg *bo_mem)
  659. {
  660. struct amdgpu_ttm_tt *gtt = (void*)ttm;
  661. uint64_t flags;
  662. int r = 0;
  663. if (gtt->userptr) {
  664. r = amdgpu_ttm_tt_pin_userptr(ttm);
  665. if (r) {
  666. DRM_ERROR("failed to pin userptr\n");
  667. return r;
  668. }
  669. }
  670. if (!ttm->num_pages) {
  671. WARN(1, "nothing to bind %lu pages for mreg %p back %p!\n",
  672. ttm->num_pages, bo_mem, ttm);
  673. }
  674. if (bo_mem->mem_type == AMDGPU_PL_GDS ||
  675. bo_mem->mem_type == AMDGPU_PL_GWS ||
  676. bo_mem->mem_type == AMDGPU_PL_OA)
  677. return -EINVAL;
  678. if (!amdgpu_gtt_mgr_is_allocated(bo_mem))
  679. return 0;
  680. spin_lock(&gtt->adev->gtt_list_lock);
  681. flags = amdgpu_ttm_tt_pte_flags(gtt->adev, ttm, bo_mem);
  682. gtt->offset = (u64)bo_mem->start << PAGE_SHIFT;
  683. r = amdgpu_gart_bind(gtt->adev, gtt->offset, ttm->num_pages,
  684. ttm->pages, gtt->ttm.dma_address, flags);
  685. if (r) {
  686. DRM_ERROR("failed to bind %lu pages at 0x%08llX\n",
  687. ttm->num_pages, gtt->offset);
  688. goto error_gart_bind;
  689. }
  690. list_add_tail(&gtt->list, &gtt->adev->gtt_list);
  691. error_gart_bind:
  692. spin_unlock(&gtt->adev->gtt_list_lock);
  693. return r;
  694. }
  695. bool amdgpu_ttm_is_bound(struct ttm_tt *ttm)
  696. {
  697. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  698. return gtt && !list_empty(&gtt->list);
  699. }
  700. int amdgpu_ttm_bind(struct ttm_buffer_object *bo, struct ttm_mem_reg *bo_mem)
  701. {
  702. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
  703. struct ttm_tt *ttm = bo->ttm;
  704. struct ttm_mem_reg tmp;
  705. struct ttm_placement placement;
  706. struct ttm_place placements;
  707. int r;
  708. if (!ttm || amdgpu_ttm_is_bound(ttm))
  709. return 0;
  710. tmp = bo->mem;
  711. tmp.mm_node = NULL;
  712. placement.num_placement = 1;
  713. placement.placement = &placements;
  714. placement.num_busy_placement = 1;
  715. placement.busy_placement = &placements;
  716. placements.fpfn = 0;
  717. placements.lpfn = adev->mc.gart_size >> PAGE_SHIFT;
  718. placements.flags = bo->mem.placement | TTM_PL_FLAG_TT;
  719. r = ttm_bo_mem_space(bo, &placement, &tmp, true, false);
  720. if (unlikely(r))
  721. return r;
  722. r = ttm_bo_move_ttm(bo, true, false, &tmp);
  723. if (unlikely(r))
  724. ttm_bo_mem_put(bo, &tmp);
  725. else
  726. bo->offset = (bo->mem.start << PAGE_SHIFT) +
  727. bo->bdev->man[bo->mem.mem_type].gpu_offset;
  728. return r;
  729. }
  730. int amdgpu_ttm_recover_gart(struct amdgpu_device *adev)
  731. {
  732. struct amdgpu_ttm_tt *gtt, *tmp;
  733. struct ttm_mem_reg bo_mem;
  734. uint64_t flags;
  735. int r;
  736. bo_mem.mem_type = TTM_PL_TT;
  737. spin_lock(&adev->gtt_list_lock);
  738. list_for_each_entry_safe(gtt, tmp, &adev->gtt_list, list) {
  739. flags = amdgpu_ttm_tt_pte_flags(gtt->adev, &gtt->ttm.ttm, &bo_mem);
  740. r = amdgpu_gart_bind(adev, gtt->offset, gtt->ttm.ttm.num_pages,
  741. gtt->ttm.ttm.pages, gtt->ttm.dma_address,
  742. flags);
  743. if (r) {
  744. spin_unlock(&adev->gtt_list_lock);
  745. DRM_ERROR("failed to bind %lu pages at 0x%08llX\n",
  746. gtt->ttm.ttm.num_pages, gtt->offset);
  747. return r;
  748. }
  749. }
  750. spin_unlock(&adev->gtt_list_lock);
  751. return 0;
  752. }
  753. static int amdgpu_ttm_backend_unbind(struct ttm_tt *ttm)
  754. {
  755. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  756. int r;
  757. if (gtt->userptr)
  758. amdgpu_ttm_tt_unpin_userptr(ttm);
  759. if (!amdgpu_ttm_is_bound(ttm))
  760. return 0;
  761. /* unbind shouldn't be done for GDS/GWS/OA in ttm_bo_clean_mm */
  762. spin_lock(&gtt->adev->gtt_list_lock);
  763. r = amdgpu_gart_unbind(gtt->adev, gtt->offset, ttm->num_pages);
  764. if (r) {
  765. DRM_ERROR("failed to unbind %lu pages at 0x%08llX\n",
  766. gtt->ttm.ttm.num_pages, gtt->offset);
  767. goto error_unbind;
  768. }
  769. list_del_init(&gtt->list);
  770. error_unbind:
  771. spin_unlock(&gtt->adev->gtt_list_lock);
  772. return r;
  773. }
  774. static void amdgpu_ttm_backend_destroy(struct ttm_tt *ttm)
  775. {
  776. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  777. ttm_dma_tt_fini(&gtt->ttm);
  778. kfree(gtt);
  779. }
  780. static struct ttm_backend_func amdgpu_backend_func = {
  781. .bind = &amdgpu_ttm_backend_bind,
  782. .unbind = &amdgpu_ttm_backend_unbind,
  783. .destroy = &amdgpu_ttm_backend_destroy,
  784. };
  785. static struct ttm_tt *amdgpu_ttm_tt_create(struct ttm_bo_device *bdev,
  786. unsigned long size, uint32_t page_flags,
  787. struct page *dummy_read_page)
  788. {
  789. struct amdgpu_device *adev;
  790. struct amdgpu_ttm_tt *gtt;
  791. adev = amdgpu_ttm_adev(bdev);
  792. gtt = kzalloc(sizeof(struct amdgpu_ttm_tt), GFP_KERNEL);
  793. if (gtt == NULL) {
  794. return NULL;
  795. }
  796. gtt->ttm.ttm.func = &amdgpu_backend_func;
  797. gtt->adev = adev;
  798. if (ttm_dma_tt_init(&gtt->ttm, bdev, size, page_flags, dummy_read_page)) {
  799. kfree(gtt);
  800. return NULL;
  801. }
  802. INIT_LIST_HEAD(&gtt->list);
  803. return &gtt->ttm.ttm;
  804. }
  805. static int amdgpu_ttm_tt_populate(struct ttm_tt *ttm)
  806. {
  807. struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
  808. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  809. bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
  810. if (ttm->state != tt_unpopulated)
  811. return 0;
  812. if (gtt && gtt->userptr) {
  813. ttm->sg = kzalloc(sizeof(struct sg_table), GFP_KERNEL);
  814. if (!ttm->sg)
  815. return -ENOMEM;
  816. ttm->page_flags |= TTM_PAGE_FLAG_SG;
  817. ttm->state = tt_unbound;
  818. return 0;
  819. }
  820. if (slave && ttm->sg) {
  821. drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
  822. gtt->ttm.dma_address, ttm->num_pages);
  823. ttm->state = tt_unbound;
  824. return 0;
  825. }
  826. #ifdef CONFIG_SWIOTLB
  827. if (swiotlb_nr_tbl()) {
  828. return ttm_dma_populate(&gtt->ttm, adev->dev);
  829. }
  830. #endif
  831. return ttm_populate_and_map_pages(adev->dev, &gtt->ttm);
  832. }
  833. static void amdgpu_ttm_tt_unpopulate(struct ttm_tt *ttm)
  834. {
  835. struct amdgpu_device *adev;
  836. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  837. bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
  838. if (gtt && gtt->userptr) {
  839. amdgpu_ttm_tt_set_user_pages(ttm, NULL);
  840. kfree(ttm->sg);
  841. ttm->page_flags &= ~TTM_PAGE_FLAG_SG;
  842. return;
  843. }
  844. if (slave)
  845. return;
  846. adev = amdgpu_ttm_adev(ttm->bdev);
  847. #ifdef CONFIG_SWIOTLB
  848. if (swiotlb_nr_tbl()) {
  849. ttm_dma_unpopulate(&gtt->ttm, adev->dev);
  850. return;
  851. }
  852. #endif
  853. ttm_unmap_and_unpopulate_pages(adev->dev, &gtt->ttm);
  854. }
  855. int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
  856. uint32_t flags)
  857. {
  858. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  859. if (gtt == NULL)
  860. return -EINVAL;
  861. gtt->userptr = addr;
  862. gtt->usermm = current->mm;
  863. gtt->userflags = flags;
  864. spin_lock_init(&gtt->guptasklock);
  865. INIT_LIST_HEAD(&gtt->guptasks);
  866. atomic_set(&gtt->mmu_invalidations, 0);
  867. gtt->last_set_pages = 0;
  868. return 0;
  869. }
  870. struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm)
  871. {
  872. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  873. if (gtt == NULL)
  874. return NULL;
  875. return gtt->usermm;
  876. }
  877. bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
  878. unsigned long end)
  879. {
  880. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  881. struct amdgpu_ttm_gup_task_list *entry;
  882. unsigned long size;
  883. if (gtt == NULL || !gtt->userptr)
  884. return false;
  885. size = (unsigned long)gtt->ttm.ttm.num_pages * PAGE_SIZE;
  886. if (gtt->userptr > end || gtt->userptr + size <= start)
  887. return false;
  888. spin_lock(&gtt->guptasklock);
  889. list_for_each_entry(entry, &gtt->guptasks, list) {
  890. if (entry->task == current) {
  891. spin_unlock(&gtt->guptasklock);
  892. return false;
  893. }
  894. }
  895. spin_unlock(&gtt->guptasklock);
  896. atomic_inc(&gtt->mmu_invalidations);
  897. return true;
  898. }
  899. bool amdgpu_ttm_tt_userptr_invalidated(struct ttm_tt *ttm,
  900. int *last_invalidated)
  901. {
  902. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  903. int prev_invalidated = *last_invalidated;
  904. *last_invalidated = atomic_read(&gtt->mmu_invalidations);
  905. return prev_invalidated != *last_invalidated;
  906. }
  907. bool amdgpu_ttm_tt_userptr_needs_pages(struct ttm_tt *ttm)
  908. {
  909. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  910. if (gtt == NULL || !gtt->userptr)
  911. return false;
  912. return atomic_read(&gtt->mmu_invalidations) != gtt->last_set_pages;
  913. }
  914. bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm)
  915. {
  916. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  917. if (gtt == NULL)
  918. return false;
  919. return !!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
  920. }
  921. uint64_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
  922. struct ttm_mem_reg *mem)
  923. {
  924. uint64_t flags = 0;
  925. if (mem && mem->mem_type != TTM_PL_SYSTEM)
  926. flags |= AMDGPU_PTE_VALID;
  927. if (mem && mem->mem_type == TTM_PL_TT) {
  928. flags |= AMDGPU_PTE_SYSTEM;
  929. if (ttm->caching_state == tt_cached)
  930. flags |= AMDGPU_PTE_SNOOPED;
  931. }
  932. flags |= adev->gart.gart_pte_flags;
  933. flags |= AMDGPU_PTE_READABLE;
  934. if (!amdgpu_ttm_tt_is_readonly(ttm))
  935. flags |= AMDGPU_PTE_WRITEABLE;
  936. return flags;
  937. }
  938. static bool amdgpu_ttm_bo_eviction_valuable(struct ttm_buffer_object *bo,
  939. const struct ttm_place *place)
  940. {
  941. unsigned long num_pages = bo->mem.num_pages;
  942. struct drm_mm_node *node = bo->mem.mm_node;
  943. if (bo->mem.start != AMDGPU_BO_INVALID_OFFSET)
  944. return ttm_bo_eviction_valuable(bo, place);
  945. switch (bo->mem.mem_type) {
  946. case TTM_PL_TT:
  947. return true;
  948. case TTM_PL_VRAM:
  949. /* Check each drm MM node individually */
  950. while (num_pages) {
  951. if (place->fpfn < (node->start + node->size) &&
  952. !(place->lpfn && place->lpfn <= node->start))
  953. return true;
  954. num_pages -= node->size;
  955. ++node;
  956. }
  957. break;
  958. default:
  959. break;
  960. }
  961. return ttm_bo_eviction_valuable(bo, place);
  962. }
  963. static int amdgpu_ttm_access_memory(struct ttm_buffer_object *bo,
  964. unsigned long offset,
  965. void *buf, int len, int write)
  966. {
  967. struct amdgpu_bo *abo = container_of(bo, struct amdgpu_bo, tbo);
  968. struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
  969. struct drm_mm_node *nodes = abo->tbo.mem.mm_node;
  970. uint32_t value = 0;
  971. int ret = 0;
  972. uint64_t pos;
  973. unsigned long flags;
  974. if (bo->mem.mem_type != TTM_PL_VRAM)
  975. return -EIO;
  976. while (offset >= (nodes->size << PAGE_SHIFT)) {
  977. offset -= nodes->size << PAGE_SHIFT;
  978. ++nodes;
  979. }
  980. pos = (nodes->start << PAGE_SHIFT) + offset;
  981. while (len && pos < adev->mc.mc_vram_size) {
  982. uint64_t aligned_pos = pos & ~(uint64_t)3;
  983. uint32_t bytes = 4 - (pos & 3);
  984. uint32_t shift = (pos & 3) * 8;
  985. uint32_t mask = 0xffffffff << shift;
  986. if (len < bytes) {
  987. mask &= 0xffffffff >> (bytes - len) * 8;
  988. bytes = len;
  989. }
  990. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  991. WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)aligned_pos) | 0x80000000);
  992. WREG32_NO_KIQ(mmMM_INDEX_HI, aligned_pos >> 31);
  993. if (!write || mask != 0xffffffff)
  994. value = RREG32_NO_KIQ(mmMM_DATA);
  995. if (write) {
  996. value &= ~mask;
  997. value |= (*(uint32_t *)buf << shift) & mask;
  998. WREG32_NO_KIQ(mmMM_DATA, value);
  999. }
  1000. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  1001. if (!write) {
  1002. value = (value & mask) >> shift;
  1003. memcpy(buf, &value, bytes);
  1004. }
  1005. ret += bytes;
  1006. buf = (uint8_t *)buf + bytes;
  1007. pos += bytes;
  1008. len -= bytes;
  1009. if (pos >= (nodes->start + nodes->size) << PAGE_SHIFT) {
  1010. ++nodes;
  1011. pos = (nodes->start << PAGE_SHIFT);
  1012. }
  1013. }
  1014. return ret;
  1015. }
  1016. static struct ttm_bo_driver amdgpu_bo_driver = {
  1017. .ttm_tt_create = &amdgpu_ttm_tt_create,
  1018. .ttm_tt_populate = &amdgpu_ttm_tt_populate,
  1019. .ttm_tt_unpopulate = &amdgpu_ttm_tt_unpopulate,
  1020. .invalidate_caches = &amdgpu_invalidate_caches,
  1021. .init_mem_type = &amdgpu_init_mem_type,
  1022. .eviction_valuable = amdgpu_ttm_bo_eviction_valuable,
  1023. .evict_flags = &amdgpu_evict_flags,
  1024. .move = &amdgpu_bo_move,
  1025. .verify_access = &amdgpu_verify_access,
  1026. .move_notify = &amdgpu_bo_move_notify,
  1027. .fault_reserve_notify = &amdgpu_bo_fault_reserve_notify,
  1028. .io_mem_reserve = &amdgpu_ttm_io_mem_reserve,
  1029. .io_mem_free = &amdgpu_ttm_io_mem_free,
  1030. .io_mem_pfn = amdgpu_ttm_io_mem_pfn,
  1031. .access_memory = &amdgpu_ttm_access_memory
  1032. };
  1033. int amdgpu_ttm_init(struct amdgpu_device *adev)
  1034. {
  1035. uint64_t gtt_size;
  1036. int r;
  1037. u64 vis_vram_limit;
  1038. r = amdgpu_ttm_global_init(adev);
  1039. if (r) {
  1040. return r;
  1041. }
  1042. /* No others user of address space so set it to 0 */
  1043. r = ttm_bo_device_init(&adev->mman.bdev,
  1044. adev->mman.bo_global_ref.ref.object,
  1045. &amdgpu_bo_driver,
  1046. adev->ddev->anon_inode->i_mapping,
  1047. DRM_FILE_PAGE_OFFSET,
  1048. adev->need_dma32);
  1049. if (r) {
  1050. DRM_ERROR("failed initializing buffer object driver(%d).\n", r);
  1051. return r;
  1052. }
  1053. adev->mman.initialized = true;
  1054. r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_VRAM,
  1055. adev->mc.real_vram_size >> PAGE_SHIFT);
  1056. if (r) {
  1057. DRM_ERROR("Failed initializing VRAM heap.\n");
  1058. return r;
  1059. }
  1060. /* Reduce size of CPU-visible VRAM if requested */
  1061. vis_vram_limit = (u64)amdgpu_vis_vram_limit * 1024 * 1024;
  1062. if (amdgpu_vis_vram_limit > 0 &&
  1063. vis_vram_limit <= adev->mc.visible_vram_size)
  1064. adev->mc.visible_vram_size = vis_vram_limit;
  1065. /* Change the size here instead of the init above so only lpfn is affected */
  1066. amdgpu_ttm_set_active_vram_size(adev, adev->mc.visible_vram_size);
  1067. r = amdgpu_bo_create_kernel(adev, adev->mc.stolen_size, PAGE_SIZE,
  1068. AMDGPU_GEM_DOMAIN_VRAM,
  1069. &adev->stolen_vga_memory,
  1070. NULL, NULL);
  1071. if (r)
  1072. return r;
  1073. DRM_INFO("amdgpu: %uM of VRAM memory ready\n",
  1074. (unsigned) (adev->mc.real_vram_size / (1024 * 1024)));
  1075. if (amdgpu_gtt_size == -1)
  1076. gtt_size = max((AMDGPU_DEFAULT_GTT_SIZE_MB << 20),
  1077. adev->mc.mc_vram_size);
  1078. else
  1079. gtt_size = (uint64_t)amdgpu_gtt_size << 20;
  1080. r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_TT, gtt_size >> PAGE_SHIFT);
  1081. if (r) {
  1082. DRM_ERROR("Failed initializing GTT heap.\n");
  1083. return r;
  1084. }
  1085. DRM_INFO("amdgpu: %uM of GTT memory ready.\n",
  1086. (unsigned)(gtt_size / (1024 * 1024)));
  1087. adev->gds.mem.total_size = adev->gds.mem.total_size << AMDGPU_GDS_SHIFT;
  1088. adev->gds.mem.gfx_partition_size = adev->gds.mem.gfx_partition_size << AMDGPU_GDS_SHIFT;
  1089. adev->gds.mem.cs_partition_size = adev->gds.mem.cs_partition_size << AMDGPU_GDS_SHIFT;
  1090. adev->gds.gws.total_size = adev->gds.gws.total_size << AMDGPU_GWS_SHIFT;
  1091. adev->gds.gws.gfx_partition_size = adev->gds.gws.gfx_partition_size << AMDGPU_GWS_SHIFT;
  1092. adev->gds.gws.cs_partition_size = adev->gds.gws.cs_partition_size << AMDGPU_GWS_SHIFT;
  1093. adev->gds.oa.total_size = adev->gds.oa.total_size << AMDGPU_OA_SHIFT;
  1094. adev->gds.oa.gfx_partition_size = adev->gds.oa.gfx_partition_size << AMDGPU_OA_SHIFT;
  1095. adev->gds.oa.cs_partition_size = adev->gds.oa.cs_partition_size << AMDGPU_OA_SHIFT;
  1096. /* GDS Memory */
  1097. if (adev->gds.mem.total_size) {
  1098. r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GDS,
  1099. adev->gds.mem.total_size >> PAGE_SHIFT);
  1100. if (r) {
  1101. DRM_ERROR("Failed initializing GDS heap.\n");
  1102. return r;
  1103. }
  1104. }
  1105. /* GWS */
  1106. if (adev->gds.gws.total_size) {
  1107. r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GWS,
  1108. adev->gds.gws.total_size >> PAGE_SHIFT);
  1109. if (r) {
  1110. DRM_ERROR("Failed initializing gws heap.\n");
  1111. return r;
  1112. }
  1113. }
  1114. /* OA */
  1115. if (adev->gds.oa.total_size) {
  1116. r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_OA,
  1117. adev->gds.oa.total_size >> PAGE_SHIFT);
  1118. if (r) {
  1119. DRM_ERROR("Failed initializing oa heap.\n");
  1120. return r;
  1121. }
  1122. }
  1123. r = amdgpu_ttm_debugfs_init(adev);
  1124. if (r) {
  1125. DRM_ERROR("Failed to init debugfs\n");
  1126. return r;
  1127. }
  1128. return 0;
  1129. }
  1130. void amdgpu_ttm_fini(struct amdgpu_device *adev)
  1131. {
  1132. int r;
  1133. if (!adev->mman.initialized)
  1134. return;
  1135. amdgpu_ttm_debugfs_fini(adev);
  1136. if (adev->stolen_vga_memory) {
  1137. r = amdgpu_bo_reserve(adev->stolen_vga_memory, true);
  1138. if (r == 0) {
  1139. amdgpu_bo_unpin(adev->stolen_vga_memory);
  1140. amdgpu_bo_unreserve(adev->stolen_vga_memory);
  1141. }
  1142. amdgpu_bo_unref(&adev->stolen_vga_memory);
  1143. }
  1144. ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_VRAM);
  1145. ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_TT);
  1146. if (adev->gds.mem.total_size)
  1147. ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GDS);
  1148. if (adev->gds.gws.total_size)
  1149. ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GWS);
  1150. if (adev->gds.oa.total_size)
  1151. ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_OA);
  1152. ttm_bo_device_release(&adev->mman.bdev);
  1153. amdgpu_gart_fini(adev);
  1154. amdgpu_ttm_global_fini(adev);
  1155. adev->mman.initialized = false;
  1156. DRM_INFO("amdgpu: ttm finalized\n");
  1157. }
  1158. /* this should only be called at bootup or when userspace
  1159. * isn't running */
  1160. void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size)
  1161. {
  1162. struct ttm_mem_type_manager *man;
  1163. if (!adev->mman.initialized)
  1164. return;
  1165. man = &adev->mman.bdev.man[TTM_PL_VRAM];
  1166. /* this just adjusts TTM size idea, which sets lpfn to the correct value */
  1167. man->size = size >> PAGE_SHIFT;
  1168. }
  1169. int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma)
  1170. {
  1171. struct drm_file *file_priv;
  1172. struct amdgpu_device *adev;
  1173. if (unlikely(vma->vm_pgoff < DRM_FILE_PAGE_OFFSET))
  1174. return -EINVAL;
  1175. file_priv = filp->private_data;
  1176. adev = file_priv->minor->dev->dev_private;
  1177. if (adev == NULL)
  1178. return -EINVAL;
  1179. return ttm_bo_mmap(filp, vma, &adev->mman.bdev);
  1180. }
  1181. static int amdgpu_map_buffer(struct ttm_buffer_object *bo,
  1182. struct ttm_mem_reg *mem, unsigned num_pages,
  1183. uint64_t offset, unsigned window,
  1184. struct amdgpu_ring *ring,
  1185. uint64_t *addr)
  1186. {
  1187. struct amdgpu_ttm_tt *gtt = (void *)bo->ttm;
  1188. struct amdgpu_device *adev = ring->adev;
  1189. struct ttm_tt *ttm = bo->ttm;
  1190. struct amdgpu_job *job;
  1191. unsigned num_dw, num_bytes;
  1192. dma_addr_t *dma_address;
  1193. struct dma_fence *fence;
  1194. uint64_t src_addr, dst_addr;
  1195. uint64_t flags;
  1196. int r;
  1197. BUG_ON(adev->mman.buffer_funcs->copy_max_bytes <
  1198. AMDGPU_GTT_MAX_TRANSFER_SIZE * 8);
  1199. *addr = adev->mc.gart_start;
  1200. *addr += (u64)window * AMDGPU_GTT_MAX_TRANSFER_SIZE *
  1201. AMDGPU_GPU_PAGE_SIZE;
  1202. num_dw = adev->mman.buffer_funcs->copy_num_dw;
  1203. while (num_dw & 0x7)
  1204. num_dw++;
  1205. num_bytes = num_pages * 8;
  1206. r = amdgpu_job_alloc_with_ib(adev, num_dw * 4 + num_bytes, &job);
  1207. if (r)
  1208. return r;
  1209. src_addr = num_dw * 4;
  1210. src_addr += job->ibs[0].gpu_addr;
  1211. dst_addr = adev->gart.table_addr;
  1212. dst_addr += window * AMDGPU_GTT_MAX_TRANSFER_SIZE * 8;
  1213. amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_addr,
  1214. dst_addr, num_bytes);
  1215. amdgpu_ring_pad_ib(ring, &job->ibs[0]);
  1216. WARN_ON(job->ibs[0].length_dw > num_dw);
  1217. dma_address = &gtt->ttm.dma_address[offset >> PAGE_SHIFT];
  1218. flags = amdgpu_ttm_tt_pte_flags(adev, ttm, mem);
  1219. r = amdgpu_gart_map(adev, 0, num_pages, dma_address, flags,
  1220. &job->ibs[0].ptr[num_dw]);
  1221. if (r)
  1222. goto error_free;
  1223. r = amdgpu_job_submit(job, ring, &adev->mman.entity,
  1224. AMDGPU_FENCE_OWNER_UNDEFINED, &fence);
  1225. if (r)
  1226. goto error_free;
  1227. dma_fence_put(fence);
  1228. return r;
  1229. error_free:
  1230. amdgpu_job_free(job);
  1231. return r;
  1232. }
  1233. int amdgpu_copy_buffer(struct amdgpu_ring *ring, uint64_t src_offset,
  1234. uint64_t dst_offset, uint32_t byte_count,
  1235. struct reservation_object *resv,
  1236. struct dma_fence **fence, bool direct_submit,
  1237. bool vm_needs_flush)
  1238. {
  1239. struct amdgpu_device *adev = ring->adev;
  1240. struct amdgpu_job *job;
  1241. uint32_t max_bytes;
  1242. unsigned num_loops, num_dw;
  1243. unsigned i;
  1244. int r;
  1245. max_bytes = adev->mman.buffer_funcs->copy_max_bytes;
  1246. num_loops = DIV_ROUND_UP(byte_count, max_bytes);
  1247. num_dw = num_loops * adev->mman.buffer_funcs->copy_num_dw;
  1248. /* for IB padding */
  1249. while (num_dw & 0x7)
  1250. num_dw++;
  1251. r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, &job);
  1252. if (r)
  1253. return r;
  1254. job->vm_needs_flush = vm_needs_flush;
  1255. if (resv) {
  1256. r = amdgpu_sync_resv(adev, &job->sync, resv,
  1257. AMDGPU_FENCE_OWNER_UNDEFINED);
  1258. if (r) {
  1259. DRM_ERROR("sync failed (%d).\n", r);
  1260. goto error_free;
  1261. }
  1262. }
  1263. for (i = 0; i < num_loops; i++) {
  1264. uint32_t cur_size_in_bytes = min(byte_count, max_bytes);
  1265. amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_offset,
  1266. dst_offset, cur_size_in_bytes);
  1267. src_offset += cur_size_in_bytes;
  1268. dst_offset += cur_size_in_bytes;
  1269. byte_count -= cur_size_in_bytes;
  1270. }
  1271. amdgpu_ring_pad_ib(ring, &job->ibs[0]);
  1272. WARN_ON(job->ibs[0].length_dw > num_dw);
  1273. if (direct_submit) {
  1274. r = amdgpu_ib_schedule(ring, job->num_ibs, job->ibs,
  1275. NULL, fence);
  1276. job->fence = dma_fence_get(*fence);
  1277. if (r)
  1278. DRM_ERROR("Error scheduling IBs (%d)\n", r);
  1279. amdgpu_job_free(job);
  1280. } else {
  1281. r = amdgpu_job_submit(job, ring, &adev->mman.entity,
  1282. AMDGPU_FENCE_OWNER_UNDEFINED, fence);
  1283. if (r)
  1284. goto error_free;
  1285. }
  1286. return r;
  1287. error_free:
  1288. amdgpu_job_free(job);
  1289. return r;
  1290. }
  1291. int amdgpu_fill_buffer(struct amdgpu_bo *bo,
  1292. uint64_t src_data,
  1293. struct reservation_object *resv,
  1294. struct dma_fence **fence)
  1295. {
  1296. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
  1297. uint32_t max_bytes = 8 *
  1298. adev->vm_manager.vm_pte_funcs->set_max_nums_pte_pde;
  1299. struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
  1300. struct drm_mm_node *mm_node;
  1301. unsigned long num_pages;
  1302. unsigned int num_loops, num_dw;
  1303. struct amdgpu_job *job;
  1304. int r;
  1305. if (!ring->ready) {
  1306. DRM_ERROR("Trying to clear memory with ring turned off.\n");
  1307. return -EINVAL;
  1308. }
  1309. if (bo->tbo.mem.mem_type == TTM_PL_TT) {
  1310. r = amdgpu_ttm_bind(&bo->tbo, &bo->tbo.mem);
  1311. if (r)
  1312. return r;
  1313. }
  1314. num_pages = bo->tbo.num_pages;
  1315. mm_node = bo->tbo.mem.mm_node;
  1316. num_loops = 0;
  1317. while (num_pages) {
  1318. uint32_t byte_count = mm_node->size << PAGE_SHIFT;
  1319. num_loops += DIV_ROUND_UP(byte_count, max_bytes);
  1320. num_pages -= mm_node->size;
  1321. ++mm_node;
  1322. }
  1323. /* num of dwords for each SDMA_OP_PTEPDE cmd */
  1324. num_dw = num_loops * adev->vm_manager.vm_pte_funcs->set_pte_pde_num_dw;
  1325. /* for IB padding */
  1326. num_dw += 64;
  1327. r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, &job);
  1328. if (r)
  1329. return r;
  1330. if (resv) {
  1331. r = amdgpu_sync_resv(adev, &job->sync, resv,
  1332. AMDGPU_FENCE_OWNER_UNDEFINED);
  1333. if (r) {
  1334. DRM_ERROR("sync failed (%d).\n", r);
  1335. goto error_free;
  1336. }
  1337. }
  1338. num_pages = bo->tbo.num_pages;
  1339. mm_node = bo->tbo.mem.mm_node;
  1340. while (num_pages) {
  1341. uint32_t byte_count = mm_node->size << PAGE_SHIFT;
  1342. uint64_t dst_addr;
  1343. WARN_ONCE(byte_count & 0x7, "size should be a multiple of 8");
  1344. dst_addr = amdgpu_mm_node_addr(&bo->tbo, mm_node, &bo->tbo.mem);
  1345. while (byte_count) {
  1346. uint32_t cur_size_in_bytes = min(byte_count, max_bytes);
  1347. amdgpu_vm_set_pte_pde(adev, &job->ibs[0],
  1348. dst_addr, 0,
  1349. cur_size_in_bytes >> 3, 0,
  1350. src_data);
  1351. dst_addr += cur_size_in_bytes;
  1352. byte_count -= cur_size_in_bytes;
  1353. }
  1354. num_pages -= mm_node->size;
  1355. ++mm_node;
  1356. }
  1357. amdgpu_ring_pad_ib(ring, &job->ibs[0]);
  1358. WARN_ON(job->ibs[0].length_dw > num_dw);
  1359. r = amdgpu_job_submit(job, ring, &adev->mman.entity,
  1360. AMDGPU_FENCE_OWNER_UNDEFINED, fence);
  1361. if (r)
  1362. goto error_free;
  1363. return 0;
  1364. error_free:
  1365. amdgpu_job_free(job);
  1366. return r;
  1367. }
  1368. #if defined(CONFIG_DEBUG_FS)
  1369. static int amdgpu_mm_dump_table(struct seq_file *m, void *data)
  1370. {
  1371. struct drm_info_node *node = (struct drm_info_node *)m->private;
  1372. unsigned ttm_pl = *(int *)node->info_ent->data;
  1373. struct drm_device *dev = node->minor->dev;
  1374. struct amdgpu_device *adev = dev->dev_private;
  1375. struct ttm_mem_type_manager *man = &adev->mman.bdev.man[ttm_pl];
  1376. struct drm_printer p = drm_seq_file_printer(m);
  1377. man->func->debug(man, &p);
  1378. return 0;
  1379. }
  1380. static int ttm_pl_vram = TTM_PL_VRAM;
  1381. static int ttm_pl_tt = TTM_PL_TT;
  1382. static const struct drm_info_list amdgpu_ttm_debugfs_list[] = {
  1383. {"amdgpu_vram_mm", amdgpu_mm_dump_table, 0, &ttm_pl_vram},
  1384. {"amdgpu_gtt_mm", amdgpu_mm_dump_table, 0, &ttm_pl_tt},
  1385. {"ttm_page_pool", ttm_page_alloc_debugfs, 0, NULL},
  1386. #ifdef CONFIG_SWIOTLB
  1387. {"ttm_dma_page_pool", ttm_dma_page_alloc_debugfs, 0, NULL}
  1388. #endif
  1389. };
  1390. static ssize_t amdgpu_ttm_vram_read(struct file *f, char __user *buf,
  1391. size_t size, loff_t *pos)
  1392. {
  1393. struct amdgpu_device *adev = file_inode(f)->i_private;
  1394. ssize_t result = 0;
  1395. int r;
  1396. if (size & 0x3 || *pos & 0x3)
  1397. return -EINVAL;
  1398. if (*pos >= adev->mc.mc_vram_size)
  1399. return -ENXIO;
  1400. while (size) {
  1401. unsigned long flags;
  1402. uint32_t value;
  1403. if (*pos >= adev->mc.mc_vram_size)
  1404. return result;
  1405. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  1406. WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)*pos) | 0x80000000);
  1407. WREG32_NO_KIQ(mmMM_INDEX_HI, *pos >> 31);
  1408. value = RREG32_NO_KIQ(mmMM_DATA);
  1409. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  1410. r = put_user(value, (uint32_t *)buf);
  1411. if (r)
  1412. return r;
  1413. result += 4;
  1414. buf += 4;
  1415. *pos += 4;
  1416. size -= 4;
  1417. }
  1418. return result;
  1419. }
  1420. static ssize_t amdgpu_ttm_vram_write(struct file *f, const char __user *buf,
  1421. size_t size, loff_t *pos)
  1422. {
  1423. struct amdgpu_device *adev = file_inode(f)->i_private;
  1424. ssize_t result = 0;
  1425. int r;
  1426. if (size & 0x3 || *pos & 0x3)
  1427. return -EINVAL;
  1428. if (*pos >= adev->mc.mc_vram_size)
  1429. return -ENXIO;
  1430. while (size) {
  1431. unsigned long flags;
  1432. uint32_t value;
  1433. if (*pos >= adev->mc.mc_vram_size)
  1434. return result;
  1435. r = get_user(value, (uint32_t *)buf);
  1436. if (r)
  1437. return r;
  1438. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  1439. WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)*pos) | 0x80000000);
  1440. WREG32_NO_KIQ(mmMM_INDEX_HI, *pos >> 31);
  1441. WREG32_NO_KIQ(mmMM_DATA, value);
  1442. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  1443. result += 4;
  1444. buf += 4;
  1445. *pos += 4;
  1446. size -= 4;
  1447. }
  1448. return result;
  1449. }
  1450. static const struct file_operations amdgpu_ttm_vram_fops = {
  1451. .owner = THIS_MODULE,
  1452. .read = amdgpu_ttm_vram_read,
  1453. .write = amdgpu_ttm_vram_write,
  1454. .llseek = default_llseek,
  1455. };
  1456. #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
  1457. static ssize_t amdgpu_ttm_gtt_read(struct file *f, char __user *buf,
  1458. size_t size, loff_t *pos)
  1459. {
  1460. struct amdgpu_device *adev = file_inode(f)->i_private;
  1461. ssize_t result = 0;
  1462. int r;
  1463. while (size) {
  1464. loff_t p = *pos / PAGE_SIZE;
  1465. unsigned off = *pos & ~PAGE_MASK;
  1466. size_t cur_size = min_t(size_t, size, PAGE_SIZE - off);
  1467. struct page *page;
  1468. void *ptr;
  1469. if (p >= adev->gart.num_cpu_pages)
  1470. return result;
  1471. page = adev->gart.pages[p];
  1472. if (page) {
  1473. ptr = kmap(page);
  1474. ptr += off;
  1475. r = copy_to_user(buf, ptr, cur_size);
  1476. kunmap(adev->gart.pages[p]);
  1477. } else
  1478. r = clear_user(buf, cur_size);
  1479. if (r)
  1480. return -EFAULT;
  1481. result += cur_size;
  1482. buf += cur_size;
  1483. *pos += cur_size;
  1484. size -= cur_size;
  1485. }
  1486. return result;
  1487. }
  1488. static const struct file_operations amdgpu_ttm_gtt_fops = {
  1489. .owner = THIS_MODULE,
  1490. .read = amdgpu_ttm_gtt_read,
  1491. .llseek = default_llseek
  1492. };
  1493. #endif
  1494. static ssize_t amdgpu_iova_to_phys_read(struct file *f, char __user *buf,
  1495. size_t size, loff_t *pos)
  1496. {
  1497. struct amdgpu_device *adev = file_inode(f)->i_private;
  1498. int r;
  1499. uint64_t phys;
  1500. struct iommu_domain *dom;
  1501. // always return 8 bytes
  1502. if (size != 8)
  1503. return -EINVAL;
  1504. // only accept page addresses
  1505. if (*pos & 0xFFF)
  1506. return -EINVAL;
  1507. dom = iommu_get_domain_for_dev(adev->dev);
  1508. if (dom)
  1509. phys = iommu_iova_to_phys(dom, *pos);
  1510. else
  1511. phys = *pos;
  1512. r = copy_to_user(buf, &phys, 8);
  1513. if (r)
  1514. return -EFAULT;
  1515. return 8;
  1516. }
  1517. static const struct file_operations amdgpu_ttm_iova_fops = {
  1518. .owner = THIS_MODULE,
  1519. .read = amdgpu_iova_to_phys_read,
  1520. .llseek = default_llseek
  1521. };
  1522. static const struct {
  1523. char *name;
  1524. const struct file_operations *fops;
  1525. int domain;
  1526. } ttm_debugfs_entries[] = {
  1527. { "amdgpu_vram", &amdgpu_ttm_vram_fops, TTM_PL_VRAM },
  1528. #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
  1529. { "amdgpu_gtt", &amdgpu_ttm_gtt_fops, TTM_PL_TT },
  1530. #endif
  1531. { "amdgpu_iova", &amdgpu_ttm_iova_fops, TTM_PL_SYSTEM },
  1532. };
  1533. #endif
  1534. static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev)
  1535. {
  1536. #if defined(CONFIG_DEBUG_FS)
  1537. unsigned count;
  1538. struct drm_minor *minor = adev->ddev->primary;
  1539. struct dentry *ent, *root = minor->debugfs_root;
  1540. for (count = 0; count < ARRAY_SIZE(ttm_debugfs_entries); count++) {
  1541. ent = debugfs_create_file(
  1542. ttm_debugfs_entries[count].name,
  1543. S_IFREG | S_IRUGO, root,
  1544. adev,
  1545. ttm_debugfs_entries[count].fops);
  1546. if (IS_ERR(ent))
  1547. return PTR_ERR(ent);
  1548. if (ttm_debugfs_entries[count].domain == TTM_PL_VRAM)
  1549. i_size_write(ent->d_inode, adev->mc.mc_vram_size);
  1550. else if (ttm_debugfs_entries[count].domain == TTM_PL_TT)
  1551. i_size_write(ent->d_inode, adev->mc.gart_size);
  1552. adev->mman.debugfs_entries[count] = ent;
  1553. }
  1554. count = ARRAY_SIZE(amdgpu_ttm_debugfs_list);
  1555. #ifdef CONFIG_SWIOTLB
  1556. if (!swiotlb_nr_tbl())
  1557. --count;
  1558. #endif
  1559. return amdgpu_debugfs_add_files(adev, amdgpu_ttm_debugfs_list, count);
  1560. #else
  1561. return 0;
  1562. #endif
  1563. }
  1564. static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev)
  1565. {
  1566. #if defined(CONFIG_DEBUG_FS)
  1567. unsigned i;
  1568. for (i = 0; i < ARRAY_SIZE(ttm_debugfs_entries); i++)
  1569. debugfs_remove(adev->mman.debugfs_entries[i]);
  1570. #endif
  1571. }