gfx_v9_0.c 137 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include <drm/drmP.h>
  25. #include "amdgpu.h"
  26. #include "amdgpu_gfx.h"
  27. #include "soc15.h"
  28. #include "soc15d.h"
  29. #include "vega10/soc15ip.h"
  30. #include "vega10/GC/gc_9_0_offset.h"
  31. #include "vega10/GC/gc_9_0_sh_mask.h"
  32. #include "vega10/vega10_enum.h"
  33. #include "vega10/HDP/hdp_4_0_offset.h"
  34. #include "soc15_common.h"
  35. #include "clearstate_gfx9.h"
  36. #include "v9_structs.h"
  37. #define GFX9_NUM_GFX_RINGS 1
  38. #define GFX9_MEC_HPD_SIZE 2048
  39. #define RLCG_UCODE_LOADING_START_ADDRESS 0x00002000L
  40. #define RLC_SAVE_RESTORE_ADDR_STARTING_OFFSET 0x00000000L
  41. #define GFX9_RLC_FORMAT_DIRECT_REG_LIST_LENGTH 34
  42. #define mmPWR_MISC_CNTL_STATUS 0x0183
  43. #define mmPWR_MISC_CNTL_STATUS_BASE_IDX 0
  44. #define PWR_MISC_CNTL_STATUS__PWR_GFX_RLC_CGPG_EN__SHIFT 0x0
  45. #define PWR_MISC_CNTL_STATUS__PWR_GFXOFF_STATUS__SHIFT 0x1
  46. #define PWR_MISC_CNTL_STATUS__PWR_GFX_RLC_CGPG_EN_MASK 0x00000001L
  47. #define PWR_MISC_CNTL_STATUS__PWR_GFXOFF_STATUS_MASK 0x00000006L
  48. MODULE_FIRMWARE("amdgpu/vega10_ce.bin");
  49. MODULE_FIRMWARE("amdgpu/vega10_pfp.bin");
  50. MODULE_FIRMWARE("amdgpu/vega10_me.bin");
  51. MODULE_FIRMWARE("amdgpu/vega10_mec.bin");
  52. MODULE_FIRMWARE("amdgpu/vega10_mec2.bin");
  53. MODULE_FIRMWARE("amdgpu/vega10_rlc.bin");
  54. MODULE_FIRMWARE("amdgpu/raven_ce.bin");
  55. MODULE_FIRMWARE("amdgpu/raven_pfp.bin");
  56. MODULE_FIRMWARE("amdgpu/raven_me.bin");
  57. MODULE_FIRMWARE("amdgpu/raven_mec.bin");
  58. MODULE_FIRMWARE("amdgpu/raven_mec2.bin");
  59. MODULE_FIRMWARE("amdgpu/raven_rlc.bin");
  60. static const struct amdgpu_gds_reg_offset amdgpu_gds_reg_offset[] =
  61. {
  62. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID0_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID0_SIZE),
  63. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID0), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID0)},
  64. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID1_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID1_SIZE),
  65. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID1), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID1)},
  66. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID2_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID2_SIZE),
  67. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID2), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID2)},
  68. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID3_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID3_SIZE),
  69. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID3), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID3)},
  70. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID4_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID4_SIZE),
  71. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID4), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID4)},
  72. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID5_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID5_SIZE),
  73. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID5), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID5)},
  74. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID6_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID6_SIZE),
  75. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID6), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID6)},
  76. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID7_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID7_SIZE),
  77. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID7), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID7)},
  78. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID8_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID8_SIZE),
  79. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID8), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID8)},
  80. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID9_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID9_SIZE),
  81. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID9), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID9)},
  82. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID10_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID10_SIZE),
  83. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID10), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID10)},
  84. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID11_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID11_SIZE),
  85. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID11), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID11)},
  86. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID12_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID12_SIZE),
  87. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID12), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID12)},
  88. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID13_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID13_SIZE),
  89. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID13), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID13)},
  90. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID14_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID14_SIZE),
  91. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID14), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID14)},
  92. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID15_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID15_SIZE),
  93. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID15), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID15)}
  94. };
  95. static const u32 golden_settings_gc_9_0[] =
  96. {
  97. SOC15_REG_OFFSET(GC, 0, mmCPC_UTCL1_CNTL), 0x08000000, 0x08000080,
  98. SOC15_REG_OFFSET(GC, 0, mmCPF_UTCL1_CNTL), 0x08000000, 0x08000080,
  99. SOC15_REG_OFFSET(GC, 0, mmCPG_UTCL1_CNTL), 0x08000000, 0x08000080,
  100. SOC15_REG_OFFSET(GC, 0, mmDB_DEBUG2), 0xf00fffff, 0x00000420,
  101. SOC15_REG_OFFSET(GC, 0, mmGB_GPU_ID), 0x0000000f, 0x00000000,
  102. SOC15_REG_OFFSET(GC, 0, mmIA_UTCL1_CNTL), 0x08000000, 0x08000080,
  103. SOC15_REG_OFFSET(GC, 0, mmPA_SC_BINNER_EVENT_CNTL_3), 0x00000003, 0x82400024,
  104. SOC15_REG_OFFSET(GC, 0, mmPA_SC_ENHANCE), 0x3fffffff, 0x00000001,
  105. SOC15_REG_OFFSET(GC, 0, mmPA_SC_LINE_STIPPLE_STATE), 0x0000ff0f, 0x00000000,
  106. SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_UTCL1_CNTL_0), 0x08000000, 0x08000080,
  107. SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_UTCL1_CNTL_1), 0x08000000, 0x08000080,
  108. SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_UTCL1_CNTL_2), 0x08000000, 0x08000080,
  109. SOC15_REG_OFFSET(GC, 0, mmRLC_PREWALKER_UTCL1_CNTL), 0x08000000, 0x08000080,
  110. SOC15_REG_OFFSET(GC, 0, mmRLC_SPM_UTCL1_CNTL), 0x08000000, 0x08000080,
  111. SOC15_REG_OFFSET(GC, 0, mmSH_MEM_CONFIG), 0x00001000, 0x00001000,
  112. SOC15_REG_OFFSET(GC, 0, mmSPI_CONFIG_CNTL_1), 0x0000000f, 0x01000107,
  113. SOC15_REG_OFFSET(GC, 0, mmSQC_CONFIG), 0x03000000, 0x020a2000,
  114. SOC15_REG_OFFSET(GC, 0, mmTA_CNTL_AUX), 0xfffffeef, 0x010b0000,
  115. SOC15_REG_OFFSET(GC, 0, mmTCP_CHAN_STEER_HI), 0xffffffff, 0x4a2c0e68,
  116. SOC15_REG_OFFSET(GC, 0, mmTCP_CHAN_STEER_LO), 0xffffffff, 0xb5d3f197,
  117. SOC15_REG_OFFSET(GC, 0, mmVGT_CACHE_INVALIDATION), 0x3fff3af3, 0x19200000,
  118. SOC15_REG_OFFSET(GC, 0, mmVGT_GS_MAX_WAVE_ID), 0x00000fff, 0x000003ff,
  119. SOC15_REG_OFFSET(GC, 0, mmWD_UTCL1_CNTL), 0x08000000, 0x08000080
  120. };
  121. static const u32 golden_settings_gc_9_0_vg10[] =
  122. {
  123. SOC15_REG_OFFSET(GC, 0, mmCB_HW_CONTROL), 0x0000f000, 0x00012107,
  124. SOC15_REG_OFFSET(GC, 0, mmCB_HW_CONTROL_3), 0x30000000, 0x10000000,
  125. SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG), 0xffff77ff, 0x2a114042,
  126. SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG_READ), 0xffff77ff, 0x2a114042,
  127. SOC15_REG_OFFSET(GC, 0, mmPA_SC_ENHANCE_1), 0x00008000, 0x00048000,
  128. SOC15_REG_OFFSET(GC, 0, mmRMI_UTCL1_CNTL2), 0x00030000, 0x00020000,
  129. SOC15_REG_OFFSET(GC, 0, mmTD_CNTL), 0x00001800, 0x00000800
  130. };
  131. static const u32 golden_settings_gc_9_1[] =
  132. {
  133. SOC15_REG_OFFSET(GC, 0, mmCB_HW_CONTROL), 0xfffdf3cf, 0x00014104,
  134. SOC15_REG_OFFSET(GC, 0, mmCPC_UTCL1_CNTL), 0x08000000, 0x08000080,
  135. SOC15_REG_OFFSET(GC, 0, mmCPF_UTCL1_CNTL), 0x08000000, 0x08000080,
  136. SOC15_REG_OFFSET(GC, 0, mmCPG_UTCL1_CNTL), 0x08000000, 0x08000080,
  137. SOC15_REG_OFFSET(GC, 0, mmDB_DEBUG2), 0xf00fffff, 0x00000420,
  138. SOC15_REG_OFFSET(GC, 0, mmGB_GPU_ID), 0x0000000f, 0x00000000,
  139. SOC15_REG_OFFSET(GC, 0, mmIA_UTCL1_CNTL), 0x08000000, 0x08000080,
  140. SOC15_REG_OFFSET(GC, 0, mmPA_SC_BINNER_EVENT_CNTL_3), 0x00000003, 0x82400024,
  141. SOC15_REG_OFFSET(GC, 0, mmPA_SC_ENHANCE), 0x3fffffff, 0x00000001,
  142. SOC15_REG_OFFSET(GC, 0, mmPA_SC_LINE_STIPPLE_STATE), 0x0000ff0f, 0x00000000,
  143. SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_UTCL1_CNTL_0), 0x08000000, 0x08000080,
  144. SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_UTCL1_CNTL_1), 0x08000000, 0x08000080,
  145. SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_UTCL1_CNTL_2), 0x08000000, 0x08000080,
  146. SOC15_REG_OFFSET(GC, 0, mmRLC_PREWALKER_UTCL1_CNTL), 0x08000000, 0x08000080,
  147. SOC15_REG_OFFSET(GC, 0, mmRLC_SPM_UTCL1_CNTL), 0x08000000, 0x08000080,
  148. SOC15_REG_OFFSET(GC, 0, mmTA_CNTL_AUX), 0xfffffeef, 0x010b0000,
  149. SOC15_REG_OFFSET(GC, 0, mmTCP_CHAN_STEER_HI), 0xffffffff, 0x00000000,
  150. SOC15_REG_OFFSET(GC, 0, mmTCP_CHAN_STEER_LO), 0xffffffff, 0x00003120,
  151. SOC15_REG_OFFSET(GC, 0, mmVGT_CACHE_INVALIDATION), 0x3fff3af3, 0x19200000,
  152. SOC15_REG_OFFSET(GC, 0, mmVGT_GS_MAX_WAVE_ID), 0x00000fff, 0x000000ff,
  153. SOC15_REG_OFFSET(GC, 0, mmWD_UTCL1_CNTL), 0x08000000, 0x08000080
  154. };
  155. static const u32 golden_settings_gc_9_1_rv1[] =
  156. {
  157. SOC15_REG_OFFSET(GC, 0, mmCB_HW_CONTROL_3), 0x30000000, 0x10000000,
  158. SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG), 0xffff77ff, 0x24000042,
  159. SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG_READ), 0xffff77ff, 0x24000042,
  160. SOC15_REG_OFFSET(GC, 0, mmPA_SC_ENHANCE_1), 0xffffffff, 0x04048000,
  161. SOC15_REG_OFFSET(GC, 0, mmPA_SC_MODE_CNTL_1), 0x06000000, 0x06000000,
  162. SOC15_REG_OFFSET(GC, 0, mmRMI_UTCL1_CNTL2), 0x00030000, 0x00020000,
  163. SOC15_REG_OFFSET(GC, 0, mmTD_CNTL), 0x01bd9f33, 0x00000800
  164. };
  165. #define VEGA10_GB_ADDR_CONFIG_GOLDEN 0x2a114042
  166. #define RAVEN_GB_ADDR_CONFIG_GOLDEN 0x24000042
  167. static void gfx_v9_0_set_ring_funcs(struct amdgpu_device *adev);
  168. static void gfx_v9_0_set_irq_funcs(struct amdgpu_device *adev);
  169. static void gfx_v9_0_set_gds_init(struct amdgpu_device *adev);
  170. static void gfx_v9_0_set_rlc_funcs(struct amdgpu_device *adev);
  171. static int gfx_v9_0_get_cu_info(struct amdgpu_device *adev,
  172. struct amdgpu_cu_info *cu_info);
  173. static uint64_t gfx_v9_0_get_gpu_clock_counter(struct amdgpu_device *adev);
  174. static void gfx_v9_0_select_se_sh(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance);
  175. static void gfx_v9_0_ring_emit_de_meta(struct amdgpu_ring *ring);
  176. static void gfx_v9_0_init_golden_registers(struct amdgpu_device *adev)
  177. {
  178. switch (adev->asic_type) {
  179. case CHIP_VEGA10:
  180. amdgpu_program_register_sequence(adev,
  181. golden_settings_gc_9_0,
  182. (const u32)ARRAY_SIZE(golden_settings_gc_9_0));
  183. amdgpu_program_register_sequence(adev,
  184. golden_settings_gc_9_0_vg10,
  185. (const u32)ARRAY_SIZE(golden_settings_gc_9_0_vg10));
  186. break;
  187. case CHIP_RAVEN:
  188. amdgpu_program_register_sequence(adev,
  189. golden_settings_gc_9_1,
  190. (const u32)ARRAY_SIZE(golden_settings_gc_9_1));
  191. amdgpu_program_register_sequence(adev,
  192. golden_settings_gc_9_1_rv1,
  193. (const u32)ARRAY_SIZE(golden_settings_gc_9_1_rv1));
  194. break;
  195. default:
  196. break;
  197. }
  198. }
  199. static void gfx_v9_0_scratch_init(struct amdgpu_device *adev)
  200. {
  201. adev->gfx.scratch.num_reg = 8;
  202. adev->gfx.scratch.reg_base = SOC15_REG_OFFSET(GC, 0, mmSCRATCH_REG0);
  203. adev->gfx.scratch.free_mask = (1u << adev->gfx.scratch.num_reg) - 1;
  204. }
  205. static void gfx_v9_0_write_data_to_reg(struct amdgpu_ring *ring, int eng_sel,
  206. bool wc, uint32_t reg, uint32_t val)
  207. {
  208. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  209. amdgpu_ring_write(ring, WRITE_DATA_ENGINE_SEL(eng_sel) |
  210. WRITE_DATA_DST_SEL(0) |
  211. (wc ? WR_CONFIRM : 0));
  212. amdgpu_ring_write(ring, reg);
  213. amdgpu_ring_write(ring, 0);
  214. amdgpu_ring_write(ring, val);
  215. }
  216. static void gfx_v9_0_wait_reg_mem(struct amdgpu_ring *ring, int eng_sel,
  217. int mem_space, int opt, uint32_t addr0,
  218. uint32_t addr1, uint32_t ref, uint32_t mask,
  219. uint32_t inv)
  220. {
  221. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  222. amdgpu_ring_write(ring,
  223. /* memory (1) or register (0) */
  224. (WAIT_REG_MEM_MEM_SPACE(mem_space) |
  225. WAIT_REG_MEM_OPERATION(opt) | /* wait */
  226. WAIT_REG_MEM_FUNCTION(3) | /* equal */
  227. WAIT_REG_MEM_ENGINE(eng_sel)));
  228. if (mem_space)
  229. BUG_ON(addr0 & 0x3); /* Dword align */
  230. amdgpu_ring_write(ring, addr0);
  231. amdgpu_ring_write(ring, addr1);
  232. amdgpu_ring_write(ring, ref);
  233. amdgpu_ring_write(ring, mask);
  234. amdgpu_ring_write(ring, inv); /* poll interval */
  235. }
  236. static int gfx_v9_0_ring_test_ring(struct amdgpu_ring *ring)
  237. {
  238. struct amdgpu_device *adev = ring->adev;
  239. uint32_t scratch;
  240. uint32_t tmp = 0;
  241. unsigned i;
  242. int r;
  243. r = amdgpu_gfx_scratch_get(adev, &scratch);
  244. if (r) {
  245. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  246. return r;
  247. }
  248. WREG32(scratch, 0xCAFEDEAD);
  249. r = amdgpu_ring_alloc(ring, 3);
  250. if (r) {
  251. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  252. ring->idx, r);
  253. amdgpu_gfx_scratch_free(adev, scratch);
  254. return r;
  255. }
  256. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  257. amdgpu_ring_write(ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  258. amdgpu_ring_write(ring, 0xDEADBEEF);
  259. amdgpu_ring_commit(ring);
  260. for (i = 0; i < adev->usec_timeout; i++) {
  261. tmp = RREG32(scratch);
  262. if (tmp == 0xDEADBEEF)
  263. break;
  264. DRM_UDELAY(1);
  265. }
  266. if (i < adev->usec_timeout) {
  267. DRM_INFO("ring test on %d succeeded in %d usecs\n",
  268. ring->idx, i);
  269. } else {
  270. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  271. ring->idx, scratch, tmp);
  272. r = -EINVAL;
  273. }
  274. amdgpu_gfx_scratch_free(adev, scratch);
  275. return r;
  276. }
  277. static int gfx_v9_0_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  278. {
  279. struct amdgpu_device *adev = ring->adev;
  280. struct amdgpu_ib ib;
  281. struct dma_fence *f = NULL;
  282. uint32_t scratch;
  283. uint32_t tmp = 0;
  284. long r;
  285. r = amdgpu_gfx_scratch_get(adev, &scratch);
  286. if (r) {
  287. DRM_ERROR("amdgpu: failed to get scratch reg (%ld).\n", r);
  288. return r;
  289. }
  290. WREG32(scratch, 0xCAFEDEAD);
  291. memset(&ib, 0, sizeof(ib));
  292. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  293. if (r) {
  294. DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
  295. goto err1;
  296. }
  297. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  298. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START));
  299. ib.ptr[2] = 0xDEADBEEF;
  300. ib.length_dw = 3;
  301. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  302. if (r)
  303. goto err2;
  304. r = dma_fence_wait_timeout(f, false, timeout);
  305. if (r == 0) {
  306. DRM_ERROR("amdgpu: IB test timed out.\n");
  307. r = -ETIMEDOUT;
  308. goto err2;
  309. } else if (r < 0) {
  310. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  311. goto err2;
  312. }
  313. tmp = RREG32(scratch);
  314. if (tmp == 0xDEADBEEF) {
  315. DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
  316. r = 0;
  317. } else {
  318. DRM_ERROR("amdgpu: ib test failed (scratch(0x%04X)=0x%08X)\n",
  319. scratch, tmp);
  320. r = -EINVAL;
  321. }
  322. err2:
  323. amdgpu_ib_free(adev, &ib, NULL);
  324. dma_fence_put(f);
  325. err1:
  326. amdgpu_gfx_scratch_free(adev, scratch);
  327. return r;
  328. }
  329. static int gfx_v9_0_init_microcode(struct amdgpu_device *adev)
  330. {
  331. const char *chip_name;
  332. char fw_name[30];
  333. int err;
  334. struct amdgpu_firmware_info *info = NULL;
  335. const struct common_firmware_header *header = NULL;
  336. const struct gfx_firmware_header_v1_0 *cp_hdr;
  337. const struct rlc_firmware_header_v2_0 *rlc_hdr;
  338. unsigned int *tmp = NULL;
  339. unsigned int i = 0;
  340. DRM_DEBUG("\n");
  341. switch (adev->asic_type) {
  342. case CHIP_VEGA10:
  343. chip_name = "vega10";
  344. break;
  345. case CHIP_RAVEN:
  346. chip_name = "raven";
  347. break;
  348. default:
  349. BUG();
  350. }
  351. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp.bin", chip_name);
  352. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  353. if (err)
  354. goto out;
  355. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  356. if (err)
  357. goto out;
  358. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  359. adev->gfx.pfp_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  360. adev->gfx.pfp_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  361. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me.bin", chip_name);
  362. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  363. if (err)
  364. goto out;
  365. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  366. if (err)
  367. goto out;
  368. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  369. adev->gfx.me_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  370. adev->gfx.me_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  371. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce.bin", chip_name);
  372. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  373. if (err)
  374. goto out;
  375. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  376. if (err)
  377. goto out;
  378. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  379. adev->gfx.ce_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  380. adev->gfx.ce_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  381. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_rlc.bin", chip_name);
  382. err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  383. if (err)
  384. goto out;
  385. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  386. rlc_hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  387. adev->gfx.rlc_fw_version = le32_to_cpu(rlc_hdr->header.ucode_version);
  388. adev->gfx.rlc_feature_version = le32_to_cpu(rlc_hdr->ucode_feature_version);
  389. adev->gfx.rlc.save_and_restore_offset =
  390. le32_to_cpu(rlc_hdr->save_and_restore_offset);
  391. adev->gfx.rlc.clear_state_descriptor_offset =
  392. le32_to_cpu(rlc_hdr->clear_state_descriptor_offset);
  393. adev->gfx.rlc.avail_scratch_ram_locations =
  394. le32_to_cpu(rlc_hdr->avail_scratch_ram_locations);
  395. adev->gfx.rlc.reg_restore_list_size =
  396. le32_to_cpu(rlc_hdr->reg_restore_list_size);
  397. adev->gfx.rlc.reg_list_format_start =
  398. le32_to_cpu(rlc_hdr->reg_list_format_start);
  399. adev->gfx.rlc.reg_list_format_separate_start =
  400. le32_to_cpu(rlc_hdr->reg_list_format_separate_start);
  401. adev->gfx.rlc.starting_offsets_start =
  402. le32_to_cpu(rlc_hdr->starting_offsets_start);
  403. adev->gfx.rlc.reg_list_format_size_bytes =
  404. le32_to_cpu(rlc_hdr->reg_list_format_size_bytes);
  405. adev->gfx.rlc.reg_list_size_bytes =
  406. le32_to_cpu(rlc_hdr->reg_list_size_bytes);
  407. adev->gfx.rlc.register_list_format =
  408. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes +
  409. adev->gfx.rlc.reg_list_size_bytes, GFP_KERNEL);
  410. if (!adev->gfx.rlc.register_list_format) {
  411. err = -ENOMEM;
  412. goto out;
  413. }
  414. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  415. le32_to_cpu(rlc_hdr->reg_list_format_array_offset_bytes));
  416. for (i = 0 ; i < (rlc_hdr->reg_list_format_size_bytes >> 2); i++)
  417. adev->gfx.rlc.register_list_format[i] = le32_to_cpu(tmp[i]);
  418. adev->gfx.rlc.register_restore = adev->gfx.rlc.register_list_format + i;
  419. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  420. le32_to_cpu(rlc_hdr->reg_list_array_offset_bytes));
  421. for (i = 0 ; i < (rlc_hdr->reg_list_size_bytes >> 2); i++)
  422. adev->gfx.rlc.register_restore[i] = le32_to_cpu(tmp[i]);
  423. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec.bin", chip_name);
  424. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  425. if (err)
  426. goto out;
  427. err = amdgpu_ucode_validate(adev->gfx.mec_fw);
  428. if (err)
  429. goto out;
  430. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  431. adev->gfx.mec_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  432. adev->gfx.mec_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  433. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2.bin", chip_name);
  434. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  435. if (!err) {
  436. err = amdgpu_ucode_validate(adev->gfx.mec2_fw);
  437. if (err)
  438. goto out;
  439. cp_hdr = (const struct gfx_firmware_header_v1_0 *)
  440. adev->gfx.mec2_fw->data;
  441. adev->gfx.mec2_fw_version =
  442. le32_to_cpu(cp_hdr->header.ucode_version);
  443. adev->gfx.mec2_feature_version =
  444. le32_to_cpu(cp_hdr->ucode_feature_version);
  445. } else {
  446. err = 0;
  447. adev->gfx.mec2_fw = NULL;
  448. }
  449. if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) {
  450. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_PFP];
  451. info->ucode_id = AMDGPU_UCODE_ID_CP_PFP;
  452. info->fw = adev->gfx.pfp_fw;
  453. header = (const struct common_firmware_header *)info->fw->data;
  454. adev->firmware.fw_size +=
  455. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  456. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_ME];
  457. info->ucode_id = AMDGPU_UCODE_ID_CP_ME;
  458. info->fw = adev->gfx.me_fw;
  459. header = (const struct common_firmware_header *)info->fw->data;
  460. adev->firmware.fw_size +=
  461. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  462. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_CE];
  463. info->ucode_id = AMDGPU_UCODE_ID_CP_CE;
  464. info->fw = adev->gfx.ce_fw;
  465. header = (const struct common_firmware_header *)info->fw->data;
  466. adev->firmware.fw_size +=
  467. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  468. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_RLC_G];
  469. info->ucode_id = AMDGPU_UCODE_ID_RLC_G;
  470. info->fw = adev->gfx.rlc_fw;
  471. header = (const struct common_firmware_header *)info->fw->data;
  472. adev->firmware.fw_size +=
  473. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  474. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1];
  475. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1;
  476. info->fw = adev->gfx.mec_fw;
  477. header = (const struct common_firmware_header *)info->fw->data;
  478. cp_hdr = (const struct gfx_firmware_header_v1_0 *)info->fw->data;
  479. adev->firmware.fw_size +=
  480. ALIGN(le32_to_cpu(header->ucode_size_bytes) - le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  481. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1_JT];
  482. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1_JT;
  483. info->fw = adev->gfx.mec_fw;
  484. adev->firmware.fw_size +=
  485. ALIGN(le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  486. if (adev->gfx.mec2_fw) {
  487. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2];
  488. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2;
  489. info->fw = adev->gfx.mec2_fw;
  490. header = (const struct common_firmware_header *)info->fw->data;
  491. cp_hdr = (const struct gfx_firmware_header_v1_0 *)info->fw->data;
  492. adev->firmware.fw_size +=
  493. ALIGN(le32_to_cpu(header->ucode_size_bytes) - le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  494. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2_JT];
  495. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2_JT;
  496. info->fw = adev->gfx.mec2_fw;
  497. adev->firmware.fw_size +=
  498. ALIGN(le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  499. }
  500. }
  501. out:
  502. if (err) {
  503. dev_err(adev->dev,
  504. "gfx9: Failed to load firmware \"%s\"\n",
  505. fw_name);
  506. release_firmware(adev->gfx.pfp_fw);
  507. adev->gfx.pfp_fw = NULL;
  508. release_firmware(adev->gfx.me_fw);
  509. adev->gfx.me_fw = NULL;
  510. release_firmware(adev->gfx.ce_fw);
  511. adev->gfx.ce_fw = NULL;
  512. release_firmware(adev->gfx.rlc_fw);
  513. adev->gfx.rlc_fw = NULL;
  514. release_firmware(adev->gfx.mec_fw);
  515. adev->gfx.mec_fw = NULL;
  516. release_firmware(adev->gfx.mec2_fw);
  517. adev->gfx.mec2_fw = NULL;
  518. }
  519. return err;
  520. }
  521. static u32 gfx_v9_0_get_csb_size(struct amdgpu_device *adev)
  522. {
  523. u32 count = 0;
  524. const struct cs_section_def *sect = NULL;
  525. const struct cs_extent_def *ext = NULL;
  526. /* begin clear state */
  527. count += 2;
  528. /* context control state */
  529. count += 3;
  530. for (sect = gfx9_cs_data; sect->section != NULL; ++sect) {
  531. for (ext = sect->section; ext->extent != NULL; ++ext) {
  532. if (sect->id == SECT_CONTEXT)
  533. count += 2 + ext->reg_count;
  534. else
  535. return 0;
  536. }
  537. }
  538. /* end clear state */
  539. count += 2;
  540. /* clear state */
  541. count += 2;
  542. return count;
  543. }
  544. static void gfx_v9_0_get_csb_buffer(struct amdgpu_device *adev,
  545. volatile u32 *buffer)
  546. {
  547. u32 count = 0, i;
  548. const struct cs_section_def *sect = NULL;
  549. const struct cs_extent_def *ext = NULL;
  550. if (adev->gfx.rlc.cs_data == NULL)
  551. return;
  552. if (buffer == NULL)
  553. return;
  554. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  555. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  556. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  557. buffer[count++] = cpu_to_le32(0x80000000);
  558. buffer[count++] = cpu_to_le32(0x80000000);
  559. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  560. for (ext = sect->section; ext->extent != NULL; ++ext) {
  561. if (sect->id == SECT_CONTEXT) {
  562. buffer[count++] =
  563. cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  564. buffer[count++] = cpu_to_le32(ext->reg_index -
  565. PACKET3_SET_CONTEXT_REG_START);
  566. for (i = 0; i < ext->reg_count; i++)
  567. buffer[count++] = cpu_to_le32(ext->extent[i]);
  568. } else {
  569. return;
  570. }
  571. }
  572. }
  573. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  574. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE);
  575. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0));
  576. buffer[count++] = cpu_to_le32(0);
  577. }
  578. static void gfx_v9_0_init_lbpw(struct amdgpu_device *adev)
  579. {
  580. uint32_t data;
  581. /* set mmRLC_LB_THR_CONFIG_1/2/3/4 */
  582. WREG32_SOC15(GC, 0, mmRLC_LB_THR_CONFIG_1, 0x0000007F);
  583. WREG32_SOC15(GC, 0, mmRLC_LB_THR_CONFIG_2, 0x0333A5A7);
  584. WREG32_SOC15(GC, 0, mmRLC_LB_THR_CONFIG_3, 0x00000077);
  585. WREG32_SOC15(GC, 0, mmRLC_LB_THR_CONFIG_4, (0x30 | 0x40 << 8 | 0x02FA << 16));
  586. /* set mmRLC_LB_CNTR_INIT = 0x0000_0000 */
  587. WREG32_SOC15(GC, 0, mmRLC_LB_CNTR_INIT, 0x00000000);
  588. /* set mmRLC_LB_CNTR_MAX = 0x0000_0500 */
  589. WREG32_SOC15(GC, 0, mmRLC_LB_CNTR_MAX, 0x00000500);
  590. mutex_lock(&adev->grbm_idx_mutex);
  591. /* set mmRLC_LB_INIT_CU_MASK thru broadcast mode to enable all SE/SH*/
  592. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  593. WREG32_SOC15(GC, 0, mmRLC_LB_INIT_CU_MASK, 0xffffffff);
  594. /* set mmRLC_LB_PARAMS = 0x003F_1006 */
  595. data = REG_SET_FIELD(0, RLC_LB_PARAMS, FIFO_SAMPLES, 0x0003);
  596. data |= REG_SET_FIELD(data, RLC_LB_PARAMS, PG_IDLE_SAMPLES, 0x0010);
  597. data |= REG_SET_FIELD(data, RLC_LB_PARAMS, PG_IDLE_SAMPLE_INTERVAL, 0x033F);
  598. WREG32_SOC15(GC, 0, mmRLC_LB_PARAMS, data);
  599. /* set mmRLC_GPM_GENERAL_7[31-16] = 0x00C0 */
  600. data = RREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_7);
  601. data &= 0x0000FFFF;
  602. data |= 0x00C00000;
  603. WREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_7, data);
  604. /* set RLC_LB_ALWAYS_ACTIVE_CU_MASK = 0xFFF */
  605. WREG32_SOC15(GC, 0, mmRLC_LB_ALWAYS_ACTIVE_CU_MASK, 0xFFF);
  606. /* set RLC_LB_CNTL = 0x8000_0095, 31 bit is reserved,
  607. * but used for RLC_LB_CNTL configuration */
  608. data = RLC_LB_CNTL__LB_CNT_SPIM_ACTIVE_MASK;
  609. data |= REG_SET_FIELD(data, RLC_LB_CNTL, CU_MASK_USED_OFF_HYST, 0x09);
  610. data |= REG_SET_FIELD(data, RLC_LB_CNTL, RESERVED, 0x80000);
  611. WREG32_SOC15(GC, 0, mmRLC_LB_CNTL, data);
  612. mutex_unlock(&adev->grbm_idx_mutex);
  613. }
  614. static void gfx_v9_0_enable_lbpw(struct amdgpu_device *adev, bool enable)
  615. {
  616. WREG32_FIELD15(GC, 0, RLC_LB_CNTL, LOAD_BALANCE_ENABLE, enable ? 1 : 0);
  617. }
  618. static void rv_init_cp_jump_table(struct amdgpu_device *adev)
  619. {
  620. const __le32 *fw_data;
  621. volatile u32 *dst_ptr;
  622. int me, i, max_me = 5;
  623. u32 bo_offset = 0;
  624. u32 table_offset, table_size;
  625. /* write the cp table buffer */
  626. dst_ptr = adev->gfx.rlc.cp_table_ptr;
  627. for (me = 0; me < max_me; me++) {
  628. if (me == 0) {
  629. const struct gfx_firmware_header_v1_0 *hdr =
  630. (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  631. fw_data = (const __le32 *)
  632. (adev->gfx.ce_fw->data +
  633. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  634. table_offset = le32_to_cpu(hdr->jt_offset);
  635. table_size = le32_to_cpu(hdr->jt_size);
  636. } else if (me == 1) {
  637. const struct gfx_firmware_header_v1_0 *hdr =
  638. (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  639. fw_data = (const __le32 *)
  640. (adev->gfx.pfp_fw->data +
  641. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  642. table_offset = le32_to_cpu(hdr->jt_offset);
  643. table_size = le32_to_cpu(hdr->jt_size);
  644. } else if (me == 2) {
  645. const struct gfx_firmware_header_v1_0 *hdr =
  646. (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  647. fw_data = (const __le32 *)
  648. (adev->gfx.me_fw->data +
  649. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  650. table_offset = le32_to_cpu(hdr->jt_offset);
  651. table_size = le32_to_cpu(hdr->jt_size);
  652. } else if (me == 3) {
  653. const struct gfx_firmware_header_v1_0 *hdr =
  654. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  655. fw_data = (const __le32 *)
  656. (adev->gfx.mec_fw->data +
  657. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  658. table_offset = le32_to_cpu(hdr->jt_offset);
  659. table_size = le32_to_cpu(hdr->jt_size);
  660. } else if (me == 4) {
  661. const struct gfx_firmware_header_v1_0 *hdr =
  662. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  663. fw_data = (const __le32 *)
  664. (adev->gfx.mec2_fw->data +
  665. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  666. table_offset = le32_to_cpu(hdr->jt_offset);
  667. table_size = le32_to_cpu(hdr->jt_size);
  668. }
  669. for (i = 0; i < table_size; i ++) {
  670. dst_ptr[bo_offset + i] =
  671. cpu_to_le32(le32_to_cpu(fw_data[table_offset + i]));
  672. }
  673. bo_offset += table_size;
  674. }
  675. }
  676. static void gfx_v9_0_rlc_fini(struct amdgpu_device *adev)
  677. {
  678. /* clear state block */
  679. amdgpu_bo_free_kernel(&adev->gfx.rlc.clear_state_obj,
  680. &adev->gfx.rlc.clear_state_gpu_addr,
  681. (void **)&adev->gfx.rlc.cs_ptr);
  682. /* jump table block */
  683. amdgpu_bo_free_kernel(&adev->gfx.rlc.cp_table_obj,
  684. &adev->gfx.rlc.cp_table_gpu_addr,
  685. (void **)&adev->gfx.rlc.cp_table_ptr);
  686. }
  687. static int gfx_v9_0_rlc_init(struct amdgpu_device *adev)
  688. {
  689. volatile u32 *dst_ptr;
  690. u32 dws;
  691. const struct cs_section_def *cs_data;
  692. int r;
  693. adev->gfx.rlc.cs_data = gfx9_cs_data;
  694. cs_data = adev->gfx.rlc.cs_data;
  695. if (cs_data) {
  696. /* clear state block */
  697. adev->gfx.rlc.clear_state_size = dws = gfx_v9_0_get_csb_size(adev);
  698. if (adev->gfx.rlc.clear_state_obj == NULL) {
  699. r = amdgpu_bo_create_kernel(adev, dws * 4, PAGE_SIZE,
  700. AMDGPU_GEM_DOMAIN_VRAM,
  701. &adev->gfx.rlc.clear_state_obj,
  702. &adev->gfx.rlc.clear_state_gpu_addr,
  703. (void **)&adev->gfx.rlc.cs_ptr);
  704. if (r) {
  705. dev_err(adev->dev,
  706. "(%d) failed to create rlc csb bo\n", r);
  707. gfx_v9_0_rlc_fini(adev);
  708. return r;
  709. }
  710. }
  711. /* set up the cs buffer */
  712. dst_ptr = adev->gfx.rlc.cs_ptr;
  713. gfx_v9_0_get_csb_buffer(adev, dst_ptr);
  714. amdgpu_bo_kunmap(adev->gfx.rlc.clear_state_obj);
  715. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  716. }
  717. if (adev->asic_type == CHIP_RAVEN) {
  718. /* TODO: double check the cp_table_size for RV */
  719. adev->gfx.rlc.cp_table_size = ALIGN(96 * 5 * 4, 2048) + (64 * 1024); /* JT + GDS */
  720. if (adev->gfx.rlc.cp_table_obj == NULL) {
  721. r = amdgpu_bo_create_kernel(adev, adev->gfx.rlc.cp_table_size,
  722. PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
  723. &adev->gfx.rlc.cp_table_obj,
  724. &adev->gfx.rlc.cp_table_gpu_addr,
  725. (void **)&adev->gfx.rlc.cp_table_ptr);
  726. if (r) {
  727. dev_err(adev->dev,
  728. "(%d) failed to create cp table bo\n", r);
  729. gfx_v9_0_rlc_fini(adev);
  730. return r;
  731. }
  732. }
  733. rv_init_cp_jump_table(adev);
  734. amdgpu_bo_kunmap(adev->gfx.rlc.cp_table_obj);
  735. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  736. gfx_v9_0_init_lbpw(adev);
  737. }
  738. return 0;
  739. }
  740. static void gfx_v9_0_mec_fini(struct amdgpu_device *adev)
  741. {
  742. int r;
  743. if (adev->gfx.mec.hpd_eop_obj) {
  744. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, true);
  745. if (unlikely(r != 0))
  746. dev_warn(adev->dev, "(%d) reserve HPD EOP bo failed\n", r);
  747. amdgpu_bo_unpin(adev->gfx.mec.hpd_eop_obj);
  748. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  749. amdgpu_bo_unref(&adev->gfx.mec.hpd_eop_obj);
  750. adev->gfx.mec.hpd_eop_obj = NULL;
  751. }
  752. if (adev->gfx.mec.mec_fw_obj) {
  753. r = amdgpu_bo_reserve(adev->gfx.mec.mec_fw_obj, true);
  754. if (unlikely(r != 0))
  755. dev_warn(adev->dev, "(%d) reserve mec firmware bo failed\n", r);
  756. amdgpu_bo_unpin(adev->gfx.mec.mec_fw_obj);
  757. amdgpu_bo_unreserve(adev->gfx.mec.mec_fw_obj);
  758. amdgpu_bo_unref(&adev->gfx.mec.mec_fw_obj);
  759. adev->gfx.mec.mec_fw_obj = NULL;
  760. }
  761. }
  762. static int gfx_v9_0_mec_init(struct amdgpu_device *adev)
  763. {
  764. int r;
  765. u32 *hpd;
  766. const __le32 *fw_data;
  767. unsigned fw_size;
  768. u32 *fw;
  769. size_t mec_hpd_size;
  770. const struct gfx_firmware_header_v1_0 *mec_hdr;
  771. bitmap_zero(adev->gfx.mec.queue_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
  772. /* take ownership of the relevant compute queues */
  773. amdgpu_gfx_compute_queue_acquire(adev);
  774. mec_hpd_size = adev->gfx.num_compute_rings * GFX9_MEC_HPD_SIZE;
  775. if (adev->gfx.mec.hpd_eop_obj == NULL) {
  776. r = amdgpu_bo_create(adev,
  777. mec_hpd_size,
  778. PAGE_SIZE, true,
  779. AMDGPU_GEM_DOMAIN_GTT, 0, NULL, NULL,
  780. &adev->gfx.mec.hpd_eop_obj);
  781. if (r) {
  782. dev_warn(adev->dev, "(%d) create HDP EOP bo failed\n", r);
  783. return r;
  784. }
  785. }
  786. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  787. if (unlikely(r != 0)) {
  788. gfx_v9_0_mec_fini(adev);
  789. return r;
  790. }
  791. r = amdgpu_bo_pin(adev->gfx.mec.hpd_eop_obj, AMDGPU_GEM_DOMAIN_GTT,
  792. &adev->gfx.mec.hpd_eop_gpu_addr);
  793. if (r) {
  794. dev_warn(adev->dev, "(%d) pin HDP EOP bo failed\n", r);
  795. gfx_v9_0_mec_fini(adev);
  796. return r;
  797. }
  798. r = amdgpu_bo_kmap(adev->gfx.mec.hpd_eop_obj, (void **)&hpd);
  799. if (r) {
  800. dev_warn(adev->dev, "(%d) map HDP EOP bo failed\n", r);
  801. gfx_v9_0_mec_fini(adev);
  802. return r;
  803. }
  804. memset(hpd, 0, adev->gfx.mec.hpd_eop_obj->tbo.mem.size);
  805. amdgpu_bo_kunmap(adev->gfx.mec.hpd_eop_obj);
  806. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  807. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  808. fw_data = (const __le32 *)
  809. (adev->gfx.mec_fw->data +
  810. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  811. fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes) / 4;
  812. if (adev->gfx.mec.mec_fw_obj == NULL) {
  813. r = amdgpu_bo_create(adev,
  814. mec_hdr->header.ucode_size_bytes,
  815. PAGE_SIZE, true,
  816. AMDGPU_GEM_DOMAIN_GTT, 0, NULL, NULL,
  817. &adev->gfx.mec.mec_fw_obj);
  818. if (r) {
  819. dev_warn(adev->dev, "(%d) create mec firmware bo failed\n", r);
  820. return r;
  821. }
  822. }
  823. r = amdgpu_bo_reserve(adev->gfx.mec.mec_fw_obj, false);
  824. if (unlikely(r != 0)) {
  825. gfx_v9_0_mec_fini(adev);
  826. return r;
  827. }
  828. r = amdgpu_bo_pin(adev->gfx.mec.mec_fw_obj, AMDGPU_GEM_DOMAIN_GTT,
  829. &adev->gfx.mec.mec_fw_gpu_addr);
  830. if (r) {
  831. dev_warn(adev->dev, "(%d) pin mec firmware bo failed\n", r);
  832. gfx_v9_0_mec_fini(adev);
  833. return r;
  834. }
  835. r = amdgpu_bo_kmap(adev->gfx.mec.mec_fw_obj, (void **)&fw);
  836. if (r) {
  837. dev_warn(adev->dev, "(%d) map firmware bo failed\n", r);
  838. gfx_v9_0_mec_fini(adev);
  839. return r;
  840. }
  841. memcpy(fw, fw_data, fw_size);
  842. amdgpu_bo_kunmap(adev->gfx.mec.mec_fw_obj);
  843. amdgpu_bo_unreserve(adev->gfx.mec.mec_fw_obj);
  844. return 0;
  845. }
  846. static uint32_t wave_read_ind(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t address)
  847. {
  848. WREG32_SOC15(GC, 0, mmSQ_IND_INDEX,
  849. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  850. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  851. (address << SQ_IND_INDEX__INDEX__SHIFT) |
  852. (SQ_IND_INDEX__FORCE_READ_MASK));
  853. return RREG32_SOC15(GC, 0, mmSQ_IND_DATA);
  854. }
  855. static void wave_read_regs(struct amdgpu_device *adev, uint32_t simd,
  856. uint32_t wave, uint32_t thread,
  857. uint32_t regno, uint32_t num, uint32_t *out)
  858. {
  859. WREG32_SOC15(GC, 0, mmSQ_IND_INDEX,
  860. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  861. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  862. (regno << SQ_IND_INDEX__INDEX__SHIFT) |
  863. (thread << SQ_IND_INDEX__THREAD_ID__SHIFT) |
  864. (SQ_IND_INDEX__FORCE_READ_MASK) |
  865. (SQ_IND_INDEX__AUTO_INCR_MASK));
  866. while (num--)
  867. *(out++) = RREG32_SOC15(GC, 0, mmSQ_IND_DATA);
  868. }
  869. static void gfx_v9_0_read_wave_data(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields)
  870. {
  871. /* type 1 wave data */
  872. dst[(*no_fields)++] = 1;
  873. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_STATUS);
  874. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_LO);
  875. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_HI);
  876. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_LO);
  877. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_HI);
  878. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_HW_ID);
  879. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW0);
  880. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW1);
  881. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_GPR_ALLOC);
  882. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_LDS_ALLOC);
  883. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TRAPSTS);
  884. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_STS);
  885. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_DBG0);
  886. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_M0);
  887. }
  888. static void gfx_v9_0_read_wave_sgprs(struct amdgpu_device *adev, uint32_t simd,
  889. uint32_t wave, uint32_t start,
  890. uint32_t size, uint32_t *dst)
  891. {
  892. wave_read_regs(
  893. adev, simd, wave, 0,
  894. start + SQIND_WAVE_SGPRS_OFFSET, size, dst);
  895. }
  896. static const struct amdgpu_gfx_funcs gfx_v9_0_gfx_funcs = {
  897. .get_gpu_clock_counter = &gfx_v9_0_get_gpu_clock_counter,
  898. .select_se_sh = &gfx_v9_0_select_se_sh,
  899. .read_wave_data = &gfx_v9_0_read_wave_data,
  900. .read_wave_sgprs = &gfx_v9_0_read_wave_sgprs,
  901. };
  902. static void gfx_v9_0_gpu_early_init(struct amdgpu_device *adev)
  903. {
  904. u32 gb_addr_config;
  905. adev->gfx.funcs = &gfx_v9_0_gfx_funcs;
  906. switch (adev->asic_type) {
  907. case CHIP_VEGA10:
  908. adev->gfx.config.max_hw_contexts = 8;
  909. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  910. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  911. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  912. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x4C0;
  913. gb_addr_config = VEGA10_GB_ADDR_CONFIG_GOLDEN;
  914. break;
  915. case CHIP_RAVEN:
  916. adev->gfx.config.max_hw_contexts = 8;
  917. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  918. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  919. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  920. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x4C0;
  921. gb_addr_config = RAVEN_GB_ADDR_CONFIG_GOLDEN;
  922. break;
  923. default:
  924. BUG();
  925. break;
  926. }
  927. adev->gfx.config.gb_addr_config = gb_addr_config;
  928. adev->gfx.config.gb_addr_config_fields.num_pipes = 1 <<
  929. REG_GET_FIELD(
  930. adev->gfx.config.gb_addr_config,
  931. GB_ADDR_CONFIG,
  932. NUM_PIPES);
  933. adev->gfx.config.max_tile_pipes =
  934. adev->gfx.config.gb_addr_config_fields.num_pipes;
  935. adev->gfx.config.gb_addr_config_fields.num_banks = 1 <<
  936. REG_GET_FIELD(
  937. adev->gfx.config.gb_addr_config,
  938. GB_ADDR_CONFIG,
  939. NUM_BANKS);
  940. adev->gfx.config.gb_addr_config_fields.max_compress_frags = 1 <<
  941. REG_GET_FIELD(
  942. adev->gfx.config.gb_addr_config,
  943. GB_ADDR_CONFIG,
  944. MAX_COMPRESSED_FRAGS);
  945. adev->gfx.config.gb_addr_config_fields.num_rb_per_se = 1 <<
  946. REG_GET_FIELD(
  947. adev->gfx.config.gb_addr_config,
  948. GB_ADDR_CONFIG,
  949. NUM_RB_PER_SE);
  950. adev->gfx.config.gb_addr_config_fields.num_se = 1 <<
  951. REG_GET_FIELD(
  952. adev->gfx.config.gb_addr_config,
  953. GB_ADDR_CONFIG,
  954. NUM_SHADER_ENGINES);
  955. adev->gfx.config.gb_addr_config_fields.pipe_interleave_size = 1 << (8 +
  956. REG_GET_FIELD(
  957. adev->gfx.config.gb_addr_config,
  958. GB_ADDR_CONFIG,
  959. PIPE_INTERLEAVE_SIZE));
  960. }
  961. static int gfx_v9_0_ngg_create_buf(struct amdgpu_device *adev,
  962. struct amdgpu_ngg_buf *ngg_buf,
  963. int size_se,
  964. int default_size_se)
  965. {
  966. int r;
  967. if (size_se < 0) {
  968. dev_err(adev->dev, "Buffer size is invalid: %d\n", size_se);
  969. return -EINVAL;
  970. }
  971. size_se = size_se ? size_se : default_size_se;
  972. ngg_buf->size = size_se * adev->gfx.config.max_shader_engines;
  973. r = amdgpu_bo_create_kernel(adev, ngg_buf->size,
  974. PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
  975. &ngg_buf->bo,
  976. &ngg_buf->gpu_addr,
  977. NULL);
  978. if (r) {
  979. dev_err(adev->dev, "(%d) failed to create NGG buffer\n", r);
  980. return r;
  981. }
  982. ngg_buf->bo_size = amdgpu_bo_size(ngg_buf->bo);
  983. return r;
  984. }
  985. static int gfx_v9_0_ngg_fini(struct amdgpu_device *adev)
  986. {
  987. int i;
  988. for (i = 0; i < NGG_BUF_MAX; i++)
  989. amdgpu_bo_free_kernel(&adev->gfx.ngg.buf[i].bo,
  990. &adev->gfx.ngg.buf[i].gpu_addr,
  991. NULL);
  992. memset(&adev->gfx.ngg.buf[0], 0,
  993. sizeof(struct amdgpu_ngg_buf) * NGG_BUF_MAX);
  994. adev->gfx.ngg.init = false;
  995. return 0;
  996. }
  997. static int gfx_v9_0_ngg_init(struct amdgpu_device *adev)
  998. {
  999. int r;
  1000. if (!amdgpu_ngg || adev->gfx.ngg.init == true)
  1001. return 0;
  1002. /* GDS reserve memory: 64 bytes alignment */
  1003. adev->gfx.ngg.gds_reserve_size = ALIGN(5 * 4, 0x40);
  1004. adev->gds.mem.total_size -= adev->gfx.ngg.gds_reserve_size;
  1005. adev->gds.mem.gfx_partition_size -= adev->gfx.ngg.gds_reserve_size;
  1006. adev->gfx.ngg.gds_reserve_addr = amdgpu_gds_reg_offset[0].mem_base;
  1007. adev->gfx.ngg.gds_reserve_addr += adev->gds.mem.gfx_partition_size;
  1008. /* Primitive Buffer */
  1009. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_PRIM],
  1010. amdgpu_prim_buf_per_se,
  1011. 64 * 1024);
  1012. if (r) {
  1013. dev_err(adev->dev, "Failed to create Primitive Buffer\n");
  1014. goto err;
  1015. }
  1016. /* Position Buffer */
  1017. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_POS],
  1018. amdgpu_pos_buf_per_se,
  1019. 256 * 1024);
  1020. if (r) {
  1021. dev_err(adev->dev, "Failed to create Position Buffer\n");
  1022. goto err;
  1023. }
  1024. /* Control Sideband */
  1025. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_CNTL],
  1026. amdgpu_cntl_sb_buf_per_se,
  1027. 256);
  1028. if (r) {
  1029. dev_err(adev->dev, "Failed to create Control Sideband Buffer\n");
  1030. goto err;
  1031. }
  1032. /* Parameter Cache, not created by default */
  1033. if (amdgpu_param_buf_per_se <= 0)
  1034. goto out;
  1035. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_PARAM],
  1036. amdgpu_param_buf_per_se,
  1037. 512 * 1024);
  1038. if (r) {
  1039. dev_err(adev->dev, "Failed to create Parameter Cache\n");
  1040. goto err;
  1041. }
  1042. out:
  1043. adev->gfx.ngg.init = true;
  1044. return 0;
  1045. err:
  1046. gfx_v9_0_ngg_fini(adev);
  1047. return r;
  1048. }
  1049. static int gfx_v9_0_ngg_en(struct amdgpu_device *adev)
  1050. {
  1051. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  1052. int r;
  1053. u32 data;
  1054. u32 size;
  1055. u32 base;
  1056. if (!amdgpu_ngg)
  1057. return 0;
  1058. /* Program buffer size */
  1059. data = 0;
  1060. size = adev->gfx.ngg.buf[NGG_PRIM].size / 256;
  1061. data = REG_SET_FIELD(data, WD_BUF_RESOURCE_1, INDEX_BUF_SIZE, size);
  1062. size = adev->gfx.ngg.buf[NGG_POS].size / 256;
  1063. data = REG_SET_FIELD(data, WD_BUF_RESOURCE_1, POS_BUF_SIZE, size);
  1064. WREG32_SOC15(GC, 0, mmWD_BUF_RESOURCE_1, data);
  1065. data = 0;
  1066. size = adev->gfx.ngg.buf[NGG_CNTL].size / 256;
  1067. data = REG_SET_FIELD(data, WD_BUF_RESOURCE_2, CNTL_SB_BUF_SIZE, size);
  1068. size = adev->gfx.ngg.buf[NGG_PARAM].size / 1024;
  1069. data = REG_SET_FIELD(data, WD_BUF_RESOURCE_2, PARAM_BUF_SIZE, size);
  1070. WREG32_SOC15(GC, 0, mmWD_BUF_RESOURCE_2, data);
  1071. /* Program buffer base address */
  1072. base = lower_32_bits(adev->gfx.ngg.buf[NGG_PRIM].gpu_addr);
  1073. data = REG_SET_FIELD(0, WD_INDEX_BUF_BASE, BASE, base);
  1074. WREG32_SOC15(GC, 0, mmWD_INDEX_BUF_BASE, data);
  1075. base = upper_32_bits(adev->gfx.ngg.buf[NGG_PRIM].gpu_addr);
  1076. data = REG_SET_FIELD(0, WD_INDEX_BUF_BASE_HI, BASE_HI, base);
  1077. WREG32_SOC15(GC, 0, mmWD_INDEX_BUF_BASE_HI, data);
  1078. base = lower_32_bits(adev->gfx.ngg.buf[NGG_POS].gpu_addr);
  1079. data = REG_SET_FIELD(0, WD_POS_BUF_BASE, BASE, base);
  1080. WREG32_SOC15(GC, 0, mmWD_POS_BUF_BASE, data);
  1081. base = upper_32_bits(adev->gfx.ngg.buf[NGG_POS].gpu_addr);
  1082. data = REG_SET_FIELD(0, WD_POS_BUF_BASE_HI, BASE_HI, base);
  1083. WREG32_SOC15(GC, 0, mmWD_POS_BUF_BASE_HI, data);
  1084. base = lower_32_bits(adev->gfx.ngg.buf[NGG_CNTL].gpu_addr);
  1085. data = REG_SET_FIELD(0, WD_CNTL_SB_BUF_BASE, BASE, base);
  1086. WREG32_SOC15(GC, 0, mmWD_CNTL_SB_BUF_BASE, data);
  1087. base = upper_32_bits(adev->gfx.ngg.buf[NGG_CNTL].gpu_addr);
  1088. data = REG_SET_FIELD(0, WD_CNTL_SB_BUF_BASE_HI, BASE_HI, base);
  1089. WREG32_SOC15(GC, 0, mmWD_CNTL_SB_BUF_BASE_HI, data);
  1090. /* Clear GDS reserved memory */
  1091. r = amdgpu_ring_alloc(ring, 17);
  1092. if (r) {
  1093. DRM_ERROR("amdgpu: NGG failed to lock ring %d (%d).\n",
  1094. ring->idx, r);
  1095. return r;
  1096. }
  1097. gfx_v9_0_write_data_to_reg(ring, 0, false,
  1098. amdgpu_gds_reg_offset[0].mem_size,
  1099. (adev->gds.mem.total_size +
  1100. adev->gfx.ngg.gds_reserve_size) >>
  1101. AMDGPU_GDS_SHIFT);
  1102. amdgpu_ring_write(ring, PACKET3(PACKET3_DMA_DATA, 5));
  1103. amdgpu_ring_write(ring, (PACKET3_DMA_DATA_CP_SYNC |
  1104. PACKET3_DMA_DATA_SRC_SEL(2)));
  1105. amdgpu_ring_write(ring, 0);
  1106. amdgpu_ring_write(ring, 0);
  1107. amdgpu_ring_write(ring, adev->gfx.ngg.gds_reserve_addr);
  1108. amdgpu_ring_write(ring, 0);
  1109. amdgpu_ring_write(ring, adev->gfx.ngg.gds_reserve_size);
  1110. gfx_v9_0_write_data_to_reg(ring, 0, false,
  1111. amdgpu_gds_reg_offset[0].mem_size, 0);
  1112. amdgpu_ring_commit(ring);
  1113. return 0;
  1114. }
  1115. static int gfx_v9_0_compute_ring_init(struct amdgpu_device *adev, int ring_id,
  1116. int mec, int pipe, int queue)
  1117. {
  1118. int r;
  1119. unsigned irq_type;
  1120. struct amdgpu_ring *ring = &adev->gfx.compute_ring[ring_id];
  1121. ring = &adev->gfx.compute_ring[ring_id];
  1122. /* mec0 is me1 */
  1123. ring->me = mec + 1;
  1124. ring->pipe = pipe;
  1125. ring->queue = queue;
  1126. ring->ring_obj = NULL;
  1127. ring->use_doorbell = true;
  1128. ring->doorbell_index = (AMDGPU_DOORBELL_MEC_RING0 + ring_id) << 1;
  1129. ring->eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr
  1130. + (ring_id * GFX9_MEC_HPD_SIZE);
  1131. sprintf(ring->name, "comp_%d.%d.%d", ring->me, ring->pipe, ring->queue);
  1132. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP
  1133. + ((ring->me - 1) * adev->gfx.mec.num_pipe_per_mec)
  1134. + ring->pipe;
  1135. /* type-2 packets are deprecated on MEC, use type-3 instead */
  1136. r = amdgpu_ring_init(adev, ring, 1024,
  1137. &adev->gfx.eop_irq, irq_type);
  1138. if (r)
  1139. return r;
  1140. return 0;
  1141. }
  1142. static int gfx_v9_0_sw_init(void *handle)
  1143. {
  1144. int i, j, k, r, ring_id;
  1145. struct amdgpu_ring *ring;
  1146. struct amdgpu_kiq *kiq;
  1147. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1148. switch (adev->asic_type) {
  1149. case CHIP_VEGA10:
  1150. case CHIP_RAVEN:
  1151. adev->gfx.mec.num_mec = 2;
  1152. break;
  1153. default:
  1154. adev->gfx.mec.num_mec = 1;
  1155. break;
  1156. }
  1157. adev->gfx.mec.num_pipe_per_mec = 4;
  1158. adev->gfx.mec.num_queue_per_pipe = 8;
  1159. /* KIQ event */
  1160. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_GRBM_CP, 178, &adev->gfx.kiq.irq);
  1161. if (r)
  1162. return r;
  1163. /* EOP Event */
  1164. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_GRBM_CP, 181, &adev->gfx.eop_irq);
  1165. if (r)
  1166. return r;
  1167. /* Privileged reg */
  1168. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_GRBM_CP, 184,
  1169. &adev->gfx.priv_reg_irq);
  1170. if (r)
  1171. return r;
  1172. /* Privileged inst */
  1173. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_GRBM_CP, 185,
  1174. &adev->gfx.priv_inst_irq);
  1175. if (r)
  1176. return r;
  1177. adev->gfx.gfx_current_status = AMDGPU_GFX_NORMAL_MODE;
  1178. gfx_v9_0_scratch_init(adev);
  1179. r = gfx_v9_0_init_microcode(adev);
  1180. if (r) {
  1181. DRM_ERROR("Failed to load gfx firmware!\n");
  1182. return r;
  1183. }
  1184. r = gfx_v9_0_rlc_init(adev);
  1185. if (r) {
  1186. DRM_ERROR("Failed to init rlc BOs!\n");
  1187. return r;
  1188. }
  1189. r = gfx_v9_0_mec_init(adev);
  1190. if (r) {
  1191. DRM_ERROR("Failed to init MEC BOs!\n");
  1192. return r;
  1193. }
  1194. /* set up the gfx ring */
  1195. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  1196. ring = &adev->gfx.gfx_ring[i];
  1197. ring->ring_obj = NULL;
  1198. sprintf(ring->name, "gfx");
  1199. ring->use_doorbell = true;
  1200. ring->doorbell_index = AMDGPU_DOORBELL64_GFX_RING0 << 1;
  1201. r = amdgpu_ring_init(adev, ring, 1024,
  1202. &adev->gfx.eop_irq, AMDGPU_CP_IRQ_GFX_EOP);
  1203. if (r)
  1204. return r;
  1205. }
  1206. /* set up the compute queues - allocate horizontally across pipes */
  1207. ring_id = 0;
  1208. for (i = 0; i < adev->gfx.mec.num_mec; ++i) {
  1209. for (j = 0; j < adev->gfx.mec.num_queue_per_pipe; j++) {
  1210. for (k = 0; k < adev->gfx.mec.num_pipe_per_mec; k++) {
  1211. if (!amdgpu_gfx_is_mec_queue_enabled(adev, i, k, j))
  1212. continue;
  1213. r = gfx_v9_0_compute_ring_init(adev,
  1214. ring_id,
  1215. i, k, j);
  1216. if (r)
  1217. return r;
  1218. ring_id++;
  1219. }
  1220. }
  1221. }
  1222. r = amdgpu_gfx_kiq_init(adev, GFX9_MEC_HPD_SIZE);
  1223. if (r) {
  1224. DRM_ERROR("Failed to init KIQ BOs!\n");
  1225. return r;
  1226. }
  1227. kiq = &adev->gfx.kiq;
  1228. r = amdgpu_gfx_kiq_init_ring(adev, &kiq->ring, &kiq->irq);
  1229. if (r)
  1230. return r;
  1231. /* create MQD for all compute queues as wel as KIQ for SRIOV case */
  1232. r = amdgpu_gfx_compute_mqd_sw_init(adev, sizeof(struct v9_mqd));
  1233. if (r)
  1234. return r;
  1235. /* reserve GDS, GWS and OA resource for gfx */
  1236. r = amdgpu_bo_create_kernel(adev, adev->gds.mem.gfx_partition_size,
  1237. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GDS,
  1238. &adev->gds.gds_gfx_bo, NULL, NULL);
  1239. if (r)
  1240. return r;
  1241. r = amdgpu_bo_create_kernel(adev, adev->gds.gws.gfx_partition_size,
  1242. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GWS,
  1243. &adev->gds.gws_gfx_bo, NULL, NULL);
  1244. if (r)
  1245. return r;
  1246. r = amdgpu_bo_create_kernel(adev, adev->gds.oa.gfx_partition_size,
  1247. PAGE_SIZE, AMDGPU_GEM_DOMAIN_OA,
  1248. &adev->gds.oa_gfx_bo, NULL, NULL);
  1249. if (r)
  1250. return r;
  1251. adev->gfx.ce_ram_size = 0x8000;
  1252. gfx_v9_0_gpu_early_init(adev);
  1253. r = gfx_v9_0_ngg_init(adev);
  1254. if (r)
  1255. return r;
  1256. return 0;
  1257. }
  1258. static int gfx_v9_0_sw_fini(void *handle)
  1259. {
  1260. int i;
  1261. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1262. amdgpu_bo_free_kernel(&adev->gds.oa_gfx_bo, NULL, NULL);
  1263. amdgpu_bo_free_kernel(&adev->gds.gws_gfx_bo, NULL, NULL);
  1264. amdgpu_bo_free_kernel(&adev->gds.gds_gfx_bo, NULL, NULL);
  1265. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1266. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  1267. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  1268. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  1269. amdgpu_gfx_compute_mqd_sw_fini(adev);
  1270. amdgpu_gfx_kiq_free_ring(&adev->gfx.kiq.ring, &adev->gfx.kiq.irq);
  1271. amdgpu_gfx_kiq_fini(adev);
  1272. gfx_v9_0_mec_fini(adev);
  1273. gfx_v9_0_ngg_fini(adev);
  1274. return 0;
  1275. }
  1276. static void gfx_v9_0_tiling_mode_table_init(struct amdgpu_device *adev)
  1277. {
  1278. /* TODO */
  1279. }
  1280. static void gfx_v9_0_select_se_sh(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance)
  1281. {
  1282. u32 data;
  1283. if (instance == 0xffffffff)
  1284. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
  1285. else
  1286. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_INDEX, instance);
  1287. if (se_num == 0xffffffff)
  1288. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  1289. else
  1290. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  1291. if (sh_num == 0xffffffff)
  1292. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  1293. else
  1294. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  1295. WREG32_SOC15(GC, 0, mmGRBM_GFX_INDEX, data);
  1296. }
  1297. static u32 gfx_v9_0_get_rb_active_bitmap(struct amdgpu_device *adev)
  1298. {
  1299. u32 data, mask;
  1300. data = RREG32_SOC15(GC, 0, mmCC_RB_BACKEND_DISABLE);
  1301. data |= RREG32_SOC15(GC, 0, mmGC_USER_RB_BACKEND_DISABLE);
  1302. data &= CC_RB_BACKEND_DISABLE__BACKEND_DISABLE_MASK;
  1303. data >>= GC_USER_RB_BACKEND_DISABLE__BACKEND_DISABLE__SHIFT;
  1304. mask = amdgpu_gfx_create_bitmask(adev->gfx.config.max_backends_per_se /
  1305. adev->gfx.config.max_sh_per_se);
  1306. return (~data) & mask;
  1307. }
  1308. static void gfx_v9_0_setup_rb(struct amdgpu_device *adev)
  1309. {
  1310. int i, j;
  1311. u32 data;
  1312. u32 active_rbs = 0;
  1313. u32 rb_bitmap_width_per_sh = adev->gfx.config.max_backends_per_se /
  1314. adev->gfx.config.max_sh_per_se;
  1315. mutex_lock(&adev->grbm_idx_mutex);
  1316. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  1317. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  1318. gfx_v9_0_select_se_sh(adev, i, j, 0xffffffff);
  1319. data = gfx_v9_0_get_rb_active_bitmap(adev);
  1320. active_rbs |= data << ((i * adev->gfx.config.max_sh_per_se + j) *
  1321. rb_bitmap_width_per_sh);
  1322. }
  1323. }
  1324. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1325. mutex_unlock(&adev->grbm_idx_mutex);
  1326. adev->gfx.config.backend_enable_mask = active_rbs;
  1327. adev->gfx.config.num_rbs = hweight32(active_rbs);
  1328. }
  1329. #define DEFAULT_SH_MEM_BASES (0x6000)
  1330. #define FIRST_COMPUTE_VMID (8)
  1331. #define LAST_COMPUTE_VMID (16)
  1332. static void gfx_v9_0_init_compute_vmid(struct amdgpu_device *adev)
  1333. {
  1334. int i;
  1335. uint32_t sh_mem_config;
  1336. uint32_t sh_mem_bases;
  1337. /*
  1338. * Configure apertures:
  1339. * LDS: 0x60000000'00000000 - 0x60000001'00000000 (4GB)
  1340. * Scratch: 0x60000001'00000000 - 0x60000002'00000000 (4GB)
  1341. * GPUVM: 0x60010000'00000000 - 0x60020000'00000000 (1TB)
  1342. */
  1343. sh_mem_bases = DEFAULT_SH_MEM_BASES | (DEFAULT_SH_MEM_BASES << 16);
  1344. sh_mem_config = SH_MEM_ADDRESS_MODE_64 |
  1345. SH_MEM_ALIGNMENT_MODE_UNALIGNED <<
  1346. SH_MEM_CONFIG__ALIGNMENT_MODE__SHIFT;
  1347. mutex_lock(&adev->srbm_mutex);
  1348. for (i = FIRST_COMPUTE_VMID; i < LAST_COMPUTE_VMID; i++) {
  1349. soc15_grbm_select(adev, 0, 0, 0, i);
  1350. /* CP and shaders */
  1351. WREG32_SOC15(GC, 0, mmSH_MEM_CONFIG, sh_mem_config);
  1352. WREG32_SOC15(GC, 0, mmSH_MEM_BASES, sh_mem_bases);
  1353. }
  1354. soc15_grbm_select(adev, 0, 0, 0, 0);
  1355. mutex_unlock(&adev->srbm_mutex);
  1356. }
  1357. static void gfx_v9_0_gpu_init(struct amdgpu_device *adev)
  1358. {
  1359. u32 tmp;
  1360. int i;
  1361. WREG32_FIELD15(GC, 0, GRBM_CNTL, READ_TIMEOUT, 0xff);
  1362. gfx_v9_0_tiling_mode_table_init(adev);
  1363. gfx_v9_0_setup_rb(adev);
  1364. gfx_v9_0_get_cu_info(adev, &adev->gfx.cu_info);
  1365. /* XXX SH_MEM regs */
  1366. /* where to put LDS, scratch, GPUVM in FSA64 space */
  1367. mutex_lock(&adev->srbm_mutex);
  1368. for (i = 0; i < 16; i++) {
  1369. soc15_grbm_select(adev, 0, 0, 0, i);
  1370. /* CP and shaders */
  1371. tmp = 0;
  1372. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  1373. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  1374. WREG32_SOC15(GC, 0, mmSH_MEM_CONFIG, tmp);
  1375. WREG32_SOC15(GC, 0, mmSH_MEM_BASES, 0);
  1376. }
  1377. soc15_grbm_select(adev, 0, 0, 0, 0);
  1378. mutex_unlock(&adev->srbm_mutex);
  1379. gfx_v9_0_init_compute_vmid(adev);
  1380. mutex_lock(&adev->grbm_idx_mutex);
  1381. /*
  1382. * making sure that the following register writes will be broadcasted
  1383. * to all the shaders
  1384. */
  1385. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1386. WREG32_SOC15(GC, 0, mmPA_SC_FIFO_SIZE,
  1387. (adev->gfx.config.sc_prim_fifo_size_frontend <<
  1388. PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
  1389. (adev->gfx.config.sc_prim_fifo_size_backend <<
  1390. PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
  1391. (adev->gfx.config.sc_hiz_tile_fifo_size <<
  1392. PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
  1393. (adev->gfx.config.sc_earlyz_tile_fifo_size <<
  1394. PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT));
  1395. mutex_unlock(&adev->grbm_idx_mutex);
  1396. }
  1397. static void gfx_v9_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  1398. {
  1399. u32 i, j, k;
  1400. u32 mask;
  1401. mutex_lock(&adev->grbm_idx_mutex);
  1402. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  1403. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  1404. gfx_v9_0_select_se_sh(adev, i, j, 0xffffffff);
  1405. for (k = 0; k < adev->usec_timeout; k++) {
  1406. if (RREG32_SOC15(GC, 0, mmRLC_SERDES_CU_MASTER_BUSY) == 0)
  1407. break;
  1408. udelay(1);
  1409. }
  1410. }
  1411. }
  1412. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1413. mutex_unlock(&adev->grbm_idx_mutex);
  1414. mask = RLC_SERDES_NONCU_MASTER_BUSY__SE_MASTER_BUSY_MASK |
  1415. RLC_SERDES_NONCU_MASTER_BUSY__GC_MASTER_BUSY_MASK |
  1416. RLC_SERDES_NONCU_MASTER_BUSY__TC0_MASTER_BUSY_MASK |
  1417. RLC_SERDES_NONCU_MASTER_BUSY__TC1_MASTER_BUSY_MASK;
  1418. for (k = 0; k < adev->usec_timeout; k++) {
  1419. if ((RREG32_SOC15(GC, 0, mmRLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  1420. break;
  1421. udelay(1);
  1422. }
  1423. }
  1424. static void gfx_v9_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  1425. bool enable)
  1426. {
  1427. u32 tmp = RREG32_SOC15(GC, 0, mmCP_INT_CNTL_RING0);
  1428. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE, enable ? 1 : 0);
  1429. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_EMPTY_INT_ENABLE, enable ? 1 : 0);
  1430. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CMP_BUSY_INT_ENABLE, enable ? 1 : 0);
  1431. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, GFX_IDLE_INT_ENABLE, enable ? 1 : 0);
  1432. WREG32_SOC15(GC, 0, mmCP_INT_CNTL_RING0, tmp);
  1433. }
  1434. static void gfx_v9_0_init_csb(struct amdgpu_device *adev)
  1435. {
  1436. /* csib */
  1437. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CSIB_ADDR_HI),
  1438. adev->gfx.rlc.clear_state_gpu_addr >> 32);
  1439. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CSIB_ADDR_LO),
  1440. adev->gfx.rlc.clear_state_gpu_addr & 0xfffffffc);
  1441. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CSIB_LENGTH),
  1442. adev->gfx.rlc.clear_state_size);
  1443. }
  1444. static void gfx_v9_0_parse_ind_reg_list(int *register_list_format,
  1445. int indirect_offset,
  1446. int list_size,
  1447. int *unique_indirect_regs,
  1448. int *unique_indirect_reg_count,
  1449. int max_indirect_reg_count,
  1450. int *indirect_start_offsets,
  1451. int *indirect_start_offsets_count,
  1452. int max_indirect_start_offsets_count)
  1453. {
  1454. int idx;
  1455. bool new_entry = true;
  1456. for (; indirect_offset < list_size; indirect_offset++) {
  1457. if (new_entry) {
  1458. new_entry = false;
  1459. indirect_start_offsets[*indirect_start_offsets_count] = indirect_offset;
  1460. *indirect_start_offsets_count = *indirect_start_offsets_count + 1;
  1461. BUG_ON(*indirect_start_offsets_count >= max_indirect_start_offsets_count);
  1462. }
  1463. if (register_list_format[indirect_offset] == 0xFFFFFFFF) {
  1464. new_entry = true;
  1465. continue;
  1466. }
  1467. indirect_offset += 2;
  1468. /* look for the matching indice */
  1469. for (idx = 0; idx < *unique_indirect_reg_count; idx++) {
  1470. if (unique_indirect_regs[idx] ==
  1471. register_list_format[indirect_offset])
  1472. break;
  1473. }
  1474. if (idx >= *unique_indirect_reg_count) {
  1475. unique_indirect_regs[*unique_indirect_reg_count] =
  1476. register_list_format[indirect_offset];
  1477. idx = *unique_indirect_reg_count;
  1478. *unique_indirect_reg_count = *unique_indirect_reg_count + 1;
  1479. BUG_ON(*unique_indirect_reg_count >= max_indirect_reg_count);
  1480. }
  1481. register_list_format[indirect_offset] = idx;
  1482. }
  1483. }
  1484. static int gfx_v9_0_init_rlc_save_restore_list(struct amdgpu_device *adev)
  1485. {
  1486. int unique_indirect_regs[] = {0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0};
  1487. int unique_indirect_reg_count = 0;
  1488. int indirect_start_offsets[] = {0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0};
  1489. int indirect_start_offsets_count = 0;
  1490. int list_size = 0;
  1491. int i = 0;
  1492. u32 tmp = 0;
  1493. u32 *register_list_format =
  1494. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes, GFP_KERNEL);
  1495. if (!register_list_format)
  1496. return -ENOMEM;
  1497. memcpy(register_list_format, adev->gfx.rlc.register_list_format,
  1498. adev->gfx.rlc.reg_list_format_size_bytes);
  1499. /* setup unique_indirect_regs array and indirect_start_offsets array */
  1500. gfx_v9_0_parse_ind_reg_list(register_list_format,
  1501. GFX9_RLC_FORMAT_DIRECT_REG_LIST_LENGTH,
  1502. adev->gfx.rlc.reg_list_format_size_bytes >> 2,
  1503. unique_indirect_regs,
  1504. &unique_indirect_reg_count,
  1505. sizeof(unique_indirect_regs)/sizeof(int),
  1506. indirect_start_offsets,
  1507. &indirect_start_offsets_count,
  1508. sizeof(indirect_start_offsets)/sizeof(int));
  1509. /* enable auto inc in case it is disabled */
  1510. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_CNTL));
  1511. tmp |= RLC_SRM_CNTL__AUTO_INCR_ADDR_MASK;
  1512. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_CNTL), tmp);
  1513. /* write register_restore table to offset 0x0 using RLC_SRM_ARAM_ADDR/DATA */
  1514. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_ARAM_ADDR),
  1515. RLC_SAVE_RESTORE_ADDR_STARTING_OFFSET);
  1516. for (i = 0; i < adev->gfx.rlc.reg_list_size_bytes >> 2; i++)
  1517. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_ARAM_DATA),
  1518. adev->gfx.rlc.register_restore[i]);
  1519. /* load direct register */
  1520. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_ARAM_ADDR), 0);
  1521. for (i = 0; i < adev->gfx.rlc.reg_list_size_bytes >> 2; i++)
  1522. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_ARAM_DATA),
  1523. adev->gfx.rlc.register_restore[i]);
  1524. /* load indirect register */
  1525. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_ADDR),
  1526. adev->gfx.rlc.reg_list_format_start);
  1527. for (i = 0; i < adev->gfx.rlc.reg_list_format_size_bytes >> 2; i++)
  1528. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_DATA),
  1529. register_list_format[i]);
  1530. /* set save/restore list size */
  1531. list_size = adev->gfx.rlc.reg_list_size_bytes >> 2;
  1532. list_size = list_size >> 1;
  1533. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_ADDR),
  1534. adev->gfx.rlc.reg_restore_list_size);
  1535. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_DATA), list_size);
  1536. /* write the starting offsets to RLC scratch ram */
  1537. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_ADDR),
  1538. adev->gfx.rlc.starting_offsets_start);
  1539. for (i = 0; i < sizeof(indirect_start_offsets)/sizeof(int); i++)
  1540. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_DATA),
  1541. indirect_start_offsets[i]);
  1542. /* load unique indirect regs*/
  1543. for (i = 0; i < sizeof(unique_indirect_regs)/sizeof(int); i++) {
  1544. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_INDEX_CNTL_ADDR_0) + i,
  1545. unique_indirect_regs[i] & 0x3FFFF);
  1546. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_INDEX_CNTL_DATA_0) + i,
  1547. unique_indirect_regs[i] >> 20);
  1548. }
  1549. kfree(register_list_format);
  1550. return 0;
  1551. }
  1552. static void gfx_v9_0_enable_save_restore_machine(struct amdgpu_device *adev)
  1553. {
  1554. u32 tmp = 0;
  1555. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_CNTL));
  1556. tmp |= RLC_SRM_CNTL__SRM_ENABLE_MASK;
  1557. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_CNTL), tmp);
  1558. }
  1559. static void pwr_10_0_gfxip_control_over_cgpg(struct amdgpu_device *adev,
  1560. bool enable)
  1561. {
  1562. uint32_t data = 0;
  1563. uint32_t default_data = 0;
  1564. default_data = data = RREG32(SOC15_REG_OFFSET(PWR, 0, mmPWR_MISC_CNTL_STATUS));
  1565. if (enable == true) {
  1566. /* enable GFXIP control over CGPG */
  1567. data |= PWR_MISC_CNTL_STATUS__PWR_GFX_RLC_CGPG_EN_MASK;
  1568. if(default_data != data)
  1569. WREG32(SOC15_REG_OFFSET(PWR, 0, mmPWR_MISC_CNTL_STATUS), data);
  1570. /* update status */
  1571. data &= ~PWR_MISC_CNTL_STATUS__PWR_GFXOFF_STATUS_MASK;
  1572. data |= (2 << PWR_MISC_CNTL_STATUS__PWR_GFXOFF_STATUS__SHIFT);
  1573. if(default_data != data)
  1574. WREG32(SOC15_REG_OFFSET(PWR, 0, mmPWR_MISC_CNTL_STATUS), data);
  1575. } else {
  1576. /* restore GFXIP control over GCPG */
  1577. data &= ~PWR_MISC_CNTL_STATUS__PWR_GFX_RLC_CGPG_EN_MASK;
  1578. if(default_data != data)
  1579. WREG32(SOC15_REG_OFFSET(PWR, 0, mmPWR_MISC_CNTL_STATUS), data);
  1580. }
  1581. }
  1582. static void gfx_v9_0_init_gfx_power_gating(struct amdgpu_device *adev)
  1583. {
  1584. uint32_t data = 0;
  1585. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  1586. AMD_PG_SUPPORT_GFX_SMG |
  1587. AMD_PG_SUPPORT_GFX_DMG)) {
  1588. /* init IDLE_POLL_COUNT = 60 */
  1589. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB_WPTR_POLL_CNTL));
  1590. data &= ~CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT_MASK;
  1591. data |= (0x60 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
  1592. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB_WPTR_POLL_CNTL), data);
  1593. /* init RLC PG Delay */
  1594. data = 0;
  1595. data |= (0x10 << RLC_PG_DELAY__POWER_UP_DELAY__SHIFT);
  1596. data |= (0x10 << RLC_PG_DELAY__POWER_DOWN_DELAY__SHIFT);
  1597. data |= (0x10 << RLC_PG_DELAY__CMD_PROPAGATE_DELAY__SHIFT);
  1598. data |= (0x40 << RLC_PG_DELAY__MEM_SLEEP_DELAY__SHIFT);
  1599. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY), data);
  1600. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY_2));
  1601. data &= ~RLC_PG_DELAY_2__SERDES_CMD_DELAY_MASK;
  1602. data |= (0x4 << RLC_PG_DELAY_2__SERDES_CMD_DELAY__SHIFT);
  1603. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY_2), data);
  1604. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY_3));
  1605. data &= ~RLC_PG_DELAY_3__CGCG_ACTIVE_BEFORE_CGPG_MASK;
  1606. data |= (0xff << RLC_PG_DELAY_3__CGCG_ACTIVE_BEFORE_CGPG__SHIFT);
  1607. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY_3), data);
  1608. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_AUTO_PG_CTRL));
  1609. data &= ~RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD_MASK;
  1610. /* program GRBM_REG_SAVE_GFX_IDLE_THRESHOLD to 0x55f0 */
  1611. data |= (0x55f0 << RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD__SHIFT);
  1612. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_AUTO_PG_CTRL), data);
  1613. pwr_10_0_gfxip_control_over_cgpg(adev, true);
  1614. }
  1615. }
  1616. static void gfx_v9_0_enable_sck_slow_down_on_power_up(struct amdgpu_device *adev,
  1617. bool enable)
  1618. {
  1619. uint32_t data = 0;
  1620. uint32_t default_data = 0;
  1621. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1622. if (enable == true) {
  1623. data |= RLC_PG_CNTL__SMU_CLK_SLOWDOWN_ON_PU_ENABLE_MASK;
  1624. if (default_data != data)
  1625. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1626. } else {
  1627. data &= ~RLC_PG_CNTL__SMU_CLK_SLOWDOWN_ON_PU_ENABLE_MASK;
  1628. if(default_data != data)
  1629. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1630. }
  1631. }
  1632. static void gfx_v9_0_enable_sck_slow_down_on_power_down(struct amdgpu_device *adev,
  1633. bool enable)
  1634. {
  1635. uint32_t data = 0;
  1636. uint32_t default_data = 0;
  1637. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1638. if (enable == true) {
  1639. data |= RLC_PG_CNTL__SMU_CLK_SLOWDOWN_ON_PD_ENABLE_MASK;
  1640. if(default_data != data)
  1641. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1642. } else {
  1643. data &= ~RLC_PG_CNTL__SMU_CLK_SLOWDOWN_ON_PD_ENABLE_MASK;
  1644. if(default_data != data)
  1645. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1646. }
  1647. }
  1648. static void gfx_v9_0_enable_cp_power_gating(struct amdgpu_device *adev,
  1649. bool enable)
  1650. {
  1651. uint32_t data = 0;
  1652. uint32_t default_data = 0;
  1653. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1654. if (enable == true) {
  1655. data &= ~RLC_PG_CNTL__CP_PG_DISABLE_MASK;
  1656. if(default_data != data)
  1657. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1658. } else {
  1659. data |= RLC_PG_CNTL__CP_PG_DISABLE_MASK;
  1660. if(default_data != data)
  1661. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1662. }
  1663. }
  1664. static void gfx_v9_0_enable_gfx_cg_power_gating(struct amdgpu_device *adev,
  1665. bool enable)
  1666. {
  1667. uint32_t data, default_data;
  1668. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1669. if (enable == true)
  1670. data |= RLC_PG_CNTL__GFX_POWER_GATING_ENABLE_MASK;
  1671. else
  1672. data &= ~RLC_PG_CNTL__GFX_POWER_GATING_ENABLE_MASK;
  1673. if(default_data != data)
  1674. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1675. }
  1676. static void gfx_v9_0_enable_gfx_pipeline_powergating(struct amdgpu_device *adev,
  1677. bool enable)
  1678. {
  1679. uint32_t data, default_data;
  1680. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1681. if (enable == true)
  1682. data |= RLC_PG_CNTL__GFX_PIPELINE_PG_ENABLE_MASK;
  1683. else
  1684. data &= ~RLC_PG_CNTL__GFX_PIPELINE_PG_ENABLE_MASK;
  1685. if(default_data != data)
  1686. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1687. if (!enable)
  1688. /* read any GFX register to wake up GFX */
  1689. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmDB_RENDER_CONTROL));
  1690. }
  1691. static void gfx_v9_0_enable_gfx_static_mg_power_gating(struct amdgpu_device *adev,
  1692. bool enable)
  1693. {
  1694. uint32_t data, default_data;
  1695. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1696. if (enable == true)
  1697. data |= RLC_PG_CNTL__STATIC_PER_CU_PG_ENABLE_MASK;
  1698. else
  1699. data &= ~RLC_PG_CNTL__STATIC_PER_CU_PG_ENABLE_MASK;
  1700. if(default_data != data)
  1701. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1702. }
  1703. static void gfx_v9_0_enable_gfx_dynamic_mg_power_gating(struct amdgpu_device *adev,
  1704. bool enable)
  1705. {
  1706. uint32_t data, default_data;
  1707. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1708. if (enable == true)
  1709. data |= RLC_PG_CNTL__DYN_PER_CU_PG_ENABLE_MASK;
  1710. else
  1711. data &= ~RLC_PG_CNTL__DYN_PER_CU_PG_ENABLE_MASK;
  1712. if(default_data != data)
  1713. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1714. }
  1715. static void gfx_v9_0_init_pg(struct amdgpu_device *adev)
  1716. {
  1717. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  1718. AMD_PG_SUPPORT_GFX_SMG |
  1719. AMD_PG_SUPPORT_GFX_DMG |
  1720. AMD_PG_SUPPORT_CP |
  1721. AMD_PG_SUPPORT_GDS |
  1722. AMD_PG_SUPPORT_RLC_SMU_HS)) {
  1723. gfx_v9_0_init_csb(adev);
  1724. gfx_v9_0_init_rlc_save_restore_list(adev);
  1725. gfx_v9_0_enable_save_restore_machine(adev);
  1726. if (adev->asic_type == CHIP_RAVEN) {
  1727. WREG32(mmRLC_JUMP_TABLE_RESTORE,
  1728. adev->gfx.rlc.cp_table_gpu_addr >> 8);
  1729. gfx_v9_0_init_gfx_power_gating(adev);
  1730. if (adev->pg_flags & AMD_PG_SUPPORT_RLC_SMU_HS) {
  1731. gfx_v9_0_enable_sck_slow_down_on_power_up(adev, true);
  1732. gfx_v9_0_enable_sck_slow_down_on_power_down(adev, true);
  1733. } else {
  1734. gfx_v9_0_enable_sck_slow_down_on_power_up(adev, false);
  1735. gfx_v9_0_enable_sck_slow_down_on_power_down(adev, false);
  1736. }
  1737. if (adev->pg_flags & AMD_PG_SUPPORT_CP)
  1738. gfx_v9_0_enable_cp_power_gating(adev, true);
  1739. else
  1740. gfx_v9_0_enable_cp_power_gating(adev, false);
  1741. }
  1742. }
  1743. }
  1744. void gfx_v9_0_rlc_stop(struct amdgpu_device *adev)
  1745. {
  1746. u32 tmp = RREG32_SOC15(GC, 0, mmRLC_CNTL);
  1747. tmp = REG_SET_FIELD(tmp, RLC_CNTL, RLC_ENABLE_F32, 0);
  1748. WREG32_SOC15(GC, 0, mmRLC_CNTL, tmp);
  1749. gfx_v9_0_enable_gui_idle_interrupt(adev, false);
  1750. gfx_v9_0_wait_for_rlc_serdes(adev);
  1751. }
  1752. static void gfx_v9_0_rlc_reset(struct amdgpu_device *adev)
  1753. {
  1754. WREG32_FIELD15(GC, 0, GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  1755. udelay(50);
  1756. WREG32_FIELD15(GC, 0, GRBM_SOFT_RESET, SOFT_RESET_RLC, 0);
  1757. udelay(50);
  1758. }
  1759. static void gfx_v9_0_rlc_start(struct amdgpu_device *adev)
  1760. {
  1761. #ifdef AMDGPU_RLC_DEBUG_RETRY
  1762. u32 rlc_ucode_ver;
  1763. #endif
  1764. WREG32_FIELD15(GC, 0, RLC_CNTL, RLC_ENABLE_F32, 1);
  1765. /* carrizo do enable cp interrupt after cp inited */
  1766. if (!(adev->flags & AMD_IS_APU))
  1767. gfx_v9_0_enable_gui_idle_interrupt(adev, true);
  1768. udelay(50);
  1769. #ifdef AMDGPU_RLC_DEBUG_RETRY
  1770. /* RLC_GPM_GENERAL_6 : RLC Ucode version */
  1771. rlc_ucode_ver = RREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_6);
  1772. if(rlc_ucode_ver == 0x108) {
  1773. DRM_INFO("Using rlc debug ucode. mmRLC_GPM_GENERAL_6 ==0x08%x / fw_ver == %i \n",
  1774. rlc_ucode_ver, adev->gfx.rlc_fw_version);
  1775. /* RLC_GPM_TIMER_INT_3 : Timer interval in RefCLK cycles,
  1776. * default is 0x9C4 to create a 100us interval */
  1777. WREG32_SOC15(GC, 0, mmRLC_GPM_TIMER_INT_3, 0x9C4);
  1778. /* RLC_GPM_GENERAL_12 : Minimum gap between wptr and rptr
  1779. * to disable the page fault retry interrupts, default is
  1780. * 0x100 (256) */
  1781. WREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_12, 0x100);
  1782. }
  1783. #endif
  1784. }
  1785. static int gfx_v9_0_rlc_load_microcode(struct amdgpu_device *adev)
  1786. {
  1787. const struct rlc_firmware_header_v2_0 *hdr;
  1788. const __le32 *fw_data;
  1789. unsigned i, fw_size;
  1790. if (!adev->gfx.rlc_fw)
  1791. return -EINVAL;
  1792. hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  1793. amdgpu_ucode_print_rlc_hdr(&hdr->header);
  1794. fw_data = (const __le32 *)(adev->gfx.rlc_fw->data +
  1795. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1796. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  1797. WREG32_SOC15(GC, 0, mmRLC_GPM_UCODE_ADDR,
  1798. RLCG_UCODE_LOADING_START_ADDRESS);
  1799. for (i = 0; i < fw_size; i++)
  1800. WREG32_SOC15(GC, 0, mmRLC_GPM_UCODE_DATA, le32_to_cpup(fw_data++));
  1801. WREG32_SOC15(GC, 0, mmRLC_GPM_UCODE_ADDR, adev->gfx.rlc_fw_version);
  1802. return 0;
  1803. }
  1804. static int gfx_v9_0_rlc_resume(struct amdgpu_device *adev)
  1805. {
  1806. int r;
  1807. if (amdgpu_sriov_vf(adev))
  1808. return 0;
  1809. gfx_v9_0_rlc_stop(adev);
  1810. /* disable CG */
  1811. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL, 0);
  1812. /* disable PG */
  1813. WREG32_SOC15(GC, 0, mmRLC_PG_CNTL, 0);
  1814. gfx_v9_0_rlc_reset(adev);
  1815. gfx_v9_0_init_pg(adev);
  1816. if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
  1817. /* legacy rlc firmware loading */
  1818. r = gfx_v9_0_rlc_load_microcode(adev);
  1819. if (r)
  1820. return r;
  1821. }
  1822. if (adev->asic_type == CHIP_RAVEN) {
  1823. if (amdgpu_lbpw != 0)
  1824. gfx_v9_0_enable_lbpw(adev, true);
  1825. else
  1826. gfx_v9_0_enable_lbpw(adev, false);
  1827. }
  1828. gfx_v9_0_rlc_start(adev);
  1829. return 0;
  1830. }
  1831. static void gfx_v9_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  1832. {
  1833. int i;
  1834. u32 tmp = RREG32_SOC15(GC, 0, mmCP_ME_CNTL);
  1835. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, enable ? 0 : 1);
  1836. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, enable ? 0 : 1);
  1837. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, enable ? 0 : 1);
  1838. if (!enable) {
  1839. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1840. adev->gfx.gfx_ring[i].ready = false;
  1841. }
  1842. WREG32_SOC15(GC, 0, mmCP_ME_CNTL, tmp);
  1843. udelay(50);
  1844. }
  1845. static int gfx_v9_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
  1846. {
  1847. const struct gfx_firmware_header_v1_0 *pfp_hdr;
  1848. const struct gfx_firmware_header_v1_0 *ce_hdr;
  1849. const struct gfx_firmware_header_v1_0 *me_hdr;
  1850. const __le32 *fw_data;
  1851. unsigned i, fw_size;
  1852. if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
  1853. return -EINVAL;
  1854. pfp_hdr = (const struct gfx_firmware_header_v1_0 *)
  1855. adev->gfx.pfp_fw->data;
  1856. ce_hdr = (const struct gfx_firmware_header_v1_0 *)
  1857. adev->gfx.ce_fw->data;
  1858. me_hdr = (const struct gfx_firmware_header_v1_0 *)
  1859. adev->gfx.me_fw->data;
  1860. amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
  1861. amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
  1862. amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
  1863. gfx_v9_0_cp_gfx_enable(adev, false);
  1864. /* PFP */
  1865. fw_data = (const __le32 *)
  1866. (adev->gfx.pfp_fw->data +
  1867. le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  1868. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  1869. WREG32_SOC15(GC, 0, mmCP_PFP_UCODE_ADDR, 0);
  1870. for (i = 0; i < fw_size; i++)
  1871. WREG32_SOC15(GC, 0, mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  1872. WREG32_SOC15(GC, 0, mmCP_PFP_UCODE_ADDR, adev->gfx.pfp_fw_version);
  1873. /* CE */
  1874. fw_data = (const __le32 *)
  1875. (adev->gfx.ce_fw->data +
  1876. le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  1877. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  1878. WREG32_SOC15(GC, 0, mmCP_CE_UCODE_ADDR, 0);
  1879. for (i = 0; i < fw_size; i++)
  1880. WREG32_SOC15(GC, 0, mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  1881. WREG32_SOC15(GC, 0, mmCP_CE_UCODE_ADDR, adev->gfx.ce_fw_version);
  1882. /* ME */
  1883. fw_data = (const __le32 *)
  1884. (adev->gfx.me_fw->data +
  1885. le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  1886. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  1887. WREG32_SOC15(GC, 0, mmCP_ME_RAM_WADDR, 0);
  1888. for (i = 0; i < fw_size; i++)
  1889. WREG32_SOC15(GC, 0, mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  1890. WREG32_SOC15(GC, 0, mmCP_ME_RAM_WADDR, adev->gfx.me_fw_version);
  1891. return 0;
  1892. }
  1893. static int gfx_v9_0_cp_gfx_start(struct amdgpu_device *adev)
  1894. {
  1895. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  1896. const struct cs_section_def *sect = NULL;
  1897. const struct cs_extent_def *ext = NULL;
  1898. int r, i;
  1899. /* init the CP */
  1900. WREG32_SOC15(GC, 0, mmCP_MAX_CONTEXT, adev->gfx.config.max_hw_contexts - 1);
  1901. WREG32_SOC15(GC, 0, mmCP_DEVICE_ID, 1);
  1902. gfx_v9_0_cp_gfx_enable(adev, true);
  1903. r = amdgpu_ring_alloc(ring, gfx_v9_0_get_csb_size(adev) + 4);
  1904. if (r) {
  1905. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  1906. return r;
  1907. }
  1908. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1909. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1910. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  1911. amdgpu_ring_write(ring, 0x80000000);
  1912. amdgpu_ring_write(ring, 0x80000000);
  1913. for (sect = gfx9_cs_data; sect->section != NULL; ++sect) {
  1914. for (ext = sect->section; ext->extent != NULL; ++ext) {
  1915. if (sect->id == SECT_CONTEXT) {
  1916. amdgpu_ring_write(ring,
  1917. PACKET3(PACKET3_SET_CONTEXT_REG,
  1918. ext->reg_count));
  1919. amdgpu_ring_write(ring,
  1920. ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  1921. for (i = 0; i < ext->reg_count; i++)
  1922. amdgpu_ring_write(ring, ext->extent[i]);
  1923. }
  1924. }
  1925. }
  1926. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1927. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  1928. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  1929. amdgpu_ring_write(ring, 0);
  1930. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  1931. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  1932. amdgpu_ring_write(ring, 0x8000);
  1933. amdgpu_ring_write(ring, 0x8000);
  1934. amdgpu_ring_commit(ring);
  1935. return 0;
  1936. }
  1937. static int gfx_v9_0_cp_gfx_resume(struct amdgpu_device *adev)
  1938. {
  1939. struct amdgpu_ring *ring;
  1940. u32 tmp;
  1941. u32 rb_bufsz;
  1942. u64 rb_addr, rptr_addr, wptr_gpu_addr;
  1943. /* Set the write pointer delay */
  1944. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_DELAY, 0);
  1945. /* set the RB to use vmid 0 */
  1946. WREG32_SOC15(GC, 0, mmCP_RB_VMID, 0);
  1947. /* Set ring buffer size */
  1948. ring = &adev->gfx.gfx_ring[0];
  1949. rb_bufsz = order_base_2(ring->ring_size / 8);
  1950. tmp = REG_SET_FIELD(0, CP_RB0_CNTL, RB_BUFSZ, rb_bufsz);
  1951. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, RB_BLKSZ, rb_bufsz - 2);
  1952. #ifdef __BIG_ENDIAN
  1953. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, BUF_SWAP, 1);
  1954. #endif
  1955. WREG32_SOC15(GC, 0, mmCP_RB0_CNTL, tmp);
  1956. /* Initialize the ring buffer's write pointers */
  1957. ring->wptr = 0;
  1958. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  1959. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR_HI, upper_32_bits(ring->wptr));
  1960. /* set the wb address wether it's enabled or not */
  1961. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  1962. WREG32_SOC15(GC, 0, mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
  1963. WREG32_SOC15(GC, 0, mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & CP_RB_RPTR_ADDR_HI__RB_RPTR_ADDR_HI_MASK);
  1964. wptr_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  1965. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_ADDR_LO, lower_32_bits(wptr_gpu_addr));
  1966. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_ADDR_HI, upper_32_bits(wptr_gpu_addr));
  1967. mdelay(1);
  1968. WREG32_SOC15(GC, 0, mmCP_RB0_CNTL, tmp);
  1969. rb_addr = ring->gpu_addr >> 8;
  1970. WREG32_SOC15(GC, 0, mmCP_RB0_BASE, rb_addr);
  1971. WREG32_SOC15(GC, 0, mmCP_RB0_BASE_HI, upper_32_bits(rb_addr));
  1972. tmp = RREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_CONTROL);
  1973. if (ring->use_doorbell) {
  1974. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  1975. DOORBELL_OFFSET, ring->doorbell_index);
  1976. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  1977. DOORBELL_EN, 1);
  1978. } else {
  1979. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL, DOORBELL_EN, 0);
  1980. }
  1981. WREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_CONTROL, tmp);
  1982. tmp = REG_SET_FIELD(0, CP_RB_DOORBELL_RANGE_LOWER,
  1983. DOORBELL_RANGE_LOWER, ring->doorbell_index);
  1984. WREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_RANGE_LOWER, tmp);
  1985. WREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_RANGE_UPPER,
  1986. CP_RB_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER_MASK);
  1987. /* start the ring */
  1988. gfx_v9_0_cp_gfx_start(adev);
  1989. ring->ready = true;
  1990. return 0;
  1991. }
  1992. static void gfx_v9_0_cp_compute_enable(struct amdgpu_device *adev, bool enable)
  1993. {
  1994. int i;
  1995. if (enable) {
  1996. WREG32_SOC15(GC, 0, mmCP_MEC_CNTL, 0);
  1997. } else {
  1998. WREG32_SOC15(GC, 0, mmCP_MEC_CNTL,
  1999. (CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK));
  2000. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  2001. adev->gfx.compute_ring[i].ready = false;
  2002. adev->gfx.kiq.ring.ready = false;
  2003. }
  2004. udelay(50);
  2005. }
  2006. static int gfx_v9_0_cp_compute_load_microcode(struct amdgpu_device *adev)
  2007. {
  2008. const struct gfx_firmware_header_v1_0 *mec_hdr;
  2009. const __le32 *fw_data;
  2010. unsigned i;
  2011. u32 tmp;
  2012. if (!adev->gfx.mec_fw)
  2013. return -EINVAL;
  2014. gfx_v9_0_cp_compute_enable(adev, false);
  2015. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  2016. amdgpu_ucode_print_gfx_hdr(&mec_hdr->header);
  2017. fw_data = (const __le32 *)
  2018. (adev->gfx.mec_fw->data +
  2019. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  2020. tmp = 0;
  2021. tmp = REG_SET_FIELD(tmp, CP_CPC_IC_BASE_CNTL, VMID, 0);
  2022. tmp = REG_SET_FIELD(tmp, CP_CPC_IC_BASE_CNTL, CACHE_POLICY, 0);
  2023. WREG32_SOC15(GC, 0, mmCP_CPC_IC_BASE_CNTL, tmp);
  2024. WREG32_SOC15(GC, 0, mmCP_CPC_IC_BASE_LO,
  2025. adev->gfx.mec.mec_fw_gpu_addr & 0xFFFFF000);
  2026. WREG32_SOC15(GC, 0, mmCP_CPC_IC_BASE_HI,
  2027. upper_32_bits(adev->gfx.mec.mec_fw_gpu_addr));
  2028. /* MEC1 */
  2029. WREG32_SOC15(GC, 0, mmCP_MEC_ME1_UCODE_ADDR,
  2030. mec_hdr->jt_offset);
  2031. for (i = 0; i < mec_hdr->jt_size; i++)
  2032. WREG32_SOC15(GC, 0, mmCP_MEC_ME1_UCODE_DATA,
  2033. le32_to_cpup(fw_data + mec_hdr->jt_offset + i));
  2034. WREG32_SOC15(GC, 0, mmCP_MEC_ME1_UCODE_ADDR,
  2035. adev->gfx.mec_fw_version);
  2036. /* Todo : Loading MEC2 firmware is only necessary if MEC2 should run different microcode than MEC1. */
  2037. return 0;
  2038. }
  2039. /* KIQ functions */
  2040. static void gfx_v9_0_kiq_setting(struct amdgpu_ring *ring)
  2041. {
  2042. uint32_t tmp;
  2043. struct amdgpu_device *adev = ring->adev;
  2044. /* tell RLC which is KIQ queue */
  2045. tmp = RREG32_SOC15(GC, 0, mmRLC_CP_SCHEDULERS);
  2046. tmp &= 0xffffff00;
  2047. tmp |= (ring->me << 5) | (ring->pipe << 3) | (ring->queue);
  2048. WREG32_SOC15(GC, 0, mmRLC_CP_SCHEDULERS, tmp);
  2049. tmp |= 0x80;
  2050. WREG32_SOC15(GC, 0, mmRLC_CP_SCHEDULERS, tmp);
  2051. }
  2052. static int gfx_v9_0_kiq_kcq_enable(struct amdgpu_device *adev)
  2053. {
  2054. struct amdgpu_ring *kiq_ring = &adev->gfx.kiq.ring;
  2055. uint32_t scratch, tmp = 0;
  2056. uint64_t queue_mask = 0;
  2057. int r, i;
  2058. for (i = 0; i < AMDGPU_MAX_COMPUTE_QUEUES; ++i) {
  2059. if (!test_bit(i, adev->gfx.mec.queue_bitmap))
  2060. continue;
  2061. /* This situation may be hit in the future if a new HW
  2062. * generation exposes more than 64 queues. If so, the
  2063. * definition of queue_mask needs updating */
  2064. if (WARN_ON(i >= (sizeof(queue_mask)*8))) {
  2065. DRM_ERROR("Invalid KCQ enabled: %d\n", i);
  2066. break;
  2067. }
  2068. queue_mask |= (1ull << i);
  2069. }
  2070. r = amdgpu_gfx_scratch_get(adev, &scratch);
  2071. if (r) {
  2072. DRM_ERROR("Failed to get scratch reg (%d).\n", r);
  2073. return r;
  2074. }
  2075. WREG32(scratch, 0xCAFEDEAD);
  2076. r = amdgpu_ring_alloc(kiq_ring, (7 * adev->gfx.num_compute_rings) + 11);
  2077. if (r) {
  2078. DRM_ERROR("Failed to lock KIQ (%d).\n", r);
  2079. amdgpu_gfx_scratch_free(adev, scratch);
  2080. return r;
  2081. }
  2082. /* set resources */
  2083. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_RESOURCES, 6));
  2084. amdgpu_ring_write(kiq_ring, PACKET3_SET_RESOURCES_VMID_MASK(0) |
  2085. PACKET3_SET_RESOURCES_QUEUE_TYPE(0)); /* vmid_mask:0 queue_type:0 (KIQ) */
  2086. amdgpu_ring_write(kiq_ring, lower_32_bits(queue_mask)); /* queue mask lo */
  2087. amdgpu_ring_write(kiq_ring, upper_32_bits(queue_mask)); /* queue mask hi */
  2088. amdgpu_ring_write(kiq_ring, 0); /* gws mask lo */
  2089. amdgpu_ring_write(kiq_ring, 0); /* gws mask hi */
  2090. amdgpu_ring_write(kiq_ring, 0); /* oac mask */
  2091. amdgpu_ring_write(kiq_ring, 0); /* gds heap base:0, gds heap size:0 */
  2092. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2093. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  2094. uint64_t mqd_addr = amdgpu_bo_gpu_offset(ring->mqd_obj);
  2095. uint64_t wptr_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  2096. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_MAP_QUEUES, 5));
  2097. /* Q_sel:0, vmid:0, vidmem: 1, engine:0, num_Q:1*/
  2098. amdgpu_ring_write(kiq_ring, /* Q_sel: 0, vmid: 0, engine: 0, num_Q: 1 */
  2099. PACKET3_MAP_QUEUES_QUEUE_SEL(0) | /* Queue_Sel */
  2100. PACKET3_MAP_QUEUES_VMID(0) | /* VMID */
  2101. PACKET3_MAP_QUEUES_QUEUE(ring->queue) |
  2102. PACKET3_MAP_QUEUES_PIPE(ring->pipe) |
  2103. PACKET3_MAP_QUEUES_ME((ring->me == 1 ? 0 : 1)) |
  2104. PACKET3_MAP_QUEUES_QUEUE_TYPE(0) | /*queue_type: normal compute queue */
  2105. PACKET3_MAP_QUEUES_ALLOC_FORMAT(1) | /* alloc format: all_on_one_pipe */
  2106. PACKET3_MAP_QUEUES_ENGINE_SEL(0) | /* engine_sel: compute */
  2107. PACKET3_MAP_QUEUES_NUM_QUEUES(1)); /* num_queues: must be 1 */
  2108. amdgpu_ring_write(kiq_ring, PACKET3_MAP_QUEUES_DOORBELL_OFFSET(ring->doorbell_index));
  2109. amdgpu_ring_write(kiq_ring, lower_32_bits(mqd_addr));
  2110. amdgpu_ring_write(kiq_ring, upper_32_bits(mqd_addr));
  2111. amdgpu_ring_write(kiq_ring, lower_32_bits(wptr_addr));
  2112. amdgpu_ring_write(kiq_ring, upper_32_bits(wptr_addr));
  2113. }
  2114. /* write to scratch for completion */
  2115. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  2116. amdgpu_ring_write(kiq_ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  2117. amdgpu_ring_write(kiq_ring, 0xDEADBEEF);
  2118. amdgpu_ring_commit(kiq_ring);
  2119. for (i = 0; i < adev->usec_timeout; i++) {
  2120. tmp = RREG32(scratch);
  2121. if (tmp == 0xDEADBEEF)
  2122. break;
  2123. DRM_UDELAY(1);
  2124. }
  2125. if (i >= adev->usec_timeout) {
  2126. DRM_ERROR("KCQ enable failed (scratch(0x%04X)=0x%08X)\n",
  2127. scratch, tmp);
  2128. r = -EINVAL;
  2129. }
  2130. amdgpu_gfx_scratch_free(adev, scratch);
  2131. return r;
  2132. }
  2133. static int gfx_v9_0_mqd_init(struct amdgpu_ring *ring)
  2134. {
  2135. struct amdgpu_device *adev = ring->adev;
  2136. struct v9_mqd *mqd = ring->mqd_ptr;
  2137. uint64_t hqd_gpu_addr, wb_gpu_addr, eop_base_addr;
  2138. uint32_t tmp;
  2139. mqd->header = 0xC0310800;
  2140. mqd->compute_pipelinestat_enable = 0x00000001;
  2141. mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
  2142. mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
  2143. mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
  2144. mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
  2145. mqd->compute_misc_reserved = 0x00000003;
  2146. eop_base_addr = ring->eop_gpu_addr >> 8;
  2147. mqd->cp_hqd_eop_base_addr_lo = eop_base_addr;
  2148. mqd->cp_hqd_eop_base_addr_hi = upper_32_bits(eop_base_addr);
  2149. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  2150. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_EOP_CONTROL);
  2151. tmp = REG_SET_FIELD(tmp, CP_HQD_EOP_CONTROL, EOP_SIZE,
  2152. (order_base_2(GFX9_MEC_HPD_SIZE / 4) - 1));
  2153. mqd->cp_hqd_eop_control = tmp;
  2154. /* enable doorbell? */
  2155. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL);
  2156. if (ring->use_doorbell) {
  2157. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2158. DOORBELL_OFFSET, ring->doorbell_index);
  2159. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2160. DOORBELL_EN, 1);
  2161. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2162. DOORBELL_SOURCE, 0);
  2163. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2164. DOORBELL_HIT, 0);
  2165. }
  2166. else
  2167. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2168. DOORBELL_EN, 0);
  2169. mqd->cp_hqd_pq_doorbell_control = tmp;
  2170. /* disable the queue if it's active */
  2171. ring->wptr = 0;
  2172. mqd->cp_hqd_dequeue_request = 0;
  2173. mqd->cp_hqd_pq_rptr = 0;
  2174. mqd->cp_hqd_pq_wptr_lo = 0;
  2175. mqd->cp_hqd_pq_wptr_hi = 0;
  2176. /* set the pointer to the MQD */
  2177. mqd->cp_mqd_base_addr_lo = ring->mqd_gpu_addr & 0xfffffffc;
  2178. mqd->cp_mqd_base_addr_hi = upper_32_bits(ring->mqd_gpu_addr);
  2179. /* set MQD vmid to 0 */
  2180. tmp = RREG32_SOC15(GC, 0, mmCP_MQD_CONTROL);
  2181. tmp = REG_SET_FIELD(tmp, CP_MQD_CONTROL, VMID, 0);
  2182. mqd->cp_mqd_control = tmp;
  2183. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  2184. hqd_gpu_addr = ring->gpu_addr >> 8;
  2185. mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
  2186. mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  2187. /* set up the HQD, this is similar to CP_RB0_CNTL */
  2188. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_CONTROL);
  2189. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, QUEUE_SIZE,
  2190. (order_base_2(ring->ring_size / 4) - 1));
  2191. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, RPTR_BLOCK_SIZE,
  2192. ((order_base_2(AMDGPU_GPU_PAGE_SIZE / 4) - 1) << 8));
  2193. #ifdef __BIG_ENDIAN
  2194. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ENDIAN_SWAP, 1);
  2195. #endif
  2196. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, UNORD_DISPATCH, 0);
  2197. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ROQ_PQ_IB_FLIP, 0);
  2198. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, PRIV_STATE, 1);
  2199. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, KMD_QUEUE, 1);
  2200. mqd->cp_hqd_pq_control = tmp;
  2201. /* set the wb address whether it's enabled or not */
  2202. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  2203. mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
  2204. mqd->cp_hqd_pq_rptr_report_addr_hi =
  2205. upper_32_bits(wb_gpu_addr) & 0xffff;
  2206. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  2207. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  2208. mqd->cp_hqd_pq_wptr_poll_addr_lo = wb_gpu_addr & 0xfffffffc;
  2209. mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  2210. tmp = 0;
  2211. /* enable the doorbell if requested */
  2212. if (ring->use_doorbell) {
  2213. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL);
  2214. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2215. DOORBELL_OFFSET, ring->doorbell_index);
  2216. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2217. DOORBELL_EN, 1);
  2218. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2219. DOORBELL_SOURCE, 0);
  2220. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2221. DOORBELL_HIT, 0);
  2222. }
  2223. mqd->cp_hqd_pq_doorbell_control = tmp;
  2224. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  2225. ring->wptr = 0;
  2226. mqd->cp_hqd_pq_rptr = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR);
  2227. /* set the vmid for the queue */
  2228. mqd->cp_hqd_vmid = 0;
  2229. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PERSISTENT_STATE);
  2230. tmp = REG_SET_FIELD(tmp, CP_HQD_PERSISTENT_STATE, PRELOAD_SIZE, 0x53);
  2231. mqd->cp_hqd_persistent_state = tmp;
  2232. /* set MIN_IB_AVAIL_SIZE */
  2233. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_IB_CONTROL);
  2234. tmp = REG_SET_FIELD(tmp, CP_HQD_IB_CONTROL, MIN_IB_AVAIL_SIZE, 3);
  2235. mqd->cp_hqd_ib_control = tmp;
  2236. /* activate the queue */
  2237. mqd->cp_hqd_active = 1;
  2238. return 0;
  2239. }
  2240. static int gfx_v9_0_kiq_init_register(struct amdgpu_ring *ring)
  2241. {
  2242. struct amdgpu_device *adev = ring->adev;
  2243. struct v9_mqd *mqd = ring->mqd_ptr;
  2244. int j;
  2245. /* disable wptr polling */
  2246. WREG32_FIELD15(GC, 0, CP_PQ_WPTR_POLL_CNTL, EN, 0);
  2247. WREG32_SOC15(GC, 0, mmCP_HQD_EOP_BASE_ADDR,
  2248. mqd->cp_hqd_eop_base_addr_lo);
  2249. WREG32_SOC15(GC, 0, mmCP_HQD_EOP_BASE_ADDR_HI,
  2250. mqd->cp_hqd_eop_base_addr_hi);
  2251. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  2252. WREG32_SOC15(GC, 0, mmCP_HQD_EOP_CONTROL,
  2253. mqd->cp_hqd_eop_control);
  2254. /* enable doorbell? */
  2255. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL,
  2256. mqd->cp_hqd_pq_doorbell_control);
  2257. /* disable the queue if it's active */
  2258. if (RREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE) & 1) {
  2259. WREG32_SOC15(GC, 0, mmCP_HQD_DEQUEUE_REQUEST, 1);
  2260. for (j = 0; j < adev->usec_timeout; j++) {
  2261. if (!(RREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE) & 1))
  2262. break;
  2263. udelay(1);
  2264. }
  2265. WREG32_SOC15(GC, 0, mmCP_HQD_DEQUEUE_REQUEST,
  2266. mqd->cp_hqd_dequeue_request);
  2267. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR,
  2268. mqd->cp_hqd_pq_rptr);
  2269. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_LO,
  2270. mqd->cp_hqd_pq_wptr_lo);
  2271. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_HI,
  2272. mqd->cp_hqd_pq_wptr_hi);
  2273. }
  2274. /* set the pointer to the MQD */
  2275. WREG32_SOC15(GC, 0, mmCP_MQD_BASE_ADDR,
  2276. mqd->cp_mqd_base_addr_lo);
  2277. WREG32_SOC15(GC, 0, mmCP_MQD_BASE_ADDR_HI,
  2278. mqd->cp_mqd_base_addr_hi);
  2279. /* set MQD vmid to 0 */
  2280. WREG32_SOC15(GC, 0, mmCP_MQD_CONTROL,
  2281. mqd->cp_mqd_control);
  2282. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  2283. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_BASE,
  2284. mqd->cp_hqd_pq_base_lo);
  2285. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_BASE_HI,
  2286. mqd->cp_hqd_pq_base_hi);
  2287. /* set up the HQD, this is similar to CP_RB0_CNTL */
  2288. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_CONTROL,
  2289. mqd->cp_hqd_pq_control);
  2290. /* set the wb address whether it's enabled or not */
  2291. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR_REPORT_ADDR,
  2292. mqd->cp_hqd_pq_rptr_report_addr_lo);
  2293. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR_REPORT_ADDR_HI,
  2294. mqd->cp_hqd_pq_rptr_report_addr_hi);
  2295. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  2296. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_POLL_ADDR,
  2297. mqd->cp_hqd_pq_wptr_poll_addr_lo);
  2298. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_POLL_ADDR_HI,
  2299. mqd->cp_hqd_pq_wptr_poll_addr_hi);
  2300. /* enable the doorbell if requested */
  2301. if (ring->use_doorbell) {
  2302. WREG32_SOC15(GC, 0, mmCP_MEC_DOORBELL_RANGE_LOWER,
  2303. (AMDGPU_DOORBELL64_KIQ *2) << 2);
  2304. WREG32_SOC15(GC, 0, mmCP_MEC_DOORBELL_RANGE_UPPER,
  2305. (AMDGPU_DOORBELL64_USERQUEUE_END * 2) << 2);
  2306. }
  2307. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL,
  2308. mqd->cp_hqd_pq_doorbell_control);
  2309. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  2310. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_LO,
  2311. mqd->cp_hqd_pq_wptr_lo);
  2312. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_HI,
  2313. mqd->cp_hqd_pq_wptr_hi);
  2314. /* set the vmid for the queue */
  2315. WREG32_SOC15(GC, 0, mmCP_HQD_VMID, mqd->cp_hqd_vmid);
  2316. WREG32_SOC15(GC, 0, mmCP_HQD_PERSISTENT_STATE,
  2317. mqd->cp_hqd_persistent_state);
  2318. /* activate the queue */
  2319. WREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE,
  2320. mqd->cp_hqd_active);
  2321. if (ring->use_doorbell)
  2322. WREG32_FIELD15(GC, 0, CP_PQ_STATUS, DOORBELL_ENABLE, 1);
  2323. return 0;
  2324. }
  2325. static int gfx_v9_0_kiq_init_queue(struct amdgpu_ring *ring)
  2326. {
  2327. struct amdgpu_device *adev = ring->adev;
  2328. struct v9_mqd *mqd = ring->mqd_ptr;
  2329. int mqd_idx = AMDGPU_MAX_COMPUTE_RINGS;
  2330. gfx_v9_0_kiq_setting(ring);
  2331. if (adev->gfx.in_reset) { /* for GPU_RESET case */
  2332. /* reset MQD to a clean status */
  2333. if (adev->gfx.mec.mqd_backup[mqd_idx])
  2334. memcpy(mqd, adev->gfx.mec.mqd_backup[mqd_idx], sizeof(*mqd));
  2335. /* reset ring buffer */
  2336. ring->wptr = 0;
  2337. amdgpu_ring_clear_ring(ring);
  2338. mutex_lock(&adev->srbm_mutex);
  2339. soc15_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  2340. gfx_v9_0_kiq_init_register(ring);
  2341. soc15_grbm_select(adev, 0, 0, 0, 0);
  2342. mutex_unlock(&adev->srbm_mutex);
  2343. } else {
  2344. memset((void *)mqd, 0, sizeof(*mqd));
  2345. mutex_lock(&adev->srbm_mutex);
  2346. soc15_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  2347. gfx_v9_0_mqd_init(ring);
  2348. gfx_v9_0_kiq_init_register(ring);
  2349. soc15_grbm_select(adev, 0, 0, 0, 0);
  2350. mutex_unlock(&adev->srbm_mutex);
  2351. if (adev->gfx.mec.mqd_backup[mqd_idx])
  2352. memcpy(adev->gfx.mec.mqd_backup[mqd_idx], mqd, sizeof(*mqd));
  2353. }
  2354. return 0;
  2355. }
  2356. static int gfx_v9_0_kcq_init_queue(struct amdgpu_ring *ring)
  2357. {
  2358. struct amdgpu_device *adev = ring->adev;
  2359. struct v9_mqd *mqd = ring->mqd_ptr;
  2360. int mqd_idx = ring - &adev->gfx.compute_ring[0];
  2361. if (!adev->gfx.in_reset && !adev->gfx.in_suspend) {
  2362. memset((void *)mqd, 0, sizeof(*mqd));
  2363. mutex_lock(&adev->srbm_mutex);
  2364. soc15_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  2365. gfx_v9_0_mqd_init(ring);
  2366. soc15_grbm_select(adev, 0, 0, 0, 0);
  2367. mutex_unlock(&adev->srbm_mutex);
  2368. if (adev->gfx.mec.mqd_backup[mqd_idx])
  2369. memcpy(adev->gfx.mec.mqd_backup[mqd_idx], mqd, sizeof(*mqd));
  2370. } else if (adev->gfx.in_reset) { /* for GPU_RESET case */
  2371. /* reset MQD to a clean status */
  2372. if (adev->gfx.mec.mqd_backup[mqd_idx])
  2373. memcpy(mqd, adev->gfx.mec.mqd_backup[mqd_idx], sizeof(*mqd));
  2374. /* reset ring buffer */
  2375. ring->wptr = 0;
  2376. amdgpu_ring_clear_ring(ring);
  2377. } else {
  2378. amdgpu_ring_clear_ring(ring);
  2379. }
  2380. return 0;
  2381. }
  2382. static int gfx_v9_0_kiq_resume(struct amdgpu_device *adev)
  2383. {
  2384. struct amdgpu_ring *ring = NULL;
  2385. int r = 0, i;
  2386. gfx_v9_0_cp_compute_enable(adev, true);
  2387. ring = &adev->gfx.kiq.ring;
  2388. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  2389. if (unlikely(r != 0))
  2390. goto done;
  2391. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&ring->mqd_ptr);
  2392. if (!r) {
  2393. r = gfx_v9_0_kiq_init_queue(ring);
  2394. amdgpu_bo_kunmap(ring->mqd_obj);
  2395. ring->mqd_ptr = NULL;
  2396. }
  2397. amdgpu_bo_unreserve(ring->mqd_obj);
  2398. if (r)
  2399. goto done;
  2400. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2401. ring = &adev->gfx.compute_ring[i];
  2402. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  2403. if (unlikely(r != 0))
  2404. goto done;
  2405. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&ring->mqd_ptr);
  2406. if (!r) {
  2407. r = gfx_v9_0_kcq_init_queue(ring);
  2408. amdgpu_bo_kunmap(ring->mqd_obj);
  2409. ring->mqd_ptr = NULL;
  2410. }
  2411. amdgpu_bo_unreserve(ring->mqd_obj);
  2412. if (r)
  2413. goto done;
  2414. }
  2415. r = gfx_v9_0_kiq_kcq_enable(adev);
  2416. done:
  2417. return r;
  2418. }
  2419. static int gfx_v9_0_cp_resume(struct amdgpu_device *adev)
  2420. {
  2421. int r, i;
  2422. struct amdgpu_ring *ring;
  2423. if (!(adev->flags & AMD_IS_APU))
  2424. gfx_v9_0_enable_gui_idle_interrupt(adev, false);
  2425. if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
  2426. /* legacy firmware loading */
  2427. r = gfx_v9_0_cp_gfx_load_microcode(adev);
  2428. if (r)
  2429. return r;
  2430. r = gfx_v9_0_cp_compute_load_microcode(adev);
  2431. if (r)
  2432. return r;
  2433. }
  2434. r = gfx_v9_0_cp_gfx_resume(adev);
  2435. if (r)
  2436. return r;
  2437. r = gfx_v9_0_kiq_resume(adev);
  2438. if (r)
  2439. return r;
  2440. ring = &adev->gfx.gfx_ring[0];
  2441. r = amdgpu_ring_test_ring(ring);
  2442. if (r) {
  2443. ring->ready = false;
  2444. return r;
  2445. }
  2446. ring = &adev->gfx.kiq.ring;
  2447. ring->ready = true;
  2448. r = amdgpu_ring_test_ring(ring);
  2449. if (r)
  2450. ring->ready = false;
  2451. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2452. ring = &adev->gfx.compute_ring[i];
  2453. ring->ready = true;
  2454. r = amdgpu_ring_test_ring(ring);
  2455. if (r)
  2456. ring->ready = false;
  2457. }
  2458. gfx_v9_0_enable_gui_idle_interrupt(adev, true);
  2459. return 0;
  2460. }
  2461. static void gfx_v9_0_cp_enable(struct amdgpu_device *adev, bool enable)
  2462. {
  2463. gfx_v9_0_cp_gfx_enable(adev, enable);
  2464. gfx_v9_0_cp_compute_enable(adev, enable);
  2465. }
  2466. static int gfx_v9_0_hw_init(void *handle)
  2467. {
  2468. int r;
  2469. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2470. gfx_v9_0_init_golden_registers(adev);
  2471. gfx_v9_0_gpu_init(adev);
  2472. r = gfx_v9_0_rlc_resume(adev);
  2473. if (r)
  2474. return r;
  2475. r = gfx_v9_0_cp_resume(adev);
  2476. if (r)
  2477. return r;
  2478. r = gfx_v9_0_ngg_en(adev);
  2479. if (r)
  2480. return r;
  2481. return r;
  2482. }
  2483. static int gfx_v9_0_hw_fini(void *handle)
  2484. {
  2485. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2486. amdgpu_irq_put(adev, &adev->gfx.priv_reg_irq, 0);
  2487. amdgpu_irq_put(adev, &adev->gfx.priv_inst_irq, 0);
  2488. if (amdgpu_sriov_vf(adev)) {
  2489. pr_debug("For SRIOV client, shouldn't do anything.\n");
  2490. return 0;
  2491. }
  2492. gfx_v9_0_cp_enable(adev, false);
  2493. gfx_v9_0_rlc_stop(adev);
  2494. return 0;
  2495. }
  2496. static int gfx_v9_0_suspend(void *handle)
  2497. {
  2498. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2499. adev->gfx.in_suspend = true;
  2500. return gfx_v9_0_hw_fini(adev);
  2501. }
  2502. static int gfx_v9_0_resume(void *handle)
  2503. {
  2504. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2505. int r;
  2506. r = gfx_v9_0_hw_init(adev);
  2507. adev->gfx.in_suspend = false;
  2508. return r;
  2509. }
  2510. static bool gfx_v9_0_is_idle(void *handle)
  2511. {
  2512. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2513. if (REG_GET_FIELD(RREG32_SOC15(GC, 0, mmGRBM_STATUS),
  2514. GRBM_STATUS, GUI_ACTIVE))
  2515. return false;
  2516. else
  2517. return true;
  2518. }
  2519. static int gfx_v9_0_wait_for_idle(void *handle)
  2520. {
  2521. unsigned i;
  2522. u32 tmp;
  2523. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2524. for (i = 0; i < adev->usec_timeout; i++) {
  2525. /* read MC_STATUS */
  2526. tmp = RREG32_SOC15(GC, 0, mmGRBM_STATUS) &
  2527. GRBM_STATUS__GUI_ACTIVE_MASK;
  2528. if (!REG_GET_FIELD(tmp, GRBM_STATUS, GUI_ACTIVE))
  2529. return 0;
  2530. udelay(1);
  2531. }
  2532. return -ETIMEDOUT;
  2533. }
  2534. static int gfx_v9_0_soft_reset(void *handle)
  2535. {
  2536. u32 grbm_soft_reset = 0;
  2537. u32 tmp;
  2538. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2539. /* GRBM_STATUS */
  2540. tmp = RREG32_SOC15(GC, 0, mmGRBM_STATUS);
  2541. if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
  2542. GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
  2543. GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
  2544. GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
  2545. GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
  2546. GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK)) {
  2547. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2548. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  2549. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2550. GRBM_SOFT_RESET, SOFT_RESET_GFX, 1);
  2551. }
  2552. if (tmp & (GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK)) {
  2553. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2554. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  2555. }
  2556. /* GRBM_STATUS2 */
  2557. tmp = RREG32_SOC15(GC, 0, mmGRBM_STATUS2);
  2558. if (REG_GET_FIELD(tmp, GRBM_STATUS2, RLC_BUSY))
  2559. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2560. GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  2561. if (grbm_soft_reset) {
  2562. /* stop the rlc */
  2563. gfx_v9_0_rlc_stop(adev);
  2564. /* Disable GFX parsing/prefetching */
  2565. gfx_v9_0_cp_gfx_enable(adev, false);
  2566. /* Disable MEC parsing/prefetching */
  2567. gfx_v9_0_cp_compute_enable(adev, false);
  2568. if (grbm_soft_reset) {
  2569. tmp = RREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET);
  2570. tmp |= grbm_soft_reset;
  2571. dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  2572. WREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET, tmp);
  2573. tmp = RREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET);
  2574. udelay(50);
  2575. tmp &= ~grbm_soft_reset;
  2576. WREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET, tmp);
  2577. tmp = RREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET);
  2578. }
  2579. /* Wait a little for things to settle down */
  2580. udelay(50);
  2581. }
  2582. return 0;
  2583. }
  2584. static uint64_t gfx_v9_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  2585. {
  2586. uint64_t clock;
  2587. mutex_lock(&adev->gfx.gpu_clock_mutex);
  2588. WREG32_SOC15(GC, 0, mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  2589. clock = (uint64_t)RREG32_SOC15(GC, 0, mmRLC_GPU_CLOCK_COUNT_LSB) |
  2590. ((uint64_t)RREG32_SOC15(GC, 0, mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  2591. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  2592. return clock;
  2593. }
  2594. static void gfx_v9_0_ring_emit_gds_switch(struct amdgpu_ring *ring,
  2595. uint32_t vmid,
  2596. uint32_t gds_base, uint32_t gds_size,
  2597. uint32_t gws_base, uint32_t gws_size,
  2598. uint32_t oa_base, uint32_t oa_size)
  2599. {
  2600. gds_base = gds_base >> AMDGPU_GDS_SHIFT;
  2601. gds_size = gds_size >> AMDGPU_GDS_SHIFT;
  2602. gws_base = gws_base >> AMDGPU_GWS_SHIFT;
  2603. gws_size = gws_size >> AMDGPU_GWS_SHIFT;
  2604. oa_base = oa_base >> AMDGPU_OA_SHIFT;
  2605. oa_size = oa_size >> AMDGPU_OA_SHIFT;
  2606. /* GDS Base */
  2607. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2608. amdgpu_gds_reg_offset[vmid].mem_base,
  2609. gds_base);
  2610. /* GDS Size */
  2611. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2612. amdgpu_gds_reg_offset[vmid].mem_size,
  2613. gds_size);
  2614. /* GWS */
  2615. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2616. amdgpu_gds_reg_offset[vmid].gws,
  2617. gws_size << GDS_GWS_VMID0__SIZE__SHIFT | gws_base);
  2618. /* OA */
  2619. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2620. amdgpu_gds_reg_offset[vmid].oa,
  2621. (1 << (oa_size + oa_base)) - (1 << oa_base));
  2622. }
  2623. static int gfx_v9_0_early_init(void *handle)
  2624. {
  2625. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2626. adev->gfx.num_gfx_rings = GFX9_NUM_GFX_RINGS;
  2627. adev->gfx.num_compute_rings = AMDGPU_MAX_COMPUTE_RINGS;
  2628. gfx_v9_0_set_ring_funcs(adev);
  2629. gfx_v9_0_set_irq_funcs(adev);
  2630. gfx_v9_0_set_gds_init(adev);
  2631. gfx_v9_0_set_rlc_funcs(adev);
  2632. return 0;
  2633. }
  2634. static int gfx_v9_0_late_init(void *handle)
  2635. {
  2636. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2637. int r;
  2638. r = amdgpu_irq_get(adev, &adev->gfx.priv_reg_irq, 0);
  2639. if (r)
  2640. return r;
  2641. r = amdgpu_irq_get(adev, &adev->gfx.priv_inst_irq, 0);
  2642. if (r)
  2643. return r;
  2644. return 0;
  2645. }
  2646. static void gfx_v9_0_enter_rlc_safe_mode(struct amdgpu_device *adev)
  2647. {
  2648. uint32_t rlc_setting, data;
  2649. unsigned i;
  2650. if (adev->gfx.rlc.in_safe_mode)
  2651. return;
  2652. /* if RLC is not enabled, do nothing */
  2653. rlc_setting = RREG32_SOC15(GC, 0, mmRLC_CNTL);
  2654. if (!(rlc_setting & RLC_CNTL__RLC_ENABLE_F32_MASK))
  2655. return;
  2656. if (adev->cg_flags &
  2657. (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG |
  2658. AMD_CG_SUPPORT_GFX_3D_CGCG)) {
  2659. data = RLC_SAFE_MODE__CMD_MASK;
  2660. data |= (1 << RLC_SAFE_MODE__MESSAGE__SHIFT);
  2661. WREG32_SOC15(GC, 0, mmRLC_SAFE_MODE, data);
  2662. /* wait for RLC_SAFE_MODE */
  2663. for (i = 0; i < adev->usec_timeout; i++) {
  2664. if (!REG_GET_FIELD(SOC15_REG_OFFSET(GC, 0, mmRLC_SAFE_MODE), RLC_SAFE_MODE, CMD))
  2665. break;
  2666. udelay(1);
  2667. }
  2668. adev->gfx.rlc.in_safe_mode = true;
  2669. }
  2670. }
  2671. static void gfx_v9_0_exit_rlc_safe_mode(struct amdgpu_device *adev)
  2672. {
  2673. uint32_t rlc_setting, data;
  2674. if (!adev->gfx.rlc.in_safe_mode)
  2675. return;
  2676. /* if RLC is not enabled, do nothing */
  2677. rlc_setting = RREG32_SOC15(GC, 0, mmRLC_CNTL);
  2678. if (!(rlc_setting & RLC_CNTL__RLC_ENABLE_F32_MASK))
  2679. return;
  2680. if (adev->cg_flags &
  2681. (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  2682. /*
  2683. * Try to exit safe mode only if it is already in safe
  2684. * mode.
  2685. */
  2686. data = RLC_SAFE_MODE__CMD_MASK;
  2687. WREG32_SOC15(GC, 0, mmRLC_SAFE_MODE, data);
  2688. adev->gfx.rlc.in_safe_mode = false;
  2689. }
  2690. }
  2691. static void gfx_v9_0_update_gfx_cg_power_gating(struct amdgpu_device *adev,
  2692. bool enable)
  2693. {
  2694. /* TODO: double check if we need to perform under safe mdoe */
  2695. /* gfx_v9_0_enter_rlc_safe_mode(adev); */
  2696. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) && enable) {
  2697. gfx_v9_0_enable_gfx_cg_power_gating(adev, true);
  2698. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PIPELINE)
  2699. gfx_v9_0_enable_gfx_pipeline_powergating(adev, true);
  2700. } else {
  2701. gfx_v9_0_enable_gfx_cg_power_gating(adev, false);
  2702. gfx_v9_0_enable_gfx_pipeline_powergating(adev, false);
  2703. }
  2704. /* gfx_v9_0_exit_rlc_safe_mode(adev); */
  2705. }
  2706. static void gfx_v9_0_update_gfx_mg_power_gating(struct amdgpu_device *adev,
  2707. bool enable)
  2708. {
  2709. /* TODO: double check if we need to perform under safe mode */
  2710. /* gfx_v9_0_enter_rlc_safe_mode(adev); */
  2711. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG) && enable)
  2712. gfx_v9_0_enable_gfx_static_mg_power_gating(adev, true);
  2713. else
  2714. gfx_v9_0_enable_gfx_static_mg_power_gating(adev, false);
  2715. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG) && enable)
  2716. gfx_v9_0_enable_gfx_dynamic_mg_power_gating(adev, true);
  2717. else
  2718. gfx_v9_0_enable_gfx_dynamic_mg_power_gating(adev, false);
  2719. /* gfx_v9_0_exit_rlc_safe_mode(adev); */
  2720. }
  2721. static void gfx_v9_0_update_medium_grain_clock_gating(struct amdgpu_device *adev,
  2722. bool enable)
  2723. {
  2724. uint32_t data, def;
  2725. /* It is disabled by HW by default */
  2726. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG)) {
  2727. /* 1 - RLC_CGTT_MGCG_OVERRIDE */
  2728. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2729. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_CGTT_SCLK_OVERRIDE_MASK |
  2730. RLC_CGTT_MGCG_OVERRIDE__GRBM_CGTT_SCLK_OVERRIDE_MASK |
  2731. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE_MASK |
  2732. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGLS_OVERRIDE_MASK);
  2733. /* only for Vega10 & Raven1 */
  2734. data |= RLC_CGTT_MGCG_OVERRIDE__RLC_CGTT_SCLK_OVERRIDE_MASK;
  2735. if (def != data)
  2736. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  2737. /* MGLS is a global flag to control all MGLS in GFX */
  2738. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  2739. /* 2 - RLC memory Light sleep */
  2740. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_RLC_LS) {
  2741. def = data = RREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL);
  2742. data |= RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  2743. if (def != data)
  2744. WREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL, data);
  2745. }
  2746. /* 3 - CP memory Light sleep */
  2747. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS) {
  2748. def = data = RREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL);
  2749. data |= CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  2750. if (def != data)
  2751. WREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL, data);
  2752. }
  2753. }
  2754. } else {
  2755. /* 1 - MGCG_OVERRIDE */
  2756. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2757. data |= (RLC_CGTT_MGCG_OVERRIDE__CPF_CGTT_SCLK_OVERRIDE_MASK |
  2758. RLC_CGTT_MGCG_OVERRIDE__RLC_CGTT_SCLK_OVERRIDE_MASK |
  2759. RLC_CGTT_MGCG_OVERRIDE__GRBM_CGTT_SCLK_OVERRIDE_MASK |
  2760. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE_MASK |
  2761. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGLS_OVERRIDE_MASK);
  2762. if (def != data)
  2763. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  2764. /* 2 - disable MGLS in RLC */
  2765. data = RREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL);
  2766. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK) {
  2767. data &= ~RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  2768. WREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL, data);
  2769. }
  2770. /* 3 - disable MGLS in CP */
  2771. data = RREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL);
  2772. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK) {
  2773. data &= ~CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  2774. WREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL, data);
  2775. }
  2776. }
  2777. }
  2778. static void gfx_v9_0_update_3d_clock_gating(struct amdgpu_device *adev,
  2779. bool enable)
  2780. {
  2781. uint32_t data, def;
  2782. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  2783. /* Enable 3D CGCG/CGLS */
  2784. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGCG)) {
  2785. /* write cmd to clear cgcg/cgls ov */
  2786. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2787. /* unset CGCG override */
  2788. data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_GFX3D_CG_OVERRIDE_MASK;
  2789. /* update CGCG and CGLS override bits */
  2790. if (def != data)
  2791. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  2792. /* enable 3Dcgcg FSM(0x0020003f) */
  2793. def = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D);
  2794. data = (0x2000 << RLC_CGCG_CGLS_CTRL_3D__CGCG_GFX_IDLE_THRESHOLD__SHIFT) |
  2795. RLC_CGCG_CGLS_CTRL_3D__CGCG_EN_MASK;
  2796. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGLS)
  2797. data |= (0x000F << RLC_CGCG_CGLS_CTRL_3D__CGLS_REP_COMPANSAT_DELAY__SHIFT) |
  2798. RLC_CGCG_CGLS_CTRL_3D__CGLS_EN_MASK;
  2799. if (def != data)
  2800. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D, data);
  2801. /* set IDLE_POLL_COUNT(0x00900100) */
  2802. def = RREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL);
  2803. data = (0x0100 << CP_RB_WPTR_POLL_CNTL__POLL_FREQUENCY__SHIFT) |
  2804. (0x0090 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
  2805. if (def != data)
  2806. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL, data);
  2807. } else {
  2808. /* Disable CGCG/CGLS */
  2809. def = data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D);
  2810. /* disable cgcg, cgls should be disabled */
  2811. data &= ~(RLC_CGCG_CGLS_CTRL_3D__CGCG_EN_MASK |
  2812. RLC_CGCG_CGLS_CTRL_3D__CGLS_EN_MASK);
  2813. /* disable cgcg and cgls in FSM */
  2814. if (def != data)
  2815. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D, data);
  2816. }
  2817. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  2818. }
  2819. static void gfx_v9_0_update_coarse_grain_clock_gating(struct amdgpu_device *adev,
  2820. bool enable)
  2821. {
  2822. uint32_t def, data;
  2823. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  2824. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG)) {
  2825. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2826. /* unset CGCG override */
  2827. data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGCG_OVERRIDE_MASK;
  2828. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS)
  2829. data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGLS_OVERRIDE_MASK;
  2830. else
  2831. data |= RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGLS_OVERRIDE_MASK;
  2832. /* update CGCG and CGLS override bits */
  2833. if (def != data)
  2834. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  2835. /* enable cgcg FSM(0x0020003F) */
  2836. def = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL);
  2837. data = (0x2000 << RLC_CGCG_CGLS_CTRL__CGCG_GFX_IDLE_THRESHOLD__SHIFT) |
  2838. RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK;
  2839. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS)
  2840. data |= (0x000F << RLC_CGCG_CGLS_CTRL__CGLS_REP_COMPANSAT_DELAY__SHIFT) |
  2841. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  2842. if (def != data)
  2843. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL, data);
  2844. /* set IDLE_POLL_COUNT(0x00900100) */
  2845. def = RREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL);
  2846. data = (0x0100 << CP_RB_WPTR_POLL_CNTL__POLL_FREQUENCY__SHIFT) |
  2847. (0x0090 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
  2848. if (def != data)
  2849. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL, data);
  2850. } else {
  2851. def = data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL);
  2852. /* reset CGCG/CGLS bits */
  2853. data &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK | RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  2854. /* disable cgcg and cgls in FSM */
  2855. if (def != data)
  2856. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL, data);
  2857. }
  2858. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  2859. }
  2860. static int gfx_v9_0_update_gfx_clock_gating(struct amdgpu_device *adev,
  2861. bool enable)
  2862. {
  2863. if (enable) {
  2864. /* CGCG/CGLS should be enabled after MGCG/MGLS
  2865. * === MGCG + MGLS ===
  2866. */
  2867. gfx_v9_0_update_medium_grain_clock_gating(adev, enable);
  2868. /* === CGCG /CGLS for GFX 3D Only === */
  2869. gfx_v9_0_update_3d_clock_gating(adev, enable);
  2870. /* === CGCG + CGLS === */
  2871. gfx_v9_0_update_coarse_grain_clock_gating(adev, enable);
  2872. } else {
  2873. /* CGCG/CGLS should be disabled before MGCG/MGLS
  2874. * === CGCG + CGLS ===
  2875. */
  2876. gfx_v9_0_update_coarse_grain_clock_gating(adev, enable);
  2877. /* === CGCG /CGLS for GFX 3D Only === */
  2878. gfx_v9_0_update_3d_clock_gating(adev, enable);
  2879. /* === MGCG + MGLS === */
  2880. gfx_v9_0_update_medium_grain_clock_gating(adev, enable);
  2881. }
  2882. return 0;
  2883. }
  2884. static const struct amdgpu_rlc_funcs gfx_v9_0_rlc_funcs = {
  2885. .enter_safe_mode = gfx_v9_0_enter_rlc_safe_mode,
  2886. .exit_safe_mode = gfx_v9_0_exit_rlc_safe_mode
  2887. };
  2888. static int gfx_v9_0_set_powergating_state(void *handle,
  2889. enum amd_powergating_state state)
  2890. {
  2891. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2892. bool enable = (state == AMD_PG_STATE_GATE) ? true : false;
  2893. switch (adev->asic_type) {
  2894. case CHIP_RAVEN:
  2895. if (adev->pg_flags & AMD_PG_SUPPORT_RLC_SMU_HS) {
  2896. gfx_v9_0_enable_sck_slow_down_on_power_up(adev, true);
  2897. gfx_v9_0_enable_sck_slow_down_on_power_down(adev, true);
  2898. } else {
  2899. gfx_v9_0_enable_sck_slow_down_on_power_up(adev, false);
  2900. gfx_v9_0_enable_sck_slow_down_on_power_down(adev, false);
  2901. }
  2902. if (adev->pg_flags & AMD_PG_SUPPORT_CP)
  2903. gfx_v9_0_enable_cp_power_gating(adev, true);
  2904. else
  2905. gfx_v9_0_enable_cp_power_gating(adev, false);
  2906. /* update gfx cgpg state */
  2907. gfx_v9_0_update_gfx_cg_power_gating(adev, enable);
  2908. /* update mgcg state */
  2909. gfx_v9_0_update_gfx_mg_power_gating(adev, enable);
  2910. break;
  2911. default:
  2912. break;
  2913. }
  2914. return 0;
  2915. }
  2916. static int gfx_v9_0_set_clockgating_state(void *handle,
  2917. enum amd_clockgating_state state)
  2918. {
  2919. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2920. if (amdgpu_sriov_vf(adev))
  2921. return 0;
  2922. switch (adev->asic_type) {
  2923. case CHIP_VEGA10:
  2924. case CHIP_RAVEN:
  2925. gfx_v9_0_update_gfx_clock_gating(adev,
  2926. state == AMD_CG_STATE_GATE ? true : false);
  2927. break;
  2928. default:
  2929. break;
  2930. }
  2931. return 0;
  2932. }
  2933. static void gfx_v9_0_get_clockgating_state(void *handle, u32 *flags)
  2934. {
  2935. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2936. int data;
  2937. if (amdgpu_sriov_vf(adev))
  2938. *flags = 0;
  2939. /* AMD_CG_SUPPORT_GFX_MGCG */
  2940. data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2941. if (!(data & RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE_MASK))
  2942. *flags |= AMD_CG_SUPPORT_GFX_MGCG;
  2943. /* AMD_CG_SUPPORT_GFX_CGCG */
  2944. data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL);
  2945. if (data & RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK)
  2946. *flags |= AMD_CG_SUPPORT_GFX_CGCG;
  2947. /* AMD_CG_SUPPORT_GFX_CGLS */
  2948. if (data & RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK)
  2949. *flags |= AMD_CG_SUPPORT_GFX_CGLS;
  2950. /* AMD_CG_SUPPORT_GFX_RLC_LS */
  2951. data = RREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL);
  2952. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK)
  2953. *flags |= AMD_CG_SUPPORT_GFX_RLC_LS | AMD_CG_SUPPORT_GFX_MGLS;
  2954. /* AMD_CG_SUPPORT_GFX_CP_LS */
  2955. data = RREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL);
  2956. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK)
  2957. *flags |= AMD_CG_SUPPORT_GFX_CP_LS | AMD_CG_SUPPORT_GFX_MGLS;
  2958. /* AMD_CG_SUPPORT_GFX_3D_CGCG */
  2959. data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D);
  2960. if (data & RLC_CGCG_CGLS_CTRL_3D__CGCG_EN_MASK)
  2961. *flags |= AMD_CG_SUPPORT_GFX_3D_CGCG;
  2962. /* AMD_CG_SUPPORT_GFX_3D_CGLS */
  2963. if (data & RLC_CGCG_CGLS_CTRL_3D__CGLS_EN_MASK)
  2964. *flags |= AMD_CG_SUPPORT_GFX_3D_CGLS;
  2965. }
  2966. static u64 gfx_v9_0_ring_get_rptr_gfx(struct amdgpu_ring *ring)
  2967. {
  2968. return ring->adev->wb.wb[ring->rptr_offs]; /* gfx9 is 32bit rptr*/
  2969. }
  2970. static u64 gfx_v9_0_ring_get_wptr_gfx(struct amdgpu_ring *ring)
  2971. {
  2972. struct amdgpu_device *adev = ring->adev;
  2973. u64 wptr;
  2974. /* XXX check if swapping is necessary on BE */
  2975. if (ring->use_doorbell) {
  2976. wptr = atomic64_read((atomic64_t *)&adev->wb.wb[ring->wptr_offs]);
  2977. } else {
  2978. wptr = RREG32_SOC15(GC, 0, mmCP_RB0_WPTR);
  2979. wptr += (u64)RREG32_SOC15(GC, 0, mmCP_RB0_WPTR_HI) << 32;
  2980. }
  2981. return wptr;
  2982. }
  2983. static void gfx_v9_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  2984. {
  2985. struct amdgpu_device *adev = ring->adev;
  2986. if (ring->use_doorbell) {
  2987. /* XXX check if swapping is necessary on BE */
  2988. atomic64_set((atomic64_t*)&adev->wb.wb[ring->wptr_offs], ring->wptr);
  2989. WDOORBELL64(ring->doorbell_index, ring->wptr);
  2990. } else {
  2991. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  2992. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR_HI, upper_32_bits(ring->wptr));
  2993. }
  2994. }
  2995. static void gfx_v9_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  2996. {
  2997. u32 ref_and_mask, reg_mem_engine;
  2998. struct nbio_hdp_flush_reg *nbio_hf_reg;
  2999. if (ring->adev->asic_type == CHIP_VEGA10)
  3000. nbio_hf_reg = &nbio_v6_1_hdp_flush_reg;
  3001. if (ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE) {
  3002. switch (ring->me) {
  3003. case 1:
  3004. ref_and_mask = nbio_hf_reg->ref_and_mask_cp2 << ring->pipe;
  3005. break;
  3006. case 2:
  3007. ref_and_mask = nbio_hf_reg->ref_and_mask_cp6 << ring->pipe;
  3008. break;
  3009. default:
  3010. return;
  3011. }
  3012. reg_mem_engine = 0;
  3013. } else {
  3014. ref_and_mask = nbio_hf_reg->ref_and_mask_cp0;
  3015. reg_mem_engine = 1; /* pfp */
  3016. }
  3017. gfx_v9_0_wait_reg_mem(ring, reg_mem_engine, 0, 1,
  3018. nbio_hf_reg->hdp_flush_req_offset,
  3019. nbio_hf_reg->hdp_flush_done_offset,
  3020. ref_and_mask, ref_and_mask, 0x20);
  3021. }
  3022. static void gfx_v9_0_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  3023. {
  3024. gfx_v9_0_write_data_to_reg(ring, 0, true,
  3025. SOC15_REG_OFFSET(HDP, 0, mmHDP_DEBUG0), 1);
  3026. }
  3027. static void gfx_v9_0_ring_emit_ib_gfx(struct amdgpu_ring *ring,
  3028. struct amdgpu_ib *ib,
  3029. unsigned vm_id, bool ctx_switch)
  3030. {
  3031. u32 header, control = 0;
  3032. if (ib->flags & AMDGPU_IB_FLAG_CE)
  3033. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  3034. else
  3035. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  3036. control |= ib->length_dw | (vm_id << 24);
  3037. if (amdgpu_sriov_vf(ring->adev) && (ib->flags & AMDGPU_IB_FLAG_PREEMPT)) {
  3038. control |= INDIRECT_BUFFER_PRE_ENB(1);
  3039. if (!(ib->flags & AMDGPU_IB_FLAG_CE))
  3040. gfx_v9_0_ring_emit_de_meta(ring);
  3041. }
  3042. amdgpu_ring_write(ring, header);
  3043. BUG_ON(ib->gpu_addr & 0x3); /* Dword align */
  3044. amdgpu_ring_write(ring,
  3045. #ifdef __BIG_ENDIAN
  3046. (2 << 0) |
  3047. #endif
  3048. lower_32_bits(ib->gpu_addr));
  3049. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  3050. amdgpu_ring_write(ring, control);
  3051. }
  3052. static void gfx_v9_0_ring_emit_ib_compute(struct amdgpu_ring *ring,
  3053. struct amdgpu_ib *ib,
  3054. unsigned vm_id, bool ctx_switch)
  3055. {
  3056. u32 control = INDIRECT_BUFFER_VALID | ib->length_dw | (vm_id << 24);
  3057. amdgpu_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  3058. BUG_ON(ib->gpu_addr & 0x3); /* Dword align */
  3059. amdgpu_ring_write(ring,
  3060. #ifdef __BIG_ENDIAN
  3061. (2 << 0) |
  3062. #endif
  3063. lower_32_bits(ib->gpu_addr));
  3064. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  3065. amdgpu_ring_write(ring, control);
  3066. }
  3067. static void gfx_v9_0_ring_emit_fence(struct amdgpu_ring *ring, u64 addr,
  3068. u64 seq, unsigned flags)
  3069. {
  3070. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  3071. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  3072. /* RELEASE_MEM - flush caches, send int */
  3073. amdgpu_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 6));
  3074. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  3075. EOP_TC_ACTION_EN |
  3076. EOP_TC_WB_ACTION_EN |
  3077. EOP_TC_MD_ACTION_EN |
  3078. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  3079. EVENT_INDEX(5)));
  3080. amdgpu_ring_write(ring, DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  3081. /*
  3082. * the address should be Qword aligned if 64bit write, Dword
  3083. * aligned if only send 32bit data low (discard data high)
  3084. */
  3085. if (write64bit)
  3086. BUG_ON(addr & 0x7);
  3087. else
  3088. BUG_ON(addr & 0x3);
  3089. amdgpu_ring_write(ring, lower_32_bits(addr));
  3090. amdgpu_ring_write(ring, upper_32_bits(addr));
  3091. amdgpu_ring_write(ring, lower_32_bits(seq));
  3092. amdgpu_ring_write(ring, upper_32_bits(seq));
  3093. amdgpu_ring_write(ring, 0);
  3094. }
  3095. static void gfx_v9_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  3096. {
  3097. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  3098. uint32_t seq = ring->fence_drv.sync_seq;
  3099. uint64_t addr = ring->fence_drv.gpu_addr;
  3100. gfx_v9_0_wait_reg_mem(ring, usepfp, 1, 0,
  3101. lower_32_bits(addr), upper_32_bits(addr),
  3102. seq, 0xffffffff, 4);
  3103. }
  3104. static void gfx_v9_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  3105. unsigned vm_id, uint64_t pd_addr)
  3106. {
  3107. struct amdgpu_vmhub *hub = &ring->adev->vmhub[ring->funcs->vmhub];
  3108. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  3109. uint32_t req = ring->adev->gart.gart_funcs->get_invalidate_req(vm_id);
  3110. unsigned eng = ring->vm_inv_eng;
  3111. pd_addr = amdgpu_gart_get_vm_pde(ring->adev, pd_addr);
  3112. pd_addr |= AMDGPU_PTE_VALID;
  3113. gfx_v9_0_write_data_to_reg(ring, usepfp, true,
  3114. hub->ctx0_ptb_addr_lo32 + (2 * vm_id),
  3115. lower_32_bits(pd_addr));
  3116. gfx_v9_0_write_data_to_reg(ring, usepfp, true,
  3117. hub->ctx0_ptb_addr_hi32 + (2 * vm_id),
  3118. upper_32_bits(pd_addr));
  3119. gfx_v9_0_write_data_to_reg(ring, usepfp, true,
  3120. hub->vm_inv_eng0_req + eng, req);
  3121. /* wait for the invalidate to complete */
  3122. gfx_v9_0_wait_reg_mem(ring, 0, 0, 0, hub->vm_inv_eng0_ack +
  3123. eng, 0, 1 << vm_id, 1 << vm_id, 0x20);
  3124. /* compute doesn't have PFP */
  3125. if (usepfp) {
  3126. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  3127. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  3128. amdgpu_ring_write(ring, 0x0);
  3129. }
  3130. }
  3131. static u64 gfx_v9_0_ring_get_rptr_compute(struct amdgpu_ring *ring)
  3132. {
  3133. return ring->adev->wb.wb[ring->rptr_offs]; /* gfx9 hardware is 32bit rptr */
  3134. }
  3135. static u64 gfx_v9_0_ring_get_wptr_compute(struct amdgpu_ring *ring)
  3136. {
  3137. u64 wptr;
  3138. /* XXX check if swapping is necessary on BE */
  3139. if (ring->use_doorbell)
  3140. wptr = atomic64_read((atomic64_t *)&ring->adev->wb.wb[ring->wptr_offs]);
  3141. else
  3142. BUG();
  3143. return wptr;
  3144. }
  3145. static void gfx_v9_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  3146. {
  3147. struct amdgpu_device *adev = ring->adev;
  3148. /* XXX check if swapping is necessary on BE */
  3149. if (ring->use_doorbell) {
  3150. atomic64_set((atomic64_t*)&adev->wb.wb[ring->wptr_offs], ring->wptr);
  3151. WDOORBELL64(ring->doorbell_index, ring->wptr);
  3152. } else{
  3153. BUG(); /* only DOORBELL method supported on gfx9 now */
  3154. }
  3155. }
  3156. static void gfx_v9_0_ring_emit_fence_kiq(struct amdgpu_ring *ring, u64 addr,
  3157. u64 seq, unsigned int flags)
  3158. {
  3159. /* we only allocate 32bit for each seq wb address */
  3160. BUG_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  3161. /* write fence seq to the "addr" */
  3162. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3163. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3164. WRITE_DATA_DST_SEL(5) | WR_CONFIRM));
  3165. amdgpu_ring_write(ring, lower_32_bits(addr));
  3166. amdgpu_ring_write(ring, upper_32_bits(addr));
  3167. amdgpu_ring_write(ring, lower_32_bits(seq));
  3168. if (flags & AMDGPU_FENCE_FLAG_INT) {
  3169. /* set register to trigger INT */
  3170. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3171. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3172. WRITE_DATA_DST_SEL(0) | WR_CONFIRM));
  3173. amdgpu_ring_write(ring, SOC15_REG_OFFSET(GC, 0, mmCPC_INT_STATUS));
  3174. amdgpu_ring_write(ring, 0);
  3175. amdgpu_ring_write(ring, 0x20000000); /* src_id is 178 */
  3176. }
  3177. }
  3178. static void gfx_v9_ring_emit_sb(struct amdgpu_ring *ring)
  3179. {
  3180. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  3181. amdgpu_ring_write(ring, 0);
  3182. }
  3183. static void gfx_v9_0_ring_emit_ce_meta(struct amdgpu_ring *ring)
  3184. {
  3185. static struct v9_ce_ib_state ce_payload = {0};
  3186. uint64_t csa_addr;
  3187. int cnt;
  3188. cnt = (sizeof(ce_payload) >> 2) + 4 - 2;
  3189. csa_addr = AMDGPU_VA_RESERVED_SIZE - 2 * 4096;
  3190. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt));
  3191. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(2) |
  3192. WRITE_DATA_DST_SEL(8) |
  3193. WR_CONFIRM) |
  3194. WRITE_DATA_CACHE_POLICY(0));
  3195. amdgpu_ring_write(ring, lower_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, ce_payload)));
  3196. amdgpu_ring_write(ring, upper_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, ce_payload)));
  3197. amdgpu_ring_write_multiple(ring, (void *)&ce_payload, sizeof(ce_payload) >> 2);
  3198. }
  3199. static void gfx_v9_0_ring_emit_de_meta(struct amdgpu_ring *ring)
  3200. {
  3201. static struct v9_de_ib_state de_payload = {0};
  3202. uint64_t csa_addr, gds_addr;
  3203. int cnt;
  3204. csa_addr = AMDGPU_VA_RESERVED_SIZE - 2 * 4096;
  3205. gds_addr = csa_addr + 4096;
  3206. de_payload.gds_backup_addrlo = lower_32_bits(gds_addr);
  3207. de_payload.gds_backup_addrhi = upper_32_bits(gds_addr);
  3208. cnt = (sizeof(de_payload) >> 2) + 4 - 2;
  3209. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt));
  3210. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(1) |
  3211. WRITE_DATA_DST_SEL(8) |
  3212. WR_CONFIRM) |
  3213. WRITE_DATA_CACHE_POLICY(0));
  3214. amdgpu_ring_write(ring, lower_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, de_payload)));
  3215. amdgpu_ring_write(ring, upper_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, de_payload)));
  3216. amdgpu_ring_write_multiple(ring, (void *)&de_payload, sizeof(de_payload) >> 2);
  3217. }
  3218. static void gfx_v9_ring_emit_cntxcntl(struct amdgpu_ring *ring, uint32_t flags)
  3219. {
  3220. uint32_t dw2 = 0;
  3221. if (amdgpu_sriov_vf(ring->adev))
  3222. gfx_v9_0_ring_emit_ce_meta(ring);
  3223. dw2 |= 0x80000000; /* set load_enable otherwise this package is just NOPs */
  3224. if (flags & AMDGPU_HAVE_CTX_SWITCH) {
  3225. /* set load_global_config & load_global_uconfig */
  3226. dw2 |= 0x8001;
  3227. /* set load_cs_sh_regs */
  3228. dw2 |= 0x01000000;
  3229. /* set load_per_context_state & load_gfx_sh_regs for GFX */
  3230. dw2 |= 0x10002;
  3231. /* set load_ce_ram if preamble presented */
  3232. if (AMDGPU_PREAMBLE_IB_PRESENT & flags)
  3233. dw2 |= 0x10000000;
  3234. } else {
  3235. /* still load_ce_ram if this is the first time preamble presented
  3236. * although there is no context switch happens.
  3237. */
  3238. if (AMDGPU_PREAMBLE_IB_PRESENT_FIRST & flags)
  3239. dw2 |= 0x10000000;
  3240. }
  3241. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  3242. amdgpu_ring_write(ring, dw2);
  3243. amdgpu_ring_write(ring, 0);
  3244. }
  3245. static unsigned gfx_v9_0_ring_emit_init_cond_exec(struct amdgpu_ring *ring)
  3246. {
  3247. unsigned ret;
  3248. amdgpu_ring_write(ring, PACKET3(PACKET3_COND_EXEC, 3));
  3249. amdgpu_ring_write(ring, lower_32_bits(ring->cond_exe_gpu_addr));
  3250. amdgpu_ring_write(ring, upper_32_bits(ring->cond_exe_gpu_addr));
  3251. amdgpu_ring_write(ring, 0); /* discard following DWs if *cond_exec_gpu_addr==0 */
  3252. ret = ring->wptr & ring->buf_mask;
  3253. amdgpu_ring_write(ring, 0x55aa55aa); /* patch dummy value later */
  3254. return ret;
  3255. }
  3256. static void gfx_v9_0_ring_emit_patch_cond_exec(struct amdgpu_ring *ring, unsigned offset)
  3257. {
  3258. unsigned cur;
  3259. BUG_ON(offset > ring->buf_mask);
  3260. BUG_ON(ring->ring[offset] != 0x55aa55aa);
  3261. cur = (ring->wptr & ring->buf_mask) - 1;
  3262. if (likely(cur > offset))
  3263. ring->ring[offset] = cur - offset;
  3264. else
  3265. ring->ring[offset] = (ring->ring_size>>2) - offset + cur;
  3266. }
  3267. static void gfx_v9_0_ring_emit_tmz(struct amdgpu_ring *ring, bool start)
  3268. {
  3269. amdgpu_ring_write(ring, PACKET3(PACKET3_FRAME_CONTROL, 0));
  3270. amdgpu_ring_write(ring, FRAME_CMD(start ? 0 : 1)); /* frame_end */
  3271. }
  3272. static void gfx_v9_0_ring_emit_rreg(struct amdgpu_ring *ring, uint32_t reg)
  3273. {
  3274. struct amdgpu_device *adev = ring->adev;
  3275. amdgpu_ring_write(ring, PACKET3(PACKET3_COPY_DATA, 4));
  3276. amdgpu_ring_write(ring, 0 | /* src: register*/
  3277. (5 << 8) | /* dst: memory */
  3278. (1 << 20)); /* write confirm */
  3279. amdgpu_ring_write(ring, reg);
  3280. amdgpu_ring_write(ring, 0);
  3281. amdgpu_ring_write(ring, lower_32_bits(adev->wb.gpu_addr +
  3282. adev->virt.reg_val_offs * 4));
  3283. amdgpu_ring_write(ring, upper_32_bits(adev->wb.gpu_addr +
  3284. adev->virt.reg_val_offs * 4));
  3285. }
  3286. static void gfx_v9_0_ring_emit_wreg(struct amdgpu_ring *ring, uint32_t reg,
  3287. uint32_t val)
  3288. {
  3289. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3290. amdgpu_ring_write(ring, (1 << 16)); /* no inc addr */
  3291. amdgpu_ring_write(ring, reg);
  3292. amdgpu_ring_write(ring, 0);
  3293. amdgpu_ring_write(ring, val);
  3294. }
  3295. static void gfx_v9_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  3296. enum amdgpu_interrupt_state state)
  3297. {
  3298. switch (state) {
  3299. case AMDGPU_IRQ_STATE_DISABLE:
  3300. case AMDGPU_IRQ_STATE_ENABLE:
  3301. WREG32_FIELD15(GC, 0, CP_INT_CNTL_RING0,
  3302. TIME_STAMP_INT_ENABLE,
  3303. state == AMDGPU_IRQ_STATE_ENABLE ? 1 : 0);
  3304. break;
  3305. default:
  3306. break;
  3307. }
  3308. }
  3309. static void gfx_v9_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  3310. int me, int pipe,
  3311. enum amdgpu_interrupt_state state)
  3312. {
  3313. u32 mec_int_cntl, mec_int_cntl_reg;
  3314. /*
  3315. * amdgpu controls only the first MEC. That's why this function only
  3316. * handles the setting of interrupts for this specific MEC. All other
  3317. * pipes' interrupts are set by amdkfd.
  3318. */
  3319. if (me == 1) {
  3320. switch (pipe) {
  3321. case 0:
  3322. mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE0_INT_CNTL);
  3323. break;
  3324. case 1:
  3325. mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE1_INT_CNTL);
  3326. break;
  3327. case 2:
  3328. mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE2_INT_CNTL);
  3329. break;
  3330. case 3:
  3331. mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE3_INT_CNTL);
  3332. break;
  3333. default:
  3334. DRM_DEBUG("invalid pipe %d\n", pipe);
  3335. return;
  3336. }
  3337. } else {
  3338. DRM_DEBUG("invalid me %d\n", me);
  3339. return;
  3340. }
  3341. switch (state) {
  3342. case AMDGPU_IRQ_STATE_DISABLE:
  3343. mec_int_cntl = RREG32(mec_int_cntl_reg);
  3344. mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
  3345. TIME_STAMP_INT_ENABLE, 0);
  3346. WREG32(mec_int_cntl_reg, mec_int_cntl);
  3347. break;
  3348. case AMDGPU_IRQ_STATE_ENABLE:
  3349. mec_int_cntl = RREG32(mec_int_cntl_reg);
  3350. mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
  3351. TIME_STAMP_INT_ENABLE, 1);
  3352. WREG32(mec_int_cntl_reg, mec_int_cntl);
  3353. break;
  3354. default:
  3355. break;
  3356. }
  3357. }
  3358. static int gfx_v9_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  3359. struct amdgpu_irq_src *source,
  3360. unsigned type,
  3361. enum amdgpu_interrupt_state state)
  3362. {
  3363. switch (state) {
  3364. case AMDGPU_IRQ_STATE_DISABLE:
  3365. case AMDGPU_IRQ_STATE_ENABLE:
  3366. WREG32_FIELD15(GC, 0, CP_INT_CNTL_RING0,
  3367. PRIV_REG_INT_ENABLE,
  3368. state == AMDGPU_IRQ_STATE_ENABLE ? 1 : 0);
  3369. break;
  3370. default:
  3371. break;
  3372. }
  3373. return 0;
  3374. }
  3375. static int gfx_v9_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  3376. struct amdgpu_irq_src *source,
  3377. unsigned type,
  3378. enum amdgpu_interrupt_state state)
  3379. {
  3380. switch (state) {
  3381. case AMDGPU_IRQ_STATE_DISABLE:
  3382. case AMDGPU_IRQ_STATE_ENABLE:
  3383. WREG32_FIELD15(GC, 0, CP_INT_CNTL_RING0,
  3384. PRIV_INSTR_INT_ENABLE,
  3385. state == AMDGPU_IRQ_STATE_ENABLE ? 1 : 0);
  3386. default:
  3387. break;
  3388. }
  3389. return 0;
  3390. }
  3391. static int gfx_v9_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  3392. struct amdgpu_irq_src *src,
  3393. unsigned type,
  3394. enum amdgpu_interrupt_state state)
  3395. {
  3396. switch (type) {
  3397. case AMDGPU_CP_IRQ_GFX_EOP:
  3398. gfx_v9_0_set_gfx_eop_interrupt_state(adev, state);
  3399. break;
  3400. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  3401. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 0, state);
  3402. break;
  3403. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  3404. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 1, state);
  3405. break;
  3406. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP:
  3407. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 2, state);
  3408. break;
  3409. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP:
  3410. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 3, state);
  3411. break;
  3412. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP:
  3413. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 0, state);
  3414. break;
  3415. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP:
  3416. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 1, state);
  3417. break;
  3418. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP:
  3419. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 2, state);
  3420. break;
  3421. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP:
  3422. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 3, state);
  3423. break;
  3424. default:
  3425. break;
  3426. }
  3427. return 0;
  3428. }
  3429. static int gfx_v9_0_eop_irq(struct amdgpu_device *adev,
  3430. struct amdgpu_irq_src *source,
  3431. struct amdgpu_iv_entry *entry)
  3432. {
  3433. int i;
  3434. u8 me_id, pipe_id, queue_id;
  3435. struct amdgpu_ring *ring;
  3436. DRM_DEBUG("IH: CP EOP\n");
  3437. me_id = (entry->ring_id & 0x0c) >> 2;
  3438. pipe_id = (entry->ring_id & 0x03) >> 0;
  3439. queue_id = (entry->ring_id & 0x70) >> 4;
  3440. switch (me_id) {
  3441. case 0:
  3442. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  3443. break;
  3444. case 1:
  3445. case 2:
  3446. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  3447. ring = &adev->gfx.compute_ring[i];
  3448. /* Per-queue interrupt is supported for MEC starting from VI.
  3449. * The interrupt can only be enabled/disabled per pipe instead of per queue.
  3450. */
  3451. if ((ring->me == me_id) && (ring->pipe == pipe_id) && (ring->queue == queue_id))
  3452. amdgpu_fence_process(ring);
  3453. }
  3454. break;
  3455. }
  3456. return 0;
  3457. }
  3458. static int gfx_v9_0_priv_reg_irq(struct amdgpu_device *adev,
  3459. struct amdgpu_irq_src *source,
  3460. struct amdgpu_iv_entry *entry)
  3461. {
  3462. DRM_ERROR("Illegal register access in command stream\n");
  3463. schedule_work(&adev->reset_work);
  3464. return 0;
  3465. }
  3466. static int gfx_v9_0_priv_inst_irq(struct amdgpu_device *adev,
  3467. struct amdgpu_irq_src *source,
  3468. struct amdgpu_iv_entry *entry)
  3469. {
  3470. DRM_ERROR("Illegal instruction in command stream\n");
  3471. schedule_work(&adev->reset_work);
  3472. return 0;
  3473. }
  3474. static int gfx_v9_0_kiq_set_interrupt_state(struct amdgpu_device *adev,
  3475. struct amdgpu_irq_src *src,
  3476. unsigned int type,
  3477. enum amdgpu_interrupt_state state)
  3478. {
  3479. uint32_t tmp, target;
  3480. struct amdgpu_ring *ring = &(adev->gfx.kiq.ring);
  3481. if (ring->me == 1)
  3482. target = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE0_INT_CNTL);
  3483. else
  3484. target = SOC15_REG_OFFSET(GC, 0, mmCP_ME2_PIPE0_INT_CNTL);
  3485. target += ring->pipe;
  3486. switch (type) {
  3487. case AMDGPU_CP_KIQ_IRQ_DRIVER0:
  3488. if (state == AMDGPU_IRQ_STATE_DISABLE) {
  3489. tmp = RREG32_SOC15(GC, 0, mmCPC_INT_CNTL);
  3490. tmp = REG_SET_FIELD(tmp, CPC_INT_CNTL,
  3491. GENERIC2_INT_ENABLE, 0);
  3492. WREG32_SOC15(GC, 0, mmCPC_INT_CNTL, tmp);
  3493. tmp = RREG32(target);
  3494. tmp = REG_SET_FIELD(tmp, CP_ME2_PIPE0_INT_CNTL,
  3495. GENERIC2_INT_ENABLE, 0);
  3496. WREG32(target, tmp);
  3497. } else {
  3498. tmp = RREG32_SOC15(GC, 0, mmCPC_INT_CNTL);
  3499. tmp = REG_SET_FIELD(tmp, CPC_INT_CNTL,
  3500. GENERIC2_INT_ENABLE, 1);
  3501. WREG32_SOC15(GC, 0, mmCPC_INT_CNTL, tmp);
  3502. tmp = RREG32(target);
  3503. tmp = REG_SET_FIELD(tmp, CP_ME2_PIPE0_INT_CNTL,
  3504. GENERIC2_INT_ENABLE, 1);
  3505. WREG32(target, tmp);
  3506. }
  3507. break;
  3508. default:
  3509. BUG(); /* kiq only support GENERIC2_INT now */
  3510. break;
  3511. }
  3512. return 0;
  3513. }
  3514. static int gfx_v9_0_kiq_irq(struct amdgpu_device *adev,
  3515. struct amdgpu_irq_src *source,
  3516. struct amdgpu_iv_entry *entry)
  3517. {
  3518. u8 me_id, pipe_id, queue_id;
  3519. struct amdgpu_ring *ring = &(adev->gfx.kiq.ring);
  3520. me_id = (entry->ring_id & 0x0c) >> 2;
  3521. pipe_id = (entry->ring_id & 0x03) >> 0;
  3522. queue_id = (entry->ring_id & 0x70) >> 4;
  3523. DRM_DEBUG("IH: CPC GENERIC2_INT, me:%d, pipe:%d, queue:%d\n",
  3524. me_id, pipe_id, queue_id);
  3525. amdgpu_fence_process(ring);
  3526. return 0;
  3527. }
  3528. const struct amd_ip_funcs gfx_v9_0_ip_funcs = {
  3529. .name = "gfx_v9_0",
  3530. .early_init = gfx_v9_0_early_init,
  3531. .late_init = gfx_v9_0_late_init,
  3532. .sw_init = gfx_v9_0_sw_init,
  3533. .sw_fini = gfx_v9_0_sw_fini,
  3534. .hw_init = gfx_v9_0_hw_init,
  3535. .hw_fini = gfx_v9_0_hw_fini,
  3536. .suspend = gfx_v9_0_suspend,
  3537. .resume = gfx_v9_0_resume,
  3538. .is_idle = gfx_v9_0_is_idle,
  3539. .wait_for_idle = gfx_v9_0_wait_for_idle,
  3540. .soft_reset = gfx_v9_0_soft_reset,
  3541. .set_clockgating_state = gfx_v9_0_set_clockgating_state,
  3542. .set_powergating_state = gfx_v9_0_set_powergating_state,
  3543. .get_clockgating_state = gfx_v9_0_get_clockgating_state,
  3544. };
  3545. static const struct amdgpu_ring_funcs gfx_v9_0_ring_funcs_gfx = {
  3546. .type = AMDGPU_RING_TYPE_GFX,
  3547. .align_mask = 0xff,
  3548. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  3549. .support_64bit_ptrs = true,
  3550. .vmhub = AMDGPU_GFXHUB,
  3551. .get_rptr = gfx_v9_0_ring_get_rptr_gfx,
  3552. .get_wptr = gfx_v9_0_ring_get_wptr_gfx,
  3553. .set_wptr = gfx_v9_0_ring_set_wptr_gfx,
  3554. .emit_frame_size = /* totally 242 maximum if 16 IBs */
  3555. 5 + /* COND_EXEC */
  3556. 7 + /* PIPELINE_SYNC */
  3557. 24 + /* VM_FLUSH */
  3558. 8 + /* FENCE for VM_FLUSH */
  3559. 20 + /* GDS switch */
  3560. 4 + /* double SWITCH_BUFFER,
  3561. the first COND_EXEC jump to the place just
  3562. prior to this double SWITCH_BUFFER */
  3563. 5 + /* COND_EXEC */
  3564. 7 + /* HDP_flush */
  3565. 4 + /* VGT_flush */
  3566. 14 + /* CE_META */
  3567. 31 + /* DE_META */
  3568. 3 + /* CNTX_CTRL */
  3569. 5 + /* HDP_INVL */
  3570. 8 + 8 + /* FENCE x2 */
  3571. 2, /* SWITCH_BUFFER */
  3572. .emit_ib_size = 4, /* gfx_v9_0_ring_emit_ib_gfx */
  3573. .emit_ib = gfx_v9_0_ring_emit_ib_gfx,
  3574. .emit_fence = gfx_v9_0_ring_emit_fence,
  3575. .emit_pipeline_sync = gfx_v9_0_ring_emit_pipeline_sync,
  3576. .emit_vm_flush = gfx_v9_0_ring_emit_vm_flush,
  3577. .emit_gds_switch = gfx_v9_0_ring_emit_gds_switch,
  3578. .emit_hdp_flush = gfx_v9_0_ring_emit_hdp_flush,
  3579. .emit_hdp_invalidate = gfx_v9_0_ring_emit_hdp_invalidate,
  3580. .test_ring = gfx_v9_0_ring_test_ring,
  3581. .test_ib = gfx_v9_0_ring_test_ib,
  3582. .insert_nop = amdgpu_ring_insert_nop,
  3583. .pad_ib = amdgpu_ring_generic_pad_ib,
  3584. .emit_switch_buffer = gfx_v9_ring_emit_sb,
  3585. .emit_cntxcntl = gfx_v9_ring_emit_cntxcntl,
  3586. .init_cond_exec = gfx_v9_0_ring_emit_init_cond_exec,
  3587. .patch_cond_exec = gfx_v9_0_ring_emit_patch_cond_exec,
  3588. .emit_tmz = gfx_v9_0_ring_emit_tmz,
  3589. };
  3590. static const struct amdgpu_ring_funcs gfx_v9_0_ring_funcs_compute = {
  3591. .type = AMDGPU_RING_TYPE_COMPUTE,
  3592. .align_mask = 0xff,
  3593. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  3594. .support_64bit_ptrs = true,
  3595. .vmhub = AMDGPU_GFXHUB,
  3596. .get_rptr = gfx_v9_0_ring_get_rptr_compute,
  3597. .get_wptr = gfx_v9_0_ring_get_wptr_compute,
  3598. .set_wptr = gfx_v9_0_ring_set_wptr_compute,
  3599. .emit_frame_size =
  3600. 20 + /* gfx_v9_0_ring_emit_gds_switch */
  3601. 7 + /* gfx_v9_0_ring_emit_hdp_flush */
  3602. 5 + /* gfx_v9_0_ring_emit_hdp_invalidate */
  3603. 7 + /* gfx_v9_0_ring_emit_pipeline_sync */
  3604. 24 + /* gfx_v9_0_ring_emit_vm_flush */
  3605. 8 + 8 + 8, /* gfx_v9_0_ring_emit_fence x3 for user fence, vm fence */
  3606. .emit_ib_size = 4, /* gfx_v9_0_ring_emit_ib_compute */
  3607. .emit_ib = gfx_v9_0_ring_emit_ib_compute,
  3608. .emit_fence = gfx_v9_0_ring_emit_fence,
  3609. .emit_pipeline_sync = gfx_v9_0_ring_emit_pipeline_sync,
  3610. .emit_vm_flush = gfx_v9_0_ring_emit_vm_flush,
  3611. .emit_gds_switch = gfx_v9_0_ring_emit_gds_switch,
  3612. .emit_hdp_flush = gfx_v9_0_ring_emit_hdp_flush,
  3613. .emit_hdp_invalidate = gfx_v9_0_ring_emit_hdp_invalidate,
  3614. .test_ring = gfx_v9_0_ring_test_ring,
  3615. .test_ib = gfx_v9_0_ring_test_ib,
  3616. .insert_nop = amdgpu_ring_insert_nop,
  3617. .pad_ib = amdgpu_ring_generic_pad_ib,
  3618. };
  3619. static const struct amdgpu_ring_funcs gfx_v9_0_ring_funcs_kiq = {
  3620. .type = AMDGPU_RING_TYPE_KIQ,
  3621. .align_mask = 0xff,
  3622. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  3623. .support_64bit_ptrs = true,
  3624. .vmhub = AMDGPU_GFXHUB,
  3625. .get_rptr = gfx_v9_0_ring_get_rptr_compute,
  3626. .get_wptr = gfx_v9_0_ring_get_wptr_compute,
  3627. .set_wptr = gfx_v9_0_ring_set_wptr_compute,
  3628. .emit_frame_size =
  3629. 20 + /* gfx_v9_0_ring_emit_gds_switch */
  3630. 7 + /* gfx_v9_0_ring_emit_hdp_flush */
  3631. 5 + /* gfx_v9_0_ring_emit_hdp_invalidate */
  3632. 7 + /* gfx_v9_0_ring_emit_pipeline_sync */
  3633. 24 + /* gfx_v9_0_ring_emit_vm_flush */
  3634. 8 + 8 + 8, /* gfx_v9_0_ring_emit_fence_kiq x3 for user fence, vm fence */
  3635. .emit_ib_size = 4, /* gfx_v9_0_ring_emit_ib_compute */
  3636. .emit_ib = gfx_v9_0_ring_emit_ib_compute,
  3637. .emit_fence = gfx_v9_0_ring_emit_fence_kiq,
  3638. .test_ring = gfx_v9_0_ring_test_ring,
  3639. .test_ib = gfx_v9_0_ring_test_ib,
  3640. .insert_nop = amdgpu_ring_insert_nop,
  3641. .pad_ib = amdgpu_ring_generic_pad_ib,
  3642. .emit_rreg = gfx_v9_0_ring_emit_rreg,
  3643. .emit_wreg = gfx_v9_0_ring_emit_wreg,
  3644. };
  3645. static void gfx_v9_0_set_ring_funcs(struct amdgpu_device *adev)
  3646. {
  3647. int i;
  3648. adev->gfx.kiq.ring.funcs = &gfx_v9_0_ring_funcs_kiq;
  3649. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  3650. adev->gfx.gfx_ring[i].funcs = &gfx_v9_0_ring_funcs_gfx;
  3651. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  3652. adev->gfx.compute_ring[i].funcs = &gfx_v9_0_ring_funcs_compute;
  3653. }
  3654. static const struct amdgpu_irq_src_funcs gfx_v9_0_kiq_irq_funcs = {
  3655. .set = gfx_v9_0_kiq_set_interrupt_state,
  3656. .process = gfx_v9_0_kiq_irq,
  3657. };
  3658. static const struct amdgpu_irq_src_funcs gfx_v9_0_eop_irq_funcs = {
  3659. .set = gfx_v9_0_set_eop_interrupt_state,
  3660. .process = gfx_v9_0_eop_irq,
  3661. };
  3662. static const struct amdgpu_irq_src_funcs gfx_v9_0_priv_reg_irq_funcs = {
  3663. .set = gfx_v9_0_set_priv_reg_fault_state,
  3664. .process = gfx_v9_0_priv_reg_irq,
  3665. };
  3666. static const struct amdgpu_irq_src_funcs gfx_v9_0_priv_inst_irq_funcs = {
  3667. .set = gfx_v9_0_set_priv_inst_fault_state,
  3668. .process = gfx_v9_0_priv_inst_irq,
  3669. };
  3670. static void gfx_v9_0_set_irq_funcs(struct amdgpu_device *adev)
  3671. {
  3672. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  3673. adev->gfx.eop_irq.funcs = &gfx_v9_0_eop_irq_funcs;
  3674. adev->gfx.priv_reg_irq.num_types = 1;
  3675. adev->gfx.priv_reg_irq.funcs = &gfx_v9_0_priv_reg_irq_funcs;
  3676. adev->gfx.priv_inst_irq.num_types = 1;
  3677. adev->gfx.priv_inst_irq.funcs = &gfx_v9_0_priv_inst_irq_funcs;
  3678. adev->gfx.kiq.irq.num_types = AMDGPU_CP_KIQ_IRQ_LAST;
  3679. adev->gfx.kiq.irq.funcs = &gfx_v9_0_kiq_irq_funcs;
  3680. }
  3681. static void gfx_v9_0_set_rlc_funcs(struct amdgpu_device *adev)
  3682. {
  3683. switch (adev->asic_type) {
  3684. case CHIP_VEGA10:
  3685. case CHIP_RAVEN:
  3686. adev->gfx.rlc.funcs = &gfx_v9_0_rlc_funcs;
  3687. break;
  3688. default:
  3689. break;
  3690. }
  3691. }
  3692. static void gfx_v9_0_set_gds_init(struct amdgpu_device *adev)
  3693. {
  3694. /* init asci gds info */
  3695. adev->gds.mem.total_size = RREG32_SOC15(GC, 0, mmGDS_VMID0_SIZE);
  3696. adev->gds.gws.total_size = 64;
  3697. adev->gds.oa.total_size = 16;
  3698. if (adev->gds.mem.total_size == 64 * 1024) {
  3699. adev->gds.mem.gfx_partition_size = 4096;
  3700. adev->gds.mem.cs_partition_size = 4096;
  3701. adev->gds.gws.gfx_partition_size = 4;
  3702. adev->gds.gws.cs_partition_size = 4;
  3703. adev->gds.oa.gfx_partition_size = 4;
  3704. adev->gds.oa.cs_partition_size = 1;
  3705. } else {
  3706. adev->gds.mem.gfx_partition_size = 1024;
  3707. adev->gds.mem.cs_partition_size = 1024;
  3708. adev->gds.gws.gfx_partition_size = 16;
  3709. adev->gds.gws.cs_partition_size = 16;
  3710. adev->gds.oa.gfx_partition_size = 4;
  3711. adev->gds.oa.cs_partition_size = 4;
  3712. }
  3713. }
  3714. static void gfx_v9_0_set_user_cu_inactive_bitmap(struct amdgpu_device *adev,
  3715. u32 bitmap)
  3716. {
  3717. u32 data;
  3718. if (!bitmap)
  3719. return;
  3720. data = bitmap << GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  3721. data &= GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  3722. WREG32_SOC15(GC, 0, mmGC_USER_SHADER_ARRAY_CONFIG, data);
  3723. }
  3724. static u32 gfx_v9_0_get_cu_active_bitmap(struct amdgpu_device *adev)
  3725. {
  3726. u32 data, mask;
  3727. data = RREG32_SOC15(GC, 0, mmCC_GC_SHADER_ARRAY_CONFIG);
  3728. data |= RREG32_SOC15(GC, 0, mmGC_USER_SHADER_ARRAY_CONFIG);
  3729. data &= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  3730. data >>= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  3731. mask = amdgpu_gfx_create_bitmask(adev->gfx.config.max_cu_per_sh);
  3732. return (~data) & mask;
  3733. }
  3734. static int gfx_v9_0_get_cu_info(struct amdgpu_device *adev,
  3735. struct amdgpu_cu_info *cu_info)
  3736. {
  3737. int i, j, k, counter, active_cu_number = 0;
  3738. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  3739. unsigned disable_masks[4 * 2];
  3740. if (!adev || !cu_info)
  3741. return -EINVAL;
  3742. amdgpu_gfx_parse_disable_cu(disable_masks, 4, 2);
  3743. mutex_lock(&adev->grbm_idx_mutex);
  3744. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3745. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3746. mask = 1;
  3747. ao_bitmap = 0;
  3748. counter = 0;
  3749. gfx_v9_0_select_se_sh(adev, i, j, 0xffffffff);
  3750. if (i < 4 && j < 2)
  3751. gfx_v9_0_set_user_cu_inactive_bitmap(
  3752. adev, disable_masks[i * 2 + j]);
  3753. bitmap = gfx_v9_0_get_cu_active_bitmap(adev);
  3754. cu_info->bitmap[i][j] = bitmap;
  3755. for (k = 0; k < adev->gfx.config.max_cu_per_sh; k ++) {
  3756. if (bitmap & mask) {
  3757. if (counter < adev->gfx.config.max_cu_per_sh)
  3758. ao_bitmap |= mask;
  3759. counter ++;
  3760. }
  3761. mask <<= 1;
  3762. }
  3763. active_cu_number += counter;
  3764. if (i < 2 && j < 2)
  3765. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  3766. cu_info->ao_cu_bitmap[i][j] = ao_bitmap;
  3767. }
  3768. }
  3769. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3770. mutex_unlock(&adev->grbm_idx_mutex);
  3771. cu_info->number = active_cu_number;
  3772. cu_info->ao_cu_mask = ao_cu_mask;
  3773. return 0;
  3774. }
  3775. const struct amdgpu_ip_block_version gfx_v9_0_ip_block =
  3776. {
  3777. .type = AMD_IP_BLOCK_TYPE_GFX,
  3778. .major = 9,
  3779. .minor = 0,
  3780. .rev = 0,
  3781. .funcs = &gfx_v9_0_ip_funcs,
  3782. };