dce_v6_0.c 105 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469
  1. /*
  2. * Copyright 2015 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <drm/drmP.h>
  24. #include "amdgpu.h"
  25. #include "amdgpu_pm.h"
  26. #include "amdgpu_i2c.h"
  27. #include "atom.h"
  28. #include "amdgpu_atombios.h"
  29. #include "atombios_crtc.h"
  30. #include "atombios_encoders.h"
  31. #include "amdgpu_pll.h"
  32. #include "amdgpu_connectors.h"
  33. #include "bif/bif_3_0_d.h"
  34. #include "bif/bif_3_0_sh_mask.h"
  35. #include "oss/oss_1_0_d.h"
  36. #include "oss/oss_1_0_sh_mask.h"
  37. #include "gca/gfx_6_0_d.h"
  38. #include "gca/gfx_6_0_sh_mask.h"
  39. #include "gmc/gmc_6_0_d.h"
  40. #include "gmc/gmc_6_0_sh_mask.h"
  41. #include "dce/dce_6_0_d.h"
  42. #include "dce/dce_6_0_sh_mask.h"
  43. #include "gca/gfx_7_2_enum.h"
  44. #include "si_enums.h"
  45. static void dce_v6_0_set_display_funcs(struct amdgpu_device *adev);
  46. static void dce_v6_0_set_irq_funcs(struct amdgpu_device *adev);
  47. static const u32 crtc_offsets[6] =
  48. {
  49. SI_CRTC0_REGISTER_OFFSET,
  50. SI_CRTC1_REGISTER_OFFSET,
  51. SI_CRTC2_REGISTER_OFFSET,
  52. SI_CRTC3_REGISTER_OFFSET,
  53. SI_CRTC4_REGISTER_OFFSET,
  54. SI_CRTC5_REGISTER_OFFSET
  55. };
  56. static const u32 hpd_offsets[] =
  57. {
  58. mmDC_HPD1_INT_STATUS - mmDC_HPD1_INT_STATUS,
  59. mmDC_HPD2_INT_STATUS - mmDC_HPD1_INT_STATUS,
  60. mmDC_HPD3_INT_STATUS - mmDC_HPD1_INT_STATUS,
  61. mmDC_HPD4_INT_STATUS - mmDC_HPD1_INT_STATUS,
  62. mmDC_HPD5_INT_STATUS - mmDC_HPD1_INT_STATUS,
  63. mmDC_HPD6_INT_STATUS - mmDC_HPD1_INT_STATUS,
  64. };
  65. static const uint32_t dig_offsets[] = {
  66. SI_CRTC0_REGISTER_OFFSET,
  67. SI_CRTC1_REGISTER_OFFSET,
  68. SI_CRTC2_REGISTER_OFFSET,
  69. SI_CRTC3_REGISTER_OFFSET,
  70. SI_CRTC4_REGISTER_OFFSET,
  71. SI_CRTC5_REGISTER_OFFSET,
  72. (0x13830 - 0x7030) >> 2,
  73. };
  74. static const struct {
  75. uint32_t reg;
  76. uint32_t vblank;
  77. uint32_t vline;
  78. uint32_t hpd;
  79. } interrupt_status_offsets[6] = { {
  80. .reg = mmDISP_INTERRUPT_STATUS,
  81. .vblank = DISP_INTERRUPT_STATUS__LB_D1_VBLANK_INTERRUPT_MASK,
  82. .vline = DISP_INTERRUPT_STATUS__LB_D1_VLINE_INTERRUPT_MASK,
  83. .hpd = DISP_INTERRUPT_STATUS__DC_HPD1_INTERRUPT_MASK
  84. }, {
  85. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE,
  86. .vblank = DISP_INTERRUPT_STATUS_CONTINUE__LB_D2_VBLANK_INTERRUPT_MASK,
  87. .vline = DISP_INTERRUPT_STATUS_CONTINUE__LB_D2_VLINE_INTERRUPT_MASK,
  88. .hpd = DISP_INTERRUPT_STATUS_CONTINUE__DC_HPD2_INTERRUPT_MASK
  89. }, {
  90. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE2,
  91. .vblank = DISP_INTERRUPT_STATUS_CONTINUE2__LB_D3_VBLANK_INTERRUPT_MASK,
  92. .vline = DISP_INTERRUPT_STATUS_CONTINUE2__LB_D3_VLINE_INTERRUPT_MASK,
  93. .hpd = DISP_INTERRUPT_STATUS_CONTINUE2__DC_HPD3_INTERRUPT_MASK
  94. }, {
  95. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE3,
  96. .vblank = DISP_INTERRUPT_STATUS_CONTINUE3__LB_D4_VBLANK_INTERRUPT_MASK,
  97. .vline = DISP_INTERRUPT_STATUS_CONTINUE3__LB_D4_VLINE_INTERRUPT_MASK,
  98. .hpd = DISP_INTERRUPT_STATUS_CONTINUE3__DC_HPD4_INTERRUPT_MASK
  99. }, {
  100. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE4,
  101. .vblank = DISP_INTERRUPT_STATUS_CONTINUE4__LB_D5_VBLANK_INTERRUPT_MASK,
  102. .vline = DISP_INTERRUPT_STATUS_CONTINUE4__LB_D5_VLINE_INTERRUPT_MASK,
  103. .hpd = DISP_INTERRUPT_STATUS_CONTINUE4__DC_HPD5_INTERRUPT_MASK
  104. }, {
  105. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE5,
  106. .vblank = DISP_INTERRUPT_STATUS_CONTINUE5__LB_D6_VBLANK_INTERRUPT_MASK,
  107. .vline = DISP_INTERRUPT_STATUS_CONTINUE5__LB_D6_VLINE_INTERRUPT_MASK,
  108. .hpd = DISP_INTERRUPT_STATUS_CONTINUE5__DC_HPD6_INTERRUPT_MASK
  109. } };
  110. static u32 dce_v6_0_audio_endpt_rreg(struct amdgpu_device *adev,
  111. u32 block_offset, u32 reg)
  112. {
  113. unsigned long flags;
  114. u32 r;
  115. spin_lock_irqsave(&adev->audio_endpt_idx_lock, flags);
  116. WREG32(mmAZALIA_F0_CODEC_ENDPOINT_INDEX + block_offset, reg);
  117. r = RREG32(mmAZALIA_F0_CODEC_ENDPOINT_DATA + block_offset);
  118. spin_unlock_irqrestore(&adev->audio_endpt_idx_lock, flags);
  119. return r;
  120. }
  121. static void dce_v6_0_audio_endpt_wreg(struct amdgpu_device *adev,
  122. u32 block_offset, u32 reg, u32 v)
  123. {
  124. unsigned long flags;
  125. spin_lock_irqsave(&adev->audio_endpt_idx_lock, flags);
  126. WREG32(mmAZALIA_F0_CODEC_ENDPOINT_INDEX + block_offset,
  127. reg | AZALIA_F0_CODEC_ENDPOINT_INDEX__AZALIA_ENDPOINT_REG_WRITE_EN_MASK);
  128. WREG32(mmAZALIA_F0_CODEC_ENDPOINT_DATA + block_offset, v);
  129. spin_unlock_irqrestore(&adev->audio_endpt_idx_lock, flags);
  130. }
  131. static bool dce_v6_0_is_in_vblank(struct amdgpu_device *adev, int crtc)
  132. {
  133. if (RREG32(mmCRTC_STATUS + crtc_offsets[crtc]) & CRTC_STATUS__CRTC_V_BLANK_MASK)
  134. return true;
  135. else
  136. return false;
  137. }
  138. static bool dce_v6_0_is_counter_moving(struct amdgpu_device *adev, int crtc)
  139. {
  140. u32 pos1, pos2;
  141. pos1 = RREG32(mmCRTC_STATUS_POSITION + crtc_offsets[crtc]);
  142. pos2 = RREG32(mmCRTC_STATUS_POSITION + crtc_offsets[crtc]);
  143. if (pos1 != pos2)
  144. return true;
  145. else
  146. return false;
  147. }
  148. /**
  149. * dce_v6_0_wait_for_vblank - vblank wait asic callback.
  150. *
  151. * @crtc: crtc to wait for vblank on
  152. *
  153. * Wait for vblank on the requested crtc (evergreen+).
  154. */
  155. static void dce_v6_0_vblank_wait(struct amdgpu_device *adev, int crtc)
  156. {
  157. unsigned i = 100;
  158. if (crtc >= adev->mode_info.num_crtc)
  159. return;
  160. if (!(RREG32(mmCRTC_CONTROL + crtc_offsets[crtc]) & CRTC_CONTROL__CRTC_MASTER_EN_MASK))
  161. return;
  162. /* depending on when we hit vblank, we may be close to active; if so,
  163. * wait for another frame.
  164. */
  165. while (dce_v6_0_is_in_vblank(adev, crtc)) {
  166. if (i++ == 100) {
  167. i = 0;
  168. if (!dce_v6_0_is_counter_moving(adev, crtc))
  169. break;
  170. }
  171. }
  172. while (!dce_v6_0_is_in_vblank(adev, crtc)) {
  173. if (i++ == 100) {
  174. i = 0;
  175. if (!dce_v6_0_is_counter_moving(adev, crtc))
  176. break;
  177. }
  178. }
  179. }
  180. static u32 dce_v6_0_vblank_get_counter(struct amdgpu_device *adev, int crtc)
  181. {
  182. if (crtc >= adev->mode_info.num_crtc)
  183. return 0;
  184. else
  185. return RREG32(mmCRTC_STATUS_FRAME_COUNT + crtc_offsets[crtc]);
  186. }
  187. static void dce_v6_0_pageflip_interrupt_init(struct amdgpu_device *adev)
  188. {
  189. unsigned i;
  190. /* Enable pflip interrupts */
  191. for (i = 0; i < adev->mode_info.num_crtc; i++)
  192. amdgpu_irq_get(adev, &adev->pageflip_irq, i);
  193. }
  194. static void dce_v6_0_pageflip_interrupt_fini(struct amdgpu_device *adev)
  195. {
  196. unsigned i;
  197. /* Disable pflip interrupts */
  198. for (i = 0; i < adev->mode_info.num_crtc; i++)
  199. amdgpu_irq_put(adev, &adev->pageflip_irq, i);
  200. }
  201. /**
  202. * dce_v6_0_page_flip - pageflip callback.
  203. *
  204. * @adev: amdgpu_device pointer
  205. * @crtc_id: crtc to cleanup pageflip on
  206. * @crtc_base: new address of the crtc (GPU MC address)
  207. *
  208. * Does the actual pageflip (evergreen+).
  209. * During vblank we take the crtc lock and wait for the update_pending
  210. * bit to go high, when it does, we release the lock, and allow the
  211. * double buffered update to take place.
  212. * Returns the current update pending status.
  213. */
  214. static void dce_v6_0_page_flip(struct amdgpu_device *adev,
  215. int crtc_id, u64 crtc_base, bool async)
  216. {
  217. struct amdgpu_crtc *amdgpu_crtc = adev->mode_info.crtcs[crtc_id];
  218. /* flip at hsync for async, default is vsync */
  219. WREG32(mmGRPH_FLIP_CONTROL + amdgpu_crtc->crtc_offset, async ?
  220. GRPH_FLIP_CONTROL__GRPH_SURFACE_UPDATE_H_RETRACE_EN_MASK : 0);
  221. /* update the scanout addresses */
  222. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  223. upper_32_bits(crtc_base));
  224. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  225. (u32)crtc_base);
  226. /* post the write */
  227. RREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset);
  228. }
  229. static int dce_v6_0_crtc_get_scanoutpos(struct amdgpu_device *adev, int crtc,
  230. u32 *vbl, u32 *position)
  231. {
  232. if ((crtc < 0) || (crtc >= adev->mode_info.num_crtc))
  233. return -EINVAL;
  234. *vbl = RREG32(mmCRTC_V_BLANK_START_END + crtc_offsets[crtc]);
  235. *position = RREG32(mmCRTC_STATUS_POSITION + crtc_offsets[crtc]);
  236. return 0;
  237. }
  238. /**
  239. * dce_v6_0_hpd_sense - hpd sense callback.
  240. *
  241. * @adev: amdgpu_device pointer
  242. * @hpd: hpd (hotplug detect) pin
  243. *
  244. * Checks if a digital monitor is connected (evergreen+).
  245. * Returns true if connected, false if not connected.
  246. */
  247. static bool dce_v6_0_hpd_sense(struct amdgpu_device *adev,
  248. enum amdgpu_hpd_id hpd)
  249. {
  250. bool connected = false;
  251. if (hpd >= adev->mode_info.num_hpd)
  252. return connected;
  253. if (RREG32(mmDC_HPD1_INT_STATUS + hpd_offsets[hpd]) & DC_HPD1_INT_STATUS__DC_HPD1_SENSE_MASK)
  254. connected = true;
  255. return connected;
  256. }
  257. /**
  258. * dce_v6_0_hpd_set_polarity - hpd set polarity callback.
  259. *
  260. * @adev: amdgpu_device pointer
  261. * @hpd: hpd (hotplug detect) pin
  262. *
  263. * Set the polarity of the hpd pin (evergreen+).
  264. */
  265. static void dce_v6_0_hpd_set_polarity(struct amdgpu_device *adev,
  266. enum amdgpu_hpd_id hpd)
  267. {
  268. u32 tmp;
  269. bool connected = dce_v6_0_hpd_sense(adev, hpd);
  270. if (hpd >= adev->mode_info.num_hpd)
  271. return;
  272. tmp = RREG32(mmDC_HPD1_INT_CONTROL + hpd_offsets[hpd]);
  273. if (connected)
  274. tmp &= ~DC_HPD1_INT_CONTROL__DC_HPD1_INT_POLARITY_MASK;
  275. else
  276. tmp |= DC_HPD1_INT_CONTROL__DC_HPD1_INT_POLARITY_MASK;
  277. WREG32(mmDC_HPD1_INT_CONTROL + hpd_offsets[hpd], tmp);
  278. }
  279. /**
  280. * dce_v6_0_hpd_init - hpd setup callback.
  281. *
  282. * @adev: amdgpu_device pointer
  283. *
  284. * Setup the hpd pins used by the card (evergreen+).
  285. * Enable the pin, set the polarity, and enable the hpd interrupts.
  286. */
  287. static void dce_v6_0_hpd_init(struct amdgpu_device *adev)
  288. {
  289. struct drm_device *dev = adev->ddev;
  290. struct drm_connector *connector;
  291. u32 tmp;
  292. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  293. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  294. if (amdgpu_connector->hpd.hpd >= adev->mode_info.num_hpd)
  295. continue;
  296. tmp = RREG32(mmDC_HPD1_CONTROL + hpd_offsets[amdgpu_connector->hpd.hpd]);
  297. tmp |= DC_HPD1_CONTROL__DC_HPD1_EN_MASK;
  298. WREG32(mmDC_HPD1_CONTROL + hpd_offsets[amdgpu_connector->hpd.hpd], tmp);
  299. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP ||
  300. connector->connector_type == DRM_MODE_CONNECTOR_LVDS) {
  301. /* don't try to enable hpd on eDP or LVDS avoid breaking the
  302. * aux dp channel on imac and help (but not completely fix)
  303. * https://bugzilla.redhat.com/show_bug.cgi?id=726143
  304. * also avoid interrupt storms during dpms.
  305. */
  306. tmp = RREG32(mmDC_HPD1_INT_CONTROL + hpd_offsets[amdgpu_connector->hpd.hpd]);
  307. tmp &= ~DC_HPD1_INT_CONTROL__DC_HPD1_INT_EN_MASK;
  308. WREG32(mmDC_HPD1_INT_CONTROL + hpd_offsets[amdgpu_connector->hpd.hpd], tmp);
  309. continue;
  310. }
  311. dce_v6_0_hpd_set_polarity(adev, amdgpu_connector->hpd.hpd);
  312. amdgpu_irq_get(adev, &adev->hpd_irq, amdgpu_connector->hpd.hpd);
  313. }
  314. }
  315. /**
  316. * dce_v6_0_hpd_fini - hpd tear down callback.
  317. *
  318. * @adev: amdgpu_device pointer
  319. *
  320. * Tear down the hpd pins used by the card (evergreen+).
  321. * Disable the hpd interrupts.
  322. */
  323. static void dce_v6_0_hpd_fini(struct amdgpu_device *adev)
  324. {
  325. struct drm_device *dev = adev->ddev;
  326. struct drm_connector *connector;
  327. u32 tmp;
  328. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  329. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  330. if (amdgpu_connector->hpd.hpd >= adev->mode_info.num_hpd)
  331. continue;
  332. tmp = RREG32(mmDC_HPD1_CONTROL + hpd_offsets[amdgpu_connector->hpd.hpd]);
  333. tmp &= ~DC_HPD1_CONTROL__DC_HPD1_EN_MASK;
  334. WREG32(mmDC_HPD1_CONTROL + hpd_offsets[amdgpu_connector->hpd.hpd], 0);
  335. amdgpu_irq_put(adev, &adev->hpd_irq, amdgpu_connector->hpd.hpd);
  336. }
  337. }
  338. static u32 dce_v6_0_hpd_get_gpio_reg(struct amdgpu_device *adev)
  339. {
  340. return mmDC_GPIO_HPD_A;
  341. }
  342. static void dce_v6_0_set_vga_render_state(struct amdgpu_device *adev,
  343. bool render)
  344. {
  345. if (!render)
  346. WREG32(mmVGA_RENDER_CONTROL,
  347. RREG32(mmVGA_RENDER_CONTROL) & VGA_VSTATUS_CNTL);
  348. }
  349. static int dce_v6_0_get_num_crtc(struct amdgpu_device *adev)
  350. {
  351. switch (adev->asic_type) {
  352. case CHIP_TAHITI:
  353. case CHIP_PITCAIRN:
  354. case CHIP_VERDE:
  355. return 6;
  356. case CHIP_OLAND:
  357. return 2;
  358. default:
  359. return 0;
  360. }
  361. }
  362. void dce_v6_0_disable_dce(struct amdgpu_device *adev)
  363. {
  364. /*Disable VGA render and enabled crtc, if has DCE engine*/
  365. if (amdgpu_atombios_has_dce_engine_info(adev)) {
  366. u32 tmp;
  367. int crtc_enabled, i;
  368. dce_v6_0_set_vga_render_state(adev, false);
  369. /*Disable crtc*/
  370. for (i = 0; i < dce_v6_0_get_num_crtc(adev); i++) {
  371. crtc_enabled = RREG32(mmCRTC_CONTROL + crtc_offsets[i]) &
  372. CRTC_CONTROL__CRTC_MASTER_EN_MASK;
  373. if (crtc_enabled) {
  374. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 1);
  375. tmp = RREG32(mmCRTC_CONTROL + crtc_offsets[i]);
  376. tmp &= ~CRTC_CONTROL__CRTC_MASTER_EN_MASK;
  377. WREG32(mmCRTC_CONTROL + crtc_offsets[i], tmp);
  378. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 0);
  379. }
  380. }
  381. }
  382. }
  383. static void dce_v6_0_program_fmt(struct drm_encoder *encoder)
  384. {
  385. struct drm_device *dev = encoder->dev;
  386. struct amdgpu_device *adev = dev->dev_private;
  387. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  388. struct drm_connector *connector = amdgpu_get_connector_for_encoder(encoder);
  389. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(encoder->crtc);
  390. int bpc = 0;
  391. u32 tmp = 0;
  392. enum amdgpu_connector_dither dither = AMDGPU_FMT_DITHER_DISABLE;
  393. if (connector) {
  394. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  395. bpc = amdgpu_connector_get_monitor_bpc(connector);
  396. dither = amdgpu_connector->dither;
  397. }
  398. /* LVDS FMT is set up by atom */
  399. if (amdgpu_encoder->devices & ATOM_DEVICE_LCD_SUPPORT)
  400. return;
  401. if (bpc == 0)
  402. return;
  403. switch (bpc) {
  404. case 6:
  405. if (dither == AMDGPU_FMT_DITHER_ENABLE)
  406. /* XXX sort out optimal dither settings */
  407. tmp |= (FMT_BIT_DEPTH_CONTROL__FMT_FRAME_RANDOM_ENABLE_MASK |
  408. FMT_BIT_DEPTH_CONTROL__FMT_HIGHPASS_RANDOM_ENABLE_MASK |
  409. FMT_BIT_DEPTH_CONTROL__FMT_SPATIAL_DITHER_EN_MASK);
  410. else
  411. tmp |= FMT_BIT_DEPTH_CONTROL__FMT_TRUNCATE_EN_MASK;
  412. break;
  413. case 8:
  414. if (dither == AMDGPU_FMT_DITHER_ENABLE)
  415. /* XXX sort out optimal dither settings */
  416. tmp |= (FMT_BIT_DEPTH_CONTROL__FMT_FRAME_RANDOM_ENABLE_MASK |
  417. FMT_BIT_DEPTH_CONTROL__FMT_HIGHPASS_RANDOM_ENABLE_MASK |
  418. FMT_BIT_DEPTH_CONTROL__FMT_RGB_RANDOM_ENABLE_MASK |
  419. FMT_BIT_DEPTH_CONTROL__FMT_SPATIAL_DITHER_EN_MASK |
  420. FMT_BIT_DEPTH_CONTROL__FMT_SPATIAL_DITHER_DEPTH_MASK);
  421. else
  422. tmp |= (FMT_BIT_DEPTH_CONTROL__FMT_TRUNCATE_EN_MASK |
  423. FMT_BIT_DEPTH_CONTROL__FMT_TRUNCATE_DEPTH_MASK);
  424. break;
  425. case 10:
  426. default:
  427. /* not needed */
  428. break;
  429. }
  430. WREG32(mmFMT_BIT_DEPTH_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  431. }
  432. /**
  433. * cik_get_number_of_dram_channels - get the number of dram channels
  434. *
  435. * @adev: amdgpu_device pointer
  436. *
  437. * Look up the number of video ram channels (CIK).
  438. * Used for display watermark bandwidth calculations
  439. * Returns the number of dram channels
  440. */
  441. static u32 si_get_number_of_dram_channels(struct amdgpu_device *adev)
  442. {
  443. u32 tmp = RREG32(mmMC_SHARED_CHMAP);
  444. switch ((tmp & MC_SHARED_CHMAP__NOOFCHAN_MASK) >> MC_SHARED_CHMAP__NOOFCHAN__SHIFT) {
  445. case 0:
  446. default:
  447. return 1;
  448. case 1:
  449. return 2;
  450. case 2:
  451. return 4;
  452. case 3:
  453. return 8;
  454. case 4:
  455. return 3;
  456. case 5:
  457. return 6;
  458. case 6:
  459. return 10;
  460. case 7:
  461. return 12;
  462. case 8:
  463. return 16;
  464. }
  465. }
  466. struct dce6_wm_params {
  467. u32 dram_channels; /* number of dram channels */
  468. u32 yclk; /* bandwidth per dram data pin in kHz */
  469. u32 sclk; /* engine clock in kHz */
  470. u32 disp_clk; /* display clock in kHz */
  471. u32 src_width; /* viewport width */
  472. u32 active_time; /* active display time in ns */
  473. u32 blank_time; /* blank time in ns */
  474. bool interlaced; /* mode is interlaced */
  475. fixed20_12 vsc; /* vertical scale ratio */
  476. u32 num_heads; /* number of active crtcs */
  477. u32 bytes_per_pixel; /* bytes per pixel display + overlay */
  478. u32 lb_size; /* line buffer allocated to pipe */
  479. u32 vtaps; /* vertical scaler taps */
  480. };
  481. /**
  482. * dce_v6_0_dram_bandwidth - get the dram bandwidth
  483. *
  484. * @wm: watermark calculation data
  485. *
  486. * Calculate the raw dram bandwidth (CIK).
  487. * Used for display watermark bandwidth calculations
  488. * Returns the dram bandwidth in MBytes/s
  489. */
  490. static u32 dce_v6_0_dram_bandwidth(struct dce6_wm_params *wm)
  491. {
  492. /* Calculate raw DRAM Bandwidth */
  493. fixed20_12 dram_efficiency; /* 0.7 */
  494. fixed20_12 yclk, dram_channels, bandwidth;
  495. fixed20_12 a;
  496. a.full = dfixed_const(1000);
  497. yclk.full = dfixed_const(wm->yclk);
  498. yclk.full = dfixed_div(yclk, a);
  499. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  500. a.full = dfixed_const(10);
  501. dram_efficiency.full = dfixed_const(7);
  502. dram_efficiency.full = dfixed_div(dram_efficiency, a);
  503. bandwidth.full = dfixed_mul(dram_channels, yclk);
  504. bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
  505. return dfixed_trunc(bandwidth);
  506. }
  507. /**
  508. * dce_v6_0_dram_bandwidth_for_display - get the dram bandwidth for display
  509. *
  510. * @wm: watermark calculation data
  511. *
  512. * Calculate the dram bandwidth used for display (CIK).
  513. * Used for display watermark bandwidth calculations
  514. * Returns the dram bandwidth for display in MBytes/s
  515. */
  516. static u32 dce_v6_0_dram_bandwidth_for_display(struct dce6_wm_params *wm)
  517. {
  518. /* Calculate DRAM Bandwidth and the part allocated to display. */
  519. fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
  520. fixed20_12 yclk, dram_channels, bandwidth;
  521. fixed20_12 a;
  522. a.full = dfixed_const(1000);
  523. yclk.full = dfixed_const(wm->yclk);
  524. yclk.full = dfixed_div(yclk, a);
  525. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  526. a.full = dfixed_const(10);
  527. disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
  528. disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
  529. bandwidth.full = dfixed_mul(dram_channels, yclk);
  530. bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
  531. return dfixed_trunc(bandwidth);
  532. }
  533. /**
  534. * dce_v6_0_data_return_bandwidth - get the data return bandwidth
  535. *
  536. * @wm: watermark calculation data
  537. *
  538. * Calculate the data return bandwidth used for display (CIK).
  539. * Used for display watermark bandwidth calculations
  540. * Returns the data return bandwidth in MBytes/s
  541. */
  542. static u32 dce_v6_0_data_return_bandwidth(struct dce6_wm_params *wm)
  543. {
  544. /* Calculate the display Data return Bandwidth */
  545. fixed20_12 return_efficiency; /* 0.8 */
  546. fixed20_12 sclk, bandwidth;
  547. fixed20_12 a;
  548. a.full = dfixed_const(1000);
  549. sclk.full = dfixed_const(wm->sclk);
  550. sclk.full = dfixed_div(sclk, a);
  551. a.full = dfixed_const(10);
  552. return_efficiency.full = dfixed_const(8);
  553. return_efficiency.full = dfixed_div(return_efficiency, a);
  554. a.full = dfixed_const(32);
  555. bandwidth.full = dfixed_mul(a, sclk);
  556. bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
  557. return dfixed_trunc(bandwidth);
  558. }
  559. /**
  560. * dce_v6_0_dmif_request_bandwidth - get the dmif bandwidth
  561. *
  562. * @wm: watermark calculation data
  563. *
  564. * Calculate the dmif bandwidth used for display (CIK).
  565. * Used for display watermark bandwidth calculations
  566. * Returns the dmif bandwidth in MBytes/s
  567. */
  568. static u32 dce_v6_0_dmif_request_bandwidth(struct dce6_wm_params *wm)
  569. {
  570. /* Calculate the DMIF Request Bandwidth */
  571. fixed20_12 disp_clk_request_efficiency; /* 0.8 */
  572. fixed20_12 disp_clk, bandwidth;
  573. fixed20_12 a, b;
  574. a.full = dfixed_const(1000);
  575. disp_clk.full = dfixed_const(wm->disp_clk);
  576. disp_clk.full = dfixed_div(disp_clk, a);
  577. a.full = dfixed_const(32);
  578. b.full = dfixed_mul(a, disp_clk);
  579. a.full = dfixed_const(10);
  580. disp_clk_request_efficiency.full = dfixed_const(8);
  581. disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
  582. bandwidth.full = dfixed_mul(b, disp_clk_request_efficiency);
  583. return dfixed_trunc(bandwidth);
  584. }
  585. /**
  586. * dce_v6_0_available_bandwidth - get the min available bandwidth
  587. *
  588. * @wm: watermark calculation data
  589. *
  590. * Calculate the min available bandwidth used for display (CIK).
  591. * Used for display watermark bandwidth calculations
  592. * Returns the min available bandwidth in MBytes/s
  593. */
  594. static u32 dce_v6_0_available_bandwidth(struct dce6_wm_params *wm)
  595. {
  596. /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
  597. u32 dram_bandwidth = dce_v6_0_dram_bandwidth(wm);
  598. u32 data_return_bandwidth = dce_v6_0_data_return_bandwidth(wm);
  599. u32 dmif_req_bandwidth = dce_v6_0_dmif_request_bandwidth(wm);
  600. return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
  601. }
  602. /**
  603. * dce_v6_0_average_bandwidth - get the average available bandwidth
  604. *
  605. * @wm: watermark calculation data
  606. *
  607. * Calculate the average available bandwidth used for display (CIK).
  608. * Used for display watermark bandwidth calculations
  609. * Returns the average available bandwidth in MBytes/s
  610. */
  611. static u32 dce_v6_0_average_bandwidth(struct dce6_wm_params *wm)
  612. {
  613. /* Calculate the display mode Average Bandwidth
  614. * DisplayMode should contain the source and destination dimensions,
  615. * timing, etc.
  616. */
  617. fixed20_12 bpp;
  618. fixed20_12 line_time;
  619. fixed20_12 src_width;
  620. fixed20_12 bandwidth;
  621. fixed20_12 a;
  622. a.full = dfixed_const(1000);
  623. line_time.full = dfixed_const(wm->active_time + wm->blank_time);
  624. line_time.full = dfixed_div(line_time, a);
  625. bpp.full = dfixed_const(wm->bytes_per_pixel);
  626. src_width.full = dfixed_const(wm->src_width);
  627. bandwidth.full = dfixed_mul(src_width, bpp);
  628. bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
  629. bandwidth.full = dfixed_div(bandwidth, line_time);
  630. return dfixed_trunc(bandwidth);
  631. }
  632. /**
  633. * dce_v6_0_latency_watermark - get the latency watermark
  634. *
  635. * @wm: watermark calculation data
  636. *
  637. * Calculate the latency watermark (CIK).
  638. * Used for display watermark bandwidth calculations
  639. * Returns the latency watermark in ns
  640. */
  641. static u32 dce_v6_0_latency_watermark(struct dce6_wm_params *wm)
  642. {
  643. /* First calculate the latency in ns */
  644. u32 mc_latency = 2000; /* 2000 ns. */
  645. u32 available_bandwidth = dce_v6_0_available_bandwidth(wm);
  646. u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
  647. u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
  648. u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
  649. u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
  650. (wm->num_heads * cursor_line_pair_return_time);
  651. u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
  652. u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
  653. u32 tmp, dmif_size = 12288;
  654. fixed20_12 a, b, c;
  655. if (wm->num_heads == 0)
  656. return 0;
  657. a.full = dfixed_const(2);
  658. b.full = dfixed_const(1);
  659. if ((wm->vsc.full > a.full) ||
  660. ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
  661. (wm->vtaps >= 5) ||
  662. ((wm->vsc.full >= a.full) && wm->interlaced))
  663. max_src_lines_per_dst_line = 4;
  664. else
  665. max_src_lines_per_dst_line = 2;
  666. a.full = dfixed_const(available_bandwidth);
  667. b.full = dfixed_const(wm->num_heads);
  668. a.full = dfixed_div(a, b);
  669. tmp = div_u64((u64) dmif_size * (u64) wm->disp_clk, mc_latency + 512);
  670. tmp = min(dfixed_trunc(a), tmp);
  671. lb_fill_bw = min(tmp, wm->disp_clk * wm->bytes_per_pixel / 1000);
  672. a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
  673. b.full = dfixed_const(1000);
  674. c.full = dfixed_const(lb_fill_bw);
  675. b.full = dfixed_div(c, b);
  676. a.full = dfixed_div(a, b);
  677. line_fill_time = dfixed_trunc(a);
  678. if (line_fill_time < wm->active_time)
  679. return latency;
  680. else
  681. return latency + (line_fill_time - wm->active_time);
  682. }
  683. /**
  684. * dce_v6_0_average_bandwidth_vs_dram_bandwidth_for_display - check
  685. * average and available dram bandwidth
  686. *
  687. * @wm: watermark calculation data
  688. *
  689. * Check if the display average bandwidth fits in the display
  690. * dram bandwidth (CIK).
  691. * Used for display watermark bandwidth calculations
  692. * Returns true if the display fits, false if not.
  693. */
  694. static bool dce_v6_0_average_bandwidth_vs_dram_bandwidth_for_display(struct dce6_wm_params *wm)
  695. {
  696. if (dce_v6_0_average_bandwidth(wm) <=
  697. (dce_v6_0_dram_bandwidth_for_display(wm) / wm->num_heads))
  698. return true;
  699. else
  700. return false;
  701. }
  702. /**
  703. * dce_v6_0_average_bandwidth_vs_available_bandwidth - check
  704. * average and available bandwidth
  705. *
  706. * @wm: watermark calculation data
  707. *
  708. * Check if the display average bandwidth fits in the display
  709. * available bandwidth (CIK).
  710. * Used for display watermark bandwidth calculations
  711. * Returns true if the display fits, false if not.
  712. */
  713. static bool dce_v6_0_average_bandwidth_vs_available_bandwidth(struct dce6_wm_params *wm)
  714. {
  715. if (dce_v6_0_average_bandwidth(wm) <=
  716. (dce_v6_0_available_bandwidth(wm) / wm->num_heads))
  717. return true;
  718. else
  719. return false;
  720. }
  721. /**
  722. * dce_v6_0_check_latency_hiding - check latency hiding
  723. *
  724. * @wm: watermark calculation data
  725. *
  726. * Check latency hiding (CIK).
  727. * Used for display watermark bandwidth calculations
  728. * Returns true if the display fits, false if not.
  729. */
  730. static bool dce_v6_0_check_latency_hiding(struct dce6_wm_params *wm)
  731. {
  732. u32 lb_partitions = wm->lb_size / wm->src_width;
  733. u32 line_time = wm->active_time + wm->blank_time;
  734. u32 latency_tolerant_lines;
  735. u32 latency_hiding;
  736. fixed20_12 a;
  737. a.full = dfixed_const(1);
  738. if (wm->vsc.full > a.full)
  739. latency_tolerant_lines = 1;
  740. else {
  741. if (lb_partitions <= (wm->vtaps + 1))
  742. latency_tolerant_lines = 1;
  743. else
  744. latency_tolerant_lines = 2;
  745. }
  746. latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
  747. if (dce_v6_0_latency_watermark(wm) <= latency_hiding)
  748. return true;
  749. else
  750. return false;
  751. }
  752. /**
  753. * dce_v6_0_program_watermarks - program display watermarks
  754. *
  755. * @adev: amdgpu_device pointer
  756. * @amdgpu_crtc: the selected display controller
  757. * @lb_size: line buffer size
  758. * @num_heads: number of display controllers in use
  759. *
  760. * Calculate and program the display watermarks for the
  761. * selected display controller (CIK).
  762. */
  763. static void dce_v6_0_program_watermarks(struct amdgpu_device *adev,
  764. struct amdgpu_crtc *amdgpu_crtc,
  765. u32 lb_size, u32 num_heads)
  766. {
  767. struct drm_display_mode *mode = &amdgpu_crtc->base.mode;
  768. struct dce6_wm_params wm_low, wm_high;
  769. u32 dram_channels;
  770. u32 active_time;
  771. u32 line_time = 0;
  772. u32 latency_watermark_a = 0, latency_watermark_b = 0;
  773. u32 priority_a_mark = 0, priority_b_mark = 0;
  774. u32 priority_a_cnt = PRIORITY_OFF;
  775. u32 priority_b_cnt = PRIORITY_OFF;
  776. u32 tmp, arb_control3, lb_vblank_lead_lines = 0;
  777. fixed20_12 a, b, c;
  778. if (amdgpu_crtc->base.enabled && num_heads && mode) {
  779. active_time = (u32) div_u64((u64)mode->crtc_hdisplay * 1000000,
  780. (u32)mode->clock);
  781. line_time = (u32) div_u64((u64)mode->crtc_htotal * 1000000,
  782. (u32)mode->clock);
  783. line_time = min(line_time, (u32)65535);
  784. priority_a_cnt = 0;
  785. priority_b_cnt = 0;
  786. dram_channels = si_get_number_of_dram_channels(adev);
  787. /* watermark for high clocks */
  788. if (adev->pm.dpm_enabled) {
  789. wm_high.yclk =
  790. amdgpu_dpm_get_mclk(adev, false) * 10;
  791. wm_high.sclk =
  792. amdgpu_dpm_get_sclk(adev, false) * 10;
  793. } else {
  794. wm_high.yclk = adev->pm.current_mclk * 10;
  795. wm_high.sclk = adev->pm.current_sclk * 10;
  796. }
  797. wm_high.disp_clk = mode->clock;
  798. wm_high.src_width = mode->crtc_hdisplay;
  799. wm_high.active_time = active_time;
  800. wm_high.blank_time = line_time - wm_high.active_time;
  801. wm_high.interlaced = false;
  802. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  803. wm_high.interlaced = true;
  804. wm_high.vsc = amdgpu_crtc->vsc;
  805. wm_high.vtaps = 1;
  806. if (amdgpu_crtc->rmx_type != RMX_OFF)
  807. wm_high.vtaps = 2;
  808. wm_high.bytes_per_pixel = 4; /* XXX: get this from fb config */
  809. wm_high.lb_size = lb_size;
  810. wm_high.dram_channels = dram_channels;
  811. wm_high.num_heads = num_heads;
  812. if (adev->pm.dpm_enabled) {
  813. /* watermark for low clocks */
  814. wm_low.yclk =
  815. amdgpu_dpm_get_mclk(adev, true) * 10;
  816. wm_low.sclk =
  817. amdgpu_dpm_get_sclk(adev, true) * 10;
  818. } else {
  819. wm_low.yclk = adev->pm.current_mclk * 10;
  820. wm_low.sclk = adev->pm.current_sclk * 10;
  821. }
  822. wm_low.disp_clk = mode->clock;
  823. wm_low.src_width = mode->crtc_hdisplay;
  824. wm_low.active_time = active_time;
  825. wm_low.blank_time = line_time - wm_low.active_time;
  826. wm_low.interlaced = false;
  827. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  828. wm_low.interlaced = true;
  829. wm_low.vsc = amdgpu_crtc->vsc;
  830. wm_low.vtaps = 1;
  831. if (amdgpu_crtc->rmx_type != RMX_OFF)
  832. wm_low.vtaps = 2;
  833. wm_low.bytes_per_pixel = 4; /* XXX: get this from fb config */
  834. wm_low.lb_size = lb_size;
  835. wm_low.dram_channels = dram_channels;
  836. wm_low.num_heads = num_heads;
  837. /* set for high clocks */
  838. latency_watermark_a = min(dce_v6_0_latency_watermark(&wm_high), (u32)65535);
  839. /* set for low clocks */
  840. latency_watermark_b = min(dce_v6_0_latency_watermark(&wm_low), (u32)65535);
  841. /* possibly force display priority to high */
  842. /* should really do this at mode validation time... */
  843. if (!dce_v6_0_average_bandwidth_vs_dram_bandwidth_for_display(&wm_high) ||
  844. !dce_v6_0_average_bandwidth_vs_available_bandwidth(&wm_high) ||
  845. !dce_v6_0_check_latency_hiding(&wm_high) ||
  846. (adev->mode_info.disp_priority == 2)) {
  847. DRM_DEBUG_KMS("force priority to high\n");
  848. priority_a_cnt |= PRIORITY_ALWAYS_ON;
  849. priority_b_cnt |= PRIORITY_ALWAYS_ON;
  850. }
  851. if (!dce_v6_0_average_bandwidth_vs_dram_bandwidth_for_display(&wm_low) ||
  852. !dce_v6_0_average_bandwidth_vs_available_bandwidth(&wm_low) ||
  853. !dce_v6_0_check_latency_hiding(&wm_low) ||
  854. (adev->mode_info.disp_priority == 2)) {
  855. DRM_DEBUG_KMS("force priority to high\n");
  856. priority_a_cnt |= PRIORITY_ALWAYS_ON;
  857. priority_b_cnt |= PRIORITY_ALWAYS_ON;
  858. }
  859. a.full = dfixed_const(1000);
  860. b.full = dfixed_const(mode->clock);
  861. b.full = dfixed_div(b, a);
  862. c.full = dfixed_const(latency_watermark_a);
  863. c.full = dfixed_mul(c, b);
  864. c.full = dfixed_mul(c, amdgpu_crtc->hsc);
  865. c.full = dfixed_div(c, a);
  866. a.full = dfixed_const(16);
  867. c.full = dfixed_div(c, a);
  868. priority_a_mark = dfixed_trunc(c);
  869. priority_a_cnt |= priority_a_mark & PRIORITY_MARK_MASK;
  870. a.full = dfixed_const(1000);
  871. b.full = dfixed_const(mode->clock);
  872. b.full = dfixed_div(b, a);
  873. c.full = dfixed_const(latency_watermark_b);
  874. c.full = dfixed_mul(c, b);
  875. c.full = dfixed_mul(c, amdgpu_crtc->hsc);
  876. c.full = dfixed_div(c, a);
  877. a.full = dfixed_const(16);
  878. c.full = dfixed_div(c, a);
  879. priority_b_mark = dfixed_trunc(c);
  880. priority_b_cnt |= priority_b_mark & PRIORITY_MARK_MASK;
  881. lb_vblank_lead_lines = DIV_ROUND_UP(lb_size, mode->crtc_hdisplay);
  882. }
  883. /* select wm A */
  884. arb_control3 = RREG32(mmDPG_PIPE_ARBITRATION_CONTROL3 + amdgpu_crtc->crtc_offset);
  885. tmp = arb_control3;
  886. tmp &= ~LATENCY_WATERMARK_MASK(3);
  887. tmp |= LATENCY_WATERMARK_MASK(1);
  888. WREG32(mmDPG_PIPE_ARBITRATION_CONTROL3 + amdgpu_crtc->crtc_offset, tmp);
  889. WREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset,
  890. ((latency_watermark_a << DPG_PIPE_URGENCY_CONTROL__URGENCY_LOW_WATERMARK__SHIFT) |
  891. (line_time << DPG_PIPE_URGENCY_CONTROL__URGENCY_HIGH_WATERMARK__SHIFT)));
  892. /* select wm B */
  893. tmp = RREG32(mmDPG_PIPE_ARBITRATION_CONTROL3 + amdgpu_crtc->crtc_offset);
  894. tmp &= ~LATENCY_WATERMARK_MASK(3);
  895. tmp |= LATENCY_WATERMARK_MASK(2);
  896. WREG32(mmDPG_PIPE_ARBITRATION_CONTROL3 + amdgpu_crtc->crtc_offset, tmp);
  897. WREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset,
  898. ((latency_watermark_b << DPG_PIPE_URGENCY_CONTROL__URGENCY_LOW_WATERMARK__SHIFT) |
  899. (line_time << DPG_PIPE_URGENCY_CONTROL__URGENCY_HIGH_WATERMARK__SHIFT)));
  900. /* restore original selection */
  901. WREG32(mmDPG_PIPE_ARBITRATION_CONTROL3 + amdgpu_crtc->crtc_offset, arb_control3);
  902. /* write the priority marks */
  903. WREG32(mmPRIORITY_A_CNT + amdgpu_crtc->crtc_offset, priority_a_cnt);
  904. WREG32(mmPRIORITY_B_CNT + amdgpu_crtc->crtc_offset, priority_b_cnt);
  905. /* save values for DPM */
  906. amdgpu_crtc->line_time = line_time;
  907. amdgpu_crtc->wm_high = latency_watermark_a;
  908. /* Save number of lines the linebuffer leads before the scanout */
  909. amdgpu_crtc->lb_vblank_lead_lines = lb_vblank_lead_lines;
  910. }
  911. /* watermark setup */
  912. static u32 dce_v6_0_line_buffer_adjust(struct amdgpu_device *adev,
  913. struct amdgpu_crtc *amdgpu_crtc,
  914. struct drm_display_mode *mode,
  915. struct drm_display_mode *other_mode)
  916. {
  917. u32 tmp, buffer_alloc, i;
  918. u32 pipe_offset = amdgpu_crtc->crtc_id * 0x8;
  919. /*
  920. * Line Buffer Setup
  921. * There are 3 line buffers, each one shared by 2 display controllers.
  922. * mmDC_LB_MEMORY_SPLIT controls how that line buffer is shared between
  923. * the display controllers. The paritioning is done via one of four
  924. * preset allocations specified in bits 21:20:
  925. * 0 - half lb
  926. * 2 - whole lb, other crtc must be disabled
  927. */
  928. /* this can get tricky if we have two large displays on a paired group
  929. * of crtcs. Ideally for multiple large displays we'd assign them to
  930. * non-linked crtcs for maximum line buffer allocation.
  931. */
  932. if (amdgpu_crtc->base.enabled && mode) {
  933. if (other_mode) {
  934. tmp = 0; /* 1/2 */
  935. buffer_alloc = 1;
  936. } else {
  937. tmp = 2; /* whole */
  938. buffer_alloc = 2;
  939. }
  940. } else {
  941. tmp = 0;
  942. buffer_alloc = 0;
  943. }
  944. WREG32(mmDC_LB_MEMORY_SPLIT + amdgpu_crtc->crtc_offset,
  945. DC_LB_MEMORY_CONFIG(tmp));
  946. WREG32(mmPIPE0_DMIF_BUFFER_CONTROL + pipe_offset,
  947. (buffer_alloc << PIPE0_DMIF_BUFFER_CONTROL__DMIF_BUFFERS_ALLOCATED__SHIFT));
  948. for (i = 0; i < adev->usec_timeout; i++) {
  949. if (RREG32(mmPIPE0_DMIF_BUFFER_CONTROL + pipe_offset) &
  950. PIPE0_DMIF_BUFFER_CONTROL__DMIF_BUFFERS_ALLOCATION_COMPLETED_MASK)
  951. break;
  952. udelay(1);
  953. }
  954. if (amdgpu_crtc->base.enabled && mode) {
  955. switch (tmp) {
  956. case 0:
  957. default:
  958. return 4096 * 2;
  959. case 2:
  960. return 8192 * 2;
  961. }
  962. }
  963. /* controller not enabled, so no lb used */
  964. return 0;
  965. }
  966. /**
  967. *
  968. * dce_v6_0_bandwidth_update - program display watermarks
  969. *
  970. * @adev: amdgpu_device pointer
  971. *
  972. * Calculate and program the display watermarks and line
  973. * buffer allocation (CIK).
  974. */
  975. static void dce_v6_0_bandwidth_update(struct amdgpu_device *adev)
  976. {
  977. struct drm_display_mode *mode0 = NULL;
  978. struct drm_display_mode *mode1 = NULL;
  979. u32 num_heads = 0, lb_size;
  980. int i;
  981. if (!adev->mode_info.mode_config_initialized)
  982. return;
  983. amdgpu_update_display_priority(adev);
  984. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  985. if (adev->mode_info.crtcs[i]->base.enabled)
  986. num_heads++;
  987. }
  988. for (i = 0; i < adev->mode_info.num_crtc; i += 2) {
  989. mode0 = &adev->mode_info.crtcs[i]->base.mode;
  990. mode1 = &adev->mode_info.crtcs[i+1]->base.mode;
  991. lb_size = dce_v6_0_line_buffer_adjust(adev, adev->mode_info.crtcs[i], mode0, mode1);
  992. dce_v6_0_program_watermarks(adev, adev->mode_info.crtcs[i], lb_size, num_heads);
  993. lb_size = dce_v6_0_line_buffer_adjust(adev, adev->mode_info.crtcs[i+1], mode1, mode0);
  994. dce_v6_0_program_watermarks(adev, adev->mode_info.crtcs[i+1], lb_size, num_heads);
  995. }
  996. }
  997. static void dce_v6_0_audio_get_connected_pins(struct amdgpu_device *adev)
  998. {
  999. int i;
  1000. u32 tmp;
  1001. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  1002. tmp = RREG32_AUDIO_ENDPT(adev->mode_info.audio.pin[i].offset,
  1003. ixAZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT);
  1004. if (REG_GET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT,
  1005. PORT_CONNECTIVITY))
  1006. adev->mode_info.audio.pin[i].connected = false;
  1007. else
  1008. adev->mode_info.audio.pin[i].connected = true;
  1009. }
  1010. }
  1011. static struct amdgpu_audio_pin *dce_v6_0_audio_get_pin(struct amdgpu_device *adev)
  1012. {
  1013. int i;
  1014. dce_v6_0_audio_get_connected_pins(adev);
  1015. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  1016. if (adev->mode_info.audio.pin[i].connected)
  1017. return &adev->mode_info.audio.pin[i];
  1018. }
  1019. DRM_ERROR("No connected audio pins found!\n");
  1020. return NULL;
  1021. }
  1022. static void dce_v6_0_audio_select_pin(struct drm_encoder *encoder)
  1023. {
  1024. struct amdgpu_device *adev = encoder->dev->dev_private;
  1025. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1026. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1027. if (!dig || !dig->afmt || !dig->afmt->pin)
  1028. return;
  1029. WREG32(mmAFMT_AUDIO_SRC_CONTROL + dig->afmt->offset,
  1030. REG_SET_FIELD(0, AFMT_AUDIO_SRC_CONTROL, AFMT_AUDIO_SRC_SELECT,
  1031. dig->afmt->pin->id));
  1032. }
  1033. static void dce_v6_0_audio_write_latency_fields(struct drm_encoder *encoder,
  1034. struct drm_display_mode *mode)
  1035. {
  1036. struct amdgpu_device *adev = encoder->dev->dev_private;
  1037. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1038. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1039. struct drm_connector *connector;
  1040. struct amdgpu_connector *amdgpu_connector = NULL;
  1041. int interlace = 0;
  1042. u32 tmp;
  1043. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  1044. if (connector->encoder == encoder) {
  1045. amdgpu_connector = to_amdgpu_connector(connector);
  1046. break;
  1047. }
  1048. }
  1049. if (!amdgpu_connector) {
  1050. DRM_ERROR("Couldn't find encoder's connector\n");
  1051. return;
  1052. }
  1053. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1054. interlace = 1;
  1055. if (connector->latency_present[interlace]) {
  1056. tmp = REG_SET_FIELD(0, AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC,
  1057. VIDEO_LIPSYNC, connector->video_latency[interlace]);
  1058. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC,
  1059. AUDIO_LIPSYNC, connector->audio_latency[interlace]);
  1060. } else {
  1061. tmp = REG_SET_FIELD(0, AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC,
  1062. VIDEO_LIPSYNC, 0);
  1063. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC,
  1064. AUDIO_LIPSYNC, 0);
  1065. }
  1066. WREG32_AUDIO_ENDPT(dig->afmt->pin->offset,
  1067. ixAZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC, tmp);
  1068. }
  1069. static void dce_v6_0_audio_write_speaker_allocation(struct drm_encoder *encoder)
  1070. {
  1071. struct amdgpu_device *adev = encoder->dev->dev_private;
  1072. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1073. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1074. struct drm_connector *connector;
  1075. struct amdgpu_connector *amdgpu_connector = NULL;
  1076. u8 *sadb = NULL;
  1077. int sad_count;
  1078. u32 tmp;
  1079. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  1080. if (connector->encoder == encoder) {
  1081. amdgpu_connector = to_amdgpu_connector(connector);
  1082. break;
  1083. }
  1084. }
  1085. if (!amdgpu_connector) {
  1086. DRM_ERROR("Couldn't find encoder's connector\n");
  1087. return;
  1088. }
  1089. sad_count = drm_edid_to_speaker_allocation(amdgpu_connector_edid(connector), &sadb);
  1090. if (sad_count < 0) {
  1091. DRM_ERROR("Couldn't read Speaker Allocation Data Block: %d\n", sad_count);
  1092. sad_count = 0;
  1093. }
  1094. /* program the speaker allocation */
  1095. tmp = RREG32_AUDIO_ENDPT(dig->afmt->pin->offset,
  1096. ixAZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER);
  1097. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER,
  1098. HDMI_CONNECTION, 0);
  1099. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER,
  1100. DP_CONNECTION, 0);
  1101. if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort)
  1102. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER,
  1103. DP_CONNECTION, 1);
  1104. else
  1105. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER,
  1106. HDMI_CONNECTION, 1);
  1107. if (sad_count)
  1108. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER,
  1109. SPEAKER_ALLOCATION, sadb[0]);
  1110. else
  1111. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER,
  1112. SPEAKER_ALLOCATION, 5); /* stereo */
  1113. WREG32_AUDIO_ENDPT(dig->afmt->pin->offset,
  1114. ixAZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER, tmp);
  1115. kfree(sadb);
  1116. }
  1117. static void dce_v6_0_audio_write_sad_regs(struct drm_encoder *encoder)
  1118. {
  1119. struct amdgpu_device *adev = encoder->dev->dev_private;
  1120. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1121. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1122. struct drm_connector *connector;
  1123. struct amdgpu_connector *amdgpu_connector = NULL;
  1124. struct cea_sad *sads;
  1125. int i, sad_count;
  1126. static const u16 eld_reg_to_type[][2] = {
  1127. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0, HDMI_AUDIO_CODING_TYPE_PCM },
  1128. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR1, HDMI_AUDIO_CODING_TYPE_AC3 },
  1129. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR2, HDMI_AUDIO_CODING_TYPE_MPEG1 },
  1130. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR3, HDMI_AUDIO_CODING_TYPE_MP3 },
  1131. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR4, HDMI_AUDIO_CODING_TYPE_MPEG2 },
  1132. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR5, HDMI_AUDIO_CODING_TYPE_AAC_LC },
  1133. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR6, HDMI_AUDIO_CODING_TYPE_DTS },
  1134. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR7, HDMI_AUDIO_CODING_TYPE_ATRAC },
  1135. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR9, HDMI_AUDIO_CODING_TYPE_EAC3 },
  1136. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR10, HDMI_AUDIO_CODING_TYPE_DTS_HD },
  1137. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR11, HDMI_AUDIO_CODING_TYPE_MLP },
  1138. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR13, HDMI_AUDIO_CODING_TYPE_WMA_PRO },
  1139. };
  1140. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  1141. if (connector->encoder == encoder) {
  1142. amdgpu_connector = to_amdgpu_connector(connector);
  1143. break;
  1144. }
  1145. }
  1146. if (!amdgpu_connector) {
  1147. DRM_ERROR("Couldn't find encoder's connector\n");
  1148. return;
  1149. }
  1150. sad_count = drm_edid_to_sad(amdgpu_connector_edid(connector), &sads);
  1151. if (sad_count <= 0) {
  1152. DRM_ERROR("Couldn't read SADs: %d\n", sad_count);
  1153. return;
  1154. }
  1155. for (i = 0; i < ARRAY_SIZE(eld_reg_to_type); i++) {
  1156. u32 tmp = 0;
  1157. u8 stereo_freqs = 0;
  1158. int max_channels = -1;
  1159. int j;
  1160. for (j = 0; j < sad_count; j++) {
  1161. struct cea_sad *sad = &sads[j];
  1162. if (sad->format == eld_reg_to_type[i][1]) {
  1163. if (sad->channels > max_channels) {
  1164. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0,
  1165. MAX_CHANNELS, sad->channels);
  1166. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0,
  1167. DESCRIPTOR_BYTE_2, sad->byte2);
  1168. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0,
  1169. SUPPORTED_FREQUENCIES, sad->freq);
  1170. max_channels = sad->channels;
  1171. }
  1172. if (sad->format == HDMI_AUDIO_CODING_TYPE_PCM)
  1173. stereo_freqs |= sad->freq;
  1174. else
  1175. break;
  1176. }
  1177. }
  1178. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0,
  1179. SUPPORTED_FREQUENCIES_STEREO, stereo_freqs);
  1180. WREG32_AUDIO_ENDPT(dig->afmt->pin->offset, eld_reg_to_type[i][0], tmp);
  1181. }
  1182. kfree(sads);
  1183. }
  1184. static void dce_v6_0_audio_enable(struct amdgpu_device *adev,
  1185. struct amdgpu_audio_pin *pin,
  1186. bool enable)
  1187. {
  1188. if (!pin)
  1189. return;
  1190. WREG32_AUDIO_ENDPT(pin->offset, ixAZALIA_F0_CODEC_PIN_CONTROL_HOT_PLUG_CONTROL,
  1191. enable ? AZALIA_F0_CODEC_PIN_CONTROL_HOT_PLUG_CONTROL__AUDIO_ENABLED_MASK : 0);
  1192. }
  1193. static const u32 pin_offsets[7] =
  1194. {
  1195. (0x1780 - 0x1780),
  1196. (0x1786 - 0x1780),
  1197. (0x178c - 0x1780),
  1198. (0x1792 - 0x1780),
  1199. (0x1798 - 0x1780),
  1200. (0x179d - 0x1780),
  1201. (0x17a4 - 0x1780),
  1202. };
  1203. static int dce_v6_0_audio_init(struct amdgpu_device *adev)
  1204. {
  1205. int i;
  1206. if (!amdgpu_audio)
  1207. return 0;
  1208. adev->mode_info.audio.enabled = true;
  1209. switch (adev->asic_type) {
  1210. case CHIP_TAHITI:
  1211. case CHIP_PITCAIRN:
  1212. case CHIP_VERDE:
  1213. default:
  1214. adev->mode_info.audio.num_pins = 6;
  1215. break;
  1216. case CHIP_OLAND:
  1217. adev->mode_info.audio.num_pins = 2;
  1218. break;
  1219. }
  1220. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  1221. adev->mode_info.audio.pin[i].channels = -1;
  1222. adev->mode_info.audio.pin[i].rate = -1;
  1223. adev->mode_info.audio.pin[i].bits_per_sample = -1;
  1224. adev->mode_info.audio.pin[i].status_bits = 0;
  1225. adev->mode_info.audio.pin[i].category_code = 0;
  1226. adev->mode_info.audio.pin[i].connected = false;
  1227. adev->mode_info.audio.pin[i].offset = pin_offsets[i];
  1228. adev->mode_info.audio.pin[i].id = i;
  1229. dce_v6_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  1230. }
  1231. return 0;
  1232. }
  1233. static void dce_v6_0_audio_fini(struct amdgpu_device *adev)
  1234. {
  1235. int i;
  1236. if (!amdgpu_audio)
  1237. return;
  1238. if (!adev->mode_info.audio.enabled)
  1239. return;
  1240. for (i = 0; i < adev->mode_info.audio.num_pins; i++)
  1241. dce_v6_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  1242. adev->mode_info.audio.enabled = false;
  1243. }
  1244. static void dce_v6_0_audio_set_vbi_packet(struct drm_encoder *encoder)
  1245. {
  1246. struct drm_device *dev = encoder->dev;
  1247. struct amdgpu_device *adev = dev->dev_private;
  1248. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1249. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1250. u32 tmp;
  1251. tmp = RREG32(mmHDMI_VBI_PACKET_CONTROL + dig->afmt->offset);
  1252. tmp = REG_SET_FIELD(tmp, HDMI_VBI_PACKET_CONTROL, HDMI_NULL_SEND, 1);
  1253. tmp = REG_SET_FIELD(tmp, HDMI_VBI_PACKET_CONTROL, HDMI_GC_SEND, 1);
  1254. tmp = REG_SET_FIELD(tmp, HDMI_VBI_PACKET_CONTROL, HDMI_GC_CONT, 1);
  1255. WREG32(mmHDMI_VBI_PACKET_CONTROL + dig->afmt->offset, tmp);
  1256. }
  1257. static void dce_v6_0_audio_set_acr(struct drm_encoder *encoder,
  1258. uint32_t clock, int bpc)
  1259. {
  1260. struct drm_device *dev = encoder->dev;
  1261. struct amdgpu_device *adev = dev->dev_private;
  1262. struct amdgpu_afmt_acr acr = amdgpu_afmt_acr(clock);
  1263. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1264. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1265. u32 tmp;
  1266. tmp = RREG32(mmHDMI_ACR_PACKET_CONTROL + dig->afmt->offset);
  1267. tmp = REG_SET_FIELD(tmp, HDMI_ACR_PACKET_CONTROL, HDMI_ACR_AUTO_SEND, 1);
  1268. tmp = REG_SET_FIELD(tmp, HDMI_ACR_PACKET_CONTROL, HDMI_ACR_SOURCE,
  1269. bpc > 8 ? 0 : 1);
  1270. WREG32(mmHDMI_ACR_PACKET_CONTROL + dig->afmt->offset, tmp);
  1271. tmp = RREG32(mmHDMI_ACR_32_0 + dig->afmt->offset);
  1272. tmp = REG_SET_FIELD(tmp, HDMI_ACR_32_0, HDMI_ACR_CTS_32, acr.cts_32khz);
  1273. WREG32(mmHDMI_ACR_32_0 + dig->afmt->offset, tmp);
  1274. tmp = RREG32(mmHDMI_ACR_32_1 + dig->afmt->offset);
  1275. tmp = REG_SET_FIELD(tmp, HDMI_ACR_32_1, HDMI_ACR_N_32, acr.n_32khz);
  1276. WREG32(mmHDMI_ACR_32_1 + dig->afmt->offset, tmp);
  1277. tmp = RREG32(mmHDMI_ACR_44_0 + dig->afmt->offset);
  1278. tmp = REG_SET_FIELD(tmp, HDMI_ACR_44_0, HDMI_ACR_CTS_44, acr.cts_44_1khz);
  1279. WREG32(mmHDMI_ACR_44_0 + dig->afmt->offset, tmp);
  1280. tmp = RREG32(mmHDMI_ACR_44_1 + dig->afmt->offset);
  1281. tmp = REG_SET_FIELD(tmp, HDMI_ACR_44_1, HDMI_ACR_N_44, acr.n_44_1khz);
  1282. WREG32(mmHDMI_ACR_44_1 + dig->afmt->offset, tmp);
  1283. tmp = RREG32(mmHDMI_ACR_48_0 + dig->afmt->offset);
  1284. tmp = REG_SET_FIELD(tmp, HDMI_ACR_48_0, HDMI_ACR_CTS_48, acr.cts_48khz);
  1285. WREG32(mmHDMI_ACR_48_0 + dig->afmt->offset, tmp);
  1286. tmp = RREG32(mmHDMI_ACR_48_1 + dig->afmt->offset);
  1287. tmp = REG_SET_FIELD(tmp, HDMI_ACR_48_1, HDMI_ACR_N_48, acr.n_48khz);
  1288. WREG32(mmHDMI_ACR_48_1 + dig->afmt->offset, tmp);
  1289. }
  1290. static void dce_v6_0_audio_set_avi_infoframe(struct drm_encoder *encoder,
  1291. struct drm_display_mode *mode)
  1292. {
  1293. struct drm_device *dev = encoder->dev;
  1294. struct amdgpu_device *adev = dev->dev_private;
  1295. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1296. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1297. struct hdmi_avi_infoframe frame;
  1298. u8 buffer[HDMI_INFOFRAME_HEADER_SIZE + HDMI_AVI_INFOFRAME_SIZE];
  1299. uint8_t *payload = buffer + 3;
  1300. uint8_t *header = buffer;
  1301. ssize_t err;
  1302. u32 tmp;
  1303. err = drm_hdmi_avi_infoframe_from_display_mode(&frame, mode, false);
  1304. if (err < 0) {
  1305. DRM_ERROR("failed to setup AVI infoframe: %zd\n", err);
  1306. return;
  1307. }
  1308. err = hdmi_avi_infoframe_pack(&frame, buffer, sizeof(buffer));
  1309. if (err < 0) {
  1310. DRM_ERROR("failed to pack AVI infoframe: %zd\n", err);
  1311. return;
  1312. }
  1313. WREG32(mmAFMT_AVI_INFO0 + dig->afmt->offset,
  1314. payload[0x0] | (payload[0x1] << 8) | (payload[0x2] << 16) | (payload[0x3] << 24));
  1315. WREG32(mmAFMT_AVI_INFO1 + dig->afmt->offset,
  1316. payload[0x4] | (payload[0x5] << 8) | (payload[0x6] << 16) | (payload[0x7] << 24));
  1317. WREG32(mmAFMT_AVI_INFO2 + dig->afmt->offset,
  1318. payload[0x8] | (payload[0x9] << 8) | (payload[0xA] << 16) | (payload[0xB] << 24));
  1319. WREG32(mmAFMT_AVI_INFO3 + dig->afmt->offset,
  1320. payload[0xC] | (payload[0xD] << 8) | (header[1] << 24));
  1321. tmp = RREG32(mmHDMI_INFOFRAME_CONTROL1 + dig->afmt->offset);
  1322. /* anything other than 0 */
  1323. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL1,
  1324. HDMI_AUDIO_INFO_LINE, 2);
  1325. WREG32(mmHDMI_INFOFRAME_CONTROL1 + dig->afmt->offset, tmp);
  1326. }
  1327. static void dce_v6_0_audio_set_dto(struct drm_encoder *encoder, u32 clock)
  1328. {
  1329. struct drm_device *dev = encoder->dev;
  1330. struct amdgpu_device *adev = dev->dev_private;
  1331. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(encoder->crtc);
  1332. int em = amdgpu_atombios_encoder_get_encoder_mode(encoder);
  1333. u32 tmp;
  1334. /*
  1335. * Two dtos: generally use dto0 for hdmi, dto1 for dp.
  1336. * Express [24MHz / target pixel clock] as an exact rational
  1337. * number (coefficient of two integer numbers. DCCG_AUDIO_DTOx_PHASE
  1338. * is the numerator, DCCG_AUDIO_DTOx_MODULE is the denominator
  1339. */
  1340. tmp = RREG32(mmDCCG_AUDIO_DTO_SOURCE);
  1341. tmp = REG_SET_FIELD(tmp, DCCG_AUDIO_DTO_SOURCE,
  1342. DCCG_AUDIO_DTO0_SOURCE_SEL, amdgpu_crtc->crtc_id);
  1343. if (em == ATOM_ENCODER_MODE_HDMI) {
  1344. tmp = REG_SET_FIELD(tmp, DCCG_AUDIO_DTO_SOURCE,
  1345. DCCG_AUDIO_DTO_SEL, 0);
  1346. } else if (ENCODER_MODE_IS_DP(em)) {
  1347. tmp = REG_SET_FIELD(tmp, DCCG_AUDIO_DTO_SOURCE,
  1348. DCCG_AUDIO_DTO_SEL, 1);
  1349. }
  1350. WREG32(mmDCCG_AUDIO_DTO_SOURCE, tmp);
  1351. if (em == ATOM_ENCODER_MODE_HDMI) {
  1352. WREG32(mmDCCG_AUDIO_DTO0_PHASE, 24000);
  1353. WREG32(mmDCCG_AUDIO_DTO0_MODULE, clock);
  1354. } else if (ENCODER_MODE_IS_DP(em)) {
  1355. WREG32(mmDCCG_AUDIO_DTO1_PHASE, 24000);
  1356. WREG32(mmDCCG_AUDIO_DTO1_MODULE, clock);
  1357. }
  1358. }
  1359. static void dce_v6_0_audio_set_packet(struct drm_encoder *encoder)
  1360. {
  1361. struct drm_device *dev = encoder->dev;
  1362. struct amdgpu_device *adev = dev->dev_private;
  1363. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1364. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1365. u32 tmp;
  1366. tmp = RREG32(mmAFMT_INFOFRAME_CONTROL0 + dig->afmt->offset);
  1367. tmp = REG_SET_FIELD(tmp, AFMT_INFOFRAME_CONTROL0, AFMT_AUDIO_INFO_UPDATE, 1);
  1368. WREG32(mmAFMT_INFOFRAME_CONTROL0 + dig->afmt->offset, tmp);
  1369. tmp = RREG32(mmAFMT_60958_0 + dig->afmt->offset);
  1370. tmp = REG_SET_FIELD(tmp, AFMT_60958_0, AFMT_60958_CS_CHANNEL_NUMBER_L, 1);
  1371. WREG32(mmAFMT_60958_0 + dig->afmt->offset, tmp);
  1372. tmp = RREG32(mmAFMT_60958_1 + dig->afmt->offset);
  1373. tmp = REG_SET_FIELD(tmp, AFMT_60958_1, AFMT_60958_CS_CHANNEL_NUMBER_R, 2);
  1374. WREG32(mmAFMT_60958_1 + dig->afmt->offset, tmp);
  1375. tmp = RREG32(mmAFMT_60958_2 + dig->afmt->offset);
  1376. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_2, 3);
  1377. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_3, 4);
  1378. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_4, 5);
  1379. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_5, 6);
  1380. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_6, 7);
  1381. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_7, 8);
  1382. WREG32(mmAFMT_60958_2 + dig->afmt->offset, tmp);
  1383. tmp = RREG32(mmAFMT_AUDIO_PACKET_CONTROL2 + dig->afmt->offset);
  1384. tmp = REG_SET_FIELD(tmp, AFMT_AUDIO_PACKET_CONTROL2, AFMT_AUDIO_CHANNEL_ENABLE, 0xff);
  1385. WREG32(mmAFMT_AUDIO_PACKET_CONTROL2 + dig->afmt->offset, tmp);
  1386. tmp = RREG32(mmHDMI_AUDIO_PACKET_CONTROL + dig->afmt->offset);
  1387. tmp = REG_SET_FIELD(tmp, HDMI_AUDIO_PACKET_CONTROL, HDMI_AUDIO_DELAY_EN, 1);
  1388. tmp = REG_SET_FIELD(tmp, HDMI_AUDIO_PACKET_CONTROL, HDMI_AUDIO_PACKETS_PER_LINE, 3);
  1389. WREG32(mmHDMI_AUDIO_PACKET_CONTROL + dig->afmt->offset, tmp);
  1390. tmp = RREG32(mmAFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset);
  1391. tmp = REG_SET_FIELD(tmp, AFMT_AUDIO_PACKET_CONTROL, AFMT_RESET_FIFO_WHEN_AUDIO_DIS, 1);
  1392. tmp = REG_SET_FIELD(tmp, AFMT_AUDIO_PACKET_CONTROL, AFMT_60958_CS_UPDATE, 1);
  1393. WREG32(mmAFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset, tmp);
  1394. }
  1395. static void dce_v6_0_audio_set_mute(struct drm_encoder *encoder, bool mute)
  1396. {
  1397. struct drm_device *dev = encoder->dev;
  1398. struct amdgpu_device *adev = dev->dev_private;
  1399. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1400. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1401. u32 tmp;
  1402. tmp = RREG32(mmHDMI_GC + dig->afmt->offset);
  1403. tmp = REG_SET_FIELD(tmp, HDMI_GC, HDMI_GC_AVMUTE, mute ? 1 : 0);
  1404. WREG32(mmHDMI_GC + dig->afmt->offset, tmp);
  1405. }
  1406. static void dce_v6_0_audio_hdmi_enable(struct drm_encoder *encoder, bool enable)
  1407. {
  1408. struct drm_device *dev = encoder->dev;
  1409. struct amdgpu_device *adev = dev->dev_private;
  1410. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1411. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1412. u32 tmp;
  1413. if (enable) {
  1414. tmp = RREG32(mmHDMI_INFOFRAME_CONTROL0 + dig->afmt->offset);
  1415. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL0, HDMI_AVI_INFO_SEND, 1);
  1416. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL0, HDMI_AVI_INFO_CONT, 1);
  1417. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL0, HDMI_AUDIO_INFO_SEND, 1);
  1418. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL0, HDMI_AUDIO_INFO_CONT, 1);
  1419. WREG32(mmHDMI_INFOFRAME_CONTROL0 + dig->afmt->offset, tmp);
  1420. tmp = RREG32(mmHDMI_INFOFRAME_CONTROL1 + dig->afmt->offset);
  1421. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL1, HDMI_AVI_INFO_LINE, 2);
  1422. WREG32(mmHDMI_INFOFRAME_CONTROL1 + dig->afmt->offset, tmp);
  1423. tmp = RREG32(mmAFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset);
  1424. tmp = REG_SET_FIELD(tmp, AFMT_AUDIO_PACKET_CONTROL, AFMT_AUDIO_SAMPLE_SEND, 1);
  1425. WREG32(mmAFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset, tmp);
  1426. } else {
  1427. tmp = RREG32(mmHDMI_INFOFRAME_CONTROL0 + dig->afmt->offset);
  1428. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL0, HDMI_AVI_INFO_SEND, 0);
  1429. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL0, HDMI_AVI_INFO_CONT, 0);
  1430. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL0, HDMI_AUDIO_INFO_SEND, 0);
  1431. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL0, HDMI_AUDIO_INFO_CONT, 0);
  1432. WREG32(mmHDMI_INFOFRAME_CONTROL0 + dig->afmt->offset, tmp);
  1433. tmp = RREG32(mmAFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset);
  1434. tmp = REG_SET_FIELD(tmp, AFMT_AUDIO_PACKET_CONTROL, AFMT_AUDIO_SAMPLE_SEND, 0);
  1435. WREG32(mmAFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset, tmp);
  1436. }
  1437. }
  1438. static void dce_v6_0_audio_dp_enable(struct drm_encoder *encoder, bool enable)
  1439. {
  1440. struct drm_device *dev = encoder->dev;
  1441. struct amdgpu_device *adev = dev->dev_private;
  1442. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1443. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1444. u32 tmp;
  1445. if (enable) {
  1446. tmp = RREG32(mmAFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset);
  1447. tmp = REG_SET_FIELD(tmp, AFMT_AUDIO_PACKET_CONTROL, AFMT_AUDIO_SAMPLE_SEND, 1);
  1448. WREG32(mmAFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset, tmp);
  1449. tmp = RREG32(mmDP_SEC_TIMESTAMP + dig->afmt->offset);
  1450. tmp = REG_SET_FIELD(tmp, DP_SEC_TIMESTAMP, DP_SEC_TIMESTAMP_MODE, 1);
  1451. WREG32(mmDP_SEC_TIMESTAMP + dig->afmt->offset, tmp);
  1452. tmp = RREG32(mmDP_SEC_CNTL + dig->afmt->offset);
  1453. tmp = REG_SET_FIELD(tmp, DP_SEC_CNTL, DP_SEC_ASP_ENABLE, 1);
  1454. tmp = REG_SET_FIELD(tmp, DP_SEC_CNTL, DP_SEC_ATP_ENABLE, 1);
  1455. tmp = REG_SET_FIELD(tmp, DP_SEC_CNTL, DP_SEC_AIP_ENABLE, 1);
  1456. tmp = REG_SET_FIELD(tmp, DP_SEC_CNTL, DP_SEC_STREAM_ENABLE, 1);
  1457. WREG32(mmDP_SEC_CNTL + dig->afmt->offset, tmp);
  1458. } else {
  1459. WREG32(mmDP_SEC_CNTL + dig->afmt->offset, 0);
  1460. }
  1461. }
  1462. static void dce_v6_0_afmt_setmode(struct drm_encoder *encoder,
  1463. struct drm_display_mode *mode)
  1464. {
  1465. struct drm_device *dev = encoder->dev;
  1466. struct amdgpu_device *adev = dev->dev_private;
  1467. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1468. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1469. struct drm_connector *connector;
  1470. struct amdgpu_connector *amdgpu_connector = NULL;
  1471. int em = amdgpu_atombios_encoder_get_encoder_mode(encoder);
  1472. int bpc = 8;
  1473. if (!dig || !dig->afmt)
  1474. return;
  1475. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  1476. if (connector->encoder == encoder) {
  1477. amdgpu_connector = to_amdgpu_connector(connector);
  1478. break;
  1479. }
  1480. }
  1481. if (!amdgpu_connector) {
  1482. DRM_ERROR("Couldn't find encoder's connector\n");
  1483. return;
  1484. }
  1485. if (!dig->afmt->enabled)
  1486. return;
  1487. dig->afmt->pin = dce_v6_0_audio_get_pin(adev);
  1488. if (!dig->afmt->pin)
  1489. return;
  1490. if (encoder->crtc) {
  1491. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(encoder->crtc);
  1492. bpc = amdgpu_crtc->bpc;
  1493. }
  1494. /* disable audio before setting up hw */
  1495. dce_v6_0_audio_enable(adev, dig->afmt->pin, false);
  1496. dce_v6_0_audio_set_mute(encoder, true);
  1497. dce_v6_0_audio_write_speaker_allocation(encoder);
  1498. dce_v6_0_audio_write_sad_regs(encoder);
  1499. dce_v6_0_audio_write_latency_fields(encoder, mode);
  1500. if (em == ATOM_ENCODER_MODE_HDMI) {
  1501. dce_v6_0_audio_set_dto(encoder, mode->clock);
  1502. dce_v6_0_audio_set_vbi_packet(encoder);
  1503. dce_v6_0_audio_set_acr(encoder, mode->clock, bpc);
  1504. } else if (ENCODER_MODE_IS_DP(em)) {
  1505. dce_v6_0_audio_set_dto(encoder, adev->clock.default_dispclk * 10);
  1506. }
  1507. dce_v6_0_audio_set_packet(encoder);
  1508. dce_v6_0_audio_select_pin(encoder);
  1509. dce_v6_0_audio_set_avi_infoframe(encoder, mode);
  1510. dce_v6_0_audio_set_mute(encoder, false);
  1511. if (em == ATOM_ENCODER_MODE_HDMI) {
  1512. dce_v6_0_audio_hdmi_enable(encoder, 1);
  1513. } else if (ENCODER_MODE_IS_DP(em)) {
  1514. dce_v6_0_audio_dp_enable(encoder, 1);
  1515. }
  1516. /* enable audio after setting up hw */
  1517. dce_v6_0_audio_enable(adev, dig->afmt->pin, true);
  1518. }
  1519. static void dce_v6_0_afmt_enable(struct drm_encoder *encoder, bool enable)
  1520. {
  1521. struct drm_device *dev = encoder->dev;
  1522. struct amdgpu_device *adev = dev->dev_private;
  1523. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1524. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1525. if (!dig || !dig->afmt)
  1526. return;
  1527. /* Silent, r600_hdmi_enable will raise WARN for us */
  1528. if (enable && dig->afmt->enabled)
  1529. return;
  1530. if (!enable && !dig->afmt->enabled)
  1531. return;
  1532. if (!enable && dig->afmt->pin) {
  1533. dce_v6_0_audio_enable(adev, dig->afmt->pin, false);
  1534. dig->afmt->pin = NULL;
  1535. }
  1536. dig->afmt->enabled = enable;
  1537. DRM_DEBUG("%sabling AFMT interface @ 0x%04X for encoder 0x%x\n",
  1538. enable ? "En" : "Dis", dig->afmt->offset, amdgpu_encoder->encoder_id);
  1539. }
  1540. static int dce_v6_0_afmt_init(struct amdgpu_device *adev)
  1541. {
  1542. int i, j;
  1543. for (i = 0; i < adev->mode_info.num_dig; i++)
  1544. adev->mode_info.afmt[i] = NULL;
  1545. /* DCE6 has audio blocks tied to DIG encoders */
  1546. for (i = 0; i < adev->mode_info.num_dig; i++) {
  1547. adev->mode_info.afmt[i] = kzalloc(sizeof(struct amdgpu_afmt), GFP_KERNEL);
  1548. if (adev->mode_info.afmt[i]) {
  1549. adev->mode_info.afmt[i]->offset = dig_offsets[i];
  1550. adev->mode_info.afmt[i]->id = i;
  1551. } else {
  1552. for (j = 0; j < i; j++) {
  1553. kfree(adev->mode_info.afmt[j]);
  1554. adev->mode_info.afmt[j] = NULL;
  1555. }
  1556. DRM_ERROR("Out of memory allocating afmt table\n");
  1557. return -ENOMEM;
  1558. }
  1559. }
  1560. return 0;
  1561. }
  1562. static void dce_v6_0_afmt_fini(struct amdgpu_device *adev)
  1563. {
  1564. int i;
  1565. for (i = 0; i < adev->mode_info.num_dig; i++) {
  1566. kfree(adev->mode_info.afmt[i]);
  1567. adev->mode_info.afmt[i] = NULL;
  1568. }
  1569. }
  1570. static const u32 vga_control_regs[6] =
  1571. {
  1572. mmD1VGA_CONTROL,
  1573. mmD2VGA_CONTROL,
  1574. mmD3VGA_CONTROL,
  1575. mmD4VGA_CONTROL,
  1576. mmD5VGA_CONTROL,
  1577. mmD6VGA_CONTROL,
  1578. };
  1579. static void dce_v6_0_vga_enable(struct drm_crtc *crtc, bool enable)
  1580. {
  1581. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1582. struct drm_device *dev = crtc->dev;
  1583. struct amdgpu_device *adev = dev->dev_private;
  1584. u32 vga_control;
  1585. vga_control = RREG32(vga_control_regs[amdgpu_crtc->crtc_id]) & ~1;
  1586. WREG32(vga_control_regs[amdgpu_crtc->crtc_id], vga_control | (enable ? 1 : 0));
  1587. }
  1588. static void dce_v6_0_grph_enable(struct drm_crtc *crtc, bool enable)
  1589. {
  1590. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1591. struct drm_device *dev = crtc->dev;
  1592. struct amdgpu_device *adev = dev->dev_private;
  1593. WREG32(mmGRPH_ENABLE + amdgpu_crtc->crtc_offset, enable ? 1 : 0);
  1594. }
  1595. static int dce_v6_0_crtc_do_set_base(struct drm_crtc *crtc,
  1596. struct drm_framebuffer *fb,
  1597. int x, int y, int atomic)
  1598. {
  1599. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1600. struct drm_device *dev = crtc->dev;
  1601. struct amdgpu_device *adev = dev->dev_private;
  1602. struct amdgpu_framebuffer *amdgpu_fb;
  1603. struct drm_framebuffer *target_fb;
  1604. struct drm_gem_object *obj;
  1605. struct amdgpu_bo *abo;
  1606. uint64_t fb_location, tiling_flags;
  1607. uint32_t fb_format, fb_pitch_pixels, pipe_config;
  1608. u32 fb_swap = GRPH_ENDIAN_SWAP(GRPH_ENDIAN_NONE);
  1609. u32 viewport_w, viewport_h;
  1610. int r;
  1611. bool bypass_lut = false;
  1612. struct drm_format_name_buf format_name;
  1613. /* no fb bound */
  1614. if (!atomic && !crtc->primary->fb) {
  1615. DRM_DEBUG_KMS("No FB bound\n");
  1616. return 0;
  1617. }
  1618. if (atomic) {
  1619. amdgpu_fb = to_amdgpu_framebuffer(fb);
  1620. target_fb = fb;
  1621. } else {
  1622. amdgpu_fb = to_amdgpu_framebuffer(crtc->primary->fb);
  1623. target_fb = crtc->primary->fb;
  1624. }
  1625. /* If atomic, assume fb object is pinned & idle & fenced and
  1626. * just update base pointers
  1627. */
  1628. obj = amdgpu_fb->obj;
  1629. abo = gem_to_amdgpu_bo(obj);
  1630. r = amdgpu_bo_reserve(abo, false);
  1631. if (unlikely(r != 0))
  1632. return r;
  1633. if (atomic) {
  1634. fb_location = amdgpu_bo_gpu_offset(abo);
  1635. } else {
  1636. r = amdgpu_bo_pin(abo, AMDGPU_GEM_DOMAIN_VRAM, &fb_location);
  1637. if (unlikely(r != 0)) {
  1638. amdgpu_bo_unreserve(abo);
  1639. return -EINVAL;
  1640. }
  1641. }
  1642. amdgpu_bo_get_tiling_flags(abo, &tiling_flags);
  1643. amdgpu_bo_unreserve(abo);
  1644. switch (target_fb->format->format) {
  1645. case DRM_FORMAT_C8:
  1646. fb_format = (GRPH_DEPTH(GRPH_DEPTH_8BPP) |
  1647. GRPH_FORMAT(GRPH_FORMAT_INDEXED));
  1648. break;
  1649. case DRM_FORMAT_XRGB4444:
  1650. case DRM_FORMAT_ARGB4444:
  1651. fb_format = (GRPH_DEPTH(GRPH_DEPTH_16BPP) |
  1652. GRPH_FORMAT(GRPH_FORMAT_ARGB4444));
  1653. #ifdef __BIG_ENDIAN
  1654. fb_swap = GRPH_ENDIAN_SWAP(GRPH_ENDIAN_8IN16);
  1655. #endif
  1656. break;
  1657. case DRM_FORMAT_XRGB1555:
  1658. case DRM_FORMAT_ARGB1555:
  1659. fb_format = (GRPH_DEPTH(GRPH_DEPTH_16BPP) |
  1660. GRPH_FORMAT(GRPH_FORMAT_ARGB1555));
  1661. #ifdef __BIG_ENDIAN
  1662. fb_swap = GRPH_ENDIAN_SWAP(GRPH_ENDIAN_8IN16);
  1663. #endif
  1664. break;
  1665. case DRM_FORMAT_BGRX5551:
  1666. case DRM_FORMAT_BGRA5551:
  1667. fb_format = (GRPH_DEPTH(GRPH_DEPTH_16BPP) |
  1668. GRPH_FORMAT(GRPH_FORMAT_BGRA5551));
  1669. #ifdef __BIG_ENDIAN
  1670. fb_swap = GRPH_ENDIAN_SWAP(GRPH_ENDIAN_8IN16);
  1671. #endif
  1672. break;
  1673. case DRM_FORMAT_RGB565:
  1674. fb_format = (GRPH_DEPTH(GRPH_DEPTH_16BPP) |
  1675. GRPH_FORMAT(GRPH_FORMAT_ARGB565));
  1676. #ifdef __BIG_ENDIAN
  1677. fb_swap = GRPH_ENDIAN_SWAP(GRPH_ENDIAN_8IN16);
  1678. #endif
  1679. break;
  1680. case DRM_FORMAT_XRGB8888:
  1681. case DRM_FORMAT_ARGB8888:
  1682. fb_format = (GRPH_DEPTH(GRPH_DEPTH_32BPP) |
  1683. GRPH_FORMAT(GRPH_FORMAT_ARGB8888));
  1684. #ifdef __BIG_ENDIAN
  1685. fb_swap = GRPH_ENDIAN_SWAP(GRPH_ENDIAN_8IN32);
  1686. #endif
  1687. break;
  1688. case DRM_FORMAT_XRGB2101010:
  1689. case DRM_FORMAT_ARGB2101010:
  1690. fb_format = (GRPH_DEPTH(GRPH_DEPTH_32BPP) |
  1691. GRPH_FORMAT(GRPH_FORMAT_ARGB2101010));
  1692. #ifdef __BIG_ENDIAN
  1693. fb_swap = GRPH_ENDIAN_SWAP(GRPH_ENDIAN_8IN32);
  1694. #endif
  1695. /* Greater 8 bpc fb needs to bypass hw-lut to retain precision */
  1696. bypass_lut = true;
  1697. break;
  1698. case DRM_FORMAT_BGRX1010102:
  1699. case DRM_FORMAT_BGRA1010102:
  1700. fb_format = (GRPH_DEPTH(GRPH_DEPTH_32BPP) |
  1701. GRPH_FORMAT(GRPH_FORMAT_BGRA1010102));
  1702. #ifdef __BIG_ENDIAN
  1703. fb_swap = GRPH_ENDIAN_SWAP(GRPH_ENDIAN_8IN32);
  1704. #endif
  1705. /* Greater 8 bpc fb needs to bypass hw-lut to retain precision */
  1706. bypass_lut = true;
  1707. break;
  1708. default:
  1709. DRM_ERROR("Unsupported screen format %s\n",
  1710. drm_get_format_name(target_fb->format->format, &format_name));
  1711. return -EINVAL;
  1712. }
  1713. if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE) == ARRAY_2D_TILED_THIN1) {
  1714. unsigned bankw, bankh, mtaspect, tile_split, num_banks;
  1715. bankw = AMDGPU_TILING_GET(tiling_flags, BANK_WIDTH);
  1716. bankh = AMDGPU_TILING_GET(tiling_flags, BANK_HEIGHT);
  1717. mtaspect = AMDGPU_TILING_GET(tiling_flags, MACRO_TILE_ASPECT);
  1718. tile_split = AMDGPU_TILING_GET(tiling_flags, TILE_SPLIT);
  1719. num_banks = AMDGPU_TILING_GET(tiling_flags, NUM_BANKS);
  1720. fb_format |= GRPH_NUM_BANKS(num_banks);
  1721. fb_format |= GRPH_ARRAY_MODE(GRPH_ARRAY_2D_TILED_THIN1);
  1722. fb_format |= GRPH_TILE_SPLIT(tile_split);
  1723. fb_format |= GRPH_BANK_WIDTH(bankw);
  1724. fb_format |= GRPH_BANK_HEIGHT(bankh);
  1725. fb_format |= GRPH_MACRO_TILE_ASPECT(mtaspect);
  1726. } else if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE) == ARRAY_1D_TILED_THIN1) {
  1727. fb_format |= GRPH_ARRAY_MODE(GRPH_ARRAY_1D_TILED_THIN1);
  1728. }
  1729. pipe_config = AMDGPU_TILING_GET(tiling_flags, PIPE_CONFIG);
  1730. fb_format |= GRPH_PIPE_CONFIG(pipe_config);
  1731. dce_v6_0_vga_enable(crtc, false);
  1732. /* Make sure surface address is updated at vertical blank rather than
  1733. * horizontal blank
  1734. */
  1735. WREG32(mmGRPH_FLIP_CONTROL + amdgpu_crtc->crtc_offset, 0);
  1736. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  1737. upper_32_bits(fb_location));
  1738. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  1739. upper_32_bits(fb_location));
  1740. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  1741. (u32)fb_location & GRPH_PRIMARY_SURFACE_ADDRESS__GRPH_PRIMARY_SURFACE_ADDRESS_MASK);
  1742. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  1743. (u32) fb_location & GRPH_PRIMARY_SURFACE_ADDRESS__GRPH_PRIMARY_SURFACE_ADDRESS_MASK);
  1744. WREG32(mmGRPH_CONTROL + amdgpu_crtc->crtc_offset, fb_format);
  1745. WREG32(mmGRPH_SWAP_CNTL + amdgpu_crtc->crtc_offset, fb_swap);
  1746. /*
  1747. * The LUT only has 256 slots for indexing by a 8 bpc fb. Bypass the LUT
  1748. * for > 8 bpc scanout to avoid truncation of fb indices to 8 msb's, to
  1749. * retain the full precision throughout the pipeline.
  1750. */
  1751. WREG32_P(mmGRPH_LUT_10BIT_BYPASS + amdgpu_crtc->crtc_offset,
  1752. (bypass_lut ? GRPH_LUT_10BIT_BYPASS__GRPH_LUT_10BIT_BYPASS_EN_MASK : 0),
  1753. ~GRPH_LUT_10BIT_BYPASS__GRPH_LUT_10BIT_BYPASS_EN_MASK);
  1754. if (bypass_lut)
  1755. DRM_DEBUG_KMS("Bypassing hardware LUT due to 10 bit fb scanout.\n");
  1756. WREG32(mmGRPH_SURFACE_OFFSET_X + amdgpu_crtc->crtc_offset, 0);
  1757. WREG32(mmGRPH_SURFACE_OFFSET_Y + amdgpu_crtc->crtc_offset, 0);
  1758. WREG32(mmGRPH_X_START + amdgpu_crtc->crtc_offset, 0);
  1759. WREG32(mmGRPH_Y_START + amdgpu_crtc->crtc_offset, 0);
  1760. WREG32(mmGRPH_X_END + amdgpu_crtc->crtc_offset, target_fb->width);
  1761. WREG32(mmGRPH_Y_END + amdgpu_crtc->crtc_offset, target_fb->height);
  1762. fb_pitch_pixels = target_fb->pitches[0] / target_fb->format->cpp[0];
  1763. WREG32(mmGRPH_PITCH + amdgpu_crtc->crtc_offset, fb_pitch_pixels);
  1764. dce_v6_0_grph_enable(crtc, true);
  1765. WREG32(mmDESKTOP_HEIGHT + amdgpu_crtc->crtc_offset,
  1766. target_fb->height);
  1767. x &= ~3;
  1768. y &= ~1;
  1769. WREG32(mmVIEWPORT_START + amdgpu_crtc->crtc_offset,
  1770. (x << 16) | y);
  1771. viewport_w = crtc->mode.hdisplay;
  1772. viewport_h = (crtc->mode.vdisplay + 1) & ~1;
  1773. WREG32(mmVIEWPORT_SIZE + amdgpu_crtc->crtc_offset,
  1774. (viewport_w << 16) | viewport_h);
  1775. /* set pageflip to happen anywhere in vblank interval */
  1776. WREG32(mmMASTER_UPDATE_MODE + amdgpu_crtc->crtc_offset, 0);
  1777. if (!atomic && fb && fb != crtc->primary->fb) {
  1778. amdgpu_fb = to_amdgpu_framebuffer(fb);
  1779. abo = gem_to_amdgpu_bo(amdgpu_fb->obj);
  1780. r = amdgpu_bo_reserve(abo, true);
  1781. if (unlikely(r != 0))
  1782. return r;
  1783. amdgpu_bo_unpin(abo);
  1784. amdgpu_bo_unreserve(abo);
  1785. }
  1786. /* Bytes per pixel may have changed */
  1787. dce_v6_0_bandwidth_update(adev);
  1788. return 0;
  1789. }
  1790. static void dce_v6_0_set_interleave(struct drm_crtc *crtc,
  1791. struct drm_display_mode *mode)
  1792. {
  1793. struct drm_device *dev = crtc->dev;
  1794. struct amdgpu_device *adev = dev->dev_private;
  1795. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1796. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1797. WREG32(mmDATA_FORMAT + amdgpu_crtc->crtc_offset,
  1798. INTERLEAVE_EN);
  1799. else
  1800. WREG32(mmDATA_FORMAT + amdgpu_crtc->crtc_offset, 0);
  1801. }
  1802. static void dce_v6_0_crtc_load_lut(struct drm_crtc *crtc)
  1803. {
  1804. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1805. struct drm_device *dev = crtc->dev;
  1806. struct amdgpu_device *adev = dev->dev_private;
  1807. u16 *r, *g, *b;
  1808. int i;
  1809. DRM_DEBUG_KMS("%d\n", amdgpu_crtc->crtc_id);
  1810. WREG32(mmINPUT_CSC_CONTROL + amdgpu_crtc->crtc_offset,
  1811. ((0 << INPUT_CSC_CONTROL__INPUT_CSC_GRPH_MODE__SHIFT) |
  1812. (0 << INPUT_CSC_CONTROL__INPUT_CSC_OVL_MODE__SHIFT)));
  1813. WREG32(mmPRESCALE_GRPH_CONTROL + amdgpu_crtc->crtc_offset,
  1814. PRESCALE_GRPH_CONTROL__GRPH_PRESCALE_BYPASS_MASK);
  1815. WREG32(mmPRESCALE_OVL_CONTROL + amdgpu_crtc->crtc_offset,
  1816. PRESCALE_OVL_CONTROL__OVL_PRESCALE_BYPASS_MASK);
  1817. WREG32(mmINPUT_GAMMA_CONTROL + amdgpu_crtc->crtc_offset,
  1818. ((0 << INPUT_GAMMA_CONTROL__GRPH_INPUT_GAMMA_MODE__SHIFT) |
  1819. (0 << INPUT_GAMMA_CONTROL__OVL_INPUT_GAMMA_MODE__SHIFT)));
  1820. WREG32(mmDC_LUT_CONTROL + amdgpu_crtc->crtc_offset, 0);
  1821. WREG32(mmDC_LUT_BLACK_OFFSET_BLUE + amdgpu_crtc->crtc_offset, 0);
  1822. WREG32(mmDC_LUT_BLACK_OFFSET_GREEN + amdgpu_crtc->crtc_offset, 0);
  1823. WREG32(mmDC_LUT_BLACK_OFFSET_RED + amdgpu_crtc->crtc_offset, 0);
  1824. WREG32(mmDC_LUT_WHITE_OFFSET_BLUE + amdgpu_crtc->crtc_offset, 0xffff);
  1825. WREG32(mmDC_LUT_WHITE_OFFSET_GREEN + amdgpu_crtc->crtc_offset, 0xffff);
  1826. WREG32(mmDC_LUT_WHITE_OFFSET_RED + amdgpu_crtc->crtc_offset, 0xffff);
  1827. WREG32(mmDC_LUT_RW_MODE + amdgpu_crtc->crtc_offset, 0);
  1828. WREG32(mmDC_LUT_WRITE_EN_MASK + amdgpu_crtc->crtc_offset, 0x00000007);
  1829. WREG32(mmDC_LUT_RW_INDEX + amdgpu_crtc->crtc_offset, 0);
  1830. r = crtc->gamma_store;
  1831. g = r + crtc->gamma_size;
  1832. b = g + crtc->gamma_size;
  1833. for (i = 0; i < 256; i++) {
  1834. WREG32(mmDC_LUT_30_COLOR + amdgpu_crtc->crtc_offset,
  1835. ((*r++ & 0xffc0) << 14) |
  1836. ((*g++ & 0xffc0) << 4) |
  1837. (*b++ >> 6));
  1838. }
  1839. WREG32(mmDEGAMMA_CONTROL + amdgpu_crtc->crtc_offset,
  1840. ((0 << DEGAMMA_CONTROL__GRPH_DEGAMMA_MODE__SHIFT) |
  1841. (0 << DEGAMMA_CONTROL__OVL_DEGAMMA_MODE__SHIFT) |
  1842. ICON_DEGAMMA_MODE(0) |
  1843. (0 << DEGAMMA_CONTROL__CURSOR_DEGAMMA_MODE__SHIFT)));
  1844. WREG32(mmGAMUT_REMAP_CONTROL + amdgpu_crtc->crtc_offset,
  1845. ((0 << GAMUT_REMAP_CONTROL__GRPH_GAMUT_REMAP_MODE__SHIFT) |
  1846. (0 << GAMUT_REMAP_CONTROL__OVL_GAMUT_REMAP_MODE__SHIFT)));
  1847. WREG32(mmREGAMMA_CONTROL + amdgpu_crtc->crtc_offset,
  1848. ((0 << REGAMMA_CONTROL__GRPH_REGAMMA_MODE__SHIFT) |
  1849. (0 << REGAMMA_CONTROL__OVL_REGAMMA_MODE__SHIFT)));
  1850. WREG32(mmOUTPUT_CSC_CONTROL + amdgpu_crtc->crtc_offset,
  1851. ((0 << OUTPUT_CSC_CONTROL__OUTPUT_CSC_GRPH_MODE__SHIFT) |
  1852. (0 << OUTPUT_CSC_CONTROL__OUTPUT_CSC_OVL_MODE__SHIFT)));
  1853. /* XXX match this to the depth of the crtc fmt block, move to modeset? */
  1854. WREG32(0x1a50 + amdgpu_crtc->crtc_offset, 0);
  1855. }
  1856. static int dce_v6_0_pick_dig_encoder(struct drm_encoder *encoder)
  1857. {
  1858. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1859. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1860. switch (amdgpu_encoder->encoder_id) {
  1861. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1862. return dig->linkb ? 1 : 0;
  1863. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1864. return dig->linkb ? 3 : 2;
  1865. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1866. return dig->linkb ? 5 : 4;
  1867. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  1868. return 6;
  1869. default:
  1870. DRM_ERROR("invalid encoder_id: 0x%x\n", amdgpu_encoder->encoder_id);
  1871. return 0;
  1872. }
  1873. }
  1874. /**
  1875. * dce_v6_0_pick_pll - Allocate a PPLL for use by the crtc.
  1876. *
  1877. * @crtc: drm crtc
  1878. *
  1879. * Returns the PPLL (Pixel PLL) to be used by the crtc. For DP monitors
  1880. * a single PPLL can be used for all DP crtcs/encoders. For non-DP
  1881. * monitors a dedicated PPLL must be used. If a particular board has
  1882. * an external DP PLL, return ATOM_PPLL_INVALID to skip PLL programming
  1883. * as there is no need to program the PLL itself. If we are not able to
  1884. * allocate a PLL, return ATOM_PPLL_INVALID to skip PLL programming to
  1885. * avoid messing up an existing monitor.
  1886. *
  1887. *
  1888. */
  1889. static u32 dce_v6_0_pick_pll(struct drm_crtc *crtc)
  1890. {
  1891. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1892. struct drm_device *dev = crtc->dev;
  1893. struct amdgpu_device *adev = dev->dev_private;
  1894. u32 pll_in_use;
  1895. int pll;
  1896. if (ENCODER_MODE_IS_DP(amdgpu_atombios_encoder_get_encoder_mode(amdgpu_crtc->encoder))) {
  1897. if (adev->clock.dp_extclk)
  1898. /* skip PPLL programming if using ext clock */
  1899. return ATOM_PPLL_INVALID;
  1900. else
  1901. return ATOM_PPLL0;
  1902. } else {
  1903. /* use the same PPLL for all monitors with the same clock */
  1904. pll = amdgpu_pll_get_shared_nondp_ppll(crtc);
  1905. if (pll != ATOM_PPLL_INVALID)
  1906. return pll;
  1907. }
  1908. /* PPLL1, and PPLL2 */
  1909. pll_in_use = amdgpu_pll_get_use_mask(crtc);
  1910. if (!(pll_in_use & (1 << ATOM_PPLL2)))
  1911. return ATOM_PPLL2;
  1912. if (!(pll_in_use & (1 << ATOM_PPLL1)))
  1913. return ATOM_PPLL1;
  1914. DRM_ERROR("unable to allocate a PPLL\n");
  1915. return ATOM_PPLL_INVALID;
  1916. }
  1917. static void dce_v6_0_lock_cursor(struct drm_crtc *crtc, bool lock)
  1918. {
  1919. struct amdgpu_device *adev = crtc->dev->dev_private;
  1920. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1921. uint32_t cur_lock;
  1922. cur_lock = RREG32(mmCUR_UPDATE + amdgpu_crtc->crtc_offset);
  1923. if (lock)
  1924. cur_lock |= CUR_UPDATE__CURSOR_UPDATE_LOCK_MASK;
  1925. else
  1926. cur_lock &= ~CUR_UPDATE__CURSOR_UPDATE_LOCK_MASK;
  1927. WREG32(mmCUR_UPDATE + amdgpu_crtc->crtc_offset, cur_lock);
  1928. }
  1929. static void dce_v6_0_hide_cursor(struct drm_crtc *crtc)
  1930. {
  1931. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1932. struct amdgpu_device *adev = crtc->dev->dev_private;
  1933. WREG32_IDX(mmCUR_CONTROL + amdgpu_crtc->crtc_offset,
  1934. (CURSOR_24_8_PRE_MULT << CUR_CONTROL__CURSOR_MODE__SHIFT) |
  1935. (CURSOR_URGENT_1_2 << CUR_CONTROL__CURSOR_URGENT_CONTROL__SHIFT));
  1936. }
  1937. static void dce_v6_0_show_cursor(struct drm_crtc *crtc)
  1938. {
  1939. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1940. struct amdgpu_device *adev = crtc->dev->dev_private;
  1941. WREG32(mmCUR_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  1942. upper_32_bits(amdgpu_crtc->cursor_addr));
  1943. WREG32(mmCUR_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  1944. lower_32_bits(amdgpu_crtc->cursor_addr));
  1945. WREG32_IDX(mmCUR_CONTROL + amdgpu_crtc->crtc_offset,
  1946. CUR_CONTROL__CURSOR_EN_MASK |
  1947. (CURSOR_24_8_PRE_MULT << CUR_CONTROL__CURSOR_MODE__SHIFT) |
  1948. (CURSOR_URGENT_1_2 << CUR_CONTROL__CURSOR_URGENT_CONTROL__SHIFT));
  1949. }
  1950. static int dce_v6_0_cursor_move_locked(struct drm_crtc *crtc,
  1951. int x, int y)
  1952. {
  1953. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1954. struct amdgpu_device *adev = crtc->dev->dev_private;
  1955. int xorigin = 0, yorigin = 0;
  1956. int w = amdgpu_crtc->cursor_width;
  1957. amdgpu_crtc->cursor_x = x;
  1958. amdgpu_crtc->cursor_y = y;
  1959. /* avivo cursor are offset into the total surface */
  1960. x += crtc->x;
  1961. y += crtc->y;
  1962. DRM_DEBUG("x %d y %d c->x %d c->y %d\n", x, y, crtc->x, crtc->y);
  1963. if (x < 0) {
  1964. xorigin = min(-x, amdgpu_crtc->max_cursor_width - 1);
  1965. x = 0;
  1966. }
  1967. if (y < 0) {
  1968. yorigin = min(-y, amdgpu_crtc->max_cursor_height - 1);
  1969. y = 0;
  1970. }
  1971. WREG32(mmCUR_POSITION + amdgpu_crtc->crtc_offset, (x << 16) | y);
  1972. WREG32(mmCUR_HOT_SPOT + amdgpu_crtc->crtc_offset, (xorigin << 16) | yorigin);
  1973. WREG32(mmCUR_SIZE + amdgpu_crtc->crtc_offset,
  1974. ((w - 1) << 16) | (amdgpu_crtc->cursor_height - 1));
  1975. return 0;
  1976. }
  1977. static int dce_v6_0_crtc_cursor_move(struct drm_crtc *crtc,
  1978. int x, int y)
  1979. {
  1980. int ret;
  1981. dce_v6_0_lock_cursor(crtc, true);
  1982. ret = dce_v6_0_cursor_move_locked(crtc, x, y);
  1983. dce_v6_0_lock_cursor(crtc, false);
  1984. return ret;
  1985. }
  1986. static int dce_v6_0_crtc_cursor_set2(struct drm_crtc *crtc,
  1987. struct drm_file *file_priv,
  1988. uint32_t handle,
  1989. uint32_t width,
  1990. uint32_t height,
  1991. int32_t hot_x,
  1992. int32_t hot_y)
  1993. {
  1994. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1995. struct drm_gem_object *obj;
  1996. struct amdgpu_bo *aobj;
  1997. int ret;
  1998. if (!handle) {
  1999. /* turn off cursor */
  2000. dce_v6_0_hide_cursor(crtc);
  2001. obj = NULL;
  2002. goto unpin;
  2003. }
  2004. if ((width > amdgpu_crtc->max_cursor_width) ||
  2005. (height > amdgpu_crtc->max_cursor_height)) {
  2006. DRM_ERROR("bad cursor width or height %d x %d\n", width, height);
  2007. return -EINVAL;
  2008. }
  2009. obj = drm_gem_object_lookup(file_priv, handle);
  2010. if (!obj) {
  2011. DRM_ERROR("Cannot find cursor object %x for crtc %d\n", handle, amdgpu_crtc->crtc_id);
  2012. return -ENOENT;
  2013. }
  2014. aobj = gem_to_amdgpu_bo(obj);
  2015. ret = amdgpu_bo_reserve(aobj, false);
  2016. if (ret != 0) {
  2017. drm_gem_object_unreference_unlocked(obj);
  2018. return ret;
  2019. }
  2020. ret = amdgpu_bo_pin(aobj, AMDGPU_GEM_DOMAIN_VRAM, &amdgpu_crtc->cursor_addr);
  2021. amdgpu_bo_unreserve(aobj);
  2022. if (ret) {
  2023. DRM_ERROR("Failed to pin new cursor BO (%d)\n", ret);
  2024. drm_gem_object_unreference_unlocked(obj);
  2025. return ret;
  2026. }
  2027. dce_v6_0_lock_cursor(crtc, true);
  2028. if (width != amdgpu_crtc->cursor_width ||
  2029. height != amdgpu_crtc->cursor_height ||
  2030. hot_x != amdgpu_crtc->cursor_hot_x ||
  2031. hot_y != amdgpu_crtc->cursor_hot_y) {
  2032. int x, y;
  2033. x = amdgpu_crtc->cursor_x + amdgpu_crtc->cursor_hot_x - hot_x;
  2034. y = amdgpu_crtc->cursor_y + amdgpu_crtc->cursor_hot_y - hot_y;
  2035. dce_v6_0_cursor_move_locked(crtc, x, y);
  2036. amdgpu_crtc->cursor_width = width;
  2037. amdgpu_crtc->cursor_height = height;
  2038. amdgpu_crtc->cursor_hot_x = hot_x;
  2039. amdgpu_crtc->cursor_hot_y = hot_y;
  2040. }
  2041. dce_v6_0_show_cursor(crtc);
  2042. dce_v6_0_lock_cursor(crtc, false);
  2043. unpin:
  2044. if (amdgpu_crtc->cursor_bo) {
  2045. struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
  2046. ret = amdgpu_bo_reserve(aobj, true);
  2047. if (likely(ret == 0)) {
  2048. amdgpu_bo_unpin(aobj);
  2049. amdgpu_bo_unreserve(aobj);
  2050. }
  2051. drm_gem_object_unreference_unlocked(amdgpu_crtc->cursor_bo);
  2052. }
  2053. amdgpu_crtc->cursor_bo = obj;
  2054. return 0;
  2055. }
  2056. static void dce_v6_0_cursor_reset(struct drm_crtc *crtc)
  2057. {
  2058. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2059. if (amdgpu_crtc->cursor_bo) {
  2060. dce_v6_0_lock_cursor(crtc, true);
  2061. dce_v6_0_cursor_move_locked(crtc, amdgpu_crtc->cursor_x,
  2062. amdgpu_crtc->cursor_y);
  2063. dce_v6_0_show_cursor(crtc);
  2064. dce_v6_0_lock_cursor(crtc, false);
  2065. }
  2066. }
  2067. static int dce_v6_0_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
  2068. u16 *blue, uint32_t size,
  2069. struct drm_modeset_acquire_ctx *ctx)
  2070. {
  2071. dce_v6_0_crtc_load_lut(crtc);
  2072. return 0;
  2073. }
  2074. static void dce_v6_0_crtc_destroy(struct drm_crtc *crtc)
  2075. {
  2076. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2077. drm_crtc_cleanup(crtc);
  2078. kfree(amdgpu_crtc);
  2079. }
  2080. static const struct drm_crtc_funcs dce_v6_0_crtc_funcs = {
  2081. .cursor_set2 = dce_v6_0_crtc_cursor_set2,
  2082. .cursor_move = dce_v6_0_crtc_cursor_move,
  2083. .gamma_set = dce_v6_0_crtc_gamma_set,
  2084. .set_config = amdgpu_crtc_set_config,
  2085. .destroy = dce_v6_0_crtc_destroy,
  2086. .page_flip_target = amdgpu_crtc_page_flip_target,
  2087. };
  2088. static void dce_v6_0_crtc_dpms(struct drm_crtc *crtc, int mode)
  2089. {
  2090. struct drm_device *dev = crtc->dev;
  2091. struct amdgpu_device *adev = dev->dev_private;
  2092. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2093. unsigned type;
  2094. switch (mode) {
  2095. case DRM_MODE_DPMS_ON:
  2096. amdgpu_crtc->enabled = true;
  2097. amdgpu_atombios_crtc_enable(crtc, ATOM_ENABLE);
  2098. amdgpu_atombios_crtc_blank(crtc, ATOM_DISABLE);
  2099. /* Make sure VBLANK and PFLIP interrupts are still enabled */
  2100. type = amdgpu_crtc_idx_to_irq_type(adev, amdgpu_crtc->crtc_id);
  2101. amdgpu_irq_update(adev, &adev->crtc_irq, type);
  2102. amdgpu_irq_update(adev, &adev->pageflip_irq, type);
  2103. drm_crtc_vblank_on(crtc);
  2104. dce_v6_0_crtc_load_lut(crtc);
  2105. break;
  2106. case DRM_MODE_DPMS_STANDBY:
  2107. case DRM_MODE_DPMS_SUSPEND:
  2108. case DRM_MODE_DPMS_OFF:
  2109. drm_crtc_vblank_off(crtc);
  2110. if (amdgpu_crtc->enabled)
  2111. amdgpu_atombios_crtc_blank(crtc, ATOM_ENABLE);
  2112. amdgpu_atombios_crtc_enable(crtc, ATOM_DISABLE);
  2113. amdgpu_crtc->enabled = false;
  2114. break;
  2115. }
  2116. /* adjust pm to dpms */
  2117. amdgpu_pm_compute_clocks(adev);
  2118. }
  2119. static void dce_v6_0_crtc_prepare(struct drm_crtc *crtc)
  2120. {
  2121. /* disable crtc pair power gating before programming */
  2122. amdgpu_atombios_crtc_powergate(crtc, ATOM_DISABLE);
  2123. amdgpu_atombios_crtc_lock(crtc, ATOM_ENABLE);
  2124. dce_v6_0_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  2125. }
  2126. static void dce_v6_0_crtc_commit(struct drm_crtc *crtc)
  2127. {
  2128. dce_v6_0_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
  2129. amdgpu_atombios_crtc_lock(crtc, ATOM_DISABLE);
  2130. }
  2131. static void dce_v6_0_crtc_disable(struct drm_crtc *crtc)
  2132. {
  2133. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2134. struct drm_device *dev = crtc->dev;
  2135. struct amdgpu_device *adev = dev->dev_private;
  2136. struct amdgpu_atom_ss ss;
  2137. int i;
  2138. dce_v6_0_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  2139. if (crtc->primary->fb) {
  2140. int r;
  2141. struct amdgpu_framebuffer *amdgpu_fb;
  2142. struct amdgpu_bo *abo;
  2143. amdgpu_fb = to_amdgpu_framebuffer(crtc->primary->fb);
  2144. abo = gem_to_amdgpu_bo(amdgpu_fb->obj);
  2145. r = amdgpu_bo_reserve(abo, true);
  2146. if (unlikely(r))
  2147. DRM_ERROR("failed to reserve abo before unpin\n");
  2148. else {
  2149. amdgpu_bo_unpin(abo);
  2150. amdgpu_bo_unreserve(abo);
  2151. }
  2152. }
  2153. /* disable the GRPH */
  2154. dce_v6_0_grph_enable(crtc, false);
  2155. amdgpu_atombios_crtc_powergate(crtc, ATOM_ENABLE);
  2156. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  2157. if (adev->mode_info.crtcs[i] &&
  2158. adev->mode_info.crtcs[i]->enabled &&
  2159. i != amdgpu_crtc->crtc_id &&
  2160. amdgpu_crtc->pll_id == adev->mode_info.crtcs[i]->pll_id) {
  2161. /* one other crtc is using this pll don't turn
  2162. * off the pll
  2163. */
  2164. goto done;
  2165. }
  2166. }
  2167. switch (amdgpu_crtc->pll_id) {
  2168. case ATOM_PPLL1:
  2169. case ATOM_PPLL2:
  2170. /* disable the ppll */
  2171. amdgpu_atombios_crtc_program_pll(crtc, amdgpu_crtc->crtc_id, amdgpu_crtc->pll_id,
  2172. 0, 0, ATOM_DISABLE, 0, 0, 0, 0, 0, false, &ss);
  2173. break;
  2174. default:
  2175. break;
  2176. }
  2177. done:
  2178. amdgpu_crtc->pll_id = ATOM_PPLL_INVALID;
  2179. amdgpu_crtc->adjusted_clock = 0;
  2180. amdgpu_crtc->encoder = NULL;
  2181. amdgpu_crtc->connector = NULL;
  2182. }
  2183. static int dce_v6_0_crtc_mode_set(struct drm_crtc *crtc,
  2184. struct drm_display_mode *mode,
  2185. struct drm_display_mode *adjusted_mode,
  2186. int x, int y, struct drm_framebuffer *old_fb)
  2187. {
  2188. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2189. if (!amdgpu_crtc->adjusted_clock)
  2190. return -EINVAL;
  2191. amdgpu_atombios_crtc_set_pll(crtc, adjusted_mode);
  2192. amdgpu_atombios_crtc_set_dtd_timing(crtc, adjusted_mode);
  2193. dce_v6_0_crtc_do_set_base(crtc, old_fb, x, y, 0);
  2194. amdgpu_atombios_crtc_overscan_setup(crtc, mode, adjusted_mode);
  2195. amdgpu_atombios_crtc_scaler_setup(crtc);
  2196. dce_v6_0_cursor_reset(crtc);
  2197. /* update the hw version fpr dpm */
  2198. amdgpu_crtc->hw_mode = *adjusted_mode;
  2199. return 0;
  2200. }
  2201. static bool dce_v6_0_crtc_mode_fixup(struct drm_crtc *crtc,
  2202. const struct drm_display_mode *mode,
  2203. struct drm_display_mode *adjusted_mode)
  2204. {
  2205. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2206. struct drm_device *dev = crtc->dev;
  2207. struct drm_encoder *encoder;
  2208. /* assign the encoder to the amdgpu crtc to avoid repeated lookups later */
  2209. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  2210. if (encoder->crtc == crtc) {
  2211. amdgpu_crtc->encoder = encoder;
  2212. amdgpu_crtc->connector = amdgpu_get_connector_for_encoder(encoder);
  2213. break;
  2214. }
  2215. }
  2216. if ((amdgpu_crtc->encoder == NULL) || (amdgpu_crtc->connector == NULL)) {
  2217. amdgpu_crtc->encoder = NULL;
  2218. amdgpu_crtc->connector = NULL;
  2219. return false;
  2220. }
  2221. if (!amdgpu_crtc_scaling_mode_fixup(crtc, mode, adjusted_mode))
  2222. return false;
  2223. if (amdgpu_atombios_crtc_prepare_pll(crtc, adjusted_mode))
  2224. return false;
  2225. /* pick pll */
  2226. amdgpu_crtc->pll_id = dce_v6_0_pick_pll(crtc);
  2227. /* if we can't get a PPLL for a non-DP encoder, fail */
  2228. if ((amdgpu_crtc->pll_id == ATOM_PPLL_INVALID) &&
  2229. !ENCODER_MODE_IS_DP(amdgpu_atombios_encoder_get_encoder_mode(amdgpu_crtc->encoder)))
  2230. return false;
  2231. return true;
  2232. }
  2233. static int dce_v6_0_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  2234. struct drm_framebuffer *old_fb)
  2235. {
  2236. return dce_v6_0_crtc_do_set_base(crtc, old_fb, x, y, 0);
  2237. }
  2238. static int dce_v6_0_crtc_set_base_atomic(struct drm_crtc *crtc,
  2239. struct drm_framebuffer *fb,
  2240. int x, int y, enum mode_set_atomic state)
  2241. {
  2242. return dce_v6_0_crtc_do_set_base(crtc, fb, x, y, 1);
  2243. }
  2244. static const struct drm_crtc_helper_funcs dce_v6_0_crtc_helper_funcs = {
  2245. .dpms = dce_v6_0_crtc_dpms,
  2246. .mode_fixup = dce_v6_0_crtc_mode_fixup,
  2247. .mode_set = dce_v6_0_crtc_mode_set,
  2248. .mode_set_base = dce_v6_0_crtc_set_base,
  2249. .mode_set_base_atomic = dce_v6_0_crtc_set_base_atomic,
  2250. .prepare = dce_v6_0_crtc_prepare,
  2251. .commit = dce_v6_0_crtc_commit,
  2252. .disable = dce_v6_0_crtc_disable,
  2253. };
  2254. static int dce_v6_0_crtc_init(struct amdgpu_device *adev, int index)
  2255. {
  2256. struct amdgpu_crtc *amdgpu_crtc;
  2257. amdgpu_crtc = kzalloc(sizeof(struct amdgpu_crtc) +
  2258. (AMDGPUFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
  2259. if (amdgpu_crtc == NULL)
  2260. return -ENOMEM;
  2261. drm_crtc_init(adev->ddev, &amdgpu_crtc->base, &dce_v6_0_crtc_funcs);
  2262. drm_mode_crtc_set_gamma_size(&amdgpu_crtc->base, 256);
  2263. amdgpu_crtc->crtc_id = index;
  2264. adev->mode_info.crtcs[index] = amdgpu_crtc;
  2265. amdgpu_crtc->max_cursor_width = CURSOR_WIDTH;
  2266. amdgpu_crtc->max_cursor_height = CURSOR_HEIGHT;
  2267. adev->ddev->mode_config.cursor_width = amdgpu_crtc->max_cursor_width;
  2268. adev->ddev->mode_config.cursor_height = amdgpu_crtc->max_cursor_height;
  2269. amdgpu_crtc->crtc_offset = crtc_offsets[amdgpu_crtc->crtc_id];
  2270. amdgpu_crtc->pll_id = ATOM_PPLL_INVALID;
  2271. amdgpu_crtc->adjusted_clock = 0;
  2272. amdgpu_crtc->encoder = NULL;
  2273. amdgpu_crtc->connector = NULL;
  2274. drm_crtc_helper_add(&amdgpu_crtc->base, &dce_v6_0_crtc_helper_funcs);
  2275. return 0;
  2276. }
  2277. static int dce_v6_0_early_init(void *handle)
  2278. {
  2279. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2280. adev->audio_endpt_rreg = &dce_v6_0_audio_endpt_rreg;
  2281. adev->audio_endpt_wreg = &dce_v6_0_audio_endpt_wreg;
  2282. dce_v6_0_set_display_funcs(adev);
  2283. dce_v6_0_set_irq_funcs(adev);
  2284. adev->mode_info.num_crtc = dce_v6_0_get_num_crtc(adev);
  2285. switch (adev->asic_type) {
  2286. case CHIP_TAHITI:
  2287. case CHIP_PITCAIRN:
  2288. case CHIP_VERDE:
  2289. adev->mode_info.num_hpd = 6;
  2290. adev->mode_info.num_dig = 6;
  2291. break;
  2292. case CHIP_OLAND:
  2293. adev->mode_info.num_hpd = 2;
  2294. adev->mode_info.num_dig = 2;
  2295. break;
  2296. default:
  2297. return -EINVAL;
  2298. }
  2299. return 0;
  2300. }
  2301. static int dce_v6_0_sw_init(void *handle)
  2302. {
  2303. int r, i;
  2304. bool ret;
  2305. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2306. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  2307. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, i + 1, &adev->crtc_irq);
  2308. if (r)
  2309. return r;
  2310. }
  2311. for (i = 8; i < 20; i += 2) {
  2312. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, i, &adev->pageflip_irq);
  2313. if (r)
  2314. return r;
  2315. }
  2316. /* HPD hotplug */
  2317. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 42, &adev->hpd_irq);
  2318. if (r)
  2319. return r;
  2320. adev->mode_info.mode_config_initialized = true;
  2321. adev->ddev->mode_config.funcs = &amdgpu_mode_funcs;
  2322. adev->ddev->mode_config.async_page_flip = true;
  2323. adev->ddev->mode_config.max_width = 16384;
  2324. adev->ddev->mode_config.max_height = 16384;
  2325. adev->ddev->mode_config.preferred_depth = 24;
  2326. adev->ddev->mode_config.prefer_shadow = 1;
  2327. adev->ddev->mode_config.fb_base = adev->mc.aper_base;
  2328. r = amdgpu_modeset_create_props(adev);
  2329. if (r)
  2330. return r;
  2331. adev->ddev->mode_config.max_width = 16384;
  2332. adev->ddev->mode_config.max_height = 16384;
  2333. /* allocate crtcs */
  2334. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  2335. r = dce_v6_0_crtc_init(adev, i);
  2336. if (r)
  2337. return r;
  2338. }
  2339. ret = amdgpu_atombios_get_connector_info_from_object_table(adev);
  2340. if (ret)
  2341. amdgpu_print_display_setup(adev->ddev);
  2342. else
  2343. return -EINVAL;
  2344. /* setup afmt */
  2345. r = dce_v6_0_afmt_init(adev);
  2346. if (r)
  2347. return r;
  2348. r = dce_v6_0_audio_init(adev);
  2349. if (r)
  2350. return r;
  2351. drm_kms_helper_poll_init(adev->ddev);
  2352. return r;
  2353. }
  2354. static int dce_v6_0_sw_fini(void *handle)
  2355. {
  2356. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2357. kfree(adev->mode_info.bios_hardcoded_edid);
  2358. drm_kms_helper_poll_fini(adev->ddev);
  2359. dce_v6_0_audio_fini(adev);
  2360. dce_v6_0_afmt_fini(adev);
  2361. drm_mode_config_cleanup(adev->ddev);
  2362. adev->mode_info.mode_config_initialized = false;
  2363. return 0;
  2364. }
  2365. static int dce_v6_0_hw_init(void *handle)
  2366. {
  2367. int i;
  2368. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2369. /* disable vga render */
  2370. dce_v6_0_set_vga_render_state(adev, false);
  2371. /* init dig PHYs, disp eng pll */
  2372. amdgpu_atombios_encoder_init_dig(adev);
  2373. amdgpu_atombios_crtc_set_disp_eng_pll(adev, adev->clock.default_dispclk);
  2374. /* initialize hpd */
  2375. dce_v6_0_hpd_init(adev);
  2376. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  2377. dce_v6_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  2378. }
  2379. dce_v6_0_pageflip_interrupt_init(adev);
  2380. return 0;
  2381. }
  2382. static int dce_v6_0_hw_fini(void *handle)
  2383. {
  2384. int i;
  2385. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2386. dce_v6_0_hpd_fini(adev);
  2387. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  2388. dce_v6_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  2389. }
  2390. dce_v6_0_pageflip_interrupt_fini(adev);
  2391. return 0;
  2392. }
  2393. static int dce_v6_0_suspend(void *handle)
  2394. {
  2395. return dce_v6_0_hw_fini(handle);
  2396. }
  2397. static int dce_v6_0_resume(void *handle)
  2398. {
  2399. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2400. int ret;
  2401. ret = dce_v6_0_hw_init(handle);
  2402. /* turn on the BL */
  2403. if (adev->mode_info.bl_encoder) {
  2404. u8 bl_level = amdgpu_display_backlight_get_level(adev,
  2405. adev->mode_info.bl_encoder);
  2406. amdgpu_display_backlight_set_level(adev, adev->mode_info.bl_encoder,
  2407. bl_level);
  2408. }
  2409. return ret;
  2410. }
  2411. static bool dce_v6_0_is_idle(void *handle)
  2412. {
  2413. return true;
  2414. }
  2415. static int dce_v6_0_wait_for_idle(void *handle)
  2416. {
  2417. return 0;
  2418. }
  2419. static int dce_v6_0_soft_reset(void *handle)
  2420. {
  2421. DRM_INFO("xxxx: dce_v6_0_soft_reset --- no impl!!\n");
  2422. return 0;
  2423. }
  2424. static void dce_v6_0_set_crtc_vblank_interrupt_state(struct amdgpu_device *adev,
  2425. int crtc,
  2426. enum amdgpu_interrupt_state state)
  2427. {
  2428. u32 reg_block, interrupt_mask;
  2429. if (crtc >= adev->mode_info.num_crtc) {
  2430. DRM_DEBUG("invalid crtc %d\n", crtc);
  2431. return;
  2432. }
  2433. switch (crtc) {
  2434. case 0:
  2435. reg_block = SI_CRTC0_REGISTER_OFFSET;
  2436. break;
  2437. case 1:
  2438. reg_block = SI_CRTC1_REGISTER_OFFSET;
  2439. break;
  2440. case 2:
  2441. reg_block = SI_CRTC2_REGISTER_OFFSET;
  2442. break;
  2443. case 3:
  2444. reg_block = SI_CRTC3_REGISTER_OFFSET;
  2445. break;
  2446. case 4:
  2447. reg_block = SI_CRTC4_REGISTER_OFFSET;
  2448. break;
  2449. case 5:
  2450. reg_block = SI_CRTC5_REGISTER_OFFSET;
  2451. break;
  2452. default:
  2453. DRM_DEBUG("invalid crtc %d\n", crtc);
  2454. return;
  2455. }
  2456. switch (state) {
  2457. case AMDGPU_IRQ_STATE_DISABLE:
  2458. interrupt_mask = RREG32(mmINT_MASK + reg_block);
  2459. interrupt_mask &= ~VBLANK_INT_MASK;
  2460. WREG32(mmINT_MASK + reg_block, interrupt_mask);
  2461. break;
  2462. case AMDGPU_IRQ_STATE_ENABLE:
  2463. interrupt_mask = RREG32(mmINT_MASK + reg_block);
  2464. interrupt_mask |= VBLANK_INT_MASK;
  2465. WREG32(mmINT_MASK + reg_block, interrupt_mask);
  2466. break;
  2467. default:
  2468. break;
  2469. }
  2470. }
  2471. static void dce_v6_0_set_crtc_vline_interrupt_state(struct amdgpu_device *adev,
  2472. int crtc,
  2473. enum amdgpu_interrupt_state state)
  2474. {
  2475. }
  2476. static int dce_v6_0_set_hpd_interrupt_state(struct amdgpu_device *adev,
  2477. struct amdgpu_irq_src *src,
  2478. unsigned type,
  2479. enum amdgpu_interrupt_state state)
  2480. {
  2481. u32 dc_hpd_int_cntl;
  2482. if (type >= adev->mode_info.num_hpd) {
  2483. DRM_DEBUG("invalid hdp %d\n", type);
  2484. return 0;
  2485. }
  2486. switch (state) {
  2487. case AMDGPU_IRQ_STATE_DISABLE:
  2488. dc_hpd_int_cntl = RREG32(mmDC_HPD1_INT_CONTROL + hpd_offsets[type]);
  2489. dc_hpd_int_cntl &= ~DC_HPDx_INT_EN;
  2490. WREG32(mmDC_HPD1_INT_CONTROL + hpd_offsets[type], dc_hpd_int_cntl);
  2491. break;
  2492. case AMDGPU_IRQ_STATE_ENABLE:
  2493. dc_hpd_int_cntl = RREG32(mmDC_HPD1_INT_CONTROL + hpd_offsets[type]);
  2494. dc_hpd_int_cntl |= DC_HPDx_INT_EN;
  2495. WREG32(mmDC_HPD1_INT_CONTROL + hpd_offsets[type], dc_hpd_int_cntl);
  2496. break;
  2497. default:
  2498. break;
  2499. }
  2500. return 0;
  2501. }
  2502. static int dce_v6_0_set_crtc_interrupt_state(struct amdgpu_device *adev,
  2503. struct amdgpu_irq_src *src,
  2504. unsigned type,
  2505. enum amdgpu_interrupt_state state)
  2506. {
  2507. switch (type) {
  2508. case AMDGPU_CRTC_IRQ_VBLANK1:
  2509. dce_v6_0_set_crtc_vblank_interrupt_state(adev, 0, state);
  2510. break;
  2511. case AMDGPU_CRTC_IRQ_VBLANK2:
  2512. dce_v6_0_set_crtc_vblank_interrupt_state(adev, 1, state);
  2513. break;
  2514. case AMDGPU_CRTC_IRQ_VBLANK3:
  2515. dce_v6_0_set_crtc_vblank_interrupt_state(adev, 2, state);
  2516. break;
  2517. case AMDGPU_CRTC_IRQ_VBLANK4:
  2518. dce_v6_0_set_crtc_vblank_interrupt_state(adev, 3, state);
  2519. break;
  2520. case AMDGPU_CRTC_IRQ_VBLANK5:
  2521. dce_v6_0_set_crtc_vblank_interrupt_state(adev, 4, state);
  2522. break;
  2523. case AMDGPU_CRTC_IRQ_VBLANK6:
  2524. dce_v6_0_set_crtc_vblank_interrupt_state(adev, 5, state);
  2525. break;
  2526. case AMDGPU_CRTC_IRQ_VLINE1:
  2527. dce_v6_0_set_crtc_vline_interrupt_state(adev, 0, state);
  2528. break;
  2529. case AMDGPU_CRTC_IRQ_VLINE2:
  2530. dce_v6_0_set_crtc_vline_interrupt_state(adev, 1, state);
  2531. break;
  2532. case AMDGPU_CRTC_IRQ_VLINE3:
  2533. dce_v6_0_set_crtc_vline_interrupt_state(adev, 2, state);
  2534. break;
  2535. case AMDGPU_CRTC_IRQ_VLINE4:
  2536. dce_v6_0_set_crtc_vline_interrupt_state(adev, 3, state);
  2537. break;
  2538. case AMDGPU_CRTC_IRQ_VLINE5:
  2539. dce_v6_0_set_crtc_vline_interrupt_state(adev, 4, state);
  2540. break;
  2541. case AMDGPU_CRTC_IRQ_VLINE6:
  2542. dce_v6_0_set_crtc_vline_interrupt_state(adev, 5, state);
  2543. break;
  2544. default:
  2545. break;
  2546. }
  2547. return 0;
  2548. }
  2549. static int dce_v6_0_crtc_irq(struct amdgpu_device *adev,
  2550. struct amdgpu_irq_src *source,
  2551. struct amdgpu_iv_entry *entry)
  2552. {
  2553. unsigned crtc = entry->src_id - 1;
  2554. uint32_t disp_int = RREG32(interrupt_status_offsets[crtc].reg);
  2555. unsigned irq_type = amdgpu_crtc_idx_to_irq_type(adev, crtc);
  2556. switch (entry->src_data[0]) {
  2557. case 0: /* vblank */
  2558. if (disp_int & interrupt_status_offsets[crtc].vblank)
  2559. WREG32(mmVBLANK_STATUS + crtc_offsets[crtc], VBLANK_ACK);
  2560. else
  2561. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  2562. if (amdgpu_irq_enabled(adev, source, irq_type)) {
  2563. drm_handle_vblank(adev->ddev, crtc);
  2564. }
  2565. DRM_DEBUG("IH: D%d vblank\n", crtc + 1);
  2566. break;
  2567. case 1: /* vline */
  2568. if (disp_int & interrupt_status_offsets[crtc].vline)
  2569. WREG32(mmVLINE_STATUS + crtc_offsets[crtc], VLINE_ACK);
  2570. else
  2571. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  2572. DRM_DEBUG("IH: D%d vline\n", crtc + 1);
  2573. break;
  2574. default:
  2575. DRM_DEBUG("Unhandled interrupt: %d %d\n", entry->src_id, entry->src_data[0]);
  2576. break;
  2577. }
  2578. return 0;
  2579. }
  2580. static int dce_v6_0_set_pageflip_interrupt_state(struct amdgpu_device *adev,
  2581. struct amdgpu_irq_src *src,
  2582. unsigned type,
  2583. enum amdgpu_interrupt_state state)
  2584. {
  2585. u32 reg;
  2586. if (type >= adev->mode_info.num_crtc) {
  2587. DRM_ERROR("invalid pageflip crtc %d\n", type);
  2588. return -EINVAL;
  2589. }
  2590. reg = RREG32(mmGRPH_INTERRUPT_CONTROL + crtc_offsets[type]);
  2591. if (state == AMDGPU_IRQ_STATE_DISABLE)
  2592. WREG32(mmGRPH_INTERRUPT_CONTROL + crtc_offsets[type],
  2593. reg & ~GRPH_INTERRUPT_CONTROL__GRPH_PFLIP_INT_MASK_MASK);
  2594. else
  2595. WREG32(mmGRPH_INTERRUPT_CONTROL + crtc_offsets[type],
  2596. reg | GRPH_INTERRUPT_CONTROL__GRPH_PFLIP_INT_MASK_MASK);
  2597. return 0;
  2598. }
  2599. static int dce_v6_0_pageflip_irq(struct amdgpu_device *adev,
  2600. struct amdgpu_irq_src *source,
  2601. struct amdgpu_iv_entry *entry)
  2602. {
  2603. unsigned long flags;
  2604. unsigned crtc_id;
  2605. struct amdgpu_crtc *amdgpu_crtc;
  2606. struct amdgpu_flip_work *works;
  2607. crtc_id = (entry->src_id - 8) >> 1;
  2608. amdgpu_crtc = adev->mode_info.crtcs[crtc_id];
  2609. if (crtc_id >= adev->mode_info.num_crtc) {
  2610. DRM_ERROR("invalid pageflip crtc %d\n", crtc_id);
  2611. return -EINVAL;
  2612. }
  2613. if (RREG32(mmGRPH_INTERRUPT_STATUS + crtc_offsets[crtc_id]) &
  2614. GRPH_INTERRUPT_STATUS__GRPH_PFLIP_INT_OCCURRED_MASK)
  2615. WREG32(mmGRPH_INTERRUPT_STATUS + crtc_offsets[crtc_id],
  2616. GRPH_INTERRUPT_STATUS__GRPH_PFLIP_INT_CLEAR_MASK);
  2617. /* IRQ could occur when in initial stage */
  2618. if (amdgpu_crtc == NULL)
  2619. return 0;
  2620. spin_lock_irqsave(&adev->ddev->event_lock, flags);
  2621. works = amdgpu_crtc->pflip_works;
  2622. if (amdgpu_crtc->pflip_status != AMDGPU_FLIP_SUBMITTED){
  2623. DRM_DEBUG_DRIVER("amdgpu_crtc->pflip_status = %d != "
  2624. "AMDGPU_FLIP_SUBMITTED(%d)\n",
  2625. amdgpu_crtc->pflip_status,
  2626. AMDGPU_FLIP_SUBMITTED);
  2627. spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
  2628. return 0;
  2629. }
  2630. /* page flip completed. clean up */
  2631. amdgpu_crtc->pflip_status = AMDGPU_FLIP_NONE;
  2632. amdgpu_crtc->pflip_works = NULL;
  2633. /* wakeup usersapce */
  2634. if (works->event)
  2635. drm_crtc_send_vblank_event(&amdgpu_crtc->base, works->event);
  2636. spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
  2637. drm_crtc_vblank_put(&amdgpu_crtc->base);
  2638. schedule_work(&works->unpin_work);
  2639. return 0;
  2640. }
  2641. static int dce_v6_0_hpd_irq(struct amdgpu_device *adev,
  2642. struct amdgpu_irq_src *source,
  2643. struct amdgpu_iv_entry *entry)
  2644. {
  2645. uint32_t disp_int, mask, tmp;
  2646. unsigned hpd;
  2647. if (entry->src_data[0] >= adev->mode_info.num_hpd) {
  2648. DRM_DEBUG("Unhandled interrupt: %d %d\n", entry->src_id, entry->src_data[0]);
  2649. return 0;
  2650. }
  2651. hpd = entry->src_data[0];
  2652. disp_int = RREG32(interrupt_status_offsets[hpd].reg);
  2653. mask = interrupt_status_offsets[hpd].hpd;
  2654. if (disp_int & mask) {
  2655. tmp = RREG32(mmDC_HPD1_INT_CONTROL + hpd_offsets[hpd]);
  2656. tmp |= DC_HPD1_INT_CONTROL__DC_HPD1_INT_ACK_MASK;
  2657. WREG32(mmDC_HPD1_INT_CONTROL + hpd_offsets[hpd], tmp);
  2658. schedule_work(&adev->hotplug_work);
  2659. DRM_INFO("IH: HPD%d\n", hpd + 1);
  2660. }
  2661. return 0;
  2662. }
  2663. static int dce_v6_0_set_clockgating_state(void *handle,
  2664. enum amd_clockgating_state state)
  2665. {
  2666. return 0;
  2667. }
  2668. static int dce_v6_0_set_powergating_state(void *handle,
  2669. enum amd_powergating_state state)
  2670. {
  2671. return 0;
  2672. }
  2673. static const struct amd_ip_funcs dce_v6_0_ip_funcs = {
  2674. .name = "dce_v6_0",
  2675. .early_init = dce_v6_0_early_init,
  2676. .late_init = NULL,
  2677. .sw_init = dce_v6_0_sw_init,
  2678. .sw_fini = dce_v6_0_sw_fini,
  2679. .hw_init = dce_v6_0_hw_init,
  2680. .hw_fini = dce_v6_0_hw_fini,
  2681. .suspend = dce_v6_0_suspend,
  2682. .resume = dce_v6_0_resume,
  2683. .is_idle = dce_v6_0_is_idle,
  2684. .wait_for_idle = dce_v6_0_wait_for_idle,
  2685. .soft_reset = dce_v6_0_soft_reset,
  2686. .set_clockgating_state = dce_v6_0_set_clockgating_state,
  2687. .set_powergating_state = dce_v6_0_set_powergating_state,
  2688. };
  2689. static void
  2690. dce_v6_0_encoder_mode_set(struct drm_encoder *encoder,
  2691. struct drm_display_mode *mode,
  2692. struct drm_display_mode *adjusted_mode)
  2693. {
  2694. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  2695. int em = amdgpu_atombios_encoder_get_encoder_mode(encoder);
  2696. amdgpu_encoder->pixel_clock = adjusted_mode->clock;
  2697. /* need to call this here rather than in prepare() since we need some crtc info */
  2698. amdgpu_atombios_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  2699. /* set scaler clears this on some chips */
  2700. dce_v6_0_set_interleave(encoder->crtc, mode);
  2701. if (em == ATOM_ENCODER_MODE_HDMI || ENCODER_MODE_IS_DP(em)) {
  2702. dce_v6_0_afmt_enable(encoder, true);
  2703. dce_v6_0_afmt_setmode(encoder, adjusted_mode);
  2704. }
  2705. }
  2706. static void dce_v6_0_encoder_prepare(struct drm_encoder *encoder)
  2707. {
  2708. struct amdgpu_device *adev = encoder->dev->dev_private;
  2709. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  2710. struct drm_connector *connector = amdgpu_get_connector_for_encoder(encoder);
  2711. if ((amdgpu_encoder->active_device &
  2712. (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) ||
  2713. (amdgpu_encoder_get_dp_bridge_encoder_id(encoder) !=
  2714. ENCODER_OBJECT_ID_NONE)) {
  2715. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  2716. if (dig) {
  2717. dig->dig_encoder = dce_v6_0_pick_dig_encoder(encoder);
  2718. if (amdgpu_encoder->active_device & ATOM_DEVICE_DFP_SUPPORT)
  2719. dig->afmt = adev->mode_info.afmt[dig->dig_encoder];
  2720. }
  2721. }
  2722. amdgpu_atombios_scratch_regs_lock(adev, true);
  2723. if (connector) {
  2724. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  2725. /* select the clock/data port if it uses a router */
  2726. if (amdgpu_connector->router.cd_valid)
  2727. amdgpu_i2c_router_select_cd_port(amdgpu_connector);
  2728. /* turn eDP panel on for mode set */
  2729. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
  2730. amdgpu_atombios_encoder_set_edp_panel_power(connector,
  2731. ATOM_TRANSMITTER_ACTION_POWER_ON);
  2732. }
  2733. /* this is needed for the pll/ss setup to work correctly in some cases */
  2734. amdgpu_atombios_encoder_set_crtc_source(encoder);
  2735. /* set up the FMT blocks */
  2736. dce_v6_0_program_fmt(encoder);
  2737. }
  2738. static void dce_v6_0_encoder_commit(struct drm_encoder *encoder)
  2739. {
  2740. struct drm_device *dev = encoder->dev;
  2741. struct amdgpu_device *adev = dev->dev_private;
  2742. /* need to call this here as we need the crtc set up */
  2743. amdgpu_atombios_encoder_dpms(encoder, DRM_MODE_DPMS_ON);
  2744. amdgpu_atombios_scratch_regs_lock(adev, false);
  2745. }
  2746. static void dce_v6_0_encoder_disable(struct drm_encoder *encoder)
  2747. {
  2748. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  2749. struct amdgpu_encoder_atom_dig *dig;
  2750. int em = amdgpu_atombios_encoder_get_encoder_mode(encoder);
  2751. amdgpu_atombios_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  2752. if (amdgpu_atombios_encoder_is_digital(encoder)) {
  2753. if (em == ATOM_ENCODER_MODE_HDMI || ENCODER_MODE_IS_DP(em))
  2754. dce_v6_0_afmt_enable(encoder, false);
  2755. dig = amdgpu_encoder->enc_priv;
  2756. dig->dig_encoder = -1;
  2757. }
  2758. amdgpu_encoder->active_device = 0;
  2759. }
  2760. /* these are handled by the primary encoders */
  2761. static void dce_v6_0_ext_prepare(struct drm_encoder *encoder)
  2762. {
  2763. }
  2764. static void dce_v6_0_ext_commit(struct drm_encoder *encoder)
  2765. {
  2766. }
  2767. static void
  2768. dce_v6_0_ext_mode_set(struct drm_encoder *encoder,
  2769. struct drm_display_mode *mode,
  2770. struct drm_display_mode *adjusted_mode)
  2771. {
  2772. }
  2773. static void dce_v6_0_ext_disable(struct drm_encoder *encoder)
  2774. {
  2775. }
  2776. static void
  2777. dce_v6_0_ext_dpms(struct drm_encoder *encoder, int mode)
  2778. {
  2779. }
  2780. static bool dce_v6_0_ext_mode_fixup(struct drm_encoder *encoder,
  2781. const struct drm_display_mode *mode,
  2782. struct drm_display_mode *adjusted_mode)
  2783. {
  2784. return true;
  2785. }
  2786. static const struct drm_encoder_helper_funcs dce_v6_0_ext_helper_funcs = {
  2787. .dpms = dce_v6_0_ext_dpms,
  2788. .mode_fixup = dce_v6_0_ext_mode_fixup,
  2789. .prepare = dce_v6_0_ext_prepare,
  2790. .mode_set = dce_v6_0_ext_mode_set,
  2791. .commit = dce_v6_0_ext_commit,
  2792. .disable = dce_v6_0_ext_disable,
  2793. /* no detect for TMDS/LVDS yet */
  2794. };
  2795. static const struct drm_encoder_helper_funcs dce_v6_0_dig_helper_funcs = {
  2796. .dpms = amdgpu_atombios_encoder_dpms,
  2797. .mode_fixup = amdgpu_atombios_encoder_mode_fixup,
  2798. .prepare = dce_v6_0_encoder_prepare,
  2799. .mode_set = dce_v6_0_encoder_mode_set,
  2800. .commit = dce_v6_0_encoder_commit,
  2801. .disable = dce_v6_0_encoder_disable,
  2802. .detect = amdgpu_atombios_encoder_dig_detect,
  2803. };
  2804. static const struct drm_encoder_helper_funcs dce_v6_0_dac_helper_funcs = {
  2805. .dpms = amdgpu_atombios_encoder_dpms,
  2806. .mode_fixup = amdgpu_atombios_encoder_mode_fixup,
  2807. .prepare = dce_v6_0_encoder_prepare,
  2808. .mode_set = dce_v6_0_encoder_mode_set,
  2809. .commit = dce_v6_0_encoder_commit,
  2810. .detect = amdgpu_atombios_encoder_dac_detect,
  2811. };
  2812. static void dce_v6_0_encoder_destroy(struct drm_encoder *encoder)
  2813. {
  2814. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  2815. if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  2816. amdgpu_atombios_encoder_fini_backlight(amdgpu_encoder);
  2817. kfree(amdgpu_encoder->enc_priv);
  2818. drm_encoder_cleanup(encoder);
  2819. kfree(amdgpu_encoder);
  2820. }
  2821. static const struct drm_encoder_funcs dce_v6_0_encoder_funcs = {
  2822. .destroy = dce_v6_0_encoder_destroy,
  2823. };
  2824. static void dce_v6_0_encoder_add(struct amdgpu_device *adev,
  2825. uint32_t encoder_enum,
  2826. uint32_t supported_device,
  2827. u16 caps)
  2828. {
  2829. struct drm_device *dev = adev->ddev;
  2830. struct drm_encoder *encoder;
  2831. struct amdgpu_encoder *amdgpu_encoder;
  2832. /* see if we already added it */
  2833. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  2834. amdgpu_encoder = to_amdgpu_encoder(encoder);
  2835. if (amdgpu_encoder->encoder_enum == encoder_enum) {
  2836. amdgpu_encoder->devices |= supported_device;
  2837. return;
  2838. }
  2839. }
  2840. /* add a new one */
  2841. amdgpu_encoder = kzalloc(sizeof(struct amdgpu_encoder), GFP_KERNEL);
  2842. if (!amdgpu_encoder)
  2843. return;
  2844. encoder = &amdgpu_encoder->base;
  2845. switch (adev->mode_info.num_crtc) {
  2846. case 1:
  2847. encoder->possible_crtcs = 0x1;
  2848. break;
  2849. case 2:
  2850. default:
  2851. encoder->possible_crtcs = 0x3;
  2852. break;
  2853. case 4:
  2854. encoder->possible_crtcs = 0xf;
  2855. break;
  2856. case 6:
  2857. encoder->possible_crtcs = 0x3f;
  2858. break;
  2859. }
  2860. amdgpu_encoder->enc_priv = NULL;
  2861. amdgpu_encoder->encoder_enum = encoder_enum;
  2862. amdgpu_encoder->encoder_id = (encoder_enum & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  2863. amdgpu_encoder->devices = supported_device;
  2864. amdgpu_encoder->rmx_type = RMX_OFF;
  2865. amdgpu_encoder->underscan_type = UNDERSCAN_OFF;
  2866. amdgpu_encoder->is_ext_encoder = false;
  2867. amdgpu_encoder->caps = caps;
  2868. switch (amdgpu_encoder->encoder_id) {
  2869. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  2870. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  2871. drm_encoder_init(dev, encoder, &dce_v6_0_encoder_funcs,
  2872. DRM_MODE_ENCODER_DAC, NULL);
  2873. drm_encoder_helper_add(encoder, &dce_v6_0_dac_helper_funcs);
  2874. break;
  2875. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  2876. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  2877. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  2878. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  2879. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  2880. if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  2881. amdgpu_encoder->rmx_type = RMX_FULL;
  2882. drm_encoder_init(dev, encoder, &dce_v6_0_encoder_funcs,
  2883. DRM_MODE_ENCODER_LVDS, NULL);
  2884. amdgpu_encoder->enc_priv = amdgpu_atombios_encoder_get_lcd_info(amdgpu_encoder);
  2885. } else if (amdgpu_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT)) {
  2886. drm_encoder_init(dev, encoder, &dce_v6_0_encoder_funcs,
  2887. DRM_MODE_ENCODER_DAC, NULL);
  2888. amdgpu_encoder->enc_priv = amdgpu_atombios_encoder_get_dig_info(amdgpu_encoder);
  2889. } else {
  2890. drm_encoder_init(dev, encoder, &dce_v6_0_encoder_funcs,
  2891. DRM_MODE_ENCODER_TMDS, NULL);
  2892. amdgpu_encoder->enc_priv = amdgpu_atombios_encoder_get_dig_info(amdgpu_encoder);
  2893. }
  2894. drm_encoder_helper_add(encoder, &dce_v6_0_dig_helper_funcs);
  2895. break;
  2896. case ENCODER_OBJECT_ID_SI170B:
  2897. case ENCODER_OBJECT_ID_CH7303:
  2898. case ENCODER_OBJECT_ID_EXTERNAL_SDVOA:
  2899. case ENCODER_OBJECT_ID_EXTERNAL_SDVOB:
  2900. case ENCODER_OBJECT_ID_TITFP513:
  2901. case ENCODER_OBJECT_ID_VT1623:
  2902. case ENCODER_OBJECT_ID_HDMI_SI1930:
  2903. case ENCODER_OBJECT_ID_TRAVIS:
  2904. case ENCODER_OBJECT_ID_NUTMEG:
  2905. /* these are handled by the primary encoders */
  2906. amdgpu_encoder->is_ext_encoder = true;
  2907. if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  2908. drm_encoder_init(dev, encoder, &dce_v6_0_encoder_funcs,
  2909. DRM_MODE_ENCODER_LVDS, NULL);
  2910. else if (amdgpu_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT))
  2911. drm_encoder_init(dev, encoder, &dce_v6_0_encoder_funcs,
  2912. DRM_MODE_ENCODER_DAC, NULL);
  2913. else
  2914. drm_encoder_init(dev, encoder, &dce_v6_0_encoder_funcs,
  2915. DRM_MODE_ENCODER_TMDS, NULL);
  2916. drm_encoder_helper_add(encoder, &dce_v6_0_ext_helper_funcs);
  2917. break;
  2918. }
  2919. }
  2920. static const struct amdgpu_display_funcs dce_v6_0_display_funcs = {
  2921. .bandwidth_update = &dce_v6_0_bandwidth_update,
  2922. .vblank_get_counter = &dce_v6_0_vblank_get_counter,
  2923. .vblank_wait = &dce_v6_0_vblank_wait,
  2924. .backlight_set_level = &amdgpu_atombios_encoder_set_backlight_level,
  2925. .backlight_get_level = &amdgpu_atombios_encoder_get_backlight_level,
  2926. .hpd_sense = &dce_v6_0_hpd_sense,
  2927. .hpd_set_polarity = &dce_v6_0_hpd_set_polarity,
  2928. .hpd_get_gpio_reg = &dce_v6_0_hpd_get_gpio_reg,
  2929. .page_flip = &dce_v6_0_page_flip,
  2930. .page_flip_get_scanoutpos = &dce_v6_0_crtc_get_scanoutpos,
  2931. .add_encoder = &dce_v6_0_encoder_add,
  2932. .add_connector = &amdgpu_connector_add,
  2933. };
  2934. static void dce_v6_0_set_display_funcs(struct amdgpu_device *adev)
  2935. {
  2936. if (adev->mode_info.funcs == NULL)
  2937. adev->mode_info.funcs = &dce_v6_0_display_funcs;
  2938. }
  2939. static const struct amdgpu_irq_src_funcs dce_v6_0_crtc_irq_funcs = {
  2940. .set = dce_v6_0_set_crtc_interrupt_state,
  2941. .process = dce_v6_0_crtc_irq,
  2942. };
  2943. static const struct amdgpu_irq_src_funcs dce_v6_0_pageflip_irq_funcs = {
  2944. .set = dce_v6_0_set_pageflip_interrupt_state,
  2945. .process = dce_v6_0_pageflip_irq,
  2946. };
  2947. static const struct amdgpu_irq_src_funcs dce_v6_0_hpd_irq_funcs = {
  2948. .set = dce_v6_0_set_hpd_interrupt_state,
  2949. .process = dce_v6_0_hpd_irq,
  2950. };
  2951. static void dce_v6_0_set_irq_funcs(struct amdgpu_device *adev)
  2952. {
  2953. adev->crtc_irq.num_types = AMDGPU_CRTC_IRQ_LAST;
  2954. adev->crtc_irq.funcs = &dce_v6_0_crtc_irq_funcs;
  2955. adev->pageflip_irq.num_types = AMDGPU_PAGEFLIP_IRQ_LAST;
  2956. adev->pageflip_irq.funcs = &dce_v6_0_pageflip_irq_funcs;
  2957. adev->hpd_irq.num_types = AMDGPU_HPD_LAST;
  2958. adev->hpd_irq.funcs = &dce_v6_0_hpd_irq_funcs;
  2959. }
  2960. const struct amdgpu_ip_block_version dce_v6_0_ip_block =
  2961. {
  2962. .type = AMD_IP_BLOCK_TYPE_DCE,
  2963. .major = 6,
  2964. .minor = 0,
  2965. .rev = 0,
  2966. .funcs = &dce_v6_0_ip_funcs,
  2967. };
  2968. const struct amdgpu_ip_block_version dce_v6_4_ip_block =
  2969. {
  2970. .type = AMD_IP_BLOCK_TYPE_DCE,
  2971. .major = 6,
  2972. .minor = 4,
  2973. .rev = 0,
  2974. .funcs = &dce_v6_0_ip_funcs,
  2975. };