amdgpu_object.c 25 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045
  1. /*
  2. * Copyright 2009 Jerome Glisse.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  14. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  15. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  16. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  17. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  18. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  19. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  20. *
  21. * The above copyright notice and this permission notice (including the
  22. * next paragraph) shall be included in all copies or substantial portions
  23. * of the Software.
  24. *
  25. */
  26. /*
  27. * Authors:
  28. * Jerome Glisse <glisse@freedesktop.org>
  29. * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
  30. * Dave Airlie
  31. */
  32. #include <linux/list.h>
  33. #include <linux/slab.h>
  34. #include <drm/drmP.h>
  35. #include <drm/amdgpu_drm.h>
  36. #include <drm/drm_cache.h>
  37. #include "amdgpu.h"
  38. #include "amdgpu_trace.h"
  39. static u64 amdgpu_get_vis_part_size(struct amdgpu_device *adev,
  40. struct ttm_mem_reg *mem)
  41. {
  42. if (mem->start << PAGE_SHIFT >= adev->mc.visible_vram_size)
  43. return 0;
  44. return ((mem->start << PAGE_SHIFT) + mem->size) >
  45. adev->mc.visible_vram_size ?
  46. adev->mc.visible_vram_size - (mem->start << PAGE_SHIFT) :
  47. mem->size;
  48. }
  49. static void amdgpu_update_memory_usage(struct amdgpu_device *adev,
  50. struct ttm_mem_reg *old_mem,
  51. struct ttm_mem_reg *new_mem)
  52. {
  53. u64 vis_size;
  54. if (!adev)
  55. return;
  56. if (new_mem) {
  57. switch (new_mem->mem_type) {
  58. case TTM_PL_TT:
  59. atomic64_add(new_mem->size, &adev->gtt_usage);
  60. break;
  61. case TTM_PL_VRAM:
  62. atomic64_add(new_mem->size, &adev->vram_usage);
  63. vis_size = amdgpu_get_vis_part_size(adev, new_mem);
  64. atomic64_add(vis_size, &adev->vram_vis_usage);
  65. break;
  66. }
  67. }
  68. if (old_mem) {
  69. switch (old_mem->mem_type) {
  70. case TTM_PL_TT:
  71. atomic64_sub(old_mem->size, &adev->gtt_usage);
  72. break;
  73. case TTM_PL_VRAM:
  74. atomic64_sub(old_mem->size, &adev->vram_usage);
  75. vis_size = amdgpu_get_vis_part_size(adev, old_mem);
  76. atomic64_sub(vis_size, &adev->vram_vis_usage);
  77. break;
  78. }
  79. }
  80. }
  81. static void amdgpu_ttm_bo_destroy(struct ttm_buffer_object *tbo)
  82. {
  83. struct amdgpu_device *adev = amdgpu_ttm_adev(tbo->bdev);
  84. struct amdgpu_bo *bo;
  85. bo = container_of(tbo, struct amdgpu_bo, tbo);
  86. amdgpu_bo_kunmap(bo);
  87. amdgpu_update_memory_usage(adev, &bo->tbo.mem, NULL);
  88. drm_gem_object_release(&bo->gem_base);
  89. amdgpu_bo_unref(&bo->parent);
  90. if (!list_empty(&bo->shadow_list)) {
  91. mutex_lock(&adev->shadow_list_lock);
  92. list_del_init(&bo->shadow_list);
  93. mutex_unlock(&adev->shadow_list_lock);
  94. }
  95. kfree(bo->metadata);
  96. kfree(bo);
  97. }
  98. bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo)
  99. {
  100. if (bo->destroy == &amdgpu_ttm_bo_destroy)
  101. return true;
  102. return false;
  103. }
  104. static void amdgpu_ttm_placement_init(struct amdgpu_device *adev,
  105. struct ttm_placement *placement,
  106. struct ttm_place *places,
  107. u32 domain, u64 flags)
  108. {
  109. u32 c = 0;
  110. if (domain & AMDGPU_GEM_DOMAIN_VRAM) {
  111. unsigned visible_pfn = adev->mc.visible_vram_size >> PAGE_SHIFT;
  112. places[c].fpfn = 0;
  113. places[c].lpfn = 0;
  114. places[c].flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED |
  115. TTM_PL_FLAG_VRAM;
  116. if (flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED)
  117. places[c].lpfn = visible_pfn;
  118. else
  119. places[c].flags |= TTM_PL_FLAG_TOPDOWN;
  120. if (flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS)
  121. places[c].flags |= TTM_PL_FLAG_CONTIGUOUS;
  122. c++;
  123. }
  124. if (domain & AMDGPU_GEM_DOMAIN_GTT) {
  125. places[c].fpfn = 0;
  126. places[c].lpfn = 0;
  127. places[c].flags = TTM_PL_FLAG_TT;
  128. if (flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC)
  129. places[c].flags |= TTM_PL_FLAG_WC |
  130. TTM_PL_FLAG_UNCACHED;
  131. else
  132. places[c].flags |= TTM_PL_FLAG_CACHED;
  133. c++;
  134. }
  135. if (domain & AMDGPU_GEM_DOMAIN_CPU) {
  136. places[c].fpfn = 0;
  137. places[c].lpfn = 0;
  138. places[c].flags = TTM_PL_FLAG_SYSTEM;
  139. if (flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC)
  140. places[c].flags |= TTM_PL_FLAG_WC |
  141. TTM_PL_FLAG_UNCACHED;
  142. else
  143. places[c].flags |= TTM_PL_FLAG_CACHED;
  144. c++;
  145. }
  146. if (domain & AMDGPU_GEM_DOMAIN_GDS) {
  147. places[c].fpfn = 0;
  148. places[c].lpfn = 0;
  149. places[c].flags = TTM_PL_FLAG_UNCACHED | AMDGPU_PL_FLAG_GDS;
  150. c++;
  151. }
  152. if (domain & AMDGPU_GEM_DOMAIN_GWS) {
  153. places[c].fpfn = 0;
  154. places[c].lpfn = 0;
  155. places[c].flags = TTM_PL_FLAG_UNCACHED | AMDGPU_PL_FLAG_GWS;
  156. c++;
  157. }
  158. if (domain & AMDGPU_GEM_DOMAIN_OA) {
  159. places[c].fpfn = 0;
  160. places[c].lpfn = 0;
  161. places[c].flags = TTM_PL_FLAG_UNCACHED | AMDGPU_PL_FLAG_OA;
  162. c++;
  163. }
  164. if (!c) {
  165. places[c].fpfn = 0;
  166. places[c].lpfn = 0;
  167. places[c].flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM;
  168. c++;
  169. }
  170. placement->num_placement = c;
  171. placement->placement = places;
  172. placement->num_busy_placement = c;
  173. placement->busy_placement = places;
  174. }
  175. void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *abo, u32 domain)
  176. {
  177. struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
  178. amdgpu_ttm_placement_init(adev, &abo->placement, abo->placements,
  179. domain, abo->flags);
  180. }
  181. static void amdgpu_fill_placement_to_bo(struct amdgpu_bo *bo,
  182. struct ttm_placement *placement)
  183. {
  184. BUG_ON(placement->num_placement > (AMDGPU_GEM_DOMAIN_MAX + 1));
  185. memcpy(bo->placements, placement->placement,
  186. placement->num_placement * sizeof(struct ttm_place));
  187. bo->placement.num_placement = placement->num_placement;
  188. bo->placement.num_busy_placement = placement->num_busy_placement;
  189. bo->placement.placement = bo->placements;
  190. bo->placement.busy_placement = bo->placements;
  191. }
  192. /**
  193. * amdgpu_bo_create_kernel - create BO for kernel use
  194. *
  195. * @adev: amdgpu device object
  196. * @size: size for the new BO
  197. * @align: alignment for the new BO
  198. * @domain: where to place it
  199. * @bo_ptr: resulting BO
  200. * @gpu_addr: GPU addr of the pinned BO
  201. * @cpu_addr: optional CPU address mapping
  202. *
  203. * Allocates and pins a BO for kernel internal use.
  204. *
  205. * Returns 0 on success, negative error code otherwise.
  206. */
  207. int amdgpu_bo_create_kernel(struct amdgpu_device *adev,
  208. unsigned long size, int align,
  209. u32 domain, struct amdgpu_bo **bo_ptr,
  210. u64 *gpu_addr, void **cpu_addr)
  211. {
  212. int r;
  213. r = amdgpu_bo_create(adev, size, align, true, domain,
  214. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  215. AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
  216. NULL, NULL, bo_ptr);
  217. if (r) {
  218. dev_err(adev->dev, "(%d) failed to allocate kernel bo\n", r);
  219. return r;
  220. }
  221. r = amdgpu_bo_reserve(*bo_ptr, false);
  222. if (r) {
  223. dev_err(adev->dev, "(%d) failed to reserve kernel bo\n", r);
  224. goto error_free;
  225. }
  226. r = amdgpu_bo_pin(*bo_ptr, domain, gpu_addr);
  227. if (r) {
  228. dev_err(adev->dev, "(%d) kernel bo pin failed\n", r);
  229. goto error_unreserve;
  230. }
  231. if (cpu_addr) {
  232. r = amdgpu_bo_kmap(*bo_ptr, cpu_addr);
  233. if (r) {
  234. dev_err(adev->dev, "(%d) kernel bo map failed\n", r);
  235. goto error_unreserve;
  236. }
  237. }
  238. amdgpu_bo_unreserve(*bo_ptr);
  239. return 0;
  240. error_unreserve:
  241. amdgpu_bo_unreserve(*bo_ptr);
  242. error_free:
  243. amdgpu_bo_unref(bo_ptr);
  244. return r;
  245. }
  246. /**
  247. * amdgpu_bo_free_kernel - free BO for kernel use
  248. *
  249. * @bo: amdgpu BO to free
  250. *
  251. * unmaps and unpin a BO for kernel internal use.
  252. */
  253. void amdgpu_bo_free_kernel(struct amdgpu_bo **bo, u64 *gpu_addr,
  254. void **cpu_addr)
  255. {
  256. if (*bo == NULL)
  257. return;
  258. if (likely(amdgpu_bo_reserve(*bo, true) == 0)) {
  259. if (cpu_addr)
  260. amdgpu_bo_kunmap(*bo);
  261. amdgpu_bo_unpin(*bo);
  262. amdgpu_bo_unreserve(*bo);
  263. }
  264. amdgpu_bo_unref(bo);
  265. if (gpu_addr)
  266. *gpu_addr = 0;
  267. if (cpu_addr)
  268. *cpu_addr = NULL;
  269. }
  270. int amdgpu_bo_create_restricted(struct amdgpu_device *adev,
  271. unsigned long size, int byte_align,
  272. bool kernel, u32 domain, u64 flags,
  273. struct sg_table *sg,
  274. struct ttm_placement *placement,
  275. struct reservation_object *resv,
  276. struct amdgpu_bo **bo_ptr)
  277. {
  278. struct amdgpu_bo *bo;
  279. enum ttm_bo_type type;
  280. unsigned long page_align;
  281. u64 initial_bytes_moved, bytes_moved;
  282. size_t acc_size;
  283. int r;
  284. page_align = roundup(byte_align, PAGE_SIZE) >> PAGE_SHIFT;
  285. size = ALIGN(size, PAGE_SIZE);
  286. if (kernel) {
  287. type = ttm_bo_type_kernel;
  288. } else if (sg) {
  289. type = ttm_bo_type_sg;
  290. } else {
  291. type = ttm_bo_type_device;
  292. }
  293. *bo_ptr = NULL;
  294. acc_size = ttm_bo_dma_acc_size(&adev->mman.bdev, size,
  295. sizeof(struct amdgpu_bo));
  296. bo = kzalloc(sizeof(struct amdgpu_bo), GFP_KERNEL);
  297. if (bo == NULL)
  298. return -ENOMEM;
  299. r = drm_gem_object_init(adev->ddev, &bo->gem_base, size);
  300. if (unlikely(r)) {
  301. kfree(bo);
  302. return r;
  303. }
  304. INIT_LIST_HEAD(&bo->shadow_list);
  305. INIT_LIST_HEAD(&bo->va);
  306. bo->prefered_domains = domain & (AMDGPU_GEM_DOMAIN_VRAM |
  307. AMDGPU_GEM_DOMAIN_GTT |
  308. AMDGPU_GEM_DOMAIN_CPU |
  309. AMDGPU_GEM_DOMAIN_GDS |
  310. AMDGPU_GEM_DOMAIN_GWS |
  311. AMDGPU_GEM_DOMAIN_OA);
  312. bo->allowed_domains = bo->prefered_domains;
  313. if (!kernel && bo->allowed_domains == AMDGPU_GEM_DOMAIN_VRAM)
  314. bo->allowed_domains |= AMDGPU_GEM_DOMAIN_GTT;
  315. bo->flags = flags;
  316. #ifdef CONFIG_X86_32
  317. /* XXX: Write-combined CPU mappings of GTT seem broken on 32-bit
  318. * See https://bugs.freedesktop.org/show_bug.cgi?id=84627
  319. */
  320. bo->flags &= ~AMDGPU_GEM_CREATE_CPU_GTT_USWC;
  321. #elif defined(CONFIG_X86) && !defined(CONFIG_X86_PAT)
  322. /* Don't try to enable write-combining when it can't work, or things
  323. * may be slow
  324. * See https://bugs.freedesktop.org/show_bug.cgi?id=88758
  325. */
  326. #ifndef CONFIG_COMPILE_TEST
  327. #warning Please enable CONFIG_MTRR and CONFIG_X86_PAT for better performance \
  328. thanks to write-combining
  329. #endif
  330. if (bo->flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC)
  331. DRM_INFO_ONCE("Please enable CONFIG_MTRR and CONFIG_X86_PAT for "
  332. "better performance thanks to write-combining\n");
  333. bo->flags &= ~AMDGPU_GEM_CREATE_CPU_GTT_USWC;
  334. #else
  335. /* For architectures that don't support WC memory,
  336. * mask out the WC flag from the BO
  337. */
  338. if (!drm_arch_can_wc_memory())
  339. bo->flags &= ~AMDGPU_GEM_CREATE_CPU_GTT_USWC;
  340. #endif
  341. amdgpu_fill_placement_to_bo(bo, placement);
  342. /* Kernel allocation are uninterruptible */
  343. initial_bytes_moved = atomic64_read(&adev->num_bytes_moved);
  344. r = ttm_bo_init_reserved(&adev->mman.bdev, &bo->tbo, size, type,
  345. &bo->placement, page_align, !kernel, NULL,
  346. acc_size, sg, resv, &amdgpu_ttm_bo_destroy);
  347. bytes_moved = atomic64_read(&adev->num_bytes_moved) -
  348. initial_bytes_moved;
  349. if (adev->mc.visible_vram_size < adev->mc.real_vram_size &&
  350. bo->tbo.mem.mem_type == TTM_PL_VRAM &&
  351. bo->tbo.mem.start < adev->mc.visible_vram_size >> PAGE_SHIFT)
  352. amdgpu_cs_report_moved_bytes(adev, bytes_moved, bytes_moved);
  353. else
  354. amdgpu_cs_report_moved_bytes(adev, bytes_moved, 0);
  355. if (unlikely(r != 0))
  356. return r;
  357. if (kernel)
  358. bo->tbo.priority = 1;
  359. if (flags & AMDGPU_GEM_CREATE_VRAM_CLEARED &&
  360. bo->tbo.mem.placement & TTM_PL_FLAG_VRAM) {
  361. struct dma_fence *fence;
  362. r = amdgpu_fill_buffer(bo, 0, bo->tbo.resv, &fence);
  363. if (unlikely(r))
  364. goto fail_unreserve;
  365. amdgpu_bo_fence(bo, fence, false);
  366. dma_fence_put(bo->tbo.moving);
  367. bo->tbo.moving = dma_fence_get(fence);
  368. dma_fence_put(fence);
  369. }
  370. if (!resv)
  371. amdgpu_bo_unreserve(bo);
  372. *bo_ptr = bo;
  373. trace_amdgpu_bo_create(bo);
  374. /* Treat CPU_ACCESS_REQUIRED only as a hint if given by UMD */
  375. if (type == ttm_bo_type_device)
  376. bo->flags &= ~AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
  377. return 0;
  378. fail_unreserve:
  379. if (!resv)
  380. ww_mutex_unlock(&bo->tbo.resv->lock);
  381. amdgpu_bo_unref(&bo);
  382. return r;
  383. }
  384. static int amdgpu_bo_create_shadow(struct amdgpu_device *adev,
  385. unsigned long size, int byte_align,
  386. struct amdgpu_bo *bo)
  387. {
  388. struct ttm_placement placement = {0};
  389. struct ttm_place placements[AMDGPU_GEM_DOMAIN_MAX + 1];
  390. int r;
  391. if (bo->shadow)
  392. return 0;
  393. bo->flags |= AMDGPU_GEM_CREATE_SHADOW;
  394. memset(&placements, 0,
  395. (AMDGPU_GEM_DOMAIN_MAX + 1) * sizeof(struct ttm_place));
  396. amdgpu_ttm_placement_init(adev, &placement,
  397. placements, AMDGPU_GEM_DOMAIN_GTT,
  398. AMDGPU_GEM_CREATE_CPU_GTT_USWC);
  399. r = amdgpu_bo_create_restricted(adev, size, byte_align, true,
  400. AMDGPU_GEM_DOMAIN_GTT,
  401. AMDGPU_GEM_CREATE_CPU_GTT_USWC,
  402. NULL, &placement,
  403. bo->tbo.resv,
  404. &bo->shadow);
  405. if (!r) {
  406. bo->shadow->parent = amdgpu_bo_ref(bo);
  407. mutex_lock(&adev->shadow_list_lock);
  408. list_add_tail(&bo->shadow_list, &adev->shadow_list);
  409. mutex_unlock(&adev->shadow_list_lock);
  410. }
  411. return r;
  412. }
  413. int amdgpu_bo_create(struct amdgpu_device *adev,
  414. unsigned long size, int byte_align,
  415. bool kernel, u32 domain, u64 flags,
  416. struct sg_table *sg,
  417. struct reservation_object *resv,
  418. struct amdgpu_bo **bo_ptr)
  419. {
  420. struct ttm_placement placement = {0};
  421. struct ttm_place placements[AMDGPU_GEM_DOMAIN_MAX + 1];
  422. int r;
  423. memset(&placements, 0,
  424. (AMDGPU_GEM_DOMAIN_MAX + 1) * sizeof(struct ttm_place));
  425. amdgpu_ttm_placement_init(adev, &placement,
  426. placements, domain, flags);
  427. r = amdgpu_bo_create_restricted(adev, size, byte_align, kernel,
  428. domain, flags, sg, &placement,
  429. resv, bo_ptr);
  430. if (r)
  431. return r;
  432. if (amdgpu_need_backup(adev) && (flags & AMDGPU_GEM_CREATE_SHADOW)) {
  433. if (!resv) {
  434. r = ww_mutex_lock(&(*bo_ptr)->tbo.resv->lock, NULL);
  435. WARN_ON(r != 0);
  436. }
  437. r = amdgpu_bo_create_shadow(adev, size, byte_align, (*bo_ptr));
  438. if (!resv)
  439. ww_mutex_unlock(&(*bo_ptr)->tbo.resv->lock);
  440. if (r)
  441. amdgpu_bo_unref(bo_ptr);
  442. }
  443. return r;
  444. }
  445. int amdgpu_bo_backup_to_shadow(struct amdgpu_device *adev,
  446. struct amdgpu_ring *ring,
  447. struct amdgpu_bo *bo,
  448. struct reservation_object *resv,
  449. struct dma_fence **fence,
  450. bool direct)
  451. {
  452. struct amdgpu_bo *shadow = bo->shadow;
  453. uint64_t bo_addr, shadow_addr;
  454. int r;
  455. if (!shadow)
  456. return -EINVAL;
  457. bo_addr = amdgpu_bo_gpu_offset(bo);
  458. shadow_addr = amdgpu_bo_gpu_offset(bo->shadow);
  459. r = reservation_object_reserve_shared(bo->tbo.resv);
  460. if (r)
  461. goto err;
  462. r = amdgpu_copy_buffer(ring, bo_addr, shadow_addr,
  463. amdgpu_bo_size(bo), resv, fence,
  464. direct, false);
  465. if (!r)
  466. amdgpu_bo_fence(bo, *fence, true);
  467. err:
  468. return r;
  469. }
  470. int amdgpu_bo_validate(struct amdgpu_bo *bo)
  471. {
  472. uint32_t domain;
  473. int r;
  474. if (bo->pin_count)
  475. return 0;
  476. domain = bo->prefered_domains;
  477. retry:
  478. amdgpu_ttm_placement_from_domain(bo, domain);
  479. r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
  480. if (unlikely(r == -ENOMEM) && domain != bo->allowed_domains) {
  481. domain = bo->allowed_domains;
  482. goto retry;
  483. }
  484. return r;
  485. }
  486. int amdgpu_bo_restore_from_shadow(struct amdgpu_device *adev,
  487. struct amdgpu_ring *ring,
  488. struct amdgpu_bo *bo,
  489. struct reservation_object *resv,
  490. struct dma_fence **fence,
  491. bool direct)
  492. {
  493. struct amdgpu_bo *shadow = bo->shadow;
  494. uint64_t bo_addr, shadow_addr;
  495. int r;
  496. if (!shadow)
  497. return -EINVAL;
  498. bo_addr = amdgpu_bo_gpu_offset(bo);
  499. shadow_addr = amdgpu_bo_gpu_offset(bo->shadow);
  500. r = reservation_object_reserve_shared(bo->tbo.resv);
  501. if (r)
  502. goto err;
  503. r = amdgpu_copy_buffer(ring, shadow_addr, bo_addr,
  504. amdgpu_bo_size(bo), resv, fence,
  505. direct, false);
  506. if (!r)
  507. amdgpu_bo_fence(bo, *fence, true);
  508. err:
  509. return r;
  510. }
  511. int amdgpu_bo_kmap(struct amdgpu_bo *bo, void **ptr)
  512. {
  513. void *kptr;
  514. long r;
  515. if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)
  516. return -EPERM;
  517. kptr = amdgpu_bo_kptr(bo);
  518. if (kptr) {
  519. if (ptr)
  520. *ptr = kptr;
  521. return 0;
  522. }
  523. r = reservation_object_wait_timeout_rcu(bo->tbo.resv, false, false,
  524. MAX_SCHEDULE_TIMEOUT);
  525. if (r < 0)
  526. return r;
  527. r = ttm_bo_kmap(&bo->tbo, 0, bo->tbo.num_pages, &bo->kmap);
  528. if (r)
  529. return r;
  530. if (ptr)
  531. *ptr = amdgpu_bo_kptr(bo);
  532. return 0;
  533. }
  534. void *amdgpu_bo_kptr(struct amdgpu_bo *bo)
  535. {
  536. bool is_iomem;
  537. return ttm_kmap_obj_virtual(&bo->kmap, &is_iomem);
  538. }
  539. void amdgpu_bo_kunmap(struct amdgpu_bo *bo)
  540. {
  541. if (bo->kmap.bo)
  542. ttm_bo_kunmap(&bo->kmap);
  543. }
  544. struct amdgpu_bo *amdgpu_bo_ref(struct amdgpu_bo *bo)
  545. {
  546. if (bo == NULL)
  547. return NULL;
  548. ttm_bo_reference(&bo->tbo);
  549. return bo;
  550. }
  551. void amdgpu_bo_unref(struct amdgpu_bo **bo)
  552. {
  553. struct ttm_buffer_object *tbo;
  554. if ((*bo) == NULL)
  555. return;
  556. tbo = &((*bo)->tbo);
  557. ttm_bo_unref(&tbo);
  558. if (tbo == NULL)
  559. *bo = NULL;
  560. }
  561. int amdgpu_bo_pin_restricted(struct amdgpu_bo *bo, u32 domain,
  562. u64 min_offset, u64 max_offset,
  563. u64 *gpu_addr)
  564. {
  565. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
  566. int r, i;
  567. unsigned fpfn, lpfn;
  568. if (amdgpu_ttm_tt_get_usermm(bo->tbo.ttm))
  569. return -EPERM;
  570. if (WARN_ON_ONCE(min_offset > max_offset))
  571. return -EINVAL;
  572. /* A shared bo cannot be migrated to VRAM */
  573. if (bo->prime_shared_count && (domain == AMDGPU_GEM_DOMAIN_VRAM))
  574. return -EINVAL;
  575. if (bo->pin_count) {
  576. uint32_t mem_type = bo->tbo.mem.mem_type;
  577. if (domain != amdgpu_mem_type_to_domain(mem_type))
  578. return -EINVAL;
  579. bo->pin_count++;
  580. if (gpu_addr)
  581. *gpu_addr = amdgpu_bo_gpu_offset(bo);
  582. if (max_offset != 0) {
  583. u64 domain_start = bo->tbo.bdev->man[mem_type].gpu_offset;
  584. WARN_ON_ONCE(max_offset <
  585. (amdgpu_bo_gpu_offset(bo) - domain_start));
  586. }
  587. return 0;
  588. }
  589. bo->flags |= AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
  590. amdgpu_ttm_placement_from_domain(bo, domain);
  591. for (i = 0; i < bo->placement.num_placement; i++) {
  592. /* force to pin into visible video ram */
  593. if ((bo->placements[i].flags & TTM_PL_FLAG_VRAM) &&
  594. !(bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS) &&
  595. (!max_offset || max_offset >
  596. adev->mc.visible_vram_size)) {
  597. if (WARN_ON_ONCE(min_offset >
  598. adev->mc.visible_vram_size))
  599. return -EINVAL;
  600. fpfn = min_offset >> PAGE_SHIFT;
  601. lpfn = adev->mc.visible_vram_size >> PAGE_SHIFT;
  602. } else {
  603. fpfn = min_offset >> PAGE_SHIFT;
  604. lpfn = max_offset >> PAGE_SHIFT;
  605. }
  606. if (fpfn > bo->placements[i].fpfn)
  607. bo->placements[i].fpfn = fpfn;
  608. if (!bo->placements[i].lpfn ||
  609. (lpfn && lpfn < bo->placements[i].lpfn))
  610. bo->placements[i].lpfn = lpfn;
  611. bo->placements[i].flags |= TTM_PL_FLAG_NO_EVICT;
  612. }
  613. r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
  614. if (unlikely(r)) {
  615. dev_err(adev->dev, "%p pin failed\n", bo);
  616. goto error;
  617. }
  618. bo->pin_count = 1;
  619. if (gpu_addr != NULL) {
  620. r = amdgpu_ttm_bind(&bo->tbo, &bo->tbo.mem);
  621. if (unlikely(r)) {
  622. dev_err(adev->dev, "%p bind failed\n", bo);
  623. goto error;
  624. }
  625. *gpu_addr = amdgpu_bo_gpu_offset(bo);
  626. }
  627. if (domain == AMDGPU_GEM_DOMAIN_VRAM) {
  628. adev->vram_pin_size += amdgpu_bo_size(bo);
  629. if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)
  630. adev->invisible_pin_size += amdgpu_bo_size(bo);
  631. } else if (domain == AMDGPU_GEM_DOMAIN_GTT) {
  632. adev->gart_pin_size += amdgpu_bo_size(bo);
  633. }
  634. error:
  635. return r;
  636. }
  637. int amdgpu_bo_pin(struct amdgpu_bo *bo, u32 domain, u64 *gpu_addr)
  638. {
  639. return amdgpu_bo_pin_restricted(bo, domain, 0, 0, gpu_addr);
  640. }
  641. int amdgpu_bo_unpin(struct amdgpu_bo *bo)
  642. {
  643. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
  644. int r, i;
  645. if (!bo->pin_count) {
  646. dev_warn(adev->dev, "%p unpin not necessary\n", bo);
  647. return 0;
  648. }
  649. bo->pin_count--;
  650. if (bo->pin_count)
  651. return 0;
  652. for (i = 0; i < bo->placement.num_placement; i++) {
  653. bo->placements[i].lpfn = 0;
  654. bo->placements[i].flags &= ~TTM_PL_FLAG_NO_EVICT;
  655. }
  656. r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
  657. if (unlikely(r)) {
  658. dev_err(adev->dev, "%p validate failed for unpin\n", bo);
  659. goto error;
  660. }
  661. if (bo->tbo.mem.mem_type == TTM_PL_VRAM) {
  662. adev->vram_pin_size -= amdgpu_bo_size(bo);
  663. if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)
  664. adev->invisible_pin_size -= amdgpu_bo_size(bo);
  665. } else if (bo->tbo.mem.mem_type == TTM_PL_TT) {
  666. adev->gart_pin_size -= amdgpu_bo_size(bo);
  667. }
  668. error:
  669. return r;
  670. }
  671. int amdgpu_bo_evict_vram(struct amdgpu_device *adev)
  672. {
  673. /* late 2.6.33 fix IGP hibernate - we need pm ops to do this correct */
  674. if (0 && (adev->flags & AMD_IS_APU)) {
  675. /* Useless to evict on IGP chips */
  676. return 0;
  677. }
  678. return ttm_bo_evict_mm(&adev->mman.bdev, TTM_PL_VRAM);
  679. }
  680. static const char *amdgpu_vram_names[] = {
  681. "UNKNOWN",
  682. "GDDR1",
  683. "DDR2",
  684. "GDDR3",
  685. "GDDR4",
  686. "GDDR5",
  687. "HBM",
  688. "DDR3"
  689. };
  690. int amdgpu_bo_init(struct amdgpu_device *adev)
  691. {
  692. /* reserve PAT memory space to WC for VRAM */
  693. arch_io_reserve_memtype_wc(adev->mc.aper_base,
  694. adev->mc.aper_size);
  695. /* Add an MTRR for the VRAM */
  696. adev->mc.vram_mtrr = arch_phys_wc_add(adev->mc.aper_base,
  697. adev->mc.aper_size);
  698. DRM_INFO("Detected VRAM RAM=%lluM, BAR=%lluM\n",
  699. adev->mc.mc_vram_size >> 20,
  700. (unsigned long long)adev->mc.aper_size >> 20);
  701. DRM_INFO("RAM width %dbits %s\n",
  702. adev->mc.vram_width, amdgpu_vram_names[adev->mc.vram_type]);
  703. return amdgpu_ttm_init(adev);
  704. }
  705. void amdgpu_bo_fini(struct amdgpu_device *adev)
  706. {
  707. amdgpu_ttm_fini(adev);
  708. arch_phys_wc_del(adev->mc.vram_mtrr);
  709. arch_io_free_memtype_wc(adev->mc.aper_base, adev->mc.aper_size);
  710. }
  711. int amdgpu_bo_fbdev_mmap(struct amdgpu_bo *bo,
  712. struct vm_area_struct *vma)
  713. {
  714. return ttm_fbdev_mmap(vma, &bo->tbo);
  715. }
  716. int amdgpu_bo_set_tiling_flags(struct amdgpu_bo *bo, u64 tiling_flags)
  717. {
  718. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
  719. if (adev->family <= AMDGPU_FAMILY_CZ &&
  720. AMDGPU_TILING_GET(tiling_flags, TILE_SPLIT) > 6)
  721. return -EINVAL;
  722. bo->tiling_flags = tiling_flags;
  723. return 0;
  724. }
  725. void amdgpu_bo_get_tiling_flags(struct amdgpu_bo *bo, u64 *tiling_flags)
  726. {
  727. lockdep_assert_held(&bo->tbo.resv->lock.base);
  728. if (tiling_flags)
  729. *tiling_flags = bo->tiling_flags;
  730. }
  731. int amdgpu_bo_set_metadata (struct amdgpu_bo *bo, void *metadata,
  732. uint32_t metadata_size, uint64_t flags)
  733. {
  734. void *buffer;
  735. if (!metadata_size) {
  736. if (bo->metadata_size) {
  737. kfree(bo->metadata);
  738. bo->metadata = NULL;
  739. bo->metadata_size = 0;
  740. }
  741. return 0;
  742. }
  743. if (metadata == NULL)
  744. return -EINVAL;
  745. buffer = kmemdup(metadata, metadata_size, GFP_KERNEL);
  746. if (buffer == NULL)
  747. return -ENOMEM;
  748. kfree(bo->metadata);
  749. bo->metadata_flags = flags;
  750. bo->metadata = buffer;
  751. bo->metadata_size = metadata_size;
  752. return 0;
  753. }
  754. int amdgpu_bo_get_metadata(struct amdgpu_bo *bo, void *buffer,
  755. size_t buffer_size, uint32_t *metadata_size,
  756. uint64_t *flags)
  757. {
  758. if (!buffer && !metadata_size)
  759. return -EINVAL;
  760. if (buffer) {
  761. if (buffer_size < bo->metadata_size)
  762. return -EINVAL;
  763. if (bo->metadata_size)
  764. memcpy(buffer, bo->metadata, bo->metadata_size);
  765. }
  766. if (metadata_size)
  767. *metadata_size = bo->metadata_size;
  768. if (flags)
  769. *flags = bo->metadata_flags;
  770. return 0;
  771. }
  772. void amdgpu_bo_move_notify(struct ttm_buffer_object *bo,
  773. bool evict,
  774. struct ttm_mem_reg *new_mem)
  775. {
  776. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
  777. struct amdgpu_bo *abo;
  778. struct ttm_mem_reg *old_mem = &bo->mem;
  779. if (!amdgpu_ttm_bo_is_amdgpu_bo(bo))
  780. return;
  781. abo = container_of(bo, struct amdgpu_bo, tbo);
  782. amdgpu_vm_bo_invalidate(adev, abo);
  783. amdgpu_bo_kunmap(abo);
  784. /* remember the eviction */
  785. if (evict)
  786. atomic64_inc(&adev->num_evictions);
  787. /* update statistics */
  788. if (!new_mem)
  789. return;
  790. /* move_notify is called before move happens */
  791. amdgpu_update_memory_usage(adev, &bo->mem, new_mem);
  792. trace_amdgpu_ttm_bo_move(abo, new_mem->mem_type, old_mem->mem_type);
  793. }
  794. int amdgpu_bo_fault_reserve_notify(struct ttm_buffer_object *bo)
  795. {
  796. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
  797. struct amdgpu_bo *abo;
  798. unsigned long offset, size;
  799. int r;
  800. if (!amdgpu_ttm_bo_is_amdgpu_bo(bo))
  801. return 0;
  802. abo = container_of(bo, struct amdgpu_bo, tbo);
  803. /* Remember that this BO was accessed by the CPU */
  804. abo->flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
  805. if (bo->mem.mem_type != TTM_PL_VRAM)
  806. return 0;
  807. size = bo->mem.num_pages << PAGE_SHIFT;
  808. offset = bo->mem.start << PAGE_SHIFT;
  809. if ((offset + size) <= adev->mc.visible_vram_size)
  810. return 0;
  811. /* Can't move a pinned BO to visible VRAM */
  812. if (abo->pin_count > 0)
  813. return -EINVAL;
  814. /* hurrah the memory is not visible ! */
  815. atomic64_inc(&adev->num_vram_cpu_page_faults);
  816. amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_VRAM |
  817. AMDGPU_GEM_DOMAIN_GTT);
  818. /* Avoid costly evictions; only set GTT as a busy placement */
  819. abo->placement.num_busy_placement = 1;
  820. abo->placement.busy_placement = &abo->placements[1];
  821. r = ttm_bo_validate(bo, &abo->placement, false, false);
  822. if (unlikely(r != 0))
  823. return r;
  824. offset = bo->mem.start << PAGE_SHIFT;
  825. /* this should never happen */
  826. if (bo->mem.mem_type == TTM_PL_VRAM &&
  827. (offset + size) > adev->mc.visible_vram_size)
  828. return -EINVAL;
  829. return 0;
  830. }
  831. /**
  832. * amdgpu_bo_fence - add fence to buffer object
  833. *
  834. * @bo: buffer object in question
  835. * @fence: fence to add
  836. * @shared: true if fence should be added shared
  837. *
  838. */
  839. void amdgpu_bo_fence(struct amdgpu_bo *bo, struct dma_fence *fence,
  840. bool shared)
  841. {
  842. struct reservation_object *resv = bo->tbo.resv;
  843. if (shared)
  844. reservation_object_add_shared_fence(resv, fence);
  845. else
  846. reservation_object_add_excl_fence(resv, fence);
  847. }
  848. /**
  849. * amdgpu_bo_gpu_offset - return GPU offset of bo
  850. * @bo: amdgpu object for which we query the offset
  851. *
  852. * Returns current GPU offset of the object.
  853. *
  854. * Note: object should either be pinned or reserved when calling this
  855. * function, it might be useful to add check for this for debugging.
  856. */
  857. u64 amdgpu_bo_gpu_offset(struct amdgpu_bo *bo)
  858. {
  859. WARN_ON_ONCE(bo->tbo.mem.mem_type == TTM_PL_SYSTEM);
  860. WARN_ON_ONCE(bo->tbo.mem.mem_type == TTM_PL_TT &&
  861. !amdgpu_ttm_is_bound(bo->tbo.ttm));
  862. WARN_ON_ONCE(!ww_mutex_is_locked(&bo->tbo.resv->lock) &&
  863. !bo->pin_count);
  864. WARN_ON_ONCE(bo->tbo.mem.start == AMDGPU_BO_INVALID_OFFSET);
  865. WARN_ON_ONCE(bo->tbo.mem.mem_type == TTM_PL_VRAM &&
  866. !(bo->flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS));
  867. return bo->tbo.offset;
  868. }