dce_v10_0.c 116 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include "drmP.h"
  24. #include "amdgpu.h"
  25. #include "amdgpu_pm.h"
  26. #include "amdgpu_i2c.h"
  27. #include "vid.h"
  28. #include "atom.h"
  29. #include "amdgpu_atombios.h"
  30. #include "atombios_crtc.h"
  31. #include "atombios_encoders.h"
  32. #include "amdgpu_pll.h"
  33. #include "amdgpu_connectors.h"
  34. #include "dce/dce_10_0_d.h"
  35. #include "dce/dce_10_0_sh_mask.h"
  36. #include "dce/dce_10_0_enum.h"
  37. #include "oss/oss_3_0_d.h"
  38. #include "oss/oss_3_0_sh_mask.h"
  39. #include "gmc/gmc_8_1_d.h"
  40. #include "gmc/gmc_8_1_sh_mask.h"
  41. static void dce_v10_0_set_display_funcs(struct amdgpu_device *adev);
  42. static void dce_v10_0_set_irq_funcs(struct amdgpu_device *adev);
  43. static const u32 crtc_offsets[] =
  44. {
  45. CRTC0_REGISTER_OFFSET,
  46. CRTC1_REGISTER_OFFSET,
  47. CRTC2_REGISTER_OFFSET,
  48. CRTC3_REGISTER_OFFSET,
  49. CRTC4_REGISTER_OFFSET,
  50. CRTC5_REGISTER_OFFSET,
  51. CRTC6_REGISTER_OFFSET
  52. };
  53. static const u32 hpd_offsets[] =
  54. {
  55. HPD0_REGISTER_OFFSET,
  56. HPD1_REGISTER_OFFSET,
  57. HPD2_REGISTER_OFFSET,
  58. HPD3_REGISTER_OFFSET,
  59. HPD4_REGISTER_OFFSET,
  60. HPD5_REGISTER_OFFSET
  61. };
  62. static const uint32_t dig_offsets[] = {
  63. DIG0_REGISTER_OFFSET,
  64. DIG1_REGISTER_OFFSET,
  65. DIG2_REGISTER_OFFSET,
  66. DIG3_REGISTER_OFFSET,
  67. DIG4_REGISTER_OFFSET,
  68. DIG5_REGISTER_OFFSET,
  69. DIG6_REGISTER_OFFSET
  70. };
  71. static const struct {
  72. uint32_t reg;
  73. uint32_t vblank;
  74. uint32_t vline;
  75. uint32_t hpd;
  76. } interrupt_status_offsets[] = { {
  77. .reg = mmDISP_INTERRUPT_STATUS,
  78. .vblank = DISP_INTERRUPT_STATUS__LB_D1_VBLANK_INTERRUPT_MASK,
  79. .vline = DISP_INTERRUPT_STATUS__LB_D1_VLINE_INTERRUPT_MASK,
  80. .hpd = DISP_INTERRUPT_STATUS__DC_HPD1_INTERRUPT_MASK
  81. }, {
  82. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE,
  83. .vblank = DISP_INTERRUPT_STATUS_CONTINUE__LB_D2_VBLANK_INTERRUPT_MASK,
  84. .vline = DISP_INTERRUPT_STATUS_CONTINUE__LB_D2_VLINE_INTERRUPT_MASK,
  85. .hpd = DISP_INTERRUPT_STATUS_CONTINUE__DC_HPD2_INTERRUPT_MASK
  86. }, {
  87. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE2,
  88. .vblank = DISP_INTERRUPT_STATUS_CONTINUE2__LB_D3_VBLANK_INTERRUPT_MASK,
  89. .vline = DISP_INTERRUPT_STATUS_CONTINUE2__LB_D3_VLINE_INTERRUPT_MASK,
  90. .hpd = DISP_INTERRUPT_STATUS_CONTINUE2__DC_HPD3_INTERRUPT_MASK
  91. }, {
  92. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE3,
  93. .vblank = DISP_INTERRUPT_STATUS_CONTINUE3__LB_D4_VBLANK_INTERRUPT_MASK,
  94. .vline = DISP_INTERRUPT_STATUS_CONTINUE3__LB_D4_VLINE_INTERRUPT_MASK,
  95. .hpd = DISP_INTERRUPT_STATUS_CONTINUE3__DC_HPD4_INTERRUPT_MASK
  96. }, {
  97. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE4,
  98. .vblank = DISP_INTERRUPT_STATUS_CONTINUE4__LB_D5_VBLANK_INTERRUPT_MASK,
  99. .vline = DISP_INTERRUPT_STATUS_CONTINUE4__LB_D5_VLINE_INTERRUPT_MASK,
  100. .hpd = DISP_INTERRUPT_STATUS_CONTINUE4__DC_HPD5_INTERRUPT_MASK
  101. }, {
  102. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE5,
  103. .vblank = DISP_INTERRUPT_STATUS_CONTINUE5__LB_D6_VBLANK_INTERRUPT_MASK,
  104. .vline = DISP_INTERRUPT_STATUS_CONTINUE5__LB_D6_VLINE_INTERRUPT_MASK,
  105. .hpd = DISP_INTERRUPT_STATUS_CONTINUE5__DC_HPD6_INTERRUPT_MASK
  106. } };
  107. static const u32 golden_settings_tonga_a11[] =
  108. {
  109. mmDCI_CLK_CNTL, 0x00000080, 0x00000000,
  110. mmFBC_DEBUG_COMP, 0x000000f0, 0x00000070,
  111. mmFBC_MISC, 0x1f311fff, 0x12300000,
  112. mmHDMI_CONTROL, 0x31000111, 0x00000011,
  113. };
  114. static const u32 tonga_mgcg_cgcg_init[] =
  115. {
  116. mmXDMA_CLOCK_GATING_CNTL, 0xffffffff, 0x00000100,
  117. mmXDMA_MEM_POWER_CNTL, 0x00000101, 0x00000000,
  118. };
  119. static const u32 golden_settings_fiji_a10[] =
  120. {
  121. mmDCI_CLK_CNTL, 0x00000080, 0x00000000,
  122. mmFBC_DEBUG_COMP, 0x000000f0, 0x00000070,
  123. mmFBC_MISC, 0x1f311fff, 0x12300000,
  124. mmHDMI_CONTROL, 0x31000111, 0x00000011,
  125. };
  126. static const u32 fiji_mgcg_cgcg_init[] =
  127. {
  128. mmXDMA_CLOCK_GATING_CNTL, 0xffffffff, 0x00000100,
  129. mmXDMA_MEM_POWER_CNTL, 0x00000101, 0x00000000,
  130. };
  131. static void dce_v10_0_init_golden_registers(struct amdgpu_device *adev)
  132. {
  133. switch (adev->asic_type) {
  134. case CHIP_FIJI:
  135. amdgpu_program_register_sequence(adev,
  136. fiji_mgcg_cgcg_init,
  137. (const u32)ARRAY_SIZE(fiji_mgcg_cgcg_init));
  138. amdgpu_program_register_sequence(adev,
  139. golden_settings_fiji_a10,
  140. (const u32)ARRAY_SIZE(golden_settings_fiji_a10));
  141. break;
  142. case CHIP_TONGA:
  143. amdgpu_program_register_sequence(adev,
  144. tonga_mgcg_cgcg_init,
  145. (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
  146. amdgpu_program_register_sequence(adev,
  147. golden_settings_tonga_a11,
  148. (const u32)ARRAY_SIZE(golden_settings_tonga_a11));
  149. break;
  150. default:
  151. break;
  152. }
  153. }
  154. static u32 dce_v10_0_audio_endpt_rreg(struct amdgpu_device *adev,
  155. u32 block_offset, u32 reg)
  156. {
  157. unsigned long flags;
  158. u32 r;
  159. spin_lock_irqsave(&adev->audio_endpt_idx_lock, flags);
  160. WREG32(mmAZALIA_F0_CODEC_ENDPOINT_INDEX + block_offset, reg);
  161. r = RREG32(mmAZALIA_F0_CODEC_ENDPOINT_DATA + block_offset);
  162. spin_unlock_irqrestore(&adev->audio_endpt_idx_lock, flags);
  163. return r;
  164. }
  165. static void dce_v10_0_audio_endpt_wreg(struct amdgpu_device *adev,
  166. u32 block_offset, u32 reg, u32 v)
  167. {
  168. unsigned long flags;
  169. spin_lock_irqsave(&adev->audio_endpt_idx_lock, flags);
  170. WREG32(mmAZALIA_F0_CODEC_ENDPOINT_INDEX + block_offset, reg);
  171. WREG32(mmAZALIA_F0_CODEC_ENDPOINT_DATA + block_offset, v);
  172. spin_unlock_irqrestore(&adev->audio_endpt_idx_lock, flags);
  173. }
  174. static bool dce_v10_0_is_in_vblank(struct amdgpu_device *adev, int crtc)
  175. {
  176. if (RREG32(mmCRTC_STATUS + crtc_offsets[crtc]) &
  177. CRTC_V_BLANK_START_END__CRTC_V_BLANK_START_MASK)
  178. return true;
  179. else
  180. return false;
  181. }
  182. static bool dce_v10_0_is_counter_moving(struct amdgpu_device *adev, int crtc)
  183. {
  184. u32 pos1, pos2;
  185. pos1 = RREG32(mmCRTC_STATUS_POSITION + crtc_offsets[crtc]);
  186. pos2 = RREG32(mmCRTC_STATUS_POSITION + crtc_offsets[crtc]);
  187. if (pos1 != pos2)
  188. return true;
  189. else
  190. return false;
  191. }
  192. /**
  193. * dce_v10_0_vblank_wait - vblank wait asic callback.
  194. *
  195. * @adev: amdgpu_device pointer
  196. * @crtc: crtc to wait for vblank on
  197. *
  198. * Wait for vblank on the requested crtc (evergreen+).
  199. */
  200. static void dce_v10_0_vblank_wait(struct amdgpu_device *adev, int crtc)
  201. {
  202. unsigned i = 0;
  203. if (crtc >= adev->mode_info.num_crtc)
  204. return;
  205. if (!(RREG32(mmCRTC_CONTROL + crtc_offsets[crtc]) & CRTC_CONTROL__CRTC_MASTER_EN_MASK))
  206. return;
  207. /* depending on when we hit vblank, we may be close to active; if so,
  208. * wait for another frame.
  209. */
  210. while (dce_v10_0_is_in_vblank(adev, crtc)) {
  211. if (i++ % 100 == 0) {
  212. if (!dce_v10_0_is_counter_moving(adev, crtc))
  213. break;
  214. }
  215. }
  216. while (!dce_v10_0_is_in_vblank(adev, crtc)) {
  217. if (i++ % 100 == 0) {
  218. if (!dce_v10_0_is_counter_moving(adev, crtc))
  219. break;
  220. }
  221. }
  222. }
  223. static u32 dce_v10_0_vblank_get_counter(struct amdgpu_device *adev, int crtc)
  224. {
  225. if (crtc >= adev->mode_info.num_crtc)
  226. return 0;
  227. else
  228. return RREG32(mmCRTC_STATUS_FRAME_COUNT + crtc_offsets[crtc]);
  229. }
  230. static void dce_v10_0_pageflip_interrupt_init(struct amdgpu_device *adev)
  231. {
  232. unsigned i;
  233. /* Enable pflip interrupts */
  234. for (i = 0; i < adev->mode_info.num_crtc; i++)
  235. amdgpu_irq_get(adev, &adev->pageflip_irq, i);
  236. }
  237. static void dce_v10_0_pageflip_interrupt_fini(struct amdgpu_device *adev)
  238. {
  239. unsigned i;
  240. /* Disable pflip interrupts */
  241. for (i = 0; i < adev->mode_info.num_crtc; i++)
  242. amdgpu_irq_put(adev, &adev->pageflip_irq, i);
  243. }
  244. /**
  245. * dce_v10_0_page_flip - pageflip callback.
  246. *
  247. * @adev: amdgpu_device pointer
  248. * @crtc_id: crtc to cleanup pageflip on
  249. * @crtc_base: new address of the crtc (GPU MC address)
  250. *
  251. * Triggers the actual pageflip by updating the primary
  252. * surface base address.
  253. */
  254. static void dce_v10_0_page_flip(struct amdgpu_device *adev,
  255. int crtc_id, u64 crtc_base, bool async)
  256. {
  257. struct amdgpu_crtc *amdgpu_crtc = adev->mode_info.crtcs[crtc_id];
  258. u32 tmp;
  259. /* flip at hsync for async, default is vsync */
  260. tmp = RREG32(mmGRPH_FLIP_CONTROL + amdgpu_crtc->crtc_offset);
  261. tmp = REG_SET_FIELD(tmp, GRPH_FLIP_CONTROL,
  262. GRPH_SURFACE_UPDATE_H_RETRACE_EN, async ? 1 : 0);
  263. WREG32(mmGRPH_FLIP_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  264. /* update the primary scanout address */
  265. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  266. upper_32_bits(crtc_base));
  267. /* writing to the low address triggers the update */
  268. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  269. lower_32_bits(crtc_base));
  270. /* post the write */
  271. RREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset);
  272. }
  273. static int dce_v10_0_crtc_get_scanoutpos(struct amdgpu_device *adev, int crtc,
  274. u32 *vbl, u32 *position)
  275. {
  276. if ((crtc < 0) || (crtc >= adev->mode_info.num_crtc))
  277. return -EINVAL;
  278. *vbl = RREG32(mmCRTC_V_BLANK_START_END + crtc_offsets[crtc]);
  279. *position = RREG32(mmCRTC_STATUS_POSITION + crtc_offsets[crtc]);
  280. return 0;
  281. }
  282. /**
  283. * dce_v10_0_hpd_sense - hpd sense callback.
  284. *
  285. * @adev: amdgpu_device pointer
  286. * @hpd: hpd (hotplug detect) pin
  287. *
  288. * Checks if a digital monitor is connected (evergreen+).
  289. * Returns true if connected, false if not connected.
  290. */
  291. static bool dce_v10_0_hpd_sense(struct amdgpu_device *adev,
  292. enum amdgpu_hpd_id hpd)
  293. {
  294. int idx;
  295. bool connected = false;
  296. switch (hpd) {
  297. case AMDGPU_HPD_1:
  298. idx = 0;
  299. break;
  300. case AMDGPU_HPD_2:
  301. idx = 1;
  302. break;
  303. case AMDGPU_HPD_3:
  304. idx = 2;
  305. break;
  306. case AMDGPU_HPD_4:
  307. idx = 3;
  308. break;
  309. case AMDGPU_HPD_5:
  310. idx = 4;
  311. break;
  312. case AMDGPU_HPD_6:
  313. idx = 5;
  314. break;
  315. default:
  316. return connected;
  317. }
  318. if (RREG32(mmDC_HPD_INT_STATUS + hpd_offsets[idx]) &
  319. DC_HPD_INT_STATUS__DC_HPD_SENSE_MASK)
  320. connected = true;
  321. return connected;
  322. }
  323. /**
  324. * dce_v10_0_hpd_set_polarity - hpd set polarity callback.
  325. *
  326. * @adev: amdgpu_device pointer
  327. * @hpd: hpd (hotplug detect) pin
  328. *
  329. * Set the polarity of the hpd pin (evergreen+).
  330. */
  331. static void dce_v10_0_hpd_set_polarity(struct amdgpu_device *adev,
  332. enum amdgpu_hpd_id hpd)
  333. {
  334. u32 tmp;
  335. bool connected = dce_v10_0_hpd_sense(adev, hpd);
  336. int idx;
  337. switch (hpd) {
  338. case AMDGPU_HPD_1:
  339. idx = 0;
  340. break;
  341. case AMDGPU_HPD_2:
  342. idx = 1;
  343. break;
  344. case AMDGPU_HPD_3:
  345. idx = 2;
  346. break;
  347. case AMDGPU_HPD_4:
  348. idx = 3;
  349. break;
  350. case AMDGPU_HPD_5:
  351. idx = 4;
  352. break;
  353. case AMDGPU_HPD_6:
  354. idx = 5;
  355. break;
  356. default:
  357. return;
  358. }
  359. tmp = RREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[idx]);
  360. if (connected)
  361. tmp = REG_SET_FIELD(tmp, DC_HPD_INT_CONTROL, DC_HPD_INT_POLARITY, 0);
  362. else
  363. tmp = REG_SET_FIELD(tmp, DC_HPD_INT_CONTROL, DC_HPD_INT_POLARITY, 1);
  364. WREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[idx], tmp);
  365. }
  366. /**
  367. * dce_v10_0_hpd_init - hpd setup callback.
  368. *
  369. * @adev: amdgpu_device pointer
  370. *
  371. * Setup the hpd pins used by the card (evergreen+).
  372. * Enable the pin, set the polarity, and enable the hpd interrupts.
  373. */
  374. static void dce_v10_0_hpd_init(struct amdgpu_device *adev)
  375. {
  376. struct drm_device *dev = adev->ddev;
  377. struct drm_connector *connector;
  378. u32 tmp;
  379. int idx;
  380. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  381. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  382. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP ||
  383. connector->connector_type == DRM_MODE_CONNECTOR_LVDS) {
  384. /* don't try to enable hpd on eDP or LVDS avoid breaking the
  385. * aux dp channel on imac and help (but not completely fix)
  386. * https://bugzilla.redhat.com/show_bug.cgi?id=726143
  387. * also avoid interrupt storms during dpms.
  388. */
  389. continue;
  390. }
  391. switch (amdgpu_connector->hpd.hpd) {
  392. case AMDGPU_HPD_1:
  393. idx = 0;
  394. break;
  395. case AMDGPU_HPD_2:
  396. idx = 1;
  397. break;
  398. case AMDGPU_HPD_3:
  399. idx = 2;
  400. break;
  401. case AMDGPU_HPD_4:
  402. idx = 3;
  403. break;
  404. case AMDGPU_HPD_5:
  405. idx = 4;
  406. break;
  407. case AMDGPU_HPD_6:
  408. idx = 5;
  409. break;
  410. default:
  411. continue;
  412. }
  413. tmp = RREG32(mmDC_HPD_CONTROL + hpd_offsets[idx]);
  414. tmp = REG_SET_FIELD(tmp, DC_HPD_CONTROL, DC_HPD_EN, 1);
  415. WREG32(mmDC_HPD_CONTROL + hpd_offsets[idx], tmp);
  416. tmp = RREG32(mmDC_HPD_TOGGLE_FILT_CNTL + hpd_offsets[idx]);
  417. tmp = REG_SET_FIELD(tmp, DC_HPD_TOGGLE_FILT_CNTL,
  418. DC_HPD_CONNECT_INT_DELAY,
  419. AMDGPU_HPD_CONNECT_INT_DELAY_IN_MS);
  420. tmp = REG_SET_FIELD(tmp, DC_HPD_TOGGLE_FILT_CNTL,
  421. DC_HPD_DISCONNECT_INT_DELAY,
  422. AMDGPU_HPD_DISCONNECT_INT_DELAY_IN_MS);
  423. WREG32(mmDC_HPD_TOGGLE_FILT_CNTL + hpd_offsets[idx], tmp);
  424. dce_v10_0_hpd_set_polarity(adev, amdgpu_connector->hpd.hpd);
  425. amdgpu_irq_get(adev, &adev->hpd_irq,
  426. amdgpu_connector->hpd.hpd);
  427. }
  428. }
  429. /**
  430. * dce_v10_0_hpd_fini - hpd tear down callback.
  431. *
  432. * @adev: amdgpu_device pointer
  433. *
  434. * Tear down the hpd pins used by the card (evergreen+).
  435. * Disable the hpd interrupts.
  436. */
  437. static void dce_v10_0_hpd_fini(struct amdgpu_device *adev)
  438. {
  439. struct drm_device *dev = adev->ddev;
  440. struct drm_connector *connector;
  441. u32 tmp;
  442. int idx;
  443. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  444. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  445. switch (amdgpu_connector->hpd.hpd) {
  446. case AMDGPU_HPD_1:
  447. idx = 0;
  448. break;
  449. case AMDGPU_HPD_2:
  450. idx = 1;
  451. break;
  452. case AMDGPU_HPD_3:
  453. idx = 2;
  454. break;
  455. case AMDGPU_HPD_4:
  456. idx = 3;
  457. break;
  458. case AMDGPU_HPD_5:
  459. idx = 4;
  460. break;
  461. case AMDGPU_HPD_6:
  462. idx = 5;
  463. break;
  464. default:
  465. continue;
  466. }
  467. tmp = RREG32(mmDC_HPD_CONTROL + hpd_offsets[idx]);
  468. tmp = REG_SET_FIELD(tmp, DC_HPD_CONTROL, DC_HPD_EN, 0);
  469. WREG32(mmDC_HPD_CONTROL + hpd_offsets[idx], tmp);
  470. amdgpu_irq_put(adev, &adev->hpd_irq,
  471. amdgpu_connector->hpd.hpd);
  472. }
  473. }
  474. static u32 dce_v10_0_hpd_get_gpio_reg(struct amdgpu_device *adev)
  475. {
  476. return mmDC_GPIO_HPD_A;
  477. }
  478. static bool dce_v10_0_is_display_hung(struct amdgpu_device *adev)
  479. {
  480. u32 crtc_hung = 0;
  481. u32 crtc_status[6];
  482. u32 i, j, tmp;
  483. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  484. tmp = RREG32(mmCRTC_CONTROL + crtc_offsets[i]);
  485. if (REG_GET_FIELD(tmp, CRTC_CONTROL, CRTC_MASTER_EN)) {
  486. crtc_status[i] = RREG32(mmCRTC_STATUS_HV_COUNT + crtc_offsets[i]);
  487. crtc_hung |= (1 << i);
  488. }
  489. }
  490. for (j = 0; j < 10; j++) {
  491. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  492. if (crtc_hung & (1 << i)) {
  493. tmp = RREG32(mmCRTC_STATUS_HV_COUNT + crtc_offsets[i]);
  494. if (tmp != crtc_status[i])
  495. crtc_hung &= ~(1 << i);
  496. }
  497. }
  498. if (crtc_hung == 0)
  499. return false;
  500. udelay(100);
  501. }
  502. return true;
  503. }
  504. static void dce_v10_0_stop_mc_access(struct amdgpu_device *adev,
  505. struct amdgpu_mode_mc_save *save)
  506. {
  507. u32 crtc_enabled, tmp;
  508. int i;
  509. save->vga_render_control = RREG32(mmVGA_RENDER_CONTROL);
  510. save->vga_hdp_control = RREG32(mmVGA_HDP_CONTROL);
  511. /* disable VGA render */
  512. tmp = RREG32(mmVGA_RENDER_CONTROL);
  513. tmp = REG_SET_FIELD(tmp, VGA_RENDER_CONTROL, VGA_VSTATUS_CNTL, 0);
  514. WREG32(mmVGA_RENDER_CONTROL, tmp);
  515. /* blank the display controllers */
  516. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  517. crtc_enabled = REG_GET_FIELD(RREG32(mmCRTC_CONTROL + crtc_offsets[i]),
  518. CRTC_CONTROL, CRTC_MASTER_EN);
  519. if (crtc_enabled) {
  520. #if 0
  521. u32 frame_count;
  522. int j;
  523. save->crtc_enabled[i] = true;
  524. tmp = RREG32(mmCRTC_BLANK_CONTROL + crtc_offsets[i]);
  525. if (REG_GET_FIELD(tmp, CRTC_BLANK_CONTROL, CRTC_BLANK_DATA_EN) == 0) {
  526. amdgpu_display_vblank_wait(adev, i);
  527. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 1);
  528. tmp = REG_SET_FIELD(tmp, CRTC_BLANK_CONTROL, CRTC_BLANK_DATA_EN, 1);
  529. WREG32(mmCRTC_BLANK_CONTROL + crtc_offsets[i], tmp);
  530. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 0);
  531. }
  532. /* wait for the next frame */
  533. frame_count = amdgpu_display_vblank_get_counter(adev, i);
  534. for (j = 0; j < adev->usec_timeout; j++) {
  535. if (amdgpu_display_vblank_get_counter(adev, i) != frame_count)
  536. break;
  537. udelay(1);
  538. }
  539. tmp = RREG32(mmGRPH_UPDATE + crtc_offsets[i]);
  540. if (REG_GET_FIELD(tmp, GRPH_UPDATE, GRPH_UPDATE_LOCK) == 0) {
  541. tmp = REG_SET_FIELD(tmp, GRPH_UPDATE, GRPH_UPDATE_LOCK, 1);
  542. WREG32(mmGRPH_UPDATE + crtc_offsets[i], tmp);
  543. }
  544. tmp = RREG32(mmMASTER_UPDATE_LOCK + crtc_offsets[i]);
  545. if (REG_GET_FIELD(tmp, MASTER_UPDATE_LOCK, MASTER_UPDATE_LOCK) == 0) {
  546. tmp = REG_SET_FIELD(tmp, MASTER_UPDATE_LOCK, MASTER_UPDATE_LOCK, 1);
  547. WREG32(mmMASTER_UPDATE_LOCK + crtc_offsets[i], tmp);
  548. }
  549. #else
  550. /* XXX this is a hack to avoid strange behavior with EFI on certain systems */
  551. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 1);
  552. tmp = RREG32(mmCRTC_CONTROL + crtc_offsets[i]);
  553. tmp = REG_SET_FIELD(tmp, CRTC_CONTROL, CRTC_MASTER_EN, 0);
  554. WREG32(mmCRTC_CONTROL + crtc_offsets[i], tmp);
  555. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 0);
  556. save->crtc_enabled[i] = false;
  557. /* ***** */
  558. #endif
  559. } else {
  560. save->crtc_enabled[i] = false;
  561. }
  562. }
  563. }
  564. static void dce_v10_0_resume_mc_access(struct amdgpu_device *adev,
  565. struct amdgpu_mode_mc_save *save)
  566. {
  567. u32 tmp, frame_count;
  568. int i, j;
  569. /* update crtc base addresses */
  570. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  571. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS_HIGH + crtc_offsets[i],
  572. upper_32_bits(adev->mc.vram_start));
  573. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS_HIGH + crtc_offsets[i],
  574. upper_32_bits(adev->mc.vram_start));
  575. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + crtc_offsets[i],
  576. (u32)adev->mc.vram_start);
  577. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS + crtc_offsets[i],
  578. (u32)adev->mc.vram_start);
  579. if (save->crtc_enabled[i]) {
  580. tmp = RREG32(mmMASTER_UPDATE_MODE + crtc_offsets[i]);
  581. if (REG_GET_FIELD(tmp, MASTER_UPDATE_MODE, MASTER_UPDATE_MODE) != 3) {
  582. tmp = REG_SET_FIELD(tmp, MASTER_UPDATE_MODE, MASTER_UPDATE_MODE, 3);
  583. WREG32(mmMASTER_UPDATE_MODE + crtc_offsets[i], tmp);
  584. }
  585. tmp = RREG32(mmGRPH_UPDATE + crtc_offsets[i]);
  586. if (REG_GET_FIELD(tmp, GRPH_UPDATE, GRPH_UPDATE_LOCK)) {
  587. tmp = REG_SET_FIELD(tmp, GRPH_UPDATE, GRPH_UPDATE_LOCK, 0);
  588. WREG32(mmGRPH_UPDATE + crtc_offsets[i], tmp);
  589. }
  590. tmp = RREG32(mmMASTER_UPDATE_LOCK + crtc_offsets[i]);
  591. if (REG_GET_FIELD(tmp, MASTER_UPDATE_LOCK, MASTER_UPDATE_LOCK)) {
  592. tmp = REG_SET_FIELD(tmp, MASTER_UPDATE_LOCK, MASTER_UPDATE_LOCK, 0);
  593. WREG32(mmMASTER_UPDATE_LOCK + crtc_offsets[i], tmp);
  594. }
  595. for (j = 0; j < adev->usec_timeout; j++) {
  596. tmp = RREG32(mmGRPH_UPDATE + crtc_offsets[i]);
  597. if (REG_GET_FIELD(tmp, GRPH_UPDATE, GRPH_SURFACE_UPDATE_PENDING) == 0)
  598. break;
  599. udelay(1);
  600. }
  601. tmp = RREG32(mmCRTC_BLANK_CONTROL + crtc_offsets[i]);
  602. tmp = REG_SET_FIELD(tmp, CRTC_BLANK_CONTROL, CRTC_BLANK_DATA_EN, 0);
  603. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 1);
  604. WREG32(mmCRTC_BLANK_CONTROL + crtc_offsets[i], tmp);
  605. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 0);
  606. /* wait for the next frame */
  607. frame_count = amdgpu_display_vblank_get_counter(adev, i);
  608. for (j = 0; j < adev->usec_timeout; j++) {
  609. if (amdgpu_display_vblank_get_counter(adev, i) != frame_count)
  610. break;
  611. udelay(1);
  612. }
  613. }
  614. }
  615. WREG32(mmVGA_MEMORY_BASE_ADDRESS_HIGH, upper_32_bits(adev->mc.vram_start));
  616. WREG32(mmVGA_MEMORY_BASE_ADDRESS, lower_32_bits(adev->mc.vram_start));
  617. /* Unlock vga access */
  618. WREG32(mmVGA_HDP_CONTROL, save->vga_hdp_control);
  619. mdelay(1);
  620. WREG32(mmVGA_RENDER_CONTROL, save->vga_render_control);
  621. }
  622. static void dce_v10_0_set_vga_render_state(struct amdgpu_device *adev,
  623. bool render)
  624. {
  625. u32 tmp;
  626. /* Lockout access through VGA aperture*/
  627. tmp = RREG32(mmVGA_HDP_CONTROL);
  628. if (render)
  629. tmp = REG_SET_FIELD(tmp, VGA_HDP_CONTROL, VGA_MEMORY_DISABLE, 0);
  630. else
  631. tmp = REG_SET_FIELD(tmp, VGA_HDP_CONTROL, VGA_MEMORY_DISABLE, 1);
  632. WREG32(mmVGA_HDP_CONTROL, tmp);
  633. /* disable VGA render */
  634. tmp = RREG32(mmVGA_RENDER_CONTROL);
  635. if (render)
  636. tmp = REG_SET_FIELD(tmp, VGA_RENDER_CONTROL, VGA_VSTATUS_CNTL, 1);
  637. else
  638. tmp = REG_SET_FIELD(tmp, VGA_RENDER_CONTROL, VGA_VSTATUS_CNTL, 0);
  639. WREG32(mmVGA_RENDER_CONTROL, tmp);
  640. }
  641. static void dce_v10_0_program_fmt(struct drm_encoder *encoder)
  642. {
  643. struct drm_device *dev = encoder->dev;
  644. struct amdgpu_device *adev = dev->dev_private;
  645. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  646. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(encoder->crtc);
  647. struct drm_connector *connector = amdgpu_get_connector_for_encoder(encoder);
  648. int bpc = 0;
  649. u32 tmp = 0;
  650. enum amdgpu_connector_dither dither = AMDGPU_FMT_DITHER_DISABLE;
  651. if (connector) {
  652. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  653. bpc = amdgpu_connector_get_monitor_bpc(connector);
  654. dither = amdgpu_connector->dither;
  655. }
  656. /* LVDS/eDP FMT is set up by atom */
  657. if (amdgpu_encoder->devices & ATOM_DEVICE_LCD_SUPPORT)
  658. return;
  659. /* not needed for analog */
  660. if ((amdgpu_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1) ||
  661. (amdgpu_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2))
  662. return;
  663. if (bpc == 0)
  664. return;
  665. switch (bpc) {
  666. case 6:
  667. if (dither == AMDGPU_FMT_DITHER_ENABLE) {
  668. /* XXX sort out optimal dither settings */
  669. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_FRAME_RANDOM_ENABLE, 1);
  670. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_HIGHPASS_RANDOM_ENABLE, 1);
  671. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_EN, 1);
  672. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_DEPTH, 0);
  673. } else {
  674. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_EN, 1);
  675. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_DEPTH, 0);
  676. }
  677. break;
  678. case 8:
  679. if (dither == AMDGPU_FMT_DITHER_ENABLE) {
  680. /* XXX sort out optimal dither settings */
  681. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_FRAME_RANDOM_ENABLE, 1);
  682. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_HIGHPASS_RANDOM_ENABLE, 1);
  683. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_RGB_RANDOM_ENABLE, 1);
  684. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_EN, 1);
  685. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_DEPTH, 1);
  686. } else {
  687. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_EN, 1);
  688. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_DEPTH, 1);
  689. }
  690. break;
  691. case 10:
  692. if (dither == AMDGPU_FMT_DITHER_ENABLE) {
  693. /* XXX sort out optimal dither settings */
  694. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_FRAME_RANDOM_ENABLE, 1);
  695. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_HIGHPASS_RANDOM_ENABLE, 1);
  696. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_RGB_RANDOM_ENABLE, 1);
  697. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_EN, 1);
  698. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_DEPTH, 2);
  699. } else {
  700. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_EN, 1);
  701. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_DEPTH, 2);
  702. }
  703. break;
  704. default:
  705. /* not needed */
  706. break;
  707. }
  708. WREG32(mmFMT_BIT_DEPTH_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  709. }
  710. /* display watermark setup */
  711. /**
  712. * dce_v10_0_line_buffer_adjust - Set up the line buffer
  713. *
  714. * @adev: amdgpu_device pointer
  715. * @amdgpu_crtc: the selected display controller
  716. * @mode: the current display mode on the selected display
  717. * controller
  718. *
  719. * Setup up the line buffer allocation for
  720. * the selected display controller (CIK).
  721. * Returns the line buffer size in pixels.
  722. */
  723. static u32 dce_v10_0_line_buffer_adjust(struct amdgpu_device *adev,
  724. struct amdgpu_crtc *amdgpu_crtc,
  725. struct drm_display_mode *mode)
  726. {
  727. u32 tmp, buffer_alloc, i, mem_cfg;
  728. u32 pipe_offset = amdgpu_crtc->crtc_id;
  729. /*
  730. * Line Buffer Setup
  731. * There are 6 line buffers, one for each display controllers.
  732. * There are 3 partitions per LB. Select the number of partitions
  733. * to enable based on the display width. For display widths larger
  734. * than 4096, you need use to use 2 display controllers and combine
  735. * them using the stereo blender.
  736. */
  737. if (amdgpu_crtc->base.enabled && mode) {
  738. if (mode->crtc_hdisplay < 1920) {
  739. mem_cfg = 1;
  740. buffer_alloc = 2;
  741. } else if (mode->crtc_hdisplay < 2560) {
  742. mem_cfg = 2;
  743. buffer_alloc = 2;
  744. } else if (mode->crtc_hdisplay < 4096) {
  745. mem_cfg = 0;
  746. buffer_alloc = (adev->flags & AMD_IS_APU) ? 2 : 4;
  747. } else {
  748. DRM_DEBUG_KMS("Mode too big for LB!\n");
  749. mem_cfg = 0;
  750. buffer_alloc = (adev->flags & AMD_IS_APU) ? 2 : 4;
  751. }
  752. } else {
  753. mem_cfg = 1;
  754. buffer_alloc = 0;
  755. }
  756. tmp = RREG32(mmLB_MEMORY_CTRL + amdgpu_crtc->crtc_offset);
  757. tmp = REG_SET_FIELD(tmp, LB_MEMORY_CTRL, LB_MEMORY_CONFIG, mem_cfg);
  758. WREG32(mmLB_MEMORY_CTRL + amdgpu_crtc->crtc_offset, tmp);
  759. tmp = RREG32(mmPIPE0_DMIF_BUFFER_CONTROL + pipe_offset);
  760. tmp = REG_SET_FIELD(tmp, PIPE0_DMIF_BUFFER_CONTROL, DMIF_BUFFERS_ALLOCATED, buffer_alloc);
  761. WREG32(mmPIPE0_DMIF_BUFFER_CONTROL + pipe_offset, tmp);
  762. for (i = 0; i < adev->usec_timeout; i++) {
  763. tmp = RREG32(mmPIPE0_DMIF_BUFFER_CONTROL + pipe_offset);
  764. if (REG_GET_FIELD(tmp, PIPE0_DMIF_BUFFER_CONTROL, DMIF_BUFFERS_ALLOCATION_COMPLETED))
  765. break;
  766. udelay(1);
  767. }
  768. if (amdgpu_crtc->base.enabled && mode) {
  769. switch (mem_cfg) {
  770. case 0:
  771. default:
  772. return 4096 * 2;
  773. case 1:
  774. return 1920 * 2;
  775. case 2:
  776. return 2560 * 2;
  777. }
  778. }
  779. /* controller not enabled, so no lb used */
  780. return 0;
  781. }
  782. /**
  783. * cik_get_number_of_dram_channels - get the number of dram channels
  784. *
  785. * @adev: amdgpu_device pointer
  786. *
  787. * Look up the number of video ram channels (CIK).
  788. * Used for display watermark bandwidth calculations
  789. * Returns the number of dram channels
  790. */
  791. static u32 cik_get_number_of_dram_channels(struct amdgpu_device *adev)
  792. {
  793. u32 tmp = RREG32(mmMC_SHARED_CHMAP);
  794. switch (REG_GET_FIELD(tmp, MC_SHARED_CHMAP, NOOFCHAN)) {
  795. case 0:
  796. default:
  797. return 1;
  798. case 1:
  799. return 2;
  800. case 2:
  801. return 4;
  802. case 3:
  803. return 8;
  804. case 4:
  805. return 3;
  806. case 5:
  807. return 6;
  808. case 6:
  809. return 10;
  810. case 7:
  811. return 12;
  812. case 8:
  813. return 16;
  814. }
  815. }
  816. struct dce10_wm_params {
  817. u32 dram_channels; /* number of dram channels */
  818. u32 yclk; /* bandwidth per dram data pin in kHz */
  819. u32 sclk; /* engine clock in kHz */
  820. u32 disp_clk; /* display clock in kHz */
  821. u32 src_width; /* viewport width */
  822. u32 active_time; /* active display time in ns */
  823. u32 blank_time; /* blank time in ns */
  824. bool interlaced; /* mode is interlaced */
  825. fixed20_12 vsc; /* vertical scale ratio */
  826. u32 num_heads; /* number of active crtcs */
  827. u32 bytes_per_pixel; /* bytes per pixel display + overlay */
  828. u32 lb_size; /* line buffer allocated to pipe */
  829. u32 vtaps; /* vertical scaler taps */
  830. };
  831. /**
  832. * dce_v10_0_dram_bandwidth - get the dram bandwidth
  833. *
  834. * @wm: watermark calculation data
  835. *
  836. * Calculate the raw dram bandwidth (CIK).
  837. * Used for display watermark bandwidth calculations
  838. * Returns the dram bandwidth in MBytes/s
  839. */
  840. static u32 dce_v10_0_dram_bandwidth(struct dce10_wm_params *wm)
  841. {
  842. /* Calculate raw DRAM Bandwidth */
  843. fixed20_12 dram_efficiency; /* 0.7 */
  844. fixed20_12 yclk, dram_channels, bandwidth;
  845. fixed20_12 a;
  846. a.full = dfixed_const(1000);
  847. yclk.full = dfixed_const(wm->yclk);
  848. yclk.full = dfixed_div(yclk, a);
  849. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  850. a.full = dfixed_const(10);
  851. dram_efficiency.full = dfixed_const(7);
  852. dram_efficiency.full = dfixed_div(dram_efficiency, a);
  853. bandwidth.full = dfixed_mul(dram_channels, yclk);
  854. bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
  855. return dfixed_trunc(bandwidth);
  856. }
  857. /**
  858. * dce_v10_0_dram_bandwidth_for_display - get the dram bandwidth for display
  859. *
  860. * @wm: watermark calculation data
  861. *
  862. * Calculate the dram bandwidth used for display (CIK).
  863. * Used for display watermark bandwidth calculations
  864. * Returns the dram bandwidth for display in MBytes/s
  865. */
  866. static u32 dce_v10_0_dram_bandwidth_for_display(struct dce10_wm_params *wm)
  867. {
  868. /* Calculate DRAM Bandwidth and the part allocated to display. */
  869. fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
  870. fixed20_12 yclk, dram_channels, bandwidth;
  871. fixed20_12 a;
  872. a.full = dfixed_const(1000);
  873. yclk.full = dfixed_const(wm->yclk);
  874. yclk.full = dfixed_div(yclk, a);
  875. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  876. a.full = dfixed_const(10);
  877. disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
  878. disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
  879. bandwidth.full = dfixed_mul(dram_channels, yclk);
  880. bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
  881. return dfixed_trunc(bandwidth);
  882. }
  883. /**
  884. * dce_v10_0_data_return_bandwidth - get the data return bandwidth
  885. *
  886. * @wm: watermark calculation data
  887. *
  888. * Calculate the data return bandwidth used for display (CIK).
  889. * Used for display watermark bandwidth calculations
  890. * Returns the data return bandwidth in MBytes/s
  891. */
  892. static u32 dce_v10_0_data_return_bandwidth(struct dce10_wm_params *wm)
  893. {
  894. /* Calculate the display Data return Bandwidth */
  895. fixed20_12 return_efficiency; /* 0.8 */
  896. fixed20_12 sclk, bandwidth;
  897. fixed20_12 a;
  898. a.full = dfixed_const(1000);
  899. sclk.full = dfixed_const(wm->sclk);
  900. sclk.full = dfixed_div(sclk, a);
  901. a.full = dfixed_const(10);
  902. return_efficiency.full = dfixed_const(8);
  903. return_efficiency.full = dfixed_div(return_efficiency, a);
  904. a.full = dfixed_const(32);
  905. bandwidth.full = dfixed_mul(a, sclk);
  906. bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
  907. return dfixed_trunc(bandwidth);
  908. }
  909. /**
  910. * dce_v10_0_dmif_request_bandwidth - get the dmif bandwidth
  911. *
  912. * @wm: watermark calculation data
  913. *
  914. * Calculate the dmif bandwidth used for display (CIK).
  915. * Used for display watermark bandwidth calculations
  916. * Returns the dmif bandwidth in MBytes/s
  917. */
  918. static u32 dce_v10_0_dmif_request_bandwidth(struct dce10_wm_params *wm)
  919. {
  920. /* Calculate the DMIF Request Bandwidth */
  921. fixed20_12 disp_clk_request_efficiency; /* 0.8 */
  922. fixed20_12 disp_clk, bandwidth;
  923. fixed20_12 a, b;
  924. a.full = dfixed_const(1000);
  925. disp_clk.full = dfixed_const(wm->disp_clk);
  926. disp_clk.full = dfixed_div(disp_clk, a);
  927. a.full = dfixed_const(32);
  928. b.full = dfixed_mul(a, disp_clk);
  929. a.full = dfixed_const(10);
  930. disp_clk_request_efficiency.full = dfixed_const(8);
  931. disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
  932. bandwidth.full = dfixed_mul(b, disp_clk_request_efficiency);
  933. return dfixed_trunc(bandwidth);
  934. }
  935. /**
  936. * dce_v10_0_available_bandwidth - get the min available bandwidth
  937. *
  938. * @wm: watermark calculation data
  939. *
  940. * Calculate the min available bandwidth used for display (CIK).
  941. * Used for display watermark bandwidth calculations
  942. * Returns the min available bandwidth in MBytes/s
  943. */
  944. static u32 dce_v10_0_available_bandwidth(struct dce10_wm_params *wm)
  945. {
  946. /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
  947. u32 dram_bandwidth = dce_v10_0_dram_bandwidth(wm);
  948. u32 data_return_bandwidth = dce_v10_0_data_return_bandwidth(wm);
  949. u32 dmif_req_bandwidth = dce_v10_0_dmif_request_bandwidth(wm);
  950. return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
  951. }
  952. /**
  953. * dce_v10_0_average_bandwidth - get the average available bandwidth
  954. *
  955. * @wm: watermark calculation data
  956. *
  957. * Calculate the average available bandwidth used for display (CIK).
  958. * Used for display watermark bandwidth calculations
  959. * Returns the average available bandwidth in MBytes/s
  960. */
  961. static u32 dce_v10_0_average_bandwidth(struct dce10_wm_params *wm)
  962. {
  963. /* Calculate the display mode Average Bandwidth
  964. * DisplayMode should contain the source and destination dimensions,
  965. * timing, etc.
  966. */
  967. fixed20_12 bpp;
  968. fixed20_12 line_time;
  969. fixed20_12 src_width;
  970. fixed20_12 bandwidth;
  971. fixed20_12 a;
  972. a.full = dfixed_const(1000);
  973. line_time.full = dfixed_const(wm->active_time + wm->blank_time);
  974. line_time.full = dfixed_div(line_time, a);
  975. bpp.full = dfixed_const(wm->bytes_per_pixel);
  976. src_width.full = dfixed_const(wm->src_width);
  977. bandwidth.full = dfixed_mul(src_width, bpp);
  978. bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
  979. bandwidth.full = dfixed_div(bandwidth, line_time);
  980. return dfixed_trunc(bandwidth);
  981. }
  982. /**
  983. * dce_v10_0_latency_watermark - get the latency watermark
  984. *
  985. * @wm: watermark calculation data
  986. *
  987. * Calculate the latency watermark (CIK).
  988. * Used for display watermark bandwidth calculations
  989. * Returns the latency watermark in ns
  990. */
  991. static u32 dce_v10_0_latency_watermark(struct dce10_wm_params *wm)
  992. {
  993. /* First calculate the latency in ns */
  994. u32 mc_latency = 2000; /* 2000 ns. */
  995. u32 available_bandwidth = dce_v10_0_available_bandwidth(wm);
  996. u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
  997. u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
  998. u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
  999. u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
  1000. (wm->num_heads * cursor_line_pair_return_time);
  1001. u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
  1002. u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
  1003. u32 tmp, dmif_size = 12288;
  1004. fixed20_12 a, b, c;
  1005. if (wm->num_heads == 0)
  1006. return 0;
  1007. a.full = dfixed_const(2);
  1008. b.full = dfixed_const(1);
  1009. if ((wm->vsc.full > a.full) ||
  1010. ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
  1011. (wm->vtaps >= 5) ||
  1012. ((wm->vsc.full >= a.full) && wm->interlaced))
  1013. max_src_lines_per_dst_line = 4;
  1014. else
  1015. max_src_lines_per_dst_line = 2;
  1016. a.full = dfixed_const(available_bandwidth);
  1017. b.full = dfixed_const(wm->num_heads);
  1018. a.full = dfixed_div(a, b);
  1019. b.full = dfixed_const(mc_latency + 512);
  1020. c.full = dfixed_const(wm->disp_clk);
  1021. b.full = dfixed_div(b, c);
  1022. c.full = dfixed_const(dmif_size);
  1023. b.full = dfixed_div(c, b);
  1024. tmp = min(dfixed_trunc(a), dfixed_trunc(b));
  1025. b.full = dfixed_const(1000);
  1026. c.full = dfixed_const(wm->disp_clk);
  1027. b.full = dfixed_div(c, b);
  1028. c.full = dfixed_const(wm->bytes_per_pixel);
  1029. b.full = dfixed_mul(b, c);
  1030. lb_fill_bw = min(tmp, dfixed_trunc(b));
  1031. a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
  1032. b.full = dfixed_const(1000);
  1033. c.full = dfixed_const(lb_fill_bw);
  1034. b.full = dfixed_div(c, b);
  1035. a.full = dfixed_div(a, b);
  1036. line_fill_time = dfixed_trunc(a);
  1037. if (line_fill_time < wm->active_time)
  1038. return latency;
  1039. else
  1040. return latency + (line_fill_time - wm->active_time);
  1041. }
  1042. /**
  1043. * dce_v10_0_average_bandwidth_vs_dram_bandwidth_for_display - check
  1044. * average and available dram bandwidth
  1045. *
  1046. * @wm: watermark calculation data
  1047. *
  1048. * Check if the display average bandwidth fits in the display
  1049. * dram bandwidth (CIK).
  1050. * Used for display watermark bandwidth calculations
  1051. * Returns true if the display fits, false if not.
  1052. */
  1053. static bool dce_v10_0_average_bandwidth_vs_dram_bandwidth_for_display(struct dce10_wm_params *wm)
  1054. {
  1055. if (dce_v10_0_average_bandwidth(wm) <=
  1056. (dce_v10_0_dram_bandwidth_for_display(wm) / wm->num_heads))
  1057. return true;
  1058. else
  1059. return false;
  1060. }
  1061. /**
  1062. * dce_v10_0_average_bandwidth_vs_available_bandwidth - check
  1063. * average and available bandwidth
  1064. *
  1065. * @wm: watermark calculation data
  1066. *
  1067. * Check if the display average bandwidth fits in the display
  1068. * available bandwidth (CIK).
  1069. * Used for display watermark bandwidth calculations
  1070. * Returns true if the display fits, false if not.
  1071. */
  1072. static bool dce_v10_0_average_bandwidth_vs_available_bandwidth(struct dce10_wm_params *wm)
  1073. {
  1074. if (dce_v10_0_average_bandwidth(wm) <=
  1075. (dce_v10_0_available_bandwidth(wm) / wm->num_heads))
  1076. return true;
  1077. else
  1078. return false;
  1079. }
  1080. /**
  1081. * dce_v10_0_check_latency_hiding - check latency hiding
  1082. *
  1083. * @wm: watermark calculation data
  1084. *
  1085. * Check latency hiding (CIK).
  1086. * Used for display watermark bandwidth calculations
  1087. * Returns true if the display fits, false if not.
  1088. */
  1089. static bool dce_v10_0_check_latency_hiding(struct dce10_wm_params *wm)
  1090. {
  1091. u32 lb_partitions = wm->lb_size / wm->src_width;
  1092. u32 line_time = wm->active_time + wm->blank_time;
  1093. u32 latency_tolerant_lines;
  1094. u32 latency_hiding;
  1095. fixed20_12 a;
  1096. a.full = dfixed_const(1);
  1097. if (wm->vsc.full > a.full)
  1098. latency_tolerant_lines = 1;
  1099. else {
  1100. if (lb_partitions <= (wm->vtaps + 1))
  1101. latency_tolerant_lines = 1;
  1102. else
  1103. latency_tolerant_lines = 2;
  1104. }
  1105. latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
  1106. if (dce_v10_0_latency_watermark(wm) <= latency_hiding)
  1107. return true;
  1108. else
  1109. return false;
  1110. }
  1111. /**
  1112. * dce_v10_0_program_watermarks - program display watermarks
  1113. *
  1114. * @adev: amdgpu_device pointer
  1115. * @amdgpu_crtc: the selected display controller
  1116. * @lb_size: line buffer size
  1117. * @num_heads: number of display controllers in use
  1118. *
  1119. * Calculate and program the display watermarks for the
  1120. * selected display controller (CIK).
  1121. */
  1122. static void dce_v10_0_program_watermarks(struct amdgpu_device *adev,
  1123. struct amdgpu_crtc *amdgpu_crtc,
  1124. u32 lb_size, u32 num_heads)
  1125. {
  1126. struct drm_display_mode *mode = &amdgpu_crtc->base.mode;
  1127. struct dce10_wm_params wm_low, wm_high;
  1128. u32 pixel_period;
  1129. u32 line_time = 0;
  1130. u32 latency_watermark_a = 0, latency_watermark_b = 0;
  1131. u32 tmp, wm_mask, lb_vblank_lead_lines = 0;
  1132. if (amdgpu_crtc->base.enabled && num_heads && mode) {
  1133. pixel_period = 1000000 / (u32)mode->clock;
  1134. line_time = min((u32)mode->crtc_htotal * pixel_period, (u32)65535);
  1135. /* watermark for high clocks */
  1136. if (adev->pm.dpm_enabled) {
  1137. wm_high.yclk =
  1138. amdgpu_dpm_get_mclk(adev, false) * 10;
  1139. wm_high.sclk =
  1140. amdgpu_dpm_get_sclk(adev, false) * 10;
  1141. } else {
  1142. wm_high.yclk = adev->pm.current_mclk * 10;
  1143. wm_high.sclk = adev->pm.current_sclk * 10;
  1144. }
  1145. wm_high.disp_clk = mode->clock;
  1146. wm_high.src_width = mode->crtc_hdisplay;
  1147. wm_high.active_time = mode->crtc_hdisplay * pixel_period;
  1148. wm_high.blank_time = line_time - wm_high.active_time;
  1149. wm_high.interlaced = false;
  1150. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1151. wm_high.interlaced = true;
  1152. wm_high.vsc = amdgpu_crtc->vsc;
  1153. wm_high.vtaps = 1;
  1154. if (amdgpu_crtc->rmx_type != RMX_OFF)
  1155. wm_high.vtaps = 2;
  1156. wm_high.bytes_per_pixel = 4; /* XXX: get this from fb config */
  1157. wm_high.lb_size = lb_size;
  1158. wm_high.dram_channels = cik_get_number_of_dram_channels(adev);
  1159. wm_high.num_heads = num_heads;
  1160. /* set for high clocks */
  1161. latency_watermark_a = min(dce_v10_0_latency_watermark(&wm_high), (u32)65535);
  1162. /* possibly force display priority to high */
  1163. /* should really do this at mode validation time... */
  1164. if (!dce_v10_0_average_bandwidth_vs_dram_bandwidth_for_display(&wm_high) ||
  1165. !dce_v10_0_average_bandwidth_vs_available_bandwidth(&wm_high) ||
  1166. !dce_v10_0_check_latency_hiding(&wm_high) ||
  1167. (adev->mode_info.disp_priority == 2)) {
  1168. DRM_DEBUG_KMS("force priority to high\n");
  1169. }
  1170. /* watermark for low clocks */
  1171. if (adev->pm.dpm_enabled) {
  1172. wm_low.yclk =
  1173. amdgpu_dpm_get_mclk(adev, true) * 10;
  1174. wm_low.sclk =
  1175. amdgpu_dpm_get_sclk(adev, true) * 10;
  1176. } else {
  1177. wm_low.yclk = adev->pm.current_mclk * 10;
  1178. wm_low.sclk = adev->pm.current_sclk * 10;
  1179. }
  1180. wm_low.disp_clk = mode->clock;
  1181. wm_low.src_width = mode->crtc_hdisplay;
  1182. wm_low.active_time = mode->crtc_hdisplay * pixel_period;
  1183. wm_low.blank_time = line_time - wm_low.active_time;
  1184. wm_low.interlaced = false;
  1185. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1186. wm_low.interlaced = true;
  1187. wm_low.vsc = amdgpu_crtc->vsc;
  1188. wm_low.vtaps = 1;
  1189. if (amdgpu_crtc->rmx_type != RMX_OFF)
  1190. wm_low.vtaps = 2;
  1191. wm_low.bytes_per_pixel = 4; /* XXX: get this from fb config */
  1192. wm_low.lb_size = lb_size;
  1193. wm_low.dram_channels = cik_get_number_of_dram_channels(adev);
  1194. wm_low.num_heads = num_heads;
  1195. /* set for low clocks */
  1196. latency_watermark_b = min(dce_v10_0_latency_watermark(&wm_low), (u32)65535);
  1197. /* possibly force display priority to high */
  1198. /* should really do this at mode validation time... */
  1199. if (!dce_v10_0_average_bandwidth_vs_dram_bandwidth_for_display(&wm_low) ||
  1200. !dce_v10_0_average_bandwidth_vs_available_bandwidth(&wm_low) ||
  1201. !dce_v10_0_check_latency_hiding(&wm_low) ||
  1202. (adev->mode_info.disp_priority == 2)) {
  1203. DRM_DEBUG_KMS("force priority to high\n");
  1204. }
  1205. lb_vblank_lead_lines = DIV_ROUND_UP(lb_size, mode->crtc_hdisplay);
  1206. }
  1207. /* select wm A */
  1208. wm_mask = RREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset);
  1209. tmp = REG_SET_FIELD(wm_mask, DPG_WATERMARK_MASK_CONTROL, URGENCY_WATERMARK_MASK, 1);
  1210. WREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1211. tmp = RREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset);
  1212. tmp = REG_SET_FIELD(tmp, DPG_PIPE_URGENCY_CONTROL, URGENCY_LOW_WATERMARK, latency_watermark_a);
  1213. tmp = REG_SET_FIELD(tmp, DPG_PIPE_URGENCY_CONTROL, URGENCY_HIGH_WATERMARK, line_time);
  1214. WREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1215. /* select wm B */
  1216. tmp = REG_SET_FIELD(wm_mask, DPG_WATERMARK_MASK_CONTROL, URGENCY_WATERMARK_MASK, 2);
  1217. WREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1218. tmp = RREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset);
  1219. tmp = REG_SET_FIELD(tmp, DPG_PIPE_URGENCY_CONTROL, URGENCY_LOW_WATERMARK, latency_watermark_b);
  1220. tmp = REG_SET_FIELD(tmp, DPG_PIPE_URGENCY_CONTROL, URGENCY_HIGH_WATERMARK, line_time);
  1221. WREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1222. /* restore original selection */
  1223. WREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset, wm_mask);
  1224. /* save values for DPM */
  1225. amdgpu_crtc->line_time = line_time;
  1226. amdgpu_crtc->wm_high = latency_watermark_a;
  1227. amdgpu_crtc->wm_low = latency_watermark_b;
  1228. /* Save number of lines the linebuffer leads before the scanout */
  1229. amdgpu_crtc->lb_vblank_lead_lines = lb_vblank_lead_lines;
  1230. }
  1231. /**
  1232. * dce_v10_0_bandwidth_update - program display watermarks
  1233. *
  1234. * @adev: amdgpu_device pointer
  1235. *
  1236. * Calculate and program the display watermarks and line
  1237. * buffer allocation (CIK).
  1238. */
  1239. static void dce_v10_0_bandwidth_update(struct amdgpu_device *adev)
  1240. {
  1241. struct drm_display_mode *mode = NULL;
  1242. u32 num_heads = 0, lb_size;
  1243. int i;
  1244. amdgpu_update_display_priority(adev);
  1245. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  1246. if (adev->mode_info.crtcs[i]->base.enabled)
  1247. num_heads++;
  1248. }
  1249. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  1250. mode = &adev->mode_info.crtcs[i]->base.mode;
  1251. lb_size = dce_v10_0_line_buffer_adjust(adev, adev->mode_info.crtcs[i], mode);
  1252. dce_v10_0_program_watermarks(adev, adev->mode_info.crtcs[i],
  1253. lb_size, num_heads);
  1254. }
  1255. }
  1256. static void dce_v10_0_audio_get_connected_pins(struct amdgpu_device *adev)
  1257. {
  1258. int i;
  1259. u32 offset, tmp;
  1260. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  1261. offset = adev->mode_info.audio.pin[i].offset;
  1262. tmp = RREG32_AUDIO_ENDPT(offset,
  1263. ixAZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT);
  1264. if (((tmp &
  1265. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__PORT_CONNECTIVITY_MASK) >>
  1266. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__PORT_CONNECTIVITY__SHIFT) == 1)
  1267. adev->mode_info.audio.pin[i].connected = false;
  1268. else
  1269. adev->mode_info.audio.pin[i].connected = true;
  1270. }
  1271. }
  1272. static struct amdgpu_audio_pin *dce_v10_0_audio_get_pin(struct amdgpu_device *adev)
  1273. {
  1274. int i;
  1275. dce_v10_0_audio_get_connected_pins(adev);
  1276. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  1277. if (adev->mode_info.audio.pin[i].connected)
  1278. return &adev->mode_info.audio.pin[i];
  1279. }
  1280. DRM_ERROR("No connected audio pins found!\n");
  1281. return NULL;
  1282. }
  1283. static void dce_v10_0_afmt_audio_select_pin(struct drm_encoder *encoder)
  1284. {
  1285. struct amdgpu_device *adev = encoder->dev->dev_private;
  1286. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1287. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1288. u32 tmp;
  1289. if (!dig || !dig->afmt || !dig->afmt->pin)
  1290. return;
  1291. tmp = RREG32(mmAFMT_AUDIO_SRC_CONTROL + dig->afmt->offset);
  1292. tmp = REG_SET_FIELD(tmp, AFMT_AUDIO_SRC_CONTROL, AFMT_AUDIO_SRC_SELECT, dig->afmt->pin->id);
  1293. WREG32(mmAFMT_AUDIO_SRC_CONTROL + dig->afmt->offset, tmp);
  1294. }
  1295. static void dce_v10_0_audio_write_latency_fields(struct drm_encoder *encoder,
  1296. struct drm_display_mode *mode)
  1297. {
  1298. struct amdgpu_device *adev = encoder->dev->dev_private;
  1299. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1300. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1301. struct drm_connector *connector;
  1302. struct amdgpu_connector *amdgpu_connector = NULL;
  1303. u32 tmp;
  1304. int interlace = 0;
  1305. if (!dig || !dig->afmt || !dig->afmt->pin)
  1306. return;
  1307. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  1308. if (connector->encoder == encoder) {
  1309. amdgpu_connector = to_amdgpu_connector(connector);
  1310. break;
  1311. }
  1312. }
  1313. if (!amdgpu_connector) {
  1314. DRM_ERROR("Couldn't find encoder's connector\n");
  1315. return;
  1316. }
  1317. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1318. interlace = 1;
  1319. if (connector->latency_present[interlace]) {
  1320. tmp = REG_SET_FIELD(0, AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC,
  1321. VIDEO_LIPSYNC, connector->video_latency[interlace]);
  1322. tmp = REG_SET_FIELD(0, AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC,
  1323. AUDIO_LIPSYNC, connector->audio_latency[interlace]);
  1324. } else {
  1325. tmp = REG_SET_FIELD(0, AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC,
  1326. VIDEO_LIPSYNC, 0);
  1327. tmp = REG_SET_FIELD(0, AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC,
  1328. AUDIO_LIPSYNC, 0);
  1329. }
  1330. WREG32_AUDIO_ENDPT(dig->afmt->pin->offset,
  1331. ixAZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC, tmp);
  1332. }
  1333. static void dce_v10_0_audio_write_speaker_allocation(struct drm_encoder *encoder)
  1334. {
  1335. struct amdgpu_device *adev = encoder->dev->dev_private;
  1336. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1337. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1338. struct drm_connector *connector;
  1339. struct amdgpu_connector *amdgpu_connector = NULL;
  1340. u32 tmp;
  1341. u8 *sadb = NULL;
  1342. int sad_count;
  1343. if (!dig || !dig->afmt || !dig->afmt->pin)
  1344. return;
  1345. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  1346. if (connector->encoder == encoder) {
  1347. amdgpu_connector = to_amdgpu_connector(connector);
  1348. break;
  1349. }
  1350. }
  1351. if (!amdgpu_connector) {
  1352. DRM_ERROR("Couldn't find encoder's connector\n");
  1353. return;
  1354. }
  1355. sad_count = drm_edid_to_speaker_allocation(amdgpu_connector_edid(connector), &sadb);
  1356. if (sad_count < 0) {
  1357. DRM_ERROR("Couldn't read Speaker Allocation Data Block: %d\n", sad_count);
  1358. sad_count = 0;
  1359. }
  1360. /* program the speaker allocation */
  1361. tmp = RREG32_AUDIO_ENDPT(dig->afmt->pin->offset,
  1362. ixAZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER);
  1363. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER,
  1364. DP_CONNECTION, 0);
  1365. /* set HDMI mode */
  1366. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER,
  1367. HDMI_CONNECTION, 1);
  1368. if (sad_count)
  1369. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER,
  1370. SPEAKER_ALLOCATION, sadb[0]);
  1371. else
  1372. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER,
  1373. SPEAKER_ALLOCATION, 5); /* stereo */
  1374. WREG32_AUDIO_ENDPT(dig->afmt->pin->offset,
  1375. ixAZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER, tmp);
  1376. kfree(sadb);
  1377. }
  1378. static void dce_v10_0_audio_write_sad_regs(struct drm_encoder *encoder)
  1379. {
  1380. struct amdgpu_device *adev = encoder->dev->dev_private;
  1381. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1382. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1383. struct drm_connector *connector;
  1384. struct amdgpu_connector *amdgpu_connector = NULL;
  1385. struct cea_sad *sads;
  1386. int i, sad_count;
  1387. static const u16 eld_reg_to_type[][2] = {
  1388. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0, HDMI_AUDIO_CODING_TYPE_PCM },
  1389. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR1, HDMI_AUDIO_CODING_TYPE_AC3 },
  1390. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR2, HDMI_AUDIO_CODING_TYPE_MPEG1 },
  1391. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR3, HDMI_AUDIO_CODING_TYPE_MP3 },
  1392. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR4, HDMI_AUDIO_CODING_TYPE_MPEG2 },
  1393. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR5, HDMI_AUDIO_CODING_TYPE_AAC_LC },
  1394. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR6, HDMI_AUDIO_CODING_TYPE_DTS },
  1395. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR7, HDMI_AUDIO_CODING_TYPE_ATRAC },
  1396. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR9, HDMI_AUDIO_CODING_TYPE_EAC3 },
  1397. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR10, HDMI_AUDIO_CODING_TYPE_DTS_HD },
  1398. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR11, HDMI_AUDIO_CODING_TYPE_MLP },
  1399. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR13, HDMI_AUDIO_CODING_TYPE_WMA_PRO },
  1400. };
  1401. if (!dig || !dig->afmt || !dig->afmt->pin)
  1402. return;
  1403. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  1404. if (connector->encoder == encoder) {
  1405. amdgpu_connector = to_amdgpu_connector(connector);
  1406. break;
  1407. }
  1408. }
  1409. if (!amdgpu_connector) {
  1410. DRM_ERROR("Couldn't find encoder's connector\n");
  1411. return;
  1412. }
  1413. sad_count = drm_edid_to_sad(amdgpu_connector_edid(connector), &sads);
  1414. if (sad_count <= 0) {
  1415. DRM_ERROR("Couldn't read SADs: %d\n", sad_count);
  1416. return;
  1417. }
  1418. BUG_ON(!sads);
  1419. for (i = 0; i < ARRAY_SIZE(eld_reg_to_type); i++) {
  1420. u32 tmp = 0;
  1421. u8 stereo_freqs = 0;
  1422. int max_channels = -1;
  1423. int j;
  1424. for (j = 0; j < sad_count; j++) {
  1425. struct cea_sad *sad = &sads[j];
  1426. if (sad->format == eld_reg_to_type[i][1]) {
  1427. if (sad->channels > max_channels) {
  1428. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0,
  1429. MAX_CHANNELS, sad->channels);
  1430. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0,
  1431. DESCRIPTOR_BYTE_2, sad->byte2);
  1432. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0,
  1433. SUPPORTED_FREQUENCIES, sad->freq);
  1434. max_channels = sad->channels;
  1435. }
  1436. if (sad->format == HDMI_AUDIO_CODING_TYPE_PCM)
  1437. stereo_freqs |= sad->freq;
  1438. else
  1439. break;
  1440. }
  1441. }
  1442. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0,
  1443. SUPPORTED_FREQUENCIES_STEREO, stereo_freqs);
  1444. WREG32_AUDIO_ENDPT(dig->afmt->pin->offset, eld_reg_to_type[i][0], tmp);
  1445. }
  1446. kfree(sads);
  1447. }
  1448. static void dce_v10_0_audio_enable(struct amdgpu_device *adev,
  1449. struct amdgpu_audio_pin *pin,
  1450. bool enable)
  1451. {
  1452. if (!pin)
  1453. return;
  1454. WREG32_AUDIO_ENDPT(pin->offset, ixAZALIA_F0_CODEC_PIN_CONTROL_HOT_PLUG_CONTROL,
  1455. enable ? AZALIA_F0_CODEC_PIN_CONTROL_HOT_PLUG_CONTROL__AUDIO_ENABLED_MASK : 0);
  1456. }
  1457. static const u32 pin_offsets[] =
  1458. {
  1459. AUD0_REGISTER_OFFSET,
  1460. AUD1_REGISTER_OFFSET,
  1461. AUD2_REGISTER_OFFSET,
  1462. AUD3_REGISTER_OFFSET,
  1463. AUD4_REGISTER_OFFSET,
  1464. AUD5_REGISTER_OFFSET,
  1465. AUD6_REGISTER_OFFSET,
  1466. };
  1467. static int dce_v10_0_audio_init(struct amdgpu_device *adev)
  1468. {
  1469. int i;
  1470. if (!amdgpu_audio)
  1471. return 0;
  1472. adev->mode_info.audio.enabled = true;
  1473. adev->mode_info.audio.num_pins = 7;
  1474. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  1475. adev->mode_info.audio.pin[i].channels = -1;
  1476. adev->mode_info.audio.pin[i].rate = -1;
  1477. adev->mode_info.audio.pin[i].bits_per_sample = -1;
  1478. adev->mode_info.audio.pin[i].status_bits = 0;
  1479. adev->mode_info.audio.pin[i].category_code = 0;
  1480. adev->mode_info.audio.pin[i].connected = false;
  1481. adev->mode_info.audio.pin[i].offset = pin_offsets[i];
  1482. adev->mode_info.audio.pin[i].id = i;
  1483. /* disable audio. it will be set up later */
  1484. /* XXX remove once we switch to ip funcs */
  1485. dce_v10_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  1486. }
  1487. return 0;
  1488. }
  1489. static void dce_v10_0_audio_fini(struct amdgpu_device *adev)
  1490. {
  1491. int i;
  1492. if (!amdgpu_audio)
  1493. return;
  1494. if (!adev->mode_info.audio.enabled)
  1495. return;
  1496. for (i = 0; i < adev->mode_info.audio.num_pins; i++)
  1497. dce_v10_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  1498. adev->mode_info.audio.enabled = false;
  1499. }
  1500. /*
  1501. * update the N and CTS parameters for a given pixel clock rate
  1502. */
  1503. static void dce_v10_0_afmt_update_ACR(struct drm_encoder *encoder, uint32_t clock)
  1504. {
  1505. struct drm_device *dev = encoder->dev;
  1506. struct amdgpu_device *adev = dev->dev_private;
  1507. struct amdgpu_afmt_acr acr = amdgpu_afmt_acr(clock);
  1508. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1509. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1510. u32 tmp;
  1511. tmp = RREG32(mmHDMI_ACR_32_0 + dig->afmt->offset);
  1512. tmp = REG_SET_FIELD(tmp, HDMI_ACR_32_0, HDMI_ACR_CTS_32, acr.cts_32khz);
  1513. WREG32(mmHDMI_ACR_32_0 + dig->afmt->offset, tmp);
  1514. tmp = RREG32(mmHDMI_ACR_32_1 + dig->afmt->offset);
  1515. tmp = REG_SET_FIELD(tmp, HDMI_ACR_32_1, HDMI_ACR_N_32, acr.n_32khz);
  1516. WREG32(mmHDMI_ACR_32_1 + dig->afmt->offset, tmp);
  1517. tmp = RREG32(mmHDMI_ACR_44_0 + dig->afmt->offset);
  1518. tmp = REG_SET_FIELD(tmp, HDMI_ACR_44_0, HDMI_ACR_CTS_44, acr.cts_44_1khz);
  1519. WREG32(mmHDMI_ACR_44_0 + dig->afmt->offset, tmp);
  1520. tmp = RREG32(mmHDMI_ACR_44_1 + dig->afmt->offset);
  1521. tmp = REG_SET_FIELD(tmp, HDMI_ACR_44_1, HDMI_ACR_N_44, acr.n_44_1khz);
  1522. WREG32(mmHDMI_ACR_44_1 + dig->afmt->offset, tmp);
  1523. tmp = RREG32(mmHDMI_ACR_48_0 + dig->afmt->offset);
  1524. tmp = REG_SET_FIELD(tmp, HDMI_ACR_48_0, HDMI_ACR_CTS_48, acr.cts_48khz);
  1525. WREG32(mmHDMI_ACR_48_0 + dig->afmt->offset, tmp);
  1526. tmp = RREG32(mmHDMI_ACR_48_1 + dig->afmt->offset);
  1527. tmp = REG_SET_FIELD(tmp, HDMI_ACR_48_1, HDMI_ACR_N_48, acr.n_48khz);
  1528. WREG32(mmHDMI_ACR_48_1 + dig->afmt->offset, tmp);
  1529. }
  1530. /*
  1531. * build a HDMI Video Info Frame
  1532. */
  1533. static void dce_v10_0_afmt_update_avi_infoframe(struct drm_encoder *encoder,
  1534. void *buffer, size_t size)
  1535. {
  1536. struct drm_device *dev = encoder->dev;
  1537. struct amdgpu_device *adev = dev->dev_private;
  1538. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1539. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1540. uint8_t *frame = buffer + 3;
  1541. uint8_t *header = buffer;
  1542. WREG32(mmAFMT_AVI_INFO0 + dig->afmt->offset,
  1543. frame[0x0] | (frame[0x1] << 8) | (frame[0x2] << 16) | (frame[0x3] << 24));
  1544. WREG32(mmAFMT_AVI_INFO1 + dig->afmt->offset,
  1545. frame[0x4] | (frame[0x5] << 8) | (frame[0x6] << 16) | (frame[0x7] << 24));
  1546. WREG32(mmAFMT_AVI_INFO2 + dig->afmt->offset,
  1547. frame[0x8] | (frame[0x9] << 8) | (frame[0xA] << 16) | (frame[0xB] << 24));
  1548. WREG32(mmAFMT_AVI_INFO3 + dig->afmt->offset,
  1549. frame[0xC] | (frame[0xD] << 8) | (header[1] << 24));
  1550. }
  1551. static void dce_v10_0_audio_set_dto(struct drm_encoder *encoder, u32 clock)
  1552. {
  1553. struct drm_device *dev = encoder->dev;
  1554. struct amdgpu_device *adev = dev->dev_private;
  1555. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1556. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1557. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(encoder->crtc);
  1558. u32 dto_phase = 24 * 1000;
  1559. u32 dto_modulo = clock;
  1560. u32 tmp;
  1561. if (!dig || !dig->afmt)
  1562. return;
  1563. /* XXX two dtos; generally use dto0 for hdmi */
  1564. /* Express [24MHz / target pixel clock] as an exact rational
  1565. * number (coefficient of two integer numbers. DCCG_AUDIO_DTOx_PHASE
  1566. * is the numerator, DCCG_AUDIO_DTOx_MODULE is the denominator
  1567. */
  1568. tmp = RREG32(mmDCCG_AUDIO_DTO_SOURCE);
  1569. tmp = REG_SET_FIELD(tmp, DCCG_AUDIO_DTO_SOURCE, DCCG_AUDIO_DTO0_SOURCE_SEL,
  1570. amdgpu_crtc->crtc_id);
  1571. WREG32(mmDCCG_AUDIO_DTO_SOURCE, tmp);
  1572. WREG32(mmDCCG_AUDIO_DTO0_PHASE, dto_phase);
  1573. WREG32(mmDCCG_AUDIO_DTO0_MODULE, dto_modulo);
  1574. }
  1575. /*
  1576. * update the info frames with the data from the current display mode
  1577. */
  1578. static void dce_v10_0_afmt_setmode(struct drm_encoder *encoder,
  1579. struct drm_display_mode *mode)
  1580. {
  1581. struct drm_device *dev = encoder->dev;
  1582. struct amdgpu_device *adev = dev->dev_private;
  1583. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1584. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1585. struct drm_connector *connector = amdgpu_get_connector_for_encoder(encoder);
  1586. u8 buffer[HDMI_INFOFRAME_HEADER_SIZE + HDMI_AVI_INFOFRAME_SIZE];
  1587. struct hdmi_avi_infoframe frame;
  1588. ssize_t err;
  1589. u32 tmp;
  1590. int bpc = 8;
  1591. if (!dig || !dig->afmt)
  1592. return;
  1593. /* Silent, r600_hdmi_enable will raise WARN for us */
  1594. if (!dig->afmt->enabled)
  1595. return;
  1596. /* hdmi deep color mode general control packets setup, if bpc > 8 */
  1597. if (encoder->crtc) {
  1598. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(encoder->crtc);
  1599. bpc = amdgpu_crtc->bpc;
  1600. }
  1601. /* disable audio prior to setting up hw */
  1602. dig->afmt->pin = dce_v10_0_audio_get_pin(adev);
  1603. dce_v10_0_audio_enable(adev, dig->afmt->pin, false);
  1604. dce_v10_0_audio_set_dto(encoder, mode->clock);
  1605. tmp = RREG32(mmHDMI_VBI_PACKET_CONTROL + dig->afmt->offset);
  1606. tmp = REG_SET_FIELD(tmp, HDMI_VBI_PACKET_CONTROL, HDMI_NULL_SEND, 1);
  1607. WREG32(mmHDMI_VBI_PACKET_CONTROL + dig->afmt->offset, tmp); /* send null packets when required */
  1608. WREG32(mmAFMT_AUDIO_CRC_CONTROL + dig->afmt->offset, 0x1000);
  1609. tmp = RREG32(mmHDMI_CONTROL + dig->afmt->offset);
  1610. switch (bpc) {
  1611. case 0:
  1612. case 6:
  1613. case 8:
  1614. case 16:
  1615. default:
  1616. tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_ENABLE, 0);
  1617. tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_DEPTH, 0);
  1618. DRM_DEBUG("%s: Disabling hdmi deep color for %d bpc.\n",
  1619. connector->name, bpc);
  1620. break;
  1621. case 10:
  1622. tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_ENABLE, 1);
  1623. tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_DEPTH, 1);
  1624. DRM_DEBUG("%s: Enabling hdmi deep color 30 for 10 bpc.\n",
  1625. connector->name);
  1626. break;
  1627. case 12:
  1628. tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_ENABLE, 1);
  1629. tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_DEPTH, 2);
  1630. DRM_DEBUG("%s: Enabling hdmi deep color 36 for 12 bpc.\n",
  1631. connector->name);
  1632. break;
  1633. }
  1634. WREG32(mmHDMI_CONTROL + dig->afmt->offset, tmp);
  1635. tmp = RREG32(mmHDMI_VBI_PACKET_CONTROL + dig->afmt->offset);
  1636. tmp = REG_SET_FIELD(tmp, HDMI_VBI_PACKET_CONTROL, HDMI_NULL_SEND, 1); /* send null packets when required */
  1637. tmp = REG_SET_FIELD(tmp, HDMI_VBI_PACKET_CONTROL, HDMI_GC_SEND, 1); /* send general control packets */
  1638. tmp = REG_SET_FIELD(tmp, HDMI_VBI_PACKET_CONTROL, HDMI_GC_CONT, 1); /* send general control packets every frame */
  1639. WREG32(mmHDMI_VBI_PACKET_CONTROL + dig->afmt->offset, tmp);
  1640. tmp = RREG32(mmHDMI_INFOFRAME_CONTROL0 + dig->afmt->offset);
  1641. /* enable audio info frames (frames won't be set until audio is enabled) */
  1642. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL0, HDMI_AUDIO_INFO_SEND, 1);
  1643. /* required for audio info values to be updated */
  1644. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL0, HDMI_AUDIO_INFO_CONT, 1);
  1645. WREG32(mmHDMI_INFOFRAME_CONTROL0 + dig->afmt->offset, tmp);
  1646. tmp = RREG32(mmAFMT_INFOFRAME_CONTROL0 + dig->afmt->offset);
  1647. /* required for audio info values to be updated */
  1648. tmp = REG_SET_FIELD(tmp, AFMT_INFOFRAME_CONTROL0, AFMT_AUDIO_INFO_UPDATE, 1);
  1649. WREG32(mmAFMT_INFOFRAME_CONTROL0 + dig->afmt->offset, tmp);
  1650. tmp = RREG32(mmHDMI_INFOFRAME_CONTROL1 + dig->afmt->offset);
  1651. /* anything other than 0 */
  1652. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL1, HDMI_AUDIO_INFO_LINE, 2);
  1653. WREG32(mmHDMI_INFOFRAME_CONTROL1 + dig->afmt->offset, tmp);
  1654. WREG32(mmHDMI_GC + dig->afmt->offset, 0); /* unset HDMI_GC_AVMUTE */
  1655. tmp = RREG32(mmHDMI_AUDIO_PACKET_CONTROL + dig->afmt->offset);
  1656. /* set the default audio delay */
  1657. tmp = REG_SET_FIELD(tmp, HDMI_AUDIO_PACKET_CONTROL, HDMI_AUDIO_DELAY_EN, 1);
  1658. /* should be suffient for all audio modes and small enough for all hblanks */
  1659. tmp = REG_SET_FIELD(tmp, HDMI_AUDIO_PACKET_CONTROL, HDMI_AUDIO_PACKETS_PER_LINE, 3);
  1660. WREG32(mmHDMI_AUDIO_PACKET_CONTROL + dig->afmt->offset, tmp);
  1661. tmp = RREG32(mmAFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset);
  1662. /* allow 60958 channel status fields to be updated */
  1663. tmp = REG_SET_FIELD(tmp, AFMT_AUDIO_PACKET_CONTROL, AFMT_60958_CS_UPDATE, 1);
  1664. WREG32(mmAFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset, tmp);
  1665. tmp = RREG32(mmHDMI_ACR_PACKET_CONTROL + dig->afmt->offset);
  1666. if (bpc > 8)
  1667. /* clear SW CTS value */
  1668. tmp = REG_SET_FIELD(tmp, HDMI_ACR_PACKET_CONTROL, HDMI_ACR_SOURCE, 0);
  1669. else
  1670. /* select SW CTS value */
  1671. tmp = REG_SET_FIELD(tmp, HDMI_ACR_PACKET_CONTROL, HDMI_ACR_SOURCE, 1);
  1672. /* allow hw to sent ACR packets when required */
  1673. tmp = REG_SET_FIELD(tmp, HDMI_ACR_PACKET_CONTROL, HDMI_ACR_AUTO_SEND, 1);
  1674. WREG32(mmHDMI_ACR_PACKET_CONTROL + dig->afmt->offset, tmp);
  1675. dce_v10_0_afmt_update_ACR(encoder, mode->clock);
  1676. tmp = RREG32(mmAFMT_60958_0 + dig->afmt->offset);
  1677. tmp = REG_SET_FIELD(tmp, AFMT_60958_0, AFMT_60958_CS_CHANNEL_NUMBER_L, 1);
  1678. WREG32(mmAFMT_60958_0 + dig->afmt->offset, tmp);
  1679. tmp = RREG32(mmAFMT_60958_1 + dig->afmt->offset);
  1680. tmp = REG_SET_FIELD(tmp, AFMT_60958_1, AFMT_60958_CS_CHANNEL_NUMBER_R, 2);
  1681. WREG32(mmAFMT_60958_1 + dig->afmt->offset, tmp);
  1682. tmp = RREG32(mmAFMT_60958_2 + dig->afmt->offset);
  1683. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_2, 3);
  1684. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_3, 4);
  1685. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_4, 5);
  1686. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_5, 6);
  1687. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_6, 7);
  1688. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_7, 8);
  1689. WREG32(mmAFMT_60958_2 + dig->afmt->offset, tmp);
  1690. dce_v10_0_audio_write_speaker_allocation(encoder);
  1691. WREG32(mmAFMT_AUDIO_PACKET_CONTROL2 + dig->afmt->offset,
  1692. (0xff << AFMT_AUDIO_PACKET_CONTROL2__AFMT_AUDIO_CHANNEL_ENABLE__SHIFT));
  1693. dce_v10_0_afmt_audio_select_pin(encoder);
  1694. dce_v10_0_audio_write_sad_regs(encoder);
  1695. dce_v10_0_audio_write_latency_fields(encoder, mode);
  1696. err = drm_hdmi_avi_infoframe_from_display_mode(&frame, mode);
  1697. if (err < 0) {
  1698. DRM_ERROR("failed to setup AVI infoframe: %zd\n", err);
  1699. return;
  1700. }
  1701. err = hdmi_avi_infoframe_pack(&frame, buffer, sizeof(buffer));
  1702. if (err < 0) {
  1703. DRM_ERROR("failed to pack AVI infoframe: %zd\n", err);
  1704. return;
  1705. }
  1706. dce_v10_0_afmt_update_avi_infoframe(encoder, buffer, sizeof(buffer));
  1707. tmp = RREG32(mmHDMI_INFOFRAME_CONTROL0 + dig->afmt->offset);
  1708. /* enable AVI info frames */
  1709. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL0, HDMI_AVI_INFO_SEND, 1);
  1710. /* required for audio info values to be updated */
  1711. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL0, HDMI_AVI_INFO_CONT, 1);
  1712. WREG32(mmHDMI_INFOFRAME_CONTROL0 + dig->afmt->offset, tmp);
  1713. tmp = RREG32(mmHDMI_INFOFRAME_CONTROL1 + dig->afmt->offset);
  1714. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL1, HDMI_AVI_INFO_LINE, 2);
  1715. WREG32(mmHDMI_INFOFRAME_CONTROL1 + dig->afmt->offset, tmp);
  1716. tmp = RREG32(mmAFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset);
  1717. /* send audio packets */
  1718. tmp = REG_SET_FIELD(tmp, AFMT_AUDIO_PACKET_CONTROL, AFMT_AUDIO_SAMPLE_SEND, 1);
  1719. WREG32(mmAFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset, tmp);
  1720. WREG32(mmAFMT_RAMP_CONTROL0 + dig->afmt->offset, 0x00FFFFFF);
  1721. WREG32(mmAFMT_RAMP_CONTROL1 + dig->afmt->offset, 0x007FFFFF);
  1722. WREG32(mmAFMT_RAMP_CONTROL2 + dig->afmt->offset, 0x00000001);
  1723. WREG32(mmAFMT_RAMP_CONTROL3 + dig->afmt->offset, 0x00000001);
  1724. /* enable audio after to setting up hw */
  1725. dce_v10_0_audio_enable(adev, dig->afmt->pin, true);
  1726. }
  1727. static void dce_v10_0_afmt_enable(struct drm_encoder *encoder, bool enable)
  1728. {
  1729. struct drm_device *dev = encoder->dev;
  1730. struct amdgpu_device *adev = dev->dev_private;
  1731. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1732. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1733. if (!dig || !dig->afmt)
  1734. return;
  1735. /* Silent, r600_hdmi_enable will raise WARN for us */
  1736. if (enable && dig->afmt->enabled)
  1737. return;
  1738. if (!enable && !dig->afmt->enabled)
  1739. return;
  1740. if (!enable && dig->afmt->pin) {
  1741. dce_v10_0_audio_enable(adev, dig->afmt->pin, false);
  1742. dig->afmt->pin = NULL;
  1743. }
  1744. dig->afmt->enabled = enable;
  1745. DRM_DEBUG("%sabling AFMT interface @ 0x%04X for encoder 0x%x\n",
  1746. enable ? "En" : "Dis", dig->afmt->offset, amdgpu_encoder->encoder_id);
  1747. }
  1748. static int dce_v10_0_afmt_init(struct amdgpu_device *adev)
  1749. {
  1750. int i;
  1751. for (i = 0; i < adev->mode_info.num_dig; i++)
  1752. adev->mode_info.afmt[i] = NULL;
  1753. /* DCE10 has audio blocks tied to DIG encoders */
  1754. for (i = 0; i < adev->mode_info.num_dig; i++) {
  1755. adev->mode_info.afmt[i] = kzalloc(sizeof(struct amdgpu_afmt), GFP_KERNEL);
  1756. if (adev->mode_info.afmt[i]) {
  1757. adev->mode_info.afmt[i]->offset = dig_offsets[i];
  1758. adev->mode_info.afmt[i]->id = i;
  1759. } else {
  1760. int j;
  1761. for (j = 0; j < i; j++) {
  1762. kfree(adev->mode_info.afmt[j]);
  1763. adev->mode_info.afmt[j] = NULL;
  1764. }
  1765. return -ENOMEM;
  1766. }
  1767. }
  1768. return 0;
  1769. }
  1770. static void dce_v10_0_afmt_fini(struct amdgpu_device *adev)
  1771. {
  1772. int i;
  1773. for (i = 0; i < adev->mode_info.num_dig; i++) {
  1774. kfree(adev->mode_info.afmt[i]);
  1775. adev->mode_info.afmt[i] = NULL;
  1776. }
  1777. }
  1778. static const u32 vga_control_regs[6] =
  1779. {
  1780. mmD1VGA_CONTROL,
  1781. mmD2VGA_CONTROL,
  1782. mmD3VGA_CONTROL,
  1783. mmD4VGA_CONTROL,
  1784. mmD5VGA_CONTROL,
  1785. mmD6VGA_CONTROL,
  1786. };
  1787. static void dce_v10_0_vga_enable(struct drm_crtc *crtc, bool enable)
  1788. {
  1789. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1790. struct drm_device *dev = crtc->dev;
  1791. struct amdgpu_device *adev = dev->dev_private;
  1792. u32 vga_control;
  1793. vga_control = RREG32(vga_control_regs[amdgpu_crtc->crtc_id]) & ~1;
  1794. if (enable)
  1795. WREG32(vga_control_regs[amdgpu_crtc->crtc_id], vga_control | 1);
  1796. else
  1797. WREG32(vga_control_regs[amdgpu_crtc->crtc_id], vga_control);
  1798. }
  1799. static void dce_v10_0_grph_enable(struct drm_crtc *crtc, bool enable)
  1800. {
  1801. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1802. struct drm_device *dev = crtc->dev;
  1803. struct amdgpu_device *adev = dev->dev_private;
  1804. if (enable)
  1805. WREG32(mmGRPH_ENABLE + amdgpu_crtc->crtc_offset, 1);
  1806. else
  1807. WREG32(mmGRPH_ENABLE + amdgpu_crtc->crtc_offset, 0);
  1808. }
  1809. static int dce_v10_0_crtc_do_set_base(struct drm_crtc *crtc,
  1810. struct drm_framebuffer *fb,
  1811. int x, int y, int atomic)
  1812. {
  1813. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1814. struct drm_device *dev = crtc->dev;
  1815. struct amdgpu_device *adev = dev->dev_private;
  1816. struct amdgpu_framebuffer *amdgpu_fb;
  1817. struct drm_framebuffer *target_fb;
  1818. struct drm_gem_object *obj;
  1819. struct amdgpu_bo *rbo;
  1820. uint64_t fb_location, tiling_flags;
  1821. uint32_t fb_format, fb_pitch_pixels;
  1822. u32 fb_swap = REG_SET_FIELD(0, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP, ENDIAN_NONE);
  1823. u32 pipe_config;
  1824. u32 tmp, viewport_w, viewport_h;
  1825. int r;
  1826. bool bypass_lut = false;
  1827. const char *format_name;
  1828. /* no fb bound */
  1829. if (!atomic && !crtc->primary->fb) {
  1830. DRM_DEBUG_KMS("No FB bound\n");
  1831. return 0;
  1832. }
  1833. if (atomic) {
  1834. amdgpu_fb = to_amdgpu_framebuffer(fb);
  1835. target_fb = fb;
  1836. } else {
  1837. amdgpu_fb = to_amdgpu_framebuffer(crtc->primary->fb);
  1838. target_fb = crtc->primary->fb;
  1839. }
  1840. /* If atomic, assume fb object is pinned & idle & fenced and
  1841. * just update base pointers
  1842. */
  1843. obj = amdgpu_fb->obj;
  1844. rbo = gem_to_amdgpu_bo(obj);
  1845. r = amdgpu_bo_reserve(rbo, false);
  1846. if (unlikely(r != 0))
  1847. return r;
  1848. if (atomic) {
  1849. fb_location = amdgpu_bo_gpu_offset(rbo);
  1850. } else {
  1851. r = amdgpu_bo_pin(rbo, AMDGPU_GEM_DOMAIN_VRAM, &fb_location);
  1852. if (unlikely(r != 0)) {
  1853. amdgpu_bo_unreserve(rbo);
  1854. return -EINVAL;
  1855. }
  1856. }
  1857. amdgpu_bo_get_tiling_flags(rbo, &tiling_flags);
  1858. amdgpu_bo_unreserve(rbo);
  1859. pipe_config = AMDGPU_TILING_GET(tiling_flags, PIPE_CONFIG);
  1860. switch (target_fb->pixel_format) {
  1861. case DRM_FORMAT_C8:
  1862. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 0);
  1863. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 0);
  1864. break;
  1865. case DRM_FORMAT_XRGB4444:
  1866. case DRM_FORMAT_ARGB4444:
  1867. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 1);
  1868. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 2);
  1869. #ifdef __BIG_ENDIAN
  1870. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1871. ENDIAN_8IN16);
  1872. #endif
  1873. break;
  1874. case DRM_FORMAT_XRGB1555:
  1875. case DRM_FORMAT_ARGB1555:
  1876. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 1);
  1877. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 0);
  1878. #ifdef __BIG_ENDIAN
  1879. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1880. ENDIAN_8IN16);
  1881. #endif
  1882. break;
  1883. case DRM_FORMAT_BGRX5551:
  1884. case DRM_FORMAT_BGRA5551:
  1885. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 1);
  1886. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 5);
  1887. #ifdef __BIG_ENDIAN
  1888. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1889. ENDIAN_8IN16);
  1890. #endif
  1891. break;
  1892. case DRM_FORMAT_RGB565:
  1893. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 1);
  1894. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 1);
  1895. #ifdef __BIG_ENDIAN
  1896. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1897. ENDIAN_8IN16);
  1898. #endif
  1899. break;
  1900. case DRM_FORMAT_XRGB8888:
  1901. case DRM_FORMAT_ARGB8888:
  1902. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 2);
  1903. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 0);
  1904. #ifdef __BIG_ENDIAN
  1905. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1906. ENDIAN_8IN32);
  1907. #endif
  1908. break;
  1909. case DRM_FORMAT_XRGB2101010:
  1910. case DRM_FORMAT_ARGB2101010:
  1911. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 2);
  1912. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 1);
  1913. #ifdef __BIG_ENDIAN
  1914. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1915. ENDIAN_8IN32);
  1916. #endif
  1917. /* Greater 8 bpc fb needs to bypass hw-lut to retain precision */
  1918. bypass_lut = true;
  1919. break;
  1920. case DRM_FORMAT_BGRX1010102:
  1921. case DRM_FORMAT_BGRA1010102:
  1922. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 2);
  1923. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 4);
  1924. #ifdef __BIG_ENDIAN
  1925. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1926. ENDIAN_8IN32);
  1927. #endif
  1928. /* Greater 8 bpc fb needs to bypass hw-lut to retain precision */
  1929. bypass_lut = true;
  1930. break;
  1931. default:
  1932. format_name = drm_get_format_name(target_fb->pixel_format);
  1933. DRM_ERROR("Unsupported screen format %s\n", format_name);
  1934. kfree(format_name);
  1935. return -EINVAL;
  1936. }
  1937. if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE) == ARRAY_2D_TILED_THIN1) {
  1938. unsigned bankw, bankh, mtaspect, tile_split, num_banks;
  1939. bankw = AMDGPU_TILING_GET(tiling_flags, BANK_WIDTH);
  1940. bankh = AMDGPU_TILING_GET(tiling_flags, BANK_HEIGHT);
  1941. mtaspect = AMDGPU_TILING_GET(tiling_flags, MACRO_TILE_ASPECT);
  1942. tile_split = AMDGPU_TILING_GET(tiling_flags, TILE_SPLIT);
  1943. num_banks = AMDGPU_TILING_GET(tiling_flags, NUM_BANKS);
  1944. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_NUM_BANKS, num_banks);
  1945. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_ARRAY_MODE,
  1946. ARRAY_2D_TILED_THIN1);
  1947. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_TILE_SPLIT,
  1948. tile_split);
  1949. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_BANK_WIDTH, bankw);
  1950. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_BANK_HEIGHT, bankh);
  1951. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_MACRO_TILE_ASPECT,
  1952. mtaspect);
  1953. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_MICRO_TILE_MODE,
  1954. ADDR_SURF_MICRO_TILING_DISPLAY);
  1955. } else if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE) == ARRAY_1D_TILED_THIN1) {
  1956. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_ARRAY_MODE,
  1957. ARRAY_1D_TILED_THIN1);
  1958. }
  1959. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_PIPE_CONFIG,
  1960. pipe_config);
  1961. dce_v10_0_vga_enable(crtc, false);
  1962. /* Make sure surface address is updated at vertical blank rather than
  1963. * horizontal blank
  1964. */
  1965. tmp = RREG32(mmGRPH_FLIP_CONTROL + amdgpu_crtc->crtc_offset);
  1966. tmp = REG_SET_FIELD(tmp, GRPH_FLIP_CONTROL,
  1967. GRPH_SURFACE_UPDATE_H_RETRACE_EN, 0);
  1968. WREG32(mmGRPH_FLIP_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1969. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  1970. upper_32_bits(fb_location));
  1971. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  1972. upper_32_bits(fb_location));
  1973. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  1974. (u32)fb_location & GRPH_PRIMARY_SURFACE_ADDRESS__GRPH_PRIMARY_SURFACE_ADDRESS_MASK);
  1975. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  1976. (u32) fb_location & GRPH_SECONDARY_SURFACE_ADDRESS__GRPH_SECONDARY_SURFACE_ADDRESS_MASK);
  1977. WREG32(mmGRPH_CONTROL + amdgpu_crtc->crtc_offset, fb_format);
  1978. WREG32(mmGRPH_SWAP_CNTL + amdgpu_crtc->crtc_offset, fb_swap);
  1979. /*
  1980. * The LUT only has 256 slots for indexing by a 8 bpc fb. Bypass the LUT
  1981. * for > 8 bpc scanout to avoid truncation of fb indices to 8 msb's, to
  1982. * retain the full precision throughout the pipeline.
  1983. */
  1984. tmp = RREG32(mmGRPH_LUT_10BIT_BYPASS + amdgpu_crtc->crtc_offset);
  1985. if (bypass_lut)
  1986. tmp = REG_SET_FIELD(tmp, GRPH_LUT_10BIT_BYPASS, GRPH_LUT_10BIT_BYPASS_EN, 1);
  1987. else
  1988. tmp = REG_SET_FIELD(tmp, GRPH_LUT_10BIT_BYPASS, GRPH_LUT_10BIT_BYPASS_EN, 0);
  1989. WREG32(mmGRPH_LUT_10BIT_BYPASS + amdgpu_crtc->crtc_offset, tmp);
  1990. if (bypass_lut)
  1991. DRM_DEBUG_KMS("Bypassing hardware LUT due to 10 bit fb scanout.\n");
  1992. WREG32(mmGRPH_SURFACE_OFFSET_X + amdgpu_crtc->crtc_offset, 0);
  1993. WREG32(mmGRPH_SURFACE_OFFSET_Y + amdgpu_crtc->crtc_offset, 0);
  1994. WREG32(mmGRPH_X_START + amdgpu_crtc->crtc_offset, 0);
  1995. WREG32(mmGRPH_Y_START + amdgpu_crtc->crtc_offset, 0);
  1996. WREG32(mmGRPH_X_END + amdgpu_crtc->crtc_offset, target_fb->width);
  1997. WREG32(mmGRPH_Y_END + amdgpu_crtc->crtc_offset, target_fb->height);
  1998. fb_pitch_pixels = target_fb->pitches[0] / (target_fb->bits_per_pixel / 8);
  1999. WREG32(mmGRPH_PITCH + amdgpu_crtc->crtc_offset, fb_pitch_pixels);
  2000. dce_v10_0_grph_enable(crtc, true);
  2001. WREG32(mmLB_DESKTOP_HEIGHT + amdgpu_crtc->crtc_offset,
  2002. target_fb->height);
  2003. x &= ~3;
  2004. y &= ~1;
  2005. WREG32(mmVIEWPORT_START + amdgpu_crtc->crtc_offset,
  2006. (x << 16) | y);
  2007. viewport_w = crtc->mode.hdisplay;
  2008. viewport_h = (crtc->mode.vdisplay + 1) & ~1;
  2009. WREG32(mmVIEWPORT_SIZE + amdgpu_crtc->crtc_offset,
  2010. (viewport_w << 16) | viewport_h);
  2011. /* set pageflip to happen only at start of vblank interval (front porch) */
  2012. WREG32(mmMASTER_UPDATE_MODE + amdgpu_crtc->crtc_offset, 3);
  2013. if (!atomic && fb && fb != crtc->primary->fb) {
  2014. amdgpu_fb = to_amdgpu_framebuffer(fb);
  2015. rbo = gem_to_amdgpu_bo(amdgpu_fb->obj);
  2016. r = amdgpu_bo_reserve(rbo, false);
  2017. if (unlikely(r != 0))
  2018. return r;
  2019. amdgpu_bo_unpin(rbo);
  2020. amdgpu_bo_unreserve(rbo);
  2021. }
  2022. /* Bytes per pixel may have changed */
  2023. dce_v10_0_bandwidth_update(adev);
  2024. return 0;
  2025. }
  2026. static void dce_v10_0_set_interleave(struct drm_crtc *crtc,
  2027. struct drm_display_mode *mode)
  2028. {
  2029. struct drm_device *dev = crtc->dev;
  2030. struct amdgpu_device *adev = dev->dev_private;
  2031. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2032. u32 tmp;
  2033. tmp = RREG32(mmLB_DATA_FORMAT + amdgpu_crtc->crtc_offset);
  2034. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  2035. tmp = REG_SET_FIELD(tmp, LB_DATA_FORMAT, INTERLEAVE_EN, 1);
  2036. else
  2037. tmp = REG_SET_FIELD(tmp, LB_DATA_FORMAT, INTERLEAVE_EN, 0);
  2038. WREG32(mmLB_DATA_FORMAT + amdgpu_crtc->crtc_offset, tmp);
  2039. }
  2040. static void dce_v10_0_crtc_load_lut(struct drm_crtc *crtc)
  2041. {
  2042. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2043. struct drm_device *dev = crtc->dev;
  2044. struct amdgpu_device *adev = dev->dev_private;
  2045. int i;
  2046. u32 tmp;
  2047. DRM_DEBUG_KMS("%d\n", amdgpu_crtc->crtc_id);
  2048. tmp = RREG32(mmINPUT_CSC_CONTROL + amdgpu_crtc->crtc_offset);
  2049. tmp = REG_SET_FIELD(tmp, INPUT_CSC_CONTROL, INPUT_CSC_GRPH_MODE, 0);
  2050. tmp = REG_SET_FIELD(tmp, INPUT_CSC_CONTROL, INPUT_CSC_OVL_MODE, 0);
  2051. WREG32(mmINPUT_CSC_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2052. tmp = RREG32(mmPRESCALE_GRPH_CONTROL + amdgpu_crtc->crtc_offset);
  2053. tmp = REG_SET_FIELD(tmp, PRESCALE_GRPH_CONTROL, GRPH_PRESCALE_BYPASS, 1);
  2054. WREG32(mmPRESCALE_GRPH_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2055. tmp = RREG32(mmPRESCALE_OVL_CONTROL + amdgpu_crtc->crtc_offset);
  2056. tmp = REG_SET_FIELD(tmp, PRESCALE_OVL_CONTROL, OVL_PRESCALE_BYPASS, 1);
  2057. WREG32(mmPRESCALE_OVL_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2058. tmp = RREG32(mmINPUT_GAMMA_CONTROL + amdgpu_crtc->crtc_offset);
  2059. tmp = REG_SET_FIELD(tmp, INPUT_GAMMA_CONTROL, GRPH_INPUT_GAMMA_MODE, 0);
  2060. tmp = REG_SET_FIELD(tmp, INPUT_GAMMA_CONTROL, OVL_INPUT_GAMMA_MODE, 0);
  2061. WREG32(mmINPUT_GAMMA_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2062. WREG32(mmDC_LUT_CONTROL + amdgpu_crtc->crtc_offset, 0);
  2063. WREG32(mmDC_LUT_BLACK_OFFSET_BLUE + amdgpu_crtc->crtc_offset, 0);
  2064. WREG32(mmDC_LUT_BLACK_OFFSET_GREEN + amdgpu_crtc->crtc_offset, 0);
  2065. WREG32(mmDC_LUT_BLACK_OFFSET_RED + amdgpu_crtc->crtc_offset, 0);
  2066. WREG32(mmDC_LUT_WHITE_OFFSET_BLUE + amdgpu_crtc->crtc_offset, 0xffff);
  2067. WREG32(mmDC_LUT_WHITE_OFFSET_GREEN + amdgpu_crtc->crtc_offset, 0xffff);
  2068. WREG32(mmDC_LUT_WHITE_OFFSET_RED + amdgpu_crtc->crtc_offset, 0xffff);
  2069. WREG32(mmDC_LUT_RW_MODE + amdgpu_crtc->crtc_offset, 0);
  2070. WREG32(mmDC_LUT_WRITE_EN_MASK + amdgpu_crtc->crtc_offset, 0x00000007);
  2071. WREG32(mmDC_LUT_RW_INDEX + amdgpu_crtc->crtc_offset, 0);
  2072. for (i = 0; i < 256; i++) {
  2073. WREG32(mmDC_LUT_30_COLOR + amdgpu_crtc->crtc_offset,
  2074. (amdgpu_crtc->lut_r[i] << 20) |
  2075. (amdgpu_crtc->lut_g[i] << 10) |
  2076. (amdgpu_crtc->lut_b[i] << 0));
  2077. }
  2078. tmp = RREG32(mmDEGAMMA_CONTROL + amdgpu_crtc->crtc_offset);
  2079. tmp = REG_SET_FIELD(tmp, DEGAMMA_CONTROL, GRPH_DEGAMMA_MODE, 0);
  2080. tmp = REG_SET_FIELD(tmp, DEGAMMA_CONTROL, OVL_DEGAMMA_MODE, 0);
  2081. tmp = REG_SET_FIELD(tmp, DEGAMMA_CONTROL, CURSOR_DEGAMMA_MODE, 0);
  2082. WREG32(mmDEGAMMA_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2083. tmp = RREG32(mmGAMUT_REMAP_CONTROL + amdgpu_crtc->crtc_offset);
  2084. tmp = REG_SET_FIELD(tmp, GAMUT_REMAP_CONTROL, GRPH_GAMUT_REMAP_MODE, 0);
  2085. tmp = REG_SET_FIELD(tmp, GAMUT_REMAP_CONTROL, OVL_GAMUT_REMAP_MODE, 0);
  2086. WREG32(mmGAMUT_REMAP_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2087. tmp = RREG32(mmREGAMMA_CONTROL + amdgpu_crtc->crtc_offset);
  2088. tmp = REG_SET_FIELD(tmp, REGAMMA_CONTROL, GRPH_REGAMMA_MODE, 0);
  2089. tmp = REG_SET_FIELD(tmp, REGAMMA_CONTROL, OVL_REGAMMA_MODE, 0);
  2090. WREG32(mmREGAMMA_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2091. tmp = RREG32(mmOUTPUT_CSC_CONTROL + amdgpu_crtc->crtc_offset);
  2092. tmp = REG_SET_FIELD(tmp, OUTPUT_CSC_CONTROL, OUTPUT_CSC_GRPH_MODE, 0);
  2093. tmp = REG_SET_FIELD(tmp, OUTPUT_CSC_CONTROL, OUTPUT_CSC_OVL_MODE, 0);
  2094. WREG32(mmOUTPUT_CSC_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2095. /* XXX match this to the depth of the crtc fmt block, move to modeset? */
  2096. WREG32(mmDENORM_CONTROL + amdgpu_crtc->crtc_offset, 0);
  2097. /* XXX this only needs to be programmed once per crtc at startup,
  2098. * not sure where the best place for it is
  2099. */
  2100. tmp = RREG32(mmALPHA_CONTROL + amdgpu_crtc->crtc_offset);
  2101. tmp = REG_SET_FIELD(tmp, ALPHA_CONTROL, CURSOR_ALPHA_BLND_ENA, 1);
  2102. WREG32(mmALPHA_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2103. }
  2104. static int dce_v10_0_pick_dig_encoder(struct drm_encoder *encoder)
  2105. {
  2106. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  2107. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  2108. switch (amdgpu_encoder->encoder_id) {
  2109. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  2110. if (dig->linkb)
  2111. return 1;
  2112. else
  2113. return 0;
  2114. break;
  2115. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  2116. if (dig->linkb)
  2117. return 3;
  2118. else
  2119. return 2;
  2120. break;
  2121. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  2122. if (dig->linkb)
  2123. return 5;
  2124. else
  2125. return 4;
  2126. break;
  2127. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  2128. return 6;
  2129. break;
  2130. default:
  2131. DRM_ERROR("invalid encoder_id: 0x%x\n", amdgpu_encoder->encoder_id);
  2132. return 0;
  2133. }
  2134. }
  2135. /**
  2136. * dce_v10_0_pick_pll - Allocate a PPLL for use by the crtc.
  2137. *
  2138. * @crtc: drm crtc
  2139. *
  2140. * Returns the PPLL (Pixel PLL) to be used by the crtc. For DP monitors
  2141. * a single PPLL can be used for all DP crtcs/encoders. For non-DP
  2142. * monitors a dedicated PPLL must be used. If a particular board has
  2143. * an external DP PLL, return ATOM_PPLL_INVALID to skip PLL programming
  2144. * as there is no need to program the PLL itself. If we are not able to
  2145. * allocate a PLL, return ATOM_PPLL_INVALID to skip PLL programming to
  2146. * avoid messing up an existing monitor.
  2147. *
  2148. * Asic specific PLL information
  2149. *
  2150. * DCE 10.x
  2151. * Tonga
  2152. * - PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP)
  2153. * CI
  2154. * - PPLL0, PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP) and DAC
  2155. *
  2156. */
  2157. static u32 dce_v10_0_pick_pll(struct drm_crtc *crtc)
  2158. {
  2159. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2160. struct drm_device *dev = crtc->dev;
  2161. struct amdgpu_device *adev = dev->dev_private;
  2162. u32 pll_in_use;
  2163. int pll;
  2164. if (ENCODER_MODE_IS_DP(amdgpu_atombios_encoder_get_encoder_mode(amdgpu_crtc->encoder))) {
  2165. if (adev->clock.dp_extclk)
  2166. /* skip PPLL programming if using ext clock */
  2167. return ATOM_PPLL_INVALID;
  2168. else {
  2169. /* use the same PPLL for all DP monitors */
  2170. pll = amdgpu_pll_get_shared_dp_ppll(crtc);
  2171. if (pll != ATOM_PPLL_INVALID)
  2172. return pll;
  2173. }
  2174. } else {
  2175. /* use the same PPLL for all monitors with the same clock */
  2176. pll = amdgpu_pll_get_shared_nondp_ppll(crtc);
  2177. if (pll != ATOM_PPLL_INVALID)
  2178. return pll;
  2179. }
  2180. /* DCE10 has PPLL0, PPLL1, and PPLL2 */
  2181. pll_in_use = amdgpu_pll_get_use_mask(crtc);
  2182. if (!(pll_in_use & (1 << ATOM_PPLL2)))
  2183. return ATOM_PPLL2;
  2184. if (!(pll_in_use & (1 << ATOM_PPLL1)))
  2185. return ATOM_PPLL1;
  2186. if (!(pll_in_use & (1 << ATOM_PPLL0)))
  2187. return ATOM_PPLL0;
  2188. DRM_ERROR("unable to allocate a PPLL\n");
  2189. return ATOM_PPLL_INVALID;
  2190. }
  2191. static void dce_v10_0_lock_cursor(struct drm_crtc *crtc, bool lock)
  2192. {
  2193. struct amdgpu_device *adev = crtc->dev->dev_private;
  2194. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2195. uint32_t cur_lock;
  2196. cur_lock = RREG32(mmCUR_UPDATE + amdgpu_crtc->crtc_offset);
  2197. if (lock)
  2198. cur_lock = REG_SET_FIELD(cur_lock, CUR_UPDATE, CURSOR_UPDATE_LOCK, 1);
  2199. else
  2200. cur_lock = REG_SET_FIELD(cur_lock, CUR_UPDATE, CURSOR_UPDATE_LOCK, 0);
  2201. WREG32(mmCUR_UPDATE + amdgpu_crtc->crtc_offset, cur_lock);
  2202. }
  2203. static void dce_v10_0_hide_cursor(struct drm_crtc *crtc)
  2204. {
  2205. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2206. struct amdgpu_device *adev = crtc->dev->dev_private;
  2207. u32 tmp;
  2208. tmp = RREG32_IDX(mmCUR_CONTROL + amdgpu_crtc->crtc_offset);
  2209. tmp = REG_SET_FIELD(tmp, CUR_CONTROL, CURSOR_EN, 0);
  2210. WREG32_IDX(mmCUR_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2211. }
  2212. static void dce_v10_0_show_cursor(struct drm_crtc *crtc)
  2213. {
  2214. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2215. struct amdgpu_device *adev = crtc->dev->dev_private;
  2216. u32 tmp;
  2217. WREG32(mmCUR_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  2218. upper_32_bits(amdgpu_crtc->cursor_addr));
  2219. WREG32(mmCUR_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  2220. lower_32_bits(amdgpu_crtc->cursor_addr));
  2221. tmp = RREG32_IDX(mmCUR_CONTROL + amdgpu_crtc->crtc_offset);
  2222. tmp = REG_SET_FIELD(tmp, CUR_CONTROL, CURSOR_EN, 1);
  2223. tmp = REG_SET_FIELD(tmp, CUR_CONTROL, CURSOR_MODE, 2);
  2224. WREG32_IDX(mmCUR_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2225. }
  2226. static int dce_v10_0_cursor_move_locked(struct drm_crtc *crtc,
  2227. int x, int y)
  2228. {
  2229. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2230. struct amdgpu_device *adev = crtc->dev->dev_private;
  2231. int xorigin = 0, yorigin = 0;
  2232. /* avivo cursor are offset into the total surface */
  2233. x += crtc->x;
  2234. y += crtc->y;
  2235. DRM_DEBUG("x %d y %d c->x %d c->y %d\n", x, y, crtc->x, crtc->y);
  2236. if (x < 0) {
  2237. xorigin = min(-x, amdgpu_crtc->max_cursor_width - 1);
  2238. x = 0;
  2239. }
  2240. if (y < 0) {
  2241. yorigin = min(-y, amdgpu_crtc->max_cursor_height - 1);
  2242. y = 0;
  2243. }
  2244. WREG32(mmCUR_POSITION + amdgpu_crtc->crtc_offset, (x << 16) | y);
  2245. WREG32(mmCUR_HOT_SPOT + amdgpu_crtc->crtc_offset, (xorigin << 16) | yorigin);
  2246. WREG32(mmCUR_SIZE + amdgpu_crtc->crtc_offset,
  2247. ((amdgpu_crtc->cursor_width - 1) << 16) | (amdgpu_crtc->cursor_height - 1));
  2248. amdgpu_crtc->cursor_x = x;
  2249. amdgpu_crtc->cursor_y = y;
  2250. return 0;
  2251. }
  2252. static int dce_v10_0_crtc_cursor_move(struct drm_crtc *crtc,
  2253. int x, int y)
  2254. {
  2255. int ret;
  2256. dce_v10_0_lock_cursor(crtc, true);
  2257. ret = dce_v10_0_cursor_move_locked(crtc, x, y);
  2258. dce_v10_0_lock_cursor(crtc, false);
  2259. return ret;
  2260. }
  2261. static int dce_v10_0_crtc_cursor_set2(struct drm_crtc *crtc,
  2262. struct drm_file *file_priv,
  2263. uint32_t handle,
  2264. uint32_t width,
  2265. uint32_t height,
  2266. int32_t hot_x,
  2267. int32_t hot_y)
  2268. {
  2269. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2270. struct drm_gem_object *obj;
  2271. struct amdgpu_bo *aobj;
  2272. int ret;
  2273. if (!handle) {
  2274. /* turn off cursor */
  2275. dce_v10_0_hide_cursor(crtc);
  2276. obj = NULL;
  2277. goto unpin;
  2278. }
  2279. if ((width > amdgpu_crtc->max_cursor_width) ||
  2280. (height > amdgpu_crtc->max_cursor_height)) {
  2281. DRM_ERROR("bad cursor width or height %d x %d\n", width, height);
  2282. return -EINVAL;
  2283. }
  2284. obj = drm_gem_object_lookup(file_priv, handle);
  2285. if (!obj) {
  2286. DRM_ERROR("Cannot find cursor object %x for crtc %d\n", handle, amdgpu_crtc->crtc_id);
  2287. return -ENOENT;
  2288. }
  2289. aobj = gem_to_amdgpu_bo(obj);
  2290. ret = amdgpu_bo_reserve(aobj, false);
  2291. if (ret != 0) {
  2292. drm_gem_object_unreference_unlocked(obj);
  2293. return ret;
  2294. }
  2295. ret = amdgpu_bo_pin(aobj, AMDGPU_GEM_DOMAIN_VRAM, &amdgpu_crtc->cursor_addr);
  2296. amdgpu_bo_unreserve(aobj);
  2297. if (ret) {
  2298. DRM_ERROR("Failed to pin new cursor BO (%d)\n", ret);
  2299. drm_gem_object_unreference_unlocked(obj);
  2300. return ret;
  2301. }
  2302. amdgpu_crtc->cursor_width = width;
  2303. amdgpu_crtc->cursor_height = height;
  2304. dce_v10_0_lock_cursor(crtc, true);
  2305. if (hot_x != amdgpu_crtc->cursor_hot_x ||
  2306. hot_y != amdgpu_crtc->cursor_hot_y) {
  2307. int x, y;
  2308. x = amdgpu_crtc->cursor_x + amdgpu_crtc->cursor_hot_x - hot_x;
  2309. y = amdgpu_crtc->cursor_y + amdgpu_crtc->cursor_hot_y - hot_y;
  2310. dce_v10_0_cursor_move_locked(crtc, x, y);
  2311. amdgpu_crtc->cursor_hot_x = hot_x;
  2312. amdgpu_crtc->cursor_hot_y = hot_y;
  2313. }
  2314. dce_v10_0_show_cursor(crtc);
  2315. dce_v10_0_lock_cursor(crtc, false);
  2316. unpin:
  2317. if (amdgpu_crtc->cursor_bo) {
  2318. struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
  2319. ret = amdgpu_bo_reserve(aobj, false);
  2320. if (likely(ret == 0)) {
  2321. amdgpu_bo_unpin(aobj);
  2322. amdgpu_bo_unreserve(aobj);
  2323. }
  2324. drm_gem_object_unreference_unlocked(amdgpu_crtc->cursor_bo);
  2325. }
  2326. amdgpu_crtc->cursor_bo = obj;
  2327. return 0;
  2328. }
  2329. static void dce_v10_0_cursor_reset(struct drm_crtc *crtc)
  2330. {
  2331. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2332. if (amdgpu_crtc->cursor_bo) {
  2333. dce_v10_0_lock_cursor(crtc, true);
  2334. dce_v10_0_cursor_move_locked(crtc, amdgpu_crtc->cursor_x,
  2335. amdgpu_crtc->cursor_y);
  2336. dce_v10_0_show_cursor(crtc);
  2337. dce_v10_0_lock_cursor(crtc, false);
  2338. }
  2339. }
  2340. static int dce_v10_0_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
  2341. u16 *blue, uint32_t size)
  2342. {
  2343. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2344. int i;
  2345. /* userspace palettes are always correct as is */
  2346. for (i = 0; i < size; i++) {
  2347. amdgpu_crtc->lut_r[i] = red[i] >> 6;
  2348. amdgpu_crtc->lut_g[i] = green[i] >> 6;
  2349. amdgpu_crtc->lut_b[i] = blue[i] >> 6;
  2350. }
  2351. dce_v10_0_crtc_load_lut(crtc);
  2352. return 0;
  2353. }
  2354. static void dce_v10_0_crtc_destroy(struct drm_crtc *crtc)
  2355. {
  2356. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2357. drm_crtc_cleanup(crtc);
  2358. kfree(amdgpu_crtc);
  2359. }
  2360. static const struct drm_crtc_funcs dce_v10_0_crtc_funcs = {
  2361. .cursor_set2 = dce_v10_0_crtc_cursor_set2,
  2362. .cursor_move = dce_v10_0_crtc_cursor_move,
  2363. .gamma_set = dce_v10_0_crtc_gamma_set,
  2364. .set_config = amdgpu_crtc_set_config,
  2365. .destroy = dce_v10_0_crtc_destroy,
  2366. .page_flip = amdgpu_crtc_page_flip,
  2367. };
  2368. static void dce_v10_0_crtc_dpms(struct drm_crtc *crtc, int mode)
  2369. {
  2370. struct drm_device *dev = crtc->dev;
  2371. struct amdgpu_device *adev = dev->dev_private;
  2372. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2373. unsigned type;
  2374. switch (mode) {
  2375. case DRM_MODE_DPMS_ON:
  2376. amdgpu_crtc->enabled = true;
  2377. amdgpu_atombios_crtc_enable(crtc, ATOM_ENABLE);
  2378. dce_v10_0_vga_enable(crtc, true);
  2379. amdgpu_atombios_crtc_blank(crtc, ATOM_DISABLE);
  2380. dce_v10_0_vga_enable(crtc, false);
  2381. /* Make sure VBLANK and PFLIP interrupts are still enabled */
  2382. type = amdgpu_crtc_idx_to_irq_type(adev, amdgpu_crtc->crtc_id);
  2383. amdgpu_irq_update(adev, &adev->crtc_irq, type);
  2384. amdgpu_irq_update(adev, &adev->pageflip_irq, type);
  2385. drm_crtc_vblank_on(crtc);
  2386. dce_v10_0_crtc_load_lut(crtc);
  2387. break;
  2388. case DRM_MODE_DPMS_STANDBY:
  2389. case DRM_MODE_DPMS_SUSPEND:
  2390. case DRM_MODE_DPMS_OFF:
  2391. drm_crtc_vblank_off(crtc);
  2392. if (amdgpu_crtc->enabled) {
  2393. dce_v10_0_vga_enable(crtc, true);
  2394. amdgpu_atombios_crtc_blank(crtc, ATOM_ENABLE);
  2395. dce_v10_0_vga_enable(crtc, false);
  2396. }
  2397. amdgpu_atombios_crtc_enable(crtc, ATOM_DISABLE);
  2398. amdgpu_crtc->enabled = false;
  2399. break;
  2400. }
  2401. /* adjust pm to dpms */
  2402. amdgpu_pm_compute_clocks(adev);
  2403. }
  2404. static void dce_v10_0_crtc_prepare(struct drm_crtc *crtc)
  2405. {
  2406. /* disable crtc pair power gating before programming */
  2407. amdgpu_atombios_crtc_powergate(crtc, ATOM_DISABLE);
  2408. amdgpu_atombios_crtc_lock(crtc, ATOM_ENABLE);
  2409. dce_v10_0_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  2410. }
  2411. static void dce_v10_0_crtc_commit(struct drm_crtc *crtc)
  2412. {
  2413. dce_v10_0_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
  2414. amdgpu_atombios_crtc_lock(crtc, ATOM_DISABLE);
  2415. }
  2416. static void dce_v10_0_crtc_disable(struct drm_crtc *crtc)
  2417. {
  2418. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2419. struct drm_device *dev = crtc->dev;
  2420. struct amdgpu_device *adev = dev->dev_private;
  2421. struct amdgpu_atom_ss ss;
  2422. int i;
  2423. dce_v10_0_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  2424. if (crtc->primary->fb) {
  2425. int r;
  2426. struct amdgpu_framebuffer *amdgpu_fb;
  2427. struct amdgpu_bo *rbo;
  2428. amdgpu_fb = to_amdgpu_framebuffer(crtc->primary->fb);
  2429. rbo = gem_to_amdgpu_bo(amdgpu_fb->obj);
  2430. r = amdgpu_bo_reserve(rbo, false);
  2431. if (unlikely(r))
  2432. DRM_ERROR("failed to reserve rbo before unpin\n");
  2433. else {
  2434. amdgpu_bo_unpin(rbo);
  2435. amdgpu_bo_unreserve(rbo);
  2436. }
  2437. }
  2438. /* disable the GRPH */
  2439. dce_v10_0_grph_enable(crtc, false);
  2440. amdgpu_atombios_crtc_powergate(crtc, ATOM_ENABLE);
  2441. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  2442. if (adev->mode_info.crtcs[i] &&
  2443. adev->mode_info.crtcs[i]->enabled &&
  2444. i != amdgpu_crtc->crtc_id &&
  2445. amdgpu_crtc->pll_id == adev->mode_info.crtcs[i]->pll_id) {
  2446. /* one other crtc is using this pll don't turn
  2447. * off the pll
  2448. */
  2449. goto done;
  2450. }
  2451. }
  2452. switch (amdgpu_crtc->pll_id) {
  2453. case ATOM_PPLL0:
  2454. case ATOM_PPLL1:
  2455. case ATOM_PPLL2:
  2456. /* disable the ppll */
  2457. amdgpu_atombios_crtc_program_pll(crtc, amdgpu_crtc->crtc_id, amdgpu_crtc->pll_id,
  2458. 0, 0, ATOM_DISABLE, 0, 0, 0, 0, 0, false, &ss);
  2459. break;
  2460. default:
  2461. break;
  2462. }
  2463. done:
  2464. amdgpu_crtc->pll_id = ATOM_PPLL_INVALID;
  2465. amdgpu_crtc->adjusted_clock = 0;
  2466. amdgpu_crtc->encoder = NULL;
  2467. amdgpu_crtc->connector = NULL;
  2468. }
  2469. static int dce_v10_0_crtc_mode_set(struct drm_crtc *crtc,
  2470. struct drm_display_mode *mode,
  2471. struct drm_display_mode *adjusted_mode,
  2472. int x, int y, struct drm_framebuffer *old_fb)
  2473. {
  2474. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2475. if (!amdgpu_crtc->adjusted_clock)
  2476. return -EINVAL;
  2477. amdgpu_atombios_crtc_set_pll(crtc, adjusted_mode);
  2478. amdgpu_atombios_crtc_set_dtd_timing(crtc, adjusted_mode);
  2479. dce_v10_0_crtc_do_set_base(crtc, old_fb, x, y, 0);
  2480. amdgpu_atombios_crtc_overscan_setup(crtc, mode, adjusted_mode);
  2481. amdgpu_atombios_crtc_scaler_setup(crtc);
  2482. dce_v10_0_cursor_reset(crtc);
  2483. /* update the hw version fpr dpm */
  2484. amdgpu_crtc->hw_mode = *adjusted_mode;
  2485. return 0;
  2486. }
  2487. static bool dce_v10_0_crtc_mode_fixup(struct drm_crtc *crtc,
  2488. const struct drm_display_mode *mode,
  2489. struct drm_display_mode *adjusted_mode)
  2490. {
  2491. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2492. struct drm_device *dev = crtc->dev;
  2493. struct drm_encoder *encoder;
  2494. /* assign the encoder to the amdgpu crtc to avoid repeated lookups later */
  2495. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  2496. if (encoder->crtc == crtc) {
  2497. amdgpu_crtc->encoder = encoder;
  2498. amdgpu_crtc->connector = amdgpu_get_connector_for_encoder(encoder);
  2499. break;
  2500. }
  2501. }
  2502. if ((amdgpu_crtc->encoder == NULL) || (amdgpu_crtc->connector == NULL)) {
  2503. amdgpu_crtc->encoder = NULL;
  2504. amdgpu_crtc->connector = NULL;
  2505. return false;
  2506. }
  2507. if (!amdgpu_crtc_scaling_mode_fixup(crtc, mode, adjusted_mode))
  2508. return false;
  2509. if (amdgpu_atombios_crtc_prepare_pll(crtc, adjusted_mode))
  2510. return false;
  2511. /* pick pll */
  2512. amdgpu_crtc->pll_id = dce_v10_0_pick_pll(crtc);
  2513. /* if we can't get a PPLL for a non-DP encoder, fail */
  2514. if ((amdgpu_crtc->pll_id == ATOM_PPLL_INVALID) &&
  2515. !ENCODER_MODE_IS_DP(amdgpu_atombios_encoder_get_encoder_mode(amdgpu_crtc->encoder)))
  2516. return false;
  2517. return true;
  2518. }
  2519. static int dce_v10_0_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  2520. struct drm_framebuffer *old_fb)
  2521. {
  2522. return dce_v10_0_crtc_do_set_base(crtc, old_fb, x, y, 0);
  2523. }
  2524. static int dce_v10_0_crtc_set_base_atomic(struct drm_crtc *crtc,
  2525. struct drm_framebuffer *fb,
  2526. int x, int y, enum mode_set_atomic state)
  2527. {
  2528. return dce_v10_0_crtc_do_set_base(crtc, fb, x, y, 1);
  2529. }
  2530. static const struct drm_crtc_helper_funcs dce_v10_0_crtc_helper_funcs = {
  2531. .dpms = dce_v10_0_crtc_dpms,
  2532. .mode_fixup = dce_v10_0_crtc_mode_fixup,
  2533. .mode_set = dce_v10_0_crtc_mode_set,
  2534. .mode_set_base = dce_v10_0_crtc_set_base,
  2535. .mode_set_base_atomic = dce_v10_0_crtc_set_base_atomic,
  2536. .prepare = dce_v10_0_crtc_prepare,
  2537. .commit = dce_v10_0_crtc_commit,
  2538. .load_lut = dce_v10_0_crtc_load_lut,
  2539. .disable = dce_v10_0_crtc_disable,
  2540. };
  2541. static int dce_v10_0_crtc_init(struct amdgpu_device *adev, int index)
  2542. {
  2543. struct amdgpu_crtc *amdgpu_crtc;
  2544. int i;
  2545. amdgpu_crtc = kzalloc(sizeof(struct amdgpu_crtc) +
  2546. (AMDGPUFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
  2547. if (amdgpu_crtc == NULL)
  2548. return -ENOMEM;
  2549. drm_crtc_init(adev->ddev, &amdgpu_crtc->base, &dce_v10_0_crtc_funcs);
  2550. drm_mode_crtc_set_gamma_size(&amdgpu_crtc->base, 256);
  2551. amdgpu_crtc->crtc_id = index;
  2552. adev->mode_info.crtcs[index] = amdgpu_crtc;
  2553. amdgpu_crtc->max_cursor_width = 128;
  2554. amdgpu_crtc->max_cursor_height = 128;
  2555. adev->ddev->mode_config.cursor_width = amdgpu_crtc->max_cursor_width;
  2556. adev->ddev->mode_config.cursor_height = amdgpu_crtc->max_cursor_height;
  2557. for (i = 0; i < 256; i++) {
  2558. amdgpu_crtc->lut_r[i] = i << 2;
  2559. amdgpu_crtc->lut_g[i] = i << 2;
  2560. amdgpu_crtc->lut_b[i] = i << 2;
  2561. }
  2562. switch (amdgpu_crtc->crtc_id) {
  2563. case 0:
  2564. default:
  2565. amdgpu_crtc->crtc_offset = CRTC0_REGISTER_OFFSET;
  2566. break;
  2567. case 1:
  2568. amdgpu_crtc->crtc_offset = CRTC1_REGISTER_OFFSET;
  2569. break;
  2570. case 2:
  2571. amdgpu_crtc->crtc_offset = CRTC2_REGISTER_OFFSET;
  2572. break;
  2573. case 3:
  2574. amdgpu_crtc->crtc_offset = CRTC3_REGISTER_OFFSET;
  2575. break;
  2576. case 4:
  2577. amdgpu_crtc->crtc_offset = CRTC4_REGISTER_OFFSET;
  2578. break;
  2579. case 5:
  2580. amdgpu_crtc->crtc_offset = CRTC5_REGISTER_OFFSET;
  2581. break;
  2582. }
  2583. amdgpu_crtc->pll_id = ATOM_PPLL_INVALID;
  2584. amdgpu_crtc->adjusted_clock = 0;
  2585. amdgpu_crtc->encoder = NULL;
  2586. amdgpu_crtc->connector = NULL;
  2587. drm_crtc_helper_add(&amdgpu_crtc->base, &dce_v10_0_crtc_helper_funcs);
  2588. return 0;
  2589. }
  2590. static int dce_v10_0_early_init(void *handle)
  2591. {
  2592. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2593. adev->audio_endpt_rreg = &dce_v10_0_audio_endpt_rreg;
  2594. adev->audio_endpt_wreg = &dce_v10_0_audio_endpt_wreg;
  2595. dce_v10_0_set_display_funcs(adev);
  2596. dce_v10_0_set_irq_funcs(adev);
  2597. switch (adev->asic_type) {
  2598. case CHIP_FIJI:
  2599. case CHIP_TONGA:
  2600. adev->mode_info.num_crtc = 6; /* XXX 7??? */
  2601. adev->mode_info.num_hpd = 6;
  2602. adev->mode_info.num_dig = 7;
  2603. break;
  2604. default:
  2605. /* FIXME: not supported yet */
  2606. return -EINVAL;
  2607. }
  2608. return 0;
  2609. }
  2610. static int dce_v10_0_sw_init(void *handle)
  2611. {
  2612. int r, i;
  2613. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2614. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  2615. r = amdgpu_irq_add_id(adev, i + 1, &adev->crtc_irq);
  2616. if (r)
  2617. return r;
  2618. }
  2619. for (i = 8; i < 20; i += 2) {
  2620. r = amdgpu_irq_add_id(adev, i, &adev->pageflip_irq);
  2621. if (r)
  2622. return r;
  2623. }
  2624. /* HPD hotplug */
  2625. r = amdgpu_irq_add_id(adev, 42, &adev->hpd_irq);
  2626. if (r)
  2627. return r;
  2628. adev->ddev->mode_config.funcs = &amdgpu_mode_funcs;
  2629. adev->ddev->mode_config.async_page_flip = true;
  2630. adev->ddev->mode_config.max_width = 16384;
  2631. adev->ddev->mode_config.max_height = 16384;
  2632. adev->ddev->mode_config.preferred_depth = 24;
  2633. adev->ddev->mode_config.prefer_shadow = 1;
  2634. adev->ddev->mode_config.fb_base = adev->mc.aper_base;
  2635. r = amdgpu_modeset_create_props(adev);
  2636. if (r)
  2637. return r;
  2638. adev->ddev->mode_config.max_width = 16384;
  2639. adev->ddev->mode_config.max_height = 16384;
  2640. /* allocate crtcs */
  2641. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  2642. r = dce_v10_0_crtc_init(adev, i);
  2643. if (r)
  2644. return r;
  2645. }
  2646. if (amdgpu_atombios_get_connector_info_from_object_table(adev))
  2647. amdgpu_print_display_setup(adev->ddev);
  2648. else
  2649. return -EINVAL;
  2650. /* setup afmt */
  2651. r = dce_v10_0_afmt_init(adev);
  2652. if (r)
  2653. return r;
  2654. r = dce_v10_0_audio_init(adev);
  2655. if (r)
  2656. return r;
  2657. drm_kms_helper_poll_init(adev->ddev);
  2658. adev->mode_info.mode_config_initialized = true;
  2659. return 0;
  2660. }
  2661. static int dce_v10_0_sw_fini(void *handle)
  2662. {
  2663. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2664. kfree(adev->mode_info.bios_hardcoded_edid);
  2665. drm_kms_helper_poll_fini(adev->ddev);
  2666. dce_v10_0_audio_fini(adev);
  2667. dce_v10_0_afmt_fini(adev);
  2668. drm_mode_config_cleanup(adev->ddev);
  2669. adev->mode_info.mode_config_initialized = false;
  2670. return 0;
  2671. }
  2672. static int dce_v10_0_hw_init(void *handle)
  2673. {
  2674. int i;
  2675. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2676. dce_v10_0_init_golden_registers(adev);
  2677. /* init dig PHYs, disp eng pll */
  2678. amdgpu_atombios_encoder_init_dig(adev);
  2679. amdgpu_atombios_crtc_set_disp_eng_pll(adev, adev->clock.default_dispclk);
  2680. /* initialize hpd */
  2681. dce_v10_0_hpd_init(adev);
  2682. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  2683. dce_v10_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  2684. }
  2685. dce_v10_0_pageflip_interrupt_init(adev);
  2686. return 0;
  2687. }
  2688. static int dce_v10_0_hw_fini(void *handle)
  2689. {
  2690. int i;
  2691. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2692. dce_v10_0_hpd_fini(adev);
  2693. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  2694. dce_v10_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  2695. }
  2696. dce_v10_0_pageflip_interrupt_fini(adev);
  2697. return 0;
  2698. }
  2699. static int dce_v10_0_suspend(void *handle)
  2700. {
  2701. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2702. amdgpu_atombios_scratch_regs_save(adev);
  2703. return dce_v10_0_hw_fini(handle);
  2704. }
  2705. static int dce_v10_0_resume(void *handle)
  2706. {
  2707. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2708. int ret;
  2709. ret = dce_v10_0_hw_init(handle);
  2710. amdgpu_atombios_scratch_regs_restore(adev);
  2711. /* turn on the BL */
  2712. if (adev->mode_info.bl_encoder) {
  2713. u8 bl_level = amdgpu_display_backlight_get_level(adev,
  2714. adev->mode_info.bl_encoder);
  2715. amdgpu_display_backlight_set_level(adev, adev->mode_info.bl_encoder,
  2716. bl_level);
  2717. }
  2718. return ret;
  2719. }
  2720. static bool dce_v10_0_is_idle(void *handle)
  2721. {
  2722. return true;
  2723. }
  2724. static int dce_v10_0_wait_for_idle(void *handle)
  2725. {
  2726. return 0;
  2727. }
  2728. static int dce_v10_0_soft_reset(void *handle)
  2729. {
  2730. u32 srbm_soft_reset = 0, tmp;
  2731. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2732. if (dce_v10_0_is_display_hung(adev))
  2733. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_DC_MASK;
  2734. if (srbm_soft_reset) {
  2735. tmp = RREG32(mmSRBM_SOFT_RESET);
  2736. tmp |= srbm_soft_reset;
  2737. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  2738. WREG32(mmSRBM_SOFT_RESET, tmp);
  2739. tmp = RREG32(mmSRBM_SOFT_RESET);
  2740. udelay(50);
  2741. tmp &= ~srbm_soft_reset;
  2742. WREG32(mmSRBM_SOFT_RESET, tmp);
  2743. tmp = RREG32(mmSRBM_SOFT_RESET);
  2744. /* Wait a little for things to settle down */
  2745. udelay(50);
  2746. }
  2747. return 0;
  2748. }
  2749. static void dce_v10_0_set_crtc_vblank_interrupt_state(struct amdgpu_device *adev,
  2750. int crtc,
  2751. enum amdgpu_interrupt_state state)
  2752. {
  2753. u32 lb_interrupt_mask;
  2754. if (crtc >= adev->mode_info.num_crtc) {
  2755. DRM_DEBUG("invalid crtc %d\n", crtc);
  2756. return;
  2757. }
  2758. switch (state) {
  2759. case AMDGPU_IRQ_STATE_DISABLE:
  2760. lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc]);
  2761. lb_interrupt_mask = REG_SET_FIELD(lb_interrupt_mask, LB_INTERRUPT_MASK,
  2762. VBLANK_INTERRUPT_MASK, 0);
  2763. WREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc], lb_interrupt_mask);
  2764. break;
  2765. case AMDGPU_IRQ_STATE_ENABLE:
  2766. lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc]);
  2767. lb_interrupt_mask = REG_SET_FIELD(lb_interrupt_mask, LB_INTERRUPT_MASK,
  2768. VBLANK_INTERRUPT_MASK, 1);
  2769. WREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc], lb_interrupt_mask);
  2770. break;
  2771. default:
  2772. break;
  2773. }
  2774. }
  2775. static void dce_v10_0_set_crtc_vline_interrupt_state(struct amdgpu_device *adev,
  2776. int crtc,
  2777. enum amdgpu_interrupt_state state)
  2778. {
  2779. u32 lb_interrupt_mask;
  2780. if (crtc >= adev->mode_info.num_crtc) {
  2781. DRM_DEBUG("invalid crtc %d\n", crtc);
  2782. return;
  2783. }
  2784. switch (state) {
  2785. case AMDGPU_IRQ_STATE_DISABLE:
  2786. lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc]);
  2787. lb_interrupt_mask = REG_SET_FIELD(lb_interrupt_mask, LB_INTERRUPT_MASK,
  2788. VLINE_INTERRUPT_MASK, 0);
  2789. WREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc], lb_interrupt_mask);
  2790. break;
  2791. case AMDGPU_IRQ_STATE_ENABLE:
  2792. lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc]);
  2793. lb_interrupt_mask = REG_SET_FIELD(lb_interrupt_mask, LB_INTERRUPT_MASK,
  2794. VLINE_INTERRUPT_MASK, 1);
  2795. WREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc], lb_interrupt_mask);
  2796. break;
  2797. default:
  2798. break;
  2799. }
  2800. }
  2801. static int dce_v10_0_set_hpd_irq_state(struct amdgpu_device *adev,
  2802. struct amdgpu_irq_src *source,
  2803. unsigned hpd,
  2804. enum amdgpu_interrupt_state state)
  2805. {
  2806. u32 tmp;
  2807. if (hpd >= adev->mode_info.num_hpd) {
  2808. DRM_DEBUG("invalid hdp %d\n", hpd);
  2809. return 0;
  2810. }
  2811. switch (state) {
  2812. case AMDGPU_IRQ_STATE_DISABLE:
  2813. tmp = RREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd]);
  2814. tmp = REG_SET_FIELD(tmp, DC_HPD_INT_CONTROL, DC_HPD_INT_EN, 0);
  2815. WREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd], tmp);
  2816. break;
  2817. case AMDGPU_IRQ_STATE_ENABLE:
  2818. tmp = RREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd]);
  2819. tmp = REG_SET_FIELD(tmp, DC_HPD_INT_CONTROL, DC_HPD_INT_EN, 1);
  2820. WREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd], tmp);
  2821. break;
  2822. default:
  2823. break;
  2824. }
  2825. return 0;
  2826. }
  2827. static int dce_v10_0_set_crtc_irq_state(struct amdgpu_device *adev,
  2828. struct amdgpu_irq_src *source,
  2829. unsigned type,
  2830. enum amdgpu_interrupt_state state)
  2831. {
  2832. switch (type) {
  2833. case AMDGPU_CRTC_IRQ_VBLANK1:
  2834. dce_v10_0_set_crtc_vblank_interrupt_state(adev, 0, state);
  2835. break;
  2836. case AMDGPU_CRTC_IRQ_VBLANK2:
  2837. dce_v10_0_set_crtc_vblank_interrupt_state(adev, 1, state);
  2838. break;
  2839. case AMDGPU_CRTC_IRQ_VBLANK3:
  2840. dce_v10_0_set_crtc_vblank_interrupt_state(adev, 2, state);
  2841. break;
  2842. case AMDGPU_CRTC_IRQ_VBLANK4:
  2843. dce_v10_0_set_crtc_vblank_interrupt_state(adev, 3, state);
  2844. break;
  2845. case AMDGPU_CRTC_IRQ_VBLANK5:
  2846. dce_v10_0_set_crtc_vblank_interrupt_state(adev, 4, state);
  2847. break;
  2848. case AMDGPU_CRTC_IRQ_VBLANK6:
  2849. dce_v10_0_set_crtc_vblank_interrupt_state(adev, 5, state);
  2850. break;
  2851. case AMDGPU_CRTC_IRQ_VLINE1:
  2852. dce_v10_0_set_crtc_vline_interrupt_state(adev, 0, state);
  2853. break;
  2854. case AMDGPU_CRTC_IRQ_VLINE2:
  2855. dce_v10_0_set_crtc_vline_interrupt_state(adev, 1, state);
  2856. break;
  2857. case AMDGPU_CRTC_IRQ_VLINE3:
  2858. dce_v10_0_set_crtc_vline_interrupt_state(adev, 2, state);
  2859. break;
  2860. case AMDGPU_CRTC_IRQ_VLINE4:
  2861. dce_v10_0_set_crtc_vline_interrupt_state(adev, 3, state);
  2862. break;
  2863. case AMDGPU_CRTC_IRQ_VLINE5:
  2864. dce_v10_0_set_crtc_vline_interrupt_state(adev, 4, state);
  2865. break;
  2866. case AMDGPU_CRTC_IRQ_VLINE6:
  2867. dce_v10_0_set_crtc_vline_interrupt_state(adev, 5, state);
  2868. break;
  2869. default:
  2870. break;
  2871. }
  2872. return 0;
  2873. }
  2874. static int dce_v10_0_set_pageflip_irq_state(struct amdgpu_device *adev,
  2875. struct amdgpu_irq_src *src,
  2876. unsigned type,
  2877. enum amdgpu_interrupt_state state)
  2878. {
  2879. u32 reg;
  2880. if (type >= adev->mode_info.num_crtc) {
  2881. DRM_ERROR("invalid pageflip crtc %d\n", type);
  2882. return -EINVAL;
  2883. }
  2884. reg = RREG32(mmGRPH_INTERRUPT_CONTROL + crtc_offsets[type]);
  2885. if (state == AMDGPU_IRQ_STATE_DISABLE)
  2886. WREG32(mmGRPH_INTERRUPT_CONTROL + crtc_offsets[type],
  2887. reg & ~GRPH_INTERRUPT_CONTROL__GRPH_PFLIP_INT_MASK_MASK);
  2888. else
  2889. WREG32(mmGRPH_INTERRUPT_CONTROL + crtc_offsets[type],
  2890. reg | GRPH_INTERRUPT_CONTROL__GRPH_PFLIP_INT_MASK_MASK);
  2891. return 0;
  2892. }
  2893. static int dce_v10_0_pageflip_irq(struct amdgpu_device *adev,
  2894. struct amdgpu_irq_src *source,
  2895. struct amdgpu_iv_entry *entry)
  2896. {
  2897. unsigned long flags;
  2898. unsigned crtc_id;
  2899. struct amdgpu_crtc *amdgpu_crtc;
  2900. struct amdgpu_flip_work *works;
  2901. crtc_id = (entry->src_id - 8) >> 1;
  2902. amdgpu_crtc = adev->mode_info.crtcs[crtc_id];
  2903. if (crtc_id >= adev->mode_info.num_crtc) {
  2904. DRM_ERROR("invalid pageflip crtc %d\n", crtc_id);
  2905. return -EINVAL;
  2906. }
  2907. if (RREG32(mmGRPH_INTERRUPT_STATUS + crtc_offsets[crtc_id]) &
  2908. GRPH_INTERRUPT_STATUS__GRPH_PFLIP_INT_OCCURRED_MASK)
  2909. WREG32(mmGRPH_INTERRUPT_STATUS + crtc_offsets[crtc_id],
  2910. GRPH_INTERRUPT_STATUS__GRPH_PFLIP_INT_CLEAR_MASK);
  2911. /* IRQ could occur when in initial stage */
  2912. if (amdgpu_crtc == NULL)
  2913. return 0;
  2914. spin_lock_irqsave(&adev->ddev->event_lock, flags);
  2915. works = amdgpu_crtc->pflip_works;
  2916. if (amdgpu_crtc->pflip_status != AMDGPU_FLIP_SUBMITTED) {
  2917. DRM_DEBUG_DRIVER("amdgpu_crtc->pflip_status = %d != "
  2918. "AMDGPU_FLIP_SUBMITTED(%d)\n",
  2919. amdgpu_crtc->pflip_status,
  2920. AMDGPU_FLIP_SUBMITTED);
  2921. spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
  2922. return 0;
  2923. }
  2924. /* page flip completed. clean up */
  2925. amdgpu_crtc->pflip_status = AMDGPU_FLIP_NONE;
  2926. amdgpu_crtc->pflip_works = NULL;
  2927. /* wakeup usersapce */
  2928. if (works->event)
  2929. drm_crtc_send_vblank_event(&amdgpu_crtc->base, works->event);
  2930. spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
  2931. drm_crtc_vblank_put(&amdgpu_crtc->base);
  2932. schedule_work(&works->unpin_work);
  2933. return 0;
  2934. }
  2935. static void dce_v10_0_hpd_int_ack(struct amdgpu_device *adev,
  2936. int hpd)
  2937. {
  2938. u32 tmp;
  2939. if (hpd >= adev->mode_info.num_hpd) {
  2940. DRM_DEBUG("invalid hdp %d\n", hpd);
  2941. return;
  2942. }
  2943. tmp = RREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd]);
  2944. tmp = REG_SET_FIELD(tmp, DC_HPD_INT_CONTROL, DC_HPD_INT_ACK, 1);
  2945. WREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd], tmp);
  2946. }
  2947. static void dce_v10_0_crtc_vblank_int_ack(struct amdgpu_device *adev,
  2948. int crtc)
  2949. {
  2950. u32 tmp;
  2951. if (crtc >= adev->mode_info.num_crtc) {
  2952. DRM_DEBUG("invalid crtc %d\n", crtc);
  2953. return;
  2954. }
  2955. tmp = RREG32(mmLB_VBLANK_STATUS + crtc_offsets[crtc]);
  2956. tmp = REG_SET_FIELD(tmp, LB_VBLANK_STATUS, VBLANK_ACK, 1);
  2957. WREG32(mmLB_VBLANK_STATUS + crtc_offsets[crtc], tmp);
  2958. }
  2959. static void dce_v10_0_crtc_vline_int_ack(struct amdgpu_device *adev,
  2960. int crtc)
  2961. {
  2962. u32 tmp;
  2963. if (crtc >= adev->mode_info.num_crtc) {
  2964. DRM_DEBUG("invalid crtc %d\n", crtc);
  2965. return;
  2966. }
  2967. tmp = RREG32(mmLB_VLINE_STATUS + crtc_offsets[crtc]);
  2968. tmp = REG_SET_FIELD(tmp, LB_VLINE_STATUS, VLINE_ACK, 1);
  2969. WREG32(mmLB_VLINE_STATUS + crtc_offsets[crtc], tmp);
  2970. }
  2971. static int dce_v10_0_crtc_irq(struct amdgpu_device *adev,
  2972. struct amdgpu_irq_src *source,
  2973. struct amdgpu_iv_entry *entry)
  2974. {
  2975. unsigned crtc = entry->src_id - 1;
  2976. uint32_t disp_int = RREG32(interrupt_status_offsets[crtc].reg);
  2977. unsigned irq_type = amdgpu_crtc_idx_to_irq_type(adev, crtc);
  2978. switch (entry->src_data) {
  2979. case 0: /* vblank */
  2980. if (disp_int & interrupt_status_offsets[crtc].vblank)
  2981. dce_v10_0_crtc_vblank_int_ack(adev, crtc);
  2982. else
  2983. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  2984. if (amdgpu_irq_enabled(adev, source, irq_type)) {
  2985. drm_handle_vblank(adev->ddev, crtc);
  2986. }
  2987. DRM_DEBUG("IH: D%d vblank\n", crtc + 1);
  2988. break;
  2989. case 1: /* vline */
  2990. if (disp_int & interrupt_status_offsets[crtc].vline)
  2991. dce_v10_0_crtc_vline_int_ack(adev, crtc);
  2992. else
  2993. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  2994. DRM_DEBUG("IH: D%d vline\n", crtc + 1);
  2995. break;
  2996. default:
  2997. DRM_DEBUG("Unhandled interrupt: %d %d\n", entry->src_id, entry->src_data);
  2998. break;
  2999. }
  3000. return 0;
  3001. }
  3002. static int dce_v10_0_hpd_irq(struct amdgpu_device *adev,
  3003. struct amdgpu_irq_src *source,
  3004. struct amdgpu_iv_entry *entry)
  3005. {
  3006. uint32_t disp_int, mask;
  3007. unsigned hpd;
  3008. if (entry->src_data >= adev->mode_info.num_hpd) {
  3009. DRM_DEBUG("Unhandled interrupt: %d %d\n", entry->src_id, entry->src_data);
  3010. return 0;
  3011. }
  3012. hpd = entry->src_data;
  3013. disp_int = RREG32(interrupt_status_offsets[hpd].reg);
  3014. mask = interrupt_status_offsets[hpd].hpd;
  3015. if (disp_int & mask) {
  3016. dce_v10_0_hpd_int_ack(adev, hpd);
  3017. schedule_work(&adev->hotplug_work);
  3018. DRM_DEBUG("IH: HPD%d\n", hpd + 1);
  3019. }
  3020. return 0;
  3021. }
  3022. static int dce_v10_0_set_clockgating_state(void *handle,
  3023. enum amd_clockgating_state state)
  3024. {
  3025. return 0;
  3026. }
  3027. static int dce_v10_0_set_powergating_state(void *handle,
  3028. enum amd_powergating_state state)
  3029. {
  3030. return 0;
  3031. }
  3032. const struct amd_ip_funcs dce_v10_0_ip_funcs = {
  3033. .name = "dce_v10_0",
  3034. .early_init = dce_v10_0_early_init,
  3035. .late_init = NULL,
  3036. .sw_init = dce_v10_0_sw_init,
  3037. .sw_fini = dce_v10_0_sw_fini,
  3038. .hw_init = dce_v10_0_hw_init,
  3039. .hw_fini = dce_v10_0_hw_fini,
  3040. .suspend = dce_v10_0_suspend,
  3041. .resume = dce_v10_0_resume,
  3042. .is_idle = dce_v10_0_is_idle,
  3043. .wait_for_idle = dce_v10_0_wait_for_idle,
  3044. .soft_reset = dce_v10_0_soft_reset,
  3045. .set_clockgating_state = dce_v10_0_set_clockgating_state,
  3046. .set_powergating_state = dce_v10_0_set_powergating_state,
  3047. };
  3048. static void
  3049. dce_v10_0_encoder_mode_set(struct drm_encoder *encoder,
  3050. struct drm_display_mode *mode,
  3051. struct drm_display_mode *adjusted_mode)
  3052. {
  3053. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  3054. amdgpu_encoder->pixel_clock = adjusted_mode->clock;
  3055. /* need to call this here rather than in prepare() since we need some crtc info */
  3056. amdgpu_atombios_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  3057. /* set scaler clears this on some chips */
  3058. dce_v10_0_set_interleave(encoder->crtc, mode);
  3059. if (amdgpu_atombios_encoder_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI) {
  3060. dce_v10_0_afmt_enable(encoder, true);
  3061. dce_v10_0_afmt_setmode(encoder, adjusted_mode);
  3062. }
  3063. }
  3064. static void dce_v10_0_encoder_prepare(struct drm_encoder *encoder)
  3065. {
  3066. struct amdgpu_device *adev = encoder->dev->dev_private;
  3067. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  3068. struct drm_connector *connector = amdgpu_get_connector_for_encoder(encoder);
  3069. if ((amdgpu_encoder->active_device &
  3070. (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) ||
  3071. (amdgpu_encoder_get_dp_bridge_encoder_id(encoder) !=
  3072. ENCODER_OBJECT_ID_NONE)) {
  3073. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  3074. if (dig) {
  3075. dig->dig_encoder = dce_v10_0_pick_dig_encoder(encoder);
  3076. if (amdgpu_encoder->active_device & ATOM_DEVICE_DFP_SUPPORT)
  3077. dig->afmt = adev->mode_info.afmt[dig->dig_encoder];
  3078. }
  3079. }
  3080. amdgpu_atombios_scratch_regs_lock(adev, true);
  3081. if (connector) {
  3082. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  3083. /* select the clock/data port if it uses a router */
  3084. if (amdgpu_connector->router.cd_valid)
  3085. amdgpu_i2c_router_select_cd_port(amdgpu_connector);
  3086. /* turn eDP panel on for mode set */
  3087. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
  3088. amdgpu_atombios_encoder_set_edp_panel_power(connector,
  3089. ATOM_TRANSMITTER_ACTION_POWER_ON);
  3090. }
  3091. /* this is needed for the pll/ss setup to work correctly in some cases */
  3092. amdgpu_atombios_encoder_set_crtc_source(encoder);
  3093. /* set up the FMT blocks */
  3094. dce_v10_0_program_fmt(encoder);
  3095. }
  3096. static void dce_v10_0_encoder_commit(struct drm_encoder *encoder)
  3097. {
  3098. struct drm_device *dev = encoder->dev;
  3099. struct amdgpu_device *adev = dev->dev_private;
  3100. /* need to call this here as we need the crtc set up */
  3101. amdgpu_atombios_encoder_dpms(encoder, DRM_MODE_DPMS_ON);
  3102. amdgpu_atombios_scratch_regs_lock(adev, false);
  3103. }
  3104. static void dce_v10_0_encoder_disable(struct drm_encoder *encoder)
  3105. {
  3106. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  3107. struct amdgpu_encoder_atom_dig *dig;
  3108. amdgpu_atombios_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  3109. if (amdgpu_atombios_encoder_is_digital(encoder)) {
  3110. if (amdgpu_atombios_encoder_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
  3111. dce_v10_0_afmt_enable(encoder, false);
  3112. dig = amdgpu_encoder->enc_priv;
  3113. dig->dig_encoder = -1;
  3114. }
  3115. amdgpu_encoder->active_device = 0;
  3116. }
  3117. /* these are handled by the primary encoders */
  3118. static void dce_v10_0_ext_prepare(struct drm_encoder *encoder)
  3119. {
  3120. }
  3121. static void dce_v10_0_ext_commit(struct drm_encoder *encoder)
  3122. {
  3123. }
  3124. static void
  3125. dce_v10_0_ext_mode_set(struct drm_encoder *encoder,
  3126. struct drm_display_mode *mode,
  3127. struct drm_display_mode *adjusted_mode)
  3128. {
  3129. }
  3130. static void dce_v10_0_ext_disable(struct drm_encoder *encoder)
  3131. {
  3132. }
  3133. static void
  3134. dce_v10_0_ext_dpms(struct drm_encoder *encoder, int mode)
  3135. {
  3136. }
  3137. static const struct drm_encoder_helper_funcs dce_v10_0_ext_helper_funcs = {
  3138. .dpms = dce_v10_0_ext_dpms,
  3139. .prepare = dce_v10_0_ext_prepare,
  3140. .mode_set = dce_v10_0_ext_mode_set,
  3141. .commit = dce_v10_0_ext_commit,
  3142. .disable = dce_v10_0_ext_disable,
  3143. /* no detect for TMDS/LVDS yet */
  3144. };
  3145. static const struct drm_encoder_helper_funcs dce_v10_0_dig_helper_funcs = {
  3146. .dpms = amdgpu_atombios_encoder_dpms,
  3147. .mode_fixup = amdgpu_atombios_encoder_mode_fixup,
  3148. .prepare = dce_v10_0_encoder_prepare,
  3149. .mode_set = dce_v10_0_encoder_mode_set,
  3150. .commit = dce_v10_0_encoder_commit,
  3151. .disable = dce_v10_0_encoder_disable,
  3152. .detect = amdgpu_atombios_encoder_dig_detect,
  3153. };
  3154. static const struct drm_encoder_helper_funcs dce_v10_0_dac_helper_funcs = {
  3155. .dpms = amdgpu_atombios_encoder_dpms,
  3156. .mode_fixup = amdgpu_atombios_encoder_mode_fixup,
  3157. .prepare = dce_v10_0_encoder_prepare,
  3158. .mode_set = dce_v10_0_encoder_mode_set,
  3159. .commit = dce_v10_0_encoder_commit,
  3160. .detect = amdgpu_atombios_encoder_dac_detect,
  3161. };
  3162. static void dce_v10_0_encoder_destroy(struct drm_encoder *encoder)
  3163. {
  3164. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  3165. if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  3166. amdgpu_atombios_encoder_fini_backlight(amdgpu_encoder);
  3167. kfree(amdgpu_encoder->enc_priv);
  3168. drm_encoder_cleanup(encoder);
  3169. kfree(amdgpu_encoder);
  3170. }
  3171. static const struct drm_encoder_funcs dce_v10_0_encoder_funcs = {
  3172. .destroy = dce_v10_0_encoder_destroy,
  3173. };
  3174. static void dce_v10_0_encoder_add(struct amdgpu_device *adev,
  3175. uint32_t encoder_enum,
  3176. uint32_t supported_device,
  3177. u16 caps)
  3178. {
  3179. struct drm_device *dev = adev->ddev;
  3180. struct drm_encoder *encoder;
  3181. struct amdgpu_encoder *amdgpu_encoder;
  3182. /* see if we already added it */
  3183. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3184. amdgpu_encoder = to_amdgpu_encoder(encoder);
  3185. if (amdgpu_encoder->encoder_enum == encoder_enum) {
  3186. amdgpu_encoder->devices |= supported_device;
  3187. return;
  3188. }
  3189. }
  3190. /* add a new one */
  3191. amdgpu_encoder = kzalloc(sizeof(struct amdgpu_encoder), GFP_KERNEL);
  3192. if (!amdgpu_encoder)
  3193. return;
  3194. encoder = &amdgpu_encoder->base;
  3195. switch (adev->mode_info.num_crtc) {
  3196. case 1:
  3197. encoder->possible_crtcs = 0x1;
  3198. break;
  3199. case 2:
  3200. default:
  3201. encoder->possible_crtcs = 0x3;
  3202. break;
  3203. case 4:
  3204. encoder->possible_crtcs = 0xf;
  3205. break;
  3206. case 6:
  3207. encoder->possible_crtcs = 0x3f;
  3208. break;
  3209. }
  3210. amdgpu_encoder->enc_priv = NULL;
  3211. amdgpu_encoder->encoder_enum = encoder_enum;
  3212. amdgpu_encoder->encoder_id = (encoder_enum & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  3213. amdgpu_encoder->devices = supported_device;
  3214. amdgpu_encoder->rmx_type = RMX_OFF;
  3215. amdgpu_encoder->underscan_type = UNDERSCAN_OFF;
  3216. amdgpu_encoder->is_ext_encoder = false;
  3217. amdgpu_encoder->caps = caps;
  3218. switch (amdgpu_encoder->encoder_id) {
  3219. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  3220. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  3221. drm_encoder_init(dev, encoder, &dce_v10_0_encoder_funcs,
  3222. DRM_MODE_ENCODER_DAC, NULL);
  3223. drm_encoder_helper_add(encoder, &dce_v10_0_dac_helper_funcs);
  3224. break;
  3225. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  3226. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  3227. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  3228. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  3229. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  3230. if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  3231. amdgpu_encoder->rmx_type = RMX_FULL;
  3232. drm_encoder_init(dev, encoder, &dce_v10_0_encoder_funcs,
  3233. DRM_MODE_ENCODER_LVDS, NULL);
  3234. amdgpu_encoder->enc_priv = amdgpu_atombios_encoder_get_lcd_info(amdgpu_encoder);
  3235. } else if (amdgpu_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT)) {
  3236. drm_encoder_init(dev, encoder, &dce_v10_0_encoder_funcs,
  3237. DRM_MODE_ENCODER_DAC, NULL);
  3238. amdgpu_encoder->enc_priv = amdgpu_atombios_encoder_get_dig_info(amdgpu_encoder);
  3239. } else {
  3240. drm_encoder_init(dev, encoder, &dce_v10_0_encoder_funcs,
  3241. DRM_MODE_ENCODER_TMDS, NULL);
  3242. amdgpu_encoder->enc_priv = amdgpu_atombios_encoder_get_dig_info(amdgpu_encoder);
  3243. }
  3244. drm_encoder_helper_add(encoder, &dce_v10_0_dig_helper_funcs);
  3245. break;
  3246. case ENCODER_OBJECT_ID_SI170B:
  3247. case ENCODER_OBJECT_ID_CH7303:
  3248. case ENCODER_OBJECT_ID_EXTERNAL_SDVOA:
  3249. case ENCODER_OBJECT_ID_EXTERNAL_SDVOB:
  3250. case ENCODER_OBJECT_ID_TITFP513:
  3251. case ENCODER_OBJECT_ID_VT1623:
  3252. case ENCODER_OBJECT_ID_HDMI_SI1930:
  3253. case ENCODER_OBJECT_ID_TRAVIS:
  3254. case ENCODER_OBJECT_ID_NUTMEG:
  3255. /* these are handled by the primary encoders */
  3256. amdgpu_encoder->is_ext_encoder = true;
  3257. if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  3258. drm_encoder_init(dev, encoder, &dce_v10_0_encoder_funcs,
  3259. DRM_MODE_ENCODER_LVDS, NULL);
  3260. else if (amdgpu_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT))
  3261. drm_encoder_init(dev, encoder, &dce_v10_0_encoder_funcs,
  3262. DRM_MODE_ENCODER_DAC, NULL);
  3263. else
  3264. drm_encoder_init(dev, encoder, &dce_v10_0_encoder_funcs,
  3265. DRM_MODE_ENCODER_TMDS, NULL);
  3266. drm_encoder_helper_add(encoder, &dce_v10_0_ext_helper_funcs);
  3267. break;
  3268. }
  3269. }
  3270. static const struct amdgpu_display_funcs dce_v10_0_display_funcs = {
  3271. .set_vga_render_state = &dce_v10_0_set_vga_render_state,
  3272. .bandwidth_update = &dce_v10_0_bandwidth_update,
  3273. .vblank_get_counter = &dce_v10_0_vblank_get_counter,
  3274. .vblank_wait = &dce_v10_0_vblank_wait,
  3275. .is_display_hung = &dce_v10_0_is_display_hung,
  3276. .backlight_set_level = &amdgpu_atombios_encoder_set_backlight_level,
  3277. .backlight_get_level = &amdgpu_atombios_encoder_get_backlight_level,
  3278. .hpd_sense = &dce_v10_0_hpd_sense,
  3279. .hpd_set_polarity = &dce_v10_0_hpd_set_polarity,
  3280. .hpd_get_gpio_reg = &dce_v10_0_hpd_get_gpio_reg,
  3281. .page_flip = &dce_v10_0_page_flip,
  3282. .page_flip_get_scanoutpos = &dce_v10_0_crtc_get_scanoutpos,
  3283. .add_encoder = &dce_v10_0_encoder_add,
  3284. .add_connector = &amdgpu_connector_add,
  3285. .stop_mc_access = &dce_v10_0_stop_mc_access,
  3286. .resume_mc_access = &dce_v10_0_resume_mc_access,
  3287. };
  3288. static void dce_v10_0_set_display_funcs(struct amdgpu_device *adev)
  3289. {
  3290. if (adev->mode_info.funcs == NULL)
  3291. adev->mode_info.funcs = &dce_v10_0_display_funcs;
  3292. }
  3293. static const struct amdgpu_irq_src_funcs dce_v10_0_crtc_irq_funcs = {
  3294. .set = dce_v10_0_set_crtc_irq_state,
  3295. .process = dce_v10_0_crtc_irq,
  3296. };
  3297. static const struct amdgpu_irq_src_funcs dce_v10_0_pageflip_irq_funcs = {
  3298. .set = dce_v10_0_set_pageflip_irq_state,
  3299. .process = dce_v10_0_pageflip_irq,
  3300. };
  3301. static const struct amdgpu_irq_src_funcs dce_v10_0_hpd_irq_funcs = {
  3302. .set = dce_v10_0_set_hpd_irq_state,
  3303. .process = dce_v10_0_hpd_irq,
  3304. };
  3305. static void dce_v10_0_set_irq_funcs(struct amdgpu_device *adev)
  3306. {
  3307. adev->crtc_irq.num_types = AMDGPU_CRTC_IRQ_LAST;
  3308. adev->crtc_irq.funcs = &dce_v10_0_crtc_irq_funcs;
  3309. adev->pageflip_irq.num_types = AMDGPU_PAGEFLIP_IRQ_LAST;
  3310. adev->pageflip_irq.funcs = &dce_v10_0_pageflip_irq_funcs;
  3311. adev->hpd_irq.num_types = AMDGPU_HPD_LAST;
  3312. adev->hpd_irq.funcs = &dce_v10_0_hpd_irq_funcs;
  3313. }