sunxi.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Allwinner sun4i MUSB Glue Layer
  4. *
  5. * Copyright (C) 2015 Hans de Goede <hdegoede@redhat.com>
  6. *
  7. * Based on code from
  8. * Allwinner Technology Co., Ltd. <www.allwinnertech.com>
  9. */
  10. #include <linux/clk.h>
  11. #include <linux/err.h>
  12. #include <linux/extcon.h>
  13. #include <linux/io.h>
  14. #include <linux/kernel.h>
  15. #include <linux/module.h>
  16. #include <linux/of.h>
  17. #include <linux/phy/phy-sun4i-usb.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/reset.h>
  20. #include <linux/soc/sunxi/sunxi_sram.h>
  21. #include <linux/usb/musb.h>
  22. #include <linux/usb/of.h>
  23. #include <linux/usb/usb_phy_generic.h>
  24. #include <linux/workqueue.h>
  25. #include "musb_core.h"
  26. /*
  27. * Register offsets, note sunxi musb has a different layout then most
  28. * musb implementations, we translate the layout in musb_readb & friends.
  29. */
  30. #define SUNXI_MUSB_POWER 0x0040
  31. #define SUNXI_MUSB_DEVCTL 0x0041
  32. #define SUNXI_MUSB_INDEX 0x0042
  33. #define SUNXI_MUSB_VEND0 0x0043
  34. #define SUNXI_MUSB_INTRTX 0x0044
  35. #define SUNXI_MUSB_INTRRX 0x0046
  36. #define SUNXI_MUSB_INTRTXE 0x0048
  37. #define SUNXI_MUSB_INTRRXE 0x004a
  38. #define SUNXI_MUSB_INTRUSB 0x004c
  39. #define SUNXI_MUSB_INTRUSBE 0x0050
  40. #define SUNXI_MUSB_FRAME 0x0054
  41. #define SUNXI_MUSB_TXFIFOSZ 0x0090
  42. #define SUNXI_MUSB_TXFIFOADD 0x0092
  43. #define SUNXI_MUSB_RXFIFOSZ 0x0094
  44. #define SUNXI_MUSB_RXFIFOADD 0x0096
  45. #define SUNXI_MUSB_FADDR 0x0098
  46. #define SUNXI_MUSB_TXFUNCADDR 0x0098
  47. #define SUNXI_MUSB_TXHUBADDR 0x009a
  48. #define SUNXI_MUSB_TXHUBPORT 0x009b
  49. #define SUNXI_MUSB_RXFUNCADDR 0x009c
  50. #define SUNXI_MUSB_RXHUBADDR 0x009e
  51. #define SUNXI_MUSB_RXHUBPORT 0x009f
  52. #define SUNXI_MUSB_CONFIGDATA 0x00c0
  53. /* VEND0 bits */
  54. #define SUNXI_MUSB_VEND0_PIO_MODE 0
  55. /* flags */
  56. #define SUNXI_MUSB_FL_ENABLED 0
  57. #define SUNXI_MUSB_FL_HOSTMODE 1
  58. #define SUNXI_MUSB_FL_HOSTMODE_PEND 2
  59. #define SUNXI_MUSB_FL_VBUS_ON 3
  60. #define SUNXI_MUSB_FL_PHY_ON 4
  61. #define SUNXI_MUSB_FL_HAS_SRAM 5
  62. #define SUNXI_MUSB_FL_HAS_RESET 6
  63. #define SUNXI_MUSB_FL_NO_CONFIGDATA 7
  64. #define SUNXI_MUSB_FL_PHY_MODE_PEND 8
  65. /* Our read/write methods need access and do not get passed in a musb ref :| */
  66. static struct musb *sunxi_musb;
  67. struct sunxi_glue {
  68. struct device *dev;
  69. struct musb *musb;
  70. struct platform_device *musb_pdev;
  71. struct clk *clk;
  72. struct reset_control *rst;
  73. struct phy *phy;
  74. struct platform_device *usb_phy;
  75. struct usb_phy *xceiv;
  76. enum phy_mode phy_mode;
  77. unsigned long flags;
  78. struct work_struct work;
  79. struct extcon_dev *extcon;
  80. struct notifier_block host_nb;
  81. };
  82. /* phy_power_on / off may sleep, so we use a workqueue */
  83. static void sunxi_musb_work(struct work_struct *work)
  84. {
  85. struct sunxi_glue *glue = container_of(work, struct sunxi_glue, work);
  86. bool vbus_on, phy_on;
  87. if (!test_bit(SUNXI_MUSB_FL_ENABLED, &glue->flags))
  88. return;
  89. if (test_and_clear_bit(SUNXI_MUSB_FL_HOSTMODE_PEND, &glue->flags)) {
  90. struct musb *musb = glue->musb;
  91. unsigned long flags;
  92. u8 devctl;
  93. spin_lock_irqsave(&musb->lock, flags);
  94. devctl = readb(musb->mregs + SUNXI_MUSB_DEVCTL);
  95. if (test_bit(SUNXI_MUSB_FL_HOSTMODE, &glue->flags)) {
  96. set_bit(SUNXI_MUSB_FL_VBUS_ON, &glue->flags);
  97. musb->xceiv->otg->default_a = 1;
  98. musb->xceiv->otg->state = OTG_STATE_A_WAIT_VRISE;
  99. MUSB_HST_MODE(musb);
  100. devctl |= MUSB_DEVCTL_SESSION;
  101. } else {
  102. clear_bit(SUNXI_MUSB_FL_VBUS_ON, &glue->flags);
  103. musb->xceiv->otg->default_a = 0;
  104. musb->xceiv->otg->state = OTG_STATE_B_IDLE;
  105. MUSB_DEV_MODE(musb);
  106. devctl &= ~MUSB_DEVCTL_SESSION;
  107. }
  108. writeb(devctl, musb->mregs + SUNXI_MUSB_DEVCTL);
  109. spin_unlock_irqrestore(&musb->lock, flags);
  110. }
  111. vbus_on = test_bit(SUNXI_MUSB_FL_VBUS_ON, &glue->flags);
  112. phy_on = test_bit(SUNXI_MUSB_FL_PHY_ON, &glue->flags);
  113. if (phy_on != vbus_on) {
  114. if (vbus_on) {
  115. phy_power_on(glue->phy);
  116. set_bit(SUNXI_MUSB_FL_PHY_ON, &glue->flags);
  117. } else {
  118. phy_power_off(glue->phy);
  119. clear_bit(SUNXI_MUSB_FL_PHY_ON, &glue->flags);
  120. }
  121. }
  122. if (test_and_clear_bit(SUNXI_MUSB_FL_PHY_MODE_PEND, &glue->flags))
  123. phy_set_mode(glue->phy, glue->phy_mode);
  124. }
  125. static void sunxi_musb_set_vbus(struct musb *musb, int is_on)
  126. {
  127. struct sunxi_glue *glue = dev_get_drvdata(musb->controller->parent);
  128. if (is_on) {
  129. set_bit(SUNXI_MUSB_FL_VBUS_ON, &glue->flags);
  130. musb->xceiv->otg->state = OTG_STATE_A_WAIT_VRISE;
  131. } else {
  132. clear_bit(SUNXI_MUSB_FL_VBUS_ON, &glue->flags);
  133. }
  134. schedule_work(&glue->work);
  135. }
  136. static void sunxi_musb_pre_root_reset_end(struct musb *musb)
  137. {
  138. struct sunxi_glue *glue = dev_get_drvdata(musb->controller->parent);
  139. sun4i_usb_phy_set_squelch_detect(glue->phy, false);
  140. }
  141. static void sunxi_musb_post_root_reset_end(struct musb *musb)
  142. {
  143. struct sunxi_glue *glue = dev_get_drvdata(musb->controller->parent);
  144. sun4i_usb_phy_set_squelch_detect(glue->phy, true);
  145. }
  146. static irqreturn_t sunxi_musb_interrupt(int irq, void *__hci)
  147. {
  148. struct musb *musb = __hci;
  149. unsigned long flags;
  150. spin_lock_irqsave(&musb->lock, flags);
  151. musb->int_usb = readb(musb->mregs + SUNXI_MUSB_INTRUSB);
  152. if (musb->int_usb)
  153. writeb(musb->int_usb, musb->mregs + SUNXI_MUSB_INTRUSB);
  154. if ((musb->int_usb & MUSB_INTR_RESET) && !is_host_active(musb)) {
  155. /* ep0 FADDR must be 0 when (re)entering peripheral mode */
  156. musb_ep_select(musb->mregs, 0);
  157. musb_writeb(musb->mregs, MUSB_FADDR, 0);
  158. }
  159. musb->int_tx = readw(musb->mregs + SUNXI_MUSB_INTRTX);
  160. if (musb->int_tx)
  161. writew(musb->int_tx, musb->mregs + SUNXI_MUSB_INTRTX);
  162. musb->int_rx = readw(musb->mregs + SUNXI_MUSB_INTRRX);
  163. if (musb->int_rx)
  164. writew(musb->int_rx, musb->mregs + SUNXI_MUSB_INTRRX);
  165. musb_interrupt(musb);
  166. spin_unlock_irqrestore(&musb->lock, flags);
  167. return IRQ_HANDLED;
  168. }
  169. static int sunxi_musb_host_notifier(struct notifier_block *nb,
  170. unsigned long event, void *ptr)
  171. {
  172. struct sunxi_glue *glue = container_of(nb, struct sunxi_glue, host_nb);
  173. if (event)
  174. set_bit(SUNXI_MUSB_FL_HOSTMODE, &glue->flags);
  175. else
  176. clear_bit(SUNXI_MUSB_FL_HOSTMODE, &glue->flags);
  177. set_bit(SUNXI_MUSB_FL_HOSTMODE_PEND, &glue->flags);
  178. schedule_work(&glue->work);
  179. return NOTIFY_DONE;
  180. }
  181. static int sunxi_musb_init(struct musb *musb)
  182. {
  183. struct sunxi_glue *glue = dev_get_drvdata(musb->controller->parent);
  184. int ret;
  185. sunxi_musb = musb;
  186. musb->phy = glue->phy;
  187. musb->xceiv = glue->xceiv;
  188. if (test_bit(SUNXI_MUSB_FL_HAS_SRAM, &glue->flags)) {
  189. ret = sunxi_sram_claim(musb->controller->parent);
  190. if (ret)
  191. return ret;
  192. }
  193. ret = clk_prepare_enable(glue->clk);
  194. if (ret)
  195. goto error_sram_release;
  196. if (test_bit(SUNXI_MUSB_FL_HAS_RESET, &glue->flags)) {
  197. ret = reset_control_deassert(glue->rst);
  198. if (ret)
  199. goto error_clk_disable;
  200. }
  201. writeb(SUNXI_MUSB_VEND0_PIO_MODE, musb->mregs + SUNXI_MUSB_VEND0);
  202. /* Register notifier before calling phy_init() */
  203. ret = devm_extcon_register_notifier(glue->dev, glue->extcon,
  204. EXTCON_USB_HOST, &glue->host_nb);
  205. if (ret)
  206. goto error_reset_assert;
  207. ret = phy_init(glue->phy);
  208. if (ret)
  209. goto error_reset_assert;
  210. musb->isr = sunxi_musb_interrupt;
  211. /* Stop the musb-core from doing runtime pm (not supported on sunxi) */
  212. pm_runtime_get(musb->controller);
  213. return 0;
  214. error_reset_assert:
  215. if (test_bit(SUNXI_MUSB_FL_HAS_RESET, &glue->flags))
  216. reset_control_assert(glue->rst);
  217. error_clk_disable:
  218. clk_disable_unprepare(glue->clk);
  219. error_sram_release:
  220. if (test_bit(SUNXI_MUSB_FL_HAS_SRAM, &glue->flags))
  221. sunxi_sram_release(musb->controller->parent);
  222. return ret;
  223. }
  224. static int sunxi_musb_exit(struct musb *musb)
  225. {
  226. struct sunxi_glue *glue = dev_get_drvdata(musb->controller->parent);
  227. pm_runtime_put(musb->controller);
  228. cancel_work_sync(&glue->work);
  229. if (test_bit(SUNXI_MUSB_FL_PHY_ON, &glue->flags))
  230. phy_power_off(glue->phy);
  231. phy_exit(glue->phy);
  232. if (test_bit(SUNXI_MUSB_FL_HAS_RESET, &glue->flags))
  233. reset_control_assert(glue->rst);
  234. clk_disable_unprepare(glue->clk);
  235. if (test_bit(SUNXI_MUSB_FL_HAS_SRAM, &glue->flags))
  236. sunxi_sram_release(musb->controller->parent);
  237. devm_usb_put_phy(glue->dev, glue->xceiv);
  238. return 0;
  239. }
  240. static void sunxi_musb_enable(struct musb *musb)
  241. {
  242. struct sunxi_glue *glue = dev_get_drvdata(musb->controller->parent);
  243. glue->musb = musb;
  244. /* musb_core does not call us in a balanced manner */
  245. if (test_and_set_bit(SUNXI_MUSB_FL_ENABLED, &glue->flags))
  246. return;
  247. schedule_work(&glue->work);
  248. }
  249. static void sunxi_musb_disable(struct musb *musb)
  250. {
  251. struct sunxi_glue *glue = dev_get_drvdata(musb->controller->parent);
  252. clear_bit(SUNXI_MUSB_FL_ENABLED, &glue->flags);
  253. }
  254. static struct dma_controller *
  255. sunxi_musb_dma_controller_create(struct musb *musb, void __iomem *base)
  256. {
  257. return NULL;
  258. }
  259. static void sunxi_musb_dma_controller_destroy(struct dma_controller *c)
  260. {
  261. }
  262. static int sunxi_musb_set_mode(struct musb *musb, u8 mode)
  263. {
  264. struct sunxi_glue *glue = dev_get_drvdata(musb->controller->parent);
  265. enum phy_mode new_mode;
  266. switch (mode) {
  267. case MUSB_HOST:
  268. new_mode = PHY_MODE_USB_HOST;
  269. break;
  270. case MUSB_PERIPHERAL:
  271. new_mode = PHY_MODE_USB_DEVICE;
  272. break;
  273. case MUSB_OTG:
  274. new_mode = PHY_MODE_USB_OTG;
  275. break;
  276. default:
  277. dev_err(musb->controller->parent,
  278. "Error requested mode not supported by this kernel\n");
  279. return -EINVAL;
  280. }
  281. if (glue->phy_mode == new_mode)
  282. return 0;
  283. if (musb->port_mode != MUSB_PORT_MODE_DUAL_ROLE) {
  284. dev_err(musb->controller->parent,
  285. "Error changing modes is only supported in dual role mode\n");
  286. return -EINVAL;
  287. }
  288. if (musb->port1_status & USB_PORT_STAT_ENABLE)
  289. musb_root_disconnect(musb);
  290. /*
  291. * phy_set_mode may sleep, and we're called with a spinlock held,
  292. * so let sunxi_musb_work deal with it.
  293. */
  294. glue->phy_mode = new_mode;
  295. set_bit(SUNXI_MUSB_FL_PHY_MODE_PEND, &glue->flags);
  296. schedule_work(&glue->work);
  297. return 0;
  298. }
  299. static int sunxi_musb_recover(struct musb *musb)
  300. {
  301. struct sunxi_glue *glue = dev_get_drvdata(musb->controller->parent);
  302. /*
  303. * Schedule a phy_set_mode with the current glue->phy_mode value,
  304. * this will force end the current session.
  305. */
  306. set_bit(SUNXI_MUSB_FL_PHY_MODE_PEND, &glue->flags);
  307. schedule_work(&glue->work);
  308. return 0;
  309. }
  310. /*
  311. * sunxi musb register layout
  312. * 0x00 - 0x17 fifo regs, 1 long per fifo
  313. * 0x40 - 0x57 generic control regs (power - frame)
  314. * 0x80 - 0x8f ep control regs (addressed through hw_ep->regs, indexed)
  315. * 0x90 - 0x97 fifo control regs (indexed)
  316. * 0x98 - 0x9f multipoint / busctl regs (indexed)
  317. * 0xc0 configdata reg
  318. */
  319. static u32 sunxi_musb_fifo_offset(u8 epnum)
  320. {
  321. return (epnum * 4);
  322. }
  323. static u32 sunxi_musb_ep_offset(u8 epnum, u16 offset)
  324. {
  325. WARN_ONCE(offset != 0,
  326. "sunxi_musb_ep_offset called with non 0 offset\n");
  327. return 0x80; /* indexed, so ignore epnum */
  328. }
  329. static u32 sunxi_musb_busctl_offset(u8 epnum, u16 offset)
  330. {
  331. return SUNXI_MUSB_TXFUNCADDR + offset;
  332. }
  333. static u8 sunxi_musb_readb(const void __iomem *addr, unsigned offset)
  334. {
  335. struct sunxi_glue *glue;
  336. if (addr == sunxi_musb->mregs) {
  337. /* generic control or fifo control reg access */
  338. switch (offset) {
  339. case MUSB_FADDR:
  340. return readb(addr + SUNXI_MUSB_FADDR);
  341. case MUSB_POWER:
  342. return readb(addr + SUNXI_MUSB_POWER);
  343. case MUSB_INTRUSB:
  344. return readb(addr + SUNXI_MUSB_INTRUSB);
  345. case MUSB_INTRUSBE:
  346. return readb(addr + SUNXI_MUSB_INTRUSBE);
  347. case MUSB_INDEX:
  348. return readb(addr + SUNXI_MUSB_INDEX);
  349. case MUSB_TESTMODE:
  350. return 0; /* No testmode on sunxi */
  351. case MUSB_DEVCTL:
  352. return readb(addr + SUNXI_MUSB_DEVCTL);
  353. case MUSB_TXFIFOSZ:
  354. return readb(addr + SUNXI_MUSB_TXFIFOSZ);
  355. case MUSB_RXFIFOSZ:
  356. return readb(addr + SUNXI_MUSB_RXFIFOSZ);
  357. case MUSB_CONFIGDATA + 0x10: /* See musb_read_configdata() */
  358. glue = dev_get_drvdata(sunxi_musb->controller->parent);
  359. /* A33 saves a reg, and we get to hardcode this */
  360. if (test_bit(SUNXI_MUSB_FL_NO_CONFIGDATA,
  361. &glue->flags))
  362. return 0xde;
  363. return readb(addr + SUNXI_MUSB_CONFIGDATA);
  364. /* Offset for these is fixed by sunxi_musb_busctl_offset() */
  365. case SUNXI_MUSB_TXFUNCADDR:
  366. case SUNXI_MUSB_TXHUBADDR:
  367. case SUNXI_MUSB_TXHUBPORT:
  368. case SUNXI_MUSB_RXFUNCADDR:
  369. case SUNXI_MUSB_RXHUBADDR:
  370. case SUNXI_MUSB_RXHUBPORT:
  371. /* multipoint / busctl reg access */
  372. return readb(addr + offset);
  373. default:
  374. dev_err(sunxi_musb->controller->parent,
  375. "Error unknown readb offset %u\n", offset);
  376. return 0;
  377. }
  378. } else if (addr == (sunxi_musb->mregs + 0x80)) {
  379. /* ep control reg access */
  380. /* sunxi has a 2 byte hole before the txtype register */
  381. if (offset >= MUSB_TXTYPE)
  382. offset += 2;
  383. return readb(addr + offset);
  384. }
  385. dev_err(sunxi_musb->controller->parent,
  386. "Error unknown readb at 0x%x bytes offset\n",
  387. (int)(addr - sunxi_musb->mregs));
  388. return 0;
  389. }
  390. static void sunxi_musb_writeb(void __iomem *addr, unsigned offset, u8 data)
  391. {
  392. if (addr == sunxi_musb->mregs) {
  393. /* generic control or fifo control reg access */
  394. switch (offset) {
  395. case MUSB_FADDR:
  396. return writeb(data, addr + SUNXI_MUSB_FADDR);
  397. case MUSB_POWER:
  398. return writeb(data, addr + SUNXI_MUSB_POWER);
  399. case MUSB_INTRUSB:
  400. return writeb(data, addr + SUNXI_MUSB_INTRUSB);
  401. case MUSB_INTRUSBE:
  402. return writeb(data, addr + SUNXI_MUSB_INTRUSBE);
  403. case MUSB_INDEX:
  404. return writeb(data, addr + SUNXI_MUSB_INDEX);
  405. case MUSB_TESTMODE:
  406. if (data)
  407. dev_warn(sunxi_musb->controller->parent,
  408. "sunxi-musb does not have testmode\n");
  409. return;
  410. case MUSB_DEVCTL:
  411. return writeb(data, addr + SUNXI_MUSB_DEVCTL);
  412. case MUSB_TXFIFOSZ:
  413. return writeb(data, addr + SUNXI_MUSB_TXFIFOSZ);
  414. case MUSB_RXFIFOSZ:
  415. return writeb(data, addr + SUNXI_MUSB_RXFIFOSZ);
  416. /* Offset for these is fixed by sunxi_musb_busctl_offset() */
  417. case SUNXI_MUSB_TXFUNCADDR:
  418. case SUNXI_MUSB_TXHUBADDR:
  419. case SUNXI_MUSB_TXHUBPORT:
  420. case SUNXI_MUSB_RXFUNCADDR:
  421. case SUNXI_MUSB_RXHUBADDR:
  422. case SUNXI_MUSB_RXHUBPORT:
  423. /* multipoint / busctl reg access */
  424. return writeb(data, addr + offset);
  425. default:
  426. dev_err(sunxi_musb->controller->parent,
  427. "Error unknown writeb offset %u\n", offset);
  428. return;
  429. }
  430. } else if (addr == (sunxi_musb->mregs + 0x80)) {
  431. /* ep control reg access */
  432. if (offset >= MUSB_TXTYPE)
  433. offset += 2;
  434. return writeb(data, addr + offset);
  435. }
  436. dev_err(sunxi_musb->controller->parent,
  437. "Error unknown writeb at 0x%x bytes offset\n",
  438. (int)(addr - sunxi_musb->mregs));
  439. }
  440. static u16 sunxi_musb_readw(const void __iomem *addr, unsigned offset)
  441. {
  442. if (addr == sunxi_musb->mregs) {
  443. /* generic control or fifo control reg access */
  444. switch (offset) {
  445. case MUSB_INTRTX:
  446. return readw(addr + SUNXI_MUSB_INTRTX);
  447. case MUSB_INTRRX:
  448. return readw(addr + SUNXI_MUSB_INTRRX);
  449. case MUSB_INTRTXE:
  450. return readw(addr + SUNXI_MUSB_INTRTXE);
  451. case MUSB_INTRRXE:
  452. return readw(addr + SUNXI_MUSB_INTRRXE);
  453. case MUSB_FRAME:
  454. return readw(addr + SUNXI_MUSB_FRAME);
  455. case MUSB_TXFIFOADD:
  456. return readw(addr + SUNXI_MUSB_TXFIFOADD);
  457. case MUSB_RXFIFOADD:
  458. return readw(addr + SUNXI_MUSB_RXFIFOADD);
  459. case MUSB_HWVERS:
  460. return 0; /* sunxi musb version is not known */
  461. default:
  462. dev_err(sunxi_musb->controller->parent,
  463. "Error unknown readw offset %u\n", offset);
  464. return 0;
  465. }
  466. } else if (addr == (sunxi_musb->mregs + 0x80)) {
  467. /* ep control reg access */
  468. return readw(addr + offset);
  469. }
  470. dev_err(sunxi_musb->controller->parent,
  471. "Error unknown readw at 0x%x bytes offset\n",
  472. (int)(addr - sunxi_musb->mregs));
  473. return 0;
  474. }
  475. static void sunxi_musb_writew(void __iomem *addr, unsigned offset, u16 data)
  476. {
  477. if (addr == sunxi_musb->mregs) {
  478. /* generic control or fifo control reg access */
  479. switch (offset) {
  480. case MUSB_INTRTX:
  481. return writew(data, addr + SUNXI_MUSB_INTRTX);
  482. case MUSB_INTRRX:
  483. return writew(data, addr + SUNXI_MUSB_INTRRX);
  484. case MUSB_INTRTXE:
  485. return writew(data, addr + SUNXI_MUSB_INTRTXE);
  486. case MUSB_INTRRXE:
  487. return writew(data, addr + SUNXI_MUSB_INTRRXE);
  488. case MUSB_FRAME:
  489. return writew(data, addr + SUNXI_MUSB_FRAME);
  490. case MUSB_TXFIFOADD:
  491. return writew(data, addr + SUNXI_MUSB_TXFIFOADD);
  492. case MUSB_RXFIFOADD:
  493. return writew(data, addr + SUNXI_MUSB_RXFIFOADD);
  494. default:
  495. dev_err(sunxi_musb->controller->parent,
  496. "Error unknown writew offset %u\n", offset);
  497. return;
  498. }
  499. } else if (addr == (sunxi_musb->mregs + 0x80)) {
  500. /* ep control reg access */
  501. return writew(data, addr + offset);
  502. }
  503. dev_err(sunxi_musb->controller->parent,
  504. "Error unknown writew at 0x%x bytes offset\n",
  505. (int)(addr - sunxi_musb->mregs));
  506. }
  507. static const struct musb_platform_ops sunxi_musb_ops = {
  508. .quirks = MUSB_INDEXED_EP,
  509. .init = sunxi_musb_init,
  510. .exit = sunxi_musb_exit,
  511. .enable = sunxi_musb_enable,
  512. .disable = sunxi_musb_disable,
  513. .fifo_offset = sunxi_musb_fifo_offset,
  514. .ep_offset = sunxi_musb_ep_offset,
  515. .busctl_offset = sunxi_musb_busctl_offset,
  516. .readb = sunxi_musb_readb,
  517. .writeb = sunxi_musb_writeb,
  518. .readw = sunxi_musb_readw,
  519. .writew = sunxi_musb_writew,
  520. .dma_init = sunxi_musb_dma_controller_create,
  521. .dma_exit = sunxi_musb_dma_controller_destroy,
  522. .set_mode = sunxi_musb_set_mode,
  523. .recover = sunxi_musb_recover,
  524. .set_vbus = sunxi_musb_set_vbus,
  525. .pre_root_reset_end = sunxi_musb_pre_root_reset_end,
  526. .post_root_reset_end = sunxi_musb_post_root_reset_end,
  527. };
  528. /* Allwinner OTG supports up to 5 endpoints */
  529. #define SUNXI_MUSB_MAX_EP_NUM 6
  530. #define SUNXI_MUSB_RAM_BITS 11
  531. static struct musb_fifo_cfg sunxi_musb_mode_cfg[] = {
  532. MUSB_EP_FIFO_SINGLE(1, FIFO_TX, 512),
  533. MUSB_EP_FIFO_SINGLE(1, FIFO_RX, 512),
  534. MUSB_EP_FIFO_SINGLE(2, FIFO_TX, 512),
  535. MUSB_EP_FIFO_SINGLE(2, FIFO_RX, 512),
  536. MUSB_EP_FIFO_SINGLE(3, FIFO_TX, 512),
  537. MUSB_EP_FIFO_SINGLE(3, FIFO_RX, 512),
  538. MUSB_EP_FIFO_SINGLE(4, FIFO_TX, 512),
  539. MUSB_EP_FIFO_SINGLE(4, FIFO_RX, 512),
  540. MUSB_EP_FIFO_SINGLE(5, FIFO_TX, 512),
  541. MUSB_EP_FIFO_SINGLE(5, FIFO_RX, 512),
  542. };
  543. /* H3/V3s OTG supports only 4 endpoints */
  544. #define SUNXI_MUSB_MAX_EP_NUM_H3 5
  545. static struct musb_fifo_cfg sunxi_musb_mode_cfg_h3[] = {
  546. MUSB_EP_FIFO_SINGLE(1, FIFO_TX, 512),
  547. MUSB_EP_FIFO_SINGLE(1, FIFO_RX, 512),
  548. MUSB_EP_FIFO_SINGLE(2, FIFO_TX, 512),
  549. MUSB_EP_FIFO_SINGLE(2, FIFO_RX, 512),
  550. MUSB_EP_FIFO_SINGLE(3, FIFO_TX, 512),
  551. MUSB_EP_FIFO_SINGLE(3, FIFO_RX, 512),
  552. MUSB_EP_FIFO_SINGLE(4, FIFO_TX, 512),
  553. MUSB_EP_FIFO_SINGLE(4, FIFO_RX, 512),
  554. };
  555. static const struct musb_hdrc_config sunxi_musb_hdrc_config = {
  556. .fifo_cfg = sunxi_musb_mode_cfg,
  557. .fifo_cfg_size = ARRAY_SIZE(sunxi_musb_mode_cfg),
  558. .multipoint = true,
  559. .dyn_fifo = true,
  560. .soft_con = true,
  561. .num_eps = SUNXI_MUSB_MAX_EP_NUM,
  562. .ram_bits = SUNXI_MUSB_RAM_BITS,
  563. .dma = 0,
  564. };
  565. static struct musb_hdrc_config sunxi_musb_hdrc_config_h3 = {
  566. .fifo_cfg = sunxi_musb_mode_cfg_h3,
  567. .fifo_cfg_size = ARRAY_SIZE(sunxi_musb_mode_cfg_h3),
  568. .multipoint = true,
  569. .dyn_fifo = true,
  570. .soft_con = true,
  571. .num_eps = SUNXI_MUSB_MAX_EP_NUM_H3,
  572. .ram_bits = SUNXI_MUSB_RAM_BITS,
  573. .dma = 0,
  574. };
  575. static int sunxi_musb_probe(struct platform_device *pdev)
  576. {
  577. struct musb_hdrc_platform_data pdata;
  578. struct platform_device_info pinfo;
  579. struct sunxi_glue *glue;
  580. struct device_node *np = pdev->dev.of_node;
  581. int ret;
  582. if (!np) {
  583. dev_err(&pdev->dev, "Error no device tree node found\n");
  584. return -EINVAL;
  585. }
  586. glue = devm_kzalloc(&pdev->dev, sizeof(*glue), GFP_KERNEL);
  587. if (!glue)
  588. return -ENOMEM;
  589. memset(&pdata, 0, sizeof(pdata));
  590. switch (usb_get_dr_mode(&pdev->dev)) {
  591. #if defined CONFIG_USB_MUSB_DUAL_ROLE || defined CONFIG_USB_MUSB_HOST
  592. case USB_DR_MODE_HOST:
  593. pdata.mode = MUSB_PORT_MODE_HOST;
  594. glue->phy_mode = PHY_MODE_USB_HOST;
  595. break;
  596. #endif
  597. #if defined CONFIG_USB_MUSB_DUAL_ROLE || defined CONFIG_USB_MUSB_GADGET
  598. case USB_DR_MODE_PERIPHERAL:
  599. pdata.mode = MUSB_PORT_MODE_GADGET;
  600. glue->phy_mode = PHY_MODE_USB_DEVICE;
  601. break;
  602. #endif
  603. #ifdef CONFIG_USB_MUSB_DUAL_ROLE
  604. case USB_DR_MODE_OTG:
  605. pdata.mode = MUSB_PORT_MODE_DUAL_ROLE;
  606. glue->phy_mode = PHY_MODE_USB_OTG;
  607. break;
  608. #endif
  609. default:
  610. dev_err(&pdev->dev, "Invalid or missing 'dr_mode' property\n");
  611. return -EINVAL;
  612. }
  613. pdata.platform_ops = &sunxi_musb_ops;
  614. if (!of_device_is_compatible(np, "allwinner,sun8i-h3-musb"))
  615. pdata.config = &sunxi_musb_hdrc_config;
  616. else
  617. pdata.config = &sunxi_musb_hdrc_config_h3;
  618. glue->dev = &pdev->dev;
  619. INIT_WORK(&glue->work, sunxi_musb_work);
  620. glue->host_nb.notifier_call = sunxi_musb_host_notifier;
  621. if (of_device_is_compatible(np, "allwinner,sun4i-a10-musb"))
  622. set_bit(SUNXI_MUSB_FL_HAS_SRAM, &glue->flags);
  623. if (of_device_is_compatible(np, "allwinner,sun6i-a31-musb"))
  624. set_bit(SUNXI_MUSB_FL_HAS_RESET, &glue->flags);
  625. if (of_device_is_compatible(np, "allwinner,sun8i-a33-musb") ||
  626. of_device_is_compatible(np, "allwinner,sun8i-h3-musb")) {
  627. set_bit(SUNXI_MUSB_FL_HAS_RESET, &glue->flags);
  628. set_bit(SUNXI_MUSB_FL_NO_CONFIGDATA, &glue->flags);
  629. }
  630. glue->clk = devm_clk_get(&pdev->dev, NULL);
  631. if (IS_ERR(glue->clk)) {
  632. dev_err(&pdev->dev, "Error getting clock: %ld\n",
  633. PTR_ERR(glue->clk));
  634. return PTR_ERR(glue->clk);
  635. }
  636. if (test_bit(SUNXI_MUSB_FL_HAS_RESET, &glue->flags)) {
  637. glue->rst = devm_reset_control_get(&pdev->dev, NULL);
  638. if (IS_ERR(glue->rst)) {
  639. if (PTR_ERR(glue->rst) == -EPROBE_DEFER)
  640. return -EPROBE_DEFER;
  641. dev_err(&pdev->dev, "Error getting reset %ld\n",
  642. PTR_ERR(glue->rst));
  643. return PTR_ERR(glue->rst);
  644. }
  645. }
  646. glue->extcon = extcon_get_edev_by_phandle(&pdev->dev, 0);
  647. if (IS_ERR(glue->extcon)) {
  648. if (PTR_ERR(glue->extcon) == -EPROBE_DEFER)
  649. return -EPROBE_DEFER;
  650. dev_err(&pdev->dev, "Invalid or missing extcon\n");
  651. return PTR_ERR(glue->extcon);
  652. }
  653. glue->phy = devm_phy_get(&pdev->dev, "usb");
  654. if (IS_ERR(glue->phy)) {
  655. if (PTR_ERR(glue->phy) == -EPROBE_DEFER)
  656. return -EPROBE_DEFER;
  657. dev_err(&pdev->dev, "Error getting phy %ld\n",
  658. PTR_ERR(glue->phy));
  659. return PTR_ERR(glue->phy);
  660. }
  661. glue->usb_phy = usb_phy_generic_register();
  662. if (IS_ERR(glue->usb_phy)) {
  663. dev_err(&pdev->dev, "Error registering usb-phy %ld\n",
  664. PTR_ERR(glue->usb_phy));
  665. return PTR_ERR(glue->usb_phy);
  666. }
  667. glue->xceiv = devm_usb_get_phy(&pdev->dev, USB_PHY_TYPE_USB2);
  668. if (IS_ERR(glue->xceiv)) {
  669. ret = PTR_ERR(glue->xceiv);
  670. dev_err(&pdev->dev, "Error getting usb-phy %d\n", ret);
  671. goto err_unregister_usb_phy;
  672. }
  673. platform_set_drvdata(pdev, glue);
  674. memset(&pinfo, 0, sizeof(pinfo));
  675. pinfo.name = "musb-hdrc";
  676. pinfo.id = PLATFORM_DEVID_AUTO;
  677. pinfo.parent = &pdev->dev;
  678. pinfo.res = pdev->resource;
  679. pinfo.num_res = pdev->num_resources;
  680. pinfo.data = &pdata;
  681. pinfo.size_data = sizeof(pdata);
  682. glue->musb_pdev = platform_device_register_full(&pinfo);
  683. if (IS_ERR(glue->musb_pdev)) {
  684. ret = PTR_ERR(glue->musb_pdev);
  685. dev_err(&pdev->dev, "Error registering musb dev: %d\n", ret);
  686. goto err_unregister_usb_phy;
  687. }
  688. return 0;
  689. err_unregister_usb_phy:
  690. usb_phy_generic_unregister(glue->usb_phy);
  691. return ret;
  692. }
  693. static int sunxi_musb_remove(struct platform_device *pdev)
  694. {
  695. struct sunxi_glue *glue = platform_get_drvdata(pdev);
  696. struct platform_device *usb_phy = glue->usb_phy;
  697. platform_device_unregister(glue->musb_pdev);
  698. usb_phy_generic_unregister(usb_phy);
  699. return 0;
  700. }
  701. static const struct of_device_id sunxi_musb_match[] = {
  702. { .compatible = "allwinner,sun4i-a10-musb", },
  703. { .compatible = "allwinner,sun6i-a31-musb", },
  704. { .compatible = "allwinner,sun8i-a33-musb", },
  705. { .compatible = "allwinner,sun8i-h3-musb", },
  706. {}
  707. };
  708. MODULE_DEVICE_TABLE(of, sunxi_musb_match);
  709. static struct platform_driver sunxi_musb_driver = {
  710. .probe = sunxi_musb_probe,
  711. .remove = sunxi_musb_remove,
  712. .driver = {
  713. .name = "musb-sunxi",
  714. .of_match_table = sunxi_musb_match,
  715. },
  716. };
  717. module_platform_driver(sunxi_musb_driver);
  718. MODULE_DESCRIPTION("Allwinner sunxi MUSB Glue Layer");
  719. MODULE_AUTHOR("Hans de Goede <hdegoede@redhat.com>");
  720. MODULE_LICENSE("GPL v2");