mtu3_core.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * mtu3_core.c - hardware access layer and gadget init/exit of
  4. * MediaTek usb3 Dual-Role Controller Driver
  5. *
  6. * Copyright (C) 2016 MediaTek Inc.
  7. *
  8. * Author: Chunfeng Yun <chunfeng.yun@mediatek.com>
  9. */
  10. #include <linux/dma-mapping.h>
  11. #include <linux/kernel.h>
  12. #include <linux/module.h>
  13. #include <linux/of_address.h>
  14. #include <linux/of_irq.h>
  15. #include <linux/platform_device.h>
  16. #include "mtu3.h"
  17. static int ep_fifo_alloc(struct mtu3_ep *mep, u32 seg_size)
  18. {
  19. struct mtu3_fifo_info *fifo = mep->fifo;
  20. u32 num_bits = DIV_ROUND_UP(seg_size, MTU3_EP_FIFO_UNIT);
  21. u32 start_bit;
  22. /* ensure that @mep->fifo_seg_size is power of two */
  23. num_bits = roundup_pow_of_two(num_bits);
  24. if (num_bits > fifo->limit)
  25. return -EINVAL;
  26. mep->fifo_seg_size = num_bits * MTU3_EP_FIFO_UNIT;
  27. num_bits = num_bits * (mep->slot + 1);
  28. start_bit = bitmap_find_next_zero_area(fifo->bitmap,
  29. fifo->limit, 0, num_bits, 0);
  30. if (start_bit >= fifo->limit)
  31. return -EOVERFLOW;
  32. bitmap_set(fifo->bitmap, start_bit, num_bits);
  33. mep->fifo_size = num_bits * MTU3_EP_FIFO_UNIT;
  34. mep->fifo_addr = fifo->base + MTU3_EP_FIFO_UNIT * start_bit;
  35. dev_dbg(mep->mtu->dev, "%s fifo:%#x/%#x, start_bit: %d\n",
  36. __func__, mep->fifo_seg_size, mep->fifo_size, start_bit);
  37. return mep->fifo_addr;
  38. }
  39. static void ep_fifo_free(struct mtu3_ep *mep)
  40. {
  41. struct mtu3_fifo_info *fifo = mep->fifo;
  42. u32 addr = mep->fifo_addr;
  43. u32 bits = mep->fifo_size / MTU3_EP_FIFO_UNIT;
  44. u32 start_bit;
  45. if (unlikely(addr < fifo->base || bits > fifo->limit))
  46. return;
  47. start_bit = (addr - fifo->base) / MTU3_EP_FIFO_UNIT;
  48. bitmap_clear(fifo->bitmap, start_bit, bits);
  49. mep->fifo_size = 0;
  50. mep->fifo_seg_size = 0;
  51. dev_dbg(mep->mtu->dev, "%s size:%#x/%#x, start_bit: %d\n",
  52. __func__, mep->fifo_seg_size, mep->fifo_size, start_bit);
  53. }
  54. /* enable/disable U3D SS function */
  55. static inline void mtu3_ss_func_set(struct mtu3 *mtu, bool enable)
  56. {
  57. /* If usb3_en==0, LTSSM will go to SS.Disable state */
  58. if (enable)
  59. mtu3_setbits(mtu->mac_base, U3D_USB3_CONFIG, USB3_EN);
  60. else
  61. mtu3_clrbits(mtu->mac_base, U3D_USB3_CONFIG, USB3_EN);
  62. dev_dbg(mtu->dev, "USB3_EN = %d\n", !!enable);
  63. }
  64. /* set/clear U3D HS device soft connect */
  65. static inline void mtu3_hs_softconn_set(struct mtu3 *mtu, bool enable)
  66. {
  67. if (enable) {
  68. mtu3_setbits(mtu->mac_base, U3D_POWER_MANAGEMENT,
  69. SOFT_CONN | SUSPENDM_ENABLE);
  70. } else {
  71. mtu3_clrbits(mtu->mac_base, U3D_POWER_MANAGEMENT,
  72. SOFT_CONN | SUSPENDM_ENABLE);
  73. }
  74. dev_dbg(mtu->dev, "SOFTCONN = %d\n", !!enable);
  75. }
  76. /* only port0 of U2/U3 supports device mode */
  77. static int mtu3_device_enable(struct mtu3 *mtu)
  78. {
  79. void __iomem *ibase = mtu->ippc_base;
  80. u32 check_clk = 0;
  81. mtu3_clrbits(ibase, U3D_SSUSB_IP_PW_CTRL2, SSUSB_IP_DEV_PDN);
  82. if (mtu->is_u3_ip) {
  83. check_clk = SSUSB_U3_MAC_RST_B_STS;
  84. mtu3_clrbits(ibase, SSUSB_U3_CTRL(0),
  85. (SSUSB_U3_PORT_DIS | SSUSB_U3_PORT_PDN |
  86. SSUSB_U3_PORT_HOST_SEL));
  87. }
  88. mtu3_clrbits(ibase, SSUSB_U2_CTRL(0),
  89. (SSUSB_U2_PORT_DIS | SSUSB_U2_PORT_PDN |
  90. SSUSB_U2_PORT_HOST_SEL));
  91. if (mtu->ssusb->dr_mode == USB_DR_MODE_OTG)
  92. mtu3_setbits(ibase, SSUSB_U2_CTRL(0), SSUSB_U2_PORT_OTG_SEL);
  93. return ssusb_check_clocks(mtu->ssusb, check_clk);
  94. }
  95. static void mtu3_device_disable(struct mtu3 *mtu)
  96. {
  97. void __iomem *ibase = mtu->ippc_base;
  98. if (mtu->is_u3_ip)
  99. mtu3_setbits(ibase, SSUSB_U3_CTRL(0),
  100. (SSUSB_U3_PORT_DIS | SSUSB_U3_PORT_PDN));
  101. mtu3_setbits(ibase, SSUSB_U2_CTRL(0),
  102. SSUSB_U2_PORT_DIS | SSUSB_U2_PORT_PDN);
  103. if (mtu->ssusb->dr_mode == USB_DR_MODE_OTG)
  104. mtu3_clrbits(ibase, SSUSB_U2_CTRL(0), SSUSB_U2_PORT_OTG_SEL);
  105. mtu3_setbits(ibase, U3D_SSUSB_IP_PW_CTRL2, SSUSB_IP_DEV_PDN);
  106. }
  107. /* reset U3D's device module. */
  108. static void mtu3_device_reset(struct mtu3 *mtu)
  109. {
  110. void __iomem *ibase = mtu->ippc_base;
  111. mtu3_setbits(ibase, U3D_SSUSB_DEV_RST_CTRL, SSUSB_DEV_SW_RST);
  112. udelay(1);
  113. mtu3_clrbits(ibase, U3D_SSUSB_DEV_RST_CTRL, SSUSB_DEV_SW_RST);
  114. }
  115. /* disable all interrupts */
  116. static void mtu3_intr_disable(struct mtu3 *mtu)
  117. {
  118. void __iomem *mbase = mtu->mac_base;
  119. /* Disable level 1 interrupts */
  120. mtu3_writel(mbase, U3D_LV1IECR, ~0x0);
  121. /* Disable endpoint interrupts */
  122. mtu3_writel(mbase, U3D_EPIECR, ~0x0);
  123. }
  124. static void mtu3_intr_status_clear(struct mtu3 *mtu)
  125. {
  126. void __iomem *mbase = mtu->mac_base;
  127. /* Clear EP0 and Tx/Rx EPn interrupts status */
  128. mtu3_writel(mbase, U3D_EPISR, ~0x0);
  129. /* Clear U2 USB common interrupts status */
  130. mtu3_writel(mbase, U3D_COMMON_USB_INTR, ~0x0);
  131. /* Clear U3 LTSSM interrupts status */
  132. mtu3_writel(mbase, U3D_LTSSM_INTR, ~0x0);
  133. /* Clear speed change interrupt status */
  134. mtu3_writel(mbase, U3D_DEV_LINK_INTR, ~0x0);
  135. }
  136. /* enable system global interrupt */
  137. static void mtu3_intr_enable(struct mtu3 *mtu)
  138. {
  139. void __iomem *mbase = mtu->mac_base;
  140. u32 value;
  141. /*Enable level 1 interrupts (BMU, QMU, MAC3, DMA, MAC2, EPCTL) */
  142. value = BMU_INTR | QMU_INTR | MAC3_INTR | MAC2_INTR | EP_CTRL_INTR;
  143. mtu3_writel(mbase, U3D_LV1IESR, value);
  144. /* Enable U2 common USB interrupts */
  145. value = SUSPEND_INTR | RESUME_INTR | RESET_INTR;
  146. mtu3_writel(mbase, U3D_COMMON_USB_INTR_ENABLE, value);
  147. if (mtu->is_u3_ip) {
  148. /* Enable U3 LTSSM interrupts */
  149. value = HOT_RST_INTR | WARM_RST_INTR | VBUS_RISE_INTR |
  150. VBUS_FALL_INTR | ENTER_U3_INTR | EXIT_U3_INTR;
  151. mtu3_writel(mbase, U3D_LTSSM_INTR_ENABLE, value);
  152. }
  153. /* Enable QMU interrupts. */
  154. value = TXQ_CSERR_INT | TXQ_LENERR_INT | RXQ_CSERR_INT |
  155. RXQ_LENERR_INT | RXQ_ZLPERR_INT;
  156. mtu3_writel(mbase, U3D_QIESR1, value);
  157. /* Enable speed change interrupt */
  158. mtu3_writel(mbase, U3D_DEV_LINK_INTR_ENABLE, SSUSB_DEV_SPEED_CHG_INTR);
  159. }
  160. /* set/clear the stall and toggle bits for non-ep0 */
  161. void mtu3_ep_stall_set(struct mtu3_ep *mep, bool set)
  162. {
  163. struct mtu3 *mtu = mep->mtu;
  164. void __iomem *mbase = mtu->mac_base;
  165. u8 epnum = mep->epnum;
  166. u32 csr;
  167. if (mep->is_in) { /* TX */
  168. csr = mtu3_readl(mbase, MU3D_EP_TXCR0(epnum)) & TX_W1C_BITS;
  169. if (set)
  170. csr |= TX_SENDSTALL;
  171. else
  172. csr = (csr & (~TX_SENDSTALL)) | TX_SENTSTALL;
  173. mtu3_writel(mbase, MU3D_EP_TXCR0(epnum), csr);
  174. } else { /* RX */
  175. csr = mtu3_readl(mbase, MU3D_EP_RXCR0(epnum)) & RX_W1C_BITS;
  176. if (set)
  177. csr |= RX_SENDSTALL;
  178. else
  179. csr = (csr & (~RX_SENDSTALL)) | RX_SENTSTALL;
  180. mtu3_writel(mbase, MU3D_EP_RXCR0(epnum), csr);
  181. }
  182. if (!set) {
  183. mtu3_setbits(mbase, U3D_EP_RST, EP_RST(mep->is_in, epnum));
  184. mtu3_clrbits(mbase, U3D_EP_RST, EP_RST(mep->is_in, epnum));
  185. mep->flags &= ~MTU3_EP_STALL;
  186. } else {
  187. mep->flags |= MTU3_EP_STALL;
  188. }
  189. dev_dbg(mtu->dev, "%s: %s\n", mep->name,
  190. set ? "SEND STALL" : "CLEAR STALL, with EP RESET");
  191. }
  192. void mtu3_dev_on_off(struct mtu3 *mtu, int is_on)
  193. {
  194. if (mtu->is_u3_ip && mtu->max_speed >= USB_SPEED_SUPER)
  195. mtu3_ss_func_set(mtu, is_on);
  196. else
  197. mtu3_hs_softconn_set(mtu, is_on);
  198. dev_info(mtu->dev, "gadget (%s) pullup D%s\n",
  199. usb_speed_string(mtu->max_speed), is_on ? "+" : "-");
  200. }
  201. void mtu3_start(struct mtu3 *mtu)
  202. {
  203. void __iomem *mbase = mtu->mac_base;
  204. dev_dbg(mtu->dev, "%s devctl 0x%x\n", __func__,
  205. mtu3_readl(mbase, U3D_DEVICE_CONTROL));
  206. mtu3_clrbits(mtu->ippc_base, U3D_SSUSB_IP_PW_CTRL2, SSUSB_IP_DEV_PDN);
  207. /*
  208. * When disable U2 port, USB2_CSR's register will be reset to
  209. * default value after re-enable it again(HS is enabled by default).
  210. * So if force mac to work as FS, disable HS function.
  211. */
  212. if (mtu->max_speed == USB_SPEED_FULL)
  213. mtu3_clrbits(mbase, U3D_POWER_MANAGEMENT, HS_ENABLE);
  214. /* Initialize the default interrupts */
  215. mtu3_intr_enable(mtu);
  216. mtu->is_active = 1;
  217. if (mtu->softconnect)
  218. mtu3_dev_on_off(mtu, 1);
  219. }
  220. void mtu3_stop(struct mtu3 *mtu)
  221. {
  222. dev_dbg(mtu->dev, "%s\n", __func__);
  223. mtu3_intr_disable(mtu);
  224. mtu3_intr_status_clear(mtu);
  225. if (mtu->softconnect)
  226. mtu3_dev_on_off(mtu, 0);
  227. mtu->is_active = 0;
  228. mtu3_setbits(mtu->ippc_base, U3D_SSUSB_IP_PW_CTRL2, SSUSB_IP_DEV_PDN);
  229. }
  230. /* for non-ep0 */
  231. int mtu3_config_ep(struct mtu3 *mtu, struct mtu3_ep *mep,
  232. int interval, int burst, int mult)
  233. {
  234. void __iomem *mbase = mtu->mac_base;
  235. int epnum = mep->epnum;
  236. u32 csr0, csr1, csr2;
  237. int fifo_sgsz, fifo_addr;
  238. int num_pkts;
  239. fifo_addr = ep_fifo_alloc(mep, mep->maxp);
  240. if (fifo_addr < 0) {
  241. dev_err(mtu->dev, "alloc ep fifo failed(%d)\n", mep->maxp);
  242. return -ENOMEM;
  243. }
  244. fifo_sgsz = ilog2(mep->fifo_seg_size);
  245. dev_dbg(mtu->dev, "%s fifosz: %x(%x/%x)\n", __func__, fifo_sgsz,
  246. mep->fifo_seg_size, mep->fifo_size);
  247. if (mep->is_in) {
  248. csr0 = TX_TXMAXPKTSZ(mep->maxp);
  249. csr0 |= TX_DMAREQEN;
  250. num_pkts = (burst + 1) * (mult + 1) - 1;
  251. csr1 = TX_SS_BURST(burst) | TX_SLOT(mep->slot);
  252. csr1 |= TX_MAX_PKT(num_pkts) | TX_MULT(mult);
  253. csr2 = TX_FIFOADDR(fifo_addr >> 4);
  254. csr2 |= TX_FIFOSEGSIZE(fifo_sgsz);
  255. switch (mep->type) {
  256. case USB_ENDPOINT_XFER_BULK:
  257. csr1 |= TX_TYPE(TYPE_BULK);
  258. break;
  259. case USB_ENDPOINT_XFER_ISOC:
  260. csr1 |= TX_TYPE(TYPE_ISO);
  261. csr2 |= TX_BINTERVAL(interval);
  262. break;
  263. case USB_ENDPOINT_XFER_INT:
  264. csr1 |= TX_TYPE(TYPE_INT);
  265. csr2 |= TX_BINTERVAL(interval);
  266. break;
  267. }
  268. /* Enable QMU Done interrupt */
  269. mtu3_setbits(mbase, U3D_QIESR0, QMU_TX_DONE_INT(epnum));
  270. mtu3_writel(mbase, MU3D_EP_TXCR0(epnum), csr0);
  271. mtu3_writel(mbase, MU3D_EP_TXCR1(epnum), csr1);
  272. mtu3_writel(mbase, MU3D_EP_TXCR2(epnum), csr2);
  273. dev_dbg(mtu->dev, "U3D_TX%d CSR0:%#x, CSR1:%#x, CSR2:%#x\n",
  274. epnum, mtu3_readl(mbase, MU3D_EP_TXCR0(epnum)),
  275. mtu3_readl(mbase, MU3D_EP_TXCR1(epnum)),
  276. mtu3_readl(mbase, MU3D_EP_TXCR2(epnum)));
  277. } else {
  278. csr0 = RX_RXMAXPKTSZ(mep->maxp);
  279. csr0 |= RX_DMAREQEN;
  280. num_pkts = (burst + 1) * (mult + 1) - 1;
  281. csr1 = RX_SS_BURST(burst) | RX_SLOT(mep->slot);
  282. csr1 |= RX_MAX_PKT(num_pkts) | RX_MULT(mult);
  283. csr2 = RX_FIFOADDR(fifo_addr >> 4);
  284. csr2 |= RX_FIFOSEGSIZE(fifo_sgsz);
  285. switch (mep->type) {
  286. case USB_ENDPOINT_XFER_BULK:
  287. csr1 |= RX_TYPE(TYPE_BULK);
  288. break;
  289. case USB_ENDPOINT_XFER_ISOC:
  290. csr1 |= RX_TYPE(TYPE_ISO);
  291. csr2 |= RX_BINTERVAL(interval);
  292. break;
  293. case USB_ENDPOINT_XFER_INT:
  294. csr1 |= RX_TYPE(TYPE_INT);
  295. csr2 |= RX_BINTERVAL(interval);
  296. break;
  297. }
  298. /*Enable QMU Done interrupt */
  299. mtu3_setbits(mbase, U3D_QIESR0, QMU_RX_DONE_INT(epnum));
  300. mtu3_writel(mbase, MU3D_EP_RXCR0(epnum), csr0);
  301. mtu3_writel(mbase, MU3D_EP_RXCR1(epnum), csr1);
  302. mtu3_writel(mbase, MU3D_EP_RXCR2(epnum), csr2);
  303. dev_dbg(mtu->dev, "U3D_RX%d CSR0:%#x, CSR1:%#x, CSR2:%#x\n",
  304. epnum, mtu3_readl(mbase, MU3D_EP_RXCR0(epnum)),
  305. mtu3_readl(mbase, MU3D_EP_RXCR1(epnum)),
  306. mtu3_readl(mbase, MU3D_EP_RXCR2(epnum)));
  307. }
  308. dev_dbg(mtu->dev, "csr0:%#x, csr1:%#x, csr2:%#x\n", csr0, csr1, csr2);
  309. dev_dbg(mtu->dev, "%s: %s, fifo-addr:%#x, fifo-size:%#x(%#x/%#x)\n",
  310. __func__, mep->name, mep->fifo_addr, mep->fifo_size,
  311. fifo_sgsz, mep->fifo_seg_size);
  312. return 0;
  313. }
  314. /* for non-ep0 */
  315. void mtu3_deconfig_ep(struct mtu3 *mtu, struct mtu3_ep *mep)
  316. {
  317. void __iomem *mbase = mtu->mac_base;
  318. int epnum = mep->epnum;
  319. if (mep->is_in) {
  320. mtu3_writel(mbase, MU3D_EP_TXCR0(epnum), 0);
  321. mtu3_writel(mbase, MU3D_EP_TXCR1(epnum), 0);
  322. mtu3_writel(mbase, MU3D_EP_TXCR2(epnum), 0);
  323. mtu3_setbits(mbase, U3D_QIECR0, QMU_TX_DONE_INT(epnum));
  324. } else {
  325. mtu3_writel(mbase, MU3D_EP_RXCR0(epnum), 0);
  326. mtu3_writel(mbase, MU3D_EP_RXCR1(epnum), 0);
  327. mtu3_writel(mbase, MU3D_EP_RXCR2(epnum), 0);
  328. mtu3_setbits(mbase, U3D_QIECR0, QMU_RX_DONE_INT(epnum));
  329. }
  330. ep_fifo_free(mep);
  331. dev_dbg(mtu->dev, "%s: %s\n", __func__, mep->name);
  332. }
  333. /*
  334. * Two scenarios:
  335. * 1. when device IP supports SS, the fifo of EP0, TX EPs, RX EPs
  336. * are separated;
  337. * 2. when supports only HS, the fifo is shared for all EPs, and
  338. * the capability registers of @EPNTXFFSZ or @EPNRXFFSZ indicate
  339. * the total fifo size of non-ep0, and ep0's is fixed to 64B,
  340. * so the total fifo size is 64B + @EPNTXFFSZ;
  341. * Due to the first 64B should be reserved for EP0, non-ep0's fifo
  342. * starts from offset 64 and are divided into two equal parts for
  343. * TX or RX EPs for simplification.
  344. */
  345. static void get_ep_fifo_config(struct mtu3 *mtu)
  346. {
  347. struct mtu3_fifo_info *tx_fifo;
  348. struct mtu3_fifo_info *rx_fifo;
  349. u32 fifosize;
  350. if (mtu->is_u3_ip) {
  351. fifosize = mtu3_readl(mtu->mac_base, U3D_CAP_EPNTXFFSZ);
  352. tx_fifo = &mtu->tx_fifo;
  353. tx_fifo->base = 0;
  354. tx_fifo->limit = fifosize / MTU3_EP_FIFO_UNIT;
  355. bitmap_zero(tx_fifo->bitmap, MTU3_FIFO_BIT_SIZE);
  356. fifosize = mtu3_readl(mtu->mac_base, U3D_CAP_EPNRXFFSZ);
  357. rx_fifo = &mtu->rx_fifo;
  358. rx_fifo->base = 0;
  359. rx_fifo->limit = fifosize / MTU3_EP_FIFO_UNIT;
  360. bitmap_zero(rx_fifo->bitmap, MTU3_FIFO_BIT_SIZE);
  361. mtu->slot = MTU3_U3_IP_SLOT_DEFAULT;
  362. } else {
  363. fifosize = mtu3_readl(mtu->mac_base, U3D_CAP_EPNTXFFSZ);
  364. tx_fifo = &mtu->tx_fifo;
  365. tx_fifo->base = MTU3_U2_IP_EP0_FIFO_SIZE;
  366. tx_fifo->limit = (fifosize / MTU3_EP_FIFO_UNIT) >> 1;
  367. bitmap_zero(tx_fifo->bitmap, MTU3_FIFO_BIT_SIZE);
  368. rx_fifo = &mtu->rx_fifo;
  369. rx_fifo->base =
  370. tx_fifo->base + tx_fifo->limit * MTU3_EP_FIFO_UNIT;
  371. rx_fifo->limit = tx_fifo->limit;
  372. bitmap_zero(rx_fifo->bitmap, MTU3_FIFO_BIT_SIZE);
  373. mtu->slot = MTU3_U2_IP_SLOT_DEFAULT;
  374. }
  375. dev_dbg(mtu->dev, "%s, TX: base-%d, limit-%d; RX: base-%d, limit-%d\n",
  376. __func__, tx_fifo->base, tx_fifo->limit,
  377. rx_fifo->base, rx_fifo->limit);
  378. }
  379. void mtu3_ep0_setup(struct mtu3 *mtu)
  380. {
  381. u32 maxpacket = mtu->g.ep0->maxpacket;
  382. u32 csr;
  383. dev_dbg(mtu->dev, "%s maxpacket: %d\n", __func__, maxpacket);
  384. csr = mtu3_readl(mtu->mac_base, U3D_EP0CSR);
  385. csr &= ~EP0_MAXPKTSZ_MSK;
  386. csr |= EP0_MAXPKTSZ(maxpacket);
  387. csr &= EP0_W1C_BITS;
  388. mtu3_writel(mtu->mac_base, U3D_EP0CSR, csr);
  389. /* Enable EP0 interrupt */
  390. mtu3_writel(mtu->mac_base, U3D_EPIESR, EP0ISR);
  391. }
  392. static int mtu3_mem_alloc(struct mtu3 *mtu)
  393. {
  394. void __iomem *mbase = mtu->mac_base;
  395. struct mtu3_ep *ep_array;
  396. int in_ep_num, out_ep_num;
  397. u32 cap_epinfo;
  398. int ret;
  399. int i;
  400. cap_epinfo = mtu3_readl(mbase, U3D_CAP_EPINFO);
  401. in_ep_num = CAP_TX_EP_NUM(cap_epinfo);
  402. out_ep_num = CAP_RX_EP_NUM(cap_epinfo);
  403. dev_info(mtu->dev, "fifosz/epnum: Tx=%#x/%d, Rx=%#x/%d\n",
  404. mtu3_readl(mbase, U3D_CAP_EPNTXFFSZ), in_ep_num,
  405. mtu3_readl(mbase, U3D_CAP_EPNRXFFSZ), out_ep_num);
  406. /* one for ep0, another is reserved */
  407. mtu->num_eps = min(in_ep_num, out_ep_num) + 1;
  408. ep_array = kcalloc(mtu->num_eps * 2, sizeof(*ep_array), GFP_KERNEL);
  409. if (ep_array == NULL)
  410. return -ENOMEM;
  411. mtu->ep_array = ep_array;
  412. mtu->in_eps = ep_array;
  413. mtu->out_eps = &ep_array[mtu->num_eps];
  414. /* ep0 uses in_eps[0], out_eps[0] is reserved */
  415. mtu->ep0 = mtu->in_eps;
  416. mtu->ep0->mtu = mtu;
  417. mtu->ep0->epnum = 0;
  418. for (i = 1; i < mtu->num_eps; i++) {
  419. struct mtu3_ep *mep = mtu->in_eps + i;
  420. mep->fifo = &mtu->tx_fifo;
  421. mep = mtu->out_eps + i;
  422. mep->fifo = &mtu->rx_fifo;
  423. }
  424. get_ep_fifo_config(mtu);
  425. ret = mtu3_qmu_init(mtu);
  426. if (ret)
  427. kfree(mtu->ep_array);
  428. return ret;
  429. }
  430. static void mtu3_mem_free(struct mtu3 *mtu)
  431. {
  432. mtu3_qmu_exit(mtu);
  433. kfree(mtu->ep_array);
  434. }
  435. static void mtu3_set_speed(struct mtu3 *mtu)
  436. {
  437. void __iomem *mbase = mtu->mac_base;
  438. if (!mtu->is_u3_ip && (mtu->max_speed > USB_SPEED_HIGH))
  439. mtu->max_speed = USB_SPEED_HIGH;
  440. if (mtu->max_speed == USB_SPEED_FULL) {
  441. /* disable U3 SS function */
  442. mtu3_clrbits(mbase, U3D_USB3_CONFIG, USB3_EN);
  443. /* disable HS function */
  444. mtu3_clrbits(mbase, U3D_POWER_MANAGEMENT, HS_ENABLE);
  445. } else if (mtu->max_speed == USB_SPEED_HIGH) {
  446. mtu3_clrbits(mbase, U3D_USB3_CONFIG, USB3_EN);
  447. /* HS/FS detected by HW */
  448. mtu3_setbits(mbase, U3D_POWER_MANAGEMENT, HS_ENABLE);
  449. } else if (mtu->max_speed == USB_SPEED_SUPER) {
  450. mtu3_clrbits(mtu->ippc_base, SSUSB_U3_CTRL(0),
  451. SSUSB_U3_PORT_SSP_SPEED);
  452. }
  453. dev_info(mtu->dev, "max_speed: %s\n",
  454. usb_speed_string(mtu->max_speed));
  455. }
  456. static void mtu3_regs_init(struct mtu3 *mtu)
  457. {
  458. void __iomem *mbase = mtu->mac_base;
  459. /* be sure interrupts are disabled before registration of ISR */
  460. mtu3_intr_disable(mtu);
  461. mtu3_intr_status_clear(mtu);
  462. if (mtu->is_u3_ip) {
  463. /* disable LGO_U1/U2 by default */
  464. mtu3_clrbits(mbase, U3D_LINK_POWER_CONTROL,
  465. SW_U1_ACCEPT_ENABLE | SW_U2_ACCEPT_ENABLE |
  466. SW_U1_REQUEST_ENABLE | SW_U2_REQUEST_ENABLE);
  467. /* device responses to u3_exit from host automatically */
  468. mtu3_clrbits(mbase, U3D_LTSSM_CTRL, SOFT_U3_EXIT_EN);
  469. /* automatically build U2 link when U3 detect fail */
  470. mtu3_setbits(mbase, U3D_USB2_TEST_MODE, U2U3_AUTO_SWITCH);
  471. }
  472. mtu3_set_speed(mtu);
  473. /* delay about 0.1us from detecting reset to send chirp-K */
  474. mtu3_clrbits(mbase, U3D_LINK_RESET_INFO, WTCHRP_MSK);
  475. /* U2/U3 detected by HW */
  476. mtu3_writel(mbase, U3D_DEVICE_CONF, 0);
  477. /* enable QMU 16B checksum */
  478. mtu3_setbits(mbase, U3D_QCR0, QMU_CS16B_EN);
  479. /* vbus detected by HW */
  480. mtu3_clrbits(mbase, U3D_MISC_CTRL, VBUS_FRC_EN | VBUS_ON);
  481. }
  482. static irqreturn_t mtu3_link_isr(struct mtu3 *mtu)
  483. {
  484. void __iomem *mbase = mtu->mac_base;
  485. enum usb_device_speed udev_speed;
  486. u32 maxpkt = 64;
  487. u32 link;
  488. u32 speed;
  489. link = mtu3_readl(mbase, U3D_DEV_LINK_INTR);
  490. link &= mtu3_readl(mbase, U3D_DEV_LINK_INTR_ENABLE);
  491. mtu3_writel(mbase, U3D_DEV_LINK_INTR, link); /* W1C */
  492. dev_dbg(mtu->dev, "=== LINK[%x] ===\n", link);
  493. if (!(link & SSUSB_DEV_SPEED_CHG_INTR))
  494. return IRQ_NONE;
  495. speed = SSUSB_DEV_SPEED(mtu3_readl(mbase, U3D_DEVICE_CONF));
  496. switch (speed) {
  497. case MTU3_SPEED_FULL:
  498. udev_speed = USB_SPEED_FULL;
  499. /*BESLCK = 4 < BESLCK_U3 = 10 < BESLDCK = 15 */
  500. mtu3_writel(mbase, U3D_USB20_LPM_PARAMETER, LPM_BESLDCK(0xf)
  501. | LPM_BESLCK(4) | LPM_BESLCK_U3(0xa));
  502. mtu3_setbits(mbase, U3D_POWER_MANAGEMENT,
  503. LPM_BESL_STALL | LPM_BESLD_STALL);
  504. break;
  505. case MTU3_SPEED_HIGH:
  506. udev_speed = USB_SPEED_HIGH;
  507. /*BESLCK = 4 < BESLCK_U3 = 10 < BESLDCK = 15 */
  508. mtu3_writel(mbase, U3D_USB20_LPM_PARAMETER, LPM_BESLDCK(0xf)
  509. | LPM_BESLCK(4) | LPM_BESLCK_U3(0xa));
  510. mtu3_setbits(mbase, U3D_POWER_MANAGEMENT,
  511. LPM_BESL_STALL | LPM_BESLD_STALL);
  512. break;
  513. case MTU3_SPEED_SUPER:
  514. udev_speed = USB_SPEED_SUPER;
  515. maxpkt = 512;
  516. break;
  517. case MTU3_SPEED_SUPER_PLUS:
  518. udev_speed = USB_SPEED_SUPER_PLUS;
  519. maxpkt = 512;
  520. break;
  521. default:
  522. udev_speed = USB_SPEED_UNKNOWN;
  523. break;
  524. }
  525. dev_dbg(mtu->dev, "%s: %s\n", __func__, usb_speed_string(udev_speed));
  526. mtu->g.speed = udev_speed;
  527. mtu->g.ep0->maxpacket = maxpkt;
  528. mtu->ep0_state = MU3D_EP0_STATE_SETUP;
  529. if (udev_speed == USB_SPEED_UNKNOWN)
  530. mtu3_gadget_disconnect(mtu);
  531. else
  532. mtu3_ep0_setup(mtu);
  533. return IRQ_HANDLED;
  534. }
  535. static irqreturn_t mtu3_u3_ltssm_isr(struct mtu3 *mtu)
  536. {
  537. void __iomem *mbase = mtu->mac_base;
  538. u32 ltssm;
  539. ltssm = mtu3_readl(mbase, U3D_LTSSM_INTR);
  540. ltssm &= mtu3_readl(mbase, U3D_LTSSM_INTR_ENABLE);
  541. mtu3_writel(mbase, U3D_LTSSM_INTR, ltssm); /* W1C */
  542. dev_dbg(mtu->dev, "=== LTSSM[%x] ===\n", ltssm);
  543. if (ltssm & (HOT_RST_INTR | WARM_RST_INTR))
  544. mtu3_gadget_reset(mtu);
  545. if (ltssm & VBUS_FALL_INTR)
  546. mtu3_ss_func_set(mtu, false);
  547. if (ltssm & VBUS_RISE_INTR)
  548. mtu3_ss_func_set(mtu, true);
  549. if (ltssm & EXIT_U3_INTR)
  550. mtu3_gadget_resume(mtu);
  551. if (ltssm & ENTER_U3_INTR)
  552. mtu3_gadget_suspend(mtu);
  553. return IRQ_HANDLED;
  554. }
  555. static irqreturn_t mtu3_u2_common_isr(struct mtu3 *mtu)
  556. {
  557. void __iomem *mbase = mtu->mac_base;
  558. u32 u2comm;
  559. u2comm = mtu3_readl(mbase, U3D_COMMON_USB_INTR);
  560. u2comm &= mtu3_readl(mbase, U3D_COMMON_USB_INTR_ENABLE);
  561. mtu3_writel(mbase, U3D_COMMON_USB_INTR, u2comm); /* W1C */
  562. dev_dbg(mtu->dev, "=== U2COMM[%x] ===\n", u2comm);
  563. if (u2comm & SUSPEND_INTR)
  564. mtu3_gadget_suspend(mtu);
  565. if (u2comm & RESUME_INTR)
  566. mtu3_gadget_resume(mtu);
  567. if (u2comm & RESET_INTR)
  568. mtu3_gadget_reset(mtu);
  569. return IRQ_HANDLED;
  570. }
  571. static irqreturn_t mtu3_irq(int irq, void *data)
  572. {
  573. struct mtu3 *mtu = (struct mtu3 *)data;
  574. unsigned long flags;
  575. u32 level1;
  576. spin_lock_irqsave(&mtu->lock, flags);
  577. /* U3D_LV1ISR is RU */
  578. level1 = mtu3_readl(mtu->mac_base, U3D_LV1ISR);
  579. level1 &= mtu3_readl(mtu->mac_base, U3D_LV1IER);
  580. if (level1 & EP_CTRL_INTR)
  581. mtu3_link_isr(mtu);
  582. if (level1 & MAC2_INTR)
  583. mtu3_u2_common_isr(mtu);
  584. if (level1 & MAC3_INTR)
  585. mtu3_u3_ltssm_isr(mtu);
  586. if (level1 & BMU_INTR)
  587. mtu3_ep0_isr(mtu);
  588. if (level1 & QMU_INTR)
  589. mtu3_qmu_isr(mtu);
  590. spin_unlock_irqrestore(&mtu->lock, flags);
  591. return IRQ_HANDLED;
  592. }
  593. static int mtu3_hw_init(struct mtu3 *mtu)
  594. {
  595. u32 cap_dev;
  596. int ret;
  597. mtu->hw_version = mtu3_readl(mtu->ippc_base, U3D_SSUSB_HW_ID);
  598. cap_dev = mtu3_readl(mtu->ippc_base, U3D_SSUSB_IP_DEV_CAP);
  599. mtu->is_u3_ip = !!SSUSB_IP_DEV_U3_PORT_NUM(cap_dev);
  600. dev_info(mtu->dev, "IP version 0x%x(%s IP)\n", mtu->hw_version,
  601. mtu->is_u3_ip ? "U3" : "U2");
  602. mtu3_device_reset(mtu);
  603. ret = mtu3_device_enable(mtu);
  604. if (ret) {
  605. dev_err(mtu->dev, "device enable failed %d\n", ret);
  606. return ret;
  607. }
  608. ret = mtu3_mem_alloc(mtu);
  609. if (ret)
  610. return -ENOMEM;
  611. mtu3_regs_init(mtu);
  612. return 0;
  613. }
  614. static void mtu3_hw_exit(struct mtu3 *mtu)
  615. {
  616. mtu3_device_disable(mtu);
  617. mtu3_mem_free(mtu);
  618. }
  619. /**
  620. * we set 32-bit DMA mask by default, here check whether the controller
  621. * supports 36-bit DMA or not, if it does, set 36-bit DMA mask.
  622. */
  623. static int mtu3_set_dma_mask(struct mtu3 *mtu)
  624. {
  625. struct device *dev = mtu->dev;
  626. bool is_36bit = false;
  627. int ret = 0;
  628. u32 value;
  629. value = mtu3_readl(mtu->mac_base, U3D_MISC_CTRL);
  630. if (value & DMA_ADDR_36BIT) {
  631. is_36bit = true;
  632. ret = dma_set_mask_and_coherent(dev, DMA_BIT_MASK(36));
  633. /* If set 36-bit DMA mask fails, fall back to 32-bit DMA mask */
  634. if (ret) {
  635. is_36bit = false;
  636. ret = dma_set_mask_and_coherent(dev, DMA_BIT_MASK(32));
  637. }
  638. }
  639. dev_info(dev, "dma mask: %s bits\n", is_36bit ? "36" : "32");
  640. return ret;
  641. }
  642. int ssusb_gadget_init(struct ssusb_mtk *ssusb)
  643. {
  644. struct device *dev = ssusb->dev;
  645. struct platform_device *pdev = to_platform_device(dev);
  646. struct mtu3 *mtu = NULL;
  647. struct resource *res;
  648. int ret = -ENOMEM;
  649. mtu = devm_kzalloc(dev, sizeof(struct mtu3), GFP_KERNEL);
  650. if (mtu == NULL)
  651. return -ENOMEM;
  652. mtu->irq = platform_get_irq(pdev, 0);
  653. if (mtu->irq < 0) {
  654. dev_err(dev, "fail to get irq number\n");
  655. return mtu->irq;
  656. }
  657. dev_info(dev, "irq %d\n", mtu->irq);
  658. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "mac");
  659. mtu->mac_base = devm_ioremap_resource(dev, res);
  660. if (IS_ERR(mtu->mac_base)) {
  661. dev_err(dev, "error mapping memory for dev mac\n");
  662. return PTR_ERR(mtu->mac_base);
  663. }
  664. spin_lock_init(&mtu->lock);
  665. mtu->dev = dev;
  666. mtu->ippc_base = ssusb->ippc_base;
  667. ssusb->mac_base = mtu->mac_base;
  668. ssusb->u3d = mtu;
  669. mtu->ssusb = ssusb;
  670. mtu->max_speed = usb_get_maximum_speed(dev);
  671. /* check the max_speed parameter */
  672. switch (mtu->max_speed) {
  673. case USB_SPEED_FULL:
  674. case USB_SPEED_HIGH:
  675. case USB_SPEED_SUPER:
  676. case USB_SPEED_SUPER_PLUS:
  677. break;
  678. default:
  679. dev_err(dev, "invalid max_speed: %s\n",
  680. usb_speed_string(mtu->max_speed));
  681. /* fall through */
  682. case USB_SPEED_UNKNOWN:
  683. /* default as SSP */
  684. mtu->max_speed = USB_SPEED_SUPER_PLUS;
  685. break;
  686. }
  687. dev_dbg(dev, "mac_base=0x%p, ippc_base=0x%p\n",
  688. mtu->mac_base, mtu->ippc_base);
  689. ret = mtu3_hw_init(mtu);
  690. if (ret) {
  691. dev_err(dev, "mtu3 hw init failed:%d\n", ret);
  692. return ret;
  693. }
  694. ret = mtu3_set_dma_mask(mtu);
  695. if (ret) {
  696. dev_err(dev, "mtu3 set dma_mask failed:%d\n", ret);
  697. goto dma_mask_err;
  698. }
  699. ret = devm_request_irq(dev, mtu->irq, mtu3_irq, 0, dev_name(dev), mtu);
  700. if (ret) {
  701. dev_err(dev, "request irq %d failed!\n", mtu->irq);
  702. goto irq_err;
  703. }
  704. device_init_wakeup(dev, true);
  705. ret = mtu3_gadget_setup(mtu);
  706. if (ret) {
  707. dev_err(dev, "mtu3 gadget init failed:%d\n", ret);
  708. goto gadget_err;
  709. }
  710. /* init as host mode, power down device IP for power saving */
  711. if (mtu->ssusb->dr_mode == USB_DR_MODE_OTG)
  712. mtu3_stop(mtu);
  713. dev_dbg(dev, " %s() done...\n", __func__);
  714. return 0;
  715. gadget_err:
  716. device_init_wakeup(dev, false);
  717. dma_mask_err:
  718. irq_err:
  719. mtu3_hw_exit(mtu);
  720. ssusb->u3d = NULL;
  721. dev_err(dev, " %s() fail...\n", __func__);
  722. return ret;
  723. }
  724. void ssusb_gadget_exit(struct ssusb_mtk *ssusb)
  725. {
  726. struct mtu3 *mtu = ssusb->u3d;
  727. mtu3_gadget_cleanup(mtu);
  728. device_init_wakeup(ssusb->dev, false);
  729. mtu3_hw_exit(mtu);
  730. }