xhci-tegra.c 33 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * NVIDIA Tegra xHCI host controller driver
  4. *
  5. * Copyright (C) 2014 NVIDIA Corporation
  6. * Copyright (C) 2014 Google, Inc.
  7. */
  8. #include <linux/clk.h>
  9. #include <linux/delay.h>
  10. #include <linux/dma-mapping.h>
  11. #include <linux/firmware.h>
  12. #include <linux/interrupt.h>
  13. #include <linux/kernel.h>
  14. #include <linux/module.h>
  15. #include <linux/of_device.h>
  16. #include <linux/phy/phy.h>
  17. #include <linux/phy/tegra/xusb.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/pm.h>
  20. #include <linux/regulator/consumer.h>
  21. #include <linux/reset.h>
  22. #include <linux/slab.h>
  23. #include "xhci.h"
  24. #define TEGRA_XHCI_SS_HIGH_SPEED 120000000
  25. #define TEGRA_XHCI_SS_LOW_SPEED 12000000
  26. /* FPCI CFG registers */
  27. #define XUSB_CFG_1 0x004
  28. #define XUSB_IO_SPACE_EN BIT(0)
  29. #define XUSB_MEM_SPACE_EN BIT(1)
  30. #define XUSB_BUS_MASTER_EN BIT(2)
  31. #define XUSB_CFG_4 0x010
  32. #define XUSB_BASE_ADDR_SHIFT 15
  33. #define XUSB_BASE_ADDR_MASK 0x1ffff
  34. #define XUSB_CFG_ARU_C11_CSBRANGE 0x41c
  35. #define XUSB_CFG_CSB_BASE_ADDR 0x800
  36. /* FPCI mailbox registers */
  37. #define XUSB_CFG_ARU_MBOX_CMD 0x0e4
  38. #define MBOX_DEST_FALC BIT(27)
  39. #define MBOX_DEST_PME BIT(28)
  40. #define MBOX_DEST_SMI BIT(29)
  41. #define MBOX_DEST_XHCI BIT(30)
  42. #define MBOX_INT_EN BIT(31)
  43. #define XUSB_CFG_ARU_MBOX_DATA_IN 0x0e8
  44. #define CMD_DATA_SHIFT 0
  45. #define CMD_DATA_MASK 0xffffff
  46. #define CMD_TYPE_SHIFT 24
  47. #define CMD_TYPE_MASK 0xff
  48. #define XUSB_CFG_ARU_MBOX_DATA_OUT 0x0ec
  49. #define XUSB_CFG_ARU_MBOX_OWNER 0x0f0
  50. #define MBOX_OWNER_NONE 0
  51. #define MBOX_OWNER_FW 1
  52. #define MBOX_OWNER_SW 2
  53. #define XUSB_CFG_ARU_SMI_INTR 0x428
  54. #define MBOX_SMI_INTR_FW_HANG BIT(1)
  55. #define MBOX_SMI_INTR_EN BIT(3)
  56. /* IPFS registers */
  57. #define IPFS_XUSB_HOST_CONFIGURATION_0 0x180
  58. #define IPFS_EN_FPCI BIT(0)
  59. #define IPFS_XUSB_HOST_INTR_MASK_0 0x188
  60. #define IPFS_IP_INT_MASK BIT(16)
  61. #define IPFS_XUSB_HOST_CLKGATE_HYSTERESIS_0 0x1bc
  62. #define CSB_PAGE_SELECT_MASK 0x7fffff
  63. #define CSB_PAGE_SELECT_SHIFT 9
  64. #define CSB_PAGE_OFFSET_MASK 0x1ff
  65. #define CSB_PAGE_SELECT(addr) ((addr) >> (CSB_PAGE_SELECT_SHIFT) & \
  66. CSB_PAGE_SELECT_MASK)
  67. #define CSB_PAGE_OFFSET(addr) ((addr) & CSB_PAGE_OFFSET_MASK)
  68. /* Falcon CSB registers */
  69. #define XUSB_FALC_CPUCTL 0x100
  70. #define CPUCTL_STARTCPU BIT(1)
  71. #define CPUCTL_STATE_HALTED BIT(4)
  72. #define CPUCTL_STATE_STOPPED BIT(5)
  73. #define XUSB_FALC_BOOTVEC 0x104
  74. #define XUSB_FALC_DMACTL 0x10c
  75. #define XUSB_FALC_IMFILLRNG1 0x154
  76. #define IMFILLRNG1_TAG_MASK 0xffff
  77. #define IMFILLRNG1_TAG_LO_SHIFT 0
  78. #define IMFILLRNG1_TAG_HI_SHIFT 16
  79. #define XUSB_FALC_IMFILLCTL 0x158
  80. /* MP CSB registers */
  81. #define XUSB_CSB_MP_ILOAD_ATTR 0x101a00
  82. #define XUSB_CSB_MP_ILOAD_BASE_LO 0x101a04
  83. #define XUSB_CSB_MP_ILOAD_BASE_HI 0x101a08
  84. #define XUSB_CSB_MP_L2IMEMOP_SIZE 0x101a10
  85. #define L2IMEMOP_SIZE_SRC_OFFSET_SHIFT 8
  86. #define L2IMEMOP_SIZE_SRC_OFFSET_MASK 0x3ff
  87. #define L2IMEMOP_SIZE_SRC_COUNT_SHIFT 24
  88. #define L2IMEMOP_SIZE_SRC_COUNT_MASK 0xff
  89. #define XUSB_CSB_MP_L2IMEMOP_TRIG 0x101a14
  90. #define L2IMEMOP_ACTION_SHIFT 24
  91. #define L2IMEMOP_INVALIDATE_ALL (0x40 << L2IMEMOP_ACTION_SHIFT)
  92. #define L2IMEMOP_LOAD_LOCKED_RESULT (0x11 << L2IMEMOP_ACTION_SHIFT)
  93. #define XUSB_CSB_MP_APMAP 0x10181c
  94. #define APMAP_BOOTPATH BIT(31)
  95. #define IMEM_BLOCK_SIZE 256
  96. struct tegra_xusb_fw_header {
  97. u32 boot_loadaddr_in_imem;
  98. u32 boot_codedfi_offset;
  99. u32 boot_codetag;
  100. u32 boot_codesize;
  101. u32 phys_memaddr;
  102. u16 reqphys_memsize;
  103. u16 alloc_phys_memsize;
  104. u32 rodata_img_offset;
  105. u32 rodata_section_start;
  106. u32 rodata_section_end;
  107. u32 main_fnaddr;
  108. u32 fwimg_cksum;
  109. u32 fwimg_created_time;
  110. u32 imem_resident_start;
  111. u32 imem_resident_end;
  112. u32 idirect_start;
  113. u32 idirect_end;
  114. u32 l2_imem_start;
  115. u32 l2_imem_end;
  116. u32 version_id;
  117. u8 init_ddirect;
  118. u8 reserved[3];
  119. u32 phys_addr_log_buffer;
  120. u32 total_log_entries;
  121. u32 dequeue_ptr;
  122. u32 dummy_var[2];
  123. u32 fwimg_len;
  124. u8 magic[8];
  125. u32 ss_low_power_entry_timeout;
  126. u8 num_hsic_port;
  127. u8 padding[139]; /* Pad to 256 bytes */
  128. };
  129. struct tegra_xusb_phy_type {
  130. const char *name;
  131. unsigned int num;
  132. };
  133. struct tegra_xusb_soc {
  134. const char *firmware;
  135. const char * const *supply_names;
  136. unsigned int num_supplies;
  137. const struct tegra_xusb_phy_type *phy_types;
  138. unsigned int num_types;
  139. struct {
  140. struct {
  141. unsigned int offset;
  142. unsigned int count;
  143. } usb2, ulpi, hsic, usb3;
  144. } ports;
  145. bool scale_ss_clock;
  146. };
  147. struct tegra_xusb {
  148. struct device *dev;
  149. void __iomem *regs;
  150. struct usb_hcd *hcd;
  151. struct mutex lock;
  152. int xhci_irq;
  153. int mbox_irq;
  154. void __iomem *ipfs_base;
  155. void __iomem *fpci_base;
  156. const struct tegra_xusb_soc *soc;
  157. struct regulator_bulk_data *supplies;
  158. struct tegra_xusb_padctl *padctl;
  159. struct clk *host_clk;
  160. struct clk *falcon_clk;
  161. struct clk *ss_clk;
  162. struct clk *ss_src_clk;
  163. struct clk *hs_src_clk;
  164. struct clk *fs_src_clk;
  165. struct clk *pll_u_480m;
  166. struct clk *clk_m;
  167. struct clk *pll_e;
  168. struct reset_control *host_rst;
  169. struct reset_control *ss_rst;
  170. struct phy **phys;
  171. unsigned int num_phys;
  172. /* Firmware loading related */
  173. struct {
  174. size_t size;
  175. void *virt;
  176. dma_addr_t phys;
  177. } fw;
  178. };
  179. static struct hc_driver __read_mostly tegra_xhci_hc_driver;
  180. static inline u32 fpci_readl(struct tegra_xusb *tegra, unsigned int offset)
  181. {
  182. return readl(tegra->fpci_base + offset);
  183. }
  184. static inline void fpci_writel(struct tegra_xusb *tegra, u32 value,
  185. unsigned int offset)
  186. {
  187. writel(value, tegra->fpci_base + offset);
  188. }
  189. static inline u32 ipfs_readl(struct tegra_xusb *tegra, unsigned int offset)
  190. {
  191. return readl(tegra->ipfs_base + offset);
  192. }
  193. static inline void ipfs_writel(struct tegra_xusb *tegra, u32 value,
  194. unsigned int offset)
  195. {
  196. writel(value, tegra->ipfs_base + offset);
  197. }
  198. static u32 csb_readl(struct tegra_xusb *tegra, unsigned int offset)
  199. {
  200. u32 page = CSB_PAGE_SELECT(offset);
  201. u32 ofs = CSB_PAGE_OFFSET(offset);
  202. fpci_writel(tegra, page, XUSB_CFG_ARU_C11_CSBRANGE);
  203. return fpci_readl(tegra, XUSB_CFG_CSB_BASE_ADDR + ofs);
  204. }
  205. static void csb_writel(struct tegra_xusb *tegra, u32 value,
  206. unsigned int offset)
  207. {
  208. u32 page = CSB_PAGE_SELECT(offset);
  209. u32 ofs = CSB_PAGE_OFFSET(offset);
  210. fpci_writel(tegra, page, XUSB_CFG_ARU_C11_CSBRANGE);
  211. fpci_writel(tegra, value, XUSB_CFG_CSB_BASE_ADDR + ofs);
  212. }
  213. static int tegra_xusb_set_ss_clk(struct tegra_xusb *tegra,
  214. unsigned long rate)
  215. {
  216. unsigned long new_parent_rate, old_parent_rate;
  217. struct clk *clk = tegra->ss_src_clk;
  218. unsigned int div;
  219. int err;
  220. if (clk_get_rate(clk) == rate)
  221. return 0;
  222. switch (rate) {
  223. case TEGRA_XHCI_SS_HIGH_SPEED:
  224. /*
  225. * Reparent to PLLU_480M. Set divider first to avoid
  226. * overclocking.
  227. */
  228. old_parent_rate = clk_get_rate(clk_get_parent(clk));
  229. new_parent_rate = clk_get_rate(tegra->pll_u_480m);
  230. div = new_parent_rate / rate;
  231. err = clk_set_rate(clk, old_parent_rate / div);
  232. if (err)
  233. return err;
  234. err = clk_set_parent(clk, tegra->pll_u_480m);
  235. if (err)
  236. return err;
  237. /*
  238. * The rate should already be correct, but set it again just
  239. * to be sure.
  240. */
  241. err = clk_set_rate(clk, rate);
  242. if (err)
  243. return err;
  244. break;
  245. case TEGRA_XHCI_SS_LOW_SPEED:
  246. /* Reparent to CLK_M */
  247. err = clk_set_parent(clk, tegra->clk_m);
  248. if (err)
  249. return err;
  250. err = clk_set_rate(clk, rate);
  251. if (err)
  252. return err;
  253. break;
  254. default:
  255. dev_err(tegra->dev, "Invalid SS rate: %lu Hz\n", rate);
  256. return -EINVAL;
  257. }
  258. if (clk_get_rate(clk) != rate) {
  259. dev_err(tegra->dev, "SS clock doesn't match requested rate\n");
  260. return -EINVAL;
  261. }
  262. return 0;
  263. }
  264. static unsigned long extract_field(u32 value, unsigned int start,
  265. unsigned int count)
  266. {
  267. return (value >> start) & ((1 << count) - 1);
  268. }
  269. /* Command requests from the firmware */
  270. enum tegra_xusb_mbox_cmd {
  271. MBOX_CMD_MSG_ENABLED = 1,
  272. MBOX_CMD_INC_FALC_CLOCK,
  273. MBOX_CMD_DEC_FALC_CLOCK,
  274. MBOX_CMD_INC_SSPI_CLOCK,
  275. MBOX_CMD_DEC_SSPI_CLOCK,
  276. MBOX_CMD_SET_BW, /* no ACK/NAK required */
  277. MBOX_CMD_SET_SS_PWR_GATING,
  278. MBOX_CMD_SET_SS_PWR_UNGATING,
  279. MBOX_CMD_SAVE_DFE_CTLE_CTX,
  280. MBOX_CMD_AIRPLANE_MODE_ENABLED, /* unused */
  281. MBOX_CMD_AIRPLANE_MODE_DISABLED, /* unused */
  282. MBOX_CMD_START_HSIC_IDLE,
  283. MBOX_CMD_STOP_HSIC_IDLE,
  284. MBOX_CMD_DBC_WAKE_STACK, /* unused */
  285. MBOX_CMD_HSIC_PRETEND_CONNECT,
  286. MBOX_CMD_RESET_SSPI,
  287. MBOX_CMD_DISABLE_SS_LFPS_DETECTION,
  288. MBOX_CMD_ENABLE_SS_LFPS_DETECTION,
  289. MBOX_CMD_MAX,
  290. /* Response message to above commands */
  291. MBOX_CMD_ACK = 128,
  292. MBOX_CMD_NAK
  293. };
  294. static const char * const mbox_cmd_name[] = {
  295. [ 1] = "MSG_ENABLE",
  296. [ 2] = "INC_FALCON_CLOCK",
  297. [ 3] = "DEC_FALCON_CLOCK",
  298. [ 4] = "INC_SSPI_CLOCK",
  299. [ 5] = "DEC_SSPI_CLOCK",
  300. [ 6] = "SET_BW",
  301. [ 7] = "SET_SS_PWR_GATING",
  302. [ 8] = "SET_SS_PWR_UNGATING",
  303. [ 9] = "SAVE_DFE_CTLE_CTX",
  304. [ 10] = "AIRPLANE_MODE_ENABLED",
  305. [ 11] = "AIRPLANE_MODE_DISABLED",
  306. [ 12] = "START_HSIC_IDLE",
  307. [ 13] = "STOP_HSIC_IDLE",
  308. [ 14] = "DBC_WAKE_STACK",
  309. [ 15] = "HSIC_PRETEND_CONNECT",
  310. [ 16] = "RESET_SSPI",
  311. [ 17] = "DISABLE_SS_LFPS_DETECTION",
  312. [ 18] = "ENABLE_SS_LFPS_DETECTION",
  313. [128] = "ACK",
  314. [129] = "NAK",
  315. };
  316. struct tegra_xusb_mbox_msg {
  317. u32 cmd;
  318. u32 data;
  319. };
  320. static inline u32 tegra_xusb_mbox_pack(const struct tegra_xusb_mbox_msg *msg)
  321. {
  322. return (msg->cmd & CMD_TYPE_MASK) << CMD_TYPE_SHIFT |
  323. (msg->data & CMD_DATA_MASK) << CMD_DATA_SHIFT;
  324. }
  325. static inline void tegra_xusb_mbox_unpack(struct tegra_xusb_mbox_msg *msg,
  326. u32 value)
  327. {
  328. msg->cmd = (value >> CMD_TYPE_SHIFT) & CMD_TYPE_MASK;
  329. msg->data = (value >> CMD_DATA_SHIFT) & CMD_DATA_MASK;
  330. }
  331. static bool tegra_xusb_mbox_cmd_requires_ack(enum tegra_xusb_mbox_cmd cmd)
  332. {
  333. switch (cmd) {
  334. case MBOX_CMD_SET_BW:
  335. case MBOX_CMD_ACK:
  336. case MBOX_CMD_NAK:
  337. return false;
  338. default:
  339. return true;
  340. }
  341. }
  342. static int tegra_xusb_mbox_send(struct tegra_xusb *tegra,
  343. const struct tegra_xusb_mbox_msg *msg)
  344. {
  345. bool wait_for_idle = false;
  346. u32 value;
  347. /*
  348. * Acquire the mailbox. The firmware still owns the mailbox for
  349. * ACK/NAK messages.
  350. */
  351. if (!(msg->cmd == MBOX_CMD_ACK || msg->cmd == MBOX_CMD_NAK)) {
  352. value = fpci_readl(tegra, XUSB_CFG_ARU_MBOX_OWNER);
  353. if (value != MBOX_OWNER_NONE) {
  354. dev_err(tegra->dev, "mailbox is busy\n");
  355. return -EBUSY;
  356. }
  357. fpci_writel(tegra, MBOX_OWNER_SW, XUSB_CFG_ARU_MBOX_OWNER);
  358. value = fpci_readl(tegra, XUSB_CFG_ARU_MBOX_OWNER);
  359. if (value != MBOX_OWNER_SW) {
  360. dev_err(tegra->dev, "failed to acquire mailbox\n");
  361. return -EBUSY;
  362. }
  363. wait_for_idle = true;
  364. }
  365. value = tegra_xusb_mbox_pack(msg);
  366. fpci_writel(tegra, value, XUSB_CFG_ARU_MBOX_DATA_IN);
  367. value = fpci_readl(tegra, XUSB_CFG_ARU_MBOX_CMD);
  368. value |= MBOX_INT_EN | MBOX_DEST_FALC;
  369. fpci_writel(tegra, value, XUSB_CFG_ARU_MBOX_CMD);
  370. if (wait_for_idle) {
  371. unsigned long timeout = jiffies + msecs_to_jiffies(250);
  372. while (time_before(jiffies, timeout)) {
  373. value = fpci_readl(tegra, XUSB_CFG_ARU_MBOX_OWNER);
  374. if (value == MBOX_OWNER_NONE)
  375. break;
  376. usleep_range(10, 20);
  377. }
  378. if (time_after(jiffies, timeout))
  379. value = fpci_readl(tegra, XUSB_CFG_ARU_MBOX_OWNER);
  380. if (value != MBOX_OWNER_NONE)
  381. return -ETIMEDOUT;
  382. }
  383. return 0;
  384. }
  385. static irqreturn_t tegra_xusb_mbox_irq(int irq, void *data)
  386. {
  387. struct tegra_xusb *tegra = data;
  388. u32 value;
  389. /* clear mailbox interrupts */
  390. value = fpci_readl(tegra, XUSB_CFG_ARU_SMI_INTR);
  391. fpci_writel(tegra, value, XUSB_CFG_ARU_SMI_INTR);
  392. if (value & MBOX_SMI_INTR_FW_HANG)
  393. dev_err(tegra->dev, "controller firmware hang\n");
  394. return IRQ_WAKE_THREAD;
  395. }
  396. static void tegra_xusb_mbox_handle(struct tegra_xusb *tegra,
  397. const struct tegra_xusb_mbox_msg *msg)
  398. {
  399. struct tegra_xusb_padctl *padctl = tegra->padctl;
  400. const struct tegra_xusb_soc *soc = tegra->soc;
  401. struct device *dev = tegra->dev;
  402. struct tegra_xusb_mbox_msg rsp;
  403. unsigned long mask;
  404. unsigned int port;
  405. bool idle, enable;
  406. int err;
  407. memset(&rsp, 0, sizeof(rsp));
  408. switch (msg->cmd) {
  409. case MBOX_CMD_INC_FALC_CLOCK:
  410. case MBOX_CMD_DEC_FALC_CLOCK:
  411. rsp.data = clk_get_rate(tegra->falcon_clk) / 1000;
  412. if (rsp.data != msg->data)
  413. rsp.cmd = MBOX_CMD_NAK;
  414. else
  415. rsp.cmd = MBOX_CMD_ACK;
  416. break;
  417. case MBOX_CMD_INC_SSPI_CLOCK:
  418. case MBOX_CMD_DEC_SSPI_CLOCK:
  419. if (tegra->soc->scale_ss_clock) {
  420. err = tegra_xusb_set_ss_clk(tegra, msg->data * 1000);
  421. if (err < 0)
  422. rsp.cmd = MBOX_CMD_NAK;
  423. else
  424. rsp.cmd = MBOX_CMD_ACK;
  425. rsp.data = clk_get_rate(tegra->ss_src_clk) / 1000;
  426. } else {
  427. rsp.cmd = MBOX_CMD_ACK;
  428. rsp.data = msg->data;
  429. }
  430. break;
  431. case MBOX_CMD_SET_BW:
  432. /*
  433. * TODO: Request bandwidth once EMC scaling is supported.
  434. * Ignore for now since ACK/NAK is not required for SET_BW
  435. * messages.
  436. */
  437. break;
  438. case MBOX_CMD_SAVE_DFE_CTLE_CTX:
  439. err = tegra_xusb_padctl_usb3_save_context(padctl, msg->data);
  440. if (err < 0) {
  441. dev_err(dev, "failed to save context for USB3#%u: %d\n",
  442. msg->data, err);
  443. rsp.cmd = MBOX_CMD_NAK;
  444. } else {
  445. rsp.cmd = MBOX_CMD_ACK;
  446. }
  447. rsp.data = msg->data;
  448. break;
  449. case MBOX_CMD_START_HSIC_IDLE:
  450. case MBOX_CMD_STOP_HSIC_IDLE:
  451. if (msg->cmd == MBOX_CMD_STOP_HSIC_IDLE)
  452. idle = false;
  453. else
  454. idle = true;
  455. mask = extract_field(msg->data, 1 + soc->ports.hsic.offset,
  456. soc->ports.hsic.count);
  457. for_each_set_bit(port, &mask, 32) {
  458. err = tegra_xusb_padctl_hsic_set_idle(padctl, port,
  459. idle);
  460. if (err < 0)
  461. break;
  462. }
  463. if (err < 0) {
  464. dev_err(dev, "failed to set HSIC#%u %s: %d\n", port,
  465. idle ? "idle" : "busy", err);
  466. rsp.cmd = MBOX_CMD_NAK;
  467. } else {
  468. rsp.cmd = MBOX_CMD_ACK;
  469. }
  470. rsp.data = msg->data;
  471. break;
  472. case MBOX_CMD_DISABLE_SS_LFPS_DETECTION:
  473. case MBOX_CMD_ENABLE_SS_LFPS_DETECTION:
  474. if (msg->cmd == MBOX_CMD_DISABLE_SS_LFPS_DETECTION)
  475. enable = false;
  476. else
  477. enable = true;
  478. mask = extract_field(msg->data, 1 + soc->ports.usb3.offset,
  479. soc->ports.usb3.count);
  480. for_each_set_bit(port, &mask, soc->ports.usb3.count) {
  481. err = tegra_xusb_padctl_usb3_set_lfps_detect(padctl,
  482. port,
  483. enable);
  484. if (err < 0)
  485. break;
  486. }
  487. if (err < 0) {
  488. dev_err(dev,
  489. "failed to %s LFPS detection on USB3#%u: %d\n",
  490. enable ? "enable" : "disable", port, err);
  491. rsp.cmd = MBOX_CMD_NAK;
  492. } else {
  493. rsp.cmd = MBOX_CMD_ACK;
  494. }
  495. rsp.data = msg->data;
  496. break;
  497. default:
  498. dev_warn(dev, "unknown message: %#x\n", msg->cmd);
  499. break;
  500. }
  501. if (rsp.cmd) {
  502. const char *cmd = (rsp.cmd == MBOX_CMD_ACK) ? "ACK" : "NAK";
  503. err = tegra_xusb_mbox_send(tegra, &rsp);
  504. if (err < 0)
  505. dev_err(dev, "failed to send %s: %d\n", cmd, err);
  506. }
  507. }
  508. static irqreturn_t tegra_xusb_mbox_thread(int irq, void *data)
  509. {
  510. struct tegra_xusb *tegra = data;
  511. struct tegra_xusb_mbox_msg msg;
  512. u32 value;
  513. mutex_lock(&tegra->lock);
  514. value = fpci_readl(tegra, XUSB_CFG_ARU_MBOX_DATA_OUT);
  515. tegra_xusb_mbox_unpack(&msg, value);
  516. value = fpci_readl(tegra, XUSB_CFG_ARU_MBOX_CMD);
  517. value &= ~MBOX_DEST_SMI;
  518. fpci_writel(tegra, value, XUSB_CFG_ARU_MBOX_CMD);
  519. /* clear mailbox owner if no ACK/NAK is required */
  520. if (!tegra_xusb_mbox_cmd_requires_ack(msg.cmd))
  521. fpci_writel(tegra, MBOX_OWNER_NONE, XUSB_CFG_ARU_MBOX_OWNER);
  522. tegra_xusb_mbox_handle(tegra, &msg);
  523. mutex_unlock(&tegra->lock);
  524. return IRQ_HANDLED;
  525. }
  526. static void tegra_xusb_ipfs_config(struct tegra_xusb *tegra,
  527. struct resource *regs)
  528. {
  529. u32 value;
  530. value = ipfs_readl(tegra, IPFS_XUSB_HOST_CONFIGURATION_0);
  531. value |= IPFS_EN_FPCI;
  532. ipfs_writel(tegra, value, IPFS_XUSB_HOST_CONFIGURATION_0);
  533. usleep_range(10, 20);
  534. /* Program BAR0 space */
  535. value = fpci_readl(tegra, XUSB_CFG_4);
  536. value &= ~(XUSB_BASE_ADDR_MASK << XUSB_BASE_ADDR_SHIFT);
  537. value |= regs->start & (XUSB_BASE_ADDR_MASK << XUSB_BASE_ADDR_SHIFT);
  538. fpci_writel(tegra, value, XUSB_CFG_4);
  539. usleep_range(100, 200);
  540. /* Enable bus master */
  541. value = fpci_readl(tegra, XUSB_CFG_1);
  542. value |= XUSB_IO_SPACE_EN | XUSB_MEM_SPACE_EN | XUSB_BUS_MASTER_EN;
  543. fpci_writel(tegra, value, XUSB_CFG_1);
  544. /* Enable interrupt assertion */
  545. value = ipfs_readl(tegra, IPFS_XUSB_HOST_INTR_MASK_0);
  546. value |= IPFS_IP_INT_MASK;
  547. ipfs_writel(tegra, value, IPFS_XUSB_HOST_INTR_MASK_0);
  548. /* Set hysteresis */
  549. ipfs_writel(tegra, 0x80, IPFS_XUSB_HOST_CLKGATE_HYSTERESIS_0);
  550. }
  551. static int tegra_xusb_clk_enable(struct tegra_xusb *tegra)
  552. {
  553. int err;
  554. err = clk_prepare_enable(tegra->pll_e);
  555. if (err < 0)
  556. return err;
  557. err = clk_prepare_enable(tegra->host_clk);
  558. if (err < 0)
  559. goto disable_plle;
  560. err = clk_prepare_enable(tegra->ss_clk);
  561. if (err < 0)
  562. goto disable_host;
  563. err = clk_prepare_enable(tegra->falcon_clk);
  564. if (err < 0)
  565. goto disable_ss;
  566. err = clk_prepare_enable(tegra->fs_src_clk);
  567. if (err < 0)
  568. goto disable_falc;
  569. err = clk_prepare_enable(tegra->hs_src_clk);
  570. if (err < 0)
  571. goto disable_fs_src;
  572. if (tegra->soc->scale_ss_clock) {
  573. err = tegra_xusb_set_ss_clk(tegra, TEGRA_XHCI_SS_HIGH_SPEED);
  574. if (err < 0)
  575. goto disable_hs_src;
  576. }
  577. return 0;
  578. disable_hs_src:
  579. clk_disable_unprepare(tegra->hs_src_clk);
  580. disable_fs_src:
  581. clk_disable_unprepare(tegra->fs_src_clk);
  582. disable_falc:
  583. clk_disable_unprepare(tegra->falcon_clk);
  584. disable_ss:
  585. clk_disable_unprepare(tegra->ss_clk);
  586. disable_host:
  587. clk_disable_unprepare(tegra->host_clk);
  588. disable_plle:
  589. clk_disable_unprepare(tegra->pll_e);
  590. return err;
  591. }
  592. static void tegra_xusb_clk_disable(struct tegra_xusb *tegra)
  593. {
  594. clk_disable_unprepare(tegra->pll_e);
  595. clk_disable_unprepare(tegra->host_clk);
  596. clk_disable_unprepare(tegra->ss_clk);
  597. clk_disable_unprepare(tegra->falcon_clk);
  598. clk_disable_unprepare(tegra->fs_src_clk);
  599. clk_disable_unprepare(tegra->hs_src_clk);
  600. }
  601. static int tegra_xusb_phy_enable(struct tegra_xusb *tegra)
  602. {
  603. unsigned int i;
  604. int err;
  605. for (i = 0; i < tegra->num_phys; i++) {
  606. err = phy_init(tegra->phys[i]);
  607. if (err)
  608. goto disable_phy;
  609. err = phy_power_on(tegra->phys[i]);
  610. if (err) {
  611. phy_exit(tegra->phys[i]);
  612. goto disable_phy;
  613. }
  614. }
  615. return 0;
  616. disable_phy:
  617. while (i--) {
  618. phy_power_off(tegra->phys[i]);
  619. phy_exit(tegra->phys[i]);
  620. }
  621. return err;
  622. }
  623. static void tegra_xusb_phy_disable(struct tegra_xusb *tegra)
  624. {
  625. unsigned int i;
  626. for (i = 0; i < tegra->num_phys; i++) {
  627. phy_power_off(tegra->phys[i]);
  628. phy_exit(tegra->phys[i]);
  629. }
  630. }
  631. static int tegra_xusb_load_firmware(struct tegra_xusb *tegra)
  632. {
  633. unsigned int code_tag_blocks, code_size_blocks, code_blocks;
  634. struct tegra_xusb_fw_header *header;
  635. struct device *dev = tegra->dev;
  636. const struct firmware *fw;
  637. unsigned long timeout;
  638. time64_t timestamp;
  639. struct tm time;
  640. u64 address;
  641. u32 value;
  642. int err;
  643. err = request_firmware(&fw, tegra->soc->firmware, tegra->dev);
  644. if (err < 0) {
  645. dev_err(tegra->dev, "failed to request firmware: %d\n", err);
  646. return err;
  647. }
  648. /* Load Falcon controller with its firmware. */
  649. header = (struct tegra_xusb_fw_header *)fw->data;
  650. tegra->fw.size = le32_to_cpu(header->fwimg_len);
  651. tegra->fw.virt = dma_alloc_coherent(tegra->dev, tegra->fw.size,
  652. &tegra->fw.phys, GFP_KERNEL);
  653. if (!tegra->fw.virt) {
  654. dev_err(tegra->dev, "failed to allocate memory for firmware\n");
  655. release_firmware(fw);
  656. return -ENOMEM;
  657. }
  658. header = (struct tegra_xusb_fw_header *)tegra->fw.virt;
  659. memcpy(tegra->fw.virt, fw->data, tegra->fw.size);
  660. release_firmware(fw);
  661. if (csb_readl(tegra, XUSB_CSB_MP_ILOAD_BASE_LO) != 0) {
  662. dev_info(dev, "Firmware already loaded, Falcon state %#x\n",
  663. csb_readl(tegra, XUSB_FALC_CPUCTL));
  664. return 0;
  665. }
  666. /* Program the size of DFI into ILOAD_ATTR. */
  667. csb_writel(tegra, tegra->fw.size, XUSB_CSB_MP_ILOAD_ATTR);
  668. /*
  669. * Boot code of the firmware reads the ILOAD_BASE registers
  670. * to get to the start of the DFI in system memory.
  671. */
  672. address = tegra->fw.phys + sizeof(*header);
  673. csb_writel(tegra, address >> 32, XUSB_CSB_MP_ILOAD_BASE_HI);
  674. csb_writel(tegra, address, XUSB_CSB_MP_ILOAD_BASE_LO);
  675. /* Set BOOTPATH to 1 in APMAP. */
  676. csb_writel(tegra, APMAP_BOOTPATH, XUSB_CSB_MP_APMAP);
  677. /* Invalidate L2IMEM. */
  678. csb_writel(tegra, L2IMEMOP_INVALIDATE_ALL, XUSB_CSB_MP_L2IMEMOP_TRIG);
  679. /*
  680. * Initiate fetch of bootcode from system memory into L2IMEM.
  681. * Program bootcode location and size in system memory.
  682. */
  683. code_tag_blocks = DIV_ROUND_UP(le32_to_cpu(header->boot_codetag),
  684. IMEM_BLOCK_SIZE);
  685. code_size_blocks = DIV_ROUND_UP(le32_to_cpu(header->boot_codesize),
  686. IMEM_BLOCK_SIZE);
  687. code_blocks = code_tag_blocks + code_size_blocks;
  688. value = ((code_tag_blocks & L2IMEMOP_SIZE_SRC_OFFSET_MASK) <<
  689. L2IMEMOP_SIZE_SRC_OFFSET_SHIFT) |
  690. ((code_size_blocks & L2IMEMOP_SIZE_SRC_COUNT_MASK) <<
  691. L2IMEMOP_SIZE_SRC_COUNT_SHIFT);
  692. csb_writel(tegra, value, XUSB_CSB_MP_L2IMEMOP_SIZE);
  693. /* Trigger L2IMEM load operation. */
  694. csb_writel(tegra, L2IMEMOP_LOAD_LOCKED_RESULT,
  695. XUSB_CSB_MP_L2IMEMOP_TRIG);
  696. /* Setup Falcon auto-fill. */
  697. csb_writel(tegra, code_size_blocks, XUSB_FALC_IMFILLCTL);
  698. value = ((code_tag_blocks & IMFILLRNG1_TAG_MASK) <<
  699. IMFILLRNG1_TAG_LO_SHIFT) |
  700. ((code_blocks & IMFILLRNG1_TAG_MASK) <<
  701. IMFILLRNG1_TAG_HI_SHIFT);
  702. csb_writel(tegra, value, XUSB_FALC_IMFILLRNG1);
  703. csb_writel(tegra, 0, XUSB_FALC_DMACTL);
  704. msleep(50);
  705. csb_writel(tegra, le32_to_cpu(header->boot_codetag),
  706. XUSB_FALC_BOOTVEC);
  707. /* Boot Falcon CPU and wait for it to enter the STOPPED (idle) state. */
  708. timeout = jiffies + msecs_to_jiffies(5);
  709. csb_writel(tegra, CPUCTL_STARTCPU, XUSB_FALC_CPUCTL);
  710. while (time_before(jiffies, timeout)) {
  711. if (csb_readl(tegra, XUSB_FALC_CPUCTL) == CPUCTL_STATE_STOPPED)
  712. break;
  713. usleep_range(100, 200);
  714. }
  715. if (csb_readl(tegra, XUSB_FALC_CPUCTL) != CPUCTL_STATE_STOPPED) {
  716. dev_err(dev, "Falcon failed to start, state: %#x\n",
  717. csb_readl(tegra, XUSB_FALC_CPUCTL));
  718. return -EIO;
  719. }
  720. timestamp = le32_to_cpu(header->fwimg_created_time);
  721. time64_to_tm(timestamp, 0, &time);
  722. dev_info(dev, "Firmware timestamp: %ld-%02d-%02d %02d:%02d:%02d UTC\n",
  723. time.tm_year + 1900, time.tm_mon + 1, time.tm_mday,
  724. time.tm_hour, time.tm_min, time.tm_sec);
  725. return 0;
  726. }
  727. static int tegra_xusb_probe(struct platform_device *pdev)
  728. {
  729. struct tegra_xusb_mbox_msg msg;
  730. struct resource *res, *regs;
  731. struct tegra_xusb *tegra;
  732. struct xhci_hcd *xhci;
  733. unsigned int i, j, k;
  734. struct phy *phy;
  735. int err;
  736. BUILD_BUG_ON(sizeof(struct tegra_xusb_fw_header) != 256);
  737. tegra = devm_kzalloc(&pdev->dev, sizeof(*tegra), GFP_KERNEL);
  738. if (!tegra)
  739. return -ENOMEM;
  740. tegra->soc = of_device_get_match_data(&pdev->dev);
  741. mutex_init(&tegra->lock);
  742. tegra->dev = &pdev->dev;
  743. regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  744. tegra->regs = devm_ioremap_resource(&pdev->dev, regs);
  745. if (IS_ERR(tegra->regs))
  746. return PTR_ERR(tegra->regs);
  747. res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  748. tegra->fpci_base = devm_ioremap_resource(&pdev->dev, res);
  749. if (IS_ERR(tegra->fpci_base))
  750. return PTR_ERR(tegra->fpci_base);
  751. res = platform_get_resource(pdev, IORESOURCE_MEM, 2);
  752. tegra->ipfs_base = devm_ioremap_resource(&pdev->dev, res);
  753. if (IS_ERR(tegra->ipfs_base))
  754. return PTR_ERR(tegra->ipfs_base);
  755. tegra->xhci_irq = platform_get_irq(pdev, 0);
  756. if (tegra->xhci_irq < 0)
  757. return tegra->xhci_irq;
  758. tegra->mbox_irq = platform_get_irq(pdev, 1);
  759. if (tegra->mbox_irq < 0)
  760. return tegra->mbox_irq;
  761. tegra->padctl = tegra_xusb_padctl_get(&pdev->dev);
  762. if (IS_ERR(tegra->padctl))
  763. return PTR_ERR(tegra->padctl);
  764. tegra->host_rst = devm_reset_control_get(&pdev->dev, "xusb_host");
  765. if (IS_ERR(tegra->host_rst)) {
  766. err = PTR_ERR(tegra->host_rst);
  767. dev_err(&pdev->dev, "failed to get xusb_host reset: %d\n", err);
  768. goto put_padctl;
  769. }
  770. tegra->ss_rst = devm_reset_control_get(&pdev->dev, "xusb_ss");
  771. if (IS_ERR(tegra->ss_rst)) {
  772. err = PTR_ERR(tegra->ss_rst);
  773. dev_err(&pdev->dev, "failed to get xusb_ss reset: %d\n", err);
  774. goto put_padctl;
  775. }
  776. tegra->host_clk = devm_clk_get(&pdev->dev, "xusb_host");
  777. if (IS_ERR(tegra->host_clk)) {
  778. err = PTR_ERR(tegra->host_clk);
  779. dev_err(&pdev->dev, "failed to get xusb_host: %d\n", err);
  780. goto put_padctl;
  781. }
  782. tegra->falcon_clk = devm_clk_get(&pdev->dev, "xusb_falcon_src");
  783. if (IS_ERR(tegra->falcon_clk)) {
  784. err = PTR_ERR(tegra->falcon_clk);
  785. dev_err(&pdev->dev, "failed to get xusb_falcon_src: %d\n", err);
  786. goto put_padctl;
  787. }
  788. tegra->ss_clk = devm_clk_get(&pdev->dev, "xusb_ss");
  789. if (IS_ERR(tegra->ss_clk)) {
  790. err = PTR_ERR(tegra->ss_clk);
  791. dev_err(&pdev->dev, "failed to get xusb_ss: %d\n", err);
  792. goto put_padctl;
  793. }
  794. tegra->ss_src_clk = devm_clk_get(&pdev->dev, "xusb_ss_src");
  795. if (IS_ERR(tegra->ss_src_clk)) {
  796. err = PTR_ERR(tegra->ss_src_clk);
  797. dev_err(&pdev->dev, "failed to get xusb_ss_src: %d\n", err);
  798. goto put_padctl;
  799. }
  800. tegra->hs_src_clk = devm_clk_get(&pdev->dev, "xusb_hs_src");
  801. if (IS_ERR(tegra->hs_src_clk)) {
  802. err = PTR_ERR(tegra->hs_src_clk);
  803. dev_err(&pdev->dev, "failed to get xusb_hs_src: %d\n", err);
  804. goto put_padctl;
  805. }
  806. tegra->fs_src_clk = devm_clk_get(&pdev->dev, "xusb_fs_src");
  807. if (IS_ERR(tegra->fs_src_clk)) {
  808. err = PTR_ERR(tegra->fs_src_clk);
  809. dev_err(&pdev->dev, "failed to get xusb_fs_src: %d\n", err);
  810. goto put_padctl;
  811. }
  812. tegra->pll_u_480m = devm_clk_get(&pdev->dev, "pll_u_480m");
  813. if (IS_ERR(tegra->pll_u_480m)) {
  814. err = PTR_ERR(tegra->pll_u_480m);
  815. dev_err(&pdev->dev, "failed to get pll_u_480m: %d\n", err);
  816. goto put_padctl;
  817. }
  818. tegra->clk_m = devm_clk_get(&pdev->dev, "clk_m");
  819. if (IS_ERR(tegra->clk_m)) {
  820. err = PTR_ERR(tegra->clk_m);
  821. dev_err(&pdev->dev, "failed to get clk_m: %d\n", err);
  822. goto put_padctl;
  823. }
  824. tegra->pll_e = devm_clk_get(&pdev->dev, "pll_e");
  825. if (IS_ERR(tegra->pll_e)) {
  826. err = PTR_ERR(tegra->pll_e);
  827. dev_err(&pdev->dev, "failed to get pll_e: %d\n", err);
  828. goto put_padctl;
  829. }
  830. tegra->supplies = devm_kcalloc(&pdev->dev, tegra->soc->num_supplies,
  831. sizeof(*tegra->supplies), GFP_KERNEL);
  832. if (!tegra->supplies) {
  833. err = -ENOMEM;
  834. goto put_padctl;
  835. }
  836. for (i = 0; i < tegra->soc->num_supplies; i++)
  837. tegra->supplies[i].supply = tegra->soc->supply_names[i];
  838. err = devm_regulator_bulk_get(&pdev->dev, tegra->soc->num_supplies,
  839. tegra->supplies);
  840. if (err) {
  841. dev_err(&pdev->dev, "failed to get regulators: %d\n", err);
  842. goto put_padctl;
  843. }
  844. for (i = 0; i < tegra->soc->num_types; i++)
  845. tegra->num_phys += tegra->soc->phy_types[i].num;
  846. tegra->phys = devm_kcalloc(&pdev->dev, tegra->num_phys,
  847. sizeof(*tegra->phys), GFP_KERNEL);
  848. if (!tegra->phys) {
  849. err = -ENOMEM;
  850. goto put_padctl;
  851. }
  852. for (i = 0, k = 0; i < tegra->soc->num_types; i++) {
  853. char prop[8];
  854. for (j = 0; j < tegra->soc->phy_types[i].num; j++) {
  855. snprintf(prop, sizeof(prop), "%s-%d",
  856. tegra->soc->phy_types[i].name, j);
  857. phy = devm_phy_optional_get(&pdev->dev, prop);
  858. if (IS_ERR(phy)) {
  859. dev_err(&pdev->dev,
  860. "failed to get PHY %s: %ld\n", prop,
  861. PTR_ERR(phy));
  862. err = PTR_ERR(phy);
  863. goto put_padctl;
  864. }
  865. tegra->phys[k++] = phy;
  866. }
  867. }
  868. err = tegra_xusb_clk_enable(tegra);
  869. if (err) {
  870. dev_err(&pdev->dev, "failed to enable clocks: %d\n", err);
  871. goto put_padctl;
  872. }
  873. err = regulator_bulk_enable(tegra->soc->num_supplies, tegra->supplies);
  874. if (err) {
  875. dev_err(&pdev->dev, "failed to enable regulators: %d\n", err);
  876. goto disable_clk;
  877. }
  878. err = tegra_xusb_phy_enable(tegra);
  879. if (err < 0) {
  880. dev_err(&pdev->dev, "failed to enable PHYs: %d\n", err);
  881. goto disable_regulator;
  882. }
  883. tegra_xusb_ipfs_config(tegra, regs);
  884. err = tegra_xusb_load_firmware(tegra);
  885. if (err < 0) {
  886. dev_err(&pdev->dev, "failed to load firmware: %d\n", err);
  887. goto disable_phy;
  888. }
  889. tegra->hcd = usb_create_hcd(&tegra_xhci_hc_driver, &pdev->dev,
  890. dev_name(&pdev->dev));
  891. if (!tegra->hcd) {
  892. err = -ENOMEM;
  893. goto disable_phy;
  894. }
  895. /*
  896. * This must happen after usb_create_hcd(), because usb_create_hcd()
  897. * will overwrite the drvdata of the device with the hcd it creates.
  898. */
  899. platform_set_drvdata(pdev, tegra);
  900. tegra->hcd->regs = tegra->regs;
  901. tegra->hcd->rsrc_start = regs->start;
  902. tegra->hcd->rsrc_len = resource_size(regs);
  903. err = usb_add_hcd(tegra->hcd, tegra->xhci_irq, IRQF_SHARED);
  904. if (err < 0) {
  905. dev_err(&pdev->dev, "failed to add USB HCD: %d\n", err);
  906. goto put_usb2;
  907. }
  908. device_wakeup_enable(tegra->hcd->self.controller);
  909. xhci = hcd_to_xhci(tegra->hcd);
  910. xhci->shared_hcd = usb_create_shared_hcd(&tegra_xhci_hc_driver,
  911. &pdev->dev,
  912. dev_name(&pdev->dev),
  913. tegra->hcd);
  914. if (!xhci->shared_hcd) {
  915. dev_err(&pdev->dev, "failed to create shared HCD\n");
  916. err = -ENOMEM;
  917. goto remove_usb2;
  918. }
  919. err = usb_add_hcd(xhci->shared_hcd, tegra->xhci_irq, IRQF_SHARED);
  920. if (err < 0) {
  921. dev_err(&pdev->dev, "failed to add shared HCD: %d\n", err);
  922. goto put_usb3;
  923. }
  924. mutex_lock(&tegra->lock);
  925. /* Enable firmware messages from controller. */
  926. msg.cmd = MBOX_CMD_MSG_ENABLED;
  927. msg.data = 0;
  928. err = tegra_xusb_mbox_send(tegra, &msg);
  929. if (err < 0) {
  930. dev_err(&pdev->dev, "failed to enable messages: %d\n", err);
  931. mutex_unlock(&tegra->lock);
  932. goto remove_usb3;
  933. }
  934. mutex_unlock(&tegra->lock);
  935. err = devm_request_threaded_irq(&pdev->dev, tegra->mbox_irq,
  936. tegra_xusb_mbox_irq,
  937. tegra_xusb_mbox_thread, 0,
  938. dev_name(&pdev->dev), tegra);
  939. if (err < 0) {
  940. dev_err(&pdev->dev, "failed to request IRQ: %d\n", err);
  941. goto remove_usb3;
  942. }
  943. return 0;
  944. remove_usb3:
  945. usb_remove_hcd(xhci->shared_hcd);
  946. put_usb3:
  947. usb_put_hcd(xhci->shared_hcd);
  948. remove_usb2:
  949. usb_remove_hcd(tegra->hcd);
  950. put_usb2:
  951. usb_put_hcd(tegra->hcd);
  952. disable_phy:
  953. tegra_xusb_phy_disable(tegra);
  954. disable_regulator:
  955. regulator_bulk_disable(tegra->soc->num_supplies, tegra->supplies);
  956. disable_clk:
  957. tegra_xusb_clk_disable(tegra);
  958. put_padctl:
  959. tegra_xusb_padctl_put(tegra->padctl);
  960. return err;
  961. }
  962. static int tegra_xusb_remove(struct platform_device *pdev)
  963. {
  964. struct tegra_xusb *tegra = platform_get_drvdata(pdev);
  965. struct xhci_hcd *xhci = hcd_to_xhci(tegra->hcd);
  966. usb_remove_hcd(xhci->shared_hcd);
  967. usb_put_hcd(xhci->shared_hcd);
  968. usb_remove_hcd(tegra->hcd);
  969. usb_put_hcd(tegra->hcd);
  970. dma_free_coherent(&pdev->dev, tegra->fw.size, tegra->fw.virt,
  971. tegra->fw.phys);
  972. tegra_xusb_phy_disable(tegra);
  973. regulator_bulk_disable(tegra->soc->num_supplies, tegra->supplies);
  974. tegra_xusb_clk_disable(tegra);
  975. tegra_xusb_padctl_put(tegra->padctl);
  976. return 0;
  977. }
  978. #ifdef CONFIG_PM_SLEEP
  979. static int tegra_xusb_suspend(struct device *dev)
  980. {
  981. struct tegra_xusb *tegra = dev_get_drvdata(dev);
  982. struct xhci_hcd *xhci = hcd_to_xhci(tegra->hcd);
  983. bool wakeup = device_may_wakeup(dev);
  984. /* TODO: Powergate controller across suspend/resume. */
  985. return xhci_suspend(xhci, wakeup);
  986. }
  987. static int tegra_xusb_resume(struct device *dev)
  988. {
  989. struct tegra_xusb *tegra = dev_get_drvdata(dev);
  990. struct xhci_hcd *xhci = hcd_to_xhci(tegra->hcd);
  991. return xhci_resume(xhci, 0);
  992. }
  993. #endif
  994. static const struct dev_pm_ops tegra_xusb_pm_ops = {
  995. SET_SYSTEM_SLEEP_PM_OPS(tegra_xusb_suspend, tegra_xusb_resume)
  996. };
  997. static const char * const tegra124_supply_names[] = {
  998. "avddio-pex",
  999. "dvddio-pex",
  1000. "avdd-usb",
  1001. "avdd-pll-utmip",
  1002. "avdd-pll-erefe",
  1003. "avdd-usb-ss-pll",
  1004. "hvdd-usb-ss",
  1005. "hvdd-usb-ss-pll-e",
  1006. };
  1007. static const struct tegra_xusb_phy_type tegra124_phy_types[] = {
  1008. { .name = "usb3", .num = 2, },
  1009. { .name = "usb2", .num = 3, },
  1010. { .name = "hsic", .num = 2, },
  1011. };
  1012. static const struct tegra_xusb_soc tegra124_soc = {
  1013. .firmware = "nvidia/tegra124/xusb.bin",
  1014. .supply_names = tegra124_supply_names,
  1015. .num_supplies = ARRAY_SIZE(tegra124_supply_names),
  1016. .phy_types = tegra124_phy_types,
  1017. .num_types = ARRAY_SIZE(tegra124_phy_types),
  1018. .ports = {
  1019. .usb2 = { .offset = 4, .count = 4, },
  1020. .hsic = { .offset = 6, .count = 2, },
  1021. .usb3 = { .offset = 0, .count = 2, },
  1022. },
  1023. .scale_ss_clock = true,
  1024. };
  1025. MODULE_FIRMWARE("nvidia/tegra124/xusb.bin");
  1026. static const char * const tegra210_supply_names[] = {
  1027. "dvddio-pex",
  1028. "hvddio-pex",
  1029. "avdd-usb",
  1030. "avdd-pll-utmip",
  1031. "avdd-pll-uerefe",
  1032. "dvdd-pex-pll",
  1033. "hvdd-pex-pll-e",
  1034. };
  1035. static const struct tegra_xusb_phy_type tegra210_phy_types[] = {
  1036. { .name = "usb3", .num = 4, },
  1037. { .name = "usb2", .num = 4, },
  1038. { .name = "hsic", .num = 1, },
  1039. };
  1040. static const struct tegra_xusb_soc tegra210_soc = {
  1041. .firmware = "nvidia/tegra210/xusb.bin",
  1042. .supply_names = tegra210_supply_names,
  1043. .num_supplies = ARRAY_SIZE(tegra210_supply_names),
  1044. .phy_types = tegra210_phy_types,
  1045. .num_types = ARRAY_SIZE(tegra210_phy_types),
  1046. .ports = {
  1047. .usb2 = { .offset = 4, .count = 4, },
  1048. .hsic = { .offset = 8, .count = 1, },
  1049. .usb3 = { .offset = 0, .count = 4, },
  1050. },
  1051. .scale_ss_clock = false,
  1052. };
  1053. MODULE_FIRMWARE("nvidia/tegra210/xusb.bin");
  1054. static const struct of_device_id tegra_xusb_of_match[] = {
  1055. { .compatible = "nvidia,tegra124-xusb", .data = &tegra124_soc },
  1056. { .compatible = "nvidia,tegra210-xusb", .data = &tegra210_soc },
  1057. { },
  1058. };
  1059. MODULE_DEVICE_TABLE(of, tegra_xusb_of_match);
  1060. static struct platform_driver tegra_xusb_driver = {
  1061. .probe = tegra_xusb_probe,
  1062. .remove = tegra_xusb_remove,
  1063. .driver = {
  1064. .name = "tegra-xusb",
  1065. .pm = &tegra_xusb_pm_ops,
  1066. .of_match_table = tegra_xusb_of_match,
  1067. },
  1068. };
  1069. static void tegra_xhci_quirks(struct device *dev, struct xhci_hcd *xhci)
  1070. {
  1071. xhci->quirks |= XHCI_PLAT;
  1072. }
  1073. static int tegra_xhci_setup(struct usb_hcd *hcd)
  1074. {
  1075. return xhci_gen_setup(hcd, tegra_xhci_quirks);
  1076. }
  1077. static const struct xhci_driver_overrides tegra_xhci_overrides __initconst = {
  1078. .reset = tegra_xhci_setup,
  1079. };
  1080. static int __init tegra_xusb_init(void)
  1081. {
  1082. xhci_init_driver(&tegra_xhci_hc_driver, &tegra_xhci_overrides);
  1083. return platform_driver_register(&tegra_xusb_driver);
  1084. }
  1085. module_init(tegra_xusb_init);
  1086. static void __exit tegra_xusb_exit(void)
  1087. {
  1088. platform_driver_unregister(&tegra_xusb_driver);
  1089. }
  1090. module_exit(tegra_xusb_exit);
  1091. MODULE_AUTHOR("Andrew Bresticker <abrestic@chromium.org>");
  1092. MODULE_DESCRIPTION("NVIDIA Tegra XUSB xHCI host-controller driver");
  1093. MODULE_LICENSE("GPL v2");