8250_pci.c 134 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Probe module for 8250/16550-type PCI serial ports.
  4. *
  5. * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
  6. *
  7. * Copyright (C) 2001 Russell King, All Rights Reserved.
  8. */
  9. #undef DEBUG
  10. #include <linux/module.h>
  11. #include <linux/pci.h>
  12. #include <linux/string.h>
  13. #include <linux/kernel.h>
  14. #include <linux/slab.h>
  15. #include <linux/delay.h>
  16. #include <linux/tty.h>
  17. #include <linux/serial_reg.h>
  18. #include <linux/serial_core.h>
  19. #include <linux/8250_pci.h>
  20. #include <linux/bitops.h>
  21. #include <asm/byteorder.h>
  22. #include <asm/io.h>
  23. #include "8250.h"
  24. /*
  25. * init function returns:
  26. * > 0 - number of ports
  27. * = 0 - use board->num_ports
  28. * < 0 - error
  29. */
  30. struct pci_serial_quirk {
  31. u32 vendor;
  32. u32 device;
  33. u32 subvendor;
  34. u32 subdevice;
  35. int (*probe)(struct pci_dev *dev);
  36. int (*init)(struct pci_dev *dev);
  37. int (*setup)(struct serial_private *,
  38. const struct pciserial_board *,
  39. struct uart_8250_port *, int);
  40. void (*exit)(struct pci_dev *dev);
  41. };
  42. #define PCI_NUM_BAR_RESOURCES 6
  43. struct serial_private {
  44. struct pci_dev *dev;
  45. unsigned int nr;
  46. struct pci_serial_quirk *quirk;
  47. const struct pciserial_board *board;
  48. int line[0];
  49. };
  50. static int pci_default_setup(struct serial_private*,
  51. const struct pciserial_board*, struct uart_8250_port *, int);
  52. static void moan_device(const char *str, struct pci_dev *dev)
  53. {
  54. dev_err(&dev->dev,
  55. "%s: %s\n"
  56. "Please send the output of lspci -vv, this\n"
  57. "message (0x%04x,0x%04x,0x%04x,0x%04x), the\n"
  58. "manufacturer and name of serial board or\n"
  59. "modem board to <linux-serial@vger.kernel.org>.\n",
  60. pci_name(dev), str, dev->vendor, dev->device,
  61. dev->subsystem_vendor, dev->subsystem_device);
  62. }
  63. static int
  64. setup_port(struct serial_private *priv, struct uart_8250_port *port,
  65. int bar, int offset, int regshift)
  66. {
  67. struct pci_dev *dev = priv->dev;
  68. if (bar >= PCI_NUM_BAR_RESOURCES)
  69. return -EINVAL;
  70. if (pci_resource_flags(dev, bar) & IORESOURCE_MEM) {
  71. if (!pcim_iomap(dev, bar, 0) && !pcim_iomap_table(dev))
  72. return -ENOMEM;
  73. port->port.iotype = UPIO_MEM;
  74. port->port.iobase = 0;
  75. port->port.mapbase = pci_resource_start(dev, bar) + offset;
  76. port->port.membase = pcim_iomap_table(dev)[bar] + offset;
  77. port->port.regshift = regshift;
  78. } else {
  79. port->port.iotype = UPIO_PORT;
  80. port->port.iobase = pci_resource_start(dev, bar) + offset;
  81. port->port.mapbase = 0;
  82. port->port.membase = NULL;
  83. port->port.regshift = 0;
  84. }
  85. return 0;
  86. }
  87. /*
  88. * ADDI-DATA GmbH communication cards <info@addi-data.com>
  89. */
  90. static int addidata_apci7800_setup(struct serial_private *priv,
  91. const struct pciserial_board *board,
  92. struct uart_8250_port *port, int idx)
  93. {
  94. unsigned int bar = 0, offset = board->first_offset;
  95. bar = FL_GET_BASE(board->flags);
  96. if (idx < 2) {
  97. offset += idx * board->uart_offset;
  98. } else if ((idx >= 2) && (idx < 4)) {
  99. bar += 1;
  100. offset += ((idx - 2) * board->uart_offset);
  101. } else if ((idx >= 4) && (idx < 6)) {
  102. bar += 2;
  103. offset += ((idx - 4) * board->uart_offset);
  104. } else if (idx >= 6) {
  105. bar += 3;
  106. offset += ((idx - 6) * board->uart_offset);
  107. }
  108. return setup_port(priv, port, bar, offset, board->reg_shift);
  109. }
  110. /*
  111. * AFAVLAB uses a different mixture of BARs and offsets
  112. * Not that ugly ;) -- HW
  113. */
  114. static int
  115. afavlab_setup(struct serial_private *priv, const struct pciserial_board *board,
  116. struct uart_8250_port *port, int idx)
  117. {
  118. unsigned int bar, offset = board->first_offset;
  119. bar = FL_GET_BASE(board->flags);
  120. if (idx < 4)
  121. bar += idx;
  122. else {
  123. bar = 4;
  124. offset += (idx - 4) * board->uart_offset;
  125. }
  126. return setup_port(priv, port, bar, offset, board->reg_shift);
  127. }
  128. /*
  129. * HP's Remote Management Console. The Diva chip came in several
  130. * different versions. N-class, L2000 and A500 have two Diva chips, each
  131. * with 3 UARTs (the third UART on the second chip is unused). Superdome
  132. * and Keystone have one Diva chip with 3 UARTs. Some later machines have
  133. * one Diva chip, but it has been expanded to 5 UARTs.
  134. */
  135. static int pci_hp_diva_init(struct pci_dev *dev)
  136. {
  137. int rc = 0;
  138. switch (dev->subsystem_device) {
  139. case PCI_DEVICE_ID_HP_DIVA_TOSCA1:
  140. case PCI_DEVICE_ID_HP_DIVA_HALFDOME:
  141. case PCI_DEVICE_ID_HP_DIVA_KEYSTONE:
  142. case PCI_DEVICE_ID_HP_DIVA_EVEREST:
  143. rc = 3;
  144. break;
  145. case PCI_DEVICE_ID_HP_DIVA_TOSCA2:
  146. rc = 2;
  147. break;
  148. case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
  149. rc = 4;
  150. break;
  151. case PCI_DEVICE_ID_HP_DIVA_POWERBAR:
  152. case PCI_DEVICE_ID_HP_DIVA_HURRICANE:
  153. rc = 1;
  154. break;
  155. }
  156. return rc;
  157. }
  158. /*
  159. * HP's Diva chip puts the 4th/5th serial port further out, and
  160. * some serial ports are supposed to be hidden on certain models.
  161. */
  162. static int
  163. pci_hp_diva_setup(struct serial_private *priv,
  164. const struct pciserial_board *board,
  165. struct uart_8250_port *port, int idx)
  166. {
  167. unsigned int offset = board->first_offset;
  168. unsigned int bar = FL_GET_BASE(board->flags);
  169. switch (priv->dev->subsystem_device) {
  170. case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
  171. if (idx == 3)
  172. idx++;
  173. break;
  174. case PCI_DEVICE_ID_HP_DIVA_EVEREST:
  175. if (idx > 0)
  176. idx++;
  177. if (idx > 2)
  178. idx++;
  179. break;
  180. }
  181. if (idx > 2)
  182. offset = 0x18;
  183. offset += idx * board->uart_offset;
  184. return setup_port(priv, port, bar, offset, board->reg_shift);
  185. }
  186. /*
  187. * Added for EKF Intel i960 serial boards
  188. */
  189. static int pci_inteli960ni_init(struct pci_dev *dev)
  190. {
  191. u32 oldval;
  192. if (!(dev->subsystem_device & 0x1000))
  193. return -ENODEV;
  194. /* is firmware started? */
  195. pci_read_config_dword(dev, 0x44, &oldval);
  196. if (oldval == 0x00001000L) { /* RESET value */
  197. dev_dbg(&dev->dev, "Local i960 firmware missing\n");
  198. return -ENODEV;
  199. }
  200. return 0;
  201. }
  202. /*
  203. * Some PCI serial cards using the PLX 9050 PCI interface chip require
  204. * that the card interrupt be explicitly enabled or disabled. This
  205. * seems to be mainly needed on card using the PLX which also use I/O
  206. * mapped memory.
  207. */
  208. static int pci_plx9050_init(struct pci_dev *dev)
  209. {
  210. u8 irq_config;
  211. void __iomem *p;
  212. if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0) {
  213. moan_device("no memory in bar 0", dev);
  214. return 0;
  215. }
  216. irq_config = 0x41;
  217. if (dev->vendor == PCI_VENDOR_ID_PANACOM ||
  218. dev->subsystem_vendor == PCI_SUBVENDOR_ID_EXSYS)
  219. irq_config = 0x43;
  220. if ((dev->vendor == PCI_VENDOR_ID_PLX) &&
  221. (dev->device == PCI_DEVICE_ID_PLX_ROMULUS))
  222. /*
  223. * As the megawolf cards have the int pins active
  224. * high, and have 2 UART chips, both ints must be
  225. * enabled on the 9050. Also, the UARTS are set in
  226. * 16450 mode by default, so we have to enable the
  227. * 16C950 'enhanced' mode so that we can use the
  228. * deep FIFOs
  229. */
  230. irq_config = 0x5b;
  231. /*
  232. * enable/disable interrupts
  233. */
  234. p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
  235. if (p == NULL)
  236. return -ENOMEM;
  237. writel(irq_config, p + 0x4c);
  238. /*
  239. * Read the register back to ensure that it took effect.
  240. */
  241. readl(p + 0x4c);
  242. iounmap(p);
  243. return 0;
  244. }
  245. static void pci_plx9050_exit(struct pci_dev *dev)
  246. {
  247. u8 __iomem *p;
  248. if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0)
  249. return;
  250. /*
  251. * disable interrupts
  252. */
  253. p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
  254. if (p != NULL) {
  255. writel(0, p + 0x4c);
  256. /*
  257. * Read the register back to ensure that it took effect.
  258. */
  259. readl(p + 0x4c);
  260. iounmap(p);
  261. }
  262. }
  263. #define NI8420_INT_ENABLE_REG 0x38
  264. #define NI8420_INT_ENABLE_BIT 0x2000
  265. static void pci_ni8420_exit(struct pci_dev *dev)
  266. {
  267. void __iomem *p;
  268. unsigned int bar = 0;
  269. if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
  270. moan_device("no memory in bar", dev);
  271. return;
  272. }
  273. p = pci_ioremap_bar(dev, bar);
  274. if (p == NULL)
  275. return;
  276. /* Disable the CPU Interrupt */
  277. writel(readl(p + NI8420_INT_ENABLE_REG) & ~(NI8420_INT_ENABLE_BIT),
  278. p + NI8420_INT_ENABLE_REG);
  279. iounmap(p);
  280. }
  281. /* MITE registers */
  282. #define MITE_IOWBSR1 0xc4
  283. #define MITE_IOWCR1 0xf4
  284. #define MITE_LCIMR1 0x08
  285. #define MITE_LCIMR2 0x10
  286. #define MITE_LCIMR2_CLR_CPU_IE (1 << 30)
  287. static void pci_ni8430_exit(struct pci_dev *dev)
  288. {
  289. void __iomem *p;
  290. unsigned int bar = 0;
  291. if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
  292. moan_device("no memory in bar", dev);
  293. return;
  294. }
  295. p = pci_ioremap_bar(dev, bar);
  296. if (p == NULL)
  297. return;
  298. /* Disable the CPU Interrupt */
  299. writel(MITE_LCIMR2_CLR_CPU_IE, p + MITE_LCIMR2);
  300. iounmap(p);
  301. }
  302. /* SBS Technologies Inc. PMC-OCTPRO and P-OCTAL cards */
  303. static int
  304. sbs_setup(struct serial_private *priv, const struct pciserial_board *board,
  305. struct uart_8250_port *port, int idx)
  306. {
  307. unsigned int bar, offset = board->first_offset;
  308. bar = 0;
  309. if (idx < 4) {
  310. /* first four channels map to 0, 0x100, 0x200, 0x300 */
  311. offset += idx * board->uart_offset;
  312. } else if (idx < 8) {
  313. /* last four channels map to 0x1000, 0x1100, 0x1200, 0x1300 */
  314. offset += idx * board->uart_offset + 0xC00;
  315. } else /* we have only 8 ports on PMC-OCTALPRO */
  316. return 1;
  317. return setup_port(priv, port, bar, offset, board->reg_shift);
  318. }
  319. /*
  320. * This does initialization for PMC OCTALPRO cards:
  321. * maps the device memory, resets the UARTs (needed, bc
  322. * if the module is removed and inserted again, the card
  323. * is in the sleep mode) and enables global interrupt.
  324. */
  325. /* global control register offset for SBS PMC-OctalPro */
  326. #define OCT_REG_CR_OFF 0x500
  327. static int sbs_init(struct pci_dev *dev)
  328. {
  329. u8 __iomem *p;
  330. p = pci_ioremap_bar(dev, 0);
  331. if (p == NULL)
  332. return -ENOMEM;
  333. /* Set bit-4 Control Register (UART RESET) in to reset the uarts */
  334. writeb(0x10, p + OCT_REG_CR_OFF);
  335. udelay(50);
  336. writeb(0x0, p + OCT_REG_CR_OFF);
  337. /* Set bit-2 (INTENABLE) of Control Register */
  338. writeb(0x4, p + OCT_REG_CR_OFF);
  339. iounmap(p);
  340. return 0;
  341. }
  342. /*
  343. * Disables the global interrupt of PMC-OctalPro
  344. */
  345. static void sbs_exit(struct pci_dev *dev)
  346. {
  347. u8 __iomem *p;
  348. p = pci_ioremap_bar(dev, 0);
  349. /* FIXME: What if resource_len < OCT_REG_CR_OFF */
  350. if (p != NULL)
  351. writeb(0, p + OCT_REG_CR_OFF);
  352. iounmap(p);
  353. }
  354. /*
  355. * SIIG serial cards have an PCI interface chip which also controls
  356. * the UART clocking frequency. Each UART can be clocked independently
  357. * (except cards equipped with 4 UARTs) and initial clocking settings
  358. * are stored in the EEPROM chip. It can cause problems because this
  359. * version of serial driver doesn't support differently clocked UART's
  360. * on single PCI card. To prevent this, initialization functions set
  361. * high frequency clocking for all UART's on given card. It is safe (I
  362. * hope) because it doesn't touch EEPROM settings to prevent conflicts
  363. * with other OSes (like M$ DOS).
  364. *
  365. * SIIG support added by Andrey Panin <pazke@donpac.ru>, 10/1999
  366. *
  367. * There is two family of SIIG serial cards with different PCI
  368. * interface chip and different configuration methods:
  369. * - 10x cards have control registers in IO and/or memory space;
  370. * - 20x cards have control registers in standard PCI configuration space.
  371. *
  372. * Note: all 10x cards have PCI device ids 0x10..
  373. * all 20x cards have PCI device ids 0x20..
  374. *
  375. * There are also Quartet Serial cards which use Oxford Semiconductor
  376. * 16954 quad UART PCI chip clocked by 18.432 MHz quartz.
  377. *
  378. * Note: some SIIG cards are probed by the parport_serial object.
  379. */
  380. #define PCI_DEVICE_ID_SIIG_1S_10x (PCI_DEVICE_ID_SIIG_1S_10x_550 & 0xfffc)
  381. #define PCI_DEVICE_ID_SIIG_2S_10x (PCI_DEVICE_ID_SIIG_2S_10x_550 & 0xfff8)
  382. static int pci_siig10x_init(struct pci_dev *dev)
  383. {
  384. u16 data;
  385. void __iomem *p;
  386. switch (dev->device & 0xfff8) {
  387. case PCI_DEVICE_ID_SIIG_1S_10x: /* 1S */
  388. data = 0xffdf;
  389. break;
  390. case PCI_DEVICE_ID_SIIG_2S_10x: /* 2S, 2S1P */
  391. data = 0xf7ff;
  392. break;
  393. default: /* 1S1P, 4S */
  394. data = 0xfffb;
  395. break;
  396. }
  397. p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
  398. if (p == NULL)
  399. return -ENOMEM;
  400. writew(readw(p + 0x28) & data, p + 0x28);
  401. readw(p + 0x28);
  402. iounmap(p);
  403. return 0;
  404. }
  405. #define PCI_DEVICE_ID_SIIG_2S_20x (PCI_DEVICE_ID_SIIG_2S_20x_550 & 0xfffc)
  406. #define PCI_DEVICE_ID_SIIG_2S1P_20x (PCI_DEVICE_ID_SIIG_2S1P_20x_550 & 0xfffc)
  407. static int pci_siig20x_init(struct pci_dev *dev)
  408. {
  409. u8 data;
  410. /* Change clock frequency for the first UART. */
  411. pci_read_config_byte(dev, 0x6f, &data);
  412. pci_write_config_byte(dev, 0x6f, data & 0xef);
  413. /* If this card has 2 UART, we have to do the same with second UART. */
  414. if (((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S_20x) ||
  415. ((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S1P_20x)) {
  416. pci_read_config_byte(dev, 0x73, &data);
  417. pci_write_config_byte(dev, 0x73, data & 0xef);
  418. }
  419. return 0;
  420. }
  421. static int pci_siig_init(struct pci_dev *dev)
  422. {
  423. unsigned int type = dev->device & 0xff00;
  424. if (type == 0x1000)
  425. return pci_siig10x_init(dev);
  426. else if (type == 0x2000)
  427. return pci_siig20x_init(dev);
  428. moan_device("Unknown SIIG card", dev);
  429. return -ENODEV;
  430. }
  431. static int pci_siig_setup(struct serial_private *priv,
  432. const struct pciserial_board *board,
  433. struct uart_8250_port *port, int idx)
  434. {
  435. unsigned int bar = FL_GET_BASE(board->flags) + idx, offset = 0;
  436. if (idx > 3) {
  437. bar = 4;
  438. offset = (idx - 4) * 8;
  439. }
  440. return setup_port(priv, port, bar, offset, 0);
  441. }
  442. /*
  443. * Timedia has an explosion of boards, and to avoid the PCI table from
  444. * growing *huge*, we use this function to collapse some 70 entries
  445. * in the PCI table into one, for sanity's and compactness's sake.
  446. */
  447. static const unsigned short timedia_single_port[] = {
  448. 0x4025, 0x4027, 0x4028, 0x5025, 0x5027, 0
  449. };
  450. static const unsigned short timedia_dual_port[] = {
  451. 0x0002, 0x4036, 0x4037, 0x4038, 0x4078, 0x4079, 0x4085,
  452. 0x4088, 0x4089, 0x5037, 0x5078, 0x5079, 0x5085, 0x6079,
  453. 0x7079, 0x8079, 0x8137, 0x8138, 0x8237, 0x8238, 0x9079,
  454. 0x9137, 0x9138, 0x9237, 0x9238, 0xA079, 0xB079, 0xC079,
  455. 0xD079, 0
  456. };
  457. static const unsigned short timedia_quad_port[] = {
  458. 0x4055, 0x4056, 0x4095, 0x4096, 0x5056, 0x8156, 0x8157,
  459. 0x8256, 0x8257, 0x9056, 0x9156, 0x9157, 0x9158, 0x9159,
  460. 0x9256, 0x9257, 0xA056, 0xA157, 0xA158, 0xA159, 0xB056,
  461. 0xB157, 0
  462. };
  463. static const unsigned short timedia_eight_port[] = {
  464. 0x4065, 0x4066, 0x5065, 0x5066, 0x8166, 0x9066, 0x9166,
  465. 0x9167, 0x9168, 0xA066, 0xA167, 0xA168, 0
  466. };
  467. static const struct timedia_struct {
  468. int num;
  469. const unsigned short *ids;
  470. } timedia_data[] = {
  471. { 1, timedia_single_port },
  472. { 2, timedia_dual_port },
  473. { 4, timedia_quad_port },
  474. { 8, timedia_eight_port }
  475. };
  476. /*
  477. * There are nearly 70 different Timedia/SUNIX PCI serial devices. Instead of
  478. * listing them individually, this driver merely grabs them all with
  479. * PCI_ANY_ID. Some of these devices, however, also feature a parallel port,
  480. * and should be left free to be claimed by parport_serial instead.
  481. */
  482. static int pci_timedia_probe(struct pci_dev *dev)
  483. {
  484. /*
  485. * Check the third digit of the subdevice ID
  486. * (0,2,3,5,6: serial only -- 7,8,9: serial + parallel)
  487. */
  488. if ((dev->subsystem_device & 0x00f0) >= 0x70) {
  489. dev_info(&dev->dev,
  490. "ignoring Timedia subdevice %04x for parport_serial\n",
  491. dev->subsystem_device);
  492. return -ENODEV;
  493. }
  494. return 0;
  495. }
  496. static int pci_timedia_init(struct pci_dev *dev)
  497. {
  498. const unsigned short *ids;
  499. int i, j;
  500. for (i = 0; i < ARRAY_SIZE(timedia_data); i++) {
  501. ids = timedia_data[i].ids;
  502. for (j = 0; ids[j]; j++)
  503. if (dev->subsystem_device == ids[j])
  504. return timedia_data[i].num;
  505. }
  506. return 0;
  507. }
  508. /*
  509. * Timedia/SUNIX uses a mixture of BARs and offsets
  510. * Ugh, this is ugly as all hell --- TYT
  511. */
  512. static int
  513. pci_timedia_setup(struct serial_private *priv,
  514. const struct pciserial_board *board,
  515. struct uart_8250_port *port, int idx)
  516. {
  517. unsigned int bar = 0, offset = board->first_offset;
  518. switch (idx) {
  519. case 0:
  520. bar = 0;
  521. break;
  522. case 1:
  523. offset = board->uart_offset;
  524. bar = 0;
  525. break;
  526. case 2:
  527. bar = 1;
  528. break;
  529. case 3:
  530. offset = board->uart_offset;
  531. /* FALLTHROUGH */
  532. case 4: /* BAR 2 */
  533. case 5: /* BAR 3 */
  534. case 6: /* BAR 4 */
  535. case 7: /* BAR 5 */
  536. bar = idx - 2;
  537. }
  538. return setup_port(priv, port, bar, offset, board->reg_shift);
  539. }
  540. /*
  541. * Some Titan cards are also a little weird
  542. */
  543. static int
  544. titan_400l_800l_setup(struct serial_private *priv,
  545. const struct pciserial_board *board,
  546. struct uart_8250_port *port, int idx)
  547. {
  548. unsigned int bar, offset = board->first_offset;
  549. switch (idx) {
  550. case 0:
  551. bar = 1;
  552. break;
  553. case 1:
  554. bar = 2;
  555. break;
  556. default:
  557. bar = 4;
  558. offset = (idx - 2) * board->uart_offset;
  559. }
  560. return setup_port(priv, port, bar, offset, board->reg_shift);
  561. }
  562. static int pci_xircom_init(struct pci_dev *dev)
  563. {
  564. msleep(100);
  565. return 0;
  566. }
  567. static int pci_ni8420_init(struct pci_dev *dev)
  568. {
  569. void __iomem *p;
  570. unsigned int bar = 0;
  571. if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
  572. moan_device("no memory in bar", dev);
  573. return 0;
  574. }
  575. p = pci_ioremap_bar(dev, bar);
  576. if (p == NULL)
  577. return -ENOMEM;
  578. /* Enable CPU Interrupt */
  579. writel(readl(p + NI8420_INT_ENABLE_REG) | NI8420_INT_ENABLE_BIT,
  580. p + NI8420_INT_ENABLE_REG);
  581. iounmap(p);
  582. return 0;
  583. }
  584. #define MITE_IOWBSR1_WSIZE 0xa
  585. #define MITE_IOWBSR1_WIN_OFFSET 0x800
  586. #define MITE_IOWBSR1_WENAB (1 << 7)
  587. #define MITE_LCIMR1_IO_IE_0 (1 << 24)
  588. #define MITE_LCIMR2_SET_CPU_IE (1 << 31)
  589. #define MITE_IOWCR1_RAMSEL_MASK 0xfffffffe
  590. static int pci_ni8430_init(struct pci_dev *dev)
  591. {
  592. void __iomem *p;
  593. struct pci_bus_region region;
  594. u32 device_window;
  595. unsigned int bar = 0;
  596. if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
  597. moan_device("no memory in bar", dev);
  598. return 0;
  599. }
  600. p = pci_ioremap_bar(dev, bar);
  601. if (p == NULL)
  602. return -ENOMEM;
  603. /*
  604. * Set device window address and size in BAR0, while acknowledging that
  605. * the resource structure may contain a translated address that differs
  606. * from the address the device responds to.
  607. */
  608. pcibios_resource_to_bus(dev->bus, &region, &dev->resource[bar]);
  609. device_window = ((region.start + MITE_IOWBSR1_WIN_OFFSET) & 0xffffff00)
  610. | MITE_IOWBSR1_WENAB | MITE_IOWBSR1_WSIZE;
  611. writel(device_window, p + MITE_IOWBSR1);
  612. /* Set window access to go to RAMSEL IO address space */
  613. writel((readl(p + MITE_IOWCR1) & MITE_IOWCR1_RAMSEL_MASK),
  614. p + MITE_IOWCR1);
  615. /* Enable IO Bus Interrupt 0 */
  616. writel(MITE_LCIMR1_IO_IE_0, p + MITE_LCIMR1);
  617. /* Enable CPU Interrupt */
  618. writel(MITE_LCIMR2_SET_CPU_IE, p + MITE_LCIMR2);
  619. iounmap(p);
  620. return 0;
  621. }
  622. /* UART Port Control Register */
  623. #define NI8430_PORTCON 0x0f
  624. #define NI8430_PORTCON_TXVR_ENABLE (1 << 3)
  625. static int
  626. pci_ni8430_setup(struct serial_private *priv,
  627. const struct pciserial_board *board,
  628. struct uart_8250_port *port, int idx)
  629. {
  630. struct pci_dev *dev = priv->dev;
  631. void __iomem *p;
  632. unsigned int bar, offset = board->first_offset;
  633. if (idx >= board->num_ports)
  634. return 1;
  635. bar = FL_GET_BASE(board->flags);
  636. offset += idx * board->uart_offset;
  637. p = pci_ioremap_bar(dev, bar);
  638. if (!p)
  639. return -ENOMEM;
  640. /* enable the transceiver */
  641. writeb(readb(p + offset + NI8430_PORTCON) | NI8430_PORTCON_TXVR_ENABLE,
  642. p + offset + NI8430_PORTCON);
  643. iounmap(p);
  644. return setup_port(priv, port, bar, offset, board->reg_shift);
  645. }
  646. static int pci_netmos_9900_setup(struct serial_private *priv,
  647. const struct pciserial_board *board,
  648. struct uart_8250_port *port, int idx)
  649. {
  650. unsigned int bar;
  651. if ((priv->dev->device != PCI_DEVICE_ID_NETMOS_9865) &&
  652. (priv->dev->subsystem_device & 0xff00) == 0x3000) {
  653. /* netmos apparently orders BARs by datasheet layout, so serial
  654. * ports get BARs 0 and 3 (or 1 and 4 for memmapped)
  655. */
  656. bar = 3 * idx;
  657. return setup_port(priv, port, bar, 0, board->reg_shift);
  658. } else {
  659. return pci_default_setup(priv, board, port, idx);
  660. }
  661. }
  662. /* the 99xx series comes with a range of device IDs and a variety
  663. * of capabilities:
  664. *
  665. * 9900 has varying capabilities and can cascade to sub-controllers
  666. * (cascading should be purely internal)
  667. * 9904 is hardwired with 4 serial ports
  668. * 9912 and 9922 are hardwired with 2 serial ports
  669. */
  670. static int pci_netmos_9900_numports(struct pci_dev *dev)
  671. {
  672. unsigned int c = dev->class;
  673. unsigned int pi;
  674. unsigned short sub_serports;
  675. pi = c & 0xff;
  676. if (pi == 2)
  677. return 1;
  678. if ((pi == 0) && (dev->device == PCI_DEVICE_ID_NETMOS_9900)) {
  679. /* two possibilities: 0x30ps encodes number of parallel and
  680. * serial ports, or 0x1000 indicates *something*. This is not
  681. * immediately obvious, since the 2s1p+4s configuration seems
  682. * to offer all functionality on functions 0..2, while still
  683. * advertising the same function 3 as the 4s+2s1p config.
  684. */
  685. sub_serports = dev->subsystem_device & 0xf;
  686. if (sub_serports > 0)
  687. return sub_serports;
  688. dev_err(&dev->dev,
  689. "NetMos/Mostech serial driver ignoring port on ambiguous config.\n");
  690. return 0;
  691. }
  692. moan_device("unknown NetMos/Mostech program interface", dev);
  693. return 0;
  694. }
  695. static int pci_netmos_init(struct pci_dev *dev)
  696. {
  697. /* subdevice 0x00PS means <P> parallel, <S> serial */
  698. unsigned int num_serial = dev->subsystem_device & 0xf;
  699. if ((dev->device == PCI_DEVICE_ID_NETMOS_9901) ||
  700. (dev->device == PCI_DEVICE_ID_NETMOS_9865))
  701. return 0;
  702. if (dev->subsystem_vendor == PCI_VENDOR_ID_IBM &&
  703. dev->subsystem_device == 0x0299)
  704. return 0;
  705. switch (dev->device) { /* FALLTHROUGH on all */
  706. case PCI_DEVICE_ID_NETMOS_9904:
  707. case PCI_DEVICE_ID_NETMOS_9912:
  708. case PCI_DEVICE_ID_NETMOS_9922:
  709. case PCI_DEVICE_ID_NETMOS_9900:
  710. num_serial = pci_netmos_9900_numports(dev);
  711. break;
  712. default:
  713. break;
  714. }
  715. if (num_serial == 0) {
  716. moan_device("unknown NetMos/Mostech device", dev);
  717. return -ENODEV;
  718. }
  719. return num_serial;
  720. }
  721. /*
  722. * These chips are available with optionally one parallel port and up to
  723. * two serial ports. Unfortunately they all have the same product id.
  724. *
  725. * Basic configuration is done over a region of 32 I/O ports. The base
  726. * ioport is called INTA or INTC, depending on docs/other drivers.
  727. *
  728. * The region of the 32 I/O ports is configured in POSIO0R...
  729. */
  730. /* registers */
  731. #define ITE_887x_MISCR 0x9c
  732. #define ITE_887x_INTCBAR 0x78
  733. #define ITE_887x_UARTBAR 0x7c
  734. #define ITE_887x_PS0BAR 0x10
  735. #define ITE_887x_POSIO0 0x60
  736. /* I/O space size */
  737. #define ITE_887x_IOSIZE 32
  738. /* I/O space size (bits 26-24; 8 bytes = 011b) */
  739. #define ITE_887x_POSIO_IOSIZE_8 (3 << 24)
  740. /* I/O space size (bits 26-24; 32 bytes = 101b) */
  741. #define ITE_887x_POSIO_IOSIZE_32 (5 << 24)
  742. /* Decoding speed (1 = slow, 2 = medium, 3 = fast) */
  743. #define ITE_887x_POSIO_SPEED (3 << 29)
  744. /* enable IO_Space bit */
  745. #define ITE_887x_POSIO_ENABLE (1 << 31)
  746. static int pci_ite887x_init(struct pci_dev *dev)
  747. {
  748. /* inta_addr are the configuration addresses of the ITE */
  749. static const short inta_addr[] = { 0x2a0, 0x2c0, 0x220, 0x240, 0x1e0,
  750. 0x200, 0x280, 0 };
  751. int ret, i, type;
  752. struct resource *iobase = NULL;
  753. u32 miscr, uartbar, ioport;
  754. /* search for the base-ioport */
  755. i = 0;
  756. while (inta_addr[i] && iobase == NULL) {
  757. iobase = request_region(inta_addr[i], ITE_887x_IOSIZE,
  758. "ite887x");
  759. if (iobase != NULL) {
  760. /* write POSIO0R - speed | size | ioport */
  761. pci_write_config_dword(dev, ITE_887x_POSIO0,
  762. ITE_887x_POSIO_ENABLE | ITE_887x_POSIO_SPEED |
  763. ITE_887x_POSIO_IOSIZE_32 | inta_addr[i]);
  764. /* write INTCBAR - ioport */
  765. pci_write_config_dword(dev, ITE_887x_INTCBAR,
  766. inta_addr[i]);
  767. ret = inb(inta_addr[i]);
  768. if (ret != 0xff) {
  769. /* ioport connected */
  770. break;
  771. }
  772. release_region(iobase->start, ITE_887x_IOSIZE);
  773. iobase = NULL;
  774. }
  775. i++;
  776. }
  777. if (!inta_addr[i]) {
  778. dev_err(&dev->dev, "ite887x: could not find iobase\n");
  779. return -ENODEV;
  780. }
  781. /* start of undocumented type checking (see parport_pc.c) */
  782. type = inb(iobase->start + 0x18) & 0x0f;
  783. switch (type) {
  784. case 0x2: /* ITE8871 (1P) */
  785. case 0xa: /* ITE8875 (1P) */
  786. ret = 0;
  787. break;
  788. case 0xe: /* ITE8872 (2S1P) */
  789. ret = 2;
  790. break;
  791. case 0x6: /* ITE8873 (1S) */
  792. ret = 1;
  793. break;
  794. case 0x8: /* ITE8874 (2S) */
  795. ret = 2;
  796. break;
  797. default:
  798. moan_device("Unknown ITE887x", dev);
  799. ret = -ENODEV;
  800. }
  801. /* configure all serial ports */
  802. for (i = 0; i < ret; i++) {
  803. /* read the I/O port from the device */
  804. pci_read_config_dword(dev, ITE_887x_PS0BAR + (0x4 * (i + 1)),
  805. &ioport);
  806. ioport &= 0x0000FF00; /* the actual base address */
  807. pci_write_config_dword(dev, ITE_887x_POSIO0 + (0x4 * (i + 1)),
  808. ITE_887x_POSIO_ENABLE | ITE_887x_POSIO_SPEED |
  809. ITE_887x_POSIO_IOSIZE_8 | ioport);
  810. /* write the ioport to the UARTBAR */
  811. pci_read_config_dword(dev, ITE_887x_UARTBAR, &uartbar);
  812. uartbar &= ~(0xffff << (16 * i)); /* clear half the reg */
  813. uartbar |= (ioport << (16 * i)); /* set the ioport */
  814. pci_write_config_dword(dev, ITE_887x_UARTBAR, uartbar);
  815. /* get current config */
  816. pci_read_config_dword(dev, ITE_887x_MISCR, &miscr);
  817. /* disable interrupts (UARTx_Routing[3:0]) */
  818. miscr &= ~(0xf << (12 - 4 * i));
  819. /* activate the UART (UARTx_En) */
  820. miscr |= 1 << (23 - i);
  821. /* write new config with activated UART */
  822. pci_write_config_dword(dev, ITE_887x_MISCR, miscr);
  823. }
  824. if (ret <= 0) {
  825. /* the device has no UARTs if we get here */
  826. release_region(iobase->start, ITE_887x_IOSIZE);
  827. }
  828. return ret;
  829. }
  830. static void pci_ite887x_exit(struct pci_dev *dev)
  831. {
  832. u32 ioport;
  833. /* the ioport is bit 0-15 in POSIO0R */
  834. pci_read_config_dword(dev, ITE_887x_POSIO0, &ioport);
  835. ioport &= 0xffff;
  836. release_region(ioport, ITE_887x_IOSIZE);
  837. }
  838. /*
  839. * EndRun Technologies.
  840. * Determine the number of ports available on the device.
  841. */
  842. #define PCI_VENDOR_ID_ENDRUN 0x7401
  843. #define PCI_DEVICE_ID_ENDRUN_1588 0xe100
  844. static int pci_endrun_init(struct pci_dev *dev)
  845. {
  846. u8 __iomem *p;
  847. unsigned long deviceID;
  848. unsigned int number_uarts = 0;
  849. /* EndRun device is all 0xexxx */
  850. if (dev->vendor == PCI_VENDOR_ID_ENDRUN &&
  851. (dev->device & 0xf000) != 0xe000)
  852. return 0;
  853. p = pci_iomap(dev, 0, 5);
  854. if (p == NULL)
  855. return -ENOMEM;
  856. deviceID = ioread32(p);
  857. /* EndRun device */
  858. if (deviceID == 0x07000200) {
  859. number_uarts = ioread8(p + 4);
  860. dev_dbg(&dev->dev,
  861. "%d ports detected on EndRun PCI Express device\n",
  862. number_uarts);
  863. }
  864. pci_iounmap(dev, p);
  865. return number_uarts;
  866. }
  867. /*
  868. * Oxford Semiconductor Inc.
  869. * Check that device is part of the Tornado range of devices, then determine
  870. * the number of ports available on the device.
  871. */
  872. static int pci_oxsemi_tornado_init(struct pci_dev *dev)
  873. {
  874. u8 __iomem *p;
  875. unsigned long deviceID;
  876. unsigned int number_uarts = 0;
  877. /* OxSemi Tornado devices are all 0xCxxx */
  878. if (dev->vendor == PCI_VENDOR_ID_OXSEMI &&
  879. (dev->device & 0xF000) != 0xC000)
  880. return 0;
  881. p = pci_iomap(dev, 0, 5);
  882. if (p == NULL)
  883. return -ENOMEM;
  884. deviceID = ioread32(p);
  885. /* Tornado device */
  886. if (deviceID == 0x07000200) {
  887. number_uarts = ioread8(p + 4);
  888. dev_dbg(&dev->dev,
  889. "%d ports detected on Oxford PCI Express device\n",
  890. number_uarts);
  891. }
  892. pci_iounmap(dev, p);
  893. return number_uarts;
  894. }
  895. static int pci_asix_setup(struct serial_private *priv,
  896. const struct pciserial_board *board,
  897. struct uart_8250_port *port, int idx)
  898. {
  899. port->bugs |= UART_BUG_PARITY;
  900. return pci_default_setup(priv, board, port, idx);
  901. }
  902. /* Quatech devices have their own extra interface features */
  903. struct quatech_feature {
  904. u16 devid;
  905. bool amcc;
  906. };
  907. #define QPCR_TEST_FOR1 0x3F
  908. #define QPCR_TEST_GET1 0x00
  909. #define QPCR_TEST_FOR2 0x40
  910. #define QPCR_TEST_GET2 0x40
  911. #define QPCR_TEST_FOR3 0x80
  912. #define QPCR_TEST_GET3 0x40
  913. #define QPCR_TEST_FOR4 0xC0
  914. #define QPCR_TEST_GET4 0x80
  915. #define QOPR_CLOCK_X1 0x0000
  916. #define QOPR_CLOCK_X2 0x0001
  917. #define QOPR_CLOCK_X4 0x0002
  918. #define QOPR_CLOCK_X8 0x0003
  919. #define QOPR_CLOCK_RATE_MASK 0x0003
  920. static struct quatech_feature quatech_cards[] = {
  921. { PCI_DEVICE_ID_QUATECH_QSC100, 1 },
  922. { PCI_DEVICE_ID_QUATECH_DSC100, 1 },
  923. { PCI_DEVICE_ID_QUATECH_DSC100E, 0 },
  924. { PCI_DEVICE_ID_QUATECH_DSC200, 1 },
  925. { PCI_DEVICE_ID_QUATECH_DSC200E, 0 },
  926. { PCI_DEVICE_ID_QUATECH_ESC100D, 1 },
  927. { PCI_DEVICE_ID_QUATECH_ESC100M, 1 },
  928. { PCI_DEVICE_ID_QUATECH_QSCP100, 1 },
  929. { PCI_DEVICE_ID_QUATECH_DSCP100, 1 },
  930. { PCI_DEVICE_ID_QUATECH_QSCP200, 1 },
  931. { PCI_DEVICE_ID_QUATECH_DSCP200, 1 },
  932. { PCI_DEVICE_ID_QUATECH_ESCLP100, 0 },
  933. { PCI_DEVICE_ID_QUATECH_QSCLP100, 0 },
  934. { PCI_DEVICE_ID_QUATECH_DSCLP100, 0 },
  935. { PCI_DEVICE_ID_QUATECH_SSCLP100, 0 },
  936. { PCI_DEVICE_ID_QUATECH_QSCLP200, 0 },
  937. { PCI_DEVICE_ID_QUATECH_DSCLP200, 0 },
  938. { PCI_DEVICE_ID_QUATECH_SSCLP200, 0 },
  939. { PCI_DEVICE_ID_QUATECH_SPPXP_100, 0 },
  940. { 0, }
  941. };
  942. static int pci_quatech_amcc(u16 devid)
  943. {
  944. struct quatech_feature *qf = &quatech_cards[0];
  945. while (qf->devid) {
  946. if (qf->devid == devid)
  947. return qf->amcc;
  948. qf++;
  949. }
  950. pr_err("quatech: unknown port type '0x%04X'.\n", devid);
  951. return 0;
  952. };
  953. static int pci_quatech_rqopr(struct uart_8250_port *port)
  954. {
  955. unsigned long base = port->port.iobase;
  956. u8 LCR, val;
  957. LCR = inb(base + UART_LCR);
  958. outb(0xBF, base + UART_LCR);
  959. val = inb(base + UART_SCR);
  960. outb(LCR, base + UART_LCR);
  961. return val;
  962. }
  963. static void pci_quatech_wqopr(struct uart_8250_port *port, u8 qopr)
  964. {
  965. unsigned long base = port->port.iobase;
  966. u8 LCR;
  967. LCR = inb(base + UART_LCR);
  968. outb(0xBF, base + UART_LCR);
  969. inb(base + UART_SCR);
  970. outb(qopr, base + UART_SCR);
  971. outb(LCR, base + UART_LCR);
  972. }
  973. static int pci_quatech_rqmcr(struct uart_8250_port *port)
  974. {
  975. unsigned long base = port->port.iobase;
  976. u8 LCR, val, qmcr;
  977. LCR = inb(base + UART_LCR);
  978. outb(0xBF, base + UART_LCR);
  979. val = inb(base + UART_SCR);
  980. outb(val | 0x10, base + UART_SCR);
  981. qmcr = inb(base + UART_MCR);
  982. outb(val, base + UART_SCR);
  983. outb(LCR, base + UART_LCR);
  984. return qmcr;
  985. }
  986. static void pci_quatech_wqmcr(struct uart_8250_port *port, u8 qmcr)
  987. {
  988. unsigned long base = port->port.iobase;
  989. u8 LCR, val;
  990. LCR = inb(base + UART_LCR);
  991. outb(0xBF, base + UART_LCR);
  992. val = inb(base + UART_SCR);
  993. outb(val | 0x10, base + UART_SCR);
  994. outb(qmcr, base + UART_MCR);
  995. outb(val, base + UART_SCR);
  996. outb(LCR, base + UART_LCR);
  997. }
  998. static int pci_quatech_has_qmcr(struct uart_8250_port *port)
  999. {
  1000. unsigned long base = port->port.iobase;
  1001. u8 LCR, val;
  1002. LCR = inb(base + UART_LCR);
  1003. outb(0xBF, base + UART_LCR);
  1004. val = inb(base + UART_SCR);
  1005. if (val & 0x20) {
  1006. outb(0x80, UART_LCR);
  1007. if (!(inb(UART_SCR) & 0x20)) {
  1008. outb(LCR, base + UART_LCR);
  1009. return 1;
  1010. }
  1011. }
  1012. return 0;
  1013. }
  1014. static int pci_quatech_test(struct uart_8250_port *port)
  1015. {
  1016. u8 reg, qopr;
  1017. qopr = pci_quatech_rqopr(port);
  1018. pci_quatech_wqopr(port, qopr & QPCR_TEST_FOR1);
  1019. reg = pci_quatech_rqopr(port) & 0xC0;
  1020. if (reg != QPCR_TEST_GET1)
  1021. return -EINVAL;
  1022. pci_quatech_wqopr(port, (qopr & QPCR_TEST_FOR1)|QPCR_TEST_FOR2);
  1023. reg = pci_quatech_rqopr(port) & 0xC0;
  1024. if (reg != QPCR_TEST_GET2)
  1025. return -EINVAL;
  1026. pci_quatech_wqopr(port, (qopr & QPCR_TEST_FOR1)|QPCR_TEST_FOR3);
  1027. reg = pci_quatech_rqopr(port) & 0xC0;
  1028. if (reg != QPCR_TEST_GET3)
  1029. return -EINVAL;
  1030. pci_quatech_wqopr(port, (qopr & QPCR_TEST_FOR1)|QPCR_TEST_FOR4);
  1031. reg = pci_quatech_rqopr(port) & 0xC0;
  1032. if (reg != QPCR_TEST_GET4)
  1033. return -EINVAL;
  1034. pci_quatech_wqopr(port, qopr);
  1035. return 0;
  1036. }
  1037. static int pci_quatech_clock(struct uart_8250_port *port)
  1038. {
  1039. u8 qopr, reg, set;
  1040. unsigned long clock;
  1041. if (pci_quatech_test(port) < 0)
  1042. return 1843200;
  1043. qopr = pci_quatech_rqopr(port);
  1044. pci_quatech_wqopr(port, qopr & ~QOPR_CLOCK_X8);
  1045. reg = pci_quatech_rqopr(port);
  1046. if (reg & QOPR_CLOCK_X8) {
  1047. clock = 1843200;
  1048. goto out;
  1049. }
  1050. pci_quatech_wqopr(port, qopr | QOPR_CLOCK_X8);
  1051. reg = pci_quatech_rqopr(port);
  1052. if (!(reg & QOPR_CLOCK_X8)) {
  1053. clock = 1843200;
  1054. goto out;
  1055. }
  1056. reg &= QOPR_CLOCK_X8;
  1057. if (reg == QOPR_CLOCK_X2) {
  1058. clock = 3685400;
  1059. set = QOPR_CLOCK_X2;
  1060. } else if (reg == QOPR_CLOCK_X4) {
  1061. clock = 7372800;
  1062. set = QOPR_CLOCK_X4;
  1063. } else if (reg == QOPR_CLOCK_X8) {
  1064. clock = 14745600;
  1065. set = QOPR_CLOCK_X8;
  1066. } else {
  1067. clock = 1843200;
  1068. set = QOPR_CLOCK_X1;
  1069. }
  1070. qopr &= ~QOPR_CLOCK_RATE_MASK;
  1071. qopr |= set;
  1072. out:
  1073. pci_quatech_wqopr(port, qopr);
  1074. return clock;
  1075. }
  1076. static int pci_quatech_rs422(struct uart_8250_port *port)
  1077. {
  1078. u8 qmcr;
  1079. int rs422 = 0;
  1080. if (!pci_quatech_has_qmcr(port))
  1081. return 0;
  1082. qmcr = pci_quatech_rqmcr(port);
  1083. pci_quatech_wqmcr(port, 0xFF);
  1084. if (pci_quatech_rqmcr(port))
  1085. rs422 = 1;
  1086. pci_quatech_wqmcr(port, qmcr);
  1087. return rs422;
  1088. }
  1089. static int pci_quatech_init(struct pci_dev *dev)
  1090. {
  1091. if (pci_quatech_amcc(dev->device)) {
  1092. unsigned long base = pci_resource_start(dev, 0);
  1093. if (base) {
  1094. u32 tmp;
  1095. outl(inl(base + 0x38) | 0x00002000, base + 0x38);
  1096. tmp = inl(base + 0x3c);
  1097. outl(tmp | 0x01000000, base + 0x3c);
  1098. outl(tmp &= ~0x01000000, base + 0x3c);
  1099. }
  1100. }
  1101. return 0;
  1102. }
  1103. static int pci_quatech_setup(struct serial_private *priv,
  1104. const struct pciserial_board *board,
  1105. struct uart_8250_port *port, int idx)
  1106. {
  1107. /* Needed by pci_quatech calls below */
  1108. port->port.iobase = pci_resource_start(priv->dev, FL_GET_BASE(board->flags));
  1109. /* Set up the clocking */
  1110. port->port.uartclk = pci_quatech_clock(port);
  1111. /* For now just warn about RS422 */
  1112. if (pci_quatech_rs422(port))
  1113. pr_warn("quatech: software control of RS422 features not currently supported.\n");
  1114. return pci_default_setup(priv, board, port, idx);
  1115. }
  1116. static void pci_quatech_exit(struct pci_dev *dev)
  1117. {
  1118. }
  1119. static int pci_default_setup(struct serial_private *priv,
  1120. const struct pciserial_board *board,
  1121. struct uart_8250_port *port, int idx)
  1122. {
  1123. unsigned int bar, offset = board->first_offset, maxnr;
  1124. bar = FL_GET_BASE(board->flags);
  1125. if (board->flags & FL_BASE_BARS)
  1126. bar += idx;
  1127. else
  1128. offset += idx * board->uart_offset;
  1129. maxnr = (pci_resource_len(priv->dev, bar) - board->first_offset) >>
  1130. (board->reg_shift + 3);
  1131. if (board->flags & FL_REGION_SZ_CAP && idx >= maxnr)
  1132. return 1;
  1133. return setup_port(priv, port, bar, offset, board->reg_shift);
  1134. }
  1135. static int pci_pericom_setup(struct serial_private *priv,
  1136. const struct pciserial_board *board,
  1137. struct uart_8250_port *port, int idx)
  1138. {
  1139. unsigned int bar, offset = board->first_offset, maxnr;
  1140. bar = FL_GET_BASE(board->flags);
  1141. if (board->flags & FL_BASE_BARS)
  1142. bar += idx;
  1143. else
  1144. offset += idx * board->uart_offset;
  1145. if (idx==3)
  1146. offset = 0x38;
  1147. maxnr = (pci_resource_len(priv->dev, bar) - board->first_offset) >>
  1148. (board->reg_shift + 3);
  1149. if (board->flags & FL_REGION_SZ_CAP && idx >= maxnr)
  1150. return 1;
  1151. return setup_port(priv, port, bar, offset, board->reg_shift);
  1152. }
  1153. static int
  1154. ce4100_serial_setup(struct serial_private *priv,
  1155. const struct pciserial_board *board,
  1156. struct uart_8250_port *port, int idx)
  1157. {
  1158. int ret;
  1159. ret = setup_port(priv, port, idx, 0, board->reg_shift);
  1160. port->port.iotype = UPIO_MEM32;
  1161. port->port.type = PORT_XSCALE;
  1162. port->port.flags = (port->port.flags | UPF_FIXED_PORT | UPF_FIXED_TYPE);
  1163. port->port.regshift = 2;
  1164. return ret;
  1165. }
  1166. static int
  1167. pci_omegapci_setup(struct serial_private *priv,
  1168. const struct pciserial_board *board,
  1169. struct uart_8250_port *port, int idx)
  1170. {
  1171. return setup_port(priv, port, 2, idx * 8, 0);
  1172. }
  1173. static int
  1174. pci_brcm_trumanage_setup(struct serial_private *priv,
  1175. const struct pciserial_board *board,
  1176. struct uart_8250_port *port, int idx)
  1177. {
  1178. int ret = pci_default_setup(priv, board, port, idx);
  1179. port->port.type = PORT_BRCM_TRUMANAGE;
  1180. port->port.flags = (port->port.flags | UPF_FIXED_PORT | UPF_FIXED_TYPE);
  1181. return ret;
  1182. }
  1183. /* RTS will control by MCR if this bit is 0 */
  1184. #define FINTEK_RTS_CONTROL_BY_HW BIT(4)
  1185. /* only worked with FINTEK_RTS_CONTROL_BY_HW on */
  1186. #define FINTEK_RTS_INVERT BIT(5)
  1187. /* We should do proper H/W transceiver setting before change to RS485 mode */
  1188. static int pci_fintek_rs485_config(struct uart_port *port,
  1189. struct serial_rs485 *rs485)
  1190. {
  1191. struct pci_dev *pci_dev = to_pci_dev(port->dev);
  1192. u8 setting;
  1193. u8 *index = (u8 *) port->private_data;
  1194. pci_read_config_byte(pci_dev, 0x40 + 8 * *index + 7, &setting);
  1195. if (!rs485)
  1196. rs485 = &port->rs485;
  1197. else if (rs485->flags & SER_RS485_ENABLED)
  1198. memset(rs485->padding, 0, sizeof(rs485->padding));
  1199. else
  1200. memset(rs485, 0, sizeof(*rs485));
  1201. /* F81504/508/512 not support RTS delay before or after send */
  1202. rs485->flags &= SER_RS485_ENABLED | SER_RS485_RTS_ON_SEND;
  1203. if (rs485->flags & SER_RS485_ENABLED) {
  1204. /* Enable RTS H/W control mode */
  1205. setting |= FINTEK_RTS_CONTROL_BY_HW;
  1206. if (rs485->flags & SER_RS485_RTS_ON_SEND) {
  1207. /* RTS driving high on TX */
  1208. setting &= ~FINTEK_RTS_INVERT;
  1209. } else {
  1210. /* RTS driving low on TX */
  1211. setting |= FINTEK_RTS_INVERT;
  1212. }
  1213. rs485->delay_rts_after_send = 0;
  1214. rs485->delay_rts_before_send = 0;
  1215. } else {
  1216. /* Disable RTS H/W control mode */
  1217. setting &= ~(FINTEK_RTS_CONTROL_BY_HW | FINTEK_RTS_INVERT);
  1218. }
  1219. pci_write_config_byte(pci_dev, 0x40 + 8 * *index + 7, setting);
  1220. if (rs485 != &port->rs485)
  1221. port->rs485 = *rs485;
  1222. return 0;
  1223. }
  1224. static int pci_fintek_setup(struct serial_private *priv,
  1225. const struct pciserial_board *board,
  1226. struct uart_8250_port *port, int idx)
  1227. {
  1228. struct pci_dev *pdev = priv->dev;
  1229. u8 *data;
  1230. u8 config_base;
  1231. u16 iobase;
  1232. config_base = 0x40 + 0x08 * idx;
  1233. /* Get the io address from configuration space */
  1234. pci_read_config_word(pdev, config_base + 4, &iobase);
  1235. dev_dbg(&pdev->dev, "%s: idx=%d iobase=0x%x", __func__, idx, iobase);
  1236. port->port.iotype = UPIO_PORT;
  1237. port->port.iobase = iobase;
  1238. port->port.rs485_config = pci_fintek_rs485_config;
  1239. data = devm_kzalloc(&pdev->dev, sizeof(u8), GFP_KERNEL);
  1240. if (!data)
  1241. return -ENOMEM;
  1242. /* preserve index in PCI configuration space */
  1243. *data = idx;
  1244. port->port.private_data = data;
  1245. return 0;
  1246. }
  1247. static int pci_fintek_init(struct pci_dev *dev)
  1248. {
  1249. unsigned long iobase;
  1250. u32 max_port, i;
  1251. resource_size_t bar_data[3];
  1252. u8 config_base;
  1253. struct serial_private *priv = pci_get_drvdata(dev);
  1254. struct uart_8250_port *port;
  1255. if (!(pci_resource_flags(dev, 5) & IORESOURCE_IO) ||
  1256. !(pci_resource_flags(dev, 4) & IORESOURCE_IO) ||
  1257. !(pci_resource_flags(dev, 3) & IORESOURCE_IO))
  1258. return -ENODEV;
  1259. switch (dev->device) {
  1260. case 0x1104: /* 4 ports */
  1261. case 0x1108: /* 8 ports */
  1262. max_port = dev->device & 0xff;
  1263. break;
  1264. case 0x1112: /* 12 ports */
  1265. max_port = 12;
  1266. break;
  1267. default:
  1268. return -EINVAL;
  1269. }
  1270. /* Get the io address dispatch from the BIOS */
  1271. bar_data[0] = pci_resource_start(dev, 5);
  1272. bar_data[1] = pci_resource_start(dev, 4);
  1273. bar_data[2] = pci_resource_start(dev, 3);
  1274. for (i = 0; i < max_port; ++i) {
  1275. /* UART0 configuration offset start from 0x40 */
  1276. config_base = 0x40 + 0x08 * i;
  1277. /* Calculate Real IO Port */
  1278. iobase = (bar_data[i / 4] & 0xffffffe0) + (i % 4) * 8;
  1279. /* Enable UART I/O port */
  1280. pci_write_config_byte(dev, config_base + 0x00, 0x01);
  1281. /* Select 128-byte FIFO and 8x FIFO threshold */
  1282. pci_write_config_byte(dev, config_base + 0x01, 0x33);
  1283. /* LSB UART */
  1284. pci_write_config_byte(dev, config_base + 0x04,
  1285. (u8)(iobase & 0xff));
  1286. /* MSB UART */
  1287. pci_write_config_byte(dev, config_base + 0x05,
  1288. (u8)((iobase & 0xff00) >> 8));
  1289. pci_write_config_byte(dev, config_base + 0x06, dev->irq);
  1290. if (priv) {
  1291. /* re-apply RS232/485 mode when
  1292. * pciserial_resume_ports()
  1293. */
  1294. port = serial8250_get_port(priv->line[i]);
  1295. pci_fintek_rs485_config(&port->port, NULL);
  1296. } else {
  1297. /* First init without port data
  1298. * force init to RS232 Mode
  1299. */
  1300. pci_write_config_byte(dev, config_base + 0x07, 0x01);
  1301. }
  1302. }
  1303. return max_port;
  1304. }
  1305. static int skip_tx_en_setup(struct serial_private *priv,
  1306. const struct pciserial_board *board,
  1307. struct uart_8250_port *port, int idx)
  1308. {
  1309. port->port.quirks |= UPQ_NO_TXEN_TEST;
  1310. dev_dbg(&priv->dev->dev,
  1311. "serial8250: skipping TxEn test for device [%04x:%04x] subsystem [%04x:%04x]\n",
  1312. priv->dev->vendor, priv->dev->device,
  1313. priv->dev->subsystem_vendor, priv->dev->subsystem_device);
  1314. return pci_default_setup(priv, board, port, idx);
  1315. }
  1316. static void kt_handle_break(struct uart_port *p)
  1317. {
  1318. struct uart_8250_port *up = up_to_u8250p(p);
  1319. /*
  1320. * On receipt of a BI, serial device in Intel ME (Intel
  1321. * management engine) needs to have its fifos cleared for sane
  1322. * SOL (Serial Over Lan) output.
  1323. */
  1324. serial8250_clear_and_reinit_fifos(up);
  1325. }
  1326. static unsigned int kt_serial_in(struct uart_port *p, int offset)
  1327. {
  1328. struct uart_8250_port *up = up_to_u8250p(p);
  1329. unsigned int val;
  1330. /*
  1331. * When the Intel ME (management engine) gets reset its serial
  1332. * port registers could return 0 momentarily. Functions like
  1333. * serial8250_console_write, read and save the IER, perform
  1334. * some operation and then restore it. In order to avoid
  1335. * setting IER register inadvertently to 0, if the value read
  1336. * is 0, double check with ier value in uart_8250_port and use
  1337. * that instead. up->ier should be the same value as what is
  1338. * currently configured.
  1339. */
  1340. val = inb(p->iobase + offset);
  1341. if (offset == UART_IER) {
  1342. if (val == 0)
  1343. val = up->ier;
  1344. }
  1345. return val;
  1346. }
  1347. static int kt_serial_setup(struct serial_private *priv,
  1348. const struct pciserial_board *board,
  1349. struct uart_8250_port *port, int idx)
  1350. {
  1351. port->port.flags |= UPF_BUG_THRE;
  1352. port->port.serial_in = kt_serial_in;
  1353. port->port.handle_break = kt_handle_break;
  1354. return skip_tx_en_setup(priv, board, port, idx);
  1355. }
  1356. static int pci_eg20t_init(struct pci_dev *dev)
  1357. {
  1358. #if defined(CONFIG_SERIAL_PCH_UART) || defined(CONFIG_SERIAL_PCH_UART_MODULE)
  1359. return -ENODEV;
  1360. #else
  1361. return 0;
  1362. #endif
  1363. }
  1364. static int
  1365. pci_wch_ch353_setup(struct serial_private *priv,
  1366. const struct pciserial_board *board,
  1367. struct uart_8250_port *port, int idx)
  1368. {
  1369. port->port.flags |= UPF_FIXED_TYPE;
  1370. port->port.type = PORT_16550A;
  1371. return pci_default_setup(priv, board, port, idx);
  1372. }
  1373. static int
  1374. pci_wch_ch355_setup(struct serial_private *priv,
  1375. const struct pciserial_board *board,
  1376. struct uart_8250_port *port, int idx)
  1377. {
  1378. port->port.flags |= UPF_FIXED_TYPE;
  1379. port->port.type = PORT_16550A;
  1380. return pci_default_setup(priv, board, port, idx);
  1381. }
  1382. static int
  1383. pci_wch_ch38x_setup(struct serial_private *priv,
  1384. const struct pciserial_board *board,
  1385. struct uart_8250_port *port, int idx)
  1386. {
  1387. port->port.flags |= UPF_FIXED_TYPE;
  1388. port->port.type = PORT_16850;
  1389. return pci_default_setup(priv, board, port, idx);
  1390. }
  1391. #define PCI_VENDOR_ID_SBSMODULARIO 0x124B
  1392. #define PCI_SUBVENDOR_ID_SBSMODULARIO 0x124B
  1393. #define PCI_DEVICE_ID_OCTPRO 0x0001
  1394. #define PCI_SUBDEVICE_ID_OCTPRO232 0x0108
  1395. #define PCI_SUBDEVICE_ID_OCTPRO422 0x0208
  1396. #define PCI_SUBDEVICE_ID_POCTAL232 0x0308
  1397. #define PCI_SUBDEVICE_ID_POCTAL422 0x0408
  1398. #define PCI_SUBDEVICE_ID_SIIG_DUAL_00 0x2500
  1399. #define PCI_SUBDEVICE_ID_SIIG_DUAL_30 0x2530
  1400. #define PCI_VENDOR_ID_ADVANTECH 0x13fe
  1401. #define PCI_DEVICE_ID_INTEL_CE4100_UART 0x2e66
  1402. #define PCI_DEVICE_ID_ADVANTECH_PCI3620 0x3620
  1403. #define PCI_DEVICE_ID_ADVANTECH_PCI3618 0x3618
  1404. #define PCI_DEVICE_ID_ADVANTECH_PCIf618 0xf618
  1405. #define PCI_DEVICE_ID_TITAN_200I 0x8028
  1406. #define PCI_DEVICE_ID_TITAN_400I 0x8048
  1407. #define PCI_DEVICE_ID_TITAN_800I 0x8088
  1408. #define PCI_DEVICE_ID_TITAN_800EH 0xA007
  1409. #define PCI_DEVICE_ID_TITAN_800EHB 0xA008
  1410. #define PCI_DEVICE_ID_TITAN_400EH 0xA009
  1411. #define PCI_DEVICE_ID_TITAN_100E 0xA010
  1412. #define PCI_DEVICE_ID_TITAN_200E 0xA012
  1413. #define PCI_DEVICE_ID_TITAN_400E 0xA013
  1414. #define PCI_DEVICE_ID_TITAN_800E 0xA014
  1415. #define PCI_DEVICE_ID_TITAN_200EI 0xA016
  1416. #define PCI_DEVICE_ID_TITAN_200EISI 0xA017
  1417. #define PCI_DEVICE_ID_TITAN_200V3 0xA306
  1418. #define PCI_DEVICE_ID_TITAN_400V3 0xA310
  1419. #define PCI_DEVICE_ID_TITAN_410V3 0xA312
  1420. #define PCI_DEVICE_ID_TITAN_800V3 0xA314
  1421. #define PCI_DEVICE_ID_TITAN_800V3B 0xA315
  1422. #define PCI_DEVICE_ID_OXSEMI_16PCI958 0x9538
  1423. #define PCIE_DEVICE_ID_NEO_2_OX_IBM 0x00F6
  1424. #define PCI_DEVICE_ID_PLX_CRONYX_OMEGA 0xc001
  1425. #define PCI_DEVICE_ID_INTEL_PATSBURG_KT 0x1d3d
  1426. #define PCI_VENDOR_ID_WCH 0x4348
  1427. #define PCI_DEVICE_ID_WCH_CH352_2S 0x3253
  1428. #define PCI_DEVICE_ID_WCH_CH353_4S 0x3453
  1429. #define PCI_DEVICE_ID_WCH_CH353_2S1PF 0x5046
  1430. #define PCI_DEVICE_ID_WCH_CH353_1S1P 0x5053
  1431. #define PCI_DEVICE_ID_WCH_CH353_2S1P 0x7053
  1432. #define PCI_DEVICE_ID_WCH_CH355_4S 0x7173
  1433. #define PCI_VENDOR_ID_AGESTAR 0x5372
  1434. #define PCI_DEVICE_ID_AGESTAR_9375 0x6872
  1435. #define PCI_VENDOR_ID_ASIX 0x9710
  1436. #define PCI_DEVICE_ID_BROADCOM_TRUMANAGE 0x160a
  1437. #define PCI_DEVICE_ID_AMCC_ADDIDATA_APCI7800 0x818e
  1438. #define PCIE_VENDOR_ID_WCH 0x1c00
  1439. #define PCIE_DEVICE_ID_WCH_CH382_2S1P 0x3250
  1440. #define PCIE_DEVICE_ID_WCH_CH384_4S 0x3470
  1441. #define PCIE_DEVICE_ID_WCH_CH382_2S 0x3253
  1442. #define PCI_VENDOR_ID_PERICOM 0x12D8
  1443. #define PCI_DEVICE_ID_PERICOM_PI7C9X7951 0x7951
  1444. #define PCI_DEVICE_ID_PERICOM_PI7C9X7952 0x7952
  1445. #define PCI_DEVICE_ID_PERICOM_PI7C9X7954 0x7954
  1446. #define PCI_DEVICE_ID_PERICOM_PI7C9X7958 0x7958
  1447. #define PCI_VENDOR_ID_ACCESIO 0x494f
  1448. #define PCI_DEVICE_ID_ACCESIO_PCIE_COM_2SDB 0x1051
  1449. #define PCI_DEVICE_ID_ACCESIO_MPCIE_COM_2S 0x1053
  1450. #define PCI_DEVICE_ID_ACCESIO_PCIE_COM_4SDB 0x105C
  1451. #define PCI_DEVICE_ID_ACCESIO_MPCIE_COM_4S 0x105E
  1452. #define PCI_DEVICE_ID_ACCESIO_PCIE_COM232_2DB 0x1091
  1453. #define PCI_DEVICE_ID_ACCESIO_MPCIE_COM232_2 0x1093
  1454. #define PCI_DEVICE_ID_ACCESIO_PCIE_COM232_4DB 0x1099
  1455. #define PCI_DEVICE_ID_ACCESIO_MPCIE_COM232_4 0x109B
  1456. #define PCI_DEVICE_ID_ACCESIO_PCIE_COM_2SMDB 0x10D1
  1457. #define PCI_DEVICE_ID_ACCESIO_MPCIE_COM_2SM 0x10D3
  1458. #define PCI_DEVICE_ID_ACCESIO_PCIE_COM_4SMDB 0x10DA
  1459. #define PCI_DEVICE_ID_ACCESIO_MPCIE_COM_4SM 0x10DC
  1460. #define PCI_DEVICE_ID_ACCESIO_MPCIE_ICM485_1 0x1108
  1461. #define PCI_DEVICE_ID_ACCESIO_MPCIE_ICM422_2 0x1110
  1462. #define PCI_DEVICE_ID_ACCESIO_MPCIE_ICM485_2 0x1111
  1463. #define PCI_DEVICE_ID_ACCESIO_MPCIE_ICM422_4 0x1118
  1464. #define PCI_DEVICE_ID_ACCESIO_MPCIE_ICM485_4 0x1119
  1465. #define PCI_DEVICE_ID_ACCESIO_PCIE_ICM_2S 0x1152
  1466. #define PCI_DEVICE_ID_ACCESIO_PCIE_ICM_4S 0x115A
  1467. #define PCI_DEVICE_ID_ACCESIO_PCIE_ICM232_2 0x1190
  1468. #define PCI_DEVICE_ID_ACCESIO_MPCIE_ICM232_2 0x1191
  1469. #define PCI_DEVICE_ID_ACCESIO_PCIE_ICM232_4 0x1198
  1470. #define PCI_DEVICE_ID_ACCESIO_MPCIE_ICM232_4 0x1199
  1471. #define PCI_DEVICE_ID_ACCESIO_PCIE_ICM_2SM 0x11D0
  1472. #define PCI_DEVICE_ID_ACCESIO_PCIE_COM422_4 0x105A
  1473. #define PCI_DEVICE_ID_ACCESIO_PCIE_COM485_4 0x105B
  1474. #define PCI_DEVICE_ID_ACCESIO_PCIE_COM422_8 0x106A
  1475. #define PCI_DEVICE_ID_ACCESIO_PCIE_COM485_8 0x106B
  1476. #define PCI_DEVICE_ID_ACCESIO_PCIE_COM232_4 0x1098
  1477. #define PCI_DEVICE_ID_ACCESIO_PCIE_COM232_8 0x10A9
  1478. #define PCI_DEVICE_ID_ACCESIO_PCIE_COM_4SM 0x10D9
  1479. #define PCI_DEVICE_ID_ACCESIO_PCIE_COM_8SM 0x10E9
  1480. #define PCI_DEVICE_ID_ACCESIO_PCIE_ICM_4SM 0x11D8
  1481. /* Unknown vendors/cards - this should not be in linux/pci_ids.h */
  1482. #define PCI_SUBDEVICE_ID_UNKNOWN_0x1584 0x1584
  1483. #define PCI_SUBDEVICE_ID_UNKNOWN_0x1588 0x1588
  1484. /*
  1485. * Master list of serial port init/setup/exit quirks.
  1486. * This does not describe the general nature of the port.
  1487. * (ie, baud base, number and location of ports, etc)
  1488. *
  1489. * This list is ordered alphabetically by vendor then device.
  1490. * Specific entries must come before more generic entries.
  1491. */
  1492. static struct pci_serial_quirk pci_serial_quirks[] __refdata = {
  1493. /*
  1494. * ADDI-DATA GmbH communication cards <info@addi-data.com>
  1495. */
  1496. {
  1497. .vendor = PCI_VENDOR_ID_AMCC,
  1498. .device = PCI_DEVICE_ID_AMCC_ADDIDATA_APCI7800,
  1499. .subvendor = PCI_ANY_ID,
  1500. .subdevice = PCI_ANY_ID,
  1501. .setup = addidata_apci7800_setup,
  1502. },
  1503. /*
  1504. * AFAVLAB cards - these may be called via parport_serial
  1505. * It is not clear whether this applies to all products.
  1506. */
  1507. {
  1508. .vendor = PCI_VENDOR_ID_AFAVLAB,
  1509. .device = PCI_ANY_ID,
  1510. .subvendor = PCI_ANY_ID,
  1511. .subdevice = PCI_ANY_ID,
  1512. .setup = afavlab_setup,
  1513. },
  1514. /*
  1515. * HP Diva
  1516. */
  1517. {
  1518. .vendor = PCI_VENDOR_ID_HP,
  1519. .device = PCI_DEVICE_ID_HP_DIVA,
  1520. .subvendor = PCI_ANY_ID,
  1521. .subdevice = PCI_ANY_ID,
  1522. .init = pci_hp_diva_init,
  1523. .setup = pci_hp_diva_setup,
  1524. },
  1525. /*
  1526. * Intel
  1527. */
  1528. {
  1529. .vendor = PCI_VENDOR_ID_INTEL,
  1530. .device = PCI_DEVICE_ID_INTEL_80960_RP,
  1531. .subvendor = 0xe4bf,
  1532. .subdevice = PCI_ANY_ID,
  1533. .init = pci_inteli960ni_init,
  1534. .setup = pci_default_setup,
  1535. },
  1536. {
  1537. .vendor = PCI_VENDOR_ID_INTEL,
  1538. .device = PCI_DEVICE_ID_INTEL_8257X_SOL,
  1539. .subvendor = PCI_ANY_ID,
  1540. .subdevice = PCI_ANY_ID,
  1541. .setup = skip_tx_en_setup,
  1542. },
  1543. {
  1544. .vendor = PCI_VENDOR_ID_INTEL,
  1545. .device = PCI_DEVICE_ID_INTEL_82573L_SOL,
  1546. .subvendor = PCI_ANY_ID,
  1547. .subdevice = PCI_ANY_ID,
  1548. .setup = skip_tx_en_setup,
  1549. },
  1550. {
  1551. .vendor = PCI_VENDOR_ID_INTEL,
  1552. .device = PCI_DEVICE_ID_INTEL_82573E_SOL,
  1553. .subvendor = PCI_ANY_ID,
  1554. .subdevice = PCI_ANY_ID,
  1555. .setup = skip_tx_en_setup,
  1556. },
  1557. {
  1558. .vendor = PCI_VENDOR_ID_INTEL,
  1559. .device = PCI_DEVICE_ID_INTEL_CE4100_UART,
  1560. .subvendor = PCI_ANY_ID,
  1561. .subdevice = PCI_ANY_ID,
  1562. .setup = ce4100_serial_setup,
  1563. },
  1564. {
  1565. .vendor = PCI_VENDOR_ID_INTEL,
  1566. .device = PCI_DEVICE_ID_INTEL_PATSBURG_KT,
  1567. .subvendor = PCI_ANY_ID,
  1568. .subdevice = PCI_ANY_ID,
  1569. .setup = kt_serial_setup,
  1570. },
  1571. /*
  1572. * ITE
  1573. */
  1574. {
  1575. .vendor = PCI_VENDOR_ID_ITE,
  1576. .device = PCI_DEVICE_ID_ITE_8872,
  1577. .subvendor = PCI_ANY_ID,
  1578. .subdevice = PCI_ANY_ID,
  1579. .init = pci_ite887x_init,
  1580. .setup = pci_default_setup,
  1581. .exit = pci_ite887x_exit,
  1582. },
  1583. /*
  1584. * National Instruments
  1585. */
  1586. {
  1587. .vendor = PCI_VENDOR_ID_NI,
  1588. .device = PCI_DEVICE_ID_NI_PCI23216,
  1589. .subvendor = PCI_ANY_ID,
  1590. .subdevice = PCI_ANY_ID,
  1591. .init = pci_ni8420_init,
  1592. .setup = pci_default_setup,
  1593. .exit = pci_ni8420_exit,
  1594. },
  1595. {
  1596. .vendor = PCI_VENDOR_ID_NI,
  1597. .device = PCI_DEVICE_ID_NI_PCI2328,
  1598. .subvendor = PCI_ANY_ID,
  1599. .subdevice = PCI_ANY_ID,
  1600. .init = pci_ni8420_init,
  1601. .setup = pci_default_setup,
  1602. .exit = pci_ni8420_exit,
  1603. },
  1604. {
  1605. .vendor = PCI_VENDOR_ID_NI,
  1606. .device = PCI_DEVICE_ID_NI_PCI2324,
  1607. .subvendor = PCI_ANY_ID,
  1608. .subdevice = PCI_ANY_ID,
  1609. .init = pci_ni8420_init,
  1610. .setup = pci_default_setup,
  1611. .exit = pci_ni8420_exit,
  1612. },
  1613. {
  1614. .vendor = PCI_VENDOR_ID_NI,
  1615. .device = PCI_DEVICE_ID_NI_PCI2322,
  1616. .subvendor = PCI_ANY_ID,
  1617. .subdevice = PCI_ANY_ID,
  1618. .init = pci_ni8420_init,
  1619. .setup = pci_default_setup,
  1620. .exit = pci_ni8420_exit,
  1621. },
  1622. {
  1623. .vendor = PCI_VENDOR_ID_NI,
  1624. .device = PCI_DEVICE_ID_NI_PCI2324I,
  1625. .subvendor = PCI_ANY_ID,
  1626. .subdevice = PCI_ANY_ID,
  1627. .init = pci_ni8420_init,
  1628. .setup = pci_default_setup,
  1629. .exit = pci_ni8420_exit,
  1630. },
  1631. {
  1632. .vendor = PCI_VENDOR_ID_NI,
  1633. .device = PCI_DEVICE_ID_NI_PCI2322I,
  1634. .subvendor = PCI_ANY_ID,
  1635. .subdevice = PCI_ANY_ID,
  1636. .init = pci_ni8420_init,
  1637. .setup = pci_default_setup,
  1638. .exit = pci_ni8420_exit,
  1639. },
  1640. {
  1641. .vendor = PCI_VENDOR_ID_NI,
  1642. .device = PCI_DEVICE_ID_NI_PXI8420_23216,
  1643. .subvendor = PCI_ANY_ID,
  1644. .subdevice = PCI_ANY_ID,
  1645. .init = pci_ni8420_init,
  1646. .setup = pci_default_setup,
  1647. .exit = pci_ni8420_exit,
  1648. },
  1649. {
  1650. .vendor = PCI_VENDOR_ID_NI,
  1651. .device = PCI_DEVICE_ID_NI_PXI8420_2328,
  1652. .subvendor = PCI_ANY_ID,
  1653. .subdevice = PCI_ANY_ID,
  1654. .init = pci_ni8420_init,
  1655. .setup = pci_default_setup,
  1656. .exit = pci_ni8420_exit,
  1657. },
  1658. {
  1659. .vendor = PCI_VENDOR_ID_NI,
  1660. .device = PCI_DEVICE_ID_NI_PXI8420_2324,
  1661. .subvendor = PCI_ANY_ID,
  1662. .subdevice = PCI_ANY_ID,
  1663. .init = pci_ni8420_init,
  1664. .setup = pci_default_setup,
  1665. .exit = pci_ni8420_exit,
  1666. },
  1667. {
  1668. .vendor = PCI_VENDOR_ID_NI,
  1669. .device = PCI_DEVICE_ID_NI_PXI8420_2322,
  1670. .subvendor = PCI_ANY_ID,
  1671. .subdevice = PCI_ANY_ID,
  1672. .init = pci_ni8420_init,
  1673. .setup = pci_default_setup,
  1674. .exit = pci_ni8420_exit,
  1675. },
  1676. {
  1677. .vendor = PCI_VENDOR_ID_NI,
  1678. .device = PCI_DEVICE_ID_NI_PXI8422_2324,
  1679. .subvendor = PCI_ANY_ID,
  1680. .subdevice = PCI_ANY_ID,
  1681. .init = pci_ni8420_init,
  1682. .setup = pci_default_setup,
  1683. .exit = pci_ni8420_exit,
  1684. },
  1685. {
  1686. .vendor = PCI_VENDOR_ID_NI,
  1687. .device = PCI_DEVICE_ID_NI_PXI8422_2322,
  1688. .subvendor = PCI_ANY_ID,
  1689. .subdevice = PCI_ANY_ID,
  1690. .init = pci_ni8420_init,
  1691. .setup = pci_default_setup,
  1692. .exit = pci_ni8420_exit,
  1693. },
  1694. {
  1695. .vendor = PCI_VENDOR_ID_NI,
  1696. .device = PCI_ANY_ID,
  1697. .subvendor = PCI_ANY_ID,
  1698. .subdevice = PCI_ANY_ID,
  1699. .init = pci_ni8430_init,
  1700. .setup = pci_ni8430_setup,
  1701. .exit = pci_ni8430_exit,
  1702. },
  1703. /* Quatech */
  1704. {
  1705. .vendor = PCI_VENDOR_ID_QUATECH,
  1706. .device = PCI_ANY_ID,
  1707. .subvendor = PCI_ANY_ID,
  1708. .subdevice = PCI_ANY_ID,
  1709. .init = pci_quatech_init,
  1710. .setup = pci_quatech_setup,
  1711. .exit = pci_quatech_exit,
  1712. },
  1713. /*
  1714. * Panacom
  1715. */
  1716. {
  1717. .vendor = PCI_VENDOR_ID_PANACOM,
  1718. .device = PCI_DEVICE_ID_PANACOM_QUADMODEM,
  1719. .subvendor = PCI_ANY_ID,
  1720. .subdevice = PCI_ANY_ID,
  1721. .init = pci_plx9050_init,
  1722. .setup = pci_default_setup,
  1723. .exit = pci_plx9050_exit,
  1724. },
  1725. {
  1726. .vendor = PCI_VENDOR_ID_PANACOM,
  1727. .device = PCI_DEVICE_ID_PANACOM_DUALMODEM,
  1728. .subvendor = PCI_ANY_ID,
  1729. .subdevice = PCI_ANY_ID,
  1730. .init = pci_plx9050_init,
  1731. .setup = pci_default_setup,
  1732. .exit = pci_plx9050_exit,
  1733. },
  1734. /*
  1735. * Pericom (Only 7954 - It have a offset jump for port 4)
  1736. */
  1737. {
  1738. .vendor = PCI_VENDOR_ID_PERICOM,
  1739. .device = PCI_DEVICE_ID_PERICOM_PI7C9X7954,
  1740. .subvendor = PCI_ANY_ID,
  1741. .subdevice = PCI_ANY_ID,
  1742. .setup = pci_pericom_setup,
  1743. },
  1744. /*
  1745. * PLX
  1746. */
  1747. {
  1748. .vendor = PCI_VENDOR_ID_PLX,
  1749. .device = PCI_DEVICE_ID_PLX_9050,
  1750. .subvendor = PCI_SUBVENDOR_ID_EXSYS,
  1751. .subdevice = PCI_SUBDEVICE_ID_EXSYS_4055,
  1752. .init = pci_plx9050_init,
  1753. .setup = pci_default_setup,
  1754. .exit = pci_plx9050_exit,
  1755. },
  1756. {
  1757. .vendor = PCI_VENDOR_ID_PLX,
  1758. .device = PCI_DEVICE_ID_PLX_9050,
  1759. .subvendor = PCI_SUBVENDOR_ID_KEYSPAN,
  1760. .subdevice = PCI_SUBDEVICE_ID_KEYSPAN_SX2,
  1761. .init = pci_plx9050_init,
  1762. .setup = pci_default_setup,
  1763. .exit = pci_plx9050_exit,
  1764. },
  1765. {
  1766. .vendor = PCI_VENDOR_ID_PLX,
  1767. .device = PCI_DEVICE_ID_PLX_ROMULUS,
  1768. .subvendor = PCI_VENDOR_ID_PLX,
  1769. .subdevice = PCI_DEVICE_ID_PLX_ROMULUS,
  1770. .init = pci_plx9050_init,
  1771. .setup = pci_default_setup,
  1772. .exit = pci_plx9050_exit,
  1773. },
  1774. /*
  1775. * SBS Technologies, Inc., PMC-OCTALPRO 232
  1776. */
  1777. {
  1778. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  1779. .device = PCI_DEVICE_ID_OCTPRO,
  1780. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  1781. .subdevice = PCI_SUBDEVICE_ID_OCTPRO232,
  1782. .init = sbs_init,
  1783. .setup = sbs_setup,
  1784. .exit = sbs_exit,
  1785. },
  1786. /*
  1787. * SBS Technologies, Inc., PMC-OCTALPRO 422
  1788. */
  1789. {
  1790. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  1791. .device = PCI_DEVICE_ID_OCTPRO,
  1792. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  1793. .subdevice = PCI_SUBDEVICE_ID_OCTPRO422,
  1794. .init = sbs_init,
  1795. .setup = sbs_setup,
  1796. .exit = sbs_exit,
  1797. },
  1798. /*
  1799. * SBS Technologies, Inc., P-Octal 232
  1800. */
  1801. {
  1802. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  1803. .device = PCI_DEVICE_ID_OCTPRO,
  1804. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  1805. .subdevice = PCI_SUBDEVICE_ID_POCTAL232,
  1806. .init = sbs_init,
  1807. .setup = sbs_setup,
  1808. .exit = sbs_exit,
  1809. },
  1810. /*
  1811. * SBS Technologies, Inc., P-Octal 422
  1812. */
  1813. {
  1814. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  1815. .device = PCI_DEVICE_ID_OCTPRO,
  1816. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  1817. .subdevice = PCI_SUBDEVICE_ID_POCTAL422,
  1818. .init = sbs_init,
  1819. .setup = sbs_setup,
  1820. .exit = sbs_exit,
  1821. },
  1822. /*
  1823. * SIIG cards - these may be called via parport_serial
  1824. */
  1825. {
  1826. .vendor = PCI_VENDOR_ID_SIIG,
  1827. .device = PCI_ANY_ID,
  1828. .subvendor = PCI_ANY_ID,
  1829. .subdevice = PCI_ANY_ID,
  1830. .init = pci_siig_init,
  1831. .setup = pci_siig_setup,
  1832. },
  1833. /*
  1834. * Titan cards
  1835. */
  1836. {
  1837. .vendor = PCI_VENDOR_ID_TITAN,
  1838. .device = PCI_DEVICE_ID_TITAN_400L,
  1839. .subvendor = PCI_ANY_ID,
  1840. .subdevice = PCI_ANY_ID,
  1841. .setup = titan_400l_800l_setup,
  1842. },
  1843. {
  1844. .vendor = PCI_VENDOR_ID_TITAN,
  1845. .device = PCI_DEVICE_ID_TITAN_800L,
  1846. .subvendor = PCI_ANY_ID,
  1847. .subdevice = PCI_ANY_ID,
  1848. .setup = titan_400l_800l_setup,
  1849. },
  1850. /*
  1851. * Timedia cards
  1852. */
  1853. {
  1854. .vendor = PCI_VENDOR_ID_TIMEDIA,
  1855. .device = PCI_DEVICE_ID_TIMEDIA_1889,
  1856. .subvendor = PCI_VENDOR_ID_TIMEDIA,
  1857. .subdevice = PCI_ANY_ID,
  1858. .probe = pci_timedia_probe,
  1859. .init = pci_timedia_init,
  1860. .setup = pci_timedia_setup,
  1861. },
  1862. {
  1863. .vendor = PCI_VENDOR_ID_TIMEDIA,
  1864. .device = PCI_ANY_ID,
  1865. .subvendor = PCI_ANY_ID,
  1866. .subdevice = PCI_ANY_ID,
  1867. .setup = pci_timedia_setup,
  1868. },
  1869. /*
  1870. * SUNIX (Timedia) cards
  1871. * Do not "probe" for these cards as there is at least one combination
  1872. * card that should be handled by parport_pc that doesn't match the
  1873. * rule in pci_timedia_probe.
  1874. * It is part number is MIO5079A but its subdevice ID is 0x0102.
  1875. * There are some boards with part number SER5037AL that report
  1876. * subdevice ID 0x0002.
  1877. */
  1878. {
  1879. .vendor = PCI_VENDOR_ID_SUNIX,
  1880. .device = PCI_DEVICE_ID_SUNIX_1999,
  1881. .subvendor = PCI_VENDOR_ID_SUNIX,
  1882. .subdevice = PCI_ANY_ID,
  1883. .init = pci_timedia_init,
  1884. .setup = pci_timedia_setup,
  1885. },
  1886. /*
  1887. * Xircom cards
  1888. */
  1889. {
  1890. .vendor = PCI_VENDOR_ID_XIRCOM,
  1891. .device = PCI_DEVICE_ID_XIRCOM_X3201_MDM,
  1892. .subvendor = PCI_ANY_ID,
  1893. .subdevice = PCI_ANY_ID,
  1894. .init = pci_xircom_init,
  1895. .setup = pci_default_setup,
  1896. },
  1897. /*
  1898. * Netmos cards - these may be called via parport_serial
  1899. */
  1900. {
  1901. .vendor = PCI_VENDOR_ID_NETMOS,
  1902. .device = PCI_ANY_ID,
  1903. .subvendor = PCI_ANY_ID,
  1904. .subdevice = PCI_ANY_ID,
  1905. .init = pci_netmos_init,
  1906. .setup = pci_netmos_9900_setup,
  1907. },
  1908. /*
  1909. * EndRun Technologies
  1910. */
  1911. {
  1912. .vendor = PCI_VENDOR_ID_ENDRUN,
  1913. .device = PCI_ANY_ID,
  1914. .subvendor = PCI_ANY_ID,
  1915. .subdevice = PCI_ANY_ID,
  1916. .init = pci_endrun_init,
  1917. .setup = pci_default_setup,
  1918. },
  1919. /*
  1920. * For Oxford Semiconductor Tornado based devices
  1921. */
  1922. {
  1923. .vendor = PCI_VENDOR_ID_OXSEMI,
  1924. .device = PCI_ANY_ID,
  1925. .subvendor = PCI_ANY_ID,
  1926. .subdevice = PCI_ANY_ID,
  1927. .init = pci_oxsemi_tornado_init,
  1928. .setup = pci_default_setup,
  1929. },
  1930. {
  1931. .vendor = PCI_VENDOR_ID_MAINPINE,
  1932. .device = PCI_ANY_ID,
  1933. .subvendor = PCI_ANY_ID,
  1934. .subdevice = PCI_ANY_ID,
  1935. .init = pci_oxsemi_tornado_init,
  1936. .setup = pci_default_setup,
  1937. },
  1938. {
  1939. .vendor = PCI_VENDOR_ID_DIGI,
  1940. .device = PCIE_DEVICE_ID_NEO_2_OX_IBM,
  1941. .subvendor = PCI_SUBVENDOR_ID_IBM,
  1942. .subdevice = PCI_ANY_ID,
  1943. .init = pci_oxsemi_tornado_init,
  1944. .setup = pci_default_setup,
  1945. },
  1946. {
  1947. .vendor = PCI_VENDOR_ID_INTEL,
  1948. .device = 0x8811,
  1949. .subvendor = PCI_ANY_ID,
  1950. .subdevice = PCI_ANY_ID,
  1951. .init = pci_eg20t_init,
  1952. .setup = pci_default_setup,
  1953. },
  1954. {
  1955. .vendor = PCI_VENDOR_ID_INTEL,
  1956. .device = 0x8812,
  1957. .subvendor = PCI_ANY_ID,
  1958. .subdevice = PCI_ANY_ID,
  1959. .init = pci_eg20t_init,
  1960. .setup = pci_default_setup,
  1961. },
  1962. {
  1963. .vendor = PCI_VENDOR_ID_INTEL,
  1964. .device = 0x8813,
  1965. .subvendor = PCI_ANY_ID,
  1966. .subdevice = PCI_ANY_ID,
  1967. .init = pci_eg20t_init,
  1968. .setup = pci_default_setup,
  1969. },
  1970. {
  1971. .vendor = PCI_VENDOR_ID_INTEL,
  1972. .device = 0x8814,
  1973. .subvendor = PCI_ANY_ID,
  1974. .subdevice = PCI_ANY_ID,
  1975. .init = pci_eg20t_init,
  1976. .setup = pci_default_setup,
  1977. },
  1978. {
  1979. .vendor = 0x10DB,
  1980. .device = 0x8027,
  1981. .subvendor = PCI_ANY_ID,
  1982. .subdevice = PCI_ANY_ID,
  1983. .init = pci_eg20t_init,
  1984. .setup = pci_default_setup,
  1985. },
  1986. {
  1987. .vendor = 0x10DB,
  1988. .device = 0x8028,
  1989. .subvendor = PCI_ANY_ID,
  1990. .subdevice = PCI_ANY_ID,
  1991. .init = pci_eg20t_init,
  1992. .setup = pci_default_setup,
  1993. },
  1994. {
  1995. .vendor = 0x10DB,
  1996. .device = 0x8029,
  1997. .subvendor = PCI_ANY_ID,
  1998. .subdevice = PCI_ANY_ID,
  1999. .init = pci_eg20t_init,
  2000. .setup = pci_default_setup,
  2001. },
  2002. {
  2003. .vendor = 0x10DB,
  2004. .device = 0x800C,
  2005. .subvendor = PCI_ANY_ID,
  2006. .subdevice = PCI_ANY_ID,
  2007. .init = pci_eg20t_init,
  2008. .setup = pci_default_setup,
  2009. },
  2010. {
  2011. .vendor = 0x10DB,
  2012. .device = 0x800D,
  2013. .subvendor = PCI_ANY_ID,
  2014. .subdevice = PCI_ANY_ID,
  2015. .init = pci_eg20t_init,
  2016. .setup = pci_default_setup,
  2017. },
  2018. /*
  2019. * Cronyx Omega PCI (PLX-chip based)
  2020. */
  2021. {
  2022. .vendor = PCI_VENDOR_ID_PLX,
  2023. .device = PCI_DEVICE_ID_PLX_CRONYX_OMEGA,
  2024. .subvendor = PCI_ANY_ID,
  2025. .subdevice = PCI_ANY_ID,
  2026. .setup = pci_omegapci_setup,
  2027. },
  2028. /* WCH CH353 1S1P card (16550 clone) */
  2029. {
  2030. .vendor = PCI_VENDOR_ID_WCH,
  2031. .device = PCI_DEVICE_ID_WCH_CH353_1S1P,
  2032. .subvendor = PCI_ANY_ID,
  2033. .subdevice = PCI_ANY_ID,
  2034. .setup = pci_wch_ch353_setup,
  2035. },
  2036. /* WCH CH353 2S1P card (16550 clone) */
  2037. {
  2038. .vendor = PCI_VENDOR_ID_WCH,
  2039. .device = PCI_DEVICE_ID_WCH_CH353_2S1P,
  2040. .subvendor = PCI_ANY_ID,
  2041. .subdevice = PCI_ANY_ID,
  2042. .setup = pci_wch_ch353_setup,
  2043. },
  2044. /* WCH CH353 4S card (16550 clone) */
  2045. {
  2046. .vendor = PCI_VENDOR_ID_WCH,
  2047. .device = PCI_DEVICE_ID_WCH_CH353_4S,
  2048. .subvendor = PCI_ANY_ID,
  2049. .subdevice = PCI_ANY_ID,
  2050. .setup = pci_wch_ch353_setup,
  2051. },
  2052. /* WCH CH353 2S1PF card (16550 clone) */
  2053. {
  2054. .vendor = PCI_VENDOR_ID_WCH,
  2055. .device = PCI_DEVICE_ID_WCH_CH353_2S1PF,
  2056. .subvendor = PCI_ANY_ID,
  2057. .subdevice = PCI_ANY_ID,
  2058. .setup = pci_wch_ch353_setup,
  2059. },
  2060. /* WCH CH352 2S card (16550 clone) */
  2061. {
  2062. .vendor = PCI_VENDOR_ID_WCH,
  2063. .device = PCI_DEVICE_ID_WCH_CH352_2S,
  2064. .subvendor = PCI_ANY_ID,
  2065. .subdevice = PCI_ANY_ID,
  2066. .setup = pci_wch_ch353_setup,
  2067. },
  2068. /* WCH CH355 4S card (16550 clone) */
  2069. {
  2070. .vendor = PCI_VENDOR_ID_WCH,
  2071. .device = PCI_DEVICE_ID_WCH_CH355_4S,
  2072. .subvendor = PCI_ANY_ID,
  2073. .subdevice = PCI_ANY_ID,
  2074. .setup = pci_wch_ch355_setup,
  2075. },
  2076. /* WCH CH382 2S card (16850 clone) */
  2077. {
  2078. .vendor = PCIE_VENDOR_ID_WCH,
  2079. .device = PCIE_DEVICE_ID_WCH_CH382_2S,
  2080. .subvendor = PCI_ANY_ID,
  2081. .subdevice = PCI_ANY_ID,
  2082. .setup = pci_wch_ch38x_setup,
  2083. },
  2084. /* WCH CH382 2S1P card (16850 clone) */
  2085. {
  2086. .vendor = PCIE_VENDOR_ID_WCH,
  2087. .device = PCIE_DEVICE_ID_WCH_CH382_2S1P,
  2088. .subvendor = PCI_ANY_ID,
  2089. .subdevice = PCI_ANY_ID,
  2090. .setup = pci_wch_ch38x_setup,
  2091. },
  2092. /* WCH CH384 4S card (16850 clone) */
  2093. {
  2094. .vendor = PCIE_VENDOR_ID_WCH,
  2095. .device = PCIE_DEVICE_ID_WCH_CH384_4S,
  2096. .subvendor = PCI_ANY_ID,
  2097. .subdevice = PCI_ANY_ID,
  2098. .setup = pci_wch_ch38x_setup,
  2099. },
  2100. /*
  2101. * ASIX devices with FIFO bug
  2102. */
  2103. {
  2104. .vendor = PCI_VENDOR_ID_ASIX,
  2105. .device = PCI_ANY_ID,
  2106. .subvendor = PCI_ANY_ID,
  2107. .subdevice = PCI_ANY_ID,
  2108. .setup = pci_asix_setup,
  2109. },
  2110. /*
  2111. * Broadcom TruManage (NetXtreme)
  2112. */
  2113. {
  2114. .vendor = PCI_VENDOR_ID_BROADCOM,
  2115. .device = PCI_DEVICE_ID_BROADCOM_TRUMANAGE,
  2116. .subvendor = PCI_ANY_ID,
  2117. .subdevice = PCI_ANY_ID,
  2118. .setup = pci_brcm_trumanage_setup,
  2119. },
  2120. {
  2121. .vendor = 0x1c29,
  2122. .device = 0x1104,
  2123. .subvendor = PCI_ANY_ID,
  2124. .subdevice = PCI_ANY_ID,
  2125. .setup = pci_fintek_setup,
  2126. .init = pci_fintek_init,
  2127. },
  2128. {
  2129. .vendor = 0x1c29,
  2130. .device = 0x1108,
  2131. .subvendor = PCI_ANY_ID,
  2132. .subdevice = PCI_ANY_ID,
  2133. .setup = pci_fintek_setup,
  2134. .init = pci_fintek_init,
  2135. },
  2136. {
  2137. .vendor = 0x1c29,
  2138. .device = 0x1112,
  2139. .subvendor = PCI_ANY_ID,
  2140. .subdevice = PCI_ANY_ID,
  2141. .setup = pci_fintek_setup,
  2142. .init = pci_fintek_init,
  2143. },
  2144. /*
  2145. * Default "match everything" terminator entry
  2146. */
  2147. {
  2148. .vendor = PCI_ANY_ID,
  2149. .device = PCI_ANY_ID,
  2150. .subvendor = PCI_ANY_ID,
  2151. .subdevice = PCI_ANY_ID,
  2152. .setup = pci_default_setup,
  2153. }
  2154. };
  2155. static inline int quirk_id_matches(u32 quirk_id, u32 dev_id)
  2156. {
  2157. return quirk_id == PCI_ANY_ID || quirk_id == dev_id;
  2158. }
  2159. static struct pci_serial_quirk *find_quirk(struct pci_dev *dev)
  2160. {
  2161. struct pci_serial_quirk *quirk;
  2162. for (quirk = pci_serial_quirks; ; quirk++)
  2163. if (quirk_id_matches(quirk->vendor, dev->vendor) &&
  2164. quirk_id_matches(quirk->device, dev->device) &&
  2165. quirk_id_matches(quirk->subvendor, dev->subsystem_vendor) &&
  2166. quirk_id_matches(quirk->subdevice, dev->subsystem_device))
  2167. break;
  2168. return quirk;
  2169. }
  2170. static inline int get_pci_irq(struct pci_dev *dev,
  2171. const struct pciserial_board *board)
  2172. {
  2173. if (board->flags & FL_NOIRQ)
  2174. return 0;
  2175. else
  2176. return dev->irq;
  2177. }
  2178. /*
  2179. * This is the configuration table for all of the PCI serial boards
  2180. * which we support. It is directly indexed by the pci_board_num_t enum
  2181. * value, which is encoded in the pci_device_id PCI probe table's
  2182. * driver_data member.
  2183. *
  2184. * The makeup of these names are:
  2185. * pbn_bn{_bt}_n_baud{_offsetinhex}
  2186. *
  2187. * bn = PCI BAR number
  2188. * bt = Index using PCI BARs
  2189. * n = number of serial ports
  2190. * baud = baud rate
  2191. * offsetinhex = offset for each sequential port (in hex)
  2192. *
  2193. * This table is sorted by (in order): bn, bt, baud, offsetindex, n.
  2194. *
  2195. * Please note: in theory if n = 1, _bt infix should make no difference.
  2196. * ie, pbn_b0_1_115200 is the same as pbn_b0_bt_1_115200
  2197. */
  2198. enum pci_board_num_t {
  2199. pbn_default = 0,
  2200. pbn_b0_1_115200,
  2201. pbn_b0_2_115200,
  2202. pbn_b0_4_115200,
  2203. pbn_b0_5_115200,
  2204. pbn_b0_8_115200,
  2205. pbn_b0_1_921600,
  2206. pbn_b0_2_921600,
  2207. pbn_b0_4_921600,
  2208. pbn_b0_2_1130000,
  2209. pbn_b0_4_1152000,
  2210. pbn_b0_4_1250000,
  2211. pbn_b0_2_1843200,
  2212. pbn_b0_4_1843200,
  2213. pbn_b0_1_4000000,
  2214. pbn_b0_bt_1_115200,
  2215. pbn_b0_bt_2_115200,
  2216. pbn_b0_bt_4_115200,
  2217. pbn_b0_bt_8_115200,
  2218. pbn_b0_bt_1_460800,
  2219. pbn_b0_bt_2_460800,
  2220. pbn_b0_bt_4_460800,
  2221. pbn_b0_bt_1_921600,
  2222. pbn_b0_bt_2_921600,
  2223. pbn_b0_bt_4_921600,
  2224. pbn_b0_bt_8_921600,
  2225. pbn_b1_1_115200,
  2226. pbn_b1_2_115200,
  2227. pbn_b1_4_115200,
  2228. pbn_b1_8_115200,
  2229. pbn_b1_16_115200,
  2230. pbn_b1_1_921600,
  2231. pbn_b1_2_921600,
  2232. pbn_b1_4_921600,
  2233. pbn_b1_8_921600,
  2234. pbn_b1_2_1250000,
  2235. pbn_b1_bt_1_115200,
  2236. pbn_b1_bt_2_115200,
  2237. pbn_b1_bt_4_115200,
  2238. pbn_b1_bt_2_921600,
  2239. pbn_b1_1_1382400,
  2240. pbn_b1_2_1382400,
  2241. pbn_b1_4_1382400,
  2242. pbn_b1_8_1382400,
  2243. pbn_b2_1_115200,
  2244. pbn_b2_2_115200,
  2245. pbn_b2_4_115200,
  2246. pbn_b2_8_115200,
  2247. pbn_b2_1_460800,
  2248. pbn_b2_4_460800,
  2249. pbn_b2_8_460800,
  2250. pbn_b2_16_460800,
  2251. pbn_b2_1_921600,
  2252. pbn_b2_4_921600,
  2253. pbn_b2_8_921600,
  2254. pbn_b2_8_1152000,
  2255. pbn_b2_bt_1_115200,
  2256. pbn_b2_bt_2_115200,
  2257. pbn_b2_bt_4_115200,
  2258. pbn_b2_bt_2_921600,
  2259. pbn_b2_bt_4_921600,
  2260. pbn_b3_2_115200,
  2261. pbn_b3_4_115200,
  2262. pbn_b3_8_115200,
  2263. pbn_b4_bt_2_921600,
  2264. pbn_b4_bt_4_921600,
  2265. pbn_b4_bt_8_921600,
  2266. /*
  2267. * Board-specific versions.
  2268. */
  2269. pbn_panacom,
  2270. pbn_panacom2,
  2271. pbn_panacom4,
  2272. pbn_plx_romulus,
  2273. pbn_endrun_2_4000000,
  2274. pbn_oxsemi,
  2275. pbn_oxsemi_1_4000000,
  2276. pbn_oxsemi_2_4000000,
  2277. pbn_oxsemi_4_4000000,
  2278. pbn_oxsemi_8_4000000,
  2279. pbn_intel_i960,
  2280. pbn_sgi_ioc3,
  2281. pbn_computone_4,
  2282. pbn_computone_6,
  2283. pbn_computone_8,
  2284. pbn_sbsxrsio,
  2285. pbn_pasemi_1682M,
  2286. pbn_ni8430_2,
  2287. pbn_ni8430_4,
  2288. pbn_ni8430_8,
  2289. pbn_ni8430_16,
  2290. pbn_ADDIDATA_PCIe_1_3906250,
  2291. pbn_ADDIDATA_PCIe_2_3906250,
  2292. pbn_ADDIDATA_PCIe_4_3906250,
  2293. pbn_ADDIDATA_PCIe_8_3906250,
  2294. pbn_ce4100_1_115200,
  2295. pbn_omegapci,
  2296. pbn_NETMOS9900_2s_115200,
  2297. pbn_brcm_trumanage,
  2298. pbn_fintek_4,
  2299. pbn_fintek_8,
  2300. pbn_fintek_12,
  2301. pbn_wch382_2,
  2302. pbn_wch384_4,
  2303. pbn_pericom_PI7C9X7951,
  2304. pbn_pericom_PI7C9X7952,
  2305. pbn_pericom_PI7C9X7954,
  2306. pbn_pericom_PI7C9X7958,
  2307. };
  2308. /*
  2309. * uart_offset - the space between channels
  2310. * reg_shift - describes how the UART registers are mapped
  2311. * to PCI memory by the card.
  2312. * For example IER register on SBS, Inc. PMC-OctPro is located at
  2313. * offset 0x10 from the UART base, while UART_IER is defined as 1
  2314. * in include/linux/serial_reg.h,
  2315. * see first lines of serial_in() and serial_out() in 8250.c
  2316. */
  2317. static struct pciserial_board pci_boards[] = {
  2318. [pbn_default] = {
  2319. .flags = FL_BASE0,
  2320. .num_ports = 1,
  2321. .base_baud = 115200,
  2322. .uart_offset = 8,
  2323. },
  2324. [pbn_b0_1_115200] = {
  2325. .flags = FL_BASE0,
  2326. .num_ports = 1,
  2327. .base_baud = 115200,
  2328. .uart_offset = 8,
  2329. },
  2330. [pbn_b0_2_115200] = {
  2331. .flags = FL_BASE0,
  2332. .num_ports = 2,
  2333. .base_baud = 115200,
  2334. .uart_offset = 8,
  2335. },
  2336. [pbn_b0_4_115200] = {
  2337. .flags = FL_BASE0,
  2338. .num_ports = 4,
  2339. .base_baud = 115200,
  2340. .uart_offset = 8,
  2341. },
  2342. [pbn_b0_5_115200] = {
  2343. .flags = FL_BASE0,
  2344. .num_ports = 5,
  2345. .base_baud = 115200,
  2346. .uart_offset = 8,
  2347. },
  2348. [pbn_b0_8_115200] = {
  2349. .flags = FL_BASE0,
  2350. .num_ports = 8,
  2351. .base_baud = 115200,
  2352. .uart_offset = 8,
  2353. },
  2354. [pbn_b0_1_921600] = {
  2355. .flags = FL_BASE0,
  2356. .num_ports = 1,
  2357. .base_baud = 921600,
  2358. .uart_offset = 8,
  2359. },
  2360. [pbn_b0_2_921600] = {
  2361. .flags = FL_BASE0,
  2362. .num_ports = 2,
  2363. .base_baud = 921600,
  2364. .uart_offset = 8,
  2365. },
  2366. [pbn_b0_4_921600] = {
  2367. .flags = FL_BASE0,
  2368. .num_ports = 4,
  2369. .base_baud = 921600,
  2370. .uart_offset = 8,
  2371. },
  2372. [pbn_b0_2_1130000] = {
  2373. .flags = FL_BASE0,
  2374. .num_ports = 2,
  2375. .base_baud = 1130000,
  2376. .uart_offset = 8,
  2377. },
  2378. [pbn_b0_4_1152000] = {
  2379. .flags = FL_BASE0,
  2380. .num_ports = 4,
  2381. .base_baud = 1152000,
  2382. .uart_offset = 8,
  2383. },
  2384. [pbn_b0_4_1250000] = {
  2385. .flags = FL_BASE0,
  2386. .num_ports = 4,
  2387. .base_baud = 1250000,
  2388. .uart_offset = 8,
  2389. },
  2390. [pbn_b0_2_1843200] = {
  2391. .flags = FL_BASE0,
  2392. .num_ports = 2,
  2393. .base_baud = 1843200,
  2394. .uart_offset = 8,
  2395. },
  2396. [pbn_b0_4_1843200] = {
  2397. .flags = FL_BASE0,
  2398. .num_ports = 4,
  2399. .base_baud = 1843200,
  2400. .uart_offset = 8,
  2401. },
  2402. [pbn_b0_1_4000000] = {
  2403. .flags = FL_BASE0,
  2404. .num_ports = 1,
  2405. .base_baud = 4000000,
  2406. .uart_offset = 8,
  2407. },
  2408. [pbn_b0_bt_1_115200] = {
  2409. .flags = FL_BASE0|FL_BASE_BARS,
  2410. .num_ports = 1,
  2411. .base_baud = 115200,
  2412. .uart_offset = 8,
  2413. },
  2414. [pbn_b0_bt_2_115200] = {
  2415. .flags = FL_BASE0|FL_BASE_BARS,
  2416. .num_ports = 2,
  2417. .base_baud = 115200,
  2418. .uart_offset = 8,
  2419. },
  2420. [pbn_b0_bt_4_115200] = {
  2421. .flags = FL_BASE0|FL_BASE_BARS,
  2422. .num_ports = 4,
  2423. .base_baud = 115200,
  2424. .uart_offset = 8,
  2425. },
  2426. [pbn_b0_bt_8_115200] = {
  2427. .flags = FL_BASE0|FL_BASE_BARS,
  2428. .num_ports = 8,
  2429. .base_baud = 115200,
  2430. .uart_offset = 8,
  2431. },
  2432. [pbn_b0_bt_1_460800] = {
  2433. .flags = FL_BASE0|FL_BASE_BARS,
  2434. .num_ports = 1,
  2435. .base_baud = 460800,
  2436. .uart_offset = 8,
  2437. },
  2438. [pbn_b0_bt_2_460800] = {
  2439. .flags = FL_BASE0|FL_BASE_BARS,
  2440. .num_ports = 2,
  2441. .base_baud = 460800,
  2442. .uart_offset = 8,
  2443. },
  2444. [pbn_b0_bt_4_460800] = {
  2445. .flags = FL_BASE0|FL_BASE_BARS,
  2446. .num_ports = 4,
  2447. .base_baud = 460800,
  2448. .uart_offset = 8,
  2449. },
  2450. [pbn_b0_bt_1_921600] = {
  2451. .flags = FL_BASE0|FL_BASE_BARS,
  2452. .num_ports = 1,
  2453. .base_baud = 921600,
  2454. .uart_offset = 8,
  2455. },
  2456. [pbn_b0_bt_2_921600] = {
  2457. .flags = FL_BASE0|FL_BASE_BARS,
  2458. .num_ports = 2,
  2459. .base_baud = 921600,
  2460. .uart_offset = 8,
  2461. },
  2462. [pbn_b0_bt_4_921600] = {
  2463. .flags = FL_BASE0|FL_BASE_BARS,
  2464. .num_ports = 4,
  2465. .base_baud = 921600,
  2466. .uart_offset = 8,
  2467. },
  2468. [pbn_b0_bt_8_921600] = {
  2469. .flags = FL_BASE0|FL_BASE_BARS,
  2470. .num_ports = 8,
  2471. .base_baud = 921600,
  2472. .uart_offset = 8,
  2473. },
  2474. [pbn_b1_1_115200] = {
  2475. .flags = FL_BASE1,
  2476. .num_ports = 1,
  2477. .base_baud = 115200,
  2478. .uart_offset = 8,
  2479. },
  2480. [pbn_b1_2_115200] = {
  2481. .flags = FL_BASE1,
  2482. .num_ports = 2,
  2483. .base_baud = 115200,
  2484. .uart_offset = 8,
  2485. },
  2486. [pbn_b1_4_115200] = {
  2487. .flags = FL_BASE1,
  2488. .num_ports = 4,
  2489. .base_baud = 115200,
  2490. .uart_offset = 8,
  2491. },
  2492. [pbn_b1_8_115200] = {
  2493. .flags = FL_BASE1,
  2494. .num_ports = 8,
  2495. .base_baud = 115200,
  2496. .uart_offset = 8,
  2497. },
  2498. [pbn_b1_16_115200] = {
  2499. .flags = FL_BASE1,
  2500. .num_ports = 16,
  2501. .base_baud = 115200,
  2502. .uart_offset = 8,
  2503. },
  2504. [pbn_b1_1_921600] = {
  2505. .flags = FL_BASE1,
  2506. .num_ports = 1,
  2507. .base_baud = 921600,
  2508. .uart_offset = 8,
  2509. },
  2510. [pbn_b1_2_921600] = {
  2511. .flags = FL_BASE1,
  2512. .num_ports = 2,
  2513. .base_baud = 921600,
  2514. .uart_offset = 8,
  2515. },
  2516. [pbn_b1_4_921600] = {
  2517. .flags = FL_BASE1,
  2518. .num_ports = 4,
  2519. .base_baud = 921600,
  2520. .uart_offset = 8,
  2521. },
  2522. [pbn_b1_8_921600] = {
  2523. .flags = FL_BASE1,
  2524. .num_ports = 8,
  2525. .base_baud = 921600,
  2526. .uart_offset = 8,
  2527. },
  2528. [pbn_b1_2_1250000] = {
  2529. .flags = FL_BASE1,
  2530. .num_ports = 2,
  2531. .base_baud = 1250000,
  2532. .uart_offset = 8,
  2533. },
  2534. [pbn_b1_bt_1_115200] = {
  2535. .flags = FL_BASE1|FL_BASE_BARS,
  2536. .num_ports = 1,
  2537. .base_baud = 115200,
  2538. .uart_offset = 8,
  2539. },
  2540. [pbn_b1_bt_2_115200] = {
  2541. .flags = FL_BASE1|FL_BASE_BARS,
  2542. .num_ports = 2,
  2543. .base_baud = 115200,
  2544. .uart_offset = 8,
  2545. },
  2546. [pbn_b1_bt_4_115200] = {
  2547. .flags = FL_BASE1|FL_BASE_BARS,
  2548. .num_ports = 4,
  2549. .base_baud = 115200,
  2550. .uart_offset = 8,
  2551. },
  2552. [pbn_b1_bt_2_921600] = {
  2553. .flags = FL_BASE1|FL_BASE_BARS,
  2554. .num_ports = 2,
  2555. .base_baud = 921600,
  2556. .uart_offset = 8,
  2557. },
  2558. [pbn_b1_1_1382400] = {
  2559. .flags = FL_BASE1,
  2560. .num_ports = 1,
  2561. .base_baud = 1382400,
  2562. .uart_offset = 8,
  2563. },
  2564. [pbn_b1_2_1382400] = {
  2565. .flags = FL_BASE1,
  2566. .num_ports = 2,
  2567. .base_baud = 1382400,
  2568. .uart_offset = 8,
  2569. },
  2570. [pbn_b1_4_1382400] = {
  2571. .flags = FL_BASE1,
  2572. .num_ports = 4,
  2573. .base_baud = 1382400,
  2574. .uart_offset = 8,
  2575. },
  2576. [pbn_b1_8_1382400] = {
  2577. .flags = FL_BASE1,
  2578. .num_ports = 8,
  2579. .base_baud = 1382400,
  2580. .uart_offset = 8,
  2581. },
  2582. [pbn_b2_1_115200] = {
  2583. .flags = FL_BASE2,
  2584. .num_ports = 1,
  2585. .base_baud = 115200,
  2586. .uart_offset = 8,
  2587. },
  2588. [pbn_b2_2_115200] = {
  2589. .flags = FL_BASE2,
  2590. .num_ports = 2,
  2591. .base_baud = 115200,
  2592. .uart_offset = 8,
  2593. },
  2594. [pbn_b2_4_115200] = {
  2595. .flags = FL_BASE2,
  2596. .num_ports = 4,
  2597. .base_baud = 115200,
  2598. .uart_offset = 8,
  2599. },
  2600. [pbn_b2_8_115200] = {
  2601. .flags = FL_BASE2,
  2602. .num_ports = 8,
  2603. .base_baud = 115200,
  2604. .uart_offset = 8,
  2605. },
  2606. [pbn_b2_1_460800] = {
  2607. .flags = FL_BASE2,
  2608. .num_ports = 1,
  2609. .base_baud = 460800,
  2610. .uart_offset = 8,
  2611. },
  2612. [pbn_b2_4_460800] = {
  2613. .flags = FL_BASE2,
  2614. .num_ports = 4,
  2615. .base_baud = 460800,
  2616. .uart_offset = 8,
  2617. },
  2618. [pbn_b2_8_460800] = {
  2619. .flags = FL_BASE2,
  2620. .num_ports = 8,
  2621. .base_baud = 460800,
  2622. .uart_offset = 8,
  2623. },
  2624. [pbn_b2_16_460800] = {
  2625. .flags = FL_BASE2,
  2626. .num_ports = 16,
  2627. .base_baud = 460800,
  2628. .uart_offset = 8,
  2629. },
  2630. [pbn_b2_1_921600] = {
  2631. .flags = FL_BASE2,
  2632. .num_ports = 1,
  2633. .base_baud = 921600,
  2634. .uart_offset = 8,
  2635. },
  2636. [pbn_b2_4_921600] = {
  2637. .flags = FL_BASE2,
  2638. .num_ports = 4,
  2639. .base_baud = 921600,
  2640. .uart_offset = 8,
  2641. },
  2642. [pbn_b2_8_921600] = {
  2643. .flags = FL_BASE2,
  2644. .num_ports = 8,
  2645. .base_baud = 921600,
  2646. .uart_offset = 8,
  2647. },
  2648. [pbn_b2_8_1152000] = {
  2649. .flags = FL_BASE2,
  2650. .num_ports = 8,
  2651. .base_baud = 1152000,
  2652. .uart_offset = 8,
  2653. },
  2654. [pbn_b2_bt_1_115200] = {
  2655. .flags = FL_BASE2|FL_BASE_BARS,
  2656. .num_ports = 1,
  2657. .base_baud = 115200,
  2658. .uart_offset = 8,
  2659. },
  2660. [pbn_b2_bt_2_115200] = {
  2661. .flags = FL_BASE2|FL_BASE_BARS,
  2662. .num_ports = 2,
  2663. .base_baud = 115200,
  2664. .uart_offset = 8,
  2665. },
  2666. [pbn_b2_bt_4_115200] = {
  2667. .flags = FL_BASE2|FL_BASE_BARS,
  2668. .num_ports = 4,
  2669. .base_baud = 115200,
  2670. .uart_offset = 8,
  2671. },
  2672. [pbn_b2_bt_2_921600] = {
  2673. .flags = FL_BASE2|FL_BASE_BARS,
  2674. .num_ports = 2,
  2675. .base_baud = 921600,
  2676. .uart_offset = 8,
  2677. },
  2678. [pbn_b2_bt_4_921600] = {
  2679. .flags = FL_BASE2|FL_BASE_BARS,
  2680. .num_ports = 4,
  2681. .base_baud = 921600,
  2682. .uart_offset = 8,
  2683. },
  2684. [pbn_b3_2_115200] = {
  2685. .flags = FL_BASE3,
  2686. .num_ports = 2,
  2687. .base_baud = 115200,
  2688. .uart_offset = 8,
  2689. },
  2690. [pbn_b3_4_115200] = {
  2691. .flags = FL_BASE3,
  2692. .num_ports = 4,
  2693. .base_baud = 115200,
  2694. .uart_offset = 8,
  2695. },
  2696. [pbn_b3_8_115200] = {
  2697. .flags = FL_BASE3,
  2698. .num_ports = 8,
  2699. .base_baud = 115200,
  2700. .uart_offset = 8,
  2701. },
  2702. [pbn_b4_bt_2_921600] = {
  2703. .flags = FL_BASE4,
  2704. .num_ports = 2,
  2705. .base_baud = 921600,
  2706. .uart_offset = 8,
  2707. },
  2708. [pbn_b4_bt_4_921600] = {
  2709. .flags = FL_BASE4,
  2710. .num_ports = 4,
  2711. .base_baud = 921600,
  2712. .uart_offset = 8,
  2713. },
  2714. [pbn_b4_bt_8_921600] = {
  2715. .flags = FL_BASE4,
  2716. .num_ports = 8,
  2717. .base_baud = 921600,
  2718. .uart_offset = 8,
  2719. },
  2720. /*
  2721. * Entries following this are board-specific.
  2722. */
  2723. /*
  2724. * Panacom - IOMEM
  2725. */
  2726. [pbn_panacom] = {
  2727. .flags = FL_BASE2,
  2728. .num_ports = 2,
  2729. .base_baud = 921600,
  2730. .uart_offset = 0x400,
  2731. .reg_shift = 7,
  2732. },
  2733. [pbn_panacom2] = {
  2734. .flags = FL_BASE2|FL_BASE_BARS,
  2735. .num_ports = 2,
  2736. .base_baud = 921600,
  2737. .uart_offset = 0x400,
  2738. .reg_shift = 7,
  2739. },
  2740. [pbn_panacom4] = {
  2741. .flags = FL_BASE2|FL_BASE_BARS,
  2742. .num_ports = 4,
  2743. .base_baud = 921600,
  2744. .uart_offset = 0x400,
  2745. .reg_shift = 7,
  2746. },
  2747. /* I think this entry is broken - the first_offset looks wrong --rmk */
  2748. [pbn_plx_romulus] = {
  2749. .flags = FL_BASE2,
  2750. .num_ports = 4,
  2751. .base_baud = 921600,
  2752. .uart_offset = 8 << 2,
  2753. .reg_shift = 2,
  2754. .first_offset = 0x03,
  2755. },
  2756. /*
  2757. * EndRun Technologies
  2758. * Uses the size of PCI Base region 0 to
  2759. * signal now many ports are available
  2760. * 2 port 952 Uart support
  2761. */
  2762. [pbn_endrun_2_4000000] = {
  2763. .flags = FL_BASE0,
  2764. .num_ports = 2,
  2765. .base_baud = 4000000,
  2766. .uart_offset = 0x200,
  2767. .first_offset = 0x1000,
  2768. },
  2769. /*
  2770. * This board uses the size of PCI Base region 0 to
  2771. * signal now many ports are available
  2772. */
  2773. [pbn_oxsemi] = {
  2774. .flags = FL_BASE0|FL_REGION_SZ_CAP,
  2775. .num_ports = 32,
  2776. .base_baud = 115200,
  2777. .uart_offset = 8,
  2778. },
  2779. [pbn_oxsemi_1_4000000] = {
  2780. .flags = FL_BASE0,
  2781. .num_ports = 1,
  2782. .base_baud = 4000000,
  2783. .uart_offset = 0x200,
  2784. .first_offset = 0x1000,
  2785. },
  2786. [pbn_oxsemi_2_4000000] = {
  2787. .flags = FL_BASE0,
  2788. .num_ports = 2,
  2789. .base_baud = 4000000,
  2790. .uart_offset = 0x200,
  2791. .first_offset = 0x1000,
  2792. },
  2793. [pbn_oxsemi_4_4000000] = {
  2794. .flags = FL_BASE0,
  2795. .num_ports = 4,
  2796. .base_baud = 4000000,
  2797. .uart_offset = 0x200,
  2798. .first_offset = 0x1000,
  2799. },
  2800. [pbn_oxsemi_8_4000000] = {
  2801. .flags = FL_BASE0,
  2802. .num_ports = 8,
  2803. .base_baud = 4000000,
  2804. .uart_offset = 0x200,
  2805. .first_offset = 0x1000,
  2806. },
  2807. /*
  2808. * EKF addition for i960 Boards form EKF with serial port.
  2809. * Max 256 ports.
  2810. */
  2811. [pbn_intel_i960] = {
  2812. .flags = FL_BASE0,
  2813. .num_ports = 32,
  2814. .base_baud = 921600,
  2815. .uart_offset = 8 << 2,
  2816. .reg_shift = 2,
  2817. .first_offset = 0x10000,
  2818. },
  2819. [pbn_sgi_ioc3] = {
  2820. .flags = FL_BASE0|FL_NOIRQ,
  2821. .num_ports = 1,
  2822. .base_baud = 458333,
  2823. .uart_offset = 8,
  2824. .reg_shift = 0,
  2825. .first_offset = 0x20178,
  2826. },
  2827. /*
  2828. * Computone - uses IOMEM.
  2829. */
  2830. [pbn_computone_4] = {
  2831. .flags = FL_BASE0,
  2832. .num_ports = 4,
  2833. .base_baud = 921600,
  2834. .uart_offset = 0x40,
  2835. .reg_shift = 2,
  2836. .first_offset = 0x200,
  2837. },
  2838. [pbn_computone_6] = {
  2839. .flags = FL_BASE0,
  2840. .num_ports = 6,
  2841. .base_baud = 921600,
  2842. .uart_offset = 0x40,
  2843. .reg_shift = 2,
  2844. .first_offset = 0x200,
  2845. },
  2846. [pbn_computone_8] = {
  2847. .flags = FL_BASE0,
  2848. .num_ports = 8,
  2849. .base_baud = 921600,
  2850. .uart_offset = 0x40,
  2851. .reg_shift = 2,
  2852. .first_offset = 0x200,
  2853. },
  2854. [pbn_sbsxrsio] = {
  2855. .flags = FL_BASE0,
  2856. .num_ports = 8,
  2857. .base_baud = 460800,
  2858. .uart_offset = 256,
  2859. .reg_shift = 4,
  2860. },
  2861. /*
  2862. * PA Semi PWRficient PA6T-1682M on-chip UART
  2863. */
  2864. [pbn_pasemi_1682M] = {
  2865. .flags = FL_BASE0,
  2866. .num_ports = 1,
  2867. .base_baud = 8333333,
  2868. },
  2869. /*
  2870. * National Instruments 843x
  2871. */
  2872. [pbn_ni8430_16] = {
  2873. .flags = FL_BASE0,
  2874. .num_ports = 16,
  2875. .base_baud = 3686400,
  2876. .uart_offset = 0x10,
  2877. .first_offset = 0x800,
  2878. },
  2879. [pbn_ni8430_8] = {
  2880. .flags = FL_BASE0,
  2881. .num_ports = 8,
  2882. .base_baud = 3686400,
  2883. .uart_offset = 0x10,
  2884. .first_offset = 0x800,
  2885. },
  2886. [pbn_ni8430_4] = {
  2887. .flags = FL_BASE0,
  2888. .num_ports = 4,
  2889. .base_baud = 3686400,
  2890. .uart_offset = 0x10,
  2891. .first_offset = 0x800,
  2892. },
  2893. [pbn_ni8430_2] = {
  2894. .flags = FL_BASE0,
  2895. .num_ports = 2,
  2896. .base_baud = 3686400,
  2897. .uart_offset = 0x10,
  2898. .first_offset = 0x800,
  2899. },
  2900. /*
  2901. * ADDI-DATA GmbH PCI-Express communication cards <info@addi-data.com>
  2902. */
  2903. [pbn_ADDIDATA_PCIe_1_3906250] = {
  2904. .flags = FL_BASE0,
  2905. .num_ports = 1,
  2906. .base_baud = 3906250,
  2907. .uart_offset = 0x200,
  2908. .first_offset = 0x1000,
  2909. },
  2910. [pbn_ADDIDATA_PCIe_2_3906250] = {
  2911. .flags = FL_BASE0,
  2912. .num_ports = 2,
  2913. .base_baud = 3906250,
  2914. .uart_offset = 0x200,
  2915. .first_offset = 0x1000,
  2916. },
  2917. [pbn_ADDIDATA_PCIe_4_3906250] = {
  2918. .flags = FL_BASE0,
  2919. .num_ports = 4,
  2920. .base_baud = 3906250,
  2921. .uart_offset = 0x200,
  2922. .first_offset = 0x1000,
  2923. },
  2924. [pbn_ADDIDATA_PCIe_8_3906250] = {
  2925. .flags = FL_BASE0,
  2926. .num_ports = 8,
  2927. .base_baud = 3906250,
  2928. .uart_offset = 0x200,
  2929. .first_offset = 0x1000,
  2930. },
  2931. [pbn_ce4100_1_115200] = {
  2932. .flags = FL_BASE_BARS,
  2933. .num_ports = 2,
  2934. .base_baud = 921600,
  2935. .reg_shift = 2,
  2936. },
  2937. [pbn_omegapci] = {
  2938. .flags = FL_BASE0,
  2939. .num_ports = 8,
  2940. .base_baud = 115200,
  2941. .uart_offset = 0x200,
  2942. },
  2943. [pbn_NETMOS9900_2s_115200] = {
  2944. .flags = FL_BASE0,
  2945. .num_ports = 2,
  2946. .base_baud = 115200,
  2947. },
  2948. [pbn_brcm_trumanage] = {
  2949. .flags = FL_BASE0,
  2950. .num_ports = 1,
  2951. .reg_shift = 2,
  2952. .base_baud = 115200,
  2953. },
  2954. [pbn_fintek_4] = {
  2955. .num_ports = 4,
  2956. .uart_offset = 8,
  2957. .base_baud = 115200,
  2958. .first_offset = 0x40,
  2959. },
  2960. [pbn_fintek_8] = {
  2961. .num_ports = 8,
  2962. .uart_offset = 8,
  2963. .base_baud = 115200,
  2964. .first_offset = 0x40,
  2965. },
  2966. [pbn_fintek_12] = {
  2967. .num_ports = 12,
  2968. .uart_offset = 8,
  2969. .base_baud = 115200,
  2970. .first_offset = 0x40,
  2971. },
  2972. [pbn_wch382_2] = {
  2973. .flags = FL_BASE0,
  2974. .num_ports = 2,
  2975. .base_baud = 115200,
  2976. .uart_offset = 8,
  2977. .first_offset = 0xC0,
  2978. },
  2979. [pbn_wch384_4] = {
  2980. .flags = FL_BASE0,
  2981. .num_ports = 4,
  2982. .base_baud = 115200,
  2983. .uart_offset = 8,
  2984. .first_offset = 0xC0,
  2985. },
  2986. /*
  2987. * Pericom PI7C9X795[1248] Uno/Dual/Quad/Octal UART
  2988. */
  2989. [pbn_pericom_PI7C9X7951] = {
  2990. .flags = FL_BASE0,
  2991. .num_ports = 1,
  2992. .base_baud = 921600,
  2993. .uart_offset = 0x8,
  2994. },
  2995. [pbn_pericom_PI7C9X7952] = {
  2996. .flags = FL_BASE0,
  2997. .num_ports = 2,
  2998. .base_baud = 921600,
  2999. .uart_offset = 0x8,
  3000. },
  3001. [pbn_pericom_PI7C9X7954] = {
  3002. .flags = FL_BASE0,
  3003. .num_ports = 4,
  3004. .base_baud = 921600,
  3005. .uart_offset = 0x8,
  3006. },
  3007. [pbn_pericom_PI7C9X7958] = {
  3008. .flags = FL_BASE0,
  3009. .num_ports = 8,
  3010. .base_baud = 921600,
  3011. .uart_offset = 0x8,
  3012. },
  3013. };
  3014. static const struct pci_device_id blacklist[] = {
  3015. /* softmodems */
  3016. { PCI_VDEVICE(AL, 0x5457), }, /* ALi Corporation M5457 AC'97 Modem */
  3017. { PCI_VDEVICE(MOTOROLA, 0x3052), }, /* Motorola Si3052-based modem */
  3018. { PCI_DEVICE(0x1543, 0x3052), }, /* Si3052-based modem, default IDs */
  3019. /* multi-io cards handled by parport_serial */
  3020. { PCI_DEVICE(0x4348, 0x7053), }, /* WCH CH353 2S1P */
  3021. { PCI_DEVICE(0x4348, 0x5053), }, /* WCH CH353 1S1P */
  3022. { PCI_DEVICE(0x4348, 0x7173), }, /* WCH CH355 4S */
  3023. { PCI_DEVICE(0x1c00, 0x3250), }, /* WCH CH382 2S1P */
  3024. { PCI_DEVICE(0x1c00, 0x3470), }, /* WCH CH384 4S */
  3025. /* Moxa Smartio MUE boards handled by 8250_moxa */
  3026. { PCI_VDEVICE(MOXA, 0x1024), },
  3027. { PCI_VDEVICE(MOXA, 0x1025), },
  3028. { PCI_VDEVICE(MOXA, 0x1045), },
  3029. { PCI_VDEVICE(MOXA, 0x1144), },
  3030. { PCI_VDEVICE(MOXA, 0x1160), },
  3031. { PCI_VDEVICE(MOXA, 0x1161), },
  3032. { PCI_VDEVICE(MOXA, 0x1182), },
  3033. { PCI_VDEVICE(MOXA, 0x1183), },
  3034. { PCI_VDEVICE(MOXA, 0x1322), },
  3035. { PCI_VDEVICE(MOXA, 0x1342), },
  3036. { PCI_VDEVICE(MOXA, 0x1381), },
  3037. { PCI_VDEVICE(MOXA, 0x1683), },
  3038. /* Intel platforms with MID UART */
  3039. { PCI_VDEVICE(INTEL, 0x081b), },
  3040. { PCI_VDEVICE(INTEL, 0x081c), },
  3041. { PCI_VDEVICE(INTEL, 0x081d), },
  3042. { PCI_VDEVICE(INTEL, 0x1191), },
  3043. { PCI_VDEVICE(INTEL, 0x18d8), },
  3044. { PCI_VDEVICE(INTEL, 0x19d8), },
  3045. /* Intel platforms with DesignWare UART */
  3046. { PCI_VDEVICE(INTEL, 0x0936), },
  3047. { PCI_VDEVICE(INTEL, 0x0f0a), },
  3048. { PCI_VDEVICE(INTEL, 0x0f0c), },
  3049. { PCI_VDEVICE(INTEL, 0x228a), },
  3050. { PCI_VDEVICE(INTEL, 0x228c), },
  3051. { PCI_VDEVICE(INTEL, 0x9ce3), },
  3052. { PCI_VDEVICE(INTEL, 0x9ce4), },
  3053. /* Exar devices */
  3054. { PCI_VDEVICE(EXAR, PCI_ANY_ID), },
  3055. { PCI_VDEVICE(COMMTECH, PCI_ANY_ID), },
  3056. };
  3057. static int serial_pci_is_class_communication(struct pci_dev *dev)
  3058. {
  3059. /*
  3060. * If it is not a communications device or the programming
  3061. * interface is greater than 6, give up.
  3062. */
  3063. if ((((dev->class >> 8) != PCI_CLASS_COMMUNICATION_SERIAL) &&
  3064. ((dev->class >> 8) != PCI_CLASS_COMMUNICATION_MULTISERIAL) &&
  3065. ((dev->class >> 8) != PCI_CLASS_COMMUNICATION_MODEM)) ||
  3066. (dev->class & 0xff) > 6)
  3067. return -ENODEV;
  3068. return 0;
  3069. }
  3070. static int serial_pci_is_blacklisted(struct pci_dev *dev)
  3071. {
  3072. const struct pci_device_id *bldev;
  3073. /*
  3074. * Do not access blacklisted devices that are known not to
  3075. * feature serial ports or are handled by other modules.
  3076. */
  3077. for (bldev = blacklist;
  3078. bldev < blacklist + ARRAY_SIZE(blacklist);
  3079. bldev++) {
  3080. if (dev->vendor == bldev->vendor &&
  3081. dev->device == bldev->device)
  3082. return -ENODEV;
  3083. }
  3084. return 0;
  3085. }
  3086. /*
  3087. * Given a complete unknown PCI device, try to use some heuristics to
  3088. * guess what the configuration might be, based on the pitiful PCI
  3089. * serial specs. Returns 0 on success, -ENODEV on failure.
  3090. */
  3091. static int
  3092. serial_pci_guess_board(struct pci_dev *dev, struct pciserial_board *board)
  3093. {
  3094. int num_iomem, num_port, first_port = -1, i;
  3095. /*
  3096. * Should we try to make guesses for multiport serial devices later?
  3097. */
  3098. if ((dev->class >> 8) == PCI_CLASS_COMMUNICATION_MULTISERIAL)
  3099. return -ENODEV;
  3100. num_iomem = num_port = 0;
  3101. for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
  3102. if (pci_resource_flags(dev, i) & IORESOURCE_IO) {
  3103. num_port++;
  3104. if (first_port == -1)
  3105. first_port = i;
  3106. }
  3107. if (pci_resource_flags(dev, i) & IORESOURCE_MEM)
  3108. num_iomem++;
  3109. }
  3110. /*
  3111. * If there is 1 or 0 iomem regions, and exactly one port,
  3112. * use it. We guess the number of ports based on the IO
  3113. * region size.
  3114. */
  3115. if (num_iomem <= 1 && num_port == 1) {
  3116. board->flags = first_port;
  3117. board->num_ports = pci_resource_len(dev, first_port) / 8;
  3118. return 0;
  3119. }
  3120. /*
  3121. * Now guess if we've got a board which indexes by BARs.
  3122. * Each IO BAR should be 8 bytes, and they should follow
  3123. * consecutively.
  3124. */
  3125. first_port = -1;
  3126. num_port = 0;
  3127. for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
  3128. if (pci_resource_flags(dev, i) & IORESOURCE_IO &&
  3129. pci_resource_len(dev, i) == 8 &&
  3130. (first_port == -1 || (first_port + num_port) == i)) {
  3131. num_port++;
  3132. if (first_port == -1)
  3133. first_port = i;
  3134. }
  3135. }
  3136. if (num_port > 1) {
  3137. board->flags = first_port | FL_BASE_BARS;
  3138. board->num_ports = num_port;
  3139. return 0;
  3140. }
  3141. return -ENODEV;
  3142. }
  3143. static inline int
  3144. serial_pci_matches(const struct pciserial_board *board,
  3145. const struct pciserial_board *guessed)
  3146. {
  3147. return
  3148. board->num_ports == guessed->num_ports &&
  3149. board->base_baud == guessed->base_baud &&
  3150. board->uart_offset == guessed->uart_offset &&
  3151. board->reg_shift == guessed->reg_shift &&
  3152. board->first_offset == guessed->first_offset;
  3153. }
  3154. struct serial_private *
  3155. pciserial_init_ports(struct pci_dev *dev, const struct pciserial_board *board)
  3156. {
  3157. struct uart_8250_port uart;
  3158. struct serial_private *priv;
  3159. struct pci_serial_quirk *quirk;
  3160. int rc, nr_ports, i;
  3161. nr_ports = board->num_ports;
  3162. /*
  3163. * Find an init and setup quirks.
  3164. */
  3165. quirk = find_quirk(dev);
  3166. /*
  3167. * Run the new-style initialization function.
  3168. * The initialization function returns:
  3169. * <0 - error
  3170. * 0 - use board->num_ports
  3171. * >0 - number of ports
  3172. */
  3173. if (quirk->init) {
  3174. rc = quirk->init(dev);
  3175. if (rc < 0) {
  3176. priv = ERR_PTR(rc);
  3177. goto err_out;
  3178. }
  3179. if (rc)
  3180. nr_ports = rc;
  3181. }
  3182. priv = kzalloc(sizeof(struct serial_private) +
  3183. sizeof(unsigned int) * nr_ports,
  3184. GFP_KERNEL);
  3185. if (!priv) {
  3186. priv = ERR_PTR(-ENOMEM);
  3187. goto err_deinit;
  3188. }
  3189. priv->dev = dev;
  3190. priv->quirk = quirk;
  3191. memset(&uart, 0, sizeof(uart));
  3192. uart.port.flags = UPF_SKIP_TEST | UPF_BOOT_AUTOCONF | UPF_SHARE_IRQ;
  3193. uart.port.uartclk = board->base_baud * 16;
  3194. uart.port.irq = get_pci_irq(dev, board);
  3195. uart.port.dev = &dev->dev;
  3196. for (i = 0; i < nr_ports; i++) {
  3197. if (quirk->setup(priv, board, &uart, i))
  3198. break;
  3199. dev_dbg(&dev->dev, "Setup PCI port: port %lx, irq %d, type %d\n",
  3200. uart.port.iobase, uart.port.irq, uart.port.iotype);
  3201. priv->line[i] = serial8250_register_8250_port(&uart);
  3202. if (priv->line[i] < 0) {
  3203. dev_err(&dev->dev,
  3204. "Couldn't register serial port %lx, irq %d, type %d, error %d\n",
  3205. uart.port.iobase, uart.port.irq,
  3206. uart.port.iotype, priv->line[i]);
  3207. break;
  3208. }
  3209. }
  3210. priv->nr = i;
  3211. priv->board = board;
  3212. return priv;
  3213. err_deinit:
  3214. if (quirk->exit)
  3215. quirk->exit(dev);
  3216. err_out:
  3217. return priv;
  3218. }
  3219. EXPORT_SYMBOL_GPL(pciserial_init_ports);
  3220. static void pciserial_detach_ports(struct serial_private *priv)
  3221. {
  3222. struct pci_serial_quirk *quirk;
  3223. int i;
  3224. for (i = 0; i < priv->nr; i++)
  3225. serial8250_unregister_port(priv->line[i]);
  3226. /*
  3227. * Find the exit quirks.
  3228. */
  3229. quirk = find_quirk(priv->dev);
  3230. if (quirk->exit)
  3231. quirk->exit(priv->dev);
  3232. }
  3233. void pciserial_remove_ports(struct serial_private *priv)
  3234. {
  3235. pciserial_detach_ports(priv);
  3236. kfree(priv);
  3237. }
  3238. EXPORT_SYMBOL_GPL(pciserial_remove_ports);
  3239. void pciserial_suspend_ports(struct serial_private *priv)
  3240. {
  3241. int i;
  3242. for (i = 0; i < priv->nr; i++)
  3243. if (priv->line[i] >= 0)
  3244. serial8250_suspend_port(priv->line[i]);
  3245. /*
  3246. * Ensure that every init quirk is properly torn down
  3247. */
  3248. if (priv->quirk->exit)
  3249. priv->quirk->exit(priv->dev);
  3250. }
  3251. EXPORT_SYMBOL_GPL(pciserial_suspend_ports);
  3252. void pciserial_resume_ports(struct serial_private *priv)
  3253. {
  3254. int i;
  3255. /*
  3256. * Ensure that the board is correctly configured.
  3257. */
  3258. if (priv->quirk->init)
  3259. priv->quirk->init(priv->dev);
  3260. for (i = 0; i < priv->nr; i++)
  3261. if (priv->line[i] >= 0)
  3262. serial8250_resume_port(priv->line[i]);
  3263. }
  3264. EXPORT_SYMBOL_GPL(pciserial_resume_ports);
  3265. /*
  3266. * Probe one serial board. Unfortunately, there is no rhyme nor reason
  3267. * to the arrangement of serial ports on a PCI card.
  3268. */
  3269. static int
  3270. pciserial_init_one(struct pci_dev *dev, const struct pci_device_id *ent)
  3271. {
  3272. struct pci_serial_quirk *quirk;
  3273. struct serial_private *priv;
  3274. const struct pciserial_board *board;
  3275. struct pciserial_board tmp;
  3276. int rc;
  3277. quirk = find_quirk(dev);
  3278. if (quirk->probe) {
  3279. rc = quirk->probe(dev);
  3280. if (rc)
  3281. return rc;
  3282. }
  3283. if (ent->driver_data >= ARRAY_SIZE(pci_boards)) {
  3284. dev_err(&dev->dev, "invalid driver_data: %ld\n",
  3285. ent->driver_data);
  3286. return -EINVAL;
  3287. }
  3288. board = &pci_boards[ent->driver_data];
  3289. rc = serial_pci_is_class_communication(dev);
  3290. if (rc)
  3291. return rc;
  3292. rc = serial_pci_is_blacklisted(dev);
  3293. if (rc)
  3294. return rc;
  3295. rc = pcim_enable_device(dev);
  3296. pci_save_state(dev);
  3297. if (rc)
  3298. return rc;
  3299. if (ent->driver_data == pbn_default) {
  3300. /*
  3301. * Use a copy of the pci_board entry for this;
  3302. * avoid changing entries in the table.
  3303. */
  3304. memcpy(&tmp, board, sizeof(struct pciserial_board));
  3305. board = &tmp;
  3306. /*
  3307. * We matched one of our class entries. Try to
  3308. * determine the parameters of this board.
  3309. */
  3310. rc = serial_pci_guess_board(dev, &tmp);
  3311. if (rc)
  3312. return rc;
  3313. } else {
  3314. /*
  3315. * We matched an explicit entry. If we are able to
  3316. * detect this boards settings with our heuristic,
  3317. * then we no longer need this entry.
  3318. */
  3319. memcpy(&tmp, &pci_boards[pbn_default],
  3320. sizeof(struct pciserial_board));
  3321. rc = serial_pci_guess_board(dev, &tmp);
  3322. if (rc == 0 && serial_pci_matches(board, &tmp))
  3323. moan_device("Redundant entry in serial pci_table.",
  3324. dev);
  3325. }
  3326. priv = pciserial_init_ports(dev, board);
  3327. if (IS_ERR(priv))
  3328. return PTR_ERR(priv);
  3329. pci_set_drvdata(dev, priv);
  3330. return 0;
  3331. }
  3332. static void pciserial_remove_one(struct pci_dev *dev)
  3333. {
  3334. struct serial_private *priv = pci_get_drvdata(dev);
  3335. pciserial_remove_ports(priv);
  3336. }
  3337. #ifdef CONFIG_PM_SLEEP
  3338. static int pciserial_suspend_one(struct device *dev)
  3339. {
  3340. struct pci_dev *pdev = to_pci_dev(dev);
  3341. struct serial_private *priv = pci_get_drvdata(pdev);
  3342. if (priv)
  3343. pciserial_suspend_ports(priv);
  3344. return 0;
  3345. }
  3346. static int pciserial_resume_one(struct device *dev)
  3347. {
  3348. struct pci_dev *pdev = to_pci_dev(dev);
  3349. struct serial_private *priv = pci_get_drvdata(pdev);
  3350. int err;
  3351. if (priv) {
  3352. /*
  3353. * The device may have been disabled. Re-enable it.
  3354. */
  3355. err = pci_enable_device(pdev);
  3356. /* FIXME: We cannot simply error out here */
  3357. if (err)
  3358. dev_err(dev, "Unable to re-enable ports, trying to continue.\n");
  3359. pciserial_resume_ports(priv);
  3360. }
  3361. return 0;
  3362. }
  3363. #endif
  3364. static SIMPLE_DEV_PM_OPS(pciserial_pm_ops, pciserial_suspend_one,
  3365. pciserial_resume_one);
  3366. static const struct pci_device_id serial_pci_tbl[] = {
  3367. /* Advantech use PCI_DEVICE_ID_ADVANTECH_PCI3620 (0x3620) as 'PCI_SUBVENDOR_ID' */
  3368. { PCI_VENDOR_ID_ADVANTECH, PCI_DEVICE_ID_ADVANTECH_PCI3620,
  3369. PCI_DEVICE_ID_ADVANTECH_PCI3620, 0x0001, 0, 0,
  3370. pbn_b2_8_921600 },
  3371. /* Advantech also use 0x3618 and 0xf618 */
  3372. { PCI_VENDOR_ID_ADVANTECH, PCI_DEVICE_ID_ADVANTECH_PCI3618,
  3373. PCI_DEVICE_ID_ADVANTECH_PCI3618, PCI_ANY_ID, 0, 0,
  3374. pbn_b0_4_921600 },
  3375. { PCI_VENDOR_ID_ADVANTECH, PCI_DEVICE_ID_ADVANTECH_PCIf618,
  3376. PCI_DEVICE_ID_ADVANTECH_PCI3618, PCI_ANY_ID, 0, 0,
  3377. pbn_b0_4_921600 },
  3378. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  3379. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3380. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
  3381. pbn_b1_8_1382400 },
  3382. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  3383. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3384. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
  3385. pbn_b1_4_1382400 },
  3386. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  3387. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3388. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
  3389. pbn_b1_2_1382400 },
  3390. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3391. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3392. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
  3393. pbn_b1_8_1382400 },
  3394. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3395. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3396. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
  3397. pbn_b1_4_1382400 },
  3398. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3399. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3400. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
  3401. pbn_b1_2_1382400 },
  3402. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3403. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3404. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485, 0, 0,
  3405. pbn_b1_8_921600 },
  3406. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3407. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3408. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_4_4, 0, 0,
  3409. pbn_b1_8_921600 },
  3410. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3411. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3412. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485, 0, 0,
  3413. pbn_b1_4_921600 },
  3414. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3415. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3416. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485_2_2, 0, 0,
  3417. pbn_b1_4_921600 },
  3418. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3419. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3420. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_485, 0, 0,
  3421. pbn_b1_2_921600 },
  3422. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3423. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3424. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_2_6, 0, 0,
  3425. pbn_b1_8_921600 },
  3426. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3427. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3428. PCI_SUBDEVICE_ID_CONNECT_TECH_BH081101V1, 0, 0,
  3429. pbn_b1_8_921600 },
  3430. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3431. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3432. PCI_SUBDEVICE_ID_CONNECT_TECH_BH041101V1, 0, 0,
  3433. pbn_b1_4_921600 },
  3434. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  3435. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3436. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_20MHZ, 0, 0,
  3437. pbn_b1_2_1250000 },
  3438. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  3439. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3440. PCI_SUBDEVICE_ID_CONNECT_TECH_TITAN_2, 0, 0,
  3441. pbn_b0_2_1843200 },
  3442. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  3443. PCI_SUBVENDOR_ID_CONNECT_TECH,
  3444. PCI_SUBDEVICE_ID_CONNECT_TECH_TITAN_4, 0, 0,
  3445. pbn_b0_4_1843200 },
  3446. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  3447. PCI_VENDOR_ID_AFAVLAB,
  3448. PCI_SUBDEVICE_ID_AFAVLAB_P061, 0, 0,
  3449. pbn_b0_4_1152000 },
  3450. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_U530,
  3451. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3452. pbn_b2_bt_1_115200 },
  3453. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM2,
  3454. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3455. pbn_b2_bt_2_115200 },
  3456. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM422,
  3457. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3458. pbn_b2_bt_4_115200 },
  3459. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM232,
  3460. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3461. pbn_b2_bt_2_115200 },
  3462. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM4,
  3463. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3464. pbn_b2_bt_4_115200 },
  3465. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM8,
  3466. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3467. pbn_b2_8_115200 },
  3468. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_7803,
  3469. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3470. pbn_b2_8_460800 },
  3471. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM8,
  3472. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3473. pbn_b2_8_115200 },
  3474. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_GTEK_SERIAL2,
  3475. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3476. pbn_b2_bt_2_115200 },
  3477. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM200,
  3478. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3479. pbn_b2_bt_2_921600 },
  3480. /*
  3481. * VScom SPCOM800, from sl@s.pl
  3482. */
  3483. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM800,
  3484. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3485. pbn_b2_8_921600 },
  3486. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_1077,
  3487. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3488. pbn_b2_4_921600 },
  3489. /* Unknown card - subdevice 0x1584 */
  3490. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3491. PCI_VENDOR_ID_PLX,
  3492. PCI_SUBDEVICE_ID_UNKNOWN_0x1584, 0, 0,
  3493. pbn_b2_4_115200 },
  3494. /* Unknown card - subdevice 0x1588 */
  3495. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3496. PCI_VENDOR_ID_PLX,
  3497. PCI_SUBDEVICE_ID_UNKNOWN_0x1588, 0, 0,
  3498. pbn_b2_8_115200 },
  3499. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3500. PCI_SUBVENDOR_ID_KEYSPAN,
  3501. PCI_SUBDEVICE_ID_KEYSPAN_SX2, 0, 0,
  3502. pbn_panacom },
  3503. { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_QUADMODEM,
  3504. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3505. pbn_panacom4 },
  3506. { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_DUALMODEM,
  3507. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3508. pbn_panacom2 },
  3509. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
  3510. PCI_VENDOR_ID_ESDGMBH,
  3511. PCI_DEVICE_ID_ESDGMBH_CPCIASIO4, 0, 0,
  3512. pbn_b2_4_115200 },
  3513. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3514. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  3515. PCI_SUBDEVICE_ID_CHASE_PCIFAST4, 0, 0,
  3516. pbn_b2_4_460800 },
  3517. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3518. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  3519. PCI_SUBDEVICE_ID_CHASE_PCIFAST8, 0, 0,
  3520. pbn_b2_8_460800 },
  3521. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3522. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  3523. PCI_SUBDEVICE_ID_CHASE_PCIFAST16, 0, 0,
  3524. pbn_b2_16_460800 },
  3525. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3526. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  3527. PCI_SUBDEVICE_ID_CHASE_PCIFAST16FMC, 0, 0,
  3528. pbn_b2_16_460800 },
  3529. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3530. PCI_SUBVENDOR_ID_CHASE_PCIRAS,
  3531. PCI_SUBDEVICE_ID_CHASE_PCIRAS4, 0, 0,
  3532. pbn_b2_4_460800 },
  3533. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3534. PCI_SUBVENDOR_ID_CHASE_PCIRAS,
  3535. PCI_SUBDEVICE_ID_CHASE_PCIRAS8, 0, 0,
  3536. pbn_b2_8_460800 },
  3537. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3538. PCI_SUBVENDOR_ID_EXSYS,
  3539. PCI_SUBDEVICE_ID_EXSYS_4055, 0, 0,
  3540. pbn_b2_4_115200 },
  3541. /*
  3542. * Megawolf Romulus PCI Serial Card, from Mike Hudson
  3543. * (Exoray@isys.ca)
  3544. */
  3545. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_ROMULUS,
  3546. 0x10b5, 0x106a, 0, 0,
  3547. pbn_plx_romulus },
  3548. /*
  3549. * EndRun Technologies. PCI express device range.
  3550. * EndRun PTP/1588 has 2 Native UARTs.
  3551. */
  3552. { PCI_VENDOR_ID_ENDRUN, PCI_DEVICE_ID_ENDRUN_1588,
  3553. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3554. pbn_endrun_2_4000000 },
  3555. /*
  3556. * Quatech cards. These actually have configurable clocks but for
  3557. * now we just use the default.
  3558. *
  3559. * 100 series are RS232, 200 series RS422,
  3560. */
  3561. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSC100,
  3562. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3563. pbn_b1_4_115200 },
  3564. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC100,
  3565. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3566. pbn_b1_2_115200 },
  3567. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC100E,
  3568. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3569. pbn_b2_2_115200 },
  3570. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC200,
  3571. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3572. pbn_b1_2_115200 },
  3573. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC200E,
  3574. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3575. pbn_b2_2_115200 },
  3576. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSC200,
  3577. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3578. pbn_b1_4_115200 },
  3579. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100D,
  3580. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3581. pbn_b1_8_115200 },
  3582. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100M,
  3583. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3584. pbn_b1_8_115200 },
  3585. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSCP100,
  3586. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3587. pbn_b1_4_115200 },
  3588. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSCP100,
  3589. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3590. pbn_b1_2_115200 },
  3591. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSCP200,
  3592. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3593. pbn_b1_4_115200 },
  3594. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSCP200,
  3595. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3596. pbn_b1_2_115200 },
  3597. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSCLP100,
  3598. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3599. pbn_b2_4_115200 },
  3600. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSCLP100,
  3601. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3602. pbn_b2_2_115200 },
  3603. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_SSCLP100,
  3604. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3605. pbn_b2_1_115200 },
  3606. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSCLP200,
  3607. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3608. pbn_b2_4_115200 },
  3609. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSCLP200,
  3610. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3611. pbn_b2_2_115200 },
  3612. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_SSCLP200,
  3613. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3614. pbn_b2_1_115200 },
  3615. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESCLP100,
  3616. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3617. pbn_b0_8_115200 },
  3618. { PCI_VENDOR_ID_SPECIALIX, PCI_DEVICE_ID_OXSEMI_16PCI954,
  3619. PCI_VENDOR_ID_SPECIALIX, PCI_SUBDEVICE_ID_SPECIALIX_SPEED4,
  3620. 0, 0,
  3621. pbn_b0_4_921600 },
  3622. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  3623. PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_QUARTET_SERIAL,
  3624. 0, 0,
  3625. pbn_b0_4_1152000 },
  3626. { PCI_VENDOR_ID_OXSEMI, 0x9505,
  3627. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3628. pbn_b0_bt_2_921600 },
  3629. /*
  3630. * The below card is a little controversial since it is the
  3631. * subject of a PCI vendor/device ID clash. (See
  3632. * www.ussg.iu.edu/hypermail/linux/kernel/0303.1/0516.html).
  3633. * For now just used the hex ID 0x950a.
  3634. */
  3635. { PCI_VENDOR_ID_OXSEMI, 0x950a,
  3636. PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_DUAL_00,
  3637. 0, 0, pbn_b0_2_115200 },
  3638. { PCI_VENDOR_ID_OXSEMI, 0x950a,
  3639. PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_DUAL_30,
  3640. 0, 0, pbn_b0_2_115200 },
  3641. { PCI_VENDOR_ID_OXSEMI, 0x950a,
  3642. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3643. pbn_b0_2_1130000 },
  3644. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_C950,
  3645. PCI_VENDOR_ID_OXSEMI, PCI_SUBDEVICE_ID_OXSEMI_C950, 0, 0,
  3646. pbn_b0_1_921600 },
  3647. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  3648. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3649. pbn_b0_4_115200 },
  3650. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI952,
  3651. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3652. pbn_b0_bt_2_921600 },
  3653. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI958,
  3654. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3655. pbn_b2_8_1152000 },
  3656. /*
  3657. * Oxford Semiconductor Inc. Tornado PCI express device range.
  3658. */
  3659. { PCI_VENDOR_ID_OXSEMI, 0xc101, /* OXPCIe952 1 Legacy UART */
  3660. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3661. pbn_b0_1_4000000 },
  3662. { PCI_VENDOR_ID_OXSEMI, 0xc105, /* OXPCIe952 1 Legacy UART */
  3663. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3664. pbn_b0_1_4000000 },
  3665. { PCI_VENDOR_ID_OXSEMI, 0xc11b, /* OXPCIe952 1 Native UART */
  3666. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3667. pbn_oxsemi_1_4000000 },
  3668. { PCI_VENDOR_ID_OXSEMI, 0xc11f, /* OXPCIe952 1 Native UART */
  3669. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3670. pbn_oxsemi_1_4000000 },
  3671. { PCI_VENDOR_ID_OXSEMI, 0xc120, /* OXPCIe952 1 Legacy UART */
  3672. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3673. pbn_b0_1_4000000 },
  3674. { PCI_VENDOR_ID_OXSEMI, 0xc124, /* OXPCIe952 1 Legacy UART */
  3675. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3676. pbn_b0_1_4000000 },
  3677. { PCI_VENDOR_ID_OXSEMI, 0xc138, /* OXPCIe952 1 Native UART */
  3678. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3679. pbn_oxsemi_1_4000000 },
  3680. { PCI_VENDOR_ID_OXSEMI, 0xc13d, /* OXPCIe952 1 Native UART */
  3681. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3682. pbn_oxsemi_1_4000000 },
  3683. { PCI_VENDOR_ID_OXSEMI, 0xc140, /* OXPCIe952 1 Legacy UART */
  3684. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3685. pbn_b0_1_4000000 },
  3686. { PCI_VENDOR_ID_OXSEMI, 0xc141, /* OXPCIe952 1 Legacy UART */
  3687. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3688. pbn_b0_1_4000000 },
  3689. { PCI_VENDOR_ID_OXSEMI, 0xc144, /* OXPCIe952 1 Legacy UART */
  3690. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3691. pbn_b0_1_4000000 },
  3692. { PCI_VENDOR_ID_OXSEMI, 0xc145, /* OXPCIe952 1 Legacy UART */
  3693. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3694. pbn_b0_1_4000000 },
  3695. { PCI_VENDOR_ID_OXSEMI, 0xc158, /* OXPCIe952 2 Native UART */
  3696. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3697. pbn_oxsemi_2_4000000 },
  3698. { PCI_VENDOR_ID_OXSEMI, 0xc15d, /* OXPCIe952 2 Native UART */
  3699. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3700. pbn_oxsemi_2_4000000 },
  3701. { PCI_VENDOR_ID_OXSEMI, 0xc208, /* OXPCIe954 4 Native UART */
  3702. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3703. pbn_oxsemi_4_4000000 },
  3704. { PCI_VENDOR_ID_OXSEMI, 0xc20d, /* OXPCIe954 4 Native UART */
  3705. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3706. pbn_oxsemi_4_4000000 },
  3707. { PCI_VENDOR_ID_OXSEMI, 0xc308, /* OXPCIe958 8 Native UART */
  3708. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3709. pbn_oxsemi_8_4000000 },
  3710. { PCI_VENDOR_ID_OXSEMI, 0xc30d, /* OXPCIe958 8 Native UART */
  3711. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3712. pbn_oxsemi_8_4000000 },
  3713. { PCI_VENDOR_ID_OXSEMI, 0xc40b, /* OXPCIe200 1 Native UART */
  3714. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3715. pbn_oxsemi_1_4000000 },
  3716. { PCI_VENDOR_ID_OXSEMI, 0xc40f, /* OXPCIe200 1 Native UART */
  3717. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3718. pbn_oxsemi_1_4000000 },
  3719. { PCI_VENDOR_ID_OXSEMI, 0xc41b, /* OXPCIe200 1 Native UART */
  3720. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3721. pbn_oxsemi_1_4000000 },
  3722. { PCI_VENDOR_ID_OXSEMI, 0xc41f, /* OXPCIe200 1 Native UART */
  3723. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3724. pbn_oxsemi_1_4000000 },
  3725. { PCI_VENDOR_ID_OXSEMI, 0xc42b, /* OXPCIe200 1 Native UART */
  3726. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3727. pbn_oxsemi_1_4000000 },
  3728. { PCI_VENDOR_ID_OXSEMI, 0xc42f, /* OXPCIe200 1 Native UART */
  3729. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3730. pbn_oxsemi_1_4000000 },
  3731. { PCI_VENDOR_ID_OXSEMI, 0xc43b, /* OXPCIe200 1 Native UART */
  3732. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3733. pbn_oxsemi_1_4000000 },
  3734. { PCI_VENDOR_ID_OXSEMI, 0xc43f, /* OXPCIe200 1 Native UART */
  3735. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3736. pbn_oxsemi_1_4000000 },
  3737. { PCI_VENDOR_ID_OXSEMI, 0xc44b, /* OXPCIe200 1 Native UART */
  3738. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3739. pbn_oxsemi_1_4000000 },
  3740. { PCI_VENDOR_ID_OXSEMI, 0xc44f, /* OXPCIe200 1 Native UART */
  3741. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3742. pbn_oxsemi_1_4000000 },
  3743. { PCI_VENDOR_ID_OXSEMI, 0xc45b, /* OXPCIe200 1 Native UART */
  3744. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3745. pbn_oxsemi_1_4000000 },
  3746. { PCI_VENDOR_ID_OXSEMI, 0xc45f, /* OXPCIe200 1 Native UART */
  3747. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3748. pbn_oxsemi_1_4000000 },
  3749. { PCI_VENDOR_ID_OXSEMI, 0xc46b, /* OXPCIe200 1 Native UART */
  3750. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3751. pbn_oxsemi_1_4000000 },
  3752. { PCI_VENDOR_ID_OXSEMI, 0xc46f, /* OXPCIe200 1 Native UART */
  3753. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3754. pbn_oxsemi_1_4000000 },
  3755. { PCI_VENDOR_ID_OXSEMI, 0xc47b, /* OXPCIe200 1 Native UART */
  3756. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3757. pbn_oxsemi_1_4000000 },
  3758. { PCI_VENDOR_ID_OXSEMI, 0xc47f, /* OXPCIe200 1 Native UART */
  3759. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3760. pbn_oxsemi_1_4000000 },
  3761. { PCI_VENDOR_ID_OXSEMI, 0xc48b, /* OXPCIe200 1 Native UART */
  3762. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3763. pbn_oxsemi_1_4000000 },
  3764. { PCI_VENDOR_ID_OXSEMI, 0xc48f, /* OXPCIe200 1 Native UART */
  3765. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3766. pbn_oxsemi_1_4000000 },
  3767. { PCI_VENDOR_ID_OXSEMI, 0xc49b, /* OXPCIe200 1 Native UART */
  3768. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3769. pbn_oxsemi_1_4000000 },
  3770. { PCI_VENDOR_ID_OXSEMI, 0xc49f, /* OXPCIe200 1 Native UART */
  3771. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3772. pbn_oxsemi_1_4000000 },
  3773. { PCI_VENDOR_ID_OXSEMI, 0xc4ab, /* OXPCIe200 1 Native UART */
  3774. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3775. pbn_oxsemi_1_4000000 },
  3776. { PCI_VENDOR_ID_OXSEMI, 0xc4af, /* OXPCIe200 1 Native UART */
  3777. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3778. pbn_oxsemi_1_4000000 },
  3779. { PCI_VENDOR_ID_OXSEMI, 0xc4bb, /* OXPCIe200 1 Native UART */
  3780. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3781. pbn_oxsemi_1_4000000 },
  3782. { PCI_VENDOR_ID_OXSEMI, 0xc4bf, /* OXPCIe200 1 Native UART */
  3783. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3784. pbn_oxsemi_1_4000000 },
  3785. { PCI_VENDOR_ID_OXSEMI, 0xc4cb, /* OXPCIe200 1 Native UART */
  3786. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3787. pbn_oxsemi_1_4000000 },
  3788. { PCI_VENDOR_ID_OXSEMI, 0xc4cf, /* OXPCIe200 1 Native UART */
  3789. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3790. pbn_oxsemi_1_4000000 },
  3791. /*
  3792. * Mainpine Inc. IQ Express "Rev3" utilizing OxSemi Tornado
  3793. */
  3794. { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 1 Port V.34 Super-G3 Fax */
  3795. PCI_VENDOR_ID_MAINPINE, 0x4001, 0, 0,
  3796. pbn_oxsemi_1_4000000 },
  3797. { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 2 Port V.34 Super-G3 Fax */
  3798. PCI_VENDOR_ID_MAINPINE, 0x4002, 0, 0,
  3799. pbn_oxsemi_2_4000000 },
  3800. { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 4 Port V.34 Super-G3 Fax */
  3801. PCI_VENDOR_ID_MAINPINE, 0x4004, 0, 0,
  3802. pbn_oxsemi_4_4000000 },
  3803. { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 8 Port V.34 Super-G3 Fax */
  3804. PCI_VENDOR_ID_MAINPINE, 0x4008, 0, 0,
  3805. pbn_oxsemi_8_4000000 },
  3806. /*
  3807. * Digi/IBM PCIe 2-port Async EIA-232 Adapter utilizing OxSemi Tornado
  3808. */
  3809. { PCI_VENDOR_ID_DIGI, PCIE_DEVICE_ID_NEO_2_OX_IBM,
  3810. PCI_SUBVENDOR_ID_IBM, PCI_ANY_ID, 0, 0,
  3811. pbn_oxsemi_2_4000000 },
  3812. /*
  3813. * SBS Technologies, Inc. P-Octal and PMC-OCTPRO cards,
  3814. * from skokodyn@yahoo.com
  3815. */
  3816. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  3817. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO232, 0, 0,
  3818. pbn_sbsxrsio },
  3819. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  3820. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO422, 0, 0,
  3821. pbn_sbsxrsio },
  3822. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  3823. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL232, 0, 0,
  3824. pbn_sbsxrsio },
  3825. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  3826. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL422, 0, 0,
  3827. pbn_sbsxrsio },
  3828. /*
  3829. * Digitan DS560-558, from jimd@esoft.com
  3830. */
  3831. { PCI_VENDOR_ID_ATT, PCI_DEVICE_ID_ATT_VENUS_MODEM,
  3832. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3833. pbn_b1_1_115200 },
  3834. /*
  3835. * Titan Electronic cards
  3836. * The 400L and 800L have a custom setup quirk.
  3837. */
  3838. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100,
  3839. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3840. pbn_b0_1_921600 },
  3841. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200,
  3842. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3843. pbn_b0_2_921600 },
  3844. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400,
  3845. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3846. pbn_b0_4_921600 },
  3847. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800B,
  3848. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3849. pbn_b0_4_921600 },
  3850. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100L,
  3851. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3852. pbn_b1_1_921600 },
  3853. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200L,
  3854. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3855. pbn_b1_bt_2_921600 },
  3856. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400L,
  3857. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3858. pbn_b0_bt_4_921600 },
  3859. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800L,
  3860. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3861. pbn_b0_bt_8_921600 },
  3862. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200I,
  3863. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3864. pbn_b4_bt_2_921600 },
  3865. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400I,
  3866. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3867. pbn_b4_bt_4_921600 },
  3868. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800I,
  3869. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3870. pbn_b4_bt_8_921600 },
  3871. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400EH,
  3872. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3873. pbn_b0_4_921600 },
  3874. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800EH,
  3875. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3876. pbn_b0_4_921600 },
  3877. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800EHB,
  3878. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3879. pbn_b0_4_921600 },
  3880. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100E,
  3881. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3882. pbn_oxsemi_1_4000000 },
  3883. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200E,
  3884. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3885. pbn_oxsemi_2_4000000 },
  3886. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400E,
  3887. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3888. pbn_oxsemi_4_4000000 },
  3889. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800E,
  3890. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3891. pbn_oxsemi_8_4000000 },
  3892. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200EI,
  3893. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3894. pbn_oxsemi_2_4000000 },
  3895. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200EISI,
  3896. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3897. pbn_oxsemi_2_4000000 },
  3898. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200V3,
  3899. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3900. pbn_b0_bt_2_921600 },
  3901. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400V3,
  3902. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3903. pbn_b0_4_921600 },
  3904. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_410V3,
  3905. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3906. pbn_b0_4_921600 },
  3907. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800V3,
  3908. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3909. pbn_b0_4_921600 },
  3910. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800V3B,
  3911. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3912. pbn_b0_4_921600 },
  3913. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_550,
  3914. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3915. pbn_b2_1_460800 },
  3916. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_650,
  3917. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3918. pbn_b2_1_460800 },
  3919. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_850,
  3920. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3921. pbn_b2_1_460800 },
  3922. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_550,
  3923. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3924. pbn_b2_bt_2_921600 },
  3925. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_650,
  3926. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3927. pbn_b2_bt_2_921600 },
  3928. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_850,
  3929. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3930. pbn_b2_bt_2_921600 },
  3931. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_550,
  3932. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3933. pbn_b2_bt_4_921600 },
  3934. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_650,
  3935. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3936. pbn_b2_bt_4_921600 },
  3937. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_850,
  3938. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3939. pbn_b2_bt_4_921600 },
  3940. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_550,
  3941. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3942. pbn_b0_1_921600 },
  3943. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_650,
  3944. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3945. pbn_b0_1_921600 },
  3946. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_850,
  3947. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3948. pbn_b0_1_921600 },
  3949. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_550,
  3950. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3951. pbn_b0_bt_2_921600 },
  3952. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_650,
  3953. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3954. pbn_b0_bt_2_921600 },
  3955. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_850,
  3956. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3957. pbn_b0_bt_2_921600 },
  3958. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_550,
  3959. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3960. pbn_b0_bt_4_921600 },
  3961. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_650,
  3962. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3963. pbn_b0_bt_4_921600 },
  3964. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_850,
  3965. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3966. pbn_b0_bt_4_921600 },
  3967. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_550,
  3968. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3969. pbn_b0_bt_8_921600 },
  3970. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_650,
  3971. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3972. pbn_b0_bt_8_921600 },
  3973. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_850,
  3974. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3975. pbn_b0_bt_8_921600 },
  3976. /*
  3977. * Computone devices submitted by Doug McNash dmcnash@computone.com
  3978. */
  3979. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  3980. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG4,
  3981. 0, 0, pbn_computone_4 },
  3982. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  3983. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG8,
  3984. 0, 0, pbn_computone_8 },
  3985. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  3986. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG6,
  3987. 0, 0, pbn_computone_6 },
  3988. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI95N,
  3989. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3990. pbn_oxsemi },
  3991. { PCI_VENDOR_ID_TIMEDIA, PCI_DEVICE_ID_TIMEDIA_1889,
  3992. PCI_VENDOR_ID_TIMEDIA, PCI_ANY_ID, 0, 0,
  3993. pbn_b0_bt_1_921600 },
  3994. /*
  3995. * SUNIX (TIMEDIA)
  3996. */
  3997. { PCI_VENDOR_ID_SUNIX, PCI_DEVICE_ID_SUNIX_1999,
  3998. PCI_VENDOR_ID_SUNIX, PCI_ANY_ID,
  3999. PCI_CLASS_COMMUNICATION_SERIAL << 8, 0xffff00,
  4000. pbn_b0_bt_1_921600 },
  4001. { PCI_VENDOR_ID_SUNIX, PCI_DEVICE_ID_SUNIX_1999,
  4002. PCI_VENDOR_ID_SUNIX, PCI_ANY_ID,
  4003. PCI_CLASS_COMMUNICATION_MULTISERIAL << 8, 0xffff00,
  4004. pbn_b0_bt_1_921600 },
  4005. /*
  4006. * AFAVLAB serial card, from Harald Welte <laforge@gnumonks.org>
  4007. */
  4008. { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P028,
  4009. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4010. pbn_b0_bt_8_115200 },
  4011. { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P030,
  4012. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4013. pbn_b0_bt_8_115200 },
  4014. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_DSERIAL,
  4015. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4016. pbn_b0_bt_2_115200 },
  4017. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_A,
  4018. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4019. pbn_b0_bt_2_115200 },
  4020. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_B,
  4021. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4022. pbn_b0_bt_2_115200 },
  4023. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATTRO_A,
  4024. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4025. pbn_b0_bt_2_115200 },
  4026. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATTRO_B,
  4027. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4028. pbn_b0_bt_2_115200 },
  4029. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_A,
  4030. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4031. pbn_b0_bt_4_460800 },
  4032. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_B,
  4033. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4034. pbn_b0_bt_4_460800 },
  4035. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_PLUS,
  4036. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4037. pbn_b0_bt_2_460800 },
  4038. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_A,
  4039. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4040. pbn_b0_bt_2_460800 },
  4041. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_B,
  4042. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4043. pbn_b0_bt_2_460800 },
  4044. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_SSERIAL,
  4045. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4046. pbn_b0_bt_1_115200 },
  4047. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_650,
  4048. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4049. pbn_b0_bt_1_460800 },
  4050. /*
  4051. * Korenix Jetcard F0/F1 cards (JC1204, JC1208, JC1404, JC1408).
  4052. * Cards are identified by their subsystem vendor IDs, which
  4053. * (in hex) match the model number.
  4054. *
  4055. * Note that JC140x are RS422/485 cards which require ox950
  4056. * ACR = 0x10, and as such are not currently fully supported.
  4057. */
  4058. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  4059. 0x1204, 0x0004, 0, 0,
  4060. pbn_b0_4_921600 },
  4061. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  4062. 0x1208, 0x0004, 0, 0,
  4063. pbn_b0_4_921600 },
  4064. /* { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  4065. 0x1402, 0x0002, 0, 0,
  4066. pbn_b0_2_921600 }, */
  4067. /* { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  4068. 0x1404, 0x0004, 0, 0,
  4069. pbn_b0_4_921600 }, */
  4070. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF1,
  4071. 0x1208, 0x0004, 0, 0,
  4072. pbn_b0_4_921600 },
  4073. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF2,
  4074. 0x1204, 0x0004, 0, 0,
  4075. pbn_b0_4_921600 },
  4076. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF2,
  4077. 0x1208, 0x0004, 0, 0,
  4078. pbn_b0_4_921600 },
  4079. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF3,
  4080. 0x1208, 0x0004, 0, 0,
  4081. pbn_b0_4_921600 },
  4082. /*
  4083. * Dell Remote Access Card 4 - Tim_T_Murphy@Dell.com
  4084. */
  4085. { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RAC4,
  4086. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4087. pbn_b1_1_1382400 },
  4088. /*
  4089. * Dell Remote Access Card III - Tim_T_Murphy@Dell.com
  4090. */
  4091. { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RACIII,
  4092. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4093. pbn_b1_1_1382400 },
  4094. /*
  4095. * RAStel 2 port modem, gerg@moreton.com.au
  4096. */
  4097. { PCI_VENDOR_ID_MORETON, PCI_DEVICE_ID_RASTEL_2PORT,
  4098. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4099. pbn_b2_bt_2_115200 },
  4100. /*
  4101. * EKF addition for i960 Boards form EKF with serial port
  4102. */
  4103. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80960_RP,
  4104. 0xE4BF, PCI_ANY_ID, 0, 0,
  4105. pbn_intel_i960 },
  4106. /*
  4107. * Xircom Cardbus/Ethernet combos
  4108. */
  4109. { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_X3201_MDM,
  4110. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4111. pbn_b0_1_115200 },
  4112. /*
  4113. * Xircom RBM56G cardbus modem - Dirk Arnold (temp entry)
  4114. */
  4115. { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_RBM56G,
  4116. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4117. pbn_b0_1_115200 },
  4118. /*
  4119. * Untested PCI modems, sent in from various folks...
  4120. */
  4121. /*
  4122. * Elsa Model 56K PCI Modem, from Andreas Rath <arh@01019freenet.de>
  4123. */
  4124. { PCI_VENDOR_ID_ROCKWELL, 0x1004,
  4125. 0x1048, 0x1500, 0, 0,
  4126. pbn_b1_1_115200 },
  4127. { PCI_VENDOR_ID_SGI, PCI_DEVICE_ID_SGI_IOC3,
  4128. 0xFF00, 0, 0, 0,
  4129. pbn_sgi_ioc3 },
  4130. /*
  4131. * HP Diva card
  4132. */
  4133. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
  4134. PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_RMP3, 0, 0,
  4135. pbn_b1_1_115200 },
  4136. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
  4137. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4138. pbn_b0_5_115200 },
  4139. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_AUX,
  4140. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4141. pbn_b2_1_115200 },
  4142. { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM2,
  4143. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4144. pbn_b3_2_115200 },
  4145. { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM4,
  4146. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4147. pbn_b3_4_115200 },
  4148. { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM8,
  4149. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4150. pbn_b3_8_115200 },
  4151. /*
  4152. * Pericom PI7C9X795[1248] Uno/Dual/Quad/Octal UART
  4153. */
  4154. { PCI_VENDOR_ID_PERICOM, PCI_DEVICE_ID_PERICOM_PI7C9X7951,
  4155. PCI_ANY_ID, PCI_ANY_ID,
  4156. 0,
  4157. 0, pbn_pericom_PI7C9X7951 },
  4158. { PCI_VENDOR_ID_PERICOM, PCI_DEVICE_ID_PERICOM_PI7C9X7952,
  4159. PCI_ANY_ID, PCI_ANY_ID,
  4160. 0,
  4161. 0, pbn_pericom_PI7C9X7952 },
  4162. { PCI_VENDOR_ID_PERICOM, PCI_DEVICE_ID_PERICOM_PI7C9X7954,
  4163. PCI_ANY_ID, PCI_ANY_ID,
  4164. 0,
  4165. 0, pbn_pericom_PI7C9X7954 },
  4166. { PCI_VENDOR_ID_PERICOM, PCI_DEVICE_ID_PERICOM_PI7C9X7958,
  4167. PCI_ANY_ID, PCI_ANY_ID,
  4168. 0,
  4169. 0, pbn_pericom_PI7C9X7958 },
  4170. /*
  4171. * ACCES I/O Products quad
  4172. */
  4173. { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM_2SDB,
  4174. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4175. pbn_pericom_PI7C9X7954 },
  4176. { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_MPCIE_COM_2S,
  4177. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4178. pbn_pericom_PI7C9X7954 },
  4179. { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM_4SDB,
  4180. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4181. pbn_pericom_PI7C9X7954 },
  4182. { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_MPCIE_COM_4S,
  4183. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4184. pbn_pericom_PI7C9X7954 },
  4185. { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM232_2DB,
  4186. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4187. pbn_pericom_PI7C9X7954 },
  4188. { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_MPCIE_COM232_2,
  4189. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4190. pbn_pericom_PI7C9X7954 },
  4191. { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM232_4DB,
  4192. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4193. pbn_pericom_PI7C9X7954 },
  4194. { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_MPCIE_COM232_4,
  4195. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4196. pbn_pericom_PI7C9X7954 },
  4197. { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM_2SMDB,
  4198. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4199. pbn_pericom_PI7C9X7954 },
  4200. { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_MPCIE_COM_2SM,
  4201. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4202. pbn_pericom_PI7C9X7954 },
  4203. { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM_4SMDB,
  4204. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4205. pbn_pericom_PI7C9X7954 },
  4206. { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_MPCIE_COM_4SM,
  4207. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4208. pbn_pericom_PI7C9X7954 },
  4209. { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_MPCIE_ICM485_1,
  4210. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4211. pbn_pericom_PI7C9X7954 },
  4212. { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_MPCIE_ICM422_2,
  4213. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4214. pbn_pericom_PI7C9X7954 },
  4215. { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_MPCIE_ICM485_2,
  4216. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4217. pbn_pericom_PI7C9X7954 },
  4218. { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_MPCIE_ICM422_4,
  4219. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4220. pbn_pericom_PI7C9X7954 },
  4221. { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_MPCIE_ICM485_4,
  4222. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4223. pbn_pericom_PI7C9X7954 },
  4224. { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_ICM_2S,
  4225. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4226. pbn_pericom_PI7C9X7954 },
  4227. { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_ICM_4S,
  4228. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4229. pbn_pericom_PI7C9X7954 },
  4230. { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_ICM232_2,
  4231. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4232. pbn_pericom_PI7C9X7954 },
  4233. { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_MPCIE_ICM232_2,
  4234. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4235. pbn_pericom_PI7C9X7954 },
  4236. { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_ICM232_4,
  4237. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4238. pbn_pericom_PI7C9X7954 },
  4239. { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_MPCIE_ICM232_4,
  4240. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4241. pbn_pericom_PI7C9X7954 },
  4242. { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_ICM_2SM,
  4243. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4244. pbn_pericom_PI7C9X7954 },
  4245. { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM422_4,
  4246. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4247. pbn_pericom_PI7C9X7958 },
  4248. { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM485_4,
  4249. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4250. pbn_pericom_PI7C9X7958 },
  4251. { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM422_8,
  4252. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4253. pbn_pericom_PI7C9X7958 },
  4254. { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM485_8,
  4255. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4256. pbn_pericom_PI7C9X7958 },
  4257. { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM232_4,
  4258. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4259. pbn_pericom_PI7C9X7958 },
  4260. { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM232_8,
  4261. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4262. pbn_pericom_PI7C9X7958 },
  4263. { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM_4SM,
  4264. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4265. pbn_pericom_PI7C9X7958 },
  4266. { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_COM_8SM,
  4267. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4268. pbn_pericom_PI7C9X7958 },
  4269. { PCI_VENDOR_ID_ACCESIO, PCI_DEVICE_ID_ACCESIO_PCIE_ICM_4SM,
  4270. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4271. pbn_pericom_PI7C9X7958 },
  4272. /*
  4273. * Topic TP560 Data/Fax/Voice 56k modem (reported by Evan Clarke)
  4274. */
  4275. { PCI_VENDOR_ID_TOPIC, PCI_DEVICE_ID_TOPIC_TP560,
  4276. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4277. pbn_b0_1_115200 },
  4278. /*
  4279. * ITE
  4280. */
  4281. { PCI_VENDOR_ID_ITE, PCI_DEVICE_ID_ITE_8872,
  4282. PCI_ANY_ID, PCI_ANY_ID,
  4283. 0, 0,
  4284. pbn_b1_bt_1_115200 },
  4285. /*
  4286. * IntaShield IS-200
  4287. */
  4288. { PCI_VENDOR_ID_INTASHIELD, PCI_DEVICE_ID_INTASHIELD_IS200,
  4289. PCI_ANY_ID, PCI_ANY_ID, 0, 0, /* 135a.0811 */
  4290. pbn_b2_2_115200 },
  4291. /*
  4292. * IntaShield IS-400
  4293. */
  4294. { PCI_VENDOR_ID_INTASHIELD, PCI_DEVICE_ID_INTASHIELD_IS400,
  4295. PCI_ANY_ID, PCI_ANY_ID, 0, 0, /* 135a.0dc0 */
  4296. pbn_b2_4_115200 },
  4297. /*
  4298. * BrainBoxes UC-260
  4299. */
  4300. { PCI_VENDOR_ID_INTASHIELD, 0x0D21,
  4301. PCI_ANY_ID, PCI_ANY_ID,
  4302. PCI_CLASS_COMMUNICATION_MULTISERIAL << 8, 0xffff00,
  4303. pbn_b2_4_115200 },
  4304. { PCI_VENDOR_ID_INTASHIELD, 0x0E34,
  4305. PCI_ANY_ID, PCI_ANY_ID,
  4306. PCI_CLASS_COMMUNICATION_MULTISERIAL << 8, 0xffff00,
  4307. pbn_b2_4_115200 },
  4308. /*
  4309. * Perle PCI-RAS cards
  4310. */
  4311. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
  4312. PCI_SUBVENDOR_ID_PERLE, PCI_SUBDEVICE_ID_PCI_RAS4,
  4313. 0, 0, pbn_b2_4_921600 },
  4314. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
  4315. PCI_SUBVENDOR_ID_PERLE, PCI_SUBDEVICE_ID_PCI_RAS8,
  4316. 0, 0, pbn_b2_8_921600 },
  4317. /*
  4318. * Mainpine series cards: Fairly standard layout but fools
  4319. * parts of the autodetect in some cases and uses otherwise
  4320. * unmatched communications subclasses in the PCI Express case
  4321. */
  4322. { /* RockForceDUO */
  4323. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4324. PCI_VENDOR_ID_MAINPINE, 0x0200,
  4325. 0, 0, pbn_b0_2_115200 },
  4326. { /* RockForceQUATRO */
  4327. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4328. PCI_VENDOR_ID_MAINPINE, 0x0300,
  4329. 0, 0, pbn_b0_4_115200 },
  4330. { /* RockForceDUO+ */
  4331. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4332. PCI_VENDOR_ID_MAINPINE, 0x0400,
  4333. 0, 0, pbn_b0_2_115200 },
  4334. { /* RockForceQUATRO+ */
  4335. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4336. PCI_VENDOR_ID_MAINPINE, 0x0500,
  4337. 0, 0, pbn_b0_4_115200 },
  4338. { /* RockForce+ */
  4339. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4340. PCI_VENDOR_ID_MAINPINE, 0x0600,
  4341. 0, 0, pbn_b0_2_115200 },
  4342. { /* RockForce+ */
  4343. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4344. PCI_VENDOR_ID_MAINPINE, 0x0700,
  4345. 0, 0, pbn_b0_4_115200 },
  4346. { /* RockForceOCTO+ */
  4347. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4348. PCI_VENDOR_ID_MAINPINE, 0x0800,
  4349. 0, 0, pbn_b0_8_115200 },
  4350. { /* RockForceDUO+ */
  4351. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4352. PCI_VENDOR_ID_MAINPINE, 0x0C00,
  4353. 0, 0, pbn_b0_2_115200 },
  4354. { /* RockForceQUARTRO+ */
  4355. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4356. PCI_VENDOR_ID_MAINPINE, 0x0D00,
  4357. 0, 0, pbn_b0_4_115200 },
  4358. { /* RockForceOCTO+ */
  4359. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4360. PCI_VENDOR_ID_MAINPINE, 0x1D00,
  4361. 0, 0, pbn_b0_8_115200 },
  4362. { /* RockForceD1 */
  4363. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4364. PCI_VENDOR_ID_MAINPINE, 0x2000,
  4365. 0, 0, pbn_b0_1_115200 },
  4366. { /* RockForceF1 */
  4367. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4368. PCI_VENDOR_ID_MAINPINE, 0x2100,
  4369. 0, 0, pbn_b0_1_115200 },
  4370. { /* RockForceD2 */
  4371. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4372. PCI_VENDOR_ID_MAINPINE, 0x2200,
  4373. 0, 0, pbn_b0_2_115200 },
  4374. { /* RockForceF2 */
  4375. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4376. PCI_VENDOR_ID_MAINPINE, 0x2300,
  4377. 0, 0, pbn_b0_2_115200 },
  4378. { /* RockForceD4 */
  4379. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4380. PCI_VENDOR_ID_MAINPINE, 0x2400,
  4381. 0, 0, pbn_b0_4_115200 },
  4382. { /* RockForceF4 */
  4383. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4384. PCI_VENDOR_ID_MAINPINE, 0x2500,
  4385. 0, 0, pbn_b0_4_115200 },
  4386. { /* RockForceD8 */
  4387. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4388. PCI_VENDOR_ID_MAINPINE, 0x2600,
  4389. 0, 0, pbn_b0_8_115200 },
  4390. { /* RockForceF8 */
  4391. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4392. PCI_VENDOR_ID_MAINPINE, 0x2700,
  4393. 0, 0, pbn_b0_8_115200 },
  4394. { /* IQ Express D1 */
  4395. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4396. PCI_VENDOR_ID_MAINPINE, 0x3000,
  4397. 0, 0, pbn_b0_1_115200 },
  4398. { /* IQ Express F1 */
  4399. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4400. PCI_VENDOR_ID_MAINPINE, 0x3100,
  4401. 0, 0, pbn_b0_1_115200 },
  4402. { /* IQ Express D2 */
  4403. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4404. PCI_VENDOR_ID_MAINPINE, 0x3200,
  4405. 0, 0, pbn_b0_2_115200 },
  4406. { /* IQ Express F2 */
  4407. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4408. PCI_VENDOR_ID_MAINPINE, 0x3300,
  4409. 0, 0, pbn_b0_2_115200 },
  4410. { /* IQ Express D4 */
  4411. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4412. PCI_VENDOR_ID_MAINPINE, 0x3400,
  4413. 0, 0, pbn_b0_4_115200 },
  4414. { /* IQ Express F4 */
  4415. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4416. PCI_VENDOR_ID_MAINPINE, 0x3500,
  4417. 0, 0, pbn_b0_4_115200 },
  4418. { /* IQ Express D8 */
  4419. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4420. PCI_VENDOR_ID_MAINPINE, 0x3C00,
  4421. 0, 0, pbn_b0_8_115200 },
  4422. { /* IQ Express F8 */
  4423. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  4424. PCI_VENDOR_ID_MAINPINE, 0x3D00,
  4425. 0, 0, pbn_b0_8_115200 },
  4426. /*
  4427. * PA Semi PA6T-1682M on-chip UART
  4428. */
  4429. { PCI_VENDOR_ID_PASEMI, 0xa004,
  4430. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4431. pbn_pasemi_1682M },
  4432. /*
  4433. * National Instruments
  4434. */
  4435. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI23216,
  4436. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4437. pbn_b1_16_115200 },
  4438. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2328,
  4439. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4440. pbn_b1_8_115200 },
  4441. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2324,
  4442. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4443. pbn_b1_bt_4_115200 },
  4444. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2322,
  4445. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4446. pbn_b1_bt_2_115200 },
  4447. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2324I,
  4448. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4449. pbn_b1_bt_4_115200 },
  4450. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2322I,
  4451. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4452. pbn_b1_bt_2_115200 },
  4453. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_23216,
  4454. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4455. pbn_b1_16_115200 },
  4456. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2328,
  4457. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4458. pbn_b1_8_115200 },
  4459. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2324,
  4460. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4461. pbn_b1_bt_4_115200 },
  4462. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2322,
  4463. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4464. pbn_b1_bt_2_115200 },
  4465. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8422_2324,
  4466. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4467. pbn_b1_bt_4_115200 },
  4468. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8422_2322,
  4469. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4470. pbn_b1_bt_2_115200 },
  4471. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2322,
  4472. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4473. pbn_ni8430_2 },
  4474. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2322,
  4475. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4476. pbn_ni8430_2 },
  4477. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2324,
  4478. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4479. pbn_ni8430_4 },
  4480. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2324,
  4481. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4482. pbn_ni8430_4 },
  4483. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2328,
  4484. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4485. pbn_ni8430_8 },
  4486. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2328,
  4487. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4488. pbn_ni8430_8 },
  4489. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_23216,
  4490. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4491. pbn_ni8430_16 },
  4492. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_23216,
  4493. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4494. pbn_ni8430_16 },
  4495. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8432_2322,
  4496. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4497. pbn_ni8430_2 },
  4498. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8432_2322,
  4499. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4500. pbn_ni8430_2 },
  4501. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8432_2324,
  4502. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4503. pbn_ni8430_4 },
  4504. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8432_2324,
  4505. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4506. pbn_ni8430_4 },
  4507. /*
  4508. * ADDI-DATA GmbH communication cards <info@addi-data.com>
  4509. */
  4510. { PCI_VENDOR_ID_ADDIDATA,
  4511. PCI_DEVICE_ID_ADDIDATA_APCI7500,
  4512. PCI_ANY_ID,
  4513. PCI_ANY_ID,
  4514. 0,
  4515. 0,
  4516. pbn_b0_4_115200 },
  4517. { PCI_VENDOR_ID_ADDIDATA,
  4518. PCI_DEVICE_ID_ADDIDATA_APCI7420,
  4519. PCI_ANY_ID,
  4520. PCI_ANY_ID,
  4521. 0,
  4522. 0,
  4523. pbn_b0_2_115200 },
  4524. { PCI_VENDOR_ID_ADDIDATA,
  4525. PCI_DEVICE_ID_ADDIDATA_APCI7300,
  4526. PCI_ANY_ID,
  4527. PCI_ANY_ID,
  4528. 0,
  4529. 0,
  4530. pbn_b0_1_115200 },
  4531. { PCI_VENDOR_ID_AMCC,
  4532. PCI_DEVICE_ID_AMCC_ADDIDATA_APCI7800,
  4533. PCI_ANY_ID,
  4534. PCI_ANY_ID,
  4535. 0,
  4536. 0,
  4537. pbn_b1_8_115200 },
  4538. { PCI_VENDOR_ID_ADDIDATA,
  4539. PCI_DEVICE_ID_ADDIDATA_APCI7500_2,
  4540. PCI_ANY_ID,
  4541. PCI_ANY_ID,
  4542. 0,
  4543. 0,
  4544. pbn_b0_4_115200 },
  4545. { PCI_VENDOR_ID_ADDIDATA,
  4546. PCI_DEVICE_ID_ADDIDATA_APCI7420_2,
  4547. PCI_ANY_ID,
  4548. PCI_ANY_ID,
  4549. 0,
  4550. 0,
  4551. pbn_b0_2_115200 },
  4552. { PCI_VENDOR_ID_ADDIDATA,
  4553. PCI_DEVICE_ID_ADDIDATA_APCI7300_2,
  4554. PCI_ANY_ID,
  4555. PCI_ANY_ID,
  4556. 0,
  4557. 0,
  4558. pbn_b0_1_115200 },
  4559. { PCI_VENDOR_ID_ADDIDATA,
  4560. PCI_DEVICE_ID_ADDIDATA_APCI7500_3,
  4561. PCI_ANY_ID,
  4562. PCI_ANY_ID,
  4563. 0,
  4564. 0,
  4565. pbn_b0_4_115200 },
  4566. { PCI_VENDOR_ID_ADDIDATA,
  4567. PCI_DEVICE_ID_ADDIDATA_APCI7420_3,
  4568. PCI_ANY_ID,
  4569. PCI_ANY_ID,
  4570. 0,
  4571. 0,
  4572. pbn_b0_2_115200 },
  4573. { PCI_VENDOR_ID_ADDIDATA,
  4574. PCI_DEVICE_ID_ADDIDATA_APCI7300_3,
  4575. PCI_ANY_ID,
  4576. PCI_ANY_ID,
  4577. 0,
  4578. 0,
  4579. pbn_b0_1_115200 },
  4580. { PCI_VENDOR_ID_ADDIDATA,
  4581. PCI_DEVICE_ID_ADDIDATA_APCI7800_3,
  4582. PCI_ANY_ID,
  4583. PCI_ANY_ID,
  4584. 0,
  4585. 0,
  4586. pbn_b0_8_115200 },
  4587. { PCI_VENDOR_ID_ADDIDATA,
  4588. PCI_DEVICE_ID_ADDIDATA_APCIe7500,
  4589. PCI_ANY_ID,
  4590. PCI_ANY_ID,
  4591. 0,
  4592. 0,
  4593. pbn_ADDIDATA_PCIe_4_3906250 },
  4594. { PCI_VENDOR_ID_ADDIDATA,
  4595. PCI_DEVICE_ID_ADDIDATA_APCIe7420,
  4596. PCI_ANY_ID,
  4597. PCI_ANY_ID,
  4598. 0,
  4599. 0,
  4600. pbn_ADDIDATA_PCIe_2_3906250 },
  4601. { PCI_VENDOR_ID_ADDIDATA,
  4602. PCI_DEVICE_ID_ADDIDATA_APCIe7300,
  4603. PCI_ANY_ID,
  4604. PCI_ANY_ID,
  4605. 0,
  4606. 0,
  4607. pbn_ADDIDATA_PCIe_1_3906250 },
  4608. { PCI_VENDOR_ID_ADDIDATA,
  4609. PCI_DEVICE_ID_ADDIDATA_APCIe7800,
  4610. PCI_ANY_ID,
  4611. PCI_ANY_ID,
  4612. 0,
  4613. 0,
  4614. pbn_ADDIDATA_PCIe_8_3906250 },
  4615. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9835,
  4616. PCI_VENDOR_ID_IBM, 0x0299,
  4617. 0, 0, pbn_b0_bt_2_115200 },
  4618. /*
  4619. * other NetMos 9835 devices are most likely handled by the
  4620. * parport_serial driver, check drivers/parport/parport_serial.c
  4621. * before adding them here.
  4622. */
  4623. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9901,
  4624. 0xA000, 0x1000,
  4625. 0, 0, pbn_b0_1_115200 },
  4626. /* the 9901 is a rebranded 9912 */
  4627. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9912,
  4628. 0xA000, 0x1000,
  4629. 0, 0, pbn_b0_1_115200 },
  4630. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9922,
  4631. 0xA000, 0x1000,
  4632. 0, 0, pbn_b0_1_115200 },
  4633. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9904,
  4634. 0xA000, 0x1000,
  4635. 0, 0, pbn_b0_1_115200 },
  4636. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9900,
  4637. 0xA000, 0x1000,
  4638. 0, 0, pbn_b0_1_115200 },
  4639. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9900,
  4640. 0xA000, 0x3002,
  4641. 0, 0, pbn_NETMOS9900_2s_115200 },
  4642. /*
  4643. * Best Connectivity and Rosewill PCI Multi I/O cards
  4644. */
  4645. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9865,
  4646. 0xA000, 0x1000,
  4647. 0, 0, pbn_b0_1_115200 },
  4648. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9865,
  4649. 0xA000, 0x3002,
  4650. 0, 0, pbn_b0_bt_2_115200 },
  4651. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9865,
  4652. 0xA000, 0x3004,
  4653. 0, 0, pbn_b0_bt_4_115200 },
  4654. /* Intel CE4100 */
  4655. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_CE4100_UART,
  4656. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4657. pbn_ce4100_1_115200 },
  4658. /*
  4659. * Cronyx Omega PCI
  4660. */
  4661. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_CRONYX_OMEGA,
  4662. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4663. pbn_omegapci },
  4664. /*
  4665. * Broadcom TruManage
  4666. */
  4667. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_BROADCOM_TRUMANAGE,
  4668. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  4669. pbn_brcm_trumanage },
  4670. /*
  4671. * AgeStar as-prs2-009
  4672. */
  4673. { PCI_VENDOR_ID_AGESTAR, PCI_DEVICE_ID_AGESTAR_9375,
  4674. PCI_ANY_ID, PCI_ANY_ID,
  4675. 0, 0, pbn_b0_bt_2_115200 },
  4676. /*
  4677. * WCH CH353 series devices: The 2S1P is handled by parport_serial
  4678. * so not listed here.
  4679. */
  4680. { PCI_VENDOR_ID_WCH, PCI_DEVICE_ID_WCH_CH353_4S,
  4681. PCI_ANY_ID, PCI_ANY_ID,
  4682. 0, 0, pbn_b0_bt_4_115200 },
  4683. { PCI_VENDOR_ID_WCH, PCI_DEVICE_ID_WCH_CH353_2S1PF,
  4684. PCI_ANY_ID, PCI_ANY_ID,
  4685. 0, 0, pbn_b0_bt_2_115200 },
  4686. { PCI_VENDOR_ID_WCH, PCI_DEVICE_ID_WCH_CH355_4S,
  4687. PCI_ANY_ID, PCI_ANY_ID,
  4688. 0, 0, pbn_b0_bt_4_115200 },
  4689. { PCIE_VENDOR_ID_WCH, PCIE_DEVICE_ID_WCH_CH382_2S,
  4690. PCI_ANY_ID, PCI_ANY_ID,
  4691. 0, 0, pbn_wch382_2 },
  4692. { PCIE_VENDOR_ID_WCH, PCIE_DEVICE_ID_WCH_CH384_4S,
  4693. PCI_ANY_ID, PCI_ANY_ID,
  4694. 0, 0, pbn_wch384_4 },
  4695. /* Fintek PCI serial cards */
  4696. { PCI_DEVICE(0x1c29, 0x1104), .driver_data = pbn_fintek_4 },
  4697. { PCI_DEVICE(0x1c29, 0x1108), .driver_data = pbn_fintek_8 },
  4698. { PCI_DEVICE(0x1c29, 0x1112), .driver_data = pbn_fintek_12 },
  4699. /* MKS Tenta SCOM-080x serial cards */
  4700. { PCI_DEVICE(0x1601, 0x0800), .driver_data = pbn_b0_4_1250000 },
  4701. { PCI_DEVICE(0x1601, 0xa801), .driver_data = pbn_b0_4_1250000 },
  4702. /* Amazon PCI serial device */
  4703. { PCI_DEVICE(0x1d0f, 0x8250), .driver_data = pbn_b0_1_115200 },
  4704. /*
  4705. * These entries match devices with class COMMUNICATION_SERIAL,
  4706. * COMMUNICATION_MODEM or COMMUNICATION_MULTISERIAL
  4707. */
  4708. { PCI_ANY_ID, PCI_ANY_ID,
  4709. PCI_ANY_ID, PCI_ANY_ID,
  4710. PCI_CLASS_COMMUNICATION_SERIAL << 8,
  4711. 0xffff00, pbn_default },
  4712. { PCI_ANY_ID, PCI_ANY_ID,
  4713. PCI_ANY_ID, PCI_ANY_ID,
  4714. PCI_CLASS_COMMUNICATION_MODEM << 8,
  4715. 0xffff00, pbn_default },
  4716. { PCI_ANY_ID, PCI_ANY_ID,
  4717. PCI_ANY_ID, PCI_ANY_ID,
  4718. PCI_CLASS_COMMUNICATION_MULTISERIAL << 8,
  4719. 0xffff00, pbn_default },
  4720. { 0, }
  4721. };
  4722. static pci_ers_result_t serial8250_io_error_detected(struct pci_dev *dev,
  4723. pci_channel_state_t state)
  4724. {
  4725. struct serial_private *priv = pci_get_drvdata(dev);
  4726. if (state == pci_channel_io_perm_failure)
  4727. return PCI_ERS_RESULT_DISCONNECT;
  4728. if (priv)
  4729. pciserial_detach_ports(priv);
  4730. pci_disable_device(dev);
  4731. return PCI_ERS_RESULT_NEED_RESET;
  4732. }
  4733. static pci_ers_result_t serial8250_io_slot_reset(struct pci_dev *dev)
  4734. {
  4735. int rc;
  4736. rc = pci_enable_device(dev);
  4737. if (rc)
  4738. return PCI_ERS_RESULT_DISCONNECT;
  4739. pci_restore_state(dev);
  4740. pci_save_state(dev);
  4741. return PCI_ERS_RESULT_RECOVERED;
  4742. }
  4743. static void serial8250_io_resume(struct pci_dev *dev)
  4744. {
  4745. struct serial_private *priv = pci_get_drvdata(dev);
  4746. struct serial_private *new;
  4747. if (!priv)
  4748. return;
  4749. new = pciserial_init_ports(dev, priv->board);
  4750. if (!IS_ERR(new)) {
  4751. pci_set_drvdata(dev, new);
  4752. kfree(priv);
  4753. }
  4754. }
  4755. static const struct pci_error_handlers serial8250_err_handler = {
  4756. .error_detected = serial8250_io_error_detected,
  4757. .slot_reset = serial8250_io_slot_reset,
  4758. .resume = serial8250_io_resume,
  4759. };
  4760. static struct pci_driver serial_pci_driver = {
  4761. .name = "serial",
  4762. .probe = pciserial_init_one,
  4763. .remove = pciserial_remove_one,
  4764. .driver = {
  4765. .pm = &pciserial_pm_ops,
  4766. },
  4767. .id_table = serial_pci_tbl,
  4768. .err_handler = &serial8250_err_handler,
  4769. };
  4770. module_pci_driver(serial_pci_driver);
  4771. MODULE_LICENSE("GPL");
  4772. MODULE_DESCRIPTION("Generic 8250/16x50 PCI serial probe module");
  4773. MODULE_DEVICE_TABLE(pci, serial_pci_tbl);