mtk-scpsys.c 27 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109
  1. /*
  2. * Copyright (c) 2015 Pengutronix, Sascha Hauer <kernel@pengutronix.de>
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. */
  13. #include <linux/clk.h>
  14. #include <linux/init.h>
  15. #include <linux/io.h>
  16. #include <linux/mfd/syscon.h>
  17. #include <linux/of_device.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/pm_domain.h>
  20. #include <linux/regulator/consumer.h>
  21. #include <linux/soc/mediatek/infracfg.h>
  22. #include <dt-bindings/power/mt2701-power.h>
  23. #include <dt-bindings/power/mt2712-power.h>
  24. #include <dt-bindings/power/mt6797-power.h>
  25. #include <dt-bindings/power/mt7622-power.h>
  26. #include <dt-bindings/power/mt7623a-power.h>
  27. #include <dt-bindings/power/mt8173-power.h>
  28. #define SPM_VDE_PWR_CON 0x0210
  29. #define SPM_MFG_PWR_CON 0x0214
  30. #define SPM_VEN_PWR_CON 0x0230
  31. #define SPM_ISP_PWR_CON 0x0238
  32. #define SPM_DIS_PWR_CON 0x023c
  33. #define SPM_CONN_PWR_CON 0x0280
  34. #define SPM_VEN2_PWR_CON 0x0298
  35. #define SPM_AUDIO_PWR_CON 0x029c /* MT8173, MT2712 */
  36. #define SPM_BDP_PWR_CON 0x029c /* MT2701 */
  37. #define SPM_ETH_PWR_CON 0x02a0
  38. #define SPM_HIF_PWR_CON 0x02a4
  39. #define SPM_IFR_MSC_PWR_CON 0x02a8
  40. #define SPM_MFG_2D_PWR_CON 0x02c0
  41. #define SPM_MFG_ASYNC_PWR_CON 0x02c4
  42. #define SPM_USB_PWR_CON 0x02cc
  43. #define SPM_USB2_PWR_CON 0x02d4 /* MT2712 */
  44. #define SPM_ETHSYS_PWR_CON 0x02e0 /* MT7622 */
  45. #define SPM_HIF0_PWR_CON 0x02e4 /* MT7622 */
  46. #define SPM_HIF1_PWR_CON 0x02e8 /* MT7622 */
  47. #define SPM_WB_PWR_CON 0x02ec /* MT7622 */
  48. #define SPM_PWR_STATUS 0x060c
  49. #define SPM_PWR_STATUS_2ND 0x0610
  50. #define PWR_RST_B_BIT BIT(0)
  51. #define PWR_ISO_BIT BIT(1)
  52. #define PWR_ON_BIT BIT(2)
  53. #define PWR_ON_2ND_BIT BIT(3)
  54. #define PWR_CLK_DIS_BIT BIT(4)
  55. #define PWR_STATUS_CONN BIT(1)
  56. #define PWR_STATUS_DISP BIT(3)
  57. #define PWR_STATUS_MFG BIT(4)
  58. #define PWR_STATUS_ISP BIT(5)
  59. #define PWR_STATUS_VDEC BIT(7)
  60. #define PWR_STATUS_BDP BIT(14)
  61. #define PWR_STATUS_ETH BIT(15)
  62. #define PWR_STATUS_HIF BIT(16)
  63. #define PWR_STATUS_IFR_MSC BIT(17)
  64. #define PWR_STATUS_USB2 BIT(19) /* MT2712 */
  65. #define PWR_STATUS_VENC_LT BIT(20)
  66. #define PWR_STATUS_VENC BIT(21)
  67. #define PWR_STATUS_MFG_2D BIT(22) /* MT8173 */
  68. #define PWR_STATUS_MFG_ASYNC BIT(23) /* MT8173 */
  69. #define PWR_STATUS_AUDIO BIT(24) /* MT8173, MT2712 */
  70. #define PWR_STATUS_USB BIT(25) /* MT8173, MT2712 */
  71. #define PWR_STATUS_ETHSYS BIT(24) /* MT7622 */
  72. #define PWR_STATUS_HIF0 BIT(25) /* MT7622 */
  73. #define PWR_STATUS_HIF1 BIT(26) /* MT7622 */
  74. #define PWR_STATUS_WB BIT(27) /* MT7622 */
  75. enum clk_id {
  76. CLK_NONE,
  77. CLK_MM,
  78. CLK_MFG,
  79. CLK_VENC,
  80. CLK_VENC_LT,
  81. CLK_ETHIF,
  82. CLK_VDEC,
  83. CLK_HIFSEL,
  84. CLK_JPGDEC,
  85. CLK_AUDIO,
  86. CLK_MAX,
  87. };
  88. static const char * const clk_names[] = {
  89. NULL,
  90. "mm",
  91. "mfg",
  92. "venc",
  93. "venc_lt",
  94. "ethif",
  95. "vdec",
  96. "hif_sel",
  97. "jpgdec",
  98. "audio",
  99. NULL,
  100. };
  101. #define MAX_CLKS 3
  102. struct scp_domain_data {
  103. const char *name;
  104. u32 sta_mask;
  105. int ctl_offs;
  106. u32 sram_pdn_bits;
  107. u32 sram_pdn_ack_bits;
  108. u32 bus_prot_mask;
  109. enum clk_id clk_id[MAX_CLKS];
  110. bool active_wakeup;
  111. };
  112. struct scp;
  113. struct scp_domain {
  114. struct generic_pm_domain genpd;
  115. struct scp *scp;
  116. struct clk *clk[MAX_CLKS];
  117. const struct scp_domain_data *data;
  118. struct regulator *supply;
  119. };
  120. struct scp_ctrl_reg {
  121. int pwr_sta_offs;
  122. int pwr_sta2nd_offs;
  123. };
  124. struct scp {
  125. struct scp_domain *domains;
  126. struct genpd_onecell_data pd_data;
  127. struct device *dev;
  128. void __iomem *base;
  129. struct regmap *infracfg;
  130. struct scp_ctrl_reg ctrl_reg;
  131. bool bus_prot_reg_update;
  132. };
  133. struct scp_subdomain {
  134. int origin;
  135. int subdomain;
  136. };
  137. struct scp_soc_data {
  138. const struct scp_domain_data *domains;
  139. int num_domains;
  140. const struct scp_subdomain *subdomains;
  141. int num_subdomains;
  142. const struct scp_ctrl_reg regs;
  143. bool bus_prot_reg_update;
  144. };
  145. static int scpsys_domain_is_on(struct scp_domain *scpd)
  146. {
  147. struct scp *scp = scpd->scp;
  148. u32 status = readl(scp->base + scp->ctrl_reg.pwr_sta_offs) &
  149. scpd->data->sta_mask;
  150. u32 status2 = readl(scp->base + scp->ctrl_reg.pwr_sta2nd_offs) &
  151. scpd->data->sta_mask;
  152. /*
  153. * A domain is on when both status bits are set. If only one is set
  154. * return an error. This happens while powering up a domain
  155. */
  156. if (status && status2)
  157. return true;
  158. if (!status && !status2)
  159. return false;
  160. return -EINVAL;
  161. }
  162. static int scpsys_power_on(struct generic_pm_domain *genpd)
  163. {
  164. struct scp_domain *scpd = container_of(genpd, struct scp_domain, genpd);
  165. struct scp *scp = scpd->scp;
  166. unsigned long timeout;
  167. bool expired;
  168. void __iomem *ctl_addr = scp->base + scpd->data->ctl_offs;
  169. u32 sram_pdn_ack = scpd->data->sram_pdn_ack_bits;
  170. u32 val;
  171. int ret;
  172. int i;
  173. if (scpd->supply) {
  174. ret = regulator_enable(scpd->supply);
  175. if (ret)
  176. return ret;
  177. }
  178. for (i = 0; i < MAX_CLKS && scpd->clk[i]; i++) {
  179. ret = clk_prepare_enable(scpd->clk[i]);
  180. if (ret) {
  181. for (--i; i >= 0; i--)
  182. clk_disable_unprepare(scpd->clk[i]);
  183. goto err_clk;
  184. }
  185. }
  186. val = readl(ctl_addr);
  187. val |= PWR_ON_BIT;
  188. writel(val, ctl_addr);
  189. val |= PWR_ON_2ND_BIT;
  190. writel(val, ctl_addr);
  191. /* wait until PWR_ACK = 1 */
  192. timeout = jiffies + HZ;
  193. expired = false;
  194. while (1) {
  195. ret = scpsys_domain_is_on(scpd);
  196. if (ret > 0)
  197. break;
  198. if (expired) {
  199. ret = -ETIMEDOUT;
  200. goto err_pwr_ack;
  201. }
  202. cpu_relax();
  203. if (time_after(jiffies, timeout))
  204. expired = true;
  205. }
  206. val &= ~PWR_CLK_DIS_BIT;
  207. writel(val, ctl_addr);
  208. val &= ~PWR_ISO_BIT;
  209. writel(val, ctl_addr);
  210. val |= PWR_RST_B_BIT;
  211. writel(val, ctl_addr);
  212. val &= ~scpd->data->sram_pdn_bits;
  213. writel(val, ctl_addr);
  214. /* wait until SRAM_PDN_ACK all 0 */
  215. timeout = jiffies + HZ;
  216. expired = false;
  217. while (sram_pdn_ack && (readl(ctl_addr) & sram_pdn_ack)) {
  218. if (expired) {
  219. ret = -ETIMEDOUT;
  220. goto err_pwr_ack;
  221. }
  222. cpu_relax();
  223. if (time_after(jiffies, timeout))
  224. expired = true;
  225. }
  226. if (scpd->data->bus_prot_mask) {
  227. ret = mtk_infracfg_clear_bus_protection(scp->infracfg,
  228. scpd->data->bus_prot_mask,
  229. scp->bus_prot_reg_update);
  230. if (ret)
  231. goto err_pwr_ack;
  232. }
  233. return 0;
  234. err_pwr_ack:
  235. for (i = MAX_CLKS - 1; i >= 0; i--) {
  236. if (scpd->clk[i])
  237. clk_disable_unprepare(scpd->clk[i]);
  238. }
  239. err_clk:
  240. if (scpd->supply)
  241. regulator_disable(scpd->supply);
  242. dev_err(scp->dev, "Failed to power on domain %s\n", genpd->name);
  243. return ret;
  244. }
  245. static int scpsys_power_off(struct generic_pm_domain *genpd)
  246. {
  247. struct scp_domain *scpd = container_of(genpd, struct scp_domain, genpd);
  248. struct scp *scp = scpd->scp;
  249. unsigned long timeout;
  250. bool expired;
  251. void __iomem *ctl_addr = scp->base + scpd->data->ctl_offs;
  252. u32 pdn_ack = scpd->data->sram_pdn_ack_bits;
  253. u32 val;
  254. int ret;
  255. int i;
  256. if (scpd->data->bus_prot_mask) {
  257. ret = mtk_infracfg_set_bus_protection(scp->infracfg,
  258. scpd->data->bus_prot_mask,
  259. scp->bus_prot_reg_update);
  260. if (ret)
  261. goto out;
  262. }
  263. val = readl(ctl_addr);
  264. val |= scpd->data->sram_pdn_bits;
  265. writel(val, ctl_addr);
  266. /* wait until SRAM_PDN_ACK all 1 */
  267. timeout = jiffies + HZ;
  268. expired = false;
  269. while (pdn_ack && (readl(ctl_addr) & pdn_ack) != pdn_ack) {
  270. if (expired) {
  271. ret = -ETIMEDOUT;
  272. goto out;
  273. }
  274. cpu_relax();
  275. if (time_after(jiffies, timeout))
  276. expired = true;
  277. }
  278. val |= PWR_ISO_BIT;
  279. writel(val, ctl_addr);
  280. val &= ~PWR_RST_B_BIT;
  281. writel(val, ctl_addr);
  282. val |= PWR_CLK_DIS_BIT;
  283. writel(val, ctl_addr);
  284. val &= ~PWR_ON_BIT;
  285. writel(val, ctl_addr);
  286. val &= ~PWR_ON_2ND_BIT;
  287. writel(val, ctl_addr);
  288. /* wait until PWR_ACK = 0 */
  289. timeout = jiffies + HZ;
  290. expired = false;
  291. while (1) {
  292. ret = scpsys_domain_is_on(scpd);
  293. if (ret == 0)
  294. break;
  295. if (expired) {
  296. ret = -ETIMEDOUT;
  297. goto out;
  298. }
  299. cpu_relax();
  300. if (time_after(jiffies, timeout))
  301. expired = true;
  302. }
  303. for (i = 0; i < MAX_CLKS && scpd->clk[i]; i++)
  304. clk_disable_unprepare(scpd->clk[i]);
  305. if (scpd->supply)
  306. regulator_disable(scpd->supply);
  307. return 0;
  308. out:
  309. dev_err(scp->dev, "Failed to power off domain %s\n", genpd->name);
  310. return ret;
  311. }
  312. static void init_clks(struct platform_device *pdev, struct clk **clk)
  313. {
  314. int i;
  315. for (i = CLK_NONE + 1; i < CLK_MAX; i++)
  316. clk[i] = devm_clk_get(&pdev->dev, clk_names[i]);
  317. }
  318. static struct scp *init_scp(struct platform_device *pdev,
  319. const struct scp_domain_data *scp_domain_data, int num,
  320. const struct scp_ctrl_reg *scp_ctrl_reg,
  321. bool bus_prot_reg_update)
  322. {
  323. struct genpd_onecell_data *pd_data;
  324. struct resource *res;
  325. int i, j;
  326. struct scp *scp;
  327. struct clk *clk[CLK_MAX];
  328. scp = devm_kzalloc(&pdev->dev, sizeof(*scp), GFP_KERNEL);
  329. if (!scp)
  330. return ERR_PTR(-ENOMEM);
  331. scp->ctrl_reg.pwr_sta_offs = scp_ctrl_reg->pwr_sta_offs;
  332. scp->ctrl_reg.pwr_sta2nd_offs = scp_ctrl_reg->pwr_sta2nd_offs;
  333. scp->bus_prot_reg_update = bus_prot_reg_update;
  334. scp->dev = &pdev->dev;
  335. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  336. scp->base = devm_ioremap_resource(&pdev->dev, res);
  337. if (IS_ERR(scp->base))
  338. return ERR_CAST(scp->base);
  339. scp->domains = devm_kzalloc(&pdev->dev,
  340. sizeof(*scp->domains) * num, GFP_KERNEL);
  341. if (!scp->domains)
  342. return ERR_PTR(-ENOMEM);
  343. pd_data = &scp->pd_data;
  344. pd_data->domains = devm_kzalloc(&pdev->dev,
  345. sizeof(*pd_data->domains) * num, GFP_KERNEL);
  346. if (!pd_data->domains)
  347. return ERR_PTR(-ENOMEM);
  348. scp->infracfg = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
  349. "infracfg");
  350. if (IS_ERR(scp->infracfg)) {
  351. dev_err(&pdev->dev, "Cannot find infracfg controller: %ld\n",
  352. PTR_ERR(scp->infracfg));
  353. return ERR_CAST(scp->infracfg);
  354. }
  355. for (i = 0; i < num; i++) {
  356. struct scp_domain *scpd = &scp->domains[i];
  357. const struct scp_domain_data *data = &scp_domain_data[i];
  358. scpd->supply = devm_regulator_get_optional(&pdev->dev, data->name);
  359. if (IS_ERR(scpd->supply)) {
  360. if (PTR_ERR(scpd->supply) == -ENODEV)
  361. scpd->supply = NULL;
  362. else
  363. return ERR_CAST(scpd->supply);
  364. }
  365. }
  366. pd_data->num_domains = num;
  367. init_clks(pdev, clk);
  368. for (i = 0; i < num; i++) {
  369. struct scp_domain *scpd = &scp->domains[i];
  370. struct generic_pm_domain *genpd = &scpd->genpd;
  371. const struct scp_domain_data *data = &scp_domain_data[i];
  372. pd_data->domains[i] = genpd;
  373. scpd->scp = scp;
  374. scpd->data = data;
  375. for (j = 0; j < MAX_CLKS && data->clk_id[j]; j++) {
  376. struct clk *c = clk[data->clk_id[j]];
  377. if (IS_ERR(c)) {
  378. dev_err(&pdev->dev, "%s: clk unavailable\n",
  379. data->name);
  380. return ERR_CAST(c);
  381. }
  382. scpd->clk[j] = c;
  383. }
  384. genpd->name = data->name;
  385. genpd->power_off = scpsys_power_off;
  386. genpd->power_on = scpsys_power_on;
  387. if (scpd->data->active_wakeup)
  388. genpd->flags |= GENPD_FLAG_ACTIVE_WAKEUP;
  389. }
  390. return scp;
  391. }
  392. static void mtk_register_power_domains(struct platform_device *pdev,
  393. struct scp *scp, int num)
  394. {
  395. struct genpd_onecell_data *pd_data;
  396. int i, ret;
  397. for (i = 0; i < num; i++) {
  398. struct scp_domain *scpd = &scp->domains[i];
  399. struct generic_pm_domain *genpd = &scpd->genpd;
  400. /*
  401. * Initially turn on all domains to make the domains usable
  402. * with !CONFIG_PM and to get the hardware in sync with the
  403. * software. The unused domains will be switched off during
  404. * late_init time.
  405. */
  406. genpd->power_on(genpd);
  407. pm_genpd_init(genpd, NULL, false);
  408. }
  409. /*
  410. * We are not allowed to fail here since there is no way to unregister
  411. * a power domain. Once registered above we have to keep the domains
  412. * valid.
  413. */
  414. pd_data = &scp->pd_data;
  415. ret = of_genpd_add_provider_onecell(pdev->dev.of_node, pd_data);
  416. if (ret)
  417. dev_err(&pdev->dev, "Failed to add OF provider: %d\n", ret);
  418. }
  419. /*
  420. * MT2701 power domain support
  421. */
  422. static const struct scp_domain_data scp_domain_data_mt2701[] = {
  423. [MT2701_POWER_DOMAIN_CONN] = {
  424. .name = "conn",
  425. .sta_mask = PWR_STATUS_CONN,
  426. .ctl_offs = SPM_CONN_PWR_CON,
  427. .bus_prot_mask = MT2701_TOP_AXI_PROT_EN_CONN_M |
  428. MT2701_TOP_AXI_PROT_EN_CONN_S,
  429. .clk_id = {CLK_NONE},
  430. .active_wakeup = true,
  431. },
  432. [MT2701_POWER_DOMAIN_DISP] = {
  433. .name = "disp",
  434. .sta_mask = PWR_STATUS_DISP,
  435. .ctl_offs = SPM_DIS_PWR_CON,
  436. .sram_pdn_bits = GENMASK(11, 8),
  437. .clk_id = {CLK_MM},
  438. .bus_prot_mask = MT2701_TOP_AXI_PROT_EN_MM_M0,
  439. .active_wakeup = true,
  440. },
  441. [MT2701_POWER_DOMAIN_MFG] = {
  442. .name = "mfg",
  443. .sta_mask = PWR_STATUS_MFG,
  444. .ctl_offs = SPM_MFG_PWR_CON,
  445. .sram_pdn_bits = GENMASK(11, 8),
  446. .sram_pdn_ack_bits = GENMASK(12, 12),
  447. .clk_id = {CLK_MFG},
  448. .active_wakeup = true,
  449. },
  450. [MT2701_POWER_DOMAIN_VDEC] = {
  451. .name = "vdec",
  452. .sta_mask = PWR_STATUS_VDEC,
  453. .ctl_offs = SPM_VDE_PWR_CON,
  454. .sram_pdn_bits = GENMASK(11, 8),
  455. .sram_pdn_ack_bits = GENMASK(12, 12),
  456. .clk_id = {CLK_MM},
  457. .active_wakeup = true,
  458. },
  459. [MT2701_POWER_DOMAIN_ISP] = {
  460. .name = "isp",
  461. .sta_mask = PWR_STATUS_ISP,
  462. .ctl_offs = SPM_ISP_PWR_CON,
  463. .sram_pdn_bits = GENMASK(11, 8),
  464. .sram_pdn_ack_bits = GENMASK(13, 12),
  465. .clk_id = {CLK_MM},
  466. .active_wakeup = true,
  467. },
  468. [MT2701_POWER_DOMAIN_BDP] = {
  469. .name = "bdp",
  470. .sta_mask = PWR_STATUS_BDP,
  471. .ctl_offs = SPM_BDP_PWR_CON,
  472. .sram_pdn_bits = GENMASK(11, 8),
  473. .clk_id = {CLK_NONE},
  474. .active_wakeup = true,
  475. },
  476. [MT2701_POWER_DOMAIN_ETH] = {
  477. .name = "eth",
  478. .sta_mask = PWR_STATUS_ETH,
  479. .ctl_offs = SPM_ETH_PWR_CON,
  480. .sram_pdn_bits = GENMASK(11, 8),
  481. .sram_pdn_ack_bits = GENMASK(15, 12),
  482. .clk_id = {CLK_ETHIF},
  483. .active_wakeup = true,
  484. },
  485. [MT2701_POWER_DOMAIN_HIF] = {
  486. .name = "hif",
  487. .sta_mask = PWR_STATUS_HIF,
  488. .ctl_offs = SPM_HIF_PWR_CON,
  489. .sram_pdn_bits = GENMASK(11, 8),
  490. .sram_pdn_ack_bits = GENMASK(15, 12),
  491. .clk_id = {CLK_ETHIF},
  492. .active_wakeup = true,
  493. },
  494. [MT2701_POWER_DOMAIN_IFR_MSC] = {
  495. .name = "ifr_msc",
  496. .sta_mask = PWR_STATUS_IFR_MSC,
  497. .ctl_offs = SPM_IFR_MSC_PWR_CON,
  498. .clk_id = {CLK_NONE},
  499. .active_wakeup = true,
  500. },
  501. };
  502. /*
  503. * MT2712 power domain support
  504. */
  505. static const struct scp_domain_data scp_domain_data_mt2712[] = {
  506. [MT2712_POWER_DOMAIN_MM] = {
  507. .name = "mm",
  508. .sta_mask = PWR_STATUS_DISP,
  509. .ctl_offs = SPM_DIS_PWR_CON,
  510. .sram_pdn_bits = GENMASK(8, 8),
  511. .sram_pdn_ack_bits = GENMASK(12, 12),
  512. .clk_id = {CLK_MM},
  513. .active_wakeup = true,
  514. },
  515. [MT2712_POWER_DOMAIN_VDEC] = {
  516. .name = "vdec",
  517. .sta_mask = PWR_STATUS_VDEC,
  518. .ctl_offs = SPM_VDE_PWR_CON,
  519. .sram_pdn_bits = GENMASK(8, 8),
  520. .sram_pdn_ack_bits = GENMASK(12, 12),
  521. .clk_id = {CLK_MM, CLK_VDEC},
  522. .active_wakeup = true,
  523. },
  524. [MT2712_POWER_DOMAIN_VENC] = {
  525. .name = "venc",
  526. .sta_mask = PWR_STATUS_VENC,
  527. .ctl_offs = SPM_VEN_PWR_CON,
  528. .sram_pdn_bits = GENMASK(11, 8),
  529. .sram_pdn_ack_bits = GENMASK(15, 12),
  530. .clk_id = {CLK_MM, CLK_VENC, CLK_JPGDEC},
  531. .active_wakeup = true,
  532. },
  533. [MT2712_POWER_DOMAIN_ISP] = {
  534. .name = "isp",
  535. .sta_mask = PWR_STATUS_ISP,
  536. .ctl_offs = SPM_ISP_PWR_CON,
  537. .sram_pdn_bits = GENMASK(11, 8),
  538. .sram_pdn_ack_bits = GENMASK(13, 12),
  539. .clk_id = {CLK_MM},
  540. .active_wakeup = true,
  541. },
  542. [MT2712_POWER_DOMAIN_AUDIO] = {
  543. .name = "audio",
  544. .sta_mask = PWR_STATUS_AUDIO,
  545. .ctl_offs = SPM_AUDIO_PWR_CON,
  546. .sram_pdn_bits = GENMASK(11, 8),
  547. .sram_pdn_ack_bits = GENMASK(15, 12),
  548. .clk_id = {CLK_AUDIO},
  549. .active_wakeup = true,
  550. },
  551. [MT2712_POWER_DOMAIN_USB] = {
  552. .name = "usb",
  553. .sta_mask = PWR_STATUS_USB,
  554. .ctl_offs = SPM_USB_PWR_CON,
  555. .sram_pdn_bits = GENMASK(10, 8),
  556. .sram_pdn_ack_bits = GENMASK(14, 12),
  557. .clk_id = {CLK_NONE},
  558. .active_wakeup = true,
  559. },
  560. [MT2712_POWER_DOMAIN_USB2] = {
  561. .name = "usb2",
  562. .sta_mask = PWR_STATUS_USB2,
  563. .ctl_offs = SPM_USB2_PWR_CON,
  564. .sram_pdn_bits = GENMASK(10, 8),
  565. .sram_pdn_ack_bits = GENMASK(14, 12),
  566. .clk_id = {CLK_NONE},
  567. .active_wakeup = true,
  568. },
  569. [MT2712_POWER_DOMAIN_MFG] = {
  570. .name = "mfg",
  571. .sta_mask = PWR_STATUS_MFG,
  572. .ctl_offs = SPM_MFG_PWR_CON,
  573. .sram_pdn_bits = GENMASK(8, 8),
  574. .sram_pdn_ack_bits = GENMASK(16, 16),
  575. .clk_id = {CLK_MFG},
  576. .bus_prot_mask = BIT(14) | BIT(21) | BIT(23),
  577. .active_wakeup = true,
  578. },
  579. [MT2712_POWER_DOMAIN_MFG_SC1] = {
  580. .name = "mfg_sc1",
  581. .sta_mask = BIT(22),
  582. .ctl_offs = 0x02c0,
  583. .sram_pdn_bits = GENMASK(8, 8),
  584. .sram_pdn_ack_bits = GENMASK(16, 16),
  585. .clk_id = {CLK_NONE},
  586. .active_wakeup = true,
  587. },
  588. [MT2712_POWER_DOMAIN_MFG_SC2] = {
  589. .name = "mfg_sc2",
  590. .sta_mask = BIT(23),
  591. .ctl_offs = 0x02c4,
  592. .sram_pdn_bits = GENMASK(8, 8),
  593. .sram_pdn_ack_bits = GENMASK(16, 16),
  594. .clk_id = {CLK_NONE},
  595. .active_wakeup = true,
  596. },
  597. [MT2712_POWER_DOMAIN_MFG_SC3] = {
  598. .name = "mfg_sc3",
  599. .sta_mask = BIT(30),
  600. .ctl_offs = 0x01f8,
  601. .sram_pdn_bits = GENMASK(8, 8),
  602. .sram_pdn_ack_bits = GENMASK(16, 16),
  603. .clk_id = {CLK_NONE},
  604. .active_wakeup = true,
  605. },
  606. };
  607. static const struct scp_subdomain scp_subdomain_mt2712[] = {
  608. {MT2712_POWER_DOMAIN_MM, MT2712_POWER_DOMAIN_VDEC},
  609. {MT2712_POWER_DOMAIN_MM, MT2712_POWER_DOMAIN_VENC},
  610. {MT2712_POWER_DOMAIN_MM, MT2712_POWER_DOMAIN_ISP},
  611. {MT2712_POWER_DOMAIN_MFG, MT2712_POWER_DOMAIN_MFG_SC1},
  612. {MT2712_POWER_DOMAIN_MFG_SC1, MT2712_POWER_DOMAIN_MFG_SC2},
  613. {MT2712_POWER_DOMAIN_MFG_SC2, MT2712_POWER_DOMAIN_MFG_SC3},
  614. };
  615. /*
  616. * MT6797 power domain support
  617. */
  618. static const struct scp_domain_data scp_domain_data_mt6797[] = {
  619. [MT6797_POWER_DOMAIN_VDEC] = {
  620. .name = "vdec",
  621. .sta_mask = BIT(7),
  622. .ctl_offs = 0x300,
  623. .sram_pdn_bits = GENMASK(8, 8),
  624. .sram_pdn_ack_bits = GENMASK(12, 12),
  625. .clk_id = {CLK_VDEC},
  626. },
  627. [MT6797_POWER_DOMAIN_VENC] = {
  628. .name = "venc",
  629. .sta_mask = BIT(21),
  630. .ctl_offs = 0x304,
  631. .sram_pdn_bits = GENMASK(11, 8),
  632. .sram_pdn_ack_bits = GENMASK(15, 12),
  633. .clk_id = {CLK_NONE},
  634. },
  635. [MT6797_POWER_DOMAIN_ISP] = {
  636. .name = "isp",
  637. .sta_mask = BIT(5),
  638. .ctl_offs = 0x308,
  639. .sram_pdn_bits = GENMASK(9, 8),
  640. .sram_pdn_ack_bits = GENMASK(13, 12),
  641. .clk_id = {CLK_NONE},
  642. },
  643. [MT6797_POWER_DOMAIN_MM] = {
  644. .name = "mm",
  645. .sta_mask = BIT(3),
  646. .ctl_offs = 0x30C,
  647. .sram_pdn_bits = GENMASK(8, 8),
  648. .sram_pdn_ack_bits = GENMASK(12, 12),
  649. .clk_id = {CLK_MM},
  650. .bus_prot_mask = (BIT(1) | BIT(2)),
  651. },
  652. [MT6797_POWER_DOMAIN_AUDIO] = {
  653. .name = "audio",
  654. .sta_mask = BIT(24),
  655. .ctl_offs = 0x314,
  656. .sram_pdn_bits = GENMASK(11, 8),
  657. .sram_pdn_ack_bits = GENMASK(15, 12),
  658. .clk_id = {CLK_NONE},
  659. },
  660. [MT6797_POWER_DOMAIN_MFG_ASYNC] = {
  661. .name = "mfg_async",
  662. .sta_mask = BIT(13),
  663. .ctl_offs = 0x334,
  664. .sram_pdn_bits = 0,
  665. .sram_pdn_ack_bits = 0,
  666. .clk_id = {CLK_MFG},
  667. },
  668. [MT6797_POWER_DOMAIN_MJC] = {
  669. .name = "mjc",
  670. .sta_mask = BIT(20),
  671. .ctl_offs = 0x310,
  672. .sram_pdn_bits = GENMASK(8, 8),
  673. .sram_pdn_ack_bits = GENMASK(12, 12),
  674. .clk_id = {CLK_NONE},
  675. },
  676. };
  677. #define SPM_PWR_STATUS_MT6797 0x0180
  678. #define SPM_PWR_STATUS_2ND_MT6797 0x0184
  679. static const struct scp_subdomain scp_subdomain_mt6797[] = {
  680. {MT6797_POWER_DOMAIN_MM, MT6797_POWER_DOMAIN_VDEC},
  681. {MT6797_POWER_DOMAIN_MM, MT6797_POWER_DOMAIN_ISP},
  682. {MT6797_POWER_DOMAIN_MM, MT6797_POWER_DOMAIN_VENC},
  683. {MT6797_POWER_DOMAIN_MM, MT6797_POWER_DOMAIN_MJC},
  684. };
  685. /*
  686. * MT7622 power domain support
  687. */
  688. static const struct scp_domain_data scp_domain_data_mt7622[] = {
  689. [MT7622_POWER_DOMAIN_ETHSYS] = {
  690. .name = "ethsys",
  691. .sta_mask = PWR_STATUS_ETHSYS,
  692. .ctl_offs = SPM_ETHSYS_PWR_CON,
  693. .sram_pdn_bits = GENMASK(11, 8),
  694. .sram_pdn_ack_bits = GENMASK(15, 12),
  695. .clk_id = {CLK_NONE},
  696. .bus_prot_mask = MT7622_TOP_AXI_PROT_EN_ETHSYS,
  697. .active_wakeup = true,
  698. },
  699. [MT7622_POWER_DOMAIN_HIF0] = {
  700. .name = "hif0",
  701. .sta_mask = PWR_STATUS_HIF0,
  702. .ctl_offs = SPM_HIF0_PWR_CON,
  703. .sram_pdn_bits = GENMASK(11, 8),
  704. .sram_pdn_ack_bits = GENMASK(15, 12),
  705. .clk_id = {CLK_HIFSEL},
  706. .bus_prot_mask = MT7622_TOP_AXI_PROT_EN_HIF0,
  707. .active_wakeup = true,
  708. },
  709. [MT7622_POWER_DOMAIN_HIF1] = {
  710. .name = "hif1",
  711. .sta_mask = PWR_STATUS_HIF1,
  712. .ctl_offs = SPM_HIF1_PWR_CON,
  713. .sram_pdn_bits = GENMASK(11, 8),
  714. .sram_pdn_ack_bits = GENMASK(15, 12),
  715. .clk_id = {CLK_HIFSEL},
  716. .bus_prot_mask = MT7622_TOP_AXI_PROT_EN_HIF1,
  717. .active_wakeup = true,
  718. },
  719. [MT7622_POWER_DOMAIN_WB] = {
  720. .name = "wb",
  721. .sta_mask = PWR_STATUS_WB,
  722. .ctl_offs = SPM_WB_PWR_CON,
  723. .sram_pdn_bits = 0,
  724. .sram_pdn_ack_bits = 0,
  725. .clk_id = {CLK_NONE},
  726. .bus_prot_mask = MT7622_TOP_AXI_PROT_EN_WB,
  727. .active_wakeup = true,
  728. },
  729. };
  730. /*
  731. * MT7623A power domain support
  732. */
  733. static const struct scp_domain_data scp_domain_data_mt7623a[] = {
  734. [MT7623A_POWER_DOMAIN_CONN] = {
  735. .name = "conn",
  736. .sta_mask = PWR_STATUS_CONN,
  737. .ctl_offs = SPM_CONN_PWR_CON,
  738. .bus_prot_mask = MT2701_TOP_AXI_PROT_EN_CONN_M |
  739. MT2701_TOP_AXI_PROT_EN_CONN_S,
  740. .clk_id = {CLK_NONE},
  741. .active_wakeup = true,
  742. },
  743. [MT7623A_POWER_DOMAIN_ETH] = {
  744. .name = "eth",
  745. .sta_mask = PWR_STATUS_ETH,
  746. .ctl_offs = SPM_ETH_PWR_CON,
  747. .sram_pdn_bits = GENMASK(11, 8),
  748. .sram_pdn_ack_bits = GENMASK(15, 12),
  749. .clk_id = {CLK_ETHIF},
  750. .active_wakeup = true,
  751. },
  752. [MT7623A_POWER_DOMAIN_HIF] = {
  753. .name = "hif",
  754. .sta_mask = PWR_STATUS_HIF,
  755. .ctl_offs = SPM_HIF_PWR_CON,
  756. .sram_pdn_bits = GENMASK(11, 8),
  757. .sram_pdn_ack_bits = GENMASK(15, 12),
  758. .clk_id = {CLK_ETHIF},
  759. .active_wakeup = true,
  760. },
  761. [MT7623A_POWER_DOMAIN_IFR_MSC] = {
  762. .name = "ifr_msc",
  763. .sta_mask = PWR_STATUS_IFR_MSC,
  764. .ctl_offs = SPM_IFR_MSC_PWR_CON,
  765. .clk_id = {CLK_NONE},
  766. .active_wakeup = true,
  767. },
  768. };
  769. /*
  770. * MT8173 power domain support
  771. */
  772. static const struct scp_domain_data scp_domain_data_mt8173[] = {
  773. [MT8173_POWER_DOMAIN_VDEC] = {
  774. .name = "vdec",
  775. .sta_mask = PWR_STATUS_VDEC,
  776. .ctl_offs = SPM_VDE_PWR_CON,
  777. .sram_pdn_bits = GENMASK(11, 8),
  778. .sram_pdn_ack_bits = GENMASK(12, 12),
  779. .clk_id = {CLK_MM},
  780. },
  781. [MT8173_POWER_DOMAIN_VENC] = {
  782. .name = "venc",
  783. .sta_mask = PWR_STATUS_VENC,
  784. .ctl_offs = SPM_VEN_PWR_CON,
  785. .sram_pdn_bits = GENMASK(11, 8),
  786. .sram_pdn_ack_bits = GENMASK(15, 12),
  787. .clk_id = {CLK_MM, CLK_VENC},
  788. },
  789. [MT8173_POWER_DOMAIN_ISP] = {
  790. .name = "isp",
  791. .sta_mask = PWR_STATUS_ISP,
  792. .ctl_offs = SPM_ISP_PWR_CON,
  793. .sram_pdn_bits = GENMASK(11, 8),
  794. .sram_pdn_ack_bits = GENMASK(13, 12),
  795. .clk_id = {CLK_MM},
  796. },
  797. [MT8173_POWER_DOMAIN_MM] = {
  798. .name = "mm",
  799. .sta_mask = PWR_STATUS_DISP,
  800. .ctl_offs = SPM_DIS_PWR_CON,
  801. .sram_pdn_bits = GENMASK(11, 8),
  802. .sram_pdn_ack_bits = GENMASK(12, 12),
  803. .clk_id = {CLK_MM},
  804. .bus_prot_mask = MT8173_TOP_AXI_PROT_EN_MM_M0 |
  805. MT8173_TOP_AXI_PROT_EN_MM_M1,
  806. },
  807. [MT8173_POWER_DOMAIN_VENC_LT] = {
  808. .name = "venc_lt",
  809. .sta_mask = PWR_STATUS_VENC_LT,
  810. .ctl_offs = SPM_VEN2_PWR_CON,
  811. .sram_pdn_bits = GENMASK(11, 8),
  812. .sram_pdn_ack_bits = GENMASK(15, 12),
  813. .clk_id = {CLK_MM, CLK_VENC_LT},
  814. },
  815. [MT8173_POWER_DOMAIN_AUDIO] = {
  816. .name = "audio",
  817. .sta_mask = PWR_STATUS_AUDIO,
  818. .ctl_offs = SPM_AUDIO_PWR_CON,
  819. .sram_pdn_bits = GENMASK(11, 8),
  820. .sram_pdn_ack_bits = GENMASK(15, 12),
  821. .clk_id = {CLK_NONE},
  822. },
  823. [MT8173_POWER_DOMAIN_USB] = {
  824. .name = "usb",
  825. .sta_mask = PWR_STATUS_USB,
  826. .ctl_offs = SPM_USB_PWR_CON,
  827. .sram_pdn_bits = GENMASK(11, 8),
  828. .sram_pdn_ack_bits = GENMASK(15, 12),
  829. .clk_id = {CLK_NONE},
  830. .active_wakeup = true,
  831. },
  832. [MT8173_POWER_DOMAIN_MFG_ASYNC] = {
  833. .name = "mfg_async",
  834. .sta_mask = PWR_STATUS_MFG_ASYNC,
  835. .ctl_offs = SPM_MFG_ASYNC_PWR_CON,
  836. .sram_pdn_bits = GENMASK(11, 8),
  837. .sram_pdn_ack_bits = 0,
  838. .clk_id = {CLK_MFG},
  839. },
  840. [MT8173_POWER_DOMAIN_MFG_2D] = {
  841. .name = "mfg_2d",
  842. .sta_mask = PWR_STATUS_MFG_2D,
  843. .ctl_offs = SPM_MFG_2D_PWR_CON,
  844. .sram_pdn_bits = GENMASK(11, 8),
  845. .sram_pdn_ack_bits = GENMASK(13, 12),
  846. .clk_id = {CLK_NONE},
  847. },
  848. [MT8173_POWER_DOMAIN_MFG] = {
  849. .name = "mfg",
  850. .sta_mask = PWR_STATUS_MFG,
  851. .ctl_offs = SPM_MFG_PWR_CON,
  852. .sram_pdn_bits = GENMASK(13, 8),
  853. .sram_pdn_ack_bits = GENMASK(21, 16),
  854. .clk_id = {CLK_NONE},
  855. .bus_prot_mask = MT8173_TOP_AXI_PROT_EN_MFG_S |
  856. MT8173_TOP_AXI_PROT_EN_MFG_M0 |
  857. MT8173_TOP_AXI_PROT_EN_MFG_M1 |
  858. MT8173_TOP_AXI_PROT_EN_MFG_SNOOP_OUT,
  859. },
  860. };
  861. static const struct scp_subdomain scp_subdomain_mt8173[] = {
  862. {MT8173_POWER_DOMAIN_MFG_ASYNC, MT8173_POWER_DOMAIN_MFG_2D},
  863. {MT8173_POWER_DOMAIN_MFG_2D, MT8173_POWER_DOMAIN_MFG},
  864. };
  865. static const struct scp_soc_data mt2701_data = {
  866. .domains = scp_domain_data_mt2701,
  867. .num_domains = ARRAY_SIZE(scp_domain_data_mt2701),
  868. .regs = {
  869. .pwr_sta_offs = SPM_PWR_STATUS,
  870. .pwr_sta2nd_offs = SPM_PWR_STATUS_2ND
  871. },
  872. .bus_prot_reg_update = true,
  873. };
  874. static const struct scp_soc_data mt2712_data = {
  875. .domains = scp_domain_data_mt2712,
  876. .num_domains = ARRAY_SIZE(scp_domain_data_mt2712),
  877. .subdomains = scp_subdomain_mt2712,
  878. .num_subdomains = ARRAY_SIZE(scp_subdomain_mt2712),
  879. .regs = {
  880. .pwr_sta_offs = SPM_PWR_STATUS,
  881. .pwr_sta2nd_offs = SPM_PWR_STATUS_2ND
  882. },
  883. .bus_prot_reg_update = false,
  884. };
  885. static const struct scp_soc_data mt6797_data = {
  886. .domains = scp_domain_data_mt6797,
  887. .num_domains = ARRAY_SIZE(scp_domain_data_mt6797),
  888. .subdomains = scp_subdomain_mt6797,
  889. .num_subdomains = ARRAY_SIZE(scp_subdomain_mt6797),
  890. .regs = {
  891. .pwr_sta_offs = SPM_PWR_STATUS_MT6797,
  892. .pwr_sta2nd_offs = SPM_PWR_STATUS_2ND_MT6797
  893. },
  894. .bus_prot_reg_update = true,
  895. };
  896. static const struct scp_soc_data mt7622_data = {
  897. .domains = scp_domain_data_mt7622,
  898. .num_domains = ARRAY_SIZE(scp_domain_data_mt7622),
  899. .regs = {
  900. .pwr_sta_offs = SPM_PWR_STATUS,
  901. .pwr_sta2nd_offs = SPM_PWR_STATUS_2ND
  902. },
  903. .bus_prot_reg_update = true,
  904. };
  905. static const struct scp_soc_data mt7623a_data = {
  906. .domains = scp_domain_data_mt7623a,
  907. .num_domains = ARRAY_SIZE(scp_domain_data_mt7623a),
  908. .regs = {
  909. .pwr_sta_offs = SPM_PWR_STATUS,
  910. .pwr_sta2nd_offs = SPM_PWR_STATUS_2ND
  911. },
  912. .bus_prot_reg_update = true,
  913. };
  914. static const struct scp_soc_data mt8173_data = {
  915. .domains = scp_domain_data_mt8173,
  916. .num_domains = ARRAY_SIZE(scp_domain_data_mt8173),
  917. .subdomains = scp_subdomain_mt8173,
  918. .num_subdomains = ARRAY_SIZE(scp_subdomain_mt8173),
  919. .regs = {
  920. .pwr_sta_offs = SPM_PWR_STATUS,
  921. .pwr_sta2nd_offs = SPM_PWR_STATUS_2ND
  922. },
  923. .bus_prot_reg_update = true,
  924. };
  925. /*
  926. * scpsys driver init
  927. */
  928. static const struct of_device_id of_scpsys_match_tbl[] = {
  929. {
  930. .compatible = "mediatek,mt2701-scpsys",
  931. .data = &mt2701_data,
  932. }, {
  933. .compatible = "mediatek,mt2712-scpsys",
  934. .data = &mt2712_data,
  935. }, {
  936. .compatible = "mediatek,mt6797-scpsys",
  937. .data = &mt6797_data,
  938. }, {
  939. .compatible = "mediatek,mt7622-scpsys",
  940. .data = &mt7622_data,
  941. }, {
  942. .compatible = "mediatek,mt7623a-scpsys",
  943. .data = &mt7623a_data,
  944. }, {
  945. .compatible = "mediatek,mt8173-scpsys",
  946. .data = &mt8173_data,
  947. }, {
  948. /* sentinel */
  949. }
  950. };
  951. static int scpsys_probe(struct platform_device *pdev)
  952. {
  953. const struct of_device_id *match;
  954. const struct scp_subdomain *sd;
  955. const struct scp_soc_data *soc;
  956. struct scp *scp;
  957. struct genpd_onecell_data *pd_data;
  958. int i, ret;
  959. match = of_match_device(of_scpsys_match_tbl, &pdev->dev);
  960. soc = (const struct scp_soc_data *)match->data;
  961. scp = init_scp(pdev, soc->domains, soc->num_domains, &soc->regs,
  962. soc->bus_prot_reg_update);
  963. if (IS_ERR(scp))
  964. return PTR_ERR(scp);
  965. mtk_register_power_domains(pdev, scp, soc->num_domains);
  966. pd_data = &scp->pd_data;
  967. for (i = 0, sd = soc->subdomains; i < soc->num_subdomains; i++, sd++) {
  968. ret = pm_genpd_add_subdomain(pd_data->domains[sd->origin],
  969. pd_data->domains[sd->subdomain]);
  970. if (ret && IS_ENABLED(CONFIG_PM))
  971. dev_err(&pdev->dev, "Failed to add subdomain: %d\n",
  972. ret);
  973. }
  974. return 0;
  975. }
  976. static struct platform_driver scpsys_drv = {
  977. .probe = scpsys_probe,
  978. .driver = {
  979. .name = "mtk-scpsys",
  980. .suppress_bind_attrs = true,
  981. .owner = THIS_MODULE,
  982. .of_match_table = of_match_ptr(of_scpsys_match_tbl),
  983. },
  984. };
  985. builtin_platform_driver(scpsys_drv);