mtk-pmic-wrap.c 40 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614
  1. /*
  2. * Copyright (c) 2014 MediaTek Inc.
  3. * Author: Flora Fu, MediaTek
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License version 2 as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. */
  14. #include <linux/clk.h>
  15. #include <linux/interrupt.h>
  16. #include <linux/io.h>
  17. #include <linux/kernel.h>
  18. #include <linux/module.h>
  19. #include <linux/of_device.h>
  20. #include <linux/platform_device.h>
  21. #include <linux/regmap.h>
  22. #include <linux/reset.h>
  23. #define PWRAP_MT8135_BRIDGE_IORD_ARB_EN 0x4
  24. #define PWRAP_MT8135_BRIDGE_WACS3_EN 0x10
  25. #define PWRAP_MT8135_BRIDGE_INIT_DONE3 0x14
  26. #define PWRAP_MT8135_BRIDGE_WACS4_EN 0x24
  27. #define PWRAP_MT8135_BRIDGE_INIT_DONE4 0x28
  28. #define PWRAP_MT8135_BRIDGE_INT_EN 0x38
  29. #define PWRAP_MT8135_BRIDGE_TIMER_EN 0x48
  30. #define PWRAP_MT8135_BRIDGE_WDT_UNIT 0x50
  31. #define PWRAP_MT8135_BRIDGE_WDT_SRC_EN 0x54
  32. /* macro for wrapper status */
  33. #define PWRAP_GET_WACS_RDATA(x) (((x) >> 0) & 0x0000ffff)
  34. #define PWRAP_GET_WACS_FSM(x) (((x) >> 16) & 0x00000007)
  35. #define PWRAP_GET_WACS_REQ(x) (((x) >> 19) & 0x00000001)
  36. #define PWRAP_STATE_SYNC_IDLE0 (1 << 20)
  37. #define PWRAP_STATE_INIT_DONE0 (1 << 21)
  38. /* macro for WACS FSM */
  39. #define PWRAP_WACS_FSM_IDLE 0x00
  40. #define PWRAP_WACS_FSM_REQ 0x02
  41. #define PWRAP_WACS_FSM_WFDLE 0x04
  42. #define PWRAP_WACS_FSM_WFVLDCLR 0x06
  43. #define PWRAP_WACS_INIT_DONE 0x01
  44. #define PWRAP_WACS_WACS_SYNC_IDLE 0x01
  45. #define PWRAP_WACS_SYNC_BUSY 0x00
  46. /* macro for device wrapper default value */
  47. #define PWRAP_DEW_READ_TEST_VAL 0x5aa5
  48. #define PWRAP_DEW_WRITE_TEST_VAL 0xa55a
  49. /* macro for manual command */
  50. #define PWRAP_MAN_CMD_SPI_WRITE_NEW (1 << 14)
  51. #define PWRAP_MAN_CMD_SPI_WRITE (1 << 13)
  52. #define PWRAP_MAN_CMD_OP_CSH (0x0 << 8)
  53. #define PWRAP_MAN_CMD_OP_CSL (0x1 << 8)
  54. #define PWRAP_MAN_CMD_OP_CK (0x2 << 8)
  55. #define PWRAP_MAN_CMD_OP_OUTS (0x8 << 8)
  56. #define PWRAP_MAN_CMD_OP_OUTD (0x9 << 8)
  57. #define PWRAP_MAN_CMD_OP_OUTQ (0xa << 8)
  58. /* macro for Watch Dog Timer Source */
  59. #define PWRAP_WDT_SRC_EN_STAUPD_TRIG (1 << 25)
  60. #define PWRAP_WDT_SRC_EN_HARB_STAUPD_DLE (1 << 20)
  61. #define PWRAP_WDT_SRC_EN_HARB_STAUPD_ALE (1 << 6)
  62. #define PWRAP_WDT_SRC_MASK_ALL 0xffffffff
  63. #define PWRAP_WDT_SRC_MASK_NO_STAUPD ~(PWRAP_WDT_SRC_EN_STAUPD_TRIG | \
  64. PWRAP_WDT_SRC_EN_HARB_STAUPD_DLE | \
  65. PWRAP_WDT_SRC_EN_HARB_STAUPD_ALE)
  66. /* Group of bits used for shown slave capability */
  67. #define PWRAP_SLV_CAP_SPI BIT(0)
  68. #define PWRAP_SLV_CAP_DUALIO BIT(1)
  69. #define PWRAP_SLV_CAP_SECURITY BIT(2)
  70. #define HAS_CAP(_c, _x) (((_c) & (_x)) == (_x))
  71. /* defines for slave device wrapper registers */
  72. enum dew_regs {
  73. PWRAP_DEW_BASE,
  74. PWRAP_DEW_DIO_EN,
  75. PWRAP_DEW_READ_TEST,
  76. PWRAP_DEW_WRITE_TEST,
  77. PWRAP_DEW_CRC_EN,
  78. PWRAP_DEW_CRC_VAL,
  79. PWRAP_DEW_MON_GRP_SEL,
  80. PWRAP_DEW_CIPHER_KEY_SEL,
  81. PWRAP_DEW_CIPHER_IV_SEL,
  82. PWRAP_DEW_CIPHER_RDY,
  83. PWRAP_DEW_CIPHER_MODE,
  84. PWRAP_DEW_CIPHER_SWRST,
  85. /* MT6397 only regs */
  86. PWRAP_DEW_EVENT_OUT_EN,
  87. PWRAP_DEW_EVENT_SRC_EN,
  88. PWRAP_DEW_EVENT_SRC,
  89. PWRAP_DEW_EVENT_FLAG,
  90. PWRAP_DEW_MON_FLAG_SEL,
  91. PWRAP_DEW_EVENT_TEST,
  92. PWRAP_DEW_CIPHER_LOAD,
  93. PWRAP_DEW_CIPHER_START,
  94. /* MT6323 only regs */
  95. PWRAP_DEW_CIPHER_EN,
  96. PWRAP_DEW_RDDMY_NO,
  97. };
  98. static const u32 mt6323_regs[] = {
  99. [PWRAP_DEW_BASE] = 0x0000,
  100. [PWRAP_DEW_DIO_EN] = 0x018a,
  101. [PWRAP_DEW_READ_TEST] = 0x018c,
  102. [PWRAP_DEW_WRITE_TEST] = 0x018e,
  103. [PWRAP_DEW_CRC_EN] = 0x0192,
  104. [PWRAP_DEW_CRC_VAL] = 0x0194,
  105. [PWRAP_DEW_MON_GRP_SEL] = 0x0196,
  106. [PWRAP_DEW_CIPHER_KEY_SEL] = 0x0198,
  107. [PWRAP_DEW_CIPHER_IV_SEL] = 0x019a,
  108. [PWRAP_DEW_CIPHER_EN] = 0x019c,
  109. [PWRAP_DEW_CIPHER_RDY] = 0x019e,
  110. [PWRAP_DEW_CIPHER_MODE] = 0x01a0,
  111. [PWRAP_DEW_CIPHER_SWRST] = 0x01a2,
  112. [PWRAP_DEW_RDDMY_NO] = 0x01a4,
  113. };
  114. static const u32 mt6397_regs[] = {
  115. [PWRAP_DEW_BASE] = 0xbc00,
  116. [PWRAP_DEW_EVENT_OUT_EN] = 0xbc00,
  117. [PWRAP_DEW_DIO_EN] = 0xbc02,
  118. [PWRAP_DEW_EVENT_SRC_EN] = 0xbc04,
  119. [PWRAP_DEW_EVENT_SRC] = 0xbc06,
  120. [PWRAP_DEW_EVENT_FLAG] = 0xbc08,
  121. [PWRAP_DEW_READ_TEST] = 0xbc0a,
  122. [PWRAP_DEW_WRITE_TEST] = 0xbc0c,
  123. [PWRAP_DEW_CRC_EN] = 0xbc0e,
  124. [PWRAP_DEW_CRC_VAL] = 0xbc10,
  125. [PWRAP_DEW_MON_GRP_SEL] = 0xbc12,
  126. [PWRAP_DEW_MON_FLAG_SEL] = 0xbc14,
  127. [PWRAP_DEW_EVENT_TEST] = 0xbc16,
  128. [PWRAP_DEW_CIPHER_KEY_SEL] = 0xbc18,
  129. [PWRAP_DEW_CIPHER_IV_SEL] = 0xbc1a,
  130. [PWRAP_DEW_CIPHER_LOAD] = 0xbc1c,
  131. [PWRAP_DEW_CIPHER_START] = 0xbc1e,
  132. [PWRAP_DEW_CIPHER_RDY] = 0xbc20,
  133. [PWRAP_DEW_CIPHER_MODE] = 0xbc22,
  134. [PWRAP_DEW_CIPHER_SWRST] = 0xbc24,
  135. };
  136. enum pwrap_regs {
  137. PWRAP_MUX_SEL,
  138. PWRAP_WRAP_EN,
  139. PWRAP_DIO_EN,
  140. PWRAP_SIDLY,
  141. PWRAP_CSHEXT_WRITE,
  142. PWRAP_CSHEXT_READ,
  143. PWRAP_CSLEXT_START,
  144. PWRAP_CSLEXT_END,
  145. PWRAP_STAUPD_PRD,
  146. PWRAP_STAUPD_GRPEN,
  147. PWRAP_STAUPD_MAN_TRIG,
  148. PWRAP_STAUPD_STA,
  149. PWRAP_WRAP_STA,
  150. PWRAP_HARB_INIT,
  151. PWRAP_HARB_HPRIO,
  152. PWRAP_HIPRIO_ARB_EN,
  153. PWRAP_HARB_STA0,
  154. PWRAP_HARB_STA1,
  155. PWRAP_MAN_EN,
  156. PWRAP_MAN_CMD,
  157. PWRAP_MAN_RDATA,
  158. PWRAP_MAN_VLDCLR,
  159. PWRAP_WACS0_EN,
  160. PWRAP_INIT_DONE0,
  161. PWRAP_WACS0_CMD,
  162. PWRAP_WACS0_RDATA,
  163. PWRAP_WACS0_VLDCLR,
  164. PWRAP_WACS1_EN,
  165. PWRAP_INIT_DONE1,
  166. PWRAP_WACS1_CMD,
  167. PWRAP_WACS1_RDATA,
  168. PWRAP_WACS1_VLDCLR,
  169. PWRAP_WACS2_EN,
  170. PWRAP_INIT_DONE2,
  171. PWRAP_WACS2_CMD,
  172. PWRAP_WACS2_RDATA,
  173. PWRAP_WACS2_VLDCLR,
  174. PWRAP_INT_EN,
  175. PWRAP_INT_FLG_RAW,
  176. PWRAP_INT_FLG,
  177. PWRAP_INT_CLR,
  178. PWRAP_SIG_ADR,
  179. PWRAP_SIG_MODE,
  180. PWRAP_SIG_VALUE,
  181. PWRAP_SIG_ERRVAL,
  182. PWRAP_CRC_EN,
  183. PWRAP_TIMER_EN,
  184. PWRAP_TIMER_STA,
  185. PWRAP_WDT_UNIT,
  186. PWRAP_WDT_SRC_EN,
  187. PWRAP_WDT_FLG,
  188. PWRAP_DEBUG_INT_SEL,
  189. PWRAP_CIPHER_KEY_SEL,
  190. PWRAP_CIPHER_IV_SEL,
  191. PWRAP_CIPHER_RDY,
  192. PWRAP_CIPHER_MODE,
  193. PWRAP_CIPHER_SWRST,
  194. PWRAP_DCM_EN,
  195. PWRAP_DCM_DBC_PRD,
  196. /* MT2701 only regs */
  197. PWRAP_ADC_CMD_ADDR,
  198. PWRAP_PWRAP_ADC_CMD,
  199. PWRAP_ADC_RDY_ADDR,
  200. PWRAP_ADC_RDATA_ADDR1,
  201. PWRAP_ADC_RDATA_ADDR2,
  202. /* MT7622 only regs */
  203. PWRAP_EINT_STA0_ADR,
  204. PWRAP_EINT_STA1_ADR,
  205. PWRAP_STA,
  206. PWRAP_CLR,
  207. PWRAP_DVFS_ADR8,
  208. PWRAP_DVFS_WDATA8,
  209. PWRAP_DVFS_ADR9,
  210. PWRAP_DVFS_WDATA9,
  211. PWRAP_DVFS_ADR10,
  212. PWRAP_DVFS_WDATA10,
  213. PWRAP_DVFS_ADR11,
  214. PWRAP_DVFS_WDATA11,
  215. PWRAP_DVFS_ADR12,
  216. PWRAP_DVFS_WDATA12,
  217. PWRAP_DVFS_ADR13,
  218. PWRAP_DVFS_WDATA13,
  219. PWRAP_DVFS_ADR14,
  220. PWRAP_DVFS_WDATA14,
  221. PWRAP_DVFS_ADR15,
  222. PWRAP_DVFS_WDATA15,
  223. PWRAP_EXT_CK,
  224. PWRAP_ADC_RDATA_ADDR,
  225. PWRAP_GPS_STA,
  226. PWRAP_SW_RST,
  227. PWRAP_DVFS_STEP_CTRL0,
  228. PWRAP_DVFS_STEP_CTRL1,
  229. PWRAP_DVFS_STEP_CTRL2,
  230. PWRAP_SPI2_CTRL,
  231. /* MT8135 only regs */
  232. PWRAP_CSHEXT,
  233. PWRAP_EVENT_IN_EN,
  234. PWRAP_EVENT_DST_EN,
  235. PWRAP_RRARB_INIT,
  236. PWRAP_RRARB_EN,
  237. PWRAP_RRARB_STA0,
  238. PWRAP_RRARB_STA1,
  239. PWRAP_EVENT_STA,
  240. PWRAP_EVENT_STACLR,
  241. PWRAP_CIPHER_LOAD,
  242. PWRAP_CIPHER_START,
  243. /* MT8173 only regs */
  244. PWRAP_RDDMY,
  245. PWRAP_SI_CK_CON,
  246. PWRAP_DVFS_ADR0,
  247. PWRAP_DVFS_WDATA0,
  248. PWRAP_DVFS_ADR1,
  249. PWRAP_DVFS_WDATA1,
  250. PWRAP_DVFS_ADR2,
  251. PWRAP_DVFS_WDATA2,
  252. PWRAP_DVFS_ADR3,
  253. PWRAP_DVFS_WDATA3,
  254. PWRAP_DVFS_ADR4,
  255. PWRAP_DVFS_WDATA4,
  256. PWRAP_DVFS_ADR5,
  257. PWRAP_DVFS_WDATA5,
  258. PWRAP_DVFS_ADR6,
  259. PWRAP_DVFS_WDATA6,
  260. PWRAP_DVFS_ADR7,
  261. PWRAP_DVFS_WDATA7,
  262. PWRAP_SPMINF_STA,
  263. PWRAP_CIPHER_EN,
  264. };
  265. static int mt2701_regs[] = {
  266. [PWRAP_MUX_SEL] = 0x0,
  267. [PWRAP_WRAP_EN] = 0x4,
  268. [PWRAP_DIO_EN] = 0x8,
  269. [PWRAP_SIDLY] = 0xc,
  270. [PWRAP_RDDMY] = 0x18,
  271. [PWRAP_SI_CK_CON] = 0x1c,
  272. [PWRAP_CSHEXT_WRITE] = 0x20,
  273. [PWRAP_CSHEXT_READ] = 0x24,
  274. [PWRAP_CSLEXT_START] = 0x28,
  275. [PWRAP_CSLEXT_END] = 0x2c,
  276. [PWRAP_STAUPD_PRD] = 0x30,
  277. [PWRAP_STAUPD_GRPEN] = 0x34,
  278. [PWRAP_STAUPD_MAN_TRIG] = 0x38,
  279. [PWRAP_STAUPD_STA] = 0x3c,
  280. [PWRAP_WRAP_STA] = 0x44,
  281. [PWRAP_HARB_INIT] = 0x48,
  282. [PWRAP_HARB_HPRIO] = 0x4c,
  283. [PWRAP_HIPRIO_ARB_EN] = 0x50,
  284. [PWRAP_HARB_STA0] = 0x54,
  285. [PWRAP_HARB_STA1] = 0x58,
  286. [PWRAP_MAN_EN] = 0x5c,
  287. [PWRAP_MAN_CMD] = 0x60,
  288. [PWRAP_MAN_RDATA] = 0x64,
  289. [PWRAP_MAN_VLDCLR] = 0x68,
  290. [PWRAP_WACS0_EN] = 0x6c,
  291. [PWRAP_INIT_DONE0] = 0x70,
  292. [PWRAP_WACS0_CMD] = 0x74,
  293. [PWRAP_WACS0_RDATA] = 0x78,
  294. [PWRAP_WACS0_VLDCLR] = 0x7c,
  295. [PWRAP_WACS1_EN] = 0x80,
  296. [PWRAP_INIT_DONE1] = 0x84,
  297. [PWRAP_WACS1_CMD] = 0x88,
  298. [PWRAP_WACS1_RDATA] = 0x8c,
  299. [PWRAP_WACS1_VLDCLR] = 0x90,
  300. [PWRAP_WACS2_EN] = 0x94,
  301. [PWRAP_INIT_DONE2] = 0x98,
  302. [PWRAP_WACS2_CMD] = 0x9c,
  303. [PWRAP_WACS2_RDATA] = 0xa0,
  304. [PWRAP_WACS2_VLDCLR] = 0xa4,
  305. [PWRAP_INT_EN] = 0xa8,
  306. [PWRAP_INT_FLG_RAW] = 0xac,
  307. [PWRAP_INT_FLG] = 0xb0,
  308. [PWRAP_INT_CLR] = 0xb4,
  309. [PWRAP_SIG_ADR] = 0xb8,
  310. [PWRAP_SIG_MODE] = 0xbc,
  311. [PWRAP_SIG_VALUE] = 0xc0,
  312. [PWRAP_SIG_ERRVAL] = 0xc4,
  313. [PWRAP_CRC_EN] = 0xc8,
  314. [PWRAP_TIMER_EN] = 0xcc,
  315. [PWRAP_TIMER_STA] = 0xd0,
  316. [PWRAP_WDT_UNIT] = 0xd4,
  317. [PWRAP_WDT_SRC_EN] = 0xd8,
  318. [PWRAP_WDT_FLG] = 0xdc,
  319. [PWRAP_DEBUG_INT_SEL] = 0xe0,
  320. [PWRAP_DVFS_ADR0] = 0xe4,
  321. [PWRAP_DVFS_WDATA0] = 0xe8,
  322. [PWRAP_DVFS_ADR1] = 0xec,
  323. [PWRAP_DVFS_WDATA1] = 0xf0,
  324. [PWRAP_DVFS_ADR2] = 0xf4,
  325. [PWRAP_DVFS_WDATA2] = 0xf8,
  326. [PWRAP_DVFS_ADR3] = 0xfc,
  327. [PWRAP_DVFS_WDATA3] = 0x100,
  328. [PWRAP_DVFS_ADR4] = 0x104,
  329. [PWRAP_DVFS_WDATA4] = 0x108,
  330. [PWRAP_DVFS_ADR5] = 0x10c,
  331. [PWRAP_DVFS_WDATA5] = 0x110,
  332. [PWRAP_DVFS_ADR6] = 0x114,
  333. [PWRAP_DVFS_WDATA6] = 0x118,
  334. [PWRAP_DVFS_ADR7] = 0x11c,
  335. [PWRAP_DVFS_WDATA7] = 0x120,
  336. [PWRAP_CIPHER_KEY_SEL] = 0x124,
  337. [PWRAP_CIPHER_IV_SEL] = 0x128,
  338. [PWRAP_CIPHER_EN] = 0x12c,
  339. [PWRAP_CIPHER_RDY] = 0x130,
  340. [PWRAP_CIPHER_MODE] = 0x134,
  341. [PWRAP_CIPHER_SWRST] = 0x138,
  342. [PWRAP_DCM_EN] = 0x13c,
  343. [PWRAP_DCM_DBC_PRD] = 0x140,
  344. [PWRAP_ADC_CMD_ADDR] = 0x144,
  345. [PWRAP_PWRAP_ADC_CMD] = 0x148,
  346. [PWRAP_ADC_RDY_ADDR] = 0x14c,
  347. [PWRAP_ADC_RDATA_ADDR1] = 0x150,
  348. [PWRAP_ADC_RDATA_ADDR2] = 0x154,
  349. };
  350. static int mt7622_regs[] = {
  351. [PWRAP_MUX_SEL] = 0x0,
  352. [PWRAP_WRAP_EN] = 0x4,
  353. [PWRAP_DIO_EN] = 0x8,
  354. [PWRAP_SIDLY] = 0xC,
  355. [PWRAP_RDDMY] = 0x10,
  356. [PWRAP_SI_CK_CON] = 0x14,
  357. [PWRAP_CSHEXT_WRITE] = 0x18,
  358. [PWRAP_CSHEXT_READ] = 0x1C,
  359. [PWRAP_CSLEXT_START] = 0x20,
  360. [PWRAP_CSLEXT_END] = 0x24,
  361. [PWRAP_STAUPD_PRD] = 0x28,
  362. [PWRAP_STAUPD_GRPEN] = 0x2C,
  363. [PWRAP_EINT_STA0_ADR] = 0x30,
  364. [PWRAP_EINT_STA1_ADR] = 0x34,
  365. [PWRAP_STA] = 0x38,
  366. [PWRAP_CLR] = 0x3C,
  367. [PWRAP_STAUPD_MAN_TRIG] = 0x40,
  368. [PWRAP_STAUPD_STA] = 0x44,
  369. [PWRAP_WRAP_STA] = 0x48,
  370. [PWRAP_HARB_INIT] = 0x4C,
  371. [PWRAP_HARB_HPRIO] = 0x50,
  372. [PWRAP_HIPRIO_ARB_EN] = 0x54,
  373. [PWRAP_HARB_STA0] = 0x58,
  374. [PWRAP_HARB_STA1] = 0x5C,
  375. [PWRAP_MAN_EN] = 0x60,
  376. [PWRAP_MAN_CMD] = 0x64,
  377. [PWRAP_MAN_RDATA] = 0x68,
  378. [PWRAP_MAN_VLDCLR] = 0x6C,
  379. [PWRAP_WACS0_EN] = 0x70,
  380. [PWRAP_INIT_DONE0] = 0x74,
  381. [PWRAP_WACS0_CMD] = 0x78,
  382. [PWRAP_WACS0_RDATA] = 0x7C,
  383. [PWRAP_WACS0_VLDCLR] = 0x80,
  384. [PWRAP_WACS1_EN] = 0x84,
  385. [PWRAP_INIT_DONE1] = 0x88,
  386. [PWRAP_WACS1_CMD] = 0x8C,
  387. [PWRAP_WACS1_RDATA] = 0x90,
  388. [PWRAP_WACS1_VLDCLR] = 0x94,
  389. [PWRAP_WACS2_EN] = 0x98,
  390. [PWRAP_INIT_DONE2] = 0x9C,
  391. [PWRAP_WACS2_CMD] = 0xA0,
  392. [PWRAP_WACS2_RDATA] = 0xA4,
  393. [PWRAP_WACS2_VLDCLR] = 0xA8,
  394. [PWRAP_INT_EN] = 0xAC,
  395. [PWRAP_INT_FLG_RAW] = 0xB0,
  396. [PWRAP_INT_FLG] = 0xB4,
  397. [PWRAP_INT_CLR] = 0xB8,
  398. [PWRAP_SIG_ADR] = 0xBC,
  399. [PWRAP_SIG_MODE] = 0xC0,
  400. [PWRAP_SIG_VALUE] = 0xC4,
  401. [PWRAP_SIG_ERRVAL] = 0xC8,
  402. [PWRAP_CRC_EN] = 0xCC,
  403. [PWRAP_TIMER_EN] = 0xD0,
  404. [PWRAP_TIMER_STA] = 0xD4,
  405. [PWRAP_WDT_UNIT] = 0xD8,
  406. [PWRAP_WDT_SRC_EN] = 0xDC,
  407. [PWRAP_WDT_FLG] = 0xE0,
  408. [PWRAP_DEBUG_INT_SEL] = 0xE4,
  409. [PWRAP_DVFS_ADR0] = 0xE8,
  410. [PWRAP_DVFS_WDATA0] = 0xEC,
  411. [PWRAP_DVFS_ADR1] = 0xF0,
  412. [PWRAP_DVFS_WDATA1] = 0xF4,
  413. [PWRAP_DVFS_ADR2] = 0xF8,
  414. [PWRAP_DVFS_WDATA2] = 0xFC,
  415. [PWRAP_DVFS_ADR3] = 0x100,
  416. [PWRAP_DVFS_WDATA3] = 0x104,
  417. [PWRAP_DVFS_ADR4] = 0x108,
  418. [PWRAP_DVFS_WDATA4] = 0x10C,
  419. [PWRAP_DVFS_ADR5] = 0x110,
  420. [PWRAP_DVFS_WDATA5] = 0x114,
  421. [PWRAP_DVFS_ADR6] = 0x118,
  422. [PWRAP_DVFS_WDATA6] = 0x11C,
  423. [PWRAP_DVFS_ADR7] = 0x120,
  424. [PWRAP_DVFS_WDATA7] = 0x124,
  425. [PWRAP_DVFS_ADR8] = 0x128,
  426. [PWRAP_DVFS_WDATA8] = 0x12C,
  427. [PWRAP_DVFS_ADR9] = 0x130,
  428. [PWRAP_DVFS_WDATA9] = 0x134,
  429. [PWRAP_DVFS_ADR10] = 0x138,
  430. [PWRAP_DVFS_WDATA10] = 0x13C,
  431. [PWRAP_DVFS_ADR11] = 0x140,
  432. [PWRAP_DVFS_WDATA11] = 0x144,
  433. [PWRAP_DVFS_ADR12] = 0x148,
  434. [PWRAP_DVFS_WDATA12] = 0x14C,
  435. [PWRAP_DVFS_ADR13] = 0x150,
  436. [PWRAP_DVFS_WDATA13] = 0x154,
  437. [PWRAP_DVFS_ADR14] = 0x158,
  438. [PWRAP_DVFS_WDATA14] = 0x15C,
  439. [PWRAP_DVFS_ADR15] = 0x160,
  440. [PWRAP_DVFS_WDATA15] = 0x164,
  441. [PWRAP_SPMINF_STA] = 0x168,
  442. [PWRAP_CIPHER_KEY_SEL] = 0x16C,
  443. [PWRAP_CIPHER_IV_SEL] = 0x170,
  444. [PWRAP_CIPHER_EN] = 0x174,
  445. [PWRAP_CIPHER_RDY] = 0x178,
  446. [PWRAP_CIPHER_MODE] = 0x17C,
  447. [PWRAP_CIPHER_SWRST] = 0x180,
  448. [PWRAP_DCM_EN] = 0x184,
  449. [PWRAP_DCM_DBC_PRD] = 0x188,
  450. [PWRAP_EXT_CK] = 0x18C,
  451. [PWRAP_ADC_CMD_ADDR] = 0x190,
  452. [PWRAP_PWRAP_ADC_CMD] = 0x194,
  453. [PWRAP_ADC_RDATA_ADDR] = 0x198,
  454. [PWRAP_GPS_STA] = 0x19C,
  455. [PWRAP_SW_RST] = 0x1A0,
  456. [PWRAP_DVFS_STEP_CTRL0] = 0x238,
  457. [PWRAP_DVFS_STEP_CTRL1] = 0x23C,
  458. [PWRAP_DVFS_STEP_CTRL2] = 0x240,
  459. [PWRAP_SPI2_CTRL] = 0x244,
  460. };
  461. static int mt8173_regs[] = {
  462. [PWRAP_MUX_SEL] = 0x0,
  463. [PWRAP_WRAP_EN] = 0x4,
  464. [PWRAP_DIO_EN] = 0x8,
  465. [PWRAP_SIDLY] = 0xc,
  466. [PWRAP_RDDMY] = 0x10,
  467. [PWRAP_SI_CK_CON] = 0x14,
  468. [PWRAP_CSHEXT_WRITE] = 0x18,
  469. [PWRAP_CSHEXT_READ] = 0x1c,
  470. [PWRAP_CSLEXT_START] = 0x20,
  471. [PWRAP_CSLEXT_END] = 0x24,
  472. [PWRAP_STAUPD_PRD] = 0x28,
  473. [PWRAP_STAUPD_GRPEN] = 0x2c,
  474. [PWRAP_STAUPD_MAN_TRIG] = 0x40,
  475. [PWRAP_STAUPD_STA] = 0x44,
  476. [PWRAP_WRAP_STA] = 0x48,
  477. [PWRAP_HARB_INIT] = 0x4c,
  478. [PWRAP_HARB_HPRIO] = 0x50,
  479. [PWRAP_HIPRIO_ARB_EN] = 0x54,
  480. [PWRAP_HARB_STA0] = 0x58,
  481. [PWRAP_HARB_STA1] = 0x5c,
  482. [PWRAP_MAN_EN] = 0x60,
  483. [PWRAP_MAN_CMD] = 0x64,
  484. [PWRAP_MAN_RDATA] = 0x68,
  485. [PWRAP_MAN_VLDCLR] = 0x6c,
  486. [PWRAP_WACS0_EN] = 0x70,
  487. [PWRAP_INIT_DONE0] = 0x74,
  488. [PWRAP_WACS0_CMD] = 0x78,
  489. [PWRAP_WACS0_RDATA] = 0x7c,
  490. [PWRAP_WACS0_VLDCLR] = 0x80,
  491. [PWRAP_WACS1_EN] = 0x84,
  492. [PWRAP_INIT_DONE1] = 0x88,
  493. [PWRAP_WACS1_CMD] = 0x8c,
  494. [PWRAP_WACS1_RDATA] = 0x90,
  495. [PWRAP_WACS1_VLDCLR] = 0x94,
  496. [PWRAP_WACS2_EN] = 0x98,
  497. [PWRAP_INIT_DONE2] = 0x9c,
  498. [PWRAP_WACS2_CMD] = 0xa0,
  499. [PWRAP_WACS2_RDATA] = 0xa4,
  500. [PWRAP_WACS2_VLDCLR] = 0xa8,
  501. [PWRAP_INT_EN] = 0xac,
  502. [PWRAP_INT_FLG_RAW] = 0xb0,
  503. [PWRAP_INT_FLG] = 0xb4,
  504. [PWRAP_INT_CLR] = 0xb8,
  505. [PWRAP_SIG_ADR] = 0xbc,
  506. [PWRAP_SIG_MODE] = 0xc0,
  507. [PWRAP_SIG_VALUE] = 0xc4,
  508. [PWRAP_SIG_ERRVAL] = 0xc8,
  509. [PWRAP_CRC_EN] = 0xcc,
  510. [PWRAP_TIMER_EN] = 0xd0,
  511. [PWRAP_TIMER_STA] = 0xd4,
  512. [PWRAP_WDT_UNIT] = 0xd8,
  513. [PWRAP_WDT_SRC_EN] = 0xdc,
  514. [PWRAP_WDT_FLG] = 0xe0,
  515. [PWRAP_DEBUG_INT_SEL] = 0xe4,
  516. [PWRAP_DVFS_ADR0] = 0xe8,
  517. [PWRAP_DVFS_WDATA0] = 0xec,
  518. [PWRAP_DVFS_ADR1] = 0xf0,
  519. [PWRAP_DVFS_WDATA1] = 0xf4,
  520. [PWRAP_DVFS_ADR2] = 0xf8,
  521. [PWRAP_DVFS_WDATA2] = 0xfc,
  522. [PWRAP_DVFS_ADR3] = 0x100,
  523. [PWRAP_DVFS_WDATA3] = 0x104,
  524. [PWRAP_DVFS_ADR4] = 0x108,
  525. [PWRAP_DVFS_WDATA4] = 0x10c,
  526. [PWRAP_DVFS_ADR5] = 0x110,
  527. [PWRAP_DVFS_WDATA5] = 0x114,
  528. [PWRAP_DVFS_ADR6] = 0x118,
  529. [PWRAP_DVFS_WDATA6] = 0x11c,
  530. [PWRAP_DVFS_ADR7] = 0x120,
  531. [PWRAP_DVFS_WDATA7] = 0x124,
  532. [PWRAP_SPMINF_STA] = 0x128,
  533. [PWRAP_CIPHER_KEY_SEL] = 0x12c,
  534. [PWRAP_CIPHER_IV_SEL] = 0x130,
  535. [PWRAP_CIPHER_EN] = 0x134,
  536. [PWRAP_CIPHER_RDY] = 0x138,
  537. [PWRAP_CIPHER_MODE] = 0x13c,
  538. [PWRAP_CIPHER_SWRST] = 0x140,
  539. [PWRAP_DCM_EN] = 0x144,
  540. [PWRAP_DCM_DBC_PRD] = 0x148,
  541. };
  542. static int mt8135_regs[] = {
  543. [PWRAP_MUX_SEL] = 0x0,
  544. [PWRAP_WRAP_EN] = 0x4,
  545. [PWRAP_DIO_EN] = 0x8,
  546. [PWRAP_SIDLY] = 0xc,
  547. [PWRAP_CSHEXT] = 0x10,
  548. [PWRAP_CSHEXT_WRITE] = 0x14,
  549. [PWRAP_CSHEXT_READ] = 0x18,
  550. [PWRAP_CSLEXT_START] = 0x1c,
  551. [PWRAP_CSLEXT_END] = 0x20,
  552. [PWRAP_STAUPD_PRD] = 0x24,
  553. [PWRAP_STAUPD_GRPEN] = 0x28,
  554. [PWRAP_STAUPD_MAN_TRIG] = 0x2c,
  555. [PWRAP_STAUPD_STA] = 0x30,
  556. [PWRAP_EVENT_IN_EN] = 0x34,
  557. [PWRAP_EVENT_DST_EN] = 0x38,
  558. [PWRAP_WRAP_STA] = 0x3c,
  559. [PWRAP_RRARB_INIT] = 0x40,
  560. [PWRAP_RRARB_EN] = 0x44,
  561. [PWRAP_RRARB_STA0] = 0x48,
  562. [PWRAP_RRARB_STA1] = 0x4c,
  563. [PWRAP_HARB_INIT] = 0x50,
  564. [PWRAP_HARB_HPRIO] = 0x54,
  565. [PWRAP_HIPRIO_ARB_EN] = 0x58,
  566. [PWRAP_HARB_STA0] = 0x5c,
  567. [PWRAP_HARB_STA1] = 0x60,
  568. [PWRAP_MAN_EN] = 0x64,
  569. [PWRAP_MAN_CMD] = 0x68,
  570. [PWRAP_MAN_RDATA] = 0x6c,
  571. [PWRAP_MAN_VLDCLR] = 0x70,
  572. [PWRAP_WACS0_EN] = 0x74,
  573. [PWRAP_INIT_DONE0] = 0x78,
  574. [PWRAP_WACS0_CMD] = 0x7c,
  575. [PWRAP_WACS0_RDATA] = 0x80,
  576. [PWRAP_WACS0_VLDCLR] = 0x84,
  577. [PWRAP_WACS1_EN] = 0x88,
  578. [PWRAP_INIT_DONE1] = 0x8c,
  579. [PWRAP_WACS1_CMD] = 0x90,
  580. [PWRAP_WACS1_RDATA] = 0x94,
  581. [PWRAP_WACS1_VLDCLR] = 0x98,
  582. [PWRAP_WACS2_EN] = 0x9c,
  583. [PWRAP_INIT_DONE2] = 0xa0,
  584. [PWRAP_WACS2_CMD] = 0xa4,
  585. [PWRAP_WACS2_RDATA] = 0xa8,
  586. [PWRAP_WACS2_VLDCLR] = 0xac,
  587. [PWRAP_INT_EN] = 0xb0,
  588. [PWRAP_INT_FLG_RAW] = 0xb4,
  589. [PWRAP_INT_FLG] = 0xb8,
  590. [PWRAP_INT_CLR] = 0xbc,
  591. [PWRAP_SIG_ADR] = 0xc0,
  592. [PWRAP_SIG_MODE] = 0xc4,
  593. [PWRAP_SIG_VALUE] = 0xc8,
  594. [PWRAP_SIG_ERRVAL] = 0xcc,
  595. [PWRAP_CRC_EN] = 0xd0,
  596. [PWRAP_EVENT_STA] = 0xd4,
  597. [PWRAP_EVENT_STACLR] = 0xd8,
  598. [PWRAP_TIMER_EN] = 0xdc,
  599. [PWRAP_TIMER_STA] = 0xe0,
  600. [PWRAP_WDT_UNIT] = 0xe4,
  601. [PWRAP_WDT_SRC_EN] = 0xe8,
  602. [PWRAP_WDT_FLG] = 0xec,
  603. [PWRAP_DEBUG_INT_SEL] = 0xf0,
  604. [PWRAP_CIPHER_KEY_SEL] = 0x134,
  605. [PWRAP_CIPHER_IV_SEL] = 0x138,
  606. [PWRAP_CIPHER_LOAD] = 0x13c,
  607. [PWRAP_CIPHER_START] = 0x140,
  608. [PWRAP_CIPHER_RDY] = 0x144,
  609. [PWRAP_CIPHER_MODE] = 0x148,
  610. [PWRAP_CIPHER_SWRST] = 0x14c,
  611. [PWRAP_DCM_EN] = 0x15c,
  612. [PWRAP_DCM_DBC_PRD] = 0x160,
  613. };
  614. enum pmic_type {
  615. PMIC_MT6323,
  616. PMIC_MT6380,
  617. PMIC_MT6397,
  618. };
  619. enum pwrap_type {
  620. PWRAP_MT2701,
  621. PWRAP_MT7622,
  622. PWRAP_MT8135,
  623. PWRAP_MT8173,
  624. };
  625. struct pmic_wrapper;
  626. struct pwrap_slv_type {
  627. const u32 *dew_regs;
  628. enum pmic_type type;
  629. const struct regmap_config *regmap;
  630. /* Flags indicating the capability for the target slave */
  631. u32 caps;
  632. /*
  633. * pwrap operations are highly associated with the PMIC types,
  634. * so the pointers added increases flexibility allowing determination
  635. * which type is used by the detection through device tree.
  636. */
  637. int (*pwrap_read)(struct pmic_wrapper *wrp, u32 adr, u32 *rdata);
  638. int (*pwrap_write)(struct pmic_wrapper *wrp, u32 adr, u32 wdata);
  639. };
  640. struct pmic_wrapper {
  641. struct device *dev;
  642. void __iomem *base;
  643. struct regmap *regmap;
  644. const struct pmic_wrapper_type *master;
  645. const struct pwrap_slv_type *slave;
  646. struct clk *clk_spi;
  647. struct clk *clk_wrap;
  648. struct reset_control *rstc;
  649. struct reset_control *rstc_bridge;
  650. void __iomem *bridge_base;
  651. };
  652. struct pmic_wrapper_type {
  653. int *regs;
  654. enum pwrap_type type;
  655. u32 arb_en_all;
  656. u32 int_en_all;
  657. u32 spi_w;
  658. u32 wdt_src;
  659. unsigned int has_bridge:1;
  660. int (*init_reg_clock)(struct pmic_wrapper *wrp);
  661. int (*init_soc_specific)(struct pmic_wrapper *wrp);
  662. };
  663. static u32 pwrap_readl(struct pmic_wrapper *wrp, enum pwrap_regs reg)
  664. {
  665. return readl(wrp->base + wrp->master->regs[reg]);
  666. }
  667. static void pwrap_writel(struct pmic_wrapper *wrp, u32 val, enum pwrap_regs reg)
  668. {
  669. writel(val, wrp->base + wrp->master->regs[reg]);
  670. }
  671. static bool pwrap_is_fsm_idle(struct pmic_wrapper *wrp)
  672. {
  673. u32 val = pwrap_readl(wrp, PWRAP_WACS2_RDATA);
  674. return PWRAP_GET_WACS_FSM(val) == PWRAP_WACS_FSM_IDLE;
  675. }
  676. static bool pwrap_is_fsm_vldclr(struct pmic_wrapper *wrp)
  677. {
  678. u32 val = pwrap_readl(wrp, PWRAP_WACS2_RDATA);
  679. return PWRAP_GET_WACS_FSM(val) == PWRAP_WACS_FSM_WFVLDCLR;
  680. }
  681. /*
  682. * Timeout issue sometimes caused by the last read command
  683. * failed because pmic wrap could not got the FSM_VLDCLR
  684. * in time after finishing WACS2_CMD. It made state machine
  685. * still on FSM_VLDCLR and timeout next time.
  686. * Check the status of FSM and clear the vldclr to recovery the
  687. * error.
  688. */
  689. static inline void pwrap_leave_fsm_vldclr(struct pmic_wrapper *wrp)
  690. {
  691. if (pwrap_is_fsm_vldclr(wrp))
  692. pwrap_writel(wrp, 1, PWRAP_WACS2_VLDCLR);
  693. }
  694. static bool pwrap_is_sync_idle(struct pmic_wrapper *wrp)
  695. {
  696. return pwrap_readl(wrp, PWRAP_WACS2_RDATA) & PWRAP_STATE_SYNC_IDLE0;
  697. }
  698. static bool pwrap_is_fsm_idle_and_sync_idle(struct pmic_wrapper *wrp)
  699. {
  700. u32 val = pwrap_readl(wrp, PWRAP_WACS2_RDATA);
  701. return (PWRAP_GET_WACS_FSM(val) == PWRAP_WACS_FSM_IDLE) &&
  702. (val & PWRAP_STATE_SYNC_IDLE0);
  703. }
  704. static int pwrap_wait_for_state(struct pmic_wrapper *wrp,
  705. bool (*fp)(struct pmic_wrapper *))
  706. {
  707. unsigned long timeout;
  708. timeout = jiffies + usecs_to_jiffies(10000);
  709. do {
  710. if (time_after(jiffies, timeout))
  711. return fp(wrp) ? 0 : -ETIMEDOUT;
  712. if (fp(wrp))
  713. return 0;
  714. } while (1);
  715. }
  716. static int pwrap_read16(struct pmic_wrapper *wrp, u32 adr, u32 *rdata)
  717. {
  718. int ret;
  719. ret = pwrap_wait_for_state(wrp, pwrap_is_fsm_idle);
  720. if (ret) {
  721. pwrap_leave_fsm_vldclr(wrp);
  722. return ret;
  723. }
  724. pwrap_writel(wrp, (adr >> 1) << 16, PWRAP_WACS2_CMD);
  725. ret = pwrap_wait_for_state(wrp, pwrap_is_fsm_vldclr);
  726. if (ret)
  727. return ret;
  728. *rdata = PWRAP_GET_WACS_RDATA(pwrap_readl(wrp, PWRAP_WACS2_RDATA));
  729. pwrap_writel(wrp, 1, PWRAP_WACS2_VLDCLR);
  730. return 0;
  731. }
  732. static int pwrap_read32(struct pmic_wrapper *wrp, u32 adr, u32 *rdata)
  733. {
  734. int ret, msb;
  735. *rdata = 0;
  736. for (msb = 0; msb < 2; msb++) {
  737. ret = pwrap_wait_for_state(wrp, pwrap_is_fsm_idle);
  738. if (ret) {
  739. pwrap_leave_fsm_vldclr(wrp);
  740. return ret;
  741. }
  742. pwrap_writel(wrp, ((msb << 30) | (adr << 16)),
  743. PWRAP_WACS2_CMD);
  744. ret = pwrap_wait_for_state(wrp, pwrap_is_fsm_vldclr);
  745. if (ret)
  746. return ret;
  747. *rdata += (PWRAP_GET_WACS_RDATA(pwrap_readl(wrp,
  748. PWRAP_WACS2_RDATA)) << (16 * msb));
  749. pwrap_writel(wrp, 1, PWRAP_WACS2_VLDCLR);
  750. }
  751. return 0;
  752. }
  753. static int pwrap_read(struct pmic_wrapper *wrp, u32 adr, u32 *rdata)
  754. {
  755. return wrp->slave->pwrap_read(wrp, adr, rdata);
  756. }
  757. static int pwrap_write16(struct pmic_wrapper *wrp, u32 adr, u32 wdata)
  758. {
  759. int ret;
  760. ret = pwrap_wait_for_state(wrp, pwrap_is_fsm_idle);
  761. if (ret) {
  762. pwrap_leave_fsm_vldclr(wrp);
  763. return ret;
  764. }
  765. pwrap_writel(wrp, (1 << 31) | ((adr >> 1) << 16) | wdata,
  766. PWRAP_WACS2_CMD);
  767. return 0;
  768. }
  769. static int pwrap_write32(struct pmic_wrapper *wrp, u32 adr, u32 wdata)
  770. {
  771. int ret, msb, rdata;
  772. for (msb = 0; msb < 2; msb++) {
  773. ret = pwrap_wait_for_state(wrp, pwrap_is_fsm_idle);
  774. if (ret) {
  775. pwrap_leave_fsm_vldclr(wrp);
  776. return ret;
  777. }
  778. pwrap_writel(wrp, (1 << 31) | (msb << 30) | (adr << 16) |
  779. ((wdata >> (msb * 16)) & 0xffff),
  780. PWRAP_WACS2_CMD);
  781. /*
  782. * The pwrap_read operation is the requirement of hardware used
  783. * for the synchronization between two successive 16-bit
  784. * pwrap_writel operations composing one 32-bit bus writing.
  785. * Otherwise, we'll find the result fails on the lower 16-bit
  786. * pwrap writing.
  787. */
  788. if (!msb)
  789. pwrap_read(wrp, adr, &rdata);
  790. }
  791. return 0;
  792. }
  793. static int pwrap_write(struct pmic_wrapper *wrp, u32 adr, u32 wdata)
  794. {
  795. return wrp->slave->pwrap_write(wrp, adr, wdata);
  796. }
  797. static int pwrap_regmap_read(void *context, u32 adr, u32 *rdata)
  798. {
  799. return pwrap_read(context, adr, rdata);
  800. }
  801. static int pwrap_regmap_write(void *context, u32 adr, u32 wdata)
  802. {
  803. return pwrap_write(context, adr, wdata);
  804. }
  805. static int pwrap_reset_spislave(struct pmic_wrapper *wrp)
  806. {
  807. int ret, i;
  808. pwrap_writel(wrp, 0, PWRAP_HIPRIO_ARB_EN);
  809. pwrap_writel(wrp, 0, PWRAP_WRAP_EN);
  810. pwrap_writel(wrp, 1, PWRAP_MUX_SEL);
  811. pwrap_writel(wrp, 1, PWRAP_MAN_EN);
  812. pwrap_writel(wrp, 0, PWRAP_DIO_EN);
  813. pwrap_writel(wrp, wrp->master->spi_w | PWRAP_MAN_CMD_OP_CSL,
  814. PWRAP_MAN_CMD);
  815. pwrap_writel(wrp, wrp->master->spi_w | PWRAP_MAN_CMD_OP_OUTS,
  816. PWRAP_MAN_CMD);
  817. pwrap_writel(wrp, wrp->master->spi_w | PWRAP_MAN_CMD_OP_CSH,
  818. PWRAP_MAN_CMD);
  819. for (i = 0; i < 4; i++)
  820. pwrap_writel(wrp, wrp->master->spi_w | PWRAP_MAN_CMD_OP_OUTS,
  821. PWRAP_MAN_CMD);
  822. ret = pwrap_wait_for_state(wrp, pwrap_is_sync_idle);
  823. if (ret) {
  824. dev_err(wrp->dev, "%s fail, ret=%d\n", __func__, ret);
  825. return ret;
  826. }
  827. pwrap_writel(wrp, 0, PWRAP_MAN_EN);
  828. pwrap_writel(wrp, 0, PWRAP_MUX_SEL);
  829. return 0;
  830. }
  831. /*
  832. * pwrap_init_sidly - configure serial input delay
  833. *
  834. * This configures the serial input delay. We can configure 0, 2, 4 or 6ns
  835. * delay. Do a read test with all possible values and chose the best delay.
  836. */
  837. static int pwrap_init_sidly(struct pmic_wrapper *wrp)
  838. {
  839. u32 rdata;
  840. u32 i;
  841. u32 pass = 0;
  842. signed char dly[16] = {
  843. -1, 0, 1, 0, 2, -1, 1, 1, 3, -1, -1, -1, 3, -1, 2, 1
  844. };
  845. for (i = 0; i < 4; i++) {
  846. pwrap_writel(wrp, i, PWRAP_SIDLY);
  847. pwrap_read(wrp, wrp->slave->dew_regs[PWRAP_DEW_READ_TEST],
  848. &rdata);
  849. if (rdata == PWRAP_DEW_READ_TEST_VAL) {
  850. dev_dbg(wrp->dev, "[Read Test] pass, SIDLY=%x\n", i);
  851. pass |= 1 << i;
  852. }
  853. }
  854. if (dly[pass] < 0) {
  855. dev_err(wrp->dev, "sidly pass range 0x%x not continuous\n",
  856. pass);
  857. return -EIO;
  858. }
  859. pwrap_writel(wrp, dly[pass], PWRAP_SIDLY);
  860. return 0;
  861. }
  862. static int pwrap_init_dual_io(struct pmic_wrapper *wrp)
  863. {
  864. int ret;
  865. u32 rdata;
  866. /* Enable dual IO mode */
  867. pwrap_write(wrp, wrp->slave->dew_regs[PWRAP_DEW_DIO_EN], 1);
  868. /* Check IDLE & INIT_DONE in advance */
  869. ret = pwrap_wait_for_state(wrp,
  870. pwrap_is_fsm_idle_and_sync_idle);
  871. if (ret) {
  872. dev_err(wrp->dev, "%s fail, ret=%d\n", __func__, ret);
  873. return ret;
  874. }
  875. pwrap_writel(wrp, 1, PWRAP_DIO_EN);
  876. /* Read Test */
  877. pwrap_read(wrp,
  878. wrp->slave->dew_regs[PWRAP_DEW_READ_TEST], &rdata);
  879. if (rdata != PWRAP_DEW_READ_TEST_VAL) {
  880. dev_err(wrp->dev,
  881. "Read failed on DIO mode: 0x%04x!=0x%04x\n",
  882. PWRAP_DEW_READ_TEST_VAL, rdata);
  883. return -EFAULT;
  884. }
  885. return 0;
  886. }
  887. /*
  888. * pwrap_init_chip_select_ext is used to configure CS extension time for each
  889. * phase during data transactions on the pwrap bus.
  890. */
  891. static void pwrap_init_chip_select_ext(struct pmic_wrapper *wrp, u8 hext_write,
  892. u8 hext_read, u8 lext_start,
  893. u8 lext_end)
  894. {
  895. /*
  896. * After finishing a write and read transaction, extends CS high time
  897. * to be at least xT of BUS CLK as hext_write and hext_read specifies
  898. * respectively.
  899. */
  900. pwrap_writel(wrp, hext_write, PWRAP_CSHEXT_WRITE);
  901. pwrap_writel(wrp, hext_read, PWRAP_CSHEXT_READ);
  902. /*
  903. * Extends CS low time after CSL and before CSH command to be at
  904. * least xT of BUS CLK as lext_start and lext_end specifies
  905. * respectively.
  906. */
  907. pwrap_writel(wrp, lext_start, PWRAP_CSLEXT_START);
  908. pwrap_writel(wrp, lext_end, PWRAP_CSLEXT_END);
  909. }
  910. static int pwrap_common_init_reg_clock(struct pmic_wrapper *wrp)
  911. {
  912. switch (wrp->master->type) {
  913. case PWRAP_MT8173:
  914. pwrap_init_chip_select_ext(wrp, 0, 4, 2, 2);
  915. break;
  916. case PWRAP_MT8135:
  917. pwrap_writel(wrp, 0x4, PWRAP_CSHEXT);
  918. pwrap_init_chip_select_ext(wrp, 0, 4, 0, 0);
  919. break;
  920. default:
  921. break;
  922. }
  923. return 0;
  924. }
  925. static int pwrap_mt2701_init_reg_clock(struct pmic_wrapper *wrp)
  926. {
  927. switch (wrp->slave->type) {
  928. case PMIC_MT6397:
  929. pwrap_writel(wrp, 0xc, PWRAP_RDDMY);
  930. pwrap_init_chip_select_ext(wrp, 4, 0, 2, 2);
  931. break;
  932. case PMIC_MT6323:
  933. pwrap_writel(wrp, 0x8, PWRAP_RDDMY);
  934. pwrap_write(wrp, wrp->slave->dew_regs[PWRAP_DEW_RDDMY_NO],
  935. 0x8);
  936. pwrap_init_chip_select_ext(wrp, 5, 0, 2, 2);
  937. break;
  938. default:
  939. break;
  940. }
  941. return 0;
  942. }
  943. static bool pwrap_is_cipher_ready(struct pmic_wrapper *wrp)
  944. {
  945. return pwrap_readl(wrp, PWRAP_CIPHER_RDY) & 1;
  946. }
  947. static bool pwrap_is_pmic_cipher_ready(struct pmic_wrapper *wrp)
  948. {
  949. u32 rdata;
  950. int ret;
  951. ret = pwrap_read(wrp, wrp->slave->dew_regs[PWRAP_DEW_CIPHER_RDY],
  952. &rdata);
  953. if (ret)
  954. return 0;
  955. return rdata == 1;
  956. }
  957. static int pwrap_init_cipher(struct pmic_wrapper *wrp)
  958. {
  959. int ret;
  960. u32 rdata;
  961. pwrap_writel(wrp, 0x1, PWRAP_CIPHER_SWRST);
  962. pwrap_writel(wrp, 0x0, PWRAP_CIPHER_SWRST);
  963. pwrap_writel(wrp, 0x1, PWRAP_CIPHER_KEY_SEL);
  964. pwrap_writel(wrp, 0x2, PWRAP_CIPHER_IV_SEL);
  965. switch (wrp->master->type) {
  966. case PWRAP_MT8135:
  967. pwrap_writel(wrp, 1, PWRAP_CIPHER_LOAD);
  968. pwrap_writel(wrp, 1, PWRAP_CIPHER_START);
  969. break;
  970. case PWRAP_MT2701:
  971. case PWRAP_MT8173:
  972. pwrap_writel(wrp, 1, PWRAP_CIPHER_EN);
  973. break;
  974. case PWRAP_MT7622:
  975. pwrap_writel(wrp, 0, PWRAP_CIPHER_EN);
  976. break;
  977. }
  978. /* Config cipher mode @PMIC */
  979. pwrap_write(wrp, wrp->slave->dew_regs[PWRAP_DEW_CIPHER_SWRST], 0x1);
  980. pwrap_write(wrp, wrp->slave->dew_regs[PWRAP_DEW_CIPHER_SWRST], 0x0);
  981. pwrap_write(wrp, wrp->slave->dew_regs[PWRAP_DEW_CIPHER_KEY_SEL], 0x1);
  982. pwrap_write(wrp, wrp->slave->dew_regs[PWRAP_DEW_CIPHER_IV_SEL], 0x2);
  983. pwrap_write(wrp, wrp->slave->dew_regs[PWRAP_DEW_CIPHER_LOAD], 0x1);
  984. pwrap_write(wrp, wrp->slave->dew_regs[PWRAP_DEW_CIPHER_START], 0x1);
  985. switch (wrp->slave->type) {
  986. case PMIC_MT6397:
  987. pwrap_write(wrp, wrp->slave->dew_regs[PWRAP_DEW_CIPHER_LOAD],
  988. 0x1);
  989. pwrap_write(wrp, wrp->slave->dew_regs[PWRAP_DEW_CIPHER_START],
  990. 0x1);
  991. break;
  992. case PMIC_MT6323:
  993. pwrap_write(wrp, wrp->slave->dew_regs[PWRAP_DEW_CIPHER_EN],
  994. 0x1);
  995. break;
  996. default:
  997. break;
  998. }
  999. /* wait for cipher data ready@AP */
  1000. ret = pwrap_wait_for_state(wrp, pwrap_is_cipher_ready);
  1001. if (ret) {
  1002. dev_err(wrp->dev, "cipher data ready@AP fail, ret=%d\n", ret);
  1003. return ret;
  1004. }
  1005. /* wait for cipher data ready@PMIC */
  1006. ret = pwrap_wait_for_state(wrp, pwrap_is_pmic_cipher_ready);
  1007. if (ret) {
  1008. dev_err(wrp->dev,
  1009. "timeout waiting for cipher data ready@PMIC\n");
  1010. return ret;
  1011. }
  1012. /* wait for cipher mode idle */
  1013. pwrap_write(wrp, wrp->slave->dew_regs[PWRAP_DEW_CIPHER_MODE], 0x1);
  1014. ret = pwrap_wait_for_state(wrp, pwrap_is_fsm_idle_and_sync_idle);
  1015. if (ret) {
  1016. dev_err(wrp->dev, "cipher mode idle fail, ret=%d\n", ret);
  1017. return ret;
  1018. }
  1019. pwrap_writel(wrp, 1, PWRAP_CIPHER_MODE);
  1020. /* Write Test */
  1021. if (pwrap_write(wrp, wrp->slave->dew_regs[PWRAP_DEW_WRITE_TEST],
  1022. PWRAP_DEW_WRITE_TEST_VAL) ||
  1023. pwrap_read(wrp, wrp->slave->dew_regs[PWRAP_DEW_WRITE_TEST],
  1024. &rdata) ||
  1025. (rdata != PWRAP_DEW_WRITE_TEST_VAL)) {
  1026. dev_err(wrp->dev, "rdata=0x%04X\n", rdata);
  1027. return -EFAULT;
  1028. }
  1029. return 0;
  1030. }
  1031. static int pwrap_init_security(struct pmic_wrapper *wrp)
  1032. {
  1033. int ret;
  1034. /* Enable encryption */
  1035. ret = pwrap_init_cipher(wrp);
  1036. if (ret)
  1037. return ret;
  1038. /* Signature checking - using CRC */
  1039. if (pwrap_write(wrp,
  1040. wrp->slave->dew_regs[PWRAP_DEW_CRC_EN], 0x1))
  1041. return -EFAULT;
  1042. pwrap_writel(wrp, 0x1, PWRAP_CRC_EN);
  1043. pwrap_writel(wrp, 0x0, PWRAP_SIG_MODE);
  1044. pwrap_writel(wrp, wrp->slave->dew_regs[PWRAP_DEW_CRC_VAL],
  1045. PWRAP_SIG_ADR);
  1046. pwrap_writel(wrp,
  1047. wrp->master->arb_en_all, PWRAP_HIPRIO_ARB_EN);
  1048. return 0;
  1049. }
  1050. static int pwrap_mt8135_init_soc_specific(struct pmic_wrapper *wrp)
  1051. {
  1052. /* enable pwrap events and pwrap bridge in AP side */
  1053. pwrap_writel(wrp, 0x1, PWRAP_EVENT_IN_EN);
  1054. pwrap_writel(wrp, 0xffff, PWRAP_EVENT_DST_EN);
  1055. writel(0x7f, wrp->bridge_base + PWRAP_MT8135_BRIDGE_IORD_ARB_EN);
  1056. writel(0x1, wrp->bridge_base + PWRAP_MT8135_BRIDGE_WACS3_EN);
  1057. writel(0x1, wrp->bridge_base + PWRAP_MT8135_BRIDGE_WACS4_EN);
  1058. writel(0x1, wrp->bridge_base + PWRAP_MT8135_BRIDGE_WDT_UNIT);
  1059. writel(0xffff, wrp->bridge_base + PWRAP_MT8135_BRIDGE_WDT_SRC_EN);
  1060. writel(0x1, wrp->bridge_base + PWRAP_MT8135_BRIDGE_TIMER_EN);
  1061. writel(0x7ff, wrp->bridge_base + PWRAP_MT8135_BRIDGE_INT_EN);
  1062. /* enable PMIC event out and sources */
  1063. if (pwrap_write(wrp, wrp->slave->dew_regs[PWRAP_DEW_EVENT_OUT_EN],
  1064. 0x1) ||
  1065. pwrap_write(wrp, wrp->slave->dew_regs[PWRAP_DEW_EVENT_SRC_EN],
  1066. 0xffff)) {
  1067. dev_err(wrp->dev, "enable dewrap fail\n");
  1068. return -EFAULT;
  1069. }
  1070. return 0;
  1071. }
  1072. static int pwrap_mt8173_init_soc_specific(struct pmic_wrapper *wrp)
  1073. {
  1074. /* PMIC_DEWRAP enables */
  1075. if (pwrap_write(wrp, wrp->slave->dew_regs[PWRAP_DEW_EVENT_OUT_EN],
  1076. 0x1) ||
  1077. pwrap_write(wrp, wrp->slave->dew_regs[PWRAP_DEW_EVENT_SRC_EN],
  1078. 0xffff)) {
  1079. dev_err(wrp->dev, "enable dewrap fail\n");
  1080. return -EFAULT;
  1081. }
  1082. return 0;
  1083. }
  1084. static int pwrap_mt2701_init_soc_specific(struct pmic_wrapper *wrp)
  1085. {
  1086. /* GPS_INTF initialization */
  1087. switch (wrp->slave->type) {
  1088. case PMIC_MT6323:
  1089. pwrap_writel(wrp, 0x076c, PWRAP_ADC_CMD_ADDR);
  1090. pwrap_writel(wrp, 0x8000, PWRAP_PWRAP_ADC_CMD);
  1091. pwrap_writel(wrp, 0x072c, PWRAP_ADC_RDY_ADDR);
  1092. pwrap_writel(wrp, 0x072e, PWRAP_ADC_RDATA_ADDR1);
  1093. pwrap_writel(wrp, 0x0730, PWRAP_ADC_RDATA_ADDR2);
  1094. break;
  1095. default:
  1096. break;
  1097. }
  1098. return 0;
  1099. }
  1100. static int pwrap_mt7622_init_soc_specific(struct pmic_wrapper *wrp)
  1101. {
  1102. pwrap_writel(wrp, 0, PWRAP_STAUPD_PRD);
  1103. /* enable 2wire SPI master */
  1104. pwrap_writel(wrp, 0x8000000, PWRAP_SPI2_CTRL);
  1105. return 0;
  1106. }
  1107. static int pwrap_init(struct pmic_wrapper *wrp)
  1108. {
  1109. int ret;
  1110. reset_control_reset(wrp->rstc);
  1111. if (wrp->rstc_bridge)
  1112. reset_control_reset(wrp->rstc_bridge);
  1113. if (wrp->master->type == PWRAP_MT8173) {
  1114. /* Enable DCM */
  1115. pwrap_writel(wrp, 3, PWRAP_DCM_EN);
  1116. pwrap_writel(wrp, 0, PWRAP_DCM_DBC_PRD);
  1117. }
  1118. if (HAS_CAP(wrp->slave->caps, PWRAP_SLV_CAP_SPI)) {
  1119. /* Reset SPI slave */
  1120. ret = pwrap_reset_spislave(wrp);
  1121. if (ret)
  1122. return ret;
  1123. }
  1124. pwrap_writel(wrp, 1, PWRAP_WRAP_EN);
  1125. pwrap_writel(wrp, wrp->master->arb_en_all, PWRAP_HIPRIO_ARB_EN);
  1126. pwrap_writel(wrp, 1, PWRAP_WACS2_EN);
  1127. ret = wrp->master->init_reg_clock(wrp);
  1128. if (ret)
  1129. return ret;
  1130. if (HAS_CAP(wrp->slave->caps, PWRAP_SLV_CAP_SPI)) {
  1131. /* Setup serial input delay */
  1132. ret = pwrap_init_sidly(wrp);
  1133. if (ret)
  1134. return ret;
  1135. }
  1136. if (HAS_CAP(wrp->slave->caps, PWRAP_SLV_CAP_DUALIO)) {
  1137. /* Enable dual I/O mode */
  1138. ret = pwrap_init_dual_io(wrp);
  1139. if (ret)
  1140. return ret;
  1141. }
  1142. if (HAS_CAP(wrp->slave->caps, PWRAP_SLV_CAP_SECURITY)) {
  1143. /* Enable security on bus */
  1144. ret = pwrap_init_security(wrp);
  1145. if (ret)
  1146. return ret;
  1147. }
  1148. if (wrp->master->type == PWRAP_MT8135)
  1149. pwrap_writel(wrp, 0x7, PWRAP_RRARB_EN);
  1150. pwrap_writel(wrp, 0x1, PWRAP_WACS0_EN);
  1151. pwrap_writel(wrp, 0x1, PWRAP_WACS1_EN);
  1152. pwrap_writel(wrp, 0x1, PWRAP_WACS2_EN);
  1153. pwrap_writel(wrp, 0x5, PWRAP_STAUPD_PRD);
  1154. pwrap_writel(wrp, 0xff, PWRAP_STAUPD_GRPEN);
  1155. if (wrp->master->init_soc_specific) {
  1156. ret = wrp->master->init_soc_specific(wrp);
  1157. if (ret)
  1158. return ret;
  1159. }
  1160. /* Setup the init done registers */
  1161. pwrap_writel(wrp, 1, PWRAP_INIT_DONE2);
  1162. pwrap_writel(wrp, 1, PWRAP_INIT_DONE0);
  1163. pwrap_writel(wrp, 1, PWRAP_INIT_DONE1);
  1164. if (wrp->master->has_bridge) {
  1165. writel(1, wrp->bridge_base + PWRAP_MT8135_BRIDGE_INIT_DONE3);
  1166. writel(1, wrp->bridge_base + PWRAP_MT8135_BRIDGE_INIT_DONE4);
  1167. }
  1168. return 0;
  1169. }
  1170. static irqreturn_t pwrap_interrupt(int irqno, void *dev_id)
  1171. {
  1172. u32 rdata;
  1173. struct pmic_wrapper *wrp = dev_id;
  1174. rdata = pwrap_readl(wrp, PWRAP_INT_FLG);
  1175. dev_err(wrp->dev, "unexpected interrupt int=0x%x\n", rdata);
  1176. pwrap_writel(wrp, 0xffffffff, PWRAP_INT_CLR);
  1177. return IRQ_HANDLED;
  1178. }
  1179. static const struct regmap_config pwrap_regmap_config16 = {
  1180. .reg_bits = 16,
  1181. .val_bits = 16,
  1182. .reg_stride = 2,
  1183. .reg_read = pwrap_regmap_read,
  1184. .reg_write = pwrap_regmap_write,
  1185. .max_register = 0xffff,
  1186. };
  1187. static const struct regmap_config pwrap_regmap_config32 = {
  1188. .reg_bits = 32,
  1189. .val_bits = 32,
  1190. .reg_stride = 4,
  1191. .reg_read = pwrap_regmap_read,
  1192. .reg_write = pwrap_regmap_write,
  1193. .max_register = 0xffff,
  1194. };
  1195. static const struct pwrap_slv_type pmic_mt6323 = {
  1196. .dew_regs = mt6323_regs,
  1197. .type = PMIC_MT6323,
  1198. .regmap = &pwrap_regmap_config16,
  1199. .caps = PWRAP_SLV_CAP_SPI | PWRAP_SLV_CAP_DUALIO |
  1200. PWRAP_SLV_CAP_SECURITY,
  1201. .pwrap_read = pwrap_read16,
  1202. .pwrap_write = pwrap_write16,
  1203. };
  1204. static const struct pwrap_slv_type pmic_mt6380 = {
  1205. .dew_regs = NULL,
  1206. .type = PMIC_MT6380,
  1207. .regmap = &pwrap_regmap_config32,
  1208. .caps = 0,
  1209. .pwrap_read = pwrap_read32,
  1210. .pwrap_write = pwrap_write32,
  1211. };
  1212. static const struct pwrap_slv_type pmic_mt6397 = {
  1213. .dew_regs = mt6397_regs,
  1214. .type = PMIC_MT6397,
  1215. .regmap = &pwrap_regmap_config16,
  1216. .caps = PWRAP_SLV_CAP_SPI | PWRAP_SLV_CAP_DUALIO |
  1217. PWRAP_SLV_CAP_SECURITY,
  1218. .pwrap_read = pwrap_read16,
  1219. .pwrap_write = pwrap_write16,
  1220. };
  1221. static const struct of_device_id of_slave_match_tbl[] = {
  1222. {
  1223. .compatible = "mediatek,mt6323",
  1224. .data = &pmic_mt6323,
  1225. }, {
  1226. /* The MT6380 PMIC only implements a regulator, so we bind it
  1227. * directly instead of using a MFD.
  1228. */
  1229. .compatible = "mediatek,mt6380-regulator",
  1230. .data = &pmic_mt6380,
  1231. }, {
  1232. .compatible = "mediatek,mt6397",
  1233. .data = &pmic_mt6397,
  1234. }, {
  1235. /* sentinel */
  1236. }
  1237. };
  1238. MODULE_DEVICE_TABLE(of, of_slave_match_tbl);
  1239. static const struct pmic_wrapper_type pwrap_mt2701 = {
  1240. .regs = mt2701_regs,
  1241. .type = PWRAP_MT2701,
  1242. .arb_en_all = 0x3f,
  1243. .int_en_all = ~(u32)(BIT(31) | BIT(2)),
  1244. .spi_w = PWRAP_MAN_CMD_SPI_WRITE_NEW,
  1245. .wdt_src = PWRAP_WDT_SRC_MASK_ALL,
  1246. .has_bridge = 0,
  1247. .init_reg_clock = pwrap_mt2701_init_reg_clock,
  1248. .init_soc_specific = pwrap_mt2701_init_soc_specific,
  1249. };
  1250. static const struct pmic_wrapper_type pwrap_mt7622 = {
  1251. .regs = mt7622_regs,
  1252. .type = PWRAP_MT7622,
  1253. .arb_en_all = 0xff,
  1254. .int_en_all = ~(u32)BIT(31),
  1255. .spi_w = PWRAP_MAN_CMD_SPI_WRITE,
  1256. .wdt_src = PWRAP_WDT_SRC_MASK_ALL,
  1257. .has_bridge = 0,
  1258. .init_reg_clock = pwrap_common_init_reg_clock,
  1259. .init_soc_specific = pwrap_mt7622_init_soc_specific,
  1260. };
  1261. static const struct pmic_wrapper_type pwrap_mt8135 = {
  1262. .regs = mt8135_regs,
  1263. .type = PWRAP_MT8135,
  1264. .arb_en_all = 0x1ff,
  1265. .int_en_all = ~(u32)(BIT(31) | BIT(1)),
  1266. .spi_w = PWRAP_MAN_CMD_SPI_WRITE,
  1267. .wdt_src = PWRAP_WDT_SRC_MASK_ALL,
  1268. .has_bridge = 1,
  1269. .init_reg_clock = pwrap_common_init_reg_clock,
  1270. .init_soc_specific = pwrap_mt8135_init_soc_specific,
  1271. };
  1272. static const struct pmic_wrapper_type pwrap_mt8173 = {
  1273. .regs = mt8173_regs,
  1274. .type = PWRAP_MT8173,
  1275. .arb_en_all = 0x3f,
  1276. .int_en_all = ~(u32)(BIT(31) | BIT(1)),
  1277. .spi_w = PWRAP_MAN_CMD_SPI_WRITE,
  1278. .wdt_src = PWRAP_WDT_SRC_MASK_NO_STAUPD,
  1279. .has_bridge = 0,
  1280. .init_reg_clock = pwrap_common_init_reg_clock,
  1281. .init_soc_specific = pwrap_mt8173_init_soc_specific,
  1282. };
  1283. static const struct of_device_id of_pwrap_match_tbl[] = {
  1284. {
  1285. .compatible = "mediatek,mt2701-pwrap",
  1286. .data = &pwrap_mt2701,
  1287. }, {
  1288. .compatible = "mediatek,mt7622-pwrap",
  1289. .data = &pwrap_mt7622,
  1290. }, {
  1291. .compatible = "mediatek,mt8135-pwrap",
  1292. .data = &pwrap_mt8135,
  1293. }, {
  1294. .compatible = "mediatek,mt8173-pwrap",
  1295. .data = &pwrap_mt8173,
  1296. }, {
  1297. /* sentinel */
  1298. }
  1299. };
  1300. MODULE_DEVICE_TABLE(of, of_pwrap_match_tbl);
  1301. static int pwrap_probe(struct platform_device *pdev)
  1302. {
  1303. int ret, irq;
  1304. struct pmic_wrapper *wrp;
  1305. struct device_node *np = pdev->dev.of_node;
  1306. const struct of_device_id *of_id =
  1307. of_match_device(of_pwrap_match_tbl, &pdev->dev);
  1308. const struct of_device_id *of_slave_id = NULL;
  1309. struct resource *res;
  1310. if (!of_id) {
  1311. dev_err(&pdev->dev, "Error: No device match found\n");
  1312. return -ENODEV;
  1313. }
  1314. if (pdev->dev.of_node->child)
  1315. of_slave_id = of_match_node(of_slave_match_tbl,
  1316. pdev->dev.of_node->child);
  1317. if (!of_slave_id) {
  1318. dev_dbg(&pdev->dev, "slave pmic should be defined in dts\n");
  1319. return -EINVAL;
  1320. }
  1321. wrp = devm_kzalloc(&pdev->dev, sizeof(*wrp), GFP_KERNEL);
  1322. if (!wrp)
  1323. return -ENOMEM;
  1324. platform_set_drvdata(pdev, wrp);
  1325. wrp->master = of_id->data;
  1326. wrp->slave = of_slave_id->data;
  1327. wrp->dev = &pdev->dev;
  1328. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "pwrap");
  1329. wrp->base = devm_ioremap_resource(wrp->dev, res);
  1330. if (IS_ERR(wrp->base))
  1331. return PTR_ERR(wrp->base);
  1332. wrp->rstc = devm_reset_control_get(wrp->dev, "pwrap");
  1333. if (IS_ERR(wrp->rstc)) {
  1334. ret = PTR_ERR(wrp->rstc);
  1335. dev_dbg(wrp->dev, "cannot get pwrap reset: %d\n", ret);
  1336. return ret;
  1337. }
  1338. if (wrp->master->has_bridge) {
  1339. res = platform_get_resource_byname(pdev, IORESOURCE_MEM,
  1340. "pwrap-bridge");
  1341. wrp->bridge_base = devm_ioremap_resource(wrp->dev, res);
  1342. if (IS_ERR(wrp->bridge_base))
  1343. return PTR_ERR(wrp->bridge_base);
  1344. wrp->rstc_bridge = devm_reset_control_get(wrp->dev,
  1345. "pwrap-bridge");
  1346. if (IS_ERR(wrp->rstc_bridge)) {
  1347. ret = PTR_ERR(wrp->rstc_bridge);
  1348. dev_dbg(wrp->dev,
  1349. "cannot get pwrap-bridge reset: %d\n", ret);
  1350. return ret;
  1351. }
  1352. }
  1353. wrp->clk_spi = devm_clk_get(wrp->dev, "spi");
  1354. if (IS_ERR(wrp->clk_spi)) {
  1355. dev_dbg(wrp->dev, "failed to get clock: %ld\n",
  1356. PTR_ERR(wrp->clk_spi));
  1357. return PTR_ERR(wrp->clk_spi);
  1358. }
  1359. wrp->clk_wrap = devm_clk_get(wrp->dev, "wrap");
  1360. if (IS_ERR(wrp->clk_wrap)) {
  1361. dev_dbg(wrp->dev, "failed to get clock: %ld\n",
  1362. PTR_ERR(wrp->clk_wrap));
  1363. return PTR_ERR(wrp->clk_wrap);
  1364. }
  1365. ret = clk_prepare_enable(wrp->clk_spi);
  1366. if (ret)
  1367. return ret;
  1368. ret = clk_prepare_enable(wrp->clk_wrap);
  1369. if (ret)
  1370. goto err_out1;
  1371. /* Enable internal dynamic clock */
  1372. pwrap_writel(wrp, 1, PWRAP_DCM_EN);
  1373. pwrap_writel(wrp, 0, PWRAP_DCM_DBC_PRD);
  1374. /*
  1375. * The PMIC could already be initialized by the bootloader.
  1376. * Skip initialization here in this case.
  1377. */
  1378. if (!pwrap_readl(wrp, PWRAP_INIT_DONE2)) {
  1379. ret = pwrap_init(wrp);
  1380. if (ret) {
  1381. dev_dbg(wrp->dev, "init failed with %d\n", ret);
  1382. goto err_out2;
  1383. }
  1384. }
  1385. if (!(pwrap_readl(wrp, PWRAP_WACS2_RDATA) & PWRAP_STATE_INIT_DONE0)) {
  1386. dev_dbg(wrp->dev, "initialization isn't finished\n");
  1387. ret = -ENODEV;
  1388. goto err_out2;
  1389. }
  1390. /* Initialize watchdog, may not be done by the bootloader */
  1391. pwrap_writel(wrp, 0xf, PWRAP_WDT_UNIT);
  1392. /*
  1393. * Since STAUPD was not used on mt8173 platform,
  1394. * so STAUPD of WDT_SRC which should be turned off
  1395. */
  1396. pwrap_writel(wrp, wrp->master->wdt_src, PWRAP_WDT_SRC_EN);
  1397. pwrap_writel(wrp, 0x1, PWRAP_TIMER_EN);
  1398. pwrap_writel(wrp, wrp->master->int_en_all, PWRAP_INT_EN);
  1399. irq = platform_get_irq(pdev, 0);
  1400. ret = devm_request_irq(wrp->dev, irq, pwrap_interrupt,
  1401. IRQF_TRIGGER_HIGH,
  1402. "mt-pmic-pwrap", wrp);
  1403. if (ret)
  1404. goto err_out2;
  1405. wrp->regmap = devm_regmap_init(wrp->dev, NULL, wrp, wrp->slave->regmap);
  1406. if (IS_ERR(wrp->regmap)) {
  1407. ret = PTR_ERR(wrp->regmap);
  1408. goto err_out2;
  1409. }
  1410. ret = of_platform_populate(np, NULL, NULL, wrp->dev);
  1411. if (ret) {
  1412. dev_dbg(wrp->dev, "failed to create child devices at %pOF\n",
  1413. np);
  1414. goto err_out2;
  1415. }
  1416. return 0;
  1417. err_out2:
  1418. clk_disable_unprepare(wrp->clk_wrap);
  1419. err_out1:
  1420. clk_disable_unprepare(wrp->clk_spi);
  1421. return ret;
  1422. }
  1423. static struct platform_driver pwrap_drv = {
  1424. .driver = {
  1425. .name = "mt-pmic-pwrap",
  1426. .of_match_table = of_match_ptr(of_pwrap_match_tbl),
  1427. },
  1428. .probe = pwrap_probe,
  1429. };
  1430. module_platform_driver(pwrap_drv);
  1431. MODULE_AUTHOR("Flora Fu, MediaTek");
  1432. MODULE_DESCRIPTION("MediaTek MT8135 PMIC Wrapper Driver");
  1433. MODULE_LICENSE("GPL v2");