rtc-ds1307.c 44 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739
  1. /*
  2. * rtc-ds1307.c - RTC driver for some mostly-compatible I2C chips.
  3. *
  4. * Copyright (C) 2005 James Chapman (ds1337 core)
  5. * Copyright (C) 2006 David Brownell
  6. * Copyright (C) 2009 Matthias Fuchs (rx8025 support)
  7. * Copyright (C) 2012 Bertrand Achard (nvram access fixes)
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/acpi.h>
  14. #include <linux/bcd.h>
  15. #include <linux/i2c.h>
  16. #include <linux/init.h>
  17. #include <linux/module.h>
  18. #include <linux/of_device.h>
  19. #include <linux/rtc/ds1307.h>
  20. #include <linux/rtc.h>
  21. #include <linux/slab.h>
  22. #include <linux/string.h>
  23. #include <linux/hwmon.h>
  24. #include <linux/hwmon-sysfs.h>
  25. #include <linux/clk-provider.h>
  26. #include <linux/regmap.h>
  27. /*
  28. * We can't determine type by probing, but if we expect pre-Linux code
  29. * to have set the chip up as a clock (turning on the oscillator and
  30. * setting the date and time), Linux can ignore the non-clock features.
  31. * That's a natural job for a factory or repair bench.
  32. */
  33. enum ds_type {
  34. ds_1307,
  35. ds_1308,
  36. ds_1337,
  37. ds_1338,
  38. ds_1339,
  39. ds_1340,
  40. ds_1341,
  41. ds_1388,
  42. ds_3231,
  43. m41t0,
  44. m41t00,
  45. mcp794xx,
  46. rx_8025,
  47. rx_8130,
  48. last_ds_type /* always last */
  49. /* rs5c372 too? different address... */
  50. };
  51. /* RTC registers don't differ much, except for the century flag */
  52. #define DS1307_REG_SECS 0x00 /* 00-59 */
  53. # define DS1307_BIT_CH 0x80
  54. # define DS1340_BIT_nEOSC 0x80
  55. # define MCP794XX_BIT_ST 0x80
  56. #define DS1307_REG_MIN 0x01 /* 00-59 */
  57. # define M41T0_BIT_OF 0x80
  58. #define DS1307_REG_HOUR 0x02 /* 00-23, or 1-12{am,pm} */
  59. # define DS1307_BIT_12HR 0x40 /* in REG_HOUR */
  60. # define DS1307_BIT_PM 0x20 /* in REG_HOUR */
  61. # define DS1340_BIT_CENTURY_EN 0x80 /* in REG_HOUR */
  62. # define DS1340_BIT_CENTURY 0x40 /* in REG_HOUR */
  63. #define DS1307_REG_WDAY 0x03 /* 01-07 */
  64. # define MCP794XX_BIT_VBATEN 0x08
  65. #define DS1307_REG_MDAY 0x04 /* 01-31 */
  66. #define DS1307_REG_MONTH 0x05 /* 01-12 */
  67. # define DS1337_BIT_CENTURY 0x80 /* in REG_MONTH */
  68. #define DS1307_REG_YEAR 0x06 /* 00-99 */
  69. /*
  70. * Other registers (control, status, alarms, trickle charge, NVRAM, etc)
  71. * start at 7, and they differ a LOT. Only control and status matter for
  72. * basic RTC date and time functionality; be careful using them.
  73. */
  74. #define DS1307_REG_CONTROL 0x07 /* or ds1338 */
  75. # define DS1307_BIT_OUT 0x80
  76. # define DS1338_BIT_OSF 0x20
  77. # define DS1307_BIT_SQWE 0x10
  78. # define DS1307_BIT_RS1 0x02
  79. # define DS1307_BIT_RS0 0x01
  80. #define DS1337_REG_CONTROL 0x0e
  81. # define DS1337_BIT_nEOSC 0x80
  82. # define DS1339_BIT_BBSQI 0x20
  83. # define DS3231_BIT_BBSQW 0x40 /* same as BBSQI */
  84. # define DS1337_BIT_RS2 0x10
  85. # define DS1337_BIT_RS1 0x08
  86. # define DS1337_BIT_INTCN 0x04
  87. # define DS1337_BIT_A2IE 0x02
  88. # define DS1337_BIT_A1IE 0x01
  89. #define DS1340_REG_CONTROL 0x07
  90. # define DS1340_BIT_OUT 0x80
  91. # define DS1340_BIT_FT 0x40
  92. # define DS1340_BIT_CALIB_SIGN 0x20
  93. # define DS1340_M_CALIBRATION 0x1f
  94. #define DS1340_REG_FLAG 0x09
  95. # define DS1340_BIT_OSF 0x80
  96. #define DS1337_REG_STATUS 0x0f
  97. # define DS1337_BIT_OSF 0x80
  98. # define DS3231_BIT_EN32KHZ 0x08
  99. # define DS1337_BIT_A2I 0x02
  100. # define DS1337_BIT_A1I 0x01
  101. #define DS1339_REG_ALARM1_SECS 0x07
  102. #define DS13XX_TRICKLE_CHARGER_MAGIC 0xa0
  103. #define RX8025_REG_CTRL1 0x0e
  104. # define RX8025_BIT_2412 0x20
  105. #define RX8025_REG_CTRL2 0x0f
  106. # define RX8025_BIT_PON 0x10
  107. # define RX8025_BIT_VDET 0x40
  108. # define RX8025_BIT_XST 0x20
  109. struct ds1307 {
  110. enum ds_type type;
  111. unsigned long flags;
  112. #define HAS_NVRAM 0 /* bit 0 == sysfs file active */
  113. #define HAS_ALARM 1 /* bit 1 == irq claimed */
  114. struct device *dev;
  115. struct regmap *regmap;
  116. const char *name;
  117. struct rtc_device *rtc;
  118. #ifdef CONFIG_COMMON_CLK
  119. struct clk_hw clks[2];
  120. #endif
  121. };
  122. struct chip_desc {
  123. unsigned alarm:1;
  124. u16 nvram_offset;
  125. u16 nvram_size;
  126. u8 offset; /* register's offset */
  127. u8 century_reg;
  128. u8 century_enable_bit;
  129. u8 century_bit;
  130. u8 bbsqi_bit;
  131. irq_handler_t irq_handler;
  132. const struct rtc_class_ops *rtc_ops;
  133. u16 trickle_charger_reg;
  134. u8 (*do_trickle_setup)(struct ds1307 *, u32,
  135. bool);
  136. };
  137. static int ds1307_get_time(struct device *dev, struct rtc_time *t);
  138. static int ds1307_set_time(struct device *dev, struct rtc_time *t);
  139. static u8 do_trickle_setup_ds1339(struct ds1307 *, u32 ohms, bool diode);
  140. static irqreturn_t rx8130_irq(int irq, void *dev_id);
  141. static int rx8130_read_alarm(struct device *dev, struct rtc_wkalrm *t);
  142. static int rx8130_set_alarm(struct device *dev, struct rtc_wkalrm *t);
  143. static int rx8130_alarm_irq_enable(struct device *dev, unsigned int enabled);
  144. static irqreturn_t mcp794xx_irq(int irq, void *dev_id);
  145. static int mcp794xx_read_alarm(struct device *dev, struct rtc_wkalrm *t);
  146. static int mcp794xx_set_alarm(struct device *dev, struct rtc_wkalrm *t);
  147. static int mcp794xx_alarm_irq_enable(struct device *dev, unsigned int enabled);
  148. static const struct rtc_class_ops rx8130_rtc_ops = {
  149. .read_time = ds1307_get_time,
  150. .set_time = ds1307_set_time,
  151. .read_alarm = rx8130_read_alarm,
  152. .set_alarm = rx8130_set_alarm,
  153. .alarm_irq_enable = rx8130_alarm_irq_enable,
  154. };
  155. static const struct rtc_class_ops mcp794xx_rtc_ops = {
  156. .read_time = ds1307_get_time,
  157. .set_time = ds1307_set_time,
  158. .read_alarm = mcp794xx_read_alarm,
  159. .set_alarm = mcp794xx_set_alarm,
  160. .alarm_irq_enable = mcp794xx_alarm_irq_enable,
  161. };
  162. static const struct chip_desc chips[last_ds_type] = {
  163. [ds_1307] = {
  164. .nvram_offset = 8,
  165. .nvram_size = 56,
  166. },
  167. [ds_1308] = {
  168. .nvram_offset = 8,
  169. .nvram_size = 56,
  170. },
  171. [ds_1337] = {
  172. .alarm = 1,
  173. .century_reg = DS1307_REG_MONTH,
  174. .century_bit = DS1337_BIT_CENTURY,
  175. },
  176. [ds_1338] = {
  177. .nvram_offset = 8,
  178. .nvram_size = 56,
  179. },
  180. [ds_1339] = {
  181. .alarm = 1,
  182. .century_reg = DS1307_REG_MONTH,
  183. .century_bit = DS1337_BIT_CENTURY,
  184. .bbsqi_bit = DS1339_BIT_BBSQI,
  185. .trickle_charger_reg = 0x10,
  186. .do_trickle_setup = &do_trickle_setup_ds1339,
  187. },
  188. [ds_1340] = {
  189. .century_reg = DS1307_REG_HOUR,
  190. .century_enable_bit = DS1340_BIT_CENTURY_EN,
  191. .century_bit = DS1340_BIT_CENTURY,
  192. .trickle_charger_reg = 0x08,
  193. },
  194. [ds_1341] = {
  195. .century_reg = DS1307_REG_MONTH,
  196. .century_bit = DS1337_BIT_CENTURY,
  197. },
  198. [ds_1388] = {
  199. .offset = 1,
  200. .trickle_charger_reg = 0x0a,
  201. },
  202. [ds_3231] = {
  203. .alarm = 1,
  204. .century_reg = DS1307_REG_MONTH,
  205. .century_bit = DS1337_BIT_CENTURY,
  206. .bbsqi_bit = DS3231_BIT_BBSQW,
  207. },
  208. [rx_8130] = {
  209. .alarm = 1,
  210. /* this is battery backed SRAM */
  211. .nvram_offset = 0x20,
  212. .nvram_size = 4, /* 32bit (4 word x 8 bit) */
  213. .offset = 0x10,
  214. .irq_handler = rx8130_irq,
  215. .rtc_ops = &rx8130_rtc_ops,
  216. },
  217. [mcp794xx] = {
  218. .alarm = 1,
  219. /* this is battery backed SRAM */
  220. .nvram_offset = 0x20,
  221. .nvram_size = 0x40,
  222. .irq_handler = mcp794xx_irq,
  223. .rtc_ops = &mcp794xx_rtc_ops,
  224. },
  225. };
  226. static const struct i2c_device_id ds1307_id[] = {
  227. { "ds1307", ds_1307 },
  228. { "ds1308", ds_1308 },
  229. { "ds1337", ds_1337 },
  230. { "ds1338", ds_1338 },
  231. { "ds1339", ds_1339 },
  232. { "ds1388", ds_1388 },
  233. { "ds1340", ds_1340 },
  234. { "ds1341", ds_1341 },
  235. { "ds3231", ds_3231 },
  236. { "m41t0", m41t0 },
  237. { "m41t00", m41t00 },
  238. { "mcp7940x", mcp794xx },
  239. { "mcp7941x", mcp794xx },
  240. { "pt7c4338", ds_1307 },
  241. { "rx8025", rx_8025 },
  242. { "isl12057", ds_1337 },
  243. { "rx8130", rx_8130 },
  244. { }
  245. };
  246. MODULE_DEVICE_TABLE(i2c, ds1307_id);
  247. #ifdef CONFIG_OF
  248. static const struct of_device_id ds1307_of_match[] = {
  249. {
  250. .compatible = "dallas,ds1307",
  251. .data = (void *)ds_1307
  252. },
  253. {
  254. .compatible = "dallas,ds1308",
  255. .data = (void *)ds_1308
  256. },
  257. {
  258. .compatible = "dallas,ds1337",
  259. .data = (void *)ds_1337
  260. },
  261. {
  262. .compatible = "dallas,ds1338",
  263. .data = (void *)ds_1338
  264. },
  265. {
  266. .compatible = "dallas,ds1339",
  267. .data = (void *)ds_1339
  268. },
  269. {
  270. .compatible = "dallas,ds1388",
  271. .data = (void *)ds_1388
  272. },
  273. {
  274. .compatible = "dallas,ds1340",
  275. .data = (void *)ds_1340
  276. },
  277. {
  278. .compatible = "dallas,ds1341",
  279. .data = (void *)ds_1341
  280. },
  281. {
  282. .compatible = "maxim,ds3231",
  283. .data = (void *)ds_3231
  284. },
  285. {
  286. .compatible = "st,m41t0",
  287. .data = (void *)m41t00
  288. },
  289. {
  290. .compatible = "st,m41t00",
  291. .data = (void *)m41t00
  292. },
  293. {
  294. .compatible = "microchip,mcp7940x",
  295. .data = (void *)mcp794xx
  296. },
  297. {
  298. .compatible = "microchip,mcp7941x",
  299. .data = (void *)mcp794xx
  300. },
  301. {
  302. .compatible = "pericom,pt7c4338",
  303. .data = (void *)ds_1307
  304. },
  305. {
  306. .compatible = "epson,rx8025",
  307. .data = (void *)rx_8025
  308. },
  309. {
  310. .compatible = "isil,isl12057",
  311. .data = (void *)ds_1337
  312. },
  313. {
  314. .compatible = "epson,rx8130",
  315. .data = (void *)rx_8130
  316. },
  317. { }
  318. };
  319. MODULE_DEVICE_TABLE(of, ds1307_of_match);
  320. #endif
  321. #ifdef CONFIG_ACPI
  322. static const struct acpi_device_id ds1307_acpi_ids[] = {
  323. { .id = "DS1307", .driver_data = ds_1307 },
  324. { .id = "DS1308", .driver_data = ds_1308 },
  325. { .id = "DS1337", .driver_data = ds_1337 },
  326. { .id = "DS1338", .driver_data = ds_1338 },
  327. { .id = "DS1339", .driver_data = ds_1339 },
  328. { .id = "DS1388", .driver_data = ds_1388 },
  329. { .id = "DS1340", .driver_data = ds_1340 },
  330. { .id = "DS1341", .driver_data = ds_1341 },
  331. { .id = "DS3231", .driver_data = ds_3231 },
  332. { .id = "M41T0", .driver_data = m41t0 },
  333. { .id = "M41T00", .driver_data = m41t00 },
  334. { .id = "MCP7940X", .driver_data = mcp794xx },
  335. { .id = "MCP7941X", .driver_data = mcp794xx },
  336. { .id = "PT7C4338", .driver_data = ds_1307 },
  337. { .id = "RX8025", .driver_data = rx_8025 },
  338. { .id = "ISL12057", .driver_data = ds_1337 },
  339. { .id = "RX8130", .driver_data = rx_8130 },
  340. { }
  341. };
  342. MODULE_DEVICE_TABLE(acpi, ds1307_acpi_ids);
  343. #endif
  344. /*
  345. * The ds1337 and ds1339 both have two alarms, but we only use the first
  346. * one (with a "seconds" field). For ds1337 we expect nINTA is our alarm
  347. * signal; ds1339 chips have only one alarm signal.
  348. */
  349. static irqreturn_t ds1307_irq(int irq, void *dev_id)
  350. {
  351. struct ds1307 *ds1307 = dev_id;
  352. struct mutex *lock = &ds1307->rtc->ops_lock;
  353. int stat, ret;
  354. mutex_lock(lock);
  355. ret = regmap_read(ds1307->regmap, DS1337_REG_STATUS, &stat);
  356. if (ret)
  357. goto out;
  358. if (stat & DS1337_BIT_A1I) {
  359. stat &= ~DS1337_BIT_A1I;
  360. regmap_write(ds1307->regmap, DS1337_REG_STATUS, stat);
  361. ret = regmap_update_bits(ds1307->regmap, DS1337_REG_CONTROL,
  362. DS1337_BIT_A1IE, 0);
  363. if (ret)
  364. goto out;
  365. rtc_update_irq(ds1307->rtc, 1, RTC_AF | RTC_IRQF);
  366. }
  367. out:
  368. mutex_unlock(lock);
  369. return IRQ_HANDLED;
  370. }
  371. /*----------------------------------------------------------------------*/
  372. static int ds1307_get_time(struct device *dev, struct rtc_time *t)
  373. {
  374. struct ds1307 *ds1307 = dev_get_drvdata(dev);
  375. int tmp, ret;
  376. const struct chip_desc *chip = &chips[ds1307->type];
  377. u8 regs[7];
  378. /* read the RTC date and time registers all at once */
  379. ret = regmap_bulk_read(ds1307->regmap, chip->offset, regs,
  380. sizeof(regs));
  381. if (ret) {
  382. dev_err(dev, "%s error %d\n", "read", ret);
  383. return ret;
  384. }
  385. dev_dbg(dev, "%s: %7ph\n", "read", regs);
  386. /* if oscillator fail bit is set, no data can be trusted */
  387. if (ds1307->type == m41t0 &&
  388. regs[DS1307_REG_MIN] & M41T0_BIT_OF) {
  389. dev_warn_once(dev, "oscillator failed, set time!\n");
  390. return -EINVAL;
  391. }
  392. t->tm_sec = bcd2bin(regs[DS1307_REG_SECS] & 0x7f);
  393. t->tm_min = bcd2bin(regs[DS1307_REG_MIN] & 0x7f);
  394. tmp = regs[DS1307_REG_HOUR] & 0x3f;
  395. t->tm_hour = bcd2bin(tmp);
  396. t->tm_wday = bcd2bin(regs[DS1307_REG_WDAY] & 0x07) - 1;
  397. t->tm_mday = bcd2bin(regs[DS1307_REG_MDAY] & 0x3f);
  398. tmp = regs[DS1307_REG_MONTH] & 0x1f;
  399. t->tm_mon = bcd2bin(tmp) - 1;
  400. t->tm_year = bcd2bin(regs[DS1307_REG_YEAR]) + 100;
  401. if (regs[chip->century_reg] & chip->century_bit &&
  402. IS_ENABLED(CONFIG_RTC_DRV_DS1307_CENTURY))
  403. t->tm_year += 100;
  404. dev_dbg(dev, "%s secs=%d, mins=%d, "
  405. "hours=%d, mday=%d, mon=%d, year=%d, wday=%d\n",
  406. "read", t->tm_sec, t->tm_min,
  407. t->tm_hour, t->tm_mday,
  408. t->tm_mon, t->tm_year, t->tm_wday);
  409. return 0;
  410. }
  411. static int ds1307_set_time(struct device *dev, struct rtc_time *t)
  412. {
  413. struct ds1307 *ds1307 = dev_get_drvdata(dev);
  414. const struct chip_desc *chip = &chips[ds1307->type];
  415. int result;
  416. int tmp;
  417. u8 regs[7];
  418. dev_dbg(dev, "%s secs=%d, mins=%d, "
  419. "hours=%d, mday=%d, mon=%d, year=%d, wday=%d\n",
  420. "write", t->tm_sec, t->tm_min,
  421. t->tm_hour, t->tm_mday,
  422. t->tm_mon, t->tm_year, t->tm_wday);
  423. if (t->tm_year < 100)
  424. return -EINVAL;
  425. #ifdef CONFIG_RTC_DRV_DS1307_CENTURY
  426. if (t->tm_year > (chip->century_bit ? 299 : 199))
  427. return -EINVAL;
  428. #else
  429. if (t->tm_year > 199)
  430. return -EINVAL;
  431. #endif
  432. regs[DS1307_REG_SECS] = bin2bcd(t->tm_sec);
  433. regs[DS1307_REG_MIN] = bin2bcd(t->tm_min);
  434. regs[DS1307_REG_HOUR] = bin2bcd(t->tm_hour);
  435. regs[DS1307_REG_WDAY] = bin2bcd(t->tm_wday + 1);
  436. regs[DS1307_REG_MDAY] = bin2bcd(t->tm_mday);
  437. regs[DS1307_REG_MONTH] = bin2bcd(t->tm_mon + 1);
  438. /* assume 20YY not 19YY */
  439. tmp = t->tm_year - 100;
  440. regs[DS1307_REG_YEAR] = bin2bcd(tmp);
  441. if (chip->century_enable_bit)
  442. regs[chip->century_reg] |= chip->century_enable_bit;
  443. if (t->tm_year > 199 && chip->century_bit)
  444. regs[chip->century_reg] |= chip->century_bit;
  445. if (ds1307->type == mcp794xx) {
  446. /*
  447. * these bits were cleared when preparing the date/time
  448. * values and need to be set again before writing the
  449. * regsfer out to the device.
  450. */
  451. regs[DS1307_REG_SECS] |= MCP794XX_BIT_ST;
  452. regs[DS1307_REG_WDAY] |= MCP794XX_BIT_VBATEN;
  453. }
  454. dev_dbg(dev, "%s: %7ph\n", "write", regs);
  455. result = regmap_bulk_write(ds1307->regmap, chip->offset, regs,
  456. sizeof(regs));
  457. if (result) {
  458. dev_err(dev, "%s error %d\n", "write", result);
  459. return result;
  460. }
  461. return 0;
  462. }
  463. static int ds1337_read_alarm(struct device *dev, struct rtc_wkalrm *t)
  464. {
  465. struct ds1307 *ds1307 = dev_get_drvdata(dev);
  466. int ret;
  467. u8 regs[9];
  468. if (!test_bit(HAS_ALARM, &ds1307->flags))
  469. return -EINVAL;
  470. /* read all ALARM1, ALARM2, and status registers at once */
  471. ret = regmap_bulk_read(ds1307->regmap, DS1339_REG_ALARM1_SECS,
  472. regs, sizeof(regs));
  473. if (ret) {
  474. dev_err(dev, "%s error %d\n", "alarm read", ret);
  475. return ret;
  476. }
  477. dev_dbg(dev, "%s: %4ph, %3ph, %2ph\n", "alarm read",
  478. &regs[0], &regs[4], &regs[7]);
  479. /*
  480. * report alarm time (ALARM1); assume 24 hour and day-of-month modes,
  481. * and that all four fields are checked matches
  482. */
  483. t->time.tm_sec = bcd2bin(regs[0] & 0x7f);
  484. t->time.tm_min = bcd2bin(regs[1] & 0x7f);
  485. t->time.tm_hour = bcd2bin(regs[2] & 0x3f);
  486. t->time.tm_mday = bcd2bin(regs[3] & 0x3f);
  487. /* ... and status */
  488. t->enabled = !!(regs[7] & DS1337_BIT_A1IE);
  489. t->pending = !!(regs[8] & DS1337_BIT_A1I);
  490. dev_dbg(dev, "%s secs=%d, mins=%d, "
  491. "hours=%d, mday=%d, enabled=%d, pending=%d\n",
  492. "alarm read", t->time.tm_sec, t->time.tm_min,
  493. t->time.tm_hour, t->time.tm_mday,
  494. t->enabled, t->pending);
  495. return 0;
  496. }
  497. static int ds1337_set_alarm(struct device *dev, struct rtc_wkalrm *t)
  498. {
  499. struct ds1307 *ds1307 = dev_get_drvdata(dev);
  500. unsigned char regs[9];
  501. u8 control, status;
  502. int ret;
  503. if (!test_bit(HAS_ALARM, &ds1307->flags))
  504. return -EINVAL;
  505. dev_dbg(dev, "%s secs=%d, mins=%d, "
  506. "hours=%d, mday=%d, enabled=%d, pending=%d\n",
  507. "alarm set", t->time.tm_sec, t->time.tm_min,
  508. t->time.tm_hour, t->time.tm_mday,
  509. t->enabled, t->pending);
  510. /* read current status of both alarms and the chip */
  511. ret = regmap_bulk_read(ds1307->regmap, DS1339_REG_ALARM1_SECS, regs,
  512. sizeof(regs));
  513. if (ret) {
  514. dev_err(dev, "%s error %d\n", "alarm write", ret);
  515. return ret;
  516. }
  517. control = regs[7];
  518. status = regs[8];
  519. dev_dbg(dev, "%s: %4ph, %3ph, %02x %02x\n", "alarm set (old status)",
  520. &regs[0], &regs[4], control, status);
  521. /* set ALARM1, using 24 hour and day-of-month modes */
  522. regs[0] = bin2bcd(t->time.tm_sec);
  523. regs[1] = bin2bcd(t->time.tm_min);
  524. regs[2] = bin2bcd(t->time.tm_hour);
  525. regs[3] = bin2bcd(t->time.tm_mday);
  526. /* set ALARM2 to non-garbage */
  527. regs[4] = 0;
  528. regs[5] = 0;
  529. regs[6] = 0;
  530. /* disable alarms */
  531. regs[7] = control & ~(DS1337_BIT_A1IE | DS1337_BIT_A2IE);
  532. regs[8] = status & ~(DS1337_BIT_A1I | DS1337_BIT_A2I);
  533. ret = regmap_bulk_write(ds1307->regmap, DS1339_REG_ALARM1_SECS, regs,
  534. sizeof(regs));
  535. if (ret) {
  536. dev_err(dev, "can't set alarm time\n");
  537. return ret;
  538. }
  539. /* optionally enable ALARM1 */
  540. if (t->enabled) {
  541. dev_dbg(dev, "alarm IRQ armed\n");
  542. regs[7] |= DS1337_BIT_A1IE; /* only ALARM1 is used */
  543. regmap_write(ds1307->regmap, DS1337_REG_CONTROL, regs[7]);
  544. }
  545. return 0;
  546. }
  547. static int ds1307_alarm_irq_enable(struct device *dev, unsigned int enabled)
  548. {
  549. struct ds1307 *ds1307 = dev_get_drvdata(dev);
  550. if (!test_bit(HAS_ALARM, &ds1307->flags))
  551. return -ENOTTY;
  552. return regmap_update_bits(ds1307->regmap, DS1337_REG_CONTROL,
  553. DS1337_BIT_A1IE,
  554. enabled ? DS1337_BIT_A1IE : 0);
  555. }
  556. static const struct rtc_class_ops ds13xx_rtc_ops = {
  557. .read_time = ds1307_get_time,
  558. .set_time = ds1307_set_time,
  559. .read_alarm = ds1337_read_alarm,
  560. .set_alarm = ds1337_set_alarm,
  561. .alarm_irq_enable = ds1307_alarm_irq_enable,
  562. };
  563. /*----------------------------------------------------------------------*/
  564. /*
  565. * Alarm support for rx8130 devices.
  566. */
  567. #define RX8130_REG_ALARM_MIN 0x07
  568. #define RX8130_REG_ALARM_HOUR 0x08
  569. #define RX8130_REG_ALARM_WEEK_OR_DAY 0x09
  570. #define RX8130_REG_EXTENSION 0x0c
  571. #define RX8130_REG_EXTENSION_WADA BIT(3)
  572. #define RX8130_REG_FLAG 0x0d
  573. #define RX8130_REG_FLAG_AF BIT(3)
  574. #define RX8130_REG_CONTROL0 0x0e
  575. #define RX8130_REG_CONTROL0_AIE BIT(3)
  576. static irqreturn_t rx8130_irq(int irq, void *dev_id)
  577. {
  578. struct ds1307 *ds1307 = dev_id;
  579. struct mutex *lock = &ds1307->rtc->ops_lock;
  580. u8 ctl[3];
  581. int ret;
  582. mutex_lock(lock);
  583. /* Read control registers. */
  584. ret = regmap_bulk_read(ds1307->regmap, RX8130_REG_EXTENSION, ctl,
  585. sizeof(ctl));
  586. if (ret < 0)
  587. goto out;
  588. if (!(ctl[1] & RX8130_REG_FLAG_AF))
  589. goto out;
  590. ctl[1] &= ~RX8130_REG_FLAG_AF;
  591. ctl[2] &= ~RX8130_REG_CONTROL0_AIE;
  592. ret = regmap_bulk_write(ds1307->regmap, RX8130_REG_EXTENSION, ctl,
  593. sizeof(ctl));
  594. if (ret < 0)
  595. goto out;
  596. rtc_update_irq(ds1307->rtc, 1, RTC_AF | RTC_IRQF);
  597. out:
  598. mutex_unlock(lock);
  599. return IRQ_HANDLED;
  600. }
  601. static int rx8130_read_alarm(struct device *dev, struct rtc_wkalrm *t)
  602. {
  603. struct ds1307 *ds1307 = dev_get_drvdata(dev);
  604. u8 ald[3], ctl[3];
  605. int ret;
  606. if (!test_bit(HAS_ALARM, &ds1307->flags))
  607. return -EINVAL;
  608. /* Read alarm registers. */
  609. ret = regmap_bulk_read(ds1307->regmap, RX8130_REG_ALARM_MIN, ald,
  610. sizeof(ald));
  611. if (ret < 0)
  612. return ret;
  613. /* Read control registers. */
  614. ret = regmap_bulk_read(ds1307->regmap, RX8130_REG_EXTENSION, ctl,
  615. sizeof(ctl));
  616. if (ret < 0)
  617. return ret;
  618. t->enabled = !!(ctl[2] & RX8130_REG_CONTROL0_AIE);
  619. t->pending = !!(ctl[1] & RX8130_REG_FLAG_AF);
  620. /* Report alarm 0 time assuming 24-hour and day-of-month modes. */
  621. t->time.tm_sec = -1;
  622. t->time.tm_min = bcd2bin(ald[0] & 0x7f);
  623. t->time.tm_hour = bcd2bin(ald[1] & 0x7f);
  624. t->time.tm_wday = -1;
  625. t->time.tm_mday = bcd2bin(ald[2] & 0x7f);
  626. t->time.tm_mon = -1;
  627. t->time.tm_year = -1;
  628. t->time.tm_yday = -1;
  629. t->time.tm_isdst = -1;
  630. dev_dbg(dev, "%s, sec=%d min=%d hour=%d wday=%d mday=%d mon=%d enabled=%d\n",
  631. __func__, t->time.tm_sec, t->time.tm_min, t->time.tm_hour,
  632. t->time.tm_wday, t->time.tm_mday, t->time.tm_mon, t->enabled);
  633. return 0;
  634. }
  635. static int rx8130_set_alarm(struct device *dev, struct rtc_wkalrm *t)
  636. {
  637. struct ds1307 *ds1307 = dev_get_drvdata(dev);
  638. u8 ald[3], ctl[3];
  639. int ret;
  640. if (!test_bit(HAS_ALARM, &ds1307->flags))
  641. return -EINVAL;
  642. dev_dbg(dev, "%s, sec=%d min=%d hour=%d wday=%d mday=%d mon=%d "
  643. "enabled=%d pending=%d\n", __func__,
  644. t->time.tm_sec, t->time.tm_min, t->time.tm_hour,
  645. t->time.tm_wday, t->time.tm_mday, t->time.tm_mon,
  646. t->enabled, t->pending);
  647. /* Read control registers. */
  648. ret = regmap_bulk_read(ds1307->regmap, RX8130_REG_EXTENSION, ctl,
  649. sizeof(ctl));
  650. if (ret < 0)
  651. return ret;
  652. ctl[0] &= ~RX8130_REG_EXTENSION_WADA;
  653. ctl[1] |= RX8130_REG_FLAG_AF;
  654. ctl[2] &= ~RX8130_REG_CONTROL0_AIE;
  655. ret = regmap_bulk_write(ds1307->regmap, RX8130_REG_EXTENSION, ctl,
  656. sizeof(ctl));
  657. if (ret < 0)
  658. return ret;
  659. /* Hardware alarm precision is 1 minute! */
  660. ald[0] = bin2bcd(t->time.tm_min);
  661. ald[1] = bin2bcd(t->time.tm_hour);
  662. ald[2] = bin2bcd(t->time.tm_mday);
  663. ret = regmap_bulk_write(ds1307->regmap, RX8130_REG_ALARM_MIN, ald,
  664. sizeof(ald));
  665. if (ret < 0)
  666. return ret;
  667. if (!t->enabled)
  668. return 0;
  669. ctl[2] |= RX8130_REG_CONTROL0_AIE;
  670. return regmap_bulk_write(ds1307->regmap, RX8130_REG_EXTENSION, ctl,
  671. sizeof(ctl));
  672. }
  673. static int rx8130_alarm_irq_enable(struct device *dev, unsigned int enabled)
  674. {
  675. struct ds1307 *ds1307 = dev_get_drvdata(dev);
  676. int ret, reg;
  677. if (!test_bit(HAS_ALARM, &ds1307->flags))
  678. return -EINVAL;
  679. ret = regmap_read(ds1307->regmap, RX8130_REG_CONTROL0, &reg);
  680. if (ret < 0)
  681. return ret;
  682. if (enabled)
  683. reg |= RX8130_REG_CONTROL0_AIE;
  684. else
  685. reg &= ~RX8130_REG_CONTROL0_AIE;
  686. return regmap_write(ds1307->regmap, RX8130_REG_CONTROL0, reg);
  687. }
  688. /*----------------------------------------------------------------------*/
  689. /*
  690. * Alarm support for mcp794xx devices.
  691. */
  692. #define MCP794XX_REG_CONTROL 0x07
  693. # define MCP794XX_BIT_ALM0_EN 0x10
  694. # define MCP794XX_BIT_ALM1_EN 0x20
  695. #define MCP794XX_REG_ALARM0_BASE 0x0a
  696. #define MCP794XX_REG_ALARM0_CTRL 0x0d
  697. #define MCP794XX_REG_ALARM1_BASE 0x11
  698. #define MCP794XX_REG_ALARM1_CTRL 0x14
  699. # define MCP794XX_BIT_ALMX_IF BIT(3)
  700. # define MCP794XX_BIT_ALMX_C0 BIT(4)
  701. # define MCP794XX_BIT_ALMX_C1 BIT(5)
  702. # define MCP794XX_BIT_ALMX_C2 BIT(6)
  703. # define MCP794XX_BIT_ALMX_POL BIT(7)
  704. # define MCP794XX_MSK_ALMX_MATCH (MCP794XX_BIT_ALMX_C0 | \
  705. MCP794XX_BIT_ALMX_C1 | \
  706. MCP794XX_BIT_ALMX_C2)
  707. static irqreturn_t mcp794xx_irq(int irq, void *dev_id)
  708. {
  709. struct ds1307 *ds1307 = dev_id;
  710. struct mutex *lock = &ds1307->rtc->ops_lock;
  711. int reg, ret;
  712. mutex_lock(lock);
  713. /* Check and clear alarm 0 interrupt flag. */
  714. ret = regmap_read(ds1307->regmap, MCP794XX_REG_ALARM0_CTRL, &reg);
  715. if (ret)
  716. goto out;
  717. if (!(reg & MCP794XX_BIT_ALMX_IF))
  718. goto out;
  719. reg &= ~MCP794XX_BIT_ALMX_IF;
  720. ret = regmap_write(ds1307->regmap, MCP794XX_REG_ALARM0_CTRL, reg);
  721. if (ret)
  722. goto out;
  723. /* Disable alarm 0. */
  724. ret = regmap_update_bits(ds1307->regmap, MCP794XX_REG_CONTROL,
  725. MCP794XX_BIT_ALM0_EN, 0);
  726. if (ret)
  727. goto out;
  728. rtc_update_irq(ds1307->rtc, 1, RTC_AF | RTC_IRQF);
  729. out:
  730. mutex_unlock(lock);
  731. return IRQ_HANDLED;
  732. }
  733. static int mcp794xx_read_alarm(struct device *dev, struct rtc_wkalrm *t)
  734. {
  735. struct ds1307 *ds1307 = dev_get_drvdata(dev);
  736. u8 regs[10];
  737. int ret;
  738. if (!test_bit(HAS_ALARM, &ds1307->flags))
  739. return -EINVAL;
  740. /* Read control and alarm 0 registers. */
  741. ret = regmap_bulk_read(ds1307->regmap, MCP794XX_REG_CONTROL, regs,
  742. sizeof(regs));
  743. if (ret)
  744. return ret;
  745. t->enabled = !!(regs[0] & MCP794XX_BIT_ALM0_EN);
  746. /* Report alarm 0 time assuming 24-hour and day-of-month modes. */
  747. t->time.tm_sec = bcd2bin(regs[3] & 0x7f);
  748. t->time.tm_min = bcd2bin(regs[4] & 0x7f);
  749. t->time.tm_hour = bcd2bin(regs[5] & 0x3f);
  750. t->time.tm_wday = bcd2bin(regs[6] & 0x7) - 1;
  751. t->time.tm_mday = bcd2bin(regs[7] & 0x3f);
  752. t->time.tm_mon = bcd2bin(regs[8] & 0x1f) - 1;
  753. t->time.tm_year = -1;
  754. t->time.tm_yday = -1;
  755. t->time.tm_isdst = -1;
  756. dev_dbg(dev, "%s, sec=%d min=%d hour=%d wday=%d mday=%d mon=%d "
  757. "enabled=%d polarity=%d irq=%d match=%lu\n", __func__,
  758. t->time.tm_sec, t->time.tm_min, t->time.tm_hour,
  759. t->time.tm_wday, t->time.tm_mday, t->time.tm_mon, t->enabled,
  760. !!(regs[6] & MCP794XX_BIT_ALMX_POL),
  761. !!(regs[6] & MCP794XX_BIT_ALMX_IF),
  762. (regs[6] & MCP794XX_MSK_ALMX_MATCH) >> 4);
  763. return 0;
  764. }
  765. /*
  766. * We may have a random RTC weekday, therefore calculate alarm weekday based
  767. * on current weekday we read from the RTC timekeeping regs
  768. */
  769. static int mcp794xx_alm_weekday(struct device *dev, struct rtc_time *tm_alarm)
  770. {
  771. struct rtc_time tm_now;
  772. int days_now, days_alarm, ret;
  773. ret = ds1307_get_time(dev, &tm_now);
  774. if (ret)
  775. return ret;
  776. days_now = div_s64(rtc_tm_to_time64(&tm_now), 24 * 60 * 60);
  777. days_alarm = div_s64(rtc_tm_to_time64(tm_alarm), 24 * 60 * 60);
  778. return (tm_now.tm_wday + days_alarm - days_now) % 7 + 1;
  779. }
  780. static int mcp794xx_set_alarm(struct device *dev, struct rtc_wkalrm *t)
  781. {
  782. struct ds1307 *ds1307 = dev_get_drvdata(dev);
  783. unsigned char regs[10];
  784. int wday, ret;
  785. if (!test_bit(HAS_ALARM, &ds1307->flags))
  786. return -EINVAL;
  787. wday = mcp794xx_alm_weekday(dev, &t->time);
  788. if (wday < 0)
  789. return wday;
  790. dev_dbg(dev, "%s, sec=%d min=%d hour=%d wday=%d mday=%d mon=%d "
  791. "enabled=%d pending=%d\n", __func__,
  792. t->time.tm_sec, t->time.tm_min, t->time.tm_hour,
  793. t->time.tm_wday, t->time.tm_mday, t->time.tm_mon,
  794. t->enabled, t->pending);
  795. /* Read control and alarm 0 registers. */
  796. ret = regmap_bulk_read(ds1307->regmap, MCP794XX_REG_CONTROL, regs,
  797. sizeof(regs));
  798. if (ret)
  799. return ret;
  800. /* Set alarm 0, using 24-hour and day-of-month modes. */
  801. regs[3] = bin2bcd(t->time.tm_sec);
  802. regs[4] = bin2bcd(t->time.tm_min);
  803. regs[5] = bin2bcd(t->time.tm_hour);
  804. regs[6] = wday;
  805. regs[7] = bin2bcd(t->time.tm_mday);
  806. regs[8] = bin2bcd(t->time.tm_mon + 1);
  807. /* Clear the alarm 0 interrupt flag. */
  808. regs[6] &= ~MCP794XX_BIT_ALMX_IF;
  809. /* Set alarm match: second, minute, hour, day, date, month. */
  810. regs[6] |= MCP794XX_MSK_ALMX_MATCH;
  811. /* Disable interrupt. We will not enable until completely programmed */
  812. regs[0] &= ~MCP794XX_BIT_ALM0_EN;
  813. ret = regmap_bulk_write(ds1307->regmap, MCP794XX_REG_CONTROL, regs,
  814. sizeof(regs));
  815. if (ret)
  816. return ret;
  817. if (!t->enabled)
  818. return 0;
  819. regs[0] |= MCP794XX_BIT_ALM0_EN;
  820. return regmap_write(ds1307->regmap, MCP794XX_REG_CONTROL, regs[0]);
  821. }
  822. static int mcp794xx_alarm_irq_enable(struct device *dev, unsigned int enabled)
  823. {
  824. struct ds1307 *ds1307 = dev_get_drvdata(dev);
  825. if (!test_bit(HAS_ALARM, &ds1307->flags))
  826. return -EINVAL;
  827. return regmap_update_bits(ds1307->regmap, MCP794XX_REG_CONTROL,
  828. MCP794XX_BIT_ALM0_EN,
  829. enabled ? MCP794XX_BIT_ALM0_EN : 0);
  830. }
  831. /*----------------------------------------------------------------------*/
  832. static int ds1307_nvram_read(void *priv, unsigned int offset, void *val,
  833. size_t bytes)
  834. {
  835. struct ds1307 *ds1307 = priv;
  836. const struct chip_desc *chip = &chips[ds1307->type];
  837. return regmap_bulk_read(ds1307->regmap, chip->nvram_offset + offset,
  838. val, bytes);
  839. }
  840. static int ds1307_nvram_write(void *priv, unsigned int offset, void *val,
  841. size_t bytes)
  842. {
  843. struct ds1307 *ds1307 = priv;
  844. const struct chip_desc *chip = &chips[ds1307->type];
  845. return regmap_bulk_write(ds1307->regmap, chip->nvram_offset + offset,
  846. val, bytes);
  847. }
  848. /*----------------------------------------------------------------------*/
  849. static u8 do_trickle_setup_ds1339(struct ds1307 *ds1307,
  850. u32 ohms, bool diode)
  851. {
  852. u8 setup = (diode) ? DS1307_TRICKLE_CHARGER_DIODE :
  853. DS1307_TRICKLE_CHARGER_NO_DIODE;
  854. switch (ohms) {
  855. case 250:
  856. setup |= DS1307_TRICKLE_CHARGER_250_OHM;
  857. break;
  858. case 2000:
  859. setup |= DS1307_TRICKLE_CHARGER_2K_OHM;
  860. break;
  861. case 4000:
  862. setup |= DS1307_TRICKLE_CHARGER_4K_OHM;
  863. break;
  864. default:
  865. dev_warn(ds1307->dev,
  866. "Unsupported ohm value %u in dt\n", ohms);
  867. return 0;
  868. }
  869. return setup;
  870. }
  871. static u8 ds1307_trickle_init(struct ds1307 *ds1307,
  872. const struct chip_desc *chip)
  873. {
  874. u32 ohms;
  875. bool diode = true;
  876. if (!chip->do_trickle_setup)
  877. return 0;
  878. if (device_property_read_u32(ds1307->dev, "trickle-resistor-ohms",
  879. &ohms))
  880. return 0;
  881. if (device_property_read_bool(ds1307->dev, "trickle-diode-disable"))
  882. diode = false;
  883. return chip->do_trickle_setup(ds1307, ohms, diode);
  884. }
  885. /*----------------------------------------------------------------------*/
  886. #ifdef CONFIG_RTC_DRV_DS1307_HWMON
  887. /*
  888. * Temperature sensor support for ds3231 devices.
  889. */
  890. #define DS3231_REG_TEMPERATURE 0x11
  891. /*
  892. * A user-initiated temperature conversion is not started by this function,
  893. * so the temperature is updated once every 64 seconds.
  894. */
  895. static int ds3231_hwmon_read_temp(struct device *dev, s32 *mC)
  896. {
  897. struct ds1307 *ds1307 = dev_get_drvdata(dev);
  898. u8 temp_buf[2];
  899. s16 temp;
  900. int ret;
  901. ret = regmap_bulk_read(ds1307->regmap, DS3231_REG_TEMPERATURE,
  902. temp_buf, sizeof(temp_buf));
  903. if (ret)
  904. return ret;
  905. /*
  906. * Temperature is represented as a 10-bit code with a resolution of
  907. * 0.25 degree celsius and encoded in two's complement format.
  908. */
  909. temp = (temp_buf[0] << 8) | temp_buf[1];
  910. temp >>= 6;
  911. *mC = temp * 250;
  912. return 0;
  913. }
  914. static ssize_t ds3231_hwmon_show_temp(struct device *dev,
  915. struct device_attribute *attr, char *buf)
  916. {
  917. int ret;
  918. s32 temp;
  919. ret = ds3231_hwmon_read_temp(dev, &temp);
  920. if (ret)
  921. return ret;
  922. return sprintf(buf, "%d\n", temp);
  923. }
  924. static SENSOR_DEVICE_ATTR(temp1_input, 0444, ds3231_hwmon_show_temp,
  925. NULL, 0);
  926. static struct attribute *ds3231_hwmon_attrs[] = {
  927. &sensor_dev_attr_temp1_input.dev_attr.attr,
  928. NULL,
  929. };
  930. ATTRIBUTE_GROUPS(ds3231_hwmon);
  931. static void ds1307_hwmon_register(struct ds1307 *ds1307)
  932. {
  933. struct device *dev;
  934. if (ds1307->type != ds_3231)
  935. return;
  936. dev = devm_hwmon_device_register_with_groups(ds1307->dev, ds1307->name,
  937. ds1307,
  938. ds3231_hwmon_groups);
  939. if (IS_ERR(dev)) {
  940. dev_warn(ds1307->dev, "unable to register hwmon device %ld\n",
  941. PTR_ERR(dev));
  942. }
  943. }
  944. #else
  945. static void ds1307_hwmon_register(struct ds1307 *ds1307)
  946. {
  947. }
  948. #endif /* CONFIG_RTC_DRV_DS1307_HWMON */
  949. /*----------------------------------------------------------------------*/
  950. /*
  951. * Square-wave output support for DS3231
  952. * Datasheet: https://datasheets.maximintegrated.com/en/ds/DS3231.pdf
  953. */
  954. #ifdef CONFIG_COMMON_CLK
  955. enum {
  956. DS3231_CLK_SQW = 0,
  957. DS3231_CLK_32KHZ,
  958. };
  959. #define clk_sqw_to_ds1307(clk) \
  960. container_of(clk, struct ds1307, clks[DS3231_CLK_SQW])
  961. #define clk_32khz_to_ds1307(clk) \
  962. container_of(clk, struct ds1307, clks[DS3231_CLK_32KHZ])
  963. static int ds3231_clk_sqw_rates[] = {
  964. 1,
  965. 1024,
  966. 4096,
  967. 8192,
  968. };
  969. static int ds1337_write_control(struct ds1307 *ds1307, u8 mask, u8 value)
  970. {
  971. struct mutex *lock = &ds1307->rtc->ops_lock;
  972. int ret;
  973. mutex_lock(lock);
  974. ret = regmap_update_bits(ds1307->regmap, DS1337_REG_CONTROL,
  975. mask, value);
  976. mutex_unlock(lock);
  977. return ret;
  978. }
  979. static unsigned long ds3231_clk_sqw_recalc_rate(struct clk_hw *hw,
  980. unsigned long parent_rate)
  981. {
  982. struct ds1307 *ds1307 = clk_sqw_to_ds1307(hw);
  983. int control, ret;
  984. int rate_sel = 0;
  985. ret = regmap_read(ds1307->regmap, DS1337_REG_CONTROL, &control);
  986. if (ret)
  987. return ret;
  988. if (control & DS1337_BIT_RS1)
  989. rate_sel += 1;
  990. if (control & DS1337_BIT_RS2)
  991. rate_sel += 2;
  992. return ds3231_clk_sqw_rates[rate_sel];
  993. }
  994. static long ds3231_clk_sqw_round_rate(struct clk_hw *hw, unsigned long rate,
  995. unsigned long *prate)
  996. {
  997. int i;
  998. for (i = ARRAY_SIZE(ds3231_clk_sqw_rates) - 1; i >= 0; i--) {
  999. if (ds3231_clk_sqw_rates[i] <= rate)
  1000. return ds3231_clk_sqw_rates[i];
  1001. }
  1002. return 0;
  1003. }
  1004. static int ds3231_clk_sqw_set_rate(struct clk_hw *hw, unsigned long rate,
  1005. unsigned long parent_rate)
  1006. {
  1007. struct ds1307 *ds1307 = clk_sqw_to_ds1307(hw);
  1008. int control = 0;
  1009. int rate_sel;
  1010. for (rate_sel = 0; rate_sel < ARRAY_SIZE(ds3231_clk_sqw_rates);
  1011. rate_sel++) {
  1012. if (ds3231_clk_sqw_rates[rate_sel] == rate)
  1013. break;
  1014. }
  1015. if (rate_sel == ARRAY_SIZE(ds3231_clk_sqw_rates))
  1016. return -EINVAL;
  1017. if (rate_sel & 1)
  1018. control |= DS1337_BIT_RS1;
  1019. if (rate_sel & 2)
  1020. control |= DS1337_BIT_RS2;
  1021. return ds1337_write_control(ds1307, DS1337_BIT_RS1 | DS1337_BIT_RS2,
  1022. control);
  1023. }
  1024. static int ds3231_clk_sqw_prepare(struct clk_hw *hw)
  1025. {
  1026. struct ds1307 *ds1307 = clk_sqw_to_ds1307(hw);
  1027. return ds1337_write_control(ds1307, DS1337_BIT_INTCN, 0);
  1028. }
  1029. static void ds3231_clk_sqw_unprepare(struct clk_hw *hw)
  1030. {
  1031. struct ds1307 *ds1307 = clk_sqw_to_ds1307(hw);
  1032. ds1337_write_control(ds1307, DS1337_BIT_INTCN, DS1337_BIT_INTCN);
  1033. }
  1034. static int ds3231_clk_sqw_is_prepared(struct clk_hw *hw)
  1035. {
  1036. struct ds1307 *ds1307 = clk_sqw_to_ds1307(hw);
  1037. int control, ret;
  1038. ret = regmap_read(ds1307->regmap, DS1337_REG_CONTROL, &control);
  1039. if (ret)
  1040. return ret;
  1041. return !(control & DS1337_BIT_INTCN);
  1042. }
  1043. static const struct clk_ops ds3231_clk_sqw_ops = {
  1044. .prepare = ds3231_clk_sqw_prepare,
  1045. .unprepare = ds3231_clk_sqw_unprepare,
  1046. .is_prepared = ds3231_clk_sqw_is_prepared,
  1047. .recalc_rate = ds3231_clk_sqw_recalc_rate,
  1048. .round_rate = ds3231_clk_sqw_round_rate,
  1049. .set_rate = ds3231_clk_sqw_set_rate,
  1050. };
  1051. static unsigned long ds3231_clk_32khz_recalc_rate(struct clk_hw *hw,
  1052. unsigned long parent_rate)
  1053. {
  1054. return 32768;
  1055. }
  1056. static int ds3231_clk_32khz_control(struct ds1307 *ds1307, bool enable)
  1057. {
  1058. struct mutex *lock = &ds1307->rtc->ops_lock;
  1059. int ret;
  1060. mutex_lock(lock);
  1061. ret = regmap_update_bits(ds1307->regmap, DS1337_REG_STATUS,
  1062. DS3231_BIT_EN32KHZ,
  1063. enable ? DS3231_BIT_EN32KHZ : 0);
  1064. mutex_unlock(lock);
  1065. return ret;
  1066. }
  1067. static int ds3231_clk_32khz_prepare(struct clk_hw *hw)
  1068. {
  1069. struct ds1307 *ds1307 = clk_32khz_to_ds1307(hw);
  1070. return ds3231_clk_32khz_control(ds1307, true);
  1071. }
  1072. static void ds3231_clk_32khz_unprepare(struct clk_hw *hw)
  1073. {
  1074. struct ds1307 *ds1307 = clk_32khz_to_ds1307(hw);
  1075. ds3231_clk_32khz_control(ds1307, false);
  1076. }
  1077. static int ds3231_clk_32khz_is_prepared(struct clk_hw *hw)
  1078. {
  1079. struct ds1307 *ds1307 = clk_32khz_to_ds1307(hw);
  1080. int status, ret;
  1081. ret = regmap_read(ds1307->regmap, DS1337_REG_STATUS, &status);
  1082. if (ret)
  1083. return ret;
  1084. return !!(status & DS3231_BIT_EN32KHZ);
  1085. }
  1086. static const struct clk_ops ds3231_clk_32khz_ops = {
  1087. .prepare = ds3231_clk_32khz_prepare,
  1088. .unprepare = ds3231_clk_32khz_unprepare,
  1089. .is_prepared = ds3231_clk_32khz_is_prepared,
  1090. .recalc_rate = ds3231_clk_32khz_recalc_rate,
  1091. };
  1092. static struct clk_init_data ds3231_clks_init[] = {
  1093. [DS3231_CLK_SQW] = {
  1094. .name = "ds3231_clk_sqw",
  1095. .ops = &ds3231_clk_sqw_ops,
  1096. },
  1097. [DS3231_CLK_32KHZ] = {
  1098. .name = "ds3231_clk_32khz",
  1099. .ops = &ds3231_clk_32khz_ops,
  1100. },
  1101. };
  1102. static int ds3231_clks_register(struct ds1307 *ds1307)
  1103. {
  1104. struct device_node *node = ds1307->dev->of_node;
  1105. struct clk_onecell_data *onecell;
  1106. int i;
  1107. onecell = devm_kzalloc(ds1307->dev, sizeof(*onecell), GFP_KERNEL);
  1108. if (!onecell)
  1109. return -ENOMEM;
  1110. onecell->clk_num = ARRAY_SIZE(ds3231_clks_init);
  1111. onecell->clks = devm_kcalloc(ds1307->dev, onecell->clk_num,
  1112. sizeof(onecell->clks[0]), GFP_KERNEL);
  1113. if (!onecell->clks)
  1114. return -ENOMEM;
  1115. for (i = 0; i < ARRAY_SIZE(ds3231_clks_init); i++) {
  1116. struct clk_init_data init = ds3231_clks_init[i];
  1117. /*
  1118. * Interrupt signal due to alarm conditions and square-wave
  1119. * output share same pin, so don't initialize both.
  1120. */
  1121. if (i == DS3231_CLK_SQW && test_bit(HAS_ALARM, &ds1307->flags))
  1122. continue;
  1123. /* optional override of the clockname */
  1124. of_property_read_string_index(node, "clock-output-names", i,
  1125. &init.name);
  1126. ds1307->clks[i].init = &init;
  1127. onecell->clks[i] = devm_clk_register(ds1307->dev,
  1128. &ds1307->clks[i]);
  1129. if (IS_ERR(onecell->clks[i]))
  1130. return PTR_ERR(onecell->clks[i]);
  1131. }
  1132. if (!node)
  1133. return 0;
  1134. of_clk_add_provider(node, of_clk_src_onecell_get, onecell);
  1135. return 0;
  1136. }
  1137. static void ds1307_clks_register(struct ds1307 *ds1307)
  1138. {
  1139. int ret;
  1140. if (ds1307->type != ds_3231)
  1141. return;
  1142. ret = ds3231_clks_register(ds1307);
  1143. if (ret) {
  1144. dev_warn(ds1307->dev, "unable to register clock device %d\n",
  1145. ret);
  1146. }
  1147. }
  1148. #else
  1149. static void ds1307_clks_register(struct ds1307 *ds1307)
  1150. {
  1151. }
  1152. #endif /* CONFIG_COMMON_CLK */
  1153. static const struct regmap_config regmap_config = {
  1154. .reg_bits = 8,
  1155. .val_bits = 8,
  1156. };
  1157. static int ds1307_probe(struct i2c_client *client,
  1158. const struct i2c_device_id *id)
  1159. {
  1160. struct ds1307 *ds1307;
  1161. int err = -ENODEV;
  1162. int tmp;
  1163. const struct chip_desc *chip;
  1164. bool want_irq;
  1165. bool ds1307_can_wakeup_device = false;
  1166. unsigned char regs[8];
  1167. struct ds1307_platform_data *pdata = dev_get_platdata(&client->dev);
  1168. u8 trickle_charger_setup = 0;
  1169. ds1307 = devm_kzalloc(&client->dev, sizeof(struct ds1307), GFP_KERNEL);
  1170. if (!ds1307)
  1171. return -ENOMEM;
  1172. dev_set_drvdata(&client->dev, ds1307);
  1173. ds1307->dev = &client->dev;
  1174. ds1307->name = client->name;
  1175. ds1307->regmap = devm_regmap_init_i2c(client, &regmap_config);
  1176. if (IS_ERR(ds1307->regmap)) {
  1177. dev_err(ds1307->dev, "regmap allocation failed\n");
  1178. return PTR_ERR(ds1307->regmap);
  1179. }
  1180. i2c_set_clientdata(client, ds1307);
  1181. if (client->dev.of_node) {
  1182. ds1307->type = (enum ds_type)
  1183. of_device_get_match_data(&client->dev);
  1184. chip = &chips[ds1307->type];
  1185. } else if (id) {
  1186. chip = &chips[id->driver_data];
  1187. ds1307->type = id->driver_data;
  1188. } else {
  1189. const struct acpi_device_id *acpi_id;
  1190. acpi_id = acpi_match_device(ACPI_PTR(ds1307_acpi_ids),
  1191. ds1307->dev);
  1192. if (!acpi_id)
  1193. return -ENODEV;
  1194. chip = &chips[acpi_id->driver_data];
  1195. ds1307->type = acpi_id->driver_data;
  1196. }
  1197. want_irq = client->irq > 0 && chip->alarm;
  1198. if (!pdata)
  1199. trickle_charger_setup = ds1307_trickle_init(ds1307, chip);
  1200. else if (pdata->trickle_charger_setup)
  1201. trickle_charger_setup = pdata->trickle_charger_setup;
  1202. if (trickle_charger_setup && chip->trickle_charger_reg) {
  1203. trickle_charger_setup |= DS13XX_TRICKLE_CHARGER_MAGIC;
  1204. dev_dbg(ds1307->dev,
  1205. "writing trickle charger info 0x%x to 0x%x\n",
  1206. trickle_charger_setup, chip->trickle_charger_reg);
  1207. regmap_write(ds1307->regmap, chip->trickle_charger_reg,
  1208. trickle_charger_setup);
  1209. }
  1210. #ifdef CONFIG_OF
  1211. /*
  1212. * For devices with no IRQ directly connected to the SoC, the RTC chip
  1213. * can be forced as a wakeup source by stating that explicitly in
  1214. * the device's .dts file using the "wakeup-source" boolean property.
  1215. * If the "wakeup-source" property is set, don't request an IRQ.
  1216. * This will guarantee the 'wakealarm' sysfs entry is available on the device,
  1217. * if supported by the RTC.
  1218. */
  1219. if (chip->alarm && of_property_read_bool(client->dev.of_node,
  1220. "wakeup-source"))
  1221. ds1307_can_wakeup_device = true;
  1222. #endif
  1223. switch (ds1307->type) {
  1224. case ds_1337:
  1225. case ds_1339:
  1226. case ds_1341:
  1227. case ds_3231:
  1228. /* get registers that the "rtc" read below won't read... */
  1229. err = regmap_bulk_read(ds1307->regmap, DS1337_REG_CONTROL,
  1230. regs, 2);
  1231. if (err) {
  1232. dev_dbg(ds1307->dev, "read error %d\n", err);
  1233. goto exit;
  1234. }
  1235. /* oscillator off? turn it on, so clock can tick. */
  1236. if (regs[0] & DS1337_BIT_nEOSC)
  1237. regs[0] &= ~DS1337_BIT_nEOSC;
  1238. /*
  1239. * Using IRQ or defined as wakeup-source?
  1240. * Disable the square wave and both alarms.
  1241. * For some variants, be sure alarms can trigger when we're
  1242. * running on Vbackup (BBSQI/BBSQW)
  1243. */
  1244. if (want_irq || ds1307_can_wakeup_device) {
  1245. regs[0] |= DS1337_BIT_INTCN | chip->bbsqi_bit;
  1246. regs[0] &= ~(DS1337_BIT_A2IE | DS1337_BIT_A1IE);
  1247. }
  1248. regmap_write(ds1307->regmap, DS1337_REG_CONTROL,
  1249. regs[0]);
  1250. /* oscillator fault? clear flag, and warn */
  1251. if (regs[1] & DS1337_BIT_OSF) {
  1252. regmap_write(ds1307->regmap, DS1337_REG_STATUS,
  1253. regs[1] & ~DS1337_BIT_OSF);
  1254. dev_warn(ds1307->dev, "SET TIME!\n");
  1255. }
  1256. break;
  1257. case rx_8025:
  1258. err = regmap_bulk_read(ds1307->regmap,
  1259. RX8025_REG_CTRL1 << 4 | 0x08, regs, 2);
  1260. if (err) {
  1261. dev_dbg(ds1307->dev, "read error %d\n", err);
  1262. goto exit;
  1263. }
  1264. /* oscillator off? turn it on, so clock can tick. */
  1265. if (!(regs[1] & RX8025_BIT_XST)) {
  1266. regs[1] |= RX8025_BIT_XST;
  1267. regmap_write(ds1307->regmap,
  1268. RX8025_REG_CTRL2 << 4 | 0x08,
  1269. regs[1]);
  1270. dev_warn(ds1307->dev,
  1271. "oscillator stop detected - SET TIME!\n");
  1272. }
  1273. if (regs[1] & RX8025_BIT_PON) {
  1274. regs[1] &= ~RX8025_BIT_PON;
  1275. regmap_write(ds1307->regmap,
  1276. RX8025_REG_CTRL2 << 4 | 0x08,
  1277. regs[1]);
  1278. dev_warn(ds1307->dev, "power-on detected\n");
  1279. }
  1280. if (regs[1] & RX8025_BIT_VDET) {
  1281. regs[1] &= ~RX8025_BIT_VDET;
  1282. regmap_write(ds1307->regmap,
  1283. RX8025_REG_CTRL2 << 4 | 0x08,
  1284. regs[1]);
  1285. dev_warn(ds1307->dev, "voltage drop detected\n");
  1286. }
  1287. /* make sure we are running in 24hour mode */
  1288. if (!(regs[0] & RX8025_BIT_2412)) {
  1289. u8 hour;
  1290. /* switch to 24 hour mode */
  1291. regmap_write(ds1307->regmap,
  1292. RX8025_REG_CTRL1 << 4 | 0x08,
  1293. regs[0] | RX8025_BIT_2412);
  1294. err = regmap_bulk_read(ds1307->regmap,
  1295. RX8025_REG_CTRL1 << 4 | 0x08,
  1296. regs, 2);
  1297. if (err) {
  1298. dev_dbg(ds1307->dev, "read error %d\n", err);
  1299. goto exit;
  1300. }
  1301. /* correct hour */
  1302. hour = bcd2bin(regs[DS1307_REG_HOUR]);
  1303. if (hour == 12)
  1304. hour = 0;
  1305. if (regs[DS1307_REG_HOUR] & DS1307_BIT_PM)
  1306. hour += 12;
  1307. regmap_write(ds1307->regmap,
  1308. DS1307_REG_HOUR << 4 | 0x08, hour);
  1309. }
  1310. break;
  1311. default:
  1312. break;
  1313. }
  1314. read_rtc:
  1315. /* read RTC registers */
  1316. err = regmap_bulk_read(ds1307->regmap, chip->offset, regs,
  1317. sizeof(regs));
  1318. if (err) {
  1319. dev_dbg(ds1307->dev, "read error %d\n", err);
  1320. goto exit;
  1321. }
  1322. /*
  1323. * minimal sanity checking; some chips (like DS1340) don't
  1324. * specify the extra bits as must-be-zero, but there are
  1325. * still a few values that are clearly out-of-range.
  1326. */
  1327. tmp = regs[DS1307_REG_SECS];
  1328. switch (ds1307->type) {
  1329. case ds_1307:
  1330. case m41t0:
  1331. case m41t00:
  1332. /* clock halted? turn it on, so clock can tick. */
  1333. if (tmp & DS1307_BIT_CH) {
  1334. regmap_write(ds1307->regmap, DS1307_REG_SECS, 0);
  1335. dev_warn(ds1307->dev, "SET TIME!\n");
  1336. goto read_rtc;
  1337. }
  1338. break;
  1339. case ds_1308:
  1340. case ds_1338:
  1341. /* clock halted? turn it on, so clock can tick. */
  1342. if (tmp & DS1307_BIT_CH)
  1343. regmap_write(ds1307->regmap, DS1307_REG_SECS, 0);
  1344. /* oscillator fault? clear flag, and warn */
  1345. if (regs[DS1307_REG_CONTROL] & DS1338_BIT_OSF) {
  1346. regmap_write(ds1307->regmap, DS1307_REG_CONTROL,
  1347. regs[DS1307_REG_CONTROL] &
  1348. ~DS1338_BIT_OSF);
  1349. dev_warn(ds1307->dev, "SET TIME!\n");
  1350. goto read_rtc;
  1351. }
  1352. break;
  1353. case ds_1340:
  1354. /* clock halted? turn it on, so clock can tick. */
  1355. if (tmp & DS1340_BIT_nEOSC)
  1356. regmap_write(ds1307->regmap, DS1307_REG_SECS, 0);
  1357. err = regmap_read(ds1307->regmap, DS1340_REG_FLAG, &tmp);
  1358. if (err) {
  1359. dev_dbg(ds1307->dev, "read error %d\n", err);
  1360. goto exit;
  1361. }
  1362. /* oscillator fault? clear flag, and warn */
  1363. if (tmp & DS1340_BIT_OSF) {
  1364. regmap_write(ds1307->regmap, DS1340_REG_FLAG, 0);
  1365. dev_warn(ds1307->dev, "SET TIME!\n");
  1366. }
  1367. break;
  1368. case mcp794xx:
  1369. /* make sure that the backup battery is enabled */
  1370. if (!(regs[DS1307_REG_WDAY] & MCP794XX_BIT_VBATEN)) {
  1371. regmap_write(ds1307->regmap, DS1307_REG_WDAY,
  1372. regs[DS1307_REG_WDAY] |
  1373. MCP794XX_BIT_VBATEN);
  1374. }
  1375. /* clock halted? turn it on, so clock can tick. */
  1376. if (!(tmp & MCP794XX_BIT_ST)) {
  1377. regmap_write(ds1307->regmap, DS1307_REG_SECS,
  1378. MCP794XX_BIT_ST);
  1379. dev_warn(ds1307->dev, "SET TIME!\n");
  1380. goto read_rtc;
  1381. }
  1382. break;
  1383. default:
  1384. break;
  1385. }
  1386. tmp = regs[DS1307_REG_HOUR];
  1387. switch (ds1307->type) {
  1388. case ds_1340:
  1389. case m41t0:
  1390. case m41t00:
  1391. /*
  1392. * NOTE: ignores century bits; fix before deploying
  1393. * systems that will run through year 2100.
  1394. */
  1395. break;
  1396. case rx_8025:
  1397. break;
  1398. default:
  1399. if (!(tmp & DS1307_BIT_12HR))
  1400. break;
  1401. /*
  1402. * Be sure we're in 24 hour mode. Multi-master systems
  1403. * take note...
  1404. */
  1405. tmp = bcd2bin(tmp & 0x1f);
  1406. if (tmp == 12)
  1407. tmp = 0;
  1408. if (regs[DS1307_REG_HOUR] & DS1307_BIT_PM)
  1409. tmp += 12;
  1410. regmap_write(ds1307->regmap, chip->offset + DS1307_REG_HOUR,
  1411. bin2bcd(tmp));
  1412. }
  1413. if (want_irq || ds1307_can_wakeup_device) {
  1414. device_set_wakeup_capable(ds1307->dev, true);
  1415. set_bit(HAS_ALARM, &ds1307->flags);
  1416. }
  1417. ds1307->rtc = devm_rtc_allocate_device(ds1307->dev);
  1418. if (IS_ERR(ds1307->rtc))
  1419. return PTR_ERR(ds1307->rtc);
  1420. if (ds1307_can_wakeup_device && !want_irq) {
  1421. dev_info(ds1307->dev,
  1422. "'wakeup-source' is set, request for an IRQ is disabled!\n");
  1423. /* We cannot support UIE mode if we do not have an IRQ line */
  1424. ds1307->rtc->uie_unsupported = 1;
  1425. }
  1426. if (want_irq) {
  1427. err = devm_request_threaded_irq(ds1307->dev, client->irq, NULL,
  1428. chip->irq_handler ?: ds1307_irq,
  1429. IRQF_SHARED | IRQF_ONESHOT,
  1430. ds1307->name, ds1307);
  1431. if (err) {
  1432. client->irq = 0;
  1433. device_set_wakeup_capable(ds1307->dev, false);
  1434. clear_bit(HAS_ALARM, &ds1307->flags);
  1435. dev_err(ds1307->dev, "unable to request IRQ!\n");
  1436. } else {
  1437. dev_dbg(ds1307->dev, "got IRQ %d\n", client->irq);
  1438. }
  1439. }
  1440. ds1307->rtc->ops = chip->rtc_ops ?: &ds13xx_rtc_ops;
  1441. err = rtc_register_device(ds1307->rtc);
  1442. if (err)
  1443. return err;
  1444. if (chip->nvram_size) {
  1445. struct nvmem_config nvmem_cfg = {
  1446. .name = "ds1307_nvram",
  1447. .word_size = 1,
  1448. .stride = 1,
  1449. .size = chip->nvram_size,
  1450. .reg_read = ds1307_nvram_read,
  1451. .reg_write = ds1307_nvram_write,
  1452. .priv = ds1307,
  1453. };
  1454. ds1307->rtc->nvram_old_abi = true;
  1455. rtc_nvmem_register(ds1307->rtc, &nvmem_cfg);
  1456. }
  1457. ds1307_hwmon_register(ds1307);
  1458. ds1307_clks_register(ds1307);
  1459. return 0;
  1460. exit:
  1461. return err;
  1462. }
  1463. static struct i2c_driver ds1307_driver = {
  1464. .driver = {
  1465. .name = "rtc-ds1307",
  1466. .of_match_table = of_match_ptr(ds1307_of_match),
  1467. .acpi_match_table = ACPI_PTR(ds1307_acpi_ids),
  1468. },
  1469. .probe = ds1307_probe,
  1470. .id_table = ds1307_id,
  1471. };
  1472. module_i2c_driver(ds1307_driver);
  1473. MODULE_DESCRIPTION("RTC driver for DS1307 and similar chips");
  1474. MODULE_LICENSE("GPL");