reset-uniphier.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483
  1. /*
  2. * Copyright (C) 2016 Socionext Inc.
  3. * Author: Masahiro Yamada <yamada.masahiro@socionext.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License as published by
  7. * the Free Software Foundation; either version 2 of the License, or
  8. * (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. */
  15. #include <linux/mfd/syscon.h>
  16. #include <linux/module.h>
  17. #include <linux/of.h>
  18. #include <linux/of_device.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/regmap.h>
  21. #include <linux/reset-controller.h>
  22. struct uniphier_reset_data {
  23. unsigned int id;
  24. unsigned int reg;
  25. unsigned int bit;
  26. unsigned int flags;
  27. #define UNIPHIER_RESET_ACTIVE_LOW BIT(0)
  28. };
  29. #define UNIPHIER_RESET_ID_END (unsigned int)(-1)
  30. #define UNIPHIER_RESET_END \
  31. { .id = UNIPHIER_RESET_ID_END }
  32. #define UNIPHIER_RESET(_id, _reg, _bit) \
  33. { \
  34. .id = (_id), \
  35. .reg = (_reg), \
  36. .bit = (_bit), \
  37. }
  38. #define UNIPHIER_RESETX(_id, _reg, _bit) \
  39. { \
  40. .id = (_id), \
  41. .reg = (_reg), \
  42. .bit = (_bit), \
  43. .flags = UNIPHIER_RESET_ACTIVE_LOW, \
  44. }
  45. /* System reset data */
  46. static const struct uniphier_reset_data uniphier_ld4_sys_reset_data[] = {
  47. UNIPHIER_RESETX(2, 0x2000, 2), /* NAND */
  48. UNIPHIER_RESETX(8, 0x2000, 10), /* STDMAC (Ether, HSC, MIO) */
  49. UNIPHIER_RESET_END,
  50. };
  51. static const struct uniphier_reset_data uniphier_pro4_sys_reset_data[] = {
  52. UNIPHIER_RESETX(2, 0x2000, 2), /* NAND */
  53. UNIPHIER_RESETX(6, 0x2000, 12), /* Ether */
  54. UNIPHIER_RESETX(8, 0x2000, 10), /* STDMAC (HSC, MIO, RLE) */
  55. UNIPHIER_RESETX(12, 0x2000, 6), /* GIO (Ether, SATA, USB3) */
  56. UNIPHIER_RESETX(14, 0x2000, 17), /* USB30 */
  57. UNIPHIER_RESETX(15, 0x2004, 17), /* USB31 */
  58. UNIPHIER_RESETX(40, 0x2000, 13), /* AIO */
  59. UNIPHIER_RESET_END,
  60. };
  61. static const struct uniphier_reset_data uniphier_pro5_sys_reset_data[] = {
  62. UNIPHIER_RESETX(2, 0x2000, 2), /* NAND */
  63. UNIPHIER_RESETX(8, 0x2000, 10), /* STDMAC (HSC) */
  64. UNIPHIER_RESETX(12, 0x2000, 6), /* GIO (PCIe, USB3) */
  65. UNIPHIER_RESETX(14, 0x2000, 17), /* USB30 */
  66. UNIPHIER_RESETX(15, 0x2004, 17), /* USB31 */
  67. UNIPHIER_RESETX(40, 0x2000, 13), /* AIO */
  68. UNIPHIER_RESET_END,
  69. };
  70. static const struct uniphier_reset_data uniphier_pxs2_sys_reset_data[] = {
  71. UNIPHIER_RESETX(2, 0x2000, 2), /* NAND */
  72. UNIPHIER_RESETX(6, 0x2000, 12), /* Ether */
  73. UNIPHIER_RESETX(8, 0x2000, 10), /* STDMAC (HSC, RLE) */
  74. UNIPHIER_RESETX(14, 0x2000, 17), /* USB30 */
  75. UNIPHIER_RESETX(15, 0x2004, 17), /* USB31 */
  76. UNIPHIER_RESETX(16, 0x2014, 4), /* USB30-PHY0 */
  77. UNIPHIER_RESETX(17, 0x2014, 0), /* USB30-PHY1 */
  78. UNIPHIER_RESETX(18, 0x2014, 2), /* USB30-PHY2 */
  79. UNIPHIER_RESETX(20, 0x2014, 5), /* USB31-PHY0 */
  80. UNIPHIER_RESETX(21, 0x2014, 1), /* USB31-PHY1 */
  81. UNIPHIER_RESETX(28, 0x2014, 12), /* SATA */
  82. UNIPHIER_RESET(29, 0x2014, 8), /* SATA-PHY (active high) */
  83. UNIPHIER_RESETX(40, 0x2000, 13), /* AIO */
  84. UNIPHIER_RESET_END,
  85. };
  86. static const struct uniphier_reset_data uniphier_ld11_sys_reset_data[] = {
  87. UNIPHIER_RESETX(2, 0x200c, 0), /* NAND */
  88. UNIPHIER_RESETX(4, 0x200c, 2), /* eMMC */
  89. UNIPHIER_RESETX(6, 0x200c, 6), /* Ether */
  90. UNIPHIER_RESETX(8, 0x200c, 8), /* STDMAC (HSC, MIO) */
  91. UNIPHIER_RESETX(40, 0x2008, 0), /* AIO */
  92. UNIPHIER_RESETX(41, 0x2008, 1), /* EVEA */
  93. UNIPHIER_RESETX(42, 0x2010, 2), /* EXIV */
  94. UNIPHIER_RESET_END,
  95. };
  96. static const struct uniphier_reset_data uniphier_ld20_sys_reset_data[] = {
  97. UNIPHIER_RESETX(2, 0x200c, 0), /* NAND */
  98. UNIPHIER_RESETX(4, 0x200c, 2), /* eMMC */
  99. UNIPHIER_RESETX(6, 0x200c, 6), /* Ether */
  100. UNIPHIER_RESETX(8, 0x200c, 8), /* STDMAC (HSC) */
  101. UNIPHIER_RESETX(12, 0x200c, 5), /* GIO (PCIe, USB3) */
  102. UNIPHIER_RESETX(16, 0x200c, 12), /* USB30-PHY0 */
  103. UNIPHIER_RESETX(17, 0x200c, 13), /* USB30-PHY1 */
  104. UNIPHIER_RESETX(18, 0x200c, 14), /* USB30-PHY2 */
  105. UNIPHIER_RESETX(19, 0x200c, 15), /* USB30-PHY3 */
  106. UNIPHIER_RESETX(40, 0x2008, 0), /* AIO */
  107. UNIPHIER_RESETX(41, 0x2008, 1), /* EVEA */
  108. UNIPHIER_RESETX(42, 0x2010, 2), /* EXIV */
  109. UNIPHIER_RESET_END,
  110. };
  111. static const struct uniphier_reset_data uniphier_pxs3_sys_reset_data[] = {
  112. UNIPHIER_RESETX(2, 0x200c, 0), /* NAND */
  113. UNIPHIER_RESETX(4, 0x200c, 2), /* eMMC */
  114. UNIPHIER_RESETX(6, 0x200c, 9), /* Ether0 */
  115. UNIPHIER_RESETX(7, 0x200c, 10), /* Ether1 */
  116. UNIPHIER_RESETX(8, 0x200c, 12), /* STDMAC */
  117. UNIPHIER_RESETX(12, 0x200c, 4), /* USB30 link (GIO0) */
  118. UNIPHIER_RESETX(13, 0x200c, 5), /* USB31 link (GIO1) */
  119. UNIPHIER_RESETX(16, 0x200c, 16), /* USB30-PHY0 */
  120. UNIPHIER_RESETX(17, 0x200c, 18), /* USB30-PHY1 */
  121. UNIPHIER_RESETX(18, 0x200c, 20), /* USB30-PHY2 */
  122. UNIPHIER_RESETX(20, 0x200c, 17), /* USB31-PHY0 */
  123. UNIPHIER_RESETX(21, 0x200c, 19), /* USB31-PHY1 */
  124. UNIPHIER_RESET_END,
  125. };
  126. /* Media I/O reset data */
  127. #define UNIPHIER_MIO_RESET_SD(id, ch) \
  128. UNIPHIER_RESETX((id), 0x110 + 0x200 * (ch), 0)
  129. #define UNIPHIER_MIO_RESET_SD_BRIDGE(id, ch) \
  130. UNIPHIER_RESETX((id), 0x110 + 0x200 * (ch), 26)
  131. #define UNIPHIER_MIO_RESET_EMMC_HW_RESET(id, ch) \
  132. UNIPHIER_RESETX((id), 0x80 + 0x200 * (ch), 0)
  133. #define UNIPHIER_MIO_RESET_USB2(id, ch) \
  134. UNIPHIER_RESETX((id), 0x114 + 0x200 * (ch), 0)
  135. #define UNIPHIER_MIO_RESET_USB2_BRIDGE(id, ch) \
  136. UNIPHIER_RESETX((id), 0x110 + 0x200 * (ch), 24)
  137. #define UNIPHIER_MIO_RESET_DMAC(id) \
  138. UNIPHIER_RESETX((id), 0x110, 17)
  139. static const struct uniphier_reset_data uniphier_ld4_mio_reset_data[] = {
  140. UNIPHIER_MIO_RESET_SD(0, 0),
  141. UNIPHIER_MIO_RESET_SD(1, 1),
  142. UNIPHIER_MIO_RESET_SD(2, 2),
  143. UNIPHIER_MIO_RESET_SD_BRIDGE(3, 0),
  144. UNIPHIER_MIO_RESET_SD_BRIDGE(4, 1),
  145. UNIPHIER_MIO_RESET_SD_BRIDGE(5, 2),
  146. UNIPHIER_MIO_RESET_EMMC_HW_RESET(6, 1),
  147. UNIPHIER_MIO_RESET_DMAC(7),
  148. UNIPHIER_MIO_RESET_USB2(8, 0),
  149. UNIPHIER_MIO_RESET_USB2(9, 1),
  150. UNIPHIER_MIO_RESET_USB2(10, 2),
  151. UNIPHIER_MIO_RESET_USB2_BRIDGE(12, 0),
  152. UNIPHIER_MIO_RESET_USB2_BRIDGE(13, 1),
  153. UNIPHIER_MIO_RESET_USB2_BRIDGE(14, 2),
  154. UNIPHIER_RESET_END,
  155. };
  156. static const struct uniphier_reset_data uniphier_pro5_sd_reset_data[] = {
  157. UNIPHIER_MIO_RESET_SD(0, 0),
  158. UNIPHIER_MIO_RESET_SD(1, 1),
  159. UNIPHIER_MIO_RESET_EMMC_HW_RESET(6, 1),
  160. UNIPHIER_RESET_END,
  161. };
  162. /* Peripheral reset data */
  163. #define UNIPHIER_PERI_RESET_UART(id, ch) \
  164. UNIPHIER_RESETX((id), 0x114, 19 + (ch))
  165. #define UNIPHIER_PERI_RESET_I2C(id, ch) \
  166. UNIPHIER_RESETX((id), 0x114, 5 + (ch))
  167. #define UNIPHIER_PERI_RESET_FI2C(id, ch) \
  168. UNIPHIER_RESETX((id), 0x114, 24 + (ch))
  169. static const struct uniphier_reset_data uniphier_ld4_peri_reset_data[] = {
  170. UNIPHIER_PERI_RESET_UART(0, 0),
  171. UNIPHIER_PERI_RESET_UART(1, 1),
  172. UNIPHIER_PERI_RESET_UART(2, 2),
  173. UNIPHIER_PERI_RESET_UART(3, 3),
  174. UNIPHIER_PERI_RESET_I2C(4, 0),
  175. UNIPHIER_PERI_RESET_I2C(5, 1),
  176. UNIPHIER_PERI_RESET_I2C(6, 2),
  177. UNIPHIER_PERI_RESET_I2C(7, 3),
  178. UNIPHIER_PERI_RESET_I2C(8, 4),
  179. UNIPHIER_RESET_END,
  180. };
  181. static const struct uniphier_reset_data uniphier_pro4_peri_reset_data[] = {
  182. UNIPHIER_PERI_RESET_UART(0, 0),
  183. UNIPHIER_PERI_RESET_UART(1, 1),
  184. UNIPHIER_PERI_RESET_UART(2, 2),
  185. UNIPHIER_PERI_RESET_UART(3, 3),
  186. UNIPHIER_PERI_RESET_FI2C(4, 0),
  187. UNIPHIER_PERI_RESET_FI2C(5, 1),
  188. UNIPHIER_PERI_RESET_FI2C(6, 2),
  189. UNIPHIER_PERI_RESET_FI2C(7, 3),
  190. UNIPHIER_PERI_RESET_FI2C(8, 4),
  191. UNIPHIER_PERI_RESET_FI2C(9, 5),
  192. UNIPHIER_PERI_RESET_FI2C(10, 6),
  193. UNIPHIER_RESET_END,
  194. };
  195. /* Analog signal amplifiers reset data */
  196. static const struct uniphier_reset_data uniphier_ld11_adamv_reset_data[] = {
  197. UNIPHIER_RESETX(0, 0x10, 6), /* EVEA */
  198. UNIPHIER_RESET_END,
  199. };
  200. /* core implementaton */
  201. struct uniphier_reset_priv {
  202. struct reset_controller_dev rcdev;
  203. struct device *dev;
  204. struct regmap *regmap;
  205. const struct uniphier_reset_data *data;
  206. };
  207. #define to_uniphier_reset_priv(_rcdev) \
  208. container_of(_rcdev, struct uniphier_reset_priv, rcdev)
  209. static int uniphier_reset_update(struct reset_controller_dev *rcdev,
  210. unsigned long id, int assert)
  211. {
  212. struct uniphier_reset_priv *priv = to_uniphier_reset_priv(rcdev);
  213. const struct uniphier_reset_data *p;
  214. for (p = priv->data; p->id != UNIPHIER_RESET_ID_END; p++) {
  215. unsigned int mask, val;
  216. if (p->id != id)
  217. continue;
  218. mask = BIT(p->bit);
  219. if (assert)
  220. val = mask;
  221. else
  222. val = ~mask;
  223. if (p->flags & UNIPHIER_RESET_ACTIVE_LOW)
  224. val = ~val;
  225. return regmap_write_bits(priv->regmap, p->reg, mask, val);
  226. }
  227. dev_err(priv->dev, "reset_id=%lu was not handled\n", id);
  228. return -EINVAL;
  229. }
  230. static int uniphier_reset_assert(struct reset_controller_dev *rcdev,
  231. unsigned long id)
  232. {
  233. return uniphier_reset_update(rcdev, id, 1);
  234. }
  235. static int uniphier_reset_deassert(struct reset_controller_dev *rcdev,
  236. unsigned long id)
  237. {
  238. return uniphier_reset_update(rcdev, id, 0);
  239. }
  240. static int uniphier_reset_status(struct reset_controller_dev *rcdev,
  241. unsigned long id)
  242. {
  243. struct uniphier_reset_priv *priv = to_uniphier_reset_priv(rcdev);
  244. const struct uniphier_reset_data *p;
  245. for (p = priv->data; p->id != UNIPHIER_RESET_ID_END; p++) {
  246. unsigned int val;
  247. int ret, asserted;
  248. if (p->id != id)
  249. continue;
  250. ret = regmap_read(priv->regmap, p->reg, &val);
  251. if (ret)
  252. return ret;
  253. asserted = !!(val & BIT(p->bit));
  254. if (p->flags & UNIPHIER_RESET_ACTIVE_LOW)
  255. asserted = !asserted;
  256. return asserted;
  257. }
  258. dev_err(priv->dev, "reset_id=%lu was not found\n", id);
  259. return -EINVAL;
  260. }
  261. static const struct reset_control_ops uniphier_reset_ops = {
  262. .assert = uniphier_reset_assert,
  263. .deassert = uniphier_reset_deassert,
  264. .status = uniphier_reset_status,
  265. };
  266. static int uniphier_reset_probe(struct platform_device *pdev)
  267. {
  268. struct device *dev = &pdev->dev;
  269. struct uniphier_reset_priv *priv;
  270. const struct uniphier_reset_data *p, *data;
  271. struct regmap *regmap;
  272. struct device_node *parent;
  273. unsigned int nr_resets = 0;
  274. data = of_device_get_match_data(dev);
  275. if (WARN_ON(!data))
  276. return -EINVAL;
  277. parent = of_get_parent(dev->of_node); /* parent should be syscon node */
  278. regmap = syscon_node_to_regmap(parent);
  279. of_node_put(parent);
  280. if (IS_ERR(regmap)) {
  281. dev_err(dev, "failed to get regmap (error %ld)\n",
  282. PTR_ERR(regmap));
  283. return PTR_ERR(regmap);
  284. }
  285. priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
  286. if (!priv)
  287. return -ENOMEM;
  288. for (p = data; p->id != UNIPHIER_RESET_ID_END; p++)
  289. nr_resets = max(nr_resets, p->id + 1);
  290. priv->rcdev.ops = &uniphier_reset_ops;
  291. priv->rcdev.owner = dev->driver->owner;
  292. priv->rcdev.of_node = dev->of_node;
  293. priv->rcdev.nr_resets = nr_resets;
  294. priv->dev = dev;
  295. priv->regmap = regmap;
  296. priv->data = data;
  297. return devm_reset_controller_register(&pdev->dev, &priv->rcdev);
  298. }
  299. static const struct of_device_id uniphier_reset_match[] = {
  300. /* System reset */
  301. {
  302. .compatible = "socionext,uniphier-ld4-reset",
  303. .data = uniphier_ld4_sys_reset_data,
  304. },
  305. {
  306. .compatible = "socionext,uniphier-pro4-reset",
  307. .data = uniphier_pro4_sys_reset_data,
  308. },
  309. {
  310. .compatible = "socionext,uniphier-sld8-reset",
  311. .data = uniphier_ld4_sys_reset_data,
  312. },
  313. {
  314. .compatible = "socionext,uniphier-pro5-reset",
  315. .data = uniphier_pro5_sys_reset_data,
  316. },
  317. {
  318. .compatible = "socionext,uniphier-pxs2-reset",
  319. .data = uniphier_pxs2_sys_reset_data,
  320. },
  321. {
  322. .compatible = "socionext,uniphier-ld11-reset",
  323. .data = uniphier_ld11_sys_reset_data,
  324. },
  325. {
  326. .compatible = "socionext,uniphier-ld20-reset",
  327. .data = uniphier_ld20_sys_reset_data,
  328. },
  329. {
  330. .compatible = "socionext,uniphier-pxs3-reset",
  331. .data = uniphier_pxs3_sys_reset_data,
  332. },
  333. /* Media I/O reset, SD reset */
  334. {
  335. .compatible = "socionext,uniphier-ld4-mio-reset",
  336. .data = uniphier_ld4_mio_reset_data,
  337. },
  338. {
  339. .compatible = "socionext,uniphier-pro4-mio-reset",
  340. .data = uniphier_ld4_mio_reset_data,
  341. },
  342. {
  343. .compatible = "socionext,uniphier-sld8-mio-reset",
  344. .data = uniphier_ld4_mio_reset_data,
  345. },
  346. {
  347. .compatible = "socionext,uniphier-pro5-sd-reset",
  348. .data = uniphier_pro5_sd_reset_data,
  349. },
  350. {
  351. .compatible = "socionext,uniphier-pxs2-sd-reset",
  352. .data = uniphier_pro5_sd_reset_data,
  353. },
  354. {
  355. .compatible = "socionext,uniphier-ld11-mio-reset",
  356. .data = uniphier_ld4_mio_reset_data,
  357. },
  358. {
  359. .compatible = "socionext,uniphier-ld11-sd-reset",
  360. .data = uniphier_pro5_sd_reset_data,
  361. },
  362. {
  363. .compatible = "socionext,uniphier-ld20-sd-reset",
  364. .data = uniphier_pro5_sd_reset_data,
  365. },
  366. {
  367. .compatible = "socionext,uniphier-pxs3-sd-reset",
  368. .data = uniphier_pro5_sd_reset_data,
  369. },
  370. /* Peripheral reset */
  371. {
  372. .compatible = "socionext,uniphier-ld4-peri-reset",
  373. .data = uniphier_ld4_peri_reset_data,
  374. },
  375. {
  376. .compatible = "socionext,uniphier-pro4-peri-reset",
  377. .data = uniphier_pro4_peri_reset_data,
  378. },
  379. {
  380. .compatible = "socionext,uniphier-sld8-peri-reset",
  381. .data = uniphier_ld4_peri_reset_data,
  382. },
  383. {
  384. .compatible = "socionext,uniphier-pro5-peri-reset",
  385. .data = uniphier_pro4_peri_reset_data,
  386. },
  387. {
  388. .compatible = "socionext,uniphier-pxs2-peri-reset",
  389. .data = uniphier_pro4_peri_reset_data,
  390. },
  391. {
  392. .compatible = "socionext,uniphier-ld11-peri-reset",
  393. .data = uniphier_pro4_peri_reset_data,
  394. },
  395. {
  396. .compatible = "socionext,uniphier-ld20-peri-reset",
  397. .data = uniphier_pro4_peri_reset_data,
  398. },
  399. {
  400. .compatible = "socionext,uniphier-pxs3-peri-reset",
  401. .data = uniphier_pro4_peri_reset_data,
  402. },
  403. /* Analog signal amplifiers reset */
  404. {
  405. .compatible = "socionext,uniphier-ld11-adamv-reset",
  406. .data = uniphier_ld11_adamv_reset_data,
  407. },
  408. {
  409. .compatible = "socionext,uniphier-ld20-adamv-reset",
  410. .data = uniphier_ld11_adamv_reset_data,
  411. },
  412. { /* sentinel */ }
  413. };
  414. MODULE_DEVICE_TABLE(of, uniphier_reset_match);
  415. static struct platform_driver uniphier_reset_driver = {
  416. .probe = uniphier_reset_probe,
  417. .driver = {
  418. .name = "uniphier-reset",
  419. .of_match_table = uniphier_reset_match,
  420. },
  421. };
  422. module_platform_driver(uniphier_reset_driver);
  423. MODULE_AUTHOR("Masahiro Yamada <yamada.masahiro@socionext.com>");
  424. MODULE_DESCRIPTION("UniPhier Reset Controller Driver");
  425. MODULE_LICENSE("GPL");