qcom_q6v5_pil.c 32 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351
  1. /*
  2. * Qualcomm Peripheral Image Loader
  3. *
  4. * Copyright (C) 2016 Linaro Ltd.
  5. * Copyright (C) 2014 Sony Mobile Communications AB
  6. * Copyright (c) 2012-2013, The Linux Foundation. All rights reserved.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License
  10. * version 2 as published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. */
  17. #include <linux/clk.h>
  18. #include <linux/delay.h>
  19. #include <linux/dma-mapping.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/kernel.h>
  22. #include <linux/mfd/syscon.h>
  23. #include <linux/module.h>
  24. #include <linux/of_address.h>
  25. #include <linux/of_device.h>
  26. #include <linux/platform_device.h>
  27. #include <linux/regmap.h>
  28. #include <linux/regulator/consumer.h>
  29. #include <linux/remoteproc.h>
  30. #include <linux/reset.h>
  31. #include <linux/soc/qcom/mdt_loader.h>
  32. #include <linux/soc/qcom/smem.h>
  33. #include <linux/soc/qcom/smem_state.h>
  34. #include <linux/iopoll.h>
  35. #include "remoteproc_internal.h"
  36. #include "qcom_common.h"
  37. #include <linux/qcom_scm.h>
  38. #define MPSS_CRASH_REASON_SMEM 421
  39. /* RMB Status Register Values */
  40. #define RMB_PBL_SUCCESS 0x1
  41. #define RMB_MBA_XPU_UNLOCKED 0x1
  42. #define RMB_MBA_XPU_UNLOCKED_SCRIBBLED 0x2
  43. #define RMB_MBA_META_DATA_AUTH_SUCCESS 0x3
  44. #define RMB_MBA_AUTH_COMPLETE 0x4
  45. /* PBL/MBA interface registers */
  46. #define RMB_MBA_IMAGE_REG 0x00
  47. #define RMB_PBL_STATUS_REG 0x04
  48. #define RMB_MBA_COMMAND_REG 0x08
  49. #define RMB_MBA_STATUS_REG 0x0C
  50. #define RMB_PMI_META_DATA_REG 0x10
  51. #define RMB_PMI_CODE_START_REG 0x14
  52. #define RMB_PMI_CODE_LENGTH_REG 0x18
  53. #define RMB_CMD_META_DATA_READY 0x1
  54. #define RMB_CMD_LOAD_READY 0x2
  55. /* QDSP6SS Register Offsets */
  56. #define QDSP6SS_RESET_REG 0x014
  57. #define QDSP6SS_GFMUX_CTL_REG 0x020
  58. #define QDSP6SS_PWR_CTL_REG 0x030
  59. #define QDSP6SS_MEM_PWR_CTL 0x0B0
  60. #define QDSP6SS_STRAP_ACC 0x110
  61. /* AXI Halt Register Offsets */
  62. #define AXI_HALTREQ_REG 0x0
  63. #define AXI_HALTACK_REG 0x4
  64. #define AXI_IDLE_REG 0x8
  65. #define HALT_ACK_TIMEOUT_MS 100
  66. /* QDSP6SS_RESET */
  67. #define Q6SS_STOP_CORE BIT(0)
  68. #define Q6SS_CORE_ARES BIT(1)
  69. #define Q6SS_BUS_ARES_ENABLE BIT(2)
  70. /* QDSP6SS_GFMUX_CTL */
  71. #define Q6SS_CLK_ENABLE BIT(1)
  72. /* QDSP6SS_PWR_CTL */
  73. #define Q6SS_L2DATA_SLP_NRET_N_0 BIT(0)
  74. #define Q6SS_L2DATA_SLP_NRET_N_1 BIT(1)
  75. #define Q6SS_L2DATA_SLP_NRET_N_2 BIT(2)
  76. #define Q6SS_L2TAG_SLP_NRET_N BIT(16)
  77. #define Q6SS_ETB_SLP_NRET_N BIT(17)
  78. #define Q6SS_L2DATA_STBY_N BIT(18)
  79. #define Q6SS_SLP_RET_N BIT(19)
  80. #define Q6SS_CLAMP_IO BIT(20)
  81. #define QDSS_BHS_ON BIT(21)
  82. #define QDSS_LDO_BYP BIT(22)
  83. /* QDSP6v56 parameters */
  84. #define QDSP6v56_LDO_BYP BIT(25)
  85. #define QDSP6v56_BHS_ON BIT(24)
  86. #define QDSP6v56_CLAMP_WL BIT(21)
  87. #define QDSP6v56_CLAMP_QMC_MEM BIT(22)
  88. #define HALT_CHECK_MAX_LOOPS 200
  89. #define QDSP6SS_XO_CBCR 0x0038
  90. #define QDSP6SS_ACC_OVERRIDE_VAL 0x20
  91. struct reg_info {
  92. struct regulator *reg;
  93. int uV;
  94. int uA;
  95. };
  96. struct qcom_mss_reg_res {
  97. const char *supply;
  98. int uV;
  99. int uA;
  100. };
  101. struct rproc_hexagon_res {
  102. const char *hexagon_mba_image;
  103. struct qcom_mss_reg_res *proxy_supply;
  104. struct qcom_mss_reg_res *active_supply;
  105. char **proxy_clk_names;
  106. char **active_clk_names;
  107. int version;
  108. bool need_mem_protection;
  109. };
  110. struct q6v5 {
  111. struct device *dev;
  112. struct rproc *rproc;
  113. void __iomem *reg_base;
  114. void __iomem *rmb_base;
  115. struct regmap *halt_map;
  116. u32 halt_q6;
  117. u32 halt_modem;
  118. u32 halt_nc;
  119. struct reset_control *mss_restart;
  120. struct qcom_smem_state *state;
  121. unsigned stop_bit;
  122. struct clk *active_clks[8];
  123. struct clk *proxy_clks[4];
  124. int active_clk_count;
  125. int proxy_clk_count;
  126. struct reg_info active_regs[1];
  127. struct reg_info proxy_regs[3];
  128. int active_reg_count;
  129. int proxy_reg_count;
  130. struct completion start_done;
  131. struct completion stop_done;
  132. bool running;
  133. phys_addr_t mba_phys;
  134. void *mba_region;
  135. size_t mba_size;
  136. phys_addr_t mpss_phys;
  137. phys_addr_t mpss_reloc;
  138. void *mpss_region;
  139. size_t mpss_size;
  140. struct qcom_rproc_subdev smd_subdev;
  141. struct qcom_rproc_ssr ssr_subdev;
  142. struct qcom_sysmon *sysmon;
  143. bool need_mem_protection;
  144. int mpss_perm;
  145. int mba_perm;
  146. int version;
  147. };
  148. enum {
  149. MSS_MSM8916,
  150. MSS_MSM8974,
  151. MSS_MSM8996,
  152. };
  153. static int q6v5_regulator_init(struct device *dev, struct reg_info *regs,
  154. const struct qcom_mss_reg_res *reg_res)
  155. {
  156. int rc;
  157. int i;
  158. if (!reg_res)
  159. return 0;
  160. for (i = 0; reg_res[i].supply; i++) {
  161. regs[i].reg = devm_regulator_get(dev, reg_res[i].supply);
  162. if (IS_ERR(regs[i].reg)) {
  163. rc = PTR_ERR(regs[i].reg);
  164. if (rc != -EPROBE_DEFER)
  165. dev_err(dev, "Failed to get %s\n regulator",
  166. reg_res[i].supply);
  167. return rc;
  168. }
  169. regs[i].uV = reg_res[i].uV;
  170. regs[i].uA = reg_res[i].uA;
  171. }
  172. return i;
  173. }
  174. static int q6v5_regulator_enable(struct q6v5 *qproc,
  175. struct reg_info *regs, int count)
  176. {
  177. int ret;
  178. int i;
  179. for (i = 0; i < count; i++) {
  180. if (regs[i].uV > 0) {
  181. ret = regulator_set_voltage(regs[i].reg,
  182. regs[i].uV, INT_MAX);
  183. if (ret) {
  184. dev_err(qproc->dev,
  185. "Failed to request voltage for %d.\n",
  186. i);
  187. goto err;
  188. }
  189. }
  190. if (regs[i].uA > 0) {
  191. ret = regulator_set_load(regs[i].reg,
  192. regs[i].uA);
  193. if (ret < 0) {
  194. dev_err(qproc->dev,
  195. "Failed to set regulator mode\n");
  196. goto err;
  197. }
  198. }
  199. ret = regulator_enable(regs[i].reg);
  200. if (ret) {
  201. dev_err(qproc->dev, "Regulator enable failed\n");
  202. goto err;
  203. }
  204. }
  205. return 0;
  206. err:
  207. for (; i >= 0; i--) {
  208. if (regs[i].uV > 0)
  209. regulator_set_voltage(regs[i].reg, 0, INT_MAX);
  210. if (regs[i].uA > 0)
  211. regulator_set_load(regs[i].reg, 0);
  212. regulator_disable(regs[i].reg);
  213. }
  214. return ret;
  215. }
  216. static void q6v5_regulator_disable(struct q6v5 *qproc,
  217. struct reg_info *regs, int count)
  218. {
  219. int i;
  220. for (i = 0; i < count; i++) {
  221. if (regs[i].uV > 0)
  222. regulator_set_voltage(regs[i].reg, 0, INT_MAX);
  223. if (regs[i].uA > 0)
  224. regulator_set_load(regs[i].reg, 0);
  225. regulator_disable(regs[i].reg);
  226. }
  227. }
  228. static int q6v5_clk_enable(struct device *dev,
  229. struct clk **clks, int count)
  230. {
  231. int rc;
  232. int i;
  233. for (i = 0; i < count; i++) {
  234. rc = clk_prepare_enable(clks[i]);
  235. if (rc) {
  236. dev_err(dev, "Clock enable failed\n");
  237. goto err;
  238. }
  239. }
  240. return 0;
  241. err:
  242. for (i--; i >= 0; i--)
  243. clk_disable_unprepare(clks[i]);
  244. return rc;
  245. }
  246. static void q6v5_clk_disable(struct device *dev,
  247. struct clk **clks, int count)
  248. {
  249. int i;
  250. for (i = 0; i < count; i++)
  251. clk_disable_unprepare(clks[i]);
  252. }
  253. static int q6v5_xfer_mem_ownership(struct q6v5 *qproc, int *current_perm,
  254. bool remote_owner, phys_addr_t addr,
  255. size_t size)
  256. {
  257. struct qcom_scm_vmperm next;
  258. if (!qproc->need_mem_protection)
  259. return 0;
  260. if (remote_owner && *current_perm == BIT(QCOM_SCM_VMID_MSS_MSA))
  261. return 0;
  262. if (!remote_owner && *current_perm == BIT(QCOM_SCM_VMID_HLOS))
  263. return 0;
  264. next.vmid = remote_owner ? QCOM_SCM_VMID_MSS_MSA : QCOM_SCM_VMID_HLOS;
  265. next.perm = remote_owner ? QCOM_SCM_PERM_RW : QCOM_SCM_PERM_RWX;
  266. return qcom_scm_assign_mem(addr, ALIGN(size, SZ_4K),
  267. current_perm, &next, 1);
  268. }
  269. static int q6v5_load(struct rproc *rproc, const struct firmware *fw)
  270. {
  271. struct q6v5 *qproc = rproc->priv;
  272. memcpy(qproc->mba_region, fw->data, fw->size);
  273. return 0;
  274. }
  275. static int q6v5_rmb_pbl_wait(struct q6v5 *qproc, int ms)
  276. {
  277. unsigned long timeout;
  278. s32 val;
  279. timeout = jiffies + msecs_to_jiffies(ms);
  280. for (;;) {
  281. val = readl(qproc->rmb_base + RMB_PBL_STATUS_REG);
  282. if (val)
  283. break;
  284. if (time_after(jiffies, timeout))
  285. return -ETIMEDOUT;
  286. msleep(1);
  287. }
  288. return val;
  289. }
  290. static int q6v5_rmb_mba_wait(struct q6v5 *qproc, u32 status, int ms)
  291. {
  292. unsigned long timeout;
  293. s32 val;
  294. timeout = jiffies + msecs_to_jiffies(ms);
  295. for (;;) {
  296. val = readl(qproc->rmb_base + RMB_MBA_STATUS_REG);
  297. if (val < 0)
  298. break;
  299. if (!status && val)
  300. break;
  301. else if (status && val == status)
  302. break;
  303. if (time_after(jiffies, timeout))
  304. return -ETIMEDOUT;
  305. msleep(1);
  306. }
  307. return val;
  308. }
  309. static int q6v5proc_reset(struct q6v5 *qproc)
  310. {
  311. u32 val;
  312. int ret;
  313. int i;
  314. if (qproc->version == MSS_MSM8996) {
  315. /* Override the ACC value if required */
  316. writel(QDSP6SS_ACC_OVERRIDE_VAL,
  317. qproc->reg_base + QDSP6SS_STRAP_ACC);
  318. /* Assert resets, stop core */
  319. val = readl(qproc->reg_base + QDSP6SS_RESET_REG);
  320. val |= Q6SS_CORE_ARES | Q6SS_BUS_ARES_ENABLE | Q6SS_STOP_CORE;
  321. writel(val, qproc->reg_base + QDSP6SS_RESET_REG);
  322. /* BHS require xo cbcr to be enabled */
  323. val = readl(qproc->reg_base + QDSP6SS_XO_CBCR);
  324. val |= 0x1;
  325. writel(val, qproc->reg_base + QDSP6SS_XO_CBCR);
  326. /* Read CLKOFF bit to go low indicating CLK is enabled */
  327. ret = readl_poll_timeout(qproc->reg_base + QDSP6SS_XO_CBCR,
  328. val, !(val & BIT(31)), 1,
  329. HALT_CHECK_MAX_LOOPS);
  330. if (ret) {
  331. dev_err(qproc->dev,
  332. "xo cbcr enabling timed out (rc:%d)\n", ret);
  333. return ret;
  334. }
  335. /* Enable power block headswitch and wait for it to stabilize */
  336. val = readl(qproc->reg_base + QDSP6SS_PWR_CTL_REG);
  337. val |= QDSP6v56_BHS_ON;
  338. writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
  339. val |= readl(qproc->reg_base + QDSP6SS_PWR_CTL_REG);
  340. udelay(1);
  341. /* Put LDO in bypass mode */
  342. val |= QDSP6v56_LDO_BYP;
  343. writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
  344. /* Deassert QDSP6 compiler memory clamp */
  345. val = readl(qproc->reg_base + QDSP6SS_PWR_CTL_REG);
  346. val &= ~QDSP6v56_CLAMP_QMC_MEM;
  347. writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
  348. /* Deassert memory peripheral sleep and L2 memory standby */
  349. val |= Q6SS_L2DATA_STBY_N | Q6SS_SLP_RET_N;
  350. writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
  351. /* Turn on L1, L2, ETB and JU memories 1 at a time */
  352. val = readl(qproc->reg_base + QDSP6SS_MEM_PWR_CTL);
  353. for (i = 19; i >= 0; i--) {
  354. val |= BIT(i);
  355. writel(val, qproc->reg_base +
  356. QDSP6SS_MEM_PWR_CTL);
  357. /*
  358. * Read back value to ensure the write is done then
  359. * wait for 1us for both memory peripheral and data
  360. * array to turn on.
  361. */
  362. val |= readl(qproc->reg_base + QDSP6SS_MEM_PWR_CTL);
  363. udelay(1);
  364. }
  365. /* Remove word line clamp */
  366. val = readl(qproc->reg_base + QDSP6SS_PWR_CTL_REG);
  367. val &= ~QDSP6v56_CLAMP_WL;
  368. writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
  369. } else {
  370. /* Assert resets, stop core */
  371. val = readl(qproc->reg_base + QDSP6SS_RESET_REG);
  372. val |= Q6SS_CORE_ARES | Q6SS_BUS_ARES_ENABLE | Q6SS_STOP_CORE;
  373. writel(val, qproc->reg_base + QDSP6SS_RESET_REG);
  374. /* Enable power block headswitch and wait for it to stabilize */
  375. val = readl(qproc->reg_base + QDSP6SS_PWR_CTL_REG);
  376. val |= QDSS_BHS_ON | QDSS_LDO_BYP;
  377. writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
  378. val |= readl(qproc->reg_base + QDSP6SS_PWR_CTL_REG);
  379. udelay(1);
  380. /*
  381. * Turn on memories. L2 banks should be done individually
  382. * to minimize inrush current.
  383. */
  384. val = readl(qproc->reg_base + QDSP6SS_PWR_CTL_REG);
  385. val |= Q6SS_SLP_RET_N | Q6SS_L2TAG_SLP_NRET_N |
  386. Q6SS_ETB_SLP_NRET_N | Q6SS_L2DATA_STBY_N;
  387. writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
  388. val |= Q6SS_L2DATA_SLP_NRET_N_2;
  389. writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
  390. val |= Q6SS_L2DATA_SLP_NRET_N_1;
  391. writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
  392. val |= Q6SS_L2DATA_SLP_NRET_N_0;
  393. writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
  394. }
  395. /* Remove IO clamp */
  396. val &= ~Q6SS_CLAMP_IO;
  397. writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
  398. /* Bring core out of reset */
  399. val = readl(qproc->reg_base + QDSP6SS_RESET_REG);
  400. val &= ~Q6SS_CORE_ARES;
  401. writel(val, qproc->reg_base + QDSP6SS_RESET_REG);
  402. /* Turn on core clock */
  403. val = readl(qproc->reg_base + QDSP6SS_GFMUX_CTL_REG);
  404. val |= Q6SS_CLK_ENABLE;
  405. writel(val, qproc->reg_base + QDSP6SS_GFMUX_CTL_REG);
  406. /* Start core execution */
  407. val = readl(qproc->reg_base + QDSP6SS_RESET_REG);
  408. val &= ~Q6SS_STOP_CORE;
  409. writel(val, qproc->reg_base + QDSP6SS_RESET_REG);
  410. /* Wait for PBL status */
  411. ret = q6v5_rmb_pbl_wait(qproc, 1000);
  412. if (ret == -ETIMEDOUT) {
  413. dev_err(qproc->dev, "PBL boot timed out\n");
  414. } else if (ret != RMB_PBL_SUCCESS) {
  415. dev_err(qproc->dev, "PBL returned unexpected status %d\n", ret);
  416. ret = -EINVAL;
  417. } else {
  418. ret = 0;
  419. }
  420. return ret;
  421. }
  422. static void q6v5proc_halt_axi_port(struct q6v5 *qproc,
  423. struct regmap *halt_map,
  424. u32 offset)
  425. {
  426. unsigned long timeout;
  427. unsigned int val;
  428. int ret;
  429. /* Check if we're already idle */
  430. ret = regmap_read(halt_map, offset + AXI_IDLE_REG, &val);
  431. if (!ret && val)
  432. return;
  433. /* Assert halt request */
  434. regmap_write(halt_map, offset + AXI_HALTREQ_REG, 1);
  435. /* Wait for halt */
  436. timeout = jiffies + msecs_to_jiffies(HALT_ACK_TIMEOUT_MS);
  437. for (;;) {
  438. ret = regmap_read(halt_map, offset + AXI_HALTACK_REG, &val);
  439. if (ret || val || time_after(jiffies, timeout))
  440. break;
  441. msleep(1);
  442. }
  443. ret = regmap_read(halt_map, offset + AXI_IDLE_REG, &val);
  444. if (ret || !val)
  445. dev_err(qproc->dev, "port failed halt\n");
  446. /* Clear halt request (port will remain halted until reset) */
  447. regmap_write(halt_map, offset + AXI_HALTREQ_REG, 0);
  448. }
  449. static int q6v5_mpss_init_image(struct q6v5 *qproc, const struct firmware *fw)
  450. {
  451. unsigned long dma_attrs = DMA_ATTR_FORCE_CONTIGUOUS;
  452. dma_addr_t phys;
  453. int mdata_perm;
  454. int xferop_ret;
  455. void *ptr;
  456. int ret;
  457. ptr = dma_alloc_attrs(qproc->dev, fw->size, &phys, GFP_KERNEL, dma_attrs);
  458. if (!ptr) {
  459. dev_err(qproc->dev, "failed to allocate mdt buffer\n");
  460. return -ENOMEM;
  461. }
  462. memcpy(ptr, fw->data, fw->size);
  463. /* Hypervisor mapping to access metadata by modem */
  464. mdata_perm = BIT(QCOM_SCM_VMID_HLOS);
  465. ret = q6v5_xfer_mem_ownership(qproc, &mdata_perm,
  466. true, phys, fw->size);
  467. if (ret) {
  468. dev_err(qproc->dev,
  469. "assigning Q6 access to metadata failed: %d\n", ret);
  470. ret = -EAGAIN;
  471. goto free_dma_attrs;
  472. }
  473. writel(phys, qproc->rmb_base + RMB_PMI_META_DATA_REG);
  474. writel(RMB_CMD_META_DATA_READY, qproc->rmb_base + RMB_MBA_COMMAND_REG);
  475. ret = q6v5_rmb_mba_wait(qproc, RMB_MBA_META_DATA_AUTH_SUCCESS, 1000);
  476. if (ret == -ETIMEDOUT)
  477. dev_err(qproc->dev, "MPSS header authentication timed out\n");
  478. else if (ret < 0)
  479. dev_err(qproc->dev, "MPSS header authentication failed: %d\n", ret);
  480. /* Metadata authentication done, remove modem access */
  481. xferop_ret = q6v5_xfer_mem_ownership(qproc, &mdata_perm,
  482. false, phys, fw->size);
  483. if (xferop_ret)
  484. dev_warn(qproc->dev,
  485. "mdt buffer not reclaimed system may become unstable\n");
  486. free_dma_attrs:
  487. dma_free_attrs(qproc->dev, fw->size, ptr, phys, dma_attrs);
  488. return ret < 0 ? ret : 0;
  489. }
  490. static bool q6v5_phdr_valid(const struct elf32_phdr *phdr)
  491. {
  492. if (phdr->p_type != PT_LOAD)
  493. return false;
  494. if ((phdr->p_flags & QCOM_MDT_TYPE_MASK) == QCOM_MDT_TYPE_HASH)
  495. return false;
  496. if (!phdr->p_memsz)
  497. return false;
  498. return true;
  499. }
  500. static int q6v5_mpss_load(struct q6v5 *qproc)
  501. {
  502. const struct elf32_phdr *phdrs;
  503. const struct elf32_phdr *phdr;
  504. const struct firmware *seg_fw;
  505. const struct firmware *fw;
  506. struct elf32_hdr *ehdr;
  507. phys_addr_t mpss_reloc;
  508. phys_addr_t boot_addr;
  509. phys_addr_t min_addr = (phys_addr_t)ULLONG_MAX;
  510. phys_addr_t max_addr = 0;
  511. bool relocate = false;
  512. char seg_name[10];
  513. ssize_t offset;
  514. size_t size = 0;
  515. void *ptr;
  516. int ret;
  517. int i;
  518. ret = request_firmware(&fw, "modem.mdt", qproc->dev);
  519. if (ret < 0) {
  520. dev_err(qproc->dev, "unable to load modem.mdt\n");
  521. return ret;
  522. }
  523. /* Initialize the RMB validator */
  524. writel(0, qproc->rmb_base + RMB_PMI_CODE_LENGTH_REG);
  525. ret = q6v5_mpss_init_image(qproc, fw);
  526. if (ret)
  527. goto release_firmware;
  528. ehdr = (struct elf32_hdr *)fw->data;
  529. phdrs = (struct elf32_phdr *)(ehdr + 1);
  530. for (i = 0; i < ehdr->e_phnum; i++) {
  531. phdr = &phdrs[i];
  532. if (!q6v5_phdr_valid(phdr))
  533. continue;
  534. if (phdr->p_flags & QCOM_MDT_RELOCATABLE)
  535. relocate = true;
  536. if (phdr->p_paddr < min_addr)
  537. min_addr = phdr->p_paddr;
  538. if (phdr->p_paddr + phdr->p_memsz > max_addr)
  539. max_addr = ALIGN(phdr->p_paddr + phdr->p_memsz, SZ_4K);
  540. }
  541. mpss_reloc = relocate ? min_addr : qproc->mpss_phys;
  542. /* Load firmware segments */
  543. for (i = 0; i < ehdr->e_phnum; i++) {
  544. phdr = &phdrs[i];
  545. if (!q6v5_phdr_valid(phdr))
  546. continue;
  547. offset = phdr->p_paddr - mpss_reloc;
  548. if (offset < 0 || offset + phdr->p_memsz > qproc->mpss_size) {
  549. dev_err(qproc->dev, "segment outside memory range\n");
  550. ret = -EINVAL;
  551. goto release_firmware;
  552. }
  553. ptr = qproc->mpss_region + offset;
  554. if (phdr->p_filesz) {
  555. snprintf(seg_name, sizeof(seg_name), "modem.b%02d", i);
  556. ret = request_firmware(&seg_fw, seg_name, qproc->dev);
  557. if (ret) {
  558. dev_err(qproc->dev, "failed to load %s\n", seg_name);
  559. goto release_firmware;
  560. }
  561. memcpy(ptr, seg_fw->data, seg_fw->size);
  562. release_firmware(seg_fw);
  563. }
  564. if (phdr->p_memsz > phdr->p_filesz) {
  565. memset(ptr + phdr->p_filesz, 0,
  566. phdr->p_memsz - phdr->p_filesz);
  567. }
  568. size += phdr->p_memsz;
  569. }
  570. /* Transfer ownership of modem ddr region to q6 */
  571. ret = q6v5_xfer_mem_ownership(qproc, &qproc->mpss_perm, true,
  572. qproc->mpss_phys, qproc->mpss_size);
  573. if (ret) {
  574. dev_err(qproc->dev,
  575. "assigning Q6 access to mpss memory failed: %d\n", ret);
  576. ret = -EAGAIN;
  577. goto release_firmware;
  578. }
  579. boot_addr = relocate ? qproc->mpss_phys : min_addr;
  580. writel(boot_addr, qproc->rmb_base + RMB_PMI_CODE_START_REG);
  581. writel(RMB_CMD_LOAD_READY, qproc->rmb_base + RMB_MBA_COMMAND_REG);
  582. writel(size, qproc->rmb_base + RMB_PMI_CODE_LENGTH_REG);
  583. ret = q6v5_rmb_mba_wait(qproc, RMB_MBA_AUTH_COMPLETE, 10000);
  584. if (ret == -ETIMEDOUT)
  585. dev_err(qproc->dev, "MPSS authentication timed out\n");
  586. else if (ret < 0)
  587. dev_err(qproc->dev, "MPSS authentication failed: %d\n", ret);
  588. release_firmware:
  589. release_firmware(fw);
  590. return ret < 0 ? ret : 0;
  591. }
  592. static int q6v5_start(struct rproc *rproc)
  593. {
  594. struct q6v5 *qproc = (struct q6v5 *)rproc->priv;
  595. int xfermemop_ret;
  596. int ret;
  597. ret = q6v5_regulator_enable(qproc, qproc->proxy_regs,
  598. qproc->proxy_reg_count);
  599. if (ret) {
  600. dev_err(qproc->dev, "failed to enable proxy supplies\n");
  601. return ret;
  602. }
  603. ret = q6v5_clk_enable(qproc->dev, qproc->proxy_clks,
  604. qproc->proxy_clk_count);
  605. if (ret) {
  606. dev_err(qproc->dev, "failed to enable proxy clocks\n");
  607. goto disable_proxy_reg;
  608. }
  609. ret = q6v5_regulator_enable(qproc, qproc->active_regs,
  610. qproc->active_reg_count);
  611. if (ret) {
  612. dev_err(qproc->dev, "failed to enable supplies\n");
  613. goto disable_proxy_clk;
  614. }
  615. ret = reset_control_deassert(qproc->mss_restart);
  616. if (ret) {
  617. dev_err(qproc->dev, "failed to deassert mss restart\n");
  618. goto disable_vdd;
  619. }
  620. ret = q6v5_clk_enable(qproc->dev, qproc->active_clks,
  621. qproc->active_clk_count);
  622. if (ret) {
  623. dev_err(qproc->dev, "failed to enable clocks\n");
  624. goto assert_reset;
  625. }
  626. /* Assign MBA image access in DDR to q6 */
  627. xfermemop_ret = q6v5_xfer_mem_ownership(qproc, &qproc->mba_perm, true,
  628. qproc->mba_phys,
  629. qproc->mba_size);
  630. if (xfermemop_ret) {
  631. dev_err(qproc->dev,
  632. "assigning Q6 access to mba memory failed: %d\n",
  633. xfermemop_ret);
  634. goto disable_active_clks;
  635. }
  636. writel(qproc->mba_phys, qproc->rmb_base + RMB_MBA_IMAGE_REG);
  637. ret = q6v5proc_reset(qproc);
  638. if (ret)
  639. goto reclaim_mba;
  640. ret = q6v5_rmb_mba_wait(qproc, 0, 5000);
  641. if (ret == -ETIMEDOUT) {
  642. dev_err(qproc->dev, "MBA boot timed out\n");
  643. goto halt_axi_ports;
  644. } else if (ret != RMB_MBA_XPU_UNLOCKED &&
  645. ret != RMB_MBA_XPU_UNLOCKED_SCRIBBLED) {
  646. dev_err(qproc->dev, "MBA returned unexpected status %d\n", ret);
  647. ret = -EINVAL;
  648. goto halt_axi_ports;
  649. }
  650. dev_info(qproc->dev, "MBA booted, loading mpss\n");
  651. ret = q6v5_mpss_load(qproc);
  652. if (ret)
  653. goto reclaim_mpss;
  654. ret = wait_for_completion_timeout(&qproc->start_done,
  655. msecs_to_jiffies(5000));
  656. if (ret == 0) {
  657. dev_err(qproc->dev, "start timed out\n");
  658. ret = -ETIMEDOUT;
  659. goto reclaim_mpss;
  660. }
  661. xfermemop_ret = q6v5_xfer_mem_ownership(qproc, &qproc->mba_perm, false,
  662. qproc->mba_phys,
  663. qproc->mba_size);
  664. if (xfermemop_ret)
  665. dev_err(qproc->dev,
  666. "Failed to reclaim mba buffer system may become unstable\n");
  667. qproc->running = true;
  668. q6v5_clk_disable(qproc->dev, qproc->proxy_clks,
  669. qproc->proxy_clk_count);
  670. q6v5_regulator_disable(qproc, qproc->proxy_regs,
  671. qproc->proxy_reg_count);
  672. return 0;
  673. reclaim_mpss:
  674. xfermemop_ret = q6v5_xfer_mem_ownership(qproc, &qproc->mpss_perm,
  675. false, qproc->mpss_phys,
  676. qproc->mpss_size);
  677. WARN_ON(xfermemop_ret);
  678. halt_axi_ports:
  679. q6v5proc_halt_axi_port(qproc, qproc->halt_map, qproc->halt_q6);
  680. q6v5proc_halt_axi_port(qproc, qproc->halt_map, qproc->halt_modem);
  681. q6v5proc_halt_axi_port(qproc, qproc->halt_map, qproc->halt_nc);
  682. reclaim_mba:
  683. xfermemop_ret = q6v5_xfer_mem_ownership(qproc, &qproc->mba_perm, false,
  684. qproc->mba_phys,
  685. qproc->mba_size);
  686. if (xfermemop_ret) {
  687. dev_err(qproc->dev,
  688. "Failed to reclaim mba buffer, system may become unstable\n");
  689. }
  690. disable_active_clks:
  691. q6v5_clk_disable(qproc->dev, qproc->active_clks,
  692. qproc->active_clk_count);
  693. assert_reset:
  694. reset_control_assert(qproc->mss_restart);
  695. disable_vdd:
  696. q6v5_regulator_disable(qproc, qproc->active_regs,
  697. qproc->active_reg_count);
  698. disable_proxy_clk:
  699. q6v5_clk_disable(qproc->dev, qproc->proxy_clks,
  700. qproc->proxy_clk_count);
  701. disable_proxy_reg:
  702. q6v5_regulator_disable(qproc, qproc->proxy_regs,
  703. qproc->proxy_reg_count);
  704. return ret;
  705. }
  706. static int q6v5_stop(struct rproc *rproc)
  707. {
  708. struct q6v5 *qproc = (struct q6v5 *)rproc->priv;
  709. int ret;
  710. u32 val;
  711. qproc->running = false;
  712. qcom_smem_state_update_bits(qproc->state,
  713. BIT(qproc->stop_bit), BIT(qproc->stop_bit));
  714. ret = wait_for_completion_timeout(&qproc->stop_done,
  715. msecs_to_jiffies(5000));
  716. if (ret == 0)
  717. dev_err(qproc->dev, "timed out on wait\n");
  718. qcom_smem_state_update_bits(qproc->state, BIT(qproc->stop_bit), 0);
  719. q6v5proc_halt_axi_port(qproc, qproc->halt_map, qproc->halt_q6);
  720. q6v5proc_halt_axi_port(qproc, qproc->halt_map, qproc->halt_modem);
  721. q6v5proc_halt_axi_port(qproc, qproc->halt_map, qproc->halt_nc);
  722. if (qproc->version == MSS_MSM8996) {
  723. /*
  724. * To avoid high MX current during LPASS/MSS restart.
  725. */
  726. val = readl(qproc->reg_base + QDSP6SS_PWR_CTL_REG);
  727. val |= Q6SS_CLAMP_IO | QDSP6v56_CLAMP_WL |
  728. QDSP6v56_CLAMP_QMC_MEM;
  729. writel(val, qproc->reg_base + QDSP6SS_PWR_CTL_REG);
  730. }
  731. ret = q6v5_xfer_mem_ownership(qproc, &qproc->mpss_perm, false,
  732. qproc->mpss_phys, qproc->mpss_size);
  733. WARN_ON(ret);
  734. reset_control_assert(qproc->mss_restart);
  735. q6v5_clk_disable(qproc->dev, qproc->active_clks,
  736. qproc->active_clk_count);
  737. q6v5_regulator_disable(qproc, qproc->active_regs,
  738. qproc->active_reg_count);
  739. return 0;
  740. }
  741. static void *q6v5_da_to_va(struct rproc *rproc, u64 da, int len)
  742. {
  743. struct q6v5 *qproc = rproc->priv;
  744. int offset;
  745. offset = da - qproc->mpss_reloc;
  746. if (offset < 0 || offset + len > qproc->mpss_size)
  747. return NULL;
  748. return qproc->mpss_region + offset;
  749. }
  750. static const struct rproc_ops q6v5_ops = {
  751. .start = q6v5_start,
  752. .stop = q6v5_stop,
  753. .da_to_va = q6v5_da_to_va,
  754. .load = q6v5_load,
  755. };
  756. static irqreturn_t q6v5_wdog_interrupt(int irq, void *dev)
  757. {
  758. struct q6v5 *qproc = dev;
  759. size_t len;
  760. char *msg;
  761. /* Sometimes the stop triggers a watchdog rather than a stop-ack */
  762. if (!qproc->running) {
  763. complete(&qproc->stop_done);
  764. return IRQ_HANDLED;
  765. }
  766. msg = qcom_smem_get(QCOM_SMEM_HOST_ANY, MPSS_CRASH_REASON_SMEM, &len);
  767. if (!IS_ERR(msg) && len > 0 && msg[0])
  768. dev_err(qproc->dev, "watchdog received: %s\n", msg);
  769. else
  770. dev_err(qproc->dev, "watchdog without message\n");
  771. rproc_report_crash(qproc->rproc, RPROC_WATCHDOG);
  772. return IRQ_HANDLED;
  773. }
  774. static irqreturn_t q6v5_fatal_interrupt(int irq, void *dev)
  775. {
  776. struct q6v5 *qproc = dev;
  777. size_t len;
  778. char *msg;
  779. msg = qcom_smem_get(QCOM_SMEM_HOST_ANY, MPSS_CRASH_REASON_SMEM, &len);
  780. if (!IS_ERR(msg) && len > 0 && msg[0])
  781. dev_err(qproc->dev, "fatal error received: %s\n", msg);
  782. else
  783. dev_err(qproc->dev, "fatal error without message\n");
  784. rproc_report_crash(qproc->rproc, RPROC_FATAL_ERROR);
  785. return IRQ_HANDLED;
  786. }
  787. static irqreturn_t q6v5_handover_interrupt(int irq, void *dev)
  788. {
  789. struct q6v5 *qproc = dev;
  790. complete(&qproc->start_done);
  791. return IRQ_HANDLED;
  792. }
  793. static irqreturn_t q6v5_stop_ack_interrupt(int irq, void *dev)
  794. {
  795. struct q6v5 *qproc = dev;
  796. complete(&qproc->stop_done);
  797. return IRQ_HANDLED;
  798. }
  799. static int q6v5_init_mem(struct q6v5 *qproc, struct platform_device *pdev)
  800. {
  801. struct of_phandle_args args;
  802. struct resource *res;
  803. int ret;
  804. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "qdsp6");
  805. qproc->reg_base = devm_ioremap_resource(&pdev->dev, res);
  806. if (IS_ERR(qproc->reg_base))
  807. return PTR_ERR(qproc->reg_base);
  808. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "rmb");
  809. qproc->rmb_base = devm_ioremap_resource(&pdev->dev, res);
  810. if (IS_ERR(qproc->rmb_base))
  811. return PTR_ERR(qproc->rmb_base);
  812. ret = of_parse_phandle_with_fixed_args(pdev->dev.of_node,
  813. "qcom,halt-regs", 3, 0, &args);
  814. if (ret < 0) {
  815. dev_err(&pdev->dev, "failed to parse qcom,halt-regs\n");
  816. return -EINVAL;
  817. }
  818. qproc->halt_map = syscon_node_to_regmap(args.np);
  819. of_node_put(args.np);
  820. if (IS_ERR(qproc->halt_map))
  821. return PTR_ERR(qproc->halt_map);
  822. qproc->halt_q6 = args.args[0];
  823. qproc->halt_modem = args.args[1];
  824. qproc->halt_nc = args.args[2];
  825. return 0;
  826. }
  827. static int q6v5_init_clocks(struct device *dev, struct clk **clks,
  828. char **clk_names)
  829. {
  830. int i;
  831. if (!clk_names)
  832. return 0;
  833. for (i = 0; clk_names[i]; i++) {
  834. clks[i] = devm_clk_get(dev, clk_names[i]);
  835. if (IS_ERR(clks[i])) {
  836. int rc = PTR_ERR(clks[i]);
  837. if (rc != -EPROBE_DEFER)
  838. dev_err(dev, "Failed to get %s clock\n",
  839. clk_names[i]);
  840. return rc;
  841. }
  842. }
  843. return i;
  844. }
  845. static int q6v5_init_reset(struct q6v5 *qproc)
  846. {
  847. qproc->mss_restart = devm_reset_control_get_exclusive(qproc->dev,
  848. NULL);
  849. if (IS_ERR(qproc->mss_restart)) {
  850. dev_err(qproc->dev, "failed to acquire mss restart\n");
  851. return PTR_ERR(qproc->mss_restart);
  852. }
  853. return 0;
  854. }
  855. static int q6v5_request_irq(struct q6v5 *qproc,
  856. struct platform_device *pdev,
  857. const char *name,
  858. irq_handler_t thread_fn)
  859. {
  860. int ret;
  861. ret = platform_get_irq_byname(pdev, name);
  862. if (ret < 0) {
  863. dev_err(&pdev->dev, "no %s IRQ defined\n", name);
  864. return ret;
  865. }
  866. ret = devm_request_threaded_irq(&pdev->dev, ret,
  867. NULL, thread_fn,
  868. IRQF_TRIGGER_RISING | IRQF_ONESHOT,
  869. "q6v5", qproc);
  870. if (ret)
  871. dev_err(&pdev->dev, "request %s IRQ failed\n", name);
  872. return ret;
  873. }
  874. static int q6v5_alloc_memory_region(struct q6v5 *qproc)
  875. {
  876. struct device_node *child;
  877. struct device_node *node;
  878. struct resource r;
  879. int ret;
  880. child = of_get_child_by_name(qproc->dev->of_node, "mba");
  881. node = of_parse_phandle(child, "memory-region", 0);
  882. ret = of_address_to_resource(node, 0, &r);
  883. if (ret) {
  884. dev_err(qproc->dev, "unable to resolve mba region\n");
  885. return ret;
  886. }
  887. of_node_put(node);
  888. qproc->mba_phys = r.start;
  889. qproc->mba_size = resource_size(&r);
  890. qproc->mba_region = devm_ioremap_wc(qproc->dev, qproc->mba_phys, qproc->mba_size);
  891. if (!qproc->mba_region) {
  892. dev_err(qproc->dev, "unable to map memory region: %pa+%zx\n",
  893. &r.start, qproc->mba_size);
  894. return -EBUSY;
  895. }
  896. child = of_get_child_by_name(qproc->dev->of_node, "mpss");
  897. node = of_parse_phandle(child, "memory-region", 0);
  898. ret = of_address_to_resource(node, 0, &r);
  899. if (ret) {
  900. dev_err(qproc->dev, "unable to resolve mpss region\n");
  901. return ret;
  902. }
  903. of_node_put(node);
  904. qproc->mpss_phys = qproc->mpss_reloc = r.start;
  905. qproc->mpss_size = resource_size(&r);
  906. qproc->mpss_region = devm_ioremap_wc(qproc->dev, qproc->mpss_phys, qproc->mpss_size);
  907. if (!qproc->mpss_region) {
  908. dev_err(qproc->dev, "unable to map memory region: %pa+%zx\n",
  909. &r.start, qproc->mpss_size);
  910. return -EBUSY;
  911. }
  912. return 0;
  913. }
  914. static int q6v5_probe(struct platform_device *pdev)
  915. {
  916. const struct rproc_hexagon_res *desc;
  917. struct q6v5 *qproc;
  918. struct rproc *rproc;
  919. int ret;
  920. desc = of_device_get_match_data(&pdev->dev);
  921. if (!desc)
  922. return -EINVAL;
  923. rproc = rproc_alloc(&pdev->dev, pdev->name, &q6v5_ops,
  924. desc->hexagon_mba_image, sizeof(*qproc));
  925. if (!rproc) {
  926. dev_err(&pdev->dev, "failed to allocate rproc\n");
  927. return -ENOMEM;
  928. }
  929. qproc = (struct q6v5 *)rproc->priv;
  930. qproc->dev = &pdev->dev;
  931. qproc->rproc = rproc;
  932. platform_set_drvdata(pdev, qproc);
  933. init_completion(&qproc->start_done);
  934. init_completion(&qproc->stop_done);
  935. ret = q6v5_init_mem(qproc, pdev);
  936. if (ret)
  937. goto free_rproc;
  938. ret = q6v5_alloc_memory_region(qproc);
  939. if (ret)
  940. goto free_rproc;
  941. ret = q6v5_init_clocks(&pdev->dev, qproc->proxy_clks,
  942. desc->proxy_clk_names);
  943. if (ret < 0) {
  944. dev_err(&pdev->dev, "Failed to get proxy clocks.\n");
  945. goto free_rproc;
  946. }
  947. qproc->proxy_clk_count = ret;
  948. ret = q6v5_init_clocks(&pdev->dev, qproc->active_clks,
  949. desc->active_clk_names);
  950. if (ret < 0) {
  951. dev_err(&pdev->dev, "Failed to get active clocks.\n");
  952. goto free_rproc;
  953. }
  954. qproc->active_clk_count = ret;
  955. ret = q6v5_regulator_init(&pdev->dev, qproc->proxy_regs,
  956. desc->proxy_supply);
  957. if (ret < 0) {
  958. dev_err(&pdev->dev, "Failed to get proxy regulators.\n");
  959. goto free_rproc;
  960. }
  961. qproc->proxy_reg_count = ret;
  962. ret = q6v5_regulator_init(&pdev->dev, qproc->active_regs,
  963. desc->active_supply);
  964. if (ret < 0) {
  965. dev_err(&pdev->dev, "Failed to get active regulators.\n");
  966. goto free_rproc;
  967. }
  968. qproc->active_reg_count = ret;
  969. ret = q6v5_init_reset(qproc);
  970. if (ret)
  971. goto free_rproc;
  972. qproc->version = desc->version;
  973. qproc->need_mem_protection = desc->need_mem_protection;
  974. ret = q6v5_request_irq(qproc, pdev, "wdog", q6v5_wdog_interrupt);
  975. if (ret < 0)
  976. goto free_rproc;
  977. ret = q6v5_request_irq(qproc, pdev, "fatal", q6v5_fatal_interrupt);
  978. if (ret < 0)
  979. goto free_rproc;
  980. ret = q6v5_request_irq(qproc, pdev, "handover", q6v5_handover_interrupt);
  981. if (ret < 0)
  982. goto free_rproc;
  983. ret = q6v5_request_irq(qproc, pdev, "stop-ack", q6v5_stop_ack_interrupt);
  984. if (ret < 0)
  985. goto free_rproc;
  986. qproc->state = qcom_smem_state_get(&pdev->dev, "stop", &qproc->stop_bit);
  987. if (IS_ERR(qproc->state)) {
  988. ret = PTR_ERR(qproc->state);
  989. goto free_rproc;
  990. }
  991. qproc->mpss_perm = BIT(QCOM_SCM_VMID_HLOS);
  992. qproc->mba_perm = BIT(QCOM_SCM_VMID_HLOS);
  993. qcom_add_smd_subdev(rproc, &qproc->smd_subdev);
  994. qcom_add_ssr_subdev(rproc, &qproc->ssr_subdev, "mpss");
  995. qproc->sysmon = qcom_add_sysmon_subdev(rproc, "modem", 0x12);
  996. ret = rproc_add(rproc);
  997. if (ret)
  998. goto free_rproc;
  999. return 0;
  1000. free_rproc:
  1001. rproc_free(rproc);
  1002. return ret;
  1003. }
  1004. static int q6v5_remove(struct platform_device *pdev)
  1005. {
  1006. struct q6v5 *qproc = platform_get_drvdata(pdev);
  1007. rproc_del(qproc->rproc);
  1008. qcom_remove_sysmon_subdev(qproc->sysmon);
  1009. qcom_remove_smd_subdev(qproc->rproc, &qproc->smd_subdev);
  1010. qcom_remove_ssr_subdev(qproc->rproc, &qproc->ssr_subdev);
  1011. rproc_free(qproc->rproc);
  1012. return 0;
  1013. }
  1014. static const struct rproc_hexagon_res msm8996_mss = {
  1015. .hexagon_mba_image = "mba.mbn",
  1016. .proxy_clk_names = (char*[]){
  1017. "xo",
  1018. "pnoc",
  1019. NULL
  1020. },
  1021. .active_clk_names = (char*[]){
  1022. "iface",
  1023. "bus",
  1024. "mem",
  1025. "gpll0_mss_clk",
  1026. NULL
  1027. },
  1028. .need_mem_protection = true,
  1029. .version = MSS_MSM8996,
  1030. };
  1031. static const struct rproc_hexagon_res msm8916_mss = {
  1032. .hexagon_mba_image = "mba.mbn",
  1033. .proxy_supply = (struct qcom_mss_reg_res[]) {
  1034. {
  1035. .supply = "mx",
  1036. .uV = 1050000,
  1037. },
  1038. {
  1039. .supply = "cx",
  1040. .uA = 100000,
  1041. },
  1042. {
  1043. .supply = "pll",
  1044. .uA = 100000,
  1045. },
  1046. {}
  1047. },
  1048. .proxy_clk_names = (char*[]){
  1049. "xo",
  1050. NULL
  1051. },
  1052. .active_clk_names = (char*[]){
  1053. "iface",
  1054. "bus",
  1055. "mem",
  1056. NULL
  1057. },
  1058. .need_mem_protection = false,
  1059. .version = MSS_MSM8916,
  1060. };
  1061. static const struct rproc_hexagon_res msm8974_mss = {
  1062. .hexagon_mba_image = "mba.b00",
  1063. .proxy_supply = (struct qcom_mss_reg_res[]) {
  1064. {
  1065. .supply = "mx",
  1066. .uV = 1050000,
  1067. },
  1068. {
  1069. .supply = "cx",
  1070. .uA = 100000,
  1071. },
  1072. {
  1073. .supply = "pll",
  1074. .uA = 100000,
  1075. },
  1076. {}
  1077. },
  1078. .active_supply = (struct qcom_mss_reg_res[]) {
  1079. {
  1080. .supply = "mss",
  1081. .uV = 1050000,
  1082. .uA = 100000,
  1083. },
  1084. {}
  1085. },
  1086. .proxy_clk_names = (char*[]){
  1087. "xo",
  1088. NULL
  1089. },
  1090. .active_clk_names = (char*[]){
  1091. "iface",
  1092. "bus",
  1093. "mem",
  1094. NULL
  1095. },
  1096. .need_mem_protection = false,
  1097. .version = MSS_MSM8974,
  1098. };
  1099. static const struct of_device_id q6v5_of_match[] = {
  1100. { .compatible = "qcom,q6v5-pil", .data = &msm8916_mss},
  1101. { .compatible = "qcom,msm8916-mss-pil", .data = &msm8916_mss},
  1102. { .compatible = "qcom,msm8974-mss-pil", .data = &msm8974_mss},
  1103. { .compatible = "qcom,msm8996-mss-pil", .data = &msm8996_mss},
  1104. { },
  1105. };
  1106. MODULE_DEVICE_TABLE(of, q6v5_of_match);
  1107. static struct platform_driver q6v5_driver = {
  1108. .probe = q6v5_probe,
  1109. .remove = q6v5_remove,
  1110. .driver = {
  1111. .name = "qcom-q6v5-pil",
  1112. .of_match_table = q6v5_of_match,
  1113. },
  1114. };
  1115. module_platform_driver(q6v5_driver);
  1116. MODULE_DESCRIPTION("Peripheral Image Loader for Hexagon");
  1117. MODULE_LICENSE("GPL v2");