pinctrl-stm32.c 29 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (C) Maxime Coquelin 2015
  4. * Copyright (C) STMicroelectronics 2017
  5. * Author: Maxime Coquelin <mcoquelin.stm32@gmail.com>
  6. *
  7. * Heavily based on Mediatek's pinctrl driver
  8. */
  9. #include <linux/clk.h>
  10. #include <linux/gpio/driver.h>
  11. #include <linux/io.h>
  12. #include <linux/irq.h>
  13. #include <linux/mfd/syscon.h>
  14. #include <linux/module.h>
  15. #include <linux/of.h>
  16. #include <linux/of_address.h>
  17. #include <linux/of_device.h>
  18. #include <linux/of_irq.h>
  19. #include <linux/pinctrl/consumer.h>
  20. #include <linux/pinctrl/machine.h>
  21. #include <linux/pinctrl/pinconf.h>
  22. #include <linux/pinctrl/pinconf-generic.h>
  23. #include <linux/pinctrl/pinctrl.h>
  24. #include <linux/pinctrl/pinmux.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/regmap.h>
  27. #include <linux/reset.h>
  28. #include <linux/slab.h>
  29. #include "../core.h"
  30. #include "../pinconf.h"
  31. #include "../pinctrl-utils.h"
  32. #include "pinctrl-stm32.h"
  33. #define STM32_GPIO_MODER 0x00
  34. #define STM32_GPIO_TYPER 0x04
  35. #define STM32_GPIO_SPEEDR 0x08
  36. #define STM32_GPIO_PUPDR 0x0c
  37. #define STM32_GPIO_IDR 0x10
  38. #define STM32_GPIO_ODR 0x14
  39. #define STM32_GPIO_BSRR 0x18
  40. #define STM32_GPIO_LCKR 0x1c
  41. #define STM32_GPIO_AFRL 0x20
  42. #define STM32_GPIO_AFRH 0x24
  43. #define STM32_GPIO_PINS_PER_BANK 16
  44. #define STM32_GPIO_IRQ_LINE 16
  45. #define gpio_range_to_bank(chip) \
  46. container_of(chip, struct stm32_gpio_bank, range)
  47. static const char * const stm32_gpio_functions[] = {
  48. "gpio", "af0", "af1",
  49. "af2", "af3", "af4",
  50. "af5", "af6", "af7",
  51. "af8", "af9", "af10",
  52. "af11", "af12", "af13",
  53. "af14", "af15", "analog",
  54. };
  55. struct stm32_pinctrl_group {
  56. const char *name;
  57. unsigned long config;
  58. unsigned pin;
  59. };
  60. struct stm32_gpio_bank {
  61. void __iomem *base;
  62. struct clk *clk;
  63. spinlock_t lock;
  64. struct gpio_chip gpio_chip;
  65. struct pinctrl_gpio_range range;
  66. struct fwnode_handle *fwnode;
  67. struct irq_domain *domain;
  68. u32 bank_nr;
  69. };
  70. struct stm32_pinctrl {
  71. struct device *dev;
  72. struct pinctrl_dev *pctl_dev;
  73. struct pinctrl_desc pctl_desc;
  74. struct stm32_pinctrl_group *groups;
  75. unsigned ngroups;
  76. const char **grp_names;
  77. struct stm32_gpio_bank *banks;
  78. unsigned nbanks;
  79. const struct stm32_pinctrl_match_data *match_data;
  80. struct irq_domain *domain;
  81. struct regmap *regmap;
  82. struct regmap_field *irqmux[STM32_GPIO_PINS_PER_BANK];
  83. };
  84. static inline int stm32_gpio_pin(int gpio)
  85. {
  86. return gpio % STM32_GPIO_PINS_PER_BANK;
  87. }
  88. static inline u32 stm32_gpio_get_mode(u32 function)
  89. {
  90. switch (function) {
  91. case STM32_PIN_GPIO:
  92. return 0;
  93. case STM32_PIN_AF(0) ... STM32_PIN_AF(15):
  94. return 2;
  95. case STM32_PIN_ANALOG:
  96. return 3;
  97. }
  98. return 0;
  99. }
  100. static inline u32 stm32_gpio_get_alt(u32 function)
  101. {
  102. switch (function) {
  103. case STM32_PIN_GPIO:
  104. return 0;
  105. case STM32_PIN_AF(0) ... STM32_PIN_AF(15):
  106. return function - 1;
  107. case STM32_PIN_ANALOG:
  108. return 0;
  109. }
  110. return 0;
  111. }
  112. /* GPIO functions */
  113. static inline void __stm32_gpio_set(struct stm32_gpio_bank *bank,
  114. unsigned offset, int value)
  115. {
  116. if (!value)
  117. offset += STM32_GPIO_PINS_PER_BANK;
  118. clk_enable(bank->clk);
  119. writel_relaxed(BIT(offset), bank->base + STM32_GPIO_BSRR);
  120. clk_disable(bank->clk);
  121. }
  122. static int stm32_gpio_request(struct gpio_chip *chip, unsigned offset)
  123. {
  124. struct stm32_gpio_bank *bank = gpiochip_get_data(chip);
  125. struct stm32_pinctrl *pctl = dev_get_drvdata(bank->gpio_chip.parent);
  126. struct pinctrl_gpio_range *range;
  127. int pin = offset + (bank->bank_nr * STM32_GPIO_PINS_PER_BANK);
  128. range = pinctrl_find_gpio_range_from_pin_nolock(pctl->pctl_dev, pin);
  129. if (!range) {
  130. dev_err(pctl->dev, "pin %d not in range.\n", pin);
  131. return -EINVAL;
  132. }
  133. return pinctrl_gpio_request(chip->base + offset);
  134. }
  135. static void stm32_gpio_free(struct gpio_chip *chip, unsigned offset)
  136. {
  137. pinctrl_gpio_free(chip->base + offset);
  138. }
  139. static int stm32_gpio_get(struct gpio_chip *chip, unsigned offset)
  140. {
  141. struct stm32_gpio_bank *bank = gpiochip_get_data(chip);
  142. int ret;
  143. clk_enable(bank->clk);
  144. ret = !!(readl_relaxed(bank->base + STM32_GPIO_IDR) & BIT(offset));
  145. clk_disable(bank->clk);
  146. return ret;
  147. }
  148. static void stm32_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  149. {
  150. struct stm32_gpio_bank *bank = gpiochip_get_data(chip);
  151. __stm32_gpio_set(bank, offset, value);
  152. }
  153. static int stm32_gpio_direction_input(struct gpio_chip *chip, unsigned offset)
  154. {
  155. return pinctrl_gpio_direction_input(chip->base + offset);
  156. }
  157. static int stm32_gpio_direction_output(struct gpio_chip *chip,
  158. unsigned offset, int value)
  159. {
  160. struct stm32_gpio_bank *bank = gpiochip_get_data(chip);
  161. __stm32_gpio_set(bank, offset, value);
  162. pinctrl_gpio_direction_output(chip->base + offset);
  163. return 0;
  164. }
  165. static int stm32_gpio_to_irq(struct gpio_chip *chip, unsigned int offset)
  166. {
  167. struct stm32_gpio_bank *bank = gpiochip_get_data(chip);
  168. struct irq_fwspec fwspec;
  169. fwspec.fwnode = bank->fwnode;
  170. fwspec.param_count = 2;
  171. fwspec.param[0] = offset;
  172. fwspec.param[1] = IRQ_TYPE_NONE;
  173. return irq_create_fwspec_mapping(&fwspec);
  174. }
  175. static int stm32_gpio_get_direction(struct gpio_chip *chip, unsigned int offset)
  176. {
  177. struct stm32_gpio_bank *bank = gpiochip_get_data(chip);
  178. int pin = stm32_gpio_pin(offset);
  179. int ret;
  180. u32 mode, alt;
  181. stm32_pmx_get_mode(bank, pin, &mode, &alt);
  182. if ((alt == 0) && (mode == 0))
  183. ret = 1;
  184. else if ((alt == 0) && (mode == 1))
  185. ret = 0;
  186. else
  187. ret = -EINVAL;
  188. return ret;
  189. }
  190. static const struct gpio_chip stm32_gpio_template = {
  191. .request = stm32_gpio_request,
  192. .free = stm32_gpio_free,
  193. .get = stm32_gpio_get,
  194. .set = stm32_gpio_set,
  195. .direction_input = stm32_gpio_direction_input,
  196. .direction_output = stm32_gpio_direction_output,
  197. .to_irq = stm32_gpio_to_irq,
  198. .get_direction = stm32_gpio_get_direction,
  199. };
  200. static int stm32_gpio_irq_request_resources(struct irq_data *irq_data)
  201. {
  202. struct stm32_gpio_bank *bank = irq_data->domain->host_data;
  203. struct stm32_pinctrl *pctl = dev_get_drvdata(bank->gpio_chip.parent);
  204. int ret;
  205. ret = stm32_gpio_direction_input(&bank->gpio_chip, irq_data->hwirq);
  206. if (ret)
  207. return ret;
  208. ret = gpiochip_lock_as_irq(&bank->gpio_chip, irq_data->hwirq);
  209. if (ret) {
  210. dev_err(pctl->dev, "unable to lock HW IRQ %lu for IRQ\n",
  211. irq_data->hwirq);
  212. return ret;
  213. }
  214. return 0;
  215. }
  216. static void stm32_gpio_irq_release_resources(struct irq_data *irq_data)
  217. {
  218. struct stm32_gpio_bank *bank = irq_data->domain->host_data;
  219. gpiochip_unlock_as_irq(&bank->gpio_chip, irq_data->hwirq);
  220. }
  221. static struct irq_chip stm32_gpio_irq_chip = {
  222. .name = "stm32gpio",
  223. .irq_ack = irq_chip_ack_parent,
  224. .irq_mask = irq_chip_mask_parent,
  225. .irq_unmask = irq_chip_unmask_parent,
  226. .irq_set_type = irq_chip_set_type_parent,
  227. .irq_set_wake = irq_chip_set_wake_parent,
  228. .irq_request_resources = stm32_gpio_irq_request_resources,
  229. .irq_release_resources = stm32_gpio_irq_release_resources,
  230. };
  231. static int stm32_gpio_domain_translate(struct irq_domain *d,
  232. struct irq_fwspec *fwspec,
  233. unsigned long *hwirq,
  234. unsigned int *type)
  235. {
  236. if ((fwspec->param_count != 2) ||
  237. (fwspec->param[0] >= STM32_GPIO_IRQ_LINE))
  238. return -EINVAL;
  239. *hwirq = fwspec->param[0];
  240. *type = fwspec->param[1];
  241. return 0;
  242. }
  243. static int stm32_gpio_domain_activate(struct irq_domain *d,
  244. struct irq_data *irq_data, bool reserve)
  245. {
  246. struct stm32_gpio_bank *bank = d->host_data;
  247. struct stm32_pinctrl *pctl = dev_get_drvdata(bank->gpio_chip.parent);
  248. regmap_field_write(pctl->irqmux[irq_data->hwirq], bank->bank_nr);
  249. return 0;
  250. }
  251. static int stm32_gpio_domain_alloc(struct irq_domain *d,
  252. unsigned int virq,
  253. unsigned int nr_irqs, void *data)
  254. {
  255. struct stm32_gpio_bank *bank = d->host_data;
  256. struct irq_fwspec *fwspec = data;
  257. struct irq_fwspec parent_fwspec;
  258. irq_hw_number_t hwirq;
  259. hwirq = fwspec->param[0];
  260. parent_fwspec.fwnode = d->parent->fwnode;
  261. parent_fwspec.param_count = 2;
  262. parent_fwspec.param[0] = fwspec->param[0];
  263. parent_fwspec.param[1] = fwspec->param[1];
  264. irq_domain_set_hwirq_and_chip(d, virq, hwirq, &stm32_gpio_irq_chip,
  265. bank);
  266. return irq_domain_alloc_irqs_parent(d, virq, nr_irqs, &parent_fwspec);
  267. }
  268. static const struct irq_domain_ops stm32_gpio_domain_ops = {
  269. .translate = stm32_gpio_domain_translate,
  270. .alloc = stm32_gpio_domain_alloc,
  271. .free = irq_domain_free_irqs_common,
  272. .activate = stm32_gpio_domain_activate,
  273. };
  274. /* Pinctrl functions */
  275. static struct stm32_pinctrl_group *
  276. stm32_pctrl_find_group_by_pin(struct stm32_pinctrl *pctl, u32 pin)
  277. {
  278. int i;
  279. for (i = 0; i < pctl->ngroups; i++) {
  280. struct stm32_pinctrl_group *grp = pctl->groups + i;
  281. if (grp->pin == pin)
  282. return grp;
  283. }
  284. return NULL;
  285. }
  286. static bool stm32_pctrl_is_function_valid(struct stm32_pinctrl *pctl,
  287. u32 pin_num, u32 fnum)
  288. {
  289. int i;
  290. for (i = 0; i < pctl->match_data->npins; i++) {
  291. const struct stm32_desc_pin *pin = pctl->match_data->pins + i;
  292. const struct stm32_desc_function *func = pin->functions;
  293. if (pin->pin.number != pin_num)
  294. continue;
  295. while (func && func->name) {
  296. if (func->num == fnum)
  297. return true;
  298. func++;
  299. }
  300. break;
  301. }
  302. return false;
  303. }
  304. static int stm32_pctrl_dt_node_to_map_func(struct stm32_pinctrl *pctl,
  305. u32 pin, u32 fnum, struct stm32_pinctrl_group *grp,
  306. struct pinctrl_map **map, unsigned *reserved_maps,
  307. unsigned *num_maps)
  308. {
  309. if (*num_maps == *reserved_maps)
  310. return -ENOSPC;
  311. (*map)[*num_maps].type = PIN_MAP_TYPE_MUX_GROUP;
  312. (*map)[*num_maps].data.mux.group = grp->name;
  313. if (!stm32_pctrl_is_function_valid(pctl, pin, fnum)) {
  314. dev_err(pctl->dev, "invalid function %d on pin %d .\n",
  315. fnum, pin);
  316. return -EINVAL;
  317. }
  318. (*map)[*num_maps].data.mux.function = stm32_gpio_functions[fnum];
  319. (*num_maps)++;
  320. return 0;
  321. }
  322. static int stm32_pctrl_dt_subnode_to_map(struct pinctrl_dev *pctldev,
  323. struct device_node *node,
  324. struct pinctrl_map **map,
  325. unsigned *reserved_maps,
  326. unsigned *num_maps)
  327. {
  328. struct stm32_pinctrl *pctl;
  329. struct stm32_pinctrl_group *grp;
  330. struct property *pins;
  331. u32 pinfunc, pin, func;
  332. unsigned long *configs;
  333. unsigned int num_configs;
  334. bool has_config = 0;
  335. unsigned reserve = 0;
  336. int num_pins, num_funcs, maps_per_pin, i, err;
  337. pctl = pinctrl_dev_get_drvdata(pctldev);
  338. pins = of_find_property(node, "pinmux", NULL);
  339. if (!pins) {
  340. dev_err(pctl->dev, "missing pins property in node %s .\n",
  341. node->name);
  342. return -EINVAL;
  343. }
  344. err = pinconf_generic_parse_dt_config(node, pctldev, &configs,
  345. &num_configs);
  346. if (err)
  347. return err;
  348. if (num_configs)
  349. has_config = 1;
  350. num_pins = pins->length / sizeof(u32);
  351. num_funcs = num_pins;
  352. maps_per_pin = 0;
  353. if (num_funcs)
  354. maps_per_pin++;
  355. if (has_config && num_pins >= 1)
  356. maps_per_pin++;
  357. if (!num_pins || !maps_per_pin)
  358. return -EINVAL;
  359. reserve = num_pins * maps_per_pin;
  360. err = pinctrl_utils_reserve_map(pctldev, map,
  361. reserved_maps, num_maps, reserve);
  362. if (err)
  363. return err;
  364. for (i = 0; i < num_pins; i++) {
  365. err = of_property_read_u32_index(node, "pinmux",
  366. i, &pinfunc);
  367. if (err)
  368. return err;
  369. pin = STM32_GET_PIN_NO(pinfunc);
  370. func = STM32_GET_PIN_FUNC(pinfunc);
  371. if (!stm32_pctrl_is_function_valid(pctl, pin, func)) {
  372. dev_err(pctl->dev, "invalid function.\n");
  373. return -EINVAL;
  374. }
  375. grp = stm32_pctrl_find_group_by_pin(pctl, pin);
  376. if (!grp) {
  377. dev_err(pctl->dev, "unable to match pin %d to group\n",
  378. pin);
  379. return -EINVAL;
  380. }
  381. err = stm32_pctrl_dt_node_to_map_func(pctl, pin, func, grp, map,
  382. reserved_maps, num_maps);
  383. if (err)
  384. return err;
  385. if (has_config) {
  386. err = pinctrl_utils_add_map_configs(pctldev, map,
  387. reserved_maps, num_maps, grp->name,
  388. configs, num_configs,
  389. PIN_MAP_TYPE_CONFIGS_GROUP);
  390. if (err)
  391. return err;
  392. }
  393. }
  394. return 0;
  395. }
  396. static int stm32_pctrl_dt_node_to_map(struct pinctrl_dev *pctldev,
  397. struct device_node *np_config,
  398. struct pinctrl_map **map, unsigned *num_maps)
  399. {
  400. struct device_node *np;
  401. unsigned reserved_maps;
  402. int ret;
  403. *map = NULL;
  404. *num_maps = 0;
  405. reserved_maps = 0;
  406. for_each_child_of_node(np_config, np) {
  407. ret = stm32_pctrl_dt_subnode_to_map(pctldev, np, map,
  408. &reserved_maps, num_maps);
  409. if (ret < 0) {
  410. pinctrl_utils_free_map(pctldev, *map, *num_maps);
  411. return ret;
  412. }
  413. }
  414. return 0;
  415. }
  416. static int stm32_pctrl_get_groups_count(struct pinctrl_dev *pctldev)
  417. {
  418. struct stm32_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
  419. return pctl->ngroups;
  420. }
  421. static const char *stm32_pctrl_get_group_name(struct pinctrl_dev *pctldev,
  422. unsigned group)
  423. {
  424. struct stm32_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
  425. return pctl->groups[group].name;
  426. }
  427. static int stm32_pctrl_get_group_pins(struct pinctrl_dev *pctldev,
  428. unsigned group,
  429. const unsigned **pins,
  430. unsigned *num_pins)
  431. {
  432. struct stm32_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
  433. *pins = (unsigned *)&pctl->groups[group].pin;
  434. *num_pins = 1;
  435. return 0;
  436. }
  437. static const struct pinctrl_ops stm32_pctrl_ops = {
  438. .dt_node_to_map = stm32_pctrl_dt_node_to_map,
  439. .dt_free_map = pinctrl_utils_free_map,
  440. .get_groups_count = stm32_pctrl_get_groups_count,
  441. .get_group_name = stm32_pctrl_get_group_name,
  442. .get_group_pins = stm32_pctrl_get_group_pins,
  443. };
  444. /* Pinmux functions */
  445. static int stm32_pmx_get_funcs_cnt(struct pinctrl_dev *pctldev)
  446. {
  447. return ARRAY_SIZE(stm32_gpio_functions);
  448. }
  449. static const char *stm32_pmx_get_func_name(struct pinctrl_dev *pctldev,
  450. unsigned selector)
  451. {
  452. return stm32_gpio_functions[selector];
  453. }
  454. static int stm32_pmx_get_func_groups(struct pinctrl_dev *pctldev,
  455. unsigned function,
  456. const char * const **groups,
  457. unsigned * const num_groups)
  458. {
  459. struct stm32_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
  460. *groups = pctl->grp_names;
  461. *num_groups = pctl->ngroups;
  462. return 0;
  463. }
  464. static void stm32_pmx_set_mode(struct stm32_gpio_bank *bank,
  465. int pin, u32 mode, u32 alt)
  466. {
  467. u32 val;
  468. int alt_shift = (pin % 8) * 4;
  469. int alt_offset = STM32_GPIO_AFRL + (pin / 8) * 4;
  470. unsigned long flags;
  471. clk_enable(bank->clk);
  472. spin_lock_irqsave(&bank->lock, flags);
  473. val = readl_relaxed(bank->base + alt_offset);
  474. val &= ~GENMASK(alt_shift + 3, alt_shift);
  475. val |= (alt << alt_shift);
  476. writel_relaxed(val, bank->base + alt_offset);
  477. val = readl_relaxed(bank->base + STM32_GPIO_MODER);
  478. val &= ~GENMASK(pin * 2 + 1, pin * 2);
  479. val |= mode << (pin * 2);
  480. writel_relaxed(val, bank->base + STM32_GPIO_MODER);
  481. spin_unlock_irqrestore(&bank->lock, flags);
  482. clk_disable(bank->clk);
  483. }
  484. void stm32_pmx_get_mode(struct stm32_gpio_bank *bank, int pin, u32 *mode,
  485. u32 *alt)
  486. {
  487. u32 val;
  488. int alt_shift = (pin % 8) * 4;
  489. int alt_offset = STM32_GPIO_AFRL + (pin / 8) * 4;
  490. unsigned long flags;
  491. clk_enable(bank->clk);
  492. spin_lock_irqsave(&bank->lock, flags);
  493. val = readl_relaxed(bank->base + alt_offset);
  494. val &= GENMASK(alt_shift + 3, alt_shift);
  495. *alt = val >> alt_shift;
  496. val = readl_relaxed(bank->base + STM32_GPIO_MODER);
  497. val &= GENMASK(pin * 2 + 1, pin * 2);
  498. *mode = val >> (pin * 2);
  499. spin_unlock_irqrestore(&bank->lock, flags);
  500. clk_disable(bank->clk);
  501. }
  502. static int stm32_pmx_set_mux(struct pinctrl_dev *pctldev,
  503. unsigned function,
  504. unsigned group)
  505. {
  506. bool ret;
  507. struct stm32_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
  508. struct stm32_pinctrl_group *g = pctl->groups + group;
  509. struct pinctrl_gpio_range *range;
  510. struct stm32_gpio_bank *bank;
  511. u32 mode, alt;
  512. int pin;
  513. ret = stm32_pctrl_is_function_valid(pctl, g->pin, function);
  514. if (!ret) {
  515. dev_err(pctl->dev, "invalid function %d on group %d .\n",
  516. function, group);
  517. return -EINVAL;
  518. }
  519. range = pinctrl_find_gpio_range_from_pin(pctldev, g->pin);
  520. bank = gpiochip_get_data(range->gc);
  521. pin = stm32_gpio_pin(g->pin);
  522. mode = stm32_gpio_get_mode(function);
  523. alt = stm32_gpio_get_alt(function);
  524. stm32_pmx_set_mode(bank, pin, mode, alt);
  525. return 0;
  526. }
  527. static int stm32_pmx_gpio_set_direction(struct pinctrl_dev *pctldev,
  528. struct pinctrl_gpio_range *range, unsigned gpio,
  529. bool input)
  530. {
  531. struct stm32_gpio_bank *bank = gpiochip_get_data(range->gc);
  532. int pin = stm32_gpio_pin(gpio);
  533. stm32_pmx_set_mode(bank, pin, !input, 0);
  534. return 0;
  535. }
  536. static const struct pinmux_ops stm32_pmx_ops = {
  537. .get_functions_count = stm32_pmx_get_funcs_cnt,
  538. .get_function_name = stm32_pmx_get_func_name,
  539. .get_function_groups = stm32_pmx_get_func_groups,
  540. .set_mux = stm32_pmx_set_mux,
  541. .gpio_set_direction = stm32_pmx_gpio_set_direction,
  542. .strict = true,
  543. };
  544. /* Pinconf functions */
  545. static void stm32_pconf_set_driving(struct stm32_gpio_bank *bank,
  546. unsigned offset, u32 drive)
  547. {
  548. unsigned long flags;
  549. u32 val;
  550. clk_enable(bank->clk);
  551. spin_lock_irqsave(&bank->lock, flags);
  552. val = readl_relaxed(bank->base + STM32_GPIO_TYPER);
  553. val &= ~BIT(offset);
  554. val |= drive << offset;
  555. writel_relaxed(val, bank->base + STM32_GPIO_TYPER);
  556. spin_unlock_irqrestore(&bank->lock, flags);
  557. clk_disable(bank->clk);
  558. }
  559. static u32 stm32_pconf_get_driving(struct stm32_gpio_bank *bank,
  560. unsigned int offset)
  561. {
  562. unsigned long flags;
  563. u32 val;
  564. clk_enable(bank->clk);
  565. spin_lock_irqsave(&bank->lock, flags);
  566. val = readl_relaxed(bank->base + STM32_GPIO_TYPER);
  567. val &= BIT(offset);
  568. spin_unlock_irqrestore(&bank->lock, flags);
  569. clk_disable(bank->clk);
  570. return (val >> offset);
  571. }
  572. static void stm32_pconf_set_speed(struct stm32_gpio_bank *bank,
  573. unsigned offset, u32 speed)
  574. {
  575. unsigned long flags;
  576. u32 val;
  577. clk_enable(bank->clk);
  578. spin_lock_irqsave(&bank->lock, flags);
  579. val = readl_relaxed(bank->base + STM32_GPIO_SPEEDR);
  580. val &= ~GENMASK(offset * 2 + 1, offset * 2);
  581. val |= speed << (offset * 2);
  582. writel_relaxed(val, bank->base + STM32_GPIO_SPEEDR);
  583. spin_unlock_irqrestore(&bank->lock, flags);
  584. clk_disable(bank->clk);
  585. }
  586. static u32 stm32_pconf_get_speed(struct stm32_gpio_bank *bank,
  587. unsigned int offset)
  588. {
  589. unsigned long flags;
  590. u32 val;
  591. clk_enable(bank->clk);
  592. spin_lock_irqsave(&bank->lock, flags);
  593. val = readl_relaxed(bank->base + STM32_GPIO_SPEEDR);
  594. val &= GENMASK(offset * 2 + 1, offset * 2);
  595. spin_unlock_irqrestore(&bank->lock, flags);
  596. clk_disable(bank->clk);
  597. return (val >> (offset * 2));
  598. }
  599. static void stm32_pconf_set_bias(struct stm32_gpio_bank *bank,
  600. unsigned offset, u32 bias)
  601. {
  602. unsigned long flags;
  603. u32 val;
  604. clk_enable(bank->clk);
  605. spin_lock_irqsave(&bank->lock, flags);
  606. val = readl_relaxed(bank->base + STM32_GPIO_PUPDR);
  607. val &= ~GENMASK(offset * 2 + 1, offset * 2);
  608. val |= bias << (offset * 2);
  609. writel_relaxed(val, bank->base + STM32_GPIO_PUPDR);
  610. spin_unlock_irqrestore(&bank->lock, flags);
  611. clk_disable(bank->clk);
  612. }
  613. static u32 stm32_pconf_get_bias(struct stm32_gpio_bank *bank,
  614. unsigned int offset)
  615. {
  616. unsigned long flags;
  617. u32 val;
  618. clk_enable(bank->clk);
  619. spin_lock_irqsave(&bank->lock, flags);
  620. val = readl_relaxed(bank->base + STM32_GPIO_PUPDR);
  621. val &= GENMASK(offset * 2 + 1, offset * 2);
  622. spin_unlock_irqrestore(&bank->lock, flags);
  623. clk_disable(bank->clk);
  624. return (val >> (offset * 2));
  625. }
  626. static bool stm32_pconf_get(struct stm32_gpio_bank *bank,
  627. unsigned int offset, bool dir)
  628. {
  629. unsigned long flags;
  630. u32 val;
  631. clk_enable(bank->clk);
  632. spin_lock_irqsave(&bank->lock, flags);
  633. if (dir)
  634. val = !!(readl_relaxed(bank->base + STM32_GPIO_IDR) &
  635. BIT(offset));
  636. else
  637. val = !!(readl_relaxed(bank->base + STM32_GPIO_ODR) &
  638. BIT(offset));
  639. spin_unlock_irqrestore(&bank->lock, flags);
  640. clk_disable(bank->clk);
  641. return val;
  642. }
  643. static int stm32_pconf_parse_conf(struct pinctrl_dev *pctldev,
  644. unsigned int pin, enum pin_config_param param,
  645. enum pin_config_param arg)
  646. {
  647. struct pinctrl_gpio_range *range;
  648. struct stm32_gpio_bank *bank;
  649. int offset, ret = 0;
  650. range = pinctrl_find_gpio_range_from_pin(pctldev, pin);
  651. bank = gpiochip_get_data(range->gc);
  652. offset = stm32_gpio_pin(pin);
  653. switch (param) {
  654. case PIN_CONFIG_DRIVE_PUSH_PULL:
  655. stm32_pconf_set_driving(bank, offset, 0);
  656. break;
  657. case PIN_CONFIG_DRIVE_OPEN_DRAIN:
  658. stm32_pconf_set_driving(bank, offset, 1);
  659. break;
  660. case PIN_CONFIG_SLEW_RATE:
  661. stm32_pconf_set_speed(bank, offset, arg);
  662. break;
  663. case PIN_CONFIG_BIAS_DISABLE:
  664. stm32_pconf_set_bias(bank, offset, 0);
  665. break;
  666. case PIN_CONFIG_BIAS_PULL_UP:
  667. stm32_pconf_set_bias(bank, offset, 1);
  668. break;
  669. case PIN_CONFIG_BIAS_PULL_DOWN:
  670. stm32_pconf_set_bias(bank, offset, 2);
  671. break;
  672. case PIN_CONFIG_OUTPUT:
  673. __stm32_gpio_set(bank, offset, arg);
  674. ret = stm32_pmx_gpio_set_direction(pctldev, range, pin, false);
  675. break;
  676. default:
  677. ret = -EINVAL;
  678. }
  679. return ret;
  680. }
  681. static int stm32_pconf_group_get(struct pinctrl_dev *pctldev,
  682. unsigned group,
  683. unsigned long *config)
  684. {
  685. struct stm32_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
  686. *config = pctl->groups[group].config;
  687. return 0;
  688. }
  689. static int stm32_pconf_group_set(struct pinctrl_dev *pctldev, unsigned group,
  690. unsigned long *configs, unsigned num_configs)
  691. {
  692. struct stm32_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
  693. struct stm32_pinctrl_group *g = &pctl->groups[group];
  694. int i, ret;
  695. for (i = 0; i < num_configs; i++) {
  696. ret = stm32_pconf_parse_conf(pctldev, g->pin,
  697. pinconf_to_config_param(configs[i]),
  698. pinconf_to_config_argument(configs[i]));
  699. if (ret < 0)
  700. return ret;
  701. g->config = configs[i];
  702. }
  703. return 0;
  704. }
  705. static void stm32_pconf_dbg_show(struct pinctrl_dev *pctldev,
  706. struct seq_file *s,
  707. unsigned int pin)
  708. {
  709. struct pinctrl_gpio_range *range;
  710. struct stm32_gpio_bank *bank;
  711. int offset;
  712. u32 mode, alt, drive, speed, bias;
  713. static const char * const modes[] = {
  714. "input", "output", "alternate", "analog" };
  715. static const char * const speeds[] = {
  716. "low", "medium", "high", "very high" };
  717. static const char * const biasing[] = {
  718. "floating", "pull up", "pull down", "" };
  719. bool val;
  720. range = pinctrl_find_gpio_range_from_pin_nolock(pctldev, pin);
  721. bank = gpiochip_get_data(range->gc);
  722. offset = stm32_gpio_pin(pin);
  723. stm32_pmx_get_mode(bank, offset, &mode, &alt);
  724. bias = stm32_pconf_get_bias(bank, offset);
  725. seq_printf(s, "%s ", modes[mode]);
  726. switch (mode) {
  727. /* input */
  728. case 0:
  729. val = stm32_pconf_get(bank, offset, true);
  730. seq_printf(s, "- %s - %s",
  731. val ? "high" : "low",
  732. biasing[bias]);
  733. break;
  734. /* output */
  735. case 1:
  736. drive = stm32_pconf_get_driving(bank, offset);
  737. speed = stm32_pconf_get_speed(bank, offset);
  738. val = stm32_pconf_get(bank, offset, false);
  739. seq_printf(s, "- %s - %s - %s - %s %s",
  740. val ? "high" : "low",
  741. drive ? "open drain" : "push pull",
  742. biasing[bias],
  743. speeds[speed], "speed");
  744. break;
  745. /* alternate */
  746. case 2:
  747. drive = stm32_pconf_get_driving(bank, offset);
  748. speed = stm32_pconf_get_speed(bank, offset);
  749. seq_printf(s, "%d - %s - %s - %s %s", alt,
  750. drive ? "open drain" : "push pull",
  751. biasing[bias],
  752. speeds[speed], "speed");
  753. break;
  754. /* analog */
  755. case 3:
  756. break;
  757. }
  758. }
  759. static const struct pinconf_ops stm32_pconf_ops = {
  760. .pin_config_group_get = stm32_pconf_group_get,
  761. .pin_config_group_set = stm32_pconf_group_set,
  762. .pin_config_dbg_show = stm32_pconf_dbg_show,
  763. };
  764. static int stm32_gpiolib_register_bank(struct stm32_pinctrl *pctl,
  765. struct device_node *np)
  766. {
  767. struct stm32_gpio_bank *bank = &pctl->banks[pctl->nbanks];
  768. struct pinctrl_gpio_range *range = &bank->range;
  769. struct of_phandle_args args;
  770. struct device *dev = pctl->dev;
  771. struct resource res;
  772. struct reset_control *rstc;
  773. int npins = STM32_GPIO_PINS_PER_BANK;
  774. int bank_nr, err;
  775. rstc = of_reset_control_get_exclusive(np, NULL);
  776. if (!IS_ERR(rstc))
  777. reset_control_deassert(rstc);
  778. if (of_address_to_resource(np, 0, &res))
  779. return -ENODEV;
  780. bank->base = devm_ioremap_resource(dev, &res);
  781. if (IS_ERR(bank->base))
  782. return PTR_ERR(bank->base);
  783. bank->clk = of_clk_get_by_name(np, NULL);
  784. if (IS_ERR(bank->clk)) {
  785. dev_err(dev, "failed to get clk (%ld)\n", PTR_ERR(bank->clk));
  786. return PTR_ERR(bank->clk);
  787. }
  788. err = clk_prepare(bank->clk);
  789. if (err) {
  790. dev_err(dev, "failed to prepare clk (%d)\n", err);
  791. return err;
  792. }
  793. bank->gpio_chip = stm32_gpio_template;
  794. of_property_read_string(np, "st,bank-name", &bank->gpio_chip.label);
  795. if (!of_parse_phandle_with_fixed_args(np, "gpio-ranges", 3, 0, &args)) {
  796. bank_nr = args.args[1] / STM32_GPIO_PINS_PER_BANK;
  797. bank->gpio_chip.base = args.args[1];
  798. } else {
  799. bank_nr = pctl->nbanks;
  800. bank->gpio_chip.base = bank_nr * STM32_GPIO_PINS_PER_BANK;
  801. range->name = bank->gpio_chip.label;
  802. range->id = bank_nr;
  803. range->pin_base = range->id * STM32_GPIO_PINS_PER_BANK;
  804. range->base = range->id * STM32_GPIO_PINS_PER_BANK;
  805. range->npins = npins;
  806. range->gc = &bank->gpio_chip;
  807. pinctrl_add_gpio_range(pctl->pctl_dev,
  808. &pctl->banks[bank_nr].range);
  809. }
  810. bank->gpio_chip.base = bank_nr * STM32_GPIO_PINS_PER_BANK;
  811. bank->gpio_chip.ngpio = npins;
  812. bank->gpio_chip.of_node = np;
  813. bank->gpio_chip.parent = dev;
  814. bank->bank_nr = bank_nr;
  815. spin_lock_init(&bank->lock);
  816. /* create irq hierarchical domain */
  817. bank->fwnode = of_node_to_fwnode(np);
  818. bank->domain = irq_domain_create_hierarchy(pctl->domain, 0,
  819. STM32_GPIO_IRQ_LINE, bank->fwnode,
  820. &stm32_gpio_domain_ops, bank);
  821. if (!bank->domain)
  822. return -ENODEV;
  823. err = gpiochip_add_data(&bank->gpio_chip, bank);
  824. if (err) {
  825. dev_err(dev, "Failed to add gpiochip(%d)!\n", bank_nr);
  826. return err;
  827. }
  828. dev_info(dev, "%s bank added\n", bank->gpio_chip.label);
  829. return 0;
  830. }
  831. static int stm32_pctrl_dt_setup_irq(struct platform_device *pdev,
  832. struct stm32_pinctrl *pctl)
  833. {
  834. struct device_node *np = pdev->dev.of_node, *parent;
  835. struct device *dev = &pdev->dev;
  836. struct regmap *rm;
  837. int offset, ret, i;
  838. parent = of_irq_find_parent(np);
  839. if (!parent)
  840. return -ENXIO;
  841. pctl->domain = irq_find_host(parent);
  842. if (!pctl->domain)
  843. return -ENXIO;
  844. pctl->regmap = syscon_regmap_lookup_by_phandle(np, "st,syscfg");
  845. if (IS_ERR(pctl->regmap))
  846. return PTR_ERR(pctl->regmap);
  847. rm = pctl->regmap;
  848. ret = of_property_read_u32_index(np, "st,syscfg", 1, &offset);
  849. if (ret)
  850. return ret;
  851. for (i = 0; i < STM32_GPIO_PINS_PER_BANK; i++) {
  852. struct reg_field mux;
  853. mux.reg = offset + (i / 4) * 4;
  854. mux.lsb = (i % 4) * 4;
  855. mux.msb = mux.lsb + 3;
  856. pctl->irqmux[i] = devm_regmap_field_alloc(dev, rm, mux);
  857. if (IS_ERR(pctl->irqmux[i]))
  858. return PTR_ERR(pctl->irqmux[i]);
  859. }
  860. return 0;
  861. }
  862. static int stm32_pctrl_build_state(struct platform_device *pdev)
  863. {
  864. struct stm32_pinctrl *pctl = platform_get_drvdata(pdev);
  865. int i;
  866. pctl->ngroups = pctl->match_data->npins;
  867. /* Allocate groups */
  868. pctl->groups = devm_kcalloc(&pdev->dev, pctl->ngroups,
  869. sizeof(*pctl->groups), GFP_KERNEL);
  870. if (!pctl->groups)
  871. return -ENOMEM;
  872. /* We assume that one pin is one group, use pin name as group name. */
  873. pctl->grp_names = devm_kcalloc(&pdev->dev, pctl->ngroups,
  874. sizeof(*pctl->grp_names), GFP_KERNEL);
  875. if (!pctl->grp_names)
  876. return -ENOMEM;
  877. for (i = 0; i < pctl->match_data->npins; i++) {
  878. const struct stm32_desc_pin *pin = pctl->match_data->pins + i;
  879. struct stm32_pinctrl_group *group = pctl->groups + i;
  880. group->name = pin->pin.name;
  881. group->pin = pin->pin.number;
  882. pctl->grp_names[i] = pin->pin.name;
  883. }
  884. return 0;
  885. }
  886. int stm32_pctl_probe(struct platform_device *pdev)
  887. {
  888. struct device_node *np = pdev->dev.of_node;
  889. struct device_node *child;
  890. const struct of_device_id *match;
  891. struct device *dev = &pdev->dev;
  892. struct stm32_pinctrl *pctl;
  893. struct pinctrl_pin_desc *pins;
  894. int i, ret, banks = 0;
  895. if (!np)
  896. return -EINVAL;
  897. match = of_match_device(dev->driver->of_match_table, dev);
  898. if (!match || !match->data)
  899. return -EINVAL;
  900. if (!of_find_property(np, "pins-are-numbered", NULL)) {
  901. dev_err(dev, "only support pins-are-numbered format\n");
  902. return -EINVAL;
  903. }
  904. pctl = devm_kzalloc(dev, sizeof(*pctl), GFP_KERNEL);
  905. if (!pctl)
  906. return -ENOMEM;
  907. platform_set_drvdata(pdev, pctl);
  908. pctl->dev = dev;
  909. pctl->match_data = match->data;
  910. ret = stm32_pctrl_build_state(pdev);
  911. if (ret) {
  912. dev_err(dev, "build state failed: %d\n", ret);
  913. return -EINVAL;
  914. }
  915. if (of_find_property(np, "interrupt-parent", NULL)) {
  916. ret = stm32_pctrl_dt_setup_irq(pdev, pctl);
  917. if (ret)
  918. return ret;
  919. }
  920. pins = devm_kcalloc(&pdev->dev, pctl->match_data->npins, sizeof(*pins),
  921. GFP_KERNEL);
  922. if (!pins)
  923. return -ENOMEM;
  924. for (i = 0; i < pctl->match_data->npins; i++)
  925. pins[i] = pctl->match_data->pins[i].pin;
  926. pctl->pctl_desc.name = dev_name(&pdev->dev);
  927. pctl->pctl_desc.owner = THIS_MODULE;
  928. pctl->pctl_desc.pins = pins;
  929. pctl->pctl_desc.npins = pctl->match_data->npins;
  930. pctl->pctl_desc.confops = &stm32_pconf_ops;
  931. pctl->pctl_desc.pctlops = &stm32_pctrl_ops;
  932. pctl->pctl_desc.pmxops = &stm32_pmx_ops;
  933. pctl->dev = &pdev->dev;
  934. pctl->pctl_dev = devm_pinctrl_register(&pdev->dev, &pctl->pctl_desc,
  935. pctl);
  936. if (IS_ERR(pctl->pctl_dev)) {
  937. dev_err(&pdev->dev, "Failed pinctrl registration\n");
  938. return PTR_ERR(pctl->pctl_dev);
  939. }
  940. for_each_child_of_node(np, child)
  941. if (of_property_read_bool(child, "gpio-controller"))
  942. banks++;
  943. if (!banks) {
  944. dev_err(dev, "at least one GPIO bank is required\n");
  945. return -EINVAL;
  946. }
  947. pctl->banks = devm_kcalloc(dev, banks, sizeof(*pctl->banks),
  948. GFP_KERNEL);
  949. if (!pctl->banks)
  950. return -ENOMEM;
  951. for_each_child_of_node(np, child) {
  952. if (of_property_read_bool(child, "gpio-controller")) {
  953. ret = stm32_gpiolib_register_bank(pctl, child);
  954. if (ret)
  955. return ret;
  956. pctl->nbanks++;
  957. }
  958. }
  959. dev_info(dev, "Pinctrl STM32 initialized\n");
  960. return 0;
  961. }