quirks.c 168 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * This file contains work-arounds for many known PCI hardware bugs.
  4. * Devices present only on certain architectures (host bridges et cetera)
  5. * should be handled in arch-specific code.
  6. *
  7. * Note: any quirks for hotpluggable devices must _NOT_ be declared __init.
  8. *
  9. * Copyright (c) 1999 Martin Mares <mj@ucw.cz>
  10. *
  11. * Init/reset quirks for USB host controllers should be in the USB quirks
  12. * file, where their drivers can use them.
  13. */
  14. #include <linux/types.h>
  15. #include <linux/kernel.h>
  16. #include <linux/export.h>
  17. #include <linux/pci.h>
  18. #include <linux/init.h>
  19. #include <linux/delay.h>
  20. #include <linux/acpi.h>
  21. #include <linux/dmi.h>
  22. #include <linux/pci-aspm.h>
  23. #include <linux/ioport.h>
  24. #include <linux/sched.h>
  25. #include <linux/ktime.h>
  26. #include <linux/mm.h>
  27. #include <linux/platform_data/x86/apple.h>
  28. #include <linux/pm_runtime.h>
  29. #include <asm/dma.h> /* isa_dma_bridge_buggy */
  30. #include "pci.h"
  31. /*
  32. * Decoding should be disabled for a PCI device during BAR sizing to avoid
  33. * conflict. But doing so may cause problems on host bridge and perhaps other
  34. * key system devices. For devices that need to have mmio decoding always-on,
  35. * we need to set the dev->mmio_always_on bit.
  36. */
  37. static void quirk_mmio_always_on(struct pci_dev *dev)
  38. {
  39. dev->mmio_always_on = 1;
  40. }
  41. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_ANY_ID, PCI_ANY_ID,
  42. PCI_CLASS_BRIDGE_HOST, 8, quirk_mmio_always_on);
  43. /* The Mellanox Tavor device gives false positive parity errors
  44. * Mark this device with a broken_parity_status, to allow
  45. * PCI scanning code to "skip" this now blacklisted device.
  46. */
  47. static void quirk_mellanox_tavor(struct pci_dev *dev)
  48. {
  49. dev->broken_parity_status = 1; /* This device gives false positives */
  50. }
  51. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX, PCI_DEVICE_ID_MELLANOX_TAVOR, quirk_mellanox_tavor);
  52. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX, PCI_DEVICE_ID_MELLANOX_TAVOR_BRIDGE, quirk_mellanox_tavor);
  53. /* Deal with broken BIOSes that neglect to enable passive release,
  54. which can cause problems in combination with the 82441FX/PPro MTRRs */
  55. static void quirk_passive_release(struct pci_dev *dev)
  56. {
  57. struct pci_dev *d = NULL;
  58. unsigned char dlc;
  59. /* We have to make sure a particular bit is set in the PIIX3
  60. ISA bridge, so we have to go out and find it. */
  61. while ((d = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, d))) {
  62. pci_read_config_byte(d, 0x82, &dlc);
  63. if (!(dlc & 1<<1)) {
  64. pci_info(d, "PIIX3: Enabling Passive Release\n");
  65. dlc |= 1<<1;
  66. pci_write_config_byte(d, 0x82, dlc);
  67. }
  68. }
  69. }
  70. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
  71. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
  72. /* The VIA VP2/VP3/MVP3 seem to have some 'features'. There may be a workaround
  73. but VIA don't answer queries. If you happen to have good contacts at VIA
  74. ask them for me please -- Alan
  75. This appears to be BIOS not version dependent. So presumably there is a
  76. chipset level fix */
  77. static void quirk_isa_dma_hangs(struct pci_dev *dev)
  78. {
  79. if (!isa_dma_bridge_buggy) {
  80. isa_dma_bridge_buggy = 1;
  81. pci_info(dev, "Activating ISA DMA hang workarounds\n");
  82. }
  83. }
  84. /*
  85. * Its not totally clear which chipsets are the problematic ones
  86. * We know 82C586 and 82C596 variants are affected.
  87. */
  88. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_0, quirk_isa_dma_hangs);
  89. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C596, quirk_isa_dma_hangs);
  90. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, quirk_isa_dma_hangs);
  91. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1533, quirk_isa_dma_hangs);
  92. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_1, quirk_isa_dma_hangs);
  93. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_2, quirk_isa_dma_hangs);
  94. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_3, quirk_isa_dma_hangs);
  95. /*
  96. * Intel NM10 "TigerPoint" LPC PM1a_STS.BM_STS must be clear
  97. * for some HT machines to use C4 w/o hanging.
  98. */
  99. static void quirk_tigerpoint_bm_sts(struct pci_dev *dev)
  100. {
  101. u32 pmbase;
  102. u16 pm1a;
  103. pci_read_config_dword(dev, 0x40, &pmbase);
  104. pmbase = pmbase & 0xff80;
  105. pm1a = inw(pmbase);
  106. if (pm1a & 0x10) {
  107. pci_info(dev, FW_BUG "TigerPoint LPC.BM_STS cleared\n");
  108. outw(0x10, pmbase);
  109. }
  110. }
  111. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_TGP_LPC, quirk_tigerpoint_bm_sts);
  112. /*
  113. * Chipsets where PCI->PCI transfers vanish or hang
  114. */
  115. static void quirk_nopcipci(struct pci_dev *dev)
  116. {
  117. if ((pci_pci_problems & PCIPCI_FAIL) == 0) {
  118. pci_info(dev, "Disabling direct PCI/PCI transfers\n");
  119. pci_pci_problems |= PCIPCI_FAIL;
  120. }
  121. }
  122. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_5597, quirk_nopcipci);
  123. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_496, quirk_nopcipci);
  124. static void quirk_nopciamd(struct pci_dev *dev)
  125. {
  126. u8 rev;
  127. pci_read_config_byte(dev, 0x08, &rev);
  128. if (rev == 0x13) {
  129. /* Erratum 24 */
  130. pci_info(dev, "Chipset erratum: Disabling direct PCI/AGP transfers\n");
  131. pci_pci_problems |= PCIAGP_FAIL;
  132. }
  133. }
  134. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8151_0, quirk_nopciamd);
  135. /*
  136. * Triton requires workarounds to be used by the drivers
  137. */
  138. static void quirk_triton(struct pci_dev *dev)
  139. {
  140. if ((pci_pci_problems&PCIPCI_TRITON) == 0) {
  141. pci_info(dev, "Limiting direct PCI/PCI transfers\n");
  142. pci_pci_problems |= PCIPCI_TRITON;
  143. }
  144. }
  145. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437, quirk_triton);
  146. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437VX, quirk_triton);
  147. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439, quirk_triton);
  148. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439TX, quirk_triton);
  149. /*
  150. * VIA Apollo KT133 needs PCI latency patch
  151. * Made according to a windows driver based patch by George E. Breese
  152. * see PCI Latency Adjust on http://www.viahardware.com/download/viatweak.shtm
  153. * Also see http://www.au-ja.org/review-kt133a-1-en.phtml for
  154. * the info on which Mr Breese based his work.
  155. *
  156. * Updated based on further information from the site and also on
  157. * information provided by VIA
  158. */
  159. static void quirk_vialatency(struct pci_dev *dev)
  160. {
  161. struct pci_dev *p;
  162. u8 busarb;
  163. /* Ok we have a potential problem chipset here. Now see if we have
  164. a buggy southbridge */
  165. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, NULL);
  166. if (p != NULL) {
  167. /* 0x40 - 0x4f == 686B, 0x10 - 0x2f == 686A; thanks Dan Hollis */
  168. /* Check for buggy part revisions */
  169. if (p->revision < 0x40 || p->revision > 0x42)
  170. goto exit;
  171. } else {
  172. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, NULL);
  173. if (p == NULL) /* No problem parts */
  174. goto exit;
  175. /* Check for buggy part revisions */
  176. if (p->revision < 0x10 || p->revision > 0x12)
  177. goto exit;
  178. }
  179. /*
  180. * Ok we have the problem. Now set the PCI master grant to
  181. * occur every master grant. The apparent bug is that under high
  182. * PCI load (quite common in Linux of course) you can get data
  183. * loss when the CPU is held off the bus for 3 bus master requests
  184. * This happens to include the IDE controllers....
  185. *
  186. * VIA only apply this fix when an SB Live! is present but under
  187. * both Linux and Windows this isn't enough, and we have seen
  188. * corruption without SB Live! but with things like 3 UDMA IDE
  189. * controllers. So we ignore that bit of the VIA recommendation..
  190. */
  191. pci_read_config_byte(dev, 0x76, &busarb);
  192. /* Set bit 4 and bi 5 of byte 76 to 0x01
  193. "Master priority rotation on every PCI master grant */
  194. busarb &= ~(1<<5);
  195. busarb |= (1<<4);
  196. pci_write_config_byte(dev, 0x76, busarb);
  197. pci_info(dev, "Applying VIA southbridge workaround\n");
  198. exit:
  199. pci_dev_put(p);
  200. }
  201. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
  202. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
  203. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
  204. /* Must restore this on a resume from RAM */
  205. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
  206. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
  207. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
  208. /*
  209. * VIA Apollo VP3 needs ETBF on BT848/878
  210. */
  211. static void quirk_viaetbf(struct pci_dev *dev)
  212. {
  213. if ((pci_pci_problems&PCIPCI_VIAETBF) == 0) {
  214. pci_info(dev, "Limiting direct PCI/PCI transfers\n");
  215. pci_pci_problems |= PCIPCI_VIAETBF;
  216. }
  217. }
  218. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_viaetbf);
  219. static void quirk_vsfx(struct pci_dev *dev)
  220. {
  221. if ((pci_pci_problems&PCIPCI_VSFX) == 0) {
  222. pci_info(dev, "Limiting direct PCI/PCI transfers\n");
  223. pci_pci_problems |= PCIPCI_VSFX;
  224. }
  225. }
  226. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C576, quirk_vsfx);
  227. /*
  228. * Ali Magik requires workarounds to be used by the drivers
  229. * that DMA to AGP space. Latency must be set to 0xA and triton
  230. * workaround applied too
  231. * [Info kindly provided by ALi]
  232. */
  233. static void quirk_alimagik(struct pci_dev *dev)
  234. {
  235. if ((pci_pci_problems&PCIPCI_ALIMAGIK) == 0) {
  236. pci_info(dev, "Limiting direct PCI/PCI transfers\n");
  237. pci_pci_problems |= PCIPCI_ALIMAGIK|PCIPCI_TRITON;
  238. }
  239. }
  240. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1647, quirk_alimagik);
  241. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1651, quirk_alimagik);
  242. /*
  243. * Natoma has some interesting boundary conditions with Zoran stuff
  244. * at least
  245. */
  246. static void quirk_natoma(struct pci_dev *dev)
  247. {
  248. if ((pci_pci_problems&PCIPCI_NATOMA) == 0) {
  249. pci_info(dev, "Limiting direct PCI/PCI transfers\n");
  250. pci_pci_problems |= PCIPCI_NATOMA;
  251. }
  252. }
  253. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_natoma);
  254. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_0, quirk_natoma);
  255. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_1, quirk_natoma);
  256. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_0, quirk_natoma);
  257. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_1, quirk_natoma);
  258. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_2, quirk_natoma);
  259. /*
  260. * This chip can cause PCI parity errors if config register 0xA0 is read
  261. * while DMAs are occurring.
  262. */
  263. static void quirk_citrine(struct pci_dev *dev)
  264. {
  265. dev->cfg_size = 0xA0;
  266. }
  267. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, PCI_DEVICE_ID_IBM_CITRINE, quirk_citrine);
  268. /*
  269. * This chip can cause bus lockups if config addresses above 0x600
  270. * are read or written.
  271. */
  272. static void quirk_nfp6000(struct pci_dev *dev)
  273. {
  274. dev->cfg_size = 0x600;
  275. }
  276. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETRONOME, PCI_DEVICE_ID_NETRONOME_NFP4000, quirk_nfp6000);
  277. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETRONOME, PCI_DEVICE_ID_NETRONOME_NFP6000, quirk_nfp6000);
  278. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETRONOME, PCI_DEVICE_ID_NETRONOME_NFP6000_VF, quirk_nfp6000);
  279. /* On IBM Crocodile ipr SAS adapters, expand BAR to system page size */
  280. static void quirk_extend_bar_to_page(struct pci_dev *dev)
  281. {
  282. int i;
  283. for (i = 0; i <= PCI_STD_RESOURCE_END; i++) {
  284. struct resource *r = &dev->resource[i];
  285. if (r->flags & IORESOURCE_MEM && resource_size(r) < PAGE_SIZE) {
  286. r->end = PAGE_SIZE - 1;
  287. r->start = 0;
  288. r->flags |= IORESOURCE_UNSET;
  289. pci_info(dev, "expanded BAR %d to page size: %pR\n",
  290. i, r);
  291. }
  292. }
  293. }
  294. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, 0x034a, quirk_extend_bar_to_page);
  295. /*
  296. * S3 868 and 968 chips report region size equal to 32M, but they decode 64M.
  297. * If it's needed, re-allocate the region.
  298. */
  299. static void quirk_s3_64M(struct pci_dev *dev)
  300. {
  301. struct resource *r = &dev->resource[0];
  302. if ((r->start & 0x3ffffff) || r->end != r->start + 0x3ffffff) {
  303. r->flags |= IORESOURCE_UNSET;
  304. r->start = 0;
  305. r->end = 0x3ffffff;
  306. }
  307. }
  308. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_868, quirk_s3_64M);
  309. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_968, quirk_s3_64M);
  310. static void quirk_io(struct pci_dev *dev, int pos, unsigned size,
  311. const char *name)
  312. {
  313. u32 region;
  314. struct pci_bus_region bus_region;
  315. struct resource *res = dev->resource + pos;
  316. pci_read_config_dword(dev, PCI_BASE_ADDRESS_0 + (pos << 2), &region);
  317. if (!region)
  318. return;
  319. res->name = pci_name(dev);
  320. res->flags = region & ~PCI_BASE_ADDRESS_IO_MASK;
  321. res->flags |=
  322. (IORESOURCE_IO | IORESOURCE_PCI_FIXED | IORESOURCE_SIZEALIGN);
  323. region &= ~(size - 1);
  324. /* Convert from PCI bus to resource space */
  325. bus_region.start = region;
  326. bus_region.end = region + size - 1;
  327. pcibios_bus_to_resource(dev->bus, res, &bus_region);
  328. pci_info(dev, FW_BUG "%s quirk: reg 0x%x: %pR\n",
  329. name, PCI_BASE_ADDRESS_0 + (pos << 2), res);
  330. }
  331. /*
  332. * Some CS5536 BIOSes (for example, the Soekris NET5501 board w/ comBIOS
  333. * ver. 1.33 20070103) don't set the correct ISA PCI region header info.
  334. * BAR0 should be 8 bytes; instead, it may be set to something like 8k
  335. * (which conflicts w/ BAR1's memory range).
  336. *
  337. * CS553x's ISA PCI BARs may also be read-only (ref:
  338. * https://bugzilla.kernel.org/show_bug.cgi?id=85991 - Comment #4 forward).
  339. */
  340. static void quirk_cs5536_vsa(struct pci_dev *dev)
  341. {
  342. static char *name = "CS5536 ISA bridge";
  343. if (pci_resource_len(dev, 0) != 8) {
  344. quirk_io(dev, 0, 8, name); /* SMB */
  345. quirk_io(dev, 1, 256, name); /* GPIO */
  346. quirk_io(dev, 2, 64, name); /* MFGPT */
  347. pci_info(dev, "%s bug detected (incorrect header); workaround applied\n",
  348. name);
  349. }
  350. }
  351. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_CS5536_ISA, quirk_cs5536_vsa);
  352. static void quirk_io_region(struct pci_dev *dev, int port,
  353. unsigned size, int nr, const char *name)
  354. {
  355. u16 region;
  356. struct pci_bus_region bus_region;
  357. struct resource *res = dev->resource + nr;
  358. pci_read_config_word(dev, port, &region);
  359. region &= ~(size - 1);
  360. if (!region)
  361. return;
  362. res->name = pci_name(dev);
  363. res->flags = IORESOURCE_IO;
  364. /* Convert from PCI bus to resource space */
  365. bus_region.start = region;
  366. bus_region.end = region + size - 1;
  367. pcibios_bus_to_resource(dev->bus, res, &bus_region);
  368. if (!pci_claim_resource(dev, nr))
  369. pci_info(dev, "quirk: %pR claimed by %s\n", res, name);
  370. }
  371. /*
  372. * ATI Northbridge setups MCE the processor if you even
  373. * read somewhere between 0x3b0->0x3bb or read 0x3d3
  374. */
  375. static void quirk_ati_exploding_mce(struct pci_dev *dev)
  376. {
  377. pci_info(dev, "ATI Northbridge, reserving I/O ports 0x3b0 to 0x3bb\n");
  378. /* Mae rhaid i ni beidio ag edrych ar y lleoliadiau I/O hyn */
  379. request_region(0x3b0, 0x0C, "RadeonIGP");
  380. request_region(0x3d3, 0x01, "RadeonIGP");
  381. }
  382. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS100, quirk_ati_exploding_mce);
  383. /*
  384. * In the AMD NL platform, this device ([1022:7912]) has a class code of
  385. * PCI_CLASS_SERIAL_USB_XHCI (0x0c0330), which means the xhci driver will
  386. * claim it.
  387. * But the dwc3 driver is a more specific driver for this device, and we'd
  388. * prefer to use it instead of xhci. To prevent xhci from claiming the
  389. * device, change the class code to 0x0c03fe, which the PCI r3.0 spec
  390. * defines as "USB device (not host controller)". The dwc3 driver can then
  391. * claim it based on its Vendor and Device ID.
  392. */
  393. static void quirk_amd_nl_class(struct pci_dev *pdev)
  394. {
  395. u32 class = pdev->class;
  396. /* Use "USB Device (not host controller)" class */
  397. pdev->class = PCI_CLASS_SERIAL_USB_DEVICE;
  398. pci_info(pdev, "PCI class overridden (%#08x -> %#08x) so dwc3 driver can claim this instead of xhci\n",
  399. class, pdev->class);
  400. }
  401. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_NL_USB,
  402. quirk_amd_nl_class);
  403. /*
  404. * Let's make the southbridge information explicit instead
  405. * of having to worry about people probing the ACPI areas,
  406. * for example.. (Yes, it happens, and if you read the wrong
  407. * ACPI register it will put the machine to sleep with no
  408. * way of waking it up again. Bummer).
  409. *
  410. * ALI M7101: Two IO regions pointed to by words at
  411. * 0xE0 (64 bytes of ACPI registers)
  412. * 0xE2 (32 bytes of SMB registers)
  413. */
  414. static void quirk_ali7101_acpi(struct pci_dev *dev)
  415. {
  416. quirk_io_region(dev, 0xE0, 64, PCI_BRIDGE_RESOURCES, "ali7101 ACPI");
  417. quirk_io_region(dev, 0xE2, 32, PCI_BRIDGE_RESOURCES+1, "ali7101 SMB");
  418. }
  419. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M7101, quirk_ali7101_acpi);
  420. static void piix4_io_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
  421. {
  422. u32 devres;
  423. u32 mask, size, base;
  424. pci_read_config_dword(dev, port, &devres);
  425. if ((devres & enable) != enable)
  426. return;
  427. mask = (devres >> 16) & 15;
  428. base = devres & 0xffff;
  429. size = 16;
  430. for (;;) {
  431. unsigned bit = size >> 1;
  432. if ((bit & mask) == bit)
  433. break;
  434. size = bit;
  435. }
  436. /*
  437. * For now we only print it out. Eventually we'll want to
  438. * reserve it (at least if it's in the 0x1000+ range), but
  439. * let's get enough confirmation reports first.
  440. */
  441. base &= -size;
  442. pci_info(dev, "%s PIO at %04x-%04x\n", name, base, base + size - 1);
  443. }
  444. static void piix4_mem_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
  445. {
  446. u32 devres;
  447. u32 mask, size, base;
  448. pci_read_config_dword(dev, port, &devres);
  449. if ((devres & enable) != enable)
  450. return;
  451. base = devres & 0xffff0000;
  452. mask = (devres & 0x3f) << 16;
  453. size = 128 << 16;
  454. for (;;) {
  455. unsigned bit = size >> 1;
  456. if ((bit & mask) == bit)
  457. break;
  458. size = bit;
  459. }
  460. /*
  461. * For now we only print it out. Eventually we'll want to
  462. * reserve it, but let's get enough confirmation reports first.
  463. */
  464. base &= -size;
  465. pci_info(dev, "%s MMIO at %04x-%04x\n", name, base, base + size - 1);
  466. }
  467. /*
  468. * PIIX4 ACPI: Two IO regions pointed to by longwords at
  469. * 0x40 (64 bytes of ACPI registers)
  470. * 0x90 (16 bytes of SMB registers)
  471. * and a few strange programmable PIIX4 device resources.
  472. */
  473. static void quirk_piix4_acpi(struct pci_dev *dev)
  474. {
  475. u32 res_a;
  476. quirk_io_region(dev, 0x40, 64, PCI_BRIDGE_RESOURCES, "PIIX4 ACPI");
  477. quirk_io_region(dev, 0x90, 16, PCI_BRIDGE_RESOURCES+1, "PIIX4 SMB");
  478. /* Device resource A has enables for some of the other ones */
  479. pci_read_config_dword(dev, 0x5c, &res_a);
  480. piix4_io_quirk(dev, "PIIX4 devres B", 0x60, 3 << 21);
  481. piix4_io_quirk(dev, "PIIX4 devres C", 0x64, 3 << 21);
  482. /* Device resource D is just bitfields for static resources */
  483. /* Device 12 enabled? */
  484. if (res_a & (1 << 29)) {
  485. piix4_io_quirk(dev, "PIIX4 devres E", 0x68, 1 << 20);
  486. piix4_mem_quirk(dev, "PIIX4 devres F", 0x6c, 1 << 7);
  487. }
  488. /* Device 13 enabled? */
  489. if (res_a & (1 << 30)) {
  490. piix4_io_quirk(dev, "PIIX4 devres G", 0x70, 1 << 20);
  491. piix4_mem_quirk(dev, "PIIX4 devres H", 0x74, 1 << 7);
  492. }
  493. piix4_io_quirk(dev, "PIIX4 devres I", 0x78, 1 << 20);
  494. piix4_io_quirk(dev, "PIIX4 devres J", 0x7c, 1 << 20);
  495. }
  496. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3, quirk_piix4_acpi);
  497. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443MX_3, quirk_piix4_acpi);
  498. #define ICH_PMBASE 0x40
  499. #define ICH_ACPI_CNTL 0x44
  500. #define ICH4_ACPI_EN 0x10
  501. #define ICH6_ACPI_EN 0x80
  502. #define ICH4_GPIOBASE 0x58
  503. #define ICH4_GPIO_CNTL 0x5c
  504. #define ICH4_GPIO_EN 0x10
  505. #define ICH6_GPIOBASE 0x48
  506. #define ICH6_GPIO_CNTL 0x4c
  507. #define ICH6_GPIO_EN 0x10
  508. /*
  509. * ICH4, ICH4-M, ICH5, ICH5-M ACPI: Three IO regions pointed to by longwords at
  510. * 0x40 (128 bytes of ACPI, GPIO & TCO registers)
  511. * 0x58 (64 bytes of GPIO I/O space)
  512. */
  513. static void quirk_ich4_lpc_acpi(struct pci_dev *dev)
  514. {
  515. u8 enable;
  516. /*
  517. * The check for PCIBIOS_MIN_IO is to ensure we won't create a conflict
  518. * with low legacy (and fixed) ports. We don't know the decoding
  519. * priority and can't tell whether the legacy device or the one created
  520. * here is really at that address. This happens on boards with broken
  521. * BIOSes.
  522. */
  523. pci_read_config_byte(dev, ICH_ACPI_CNTL, &enable);
  524. if (enable & ICH4_ACPI_EN)
  525. quirk_io_region(dev, ICH_PMBASE, 128, PCI_BRIDGE_RESOURCES,
  526. "ICH4 ACPI/GPIO/TCO");
  527. pci_read_config_byte(dev, ICH4_GPIO_CNTL, &enable);
  528. if (enable & ICH4_GPIO_EN)
  529. quirk_io_region(dev, ICH4_GPIOBASE, 64, PCI_BRIDGE_RESOURCES+1,
  530. "ICH4 GPIO");
  531. }
  532. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, quirk_ich4_lpc_acpi);
  533. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_0, quirk_ich4_lpc_acpi);
  534. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, quirk_ich4_lpc_acpi);
  535. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_10, quirk_ich4_lpc_acpi);
  536. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, quirk_ich4_lpc_acpi);
  537. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, quirk_ich4_lpc_acpi);
  538. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, quirk_ich4_lpc_acpi);
  539. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, quirk_ich4_lpc_acpi);
  540. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, quirk_ich4_lpc_acpi);
  541. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_1, quirk_ich4_lpc_acpi);
  542. static void ich6_lpc_acpi_gpio(struct pci_dev *dev)
  543. {
  544. u8 enable;
  545. pci_read_config_byte(dev, ICH_ACPI_CNTL, &enable);
  546. if (enable & ICH6_ACPI_EN)
  547. quirk_io_region(dev, ICH_PMBASE, 128, PCI_BRIDGE_RESOURCES,
  548. "ICH6 ACPI/GPIO/TCO");
  549. pci_read_config_byte(dev, ICH6_GPIO_CNTL, &enable);
  550. if (enable & ICH6_GPIO_EN)
  551. quirk_io_region(dev, ICH6_GPIOBASE, 64, PCI_BRIDGE_RESOURCES+1,
  552. "ICH6 GPIO");
  553. }
  554. static void ich6_lpc_generic_decode(struct pci_dev *dev, unsigned reg, const char *name, int dynsize)
  555. {
  556. u32 val;
  557. u32 size, base;
  558. pci_read_config_dword(dev, reg, &val);
  559. /* Enabled? */
  560. if (!(val & 1))
  561. return;
  562. base = val & 0xfffc;
  563. if (dynsize) {
  564. /*
  565. * This is not correct. It is 16, 32 or 64 bytes depending on
  566. * register D31:F0:ADh bits 5:4.
  567. *
  568. * But this gets us at least _part_ of it.
  569. */
  570. size = 16;
  571. } else {
  572. size = 128;
  573. }
  574. base &= ~(size-1);
  575. /* Just print it out for now. We should reserve it after more debugging */
  576. pci_info(dev, "%s PIO at %04x-%04x\n", name, base, base+size-1);
  577. }
  578. static void quirk_ich6_lpc(struct pci_dev *dev)
  579. {
  580. /* Shared ACPI/GPIO decode with all ICH6+ */
  581. ich6_lpc_acpi_gpio(dev);
  582. /* ICH6-specific generic IO decode */
  583. ich6_lpc_generic_decode(dev, 0x84, "LPC Generic IO decode 1", 0);
  584. ich6_lpc_generic_decode(dev, 0x88, "LPC Generic IO decode 2", 1);
  585. }
  586. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_0, quirk_ich6_lpc);
  587. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, quirk_ich6_lpc);
  588. static void ich7_lpc_generic_decode(struct pci_dev *dev, unsigned reg, const char *name)
  589. {
  590. u32 val;
  591. u32 mask, base;
  592. pci_read_config_dword(dev, reg, &val);
  593. /* Enabled? */
  594. if (!(val & 1))
  595. return;
  596. /*
  597. * IO base in bits 15:2, mask in bits 23:18, both
  598. * are dword-based
  599. */
  600. base = val & 0xfffc;
  601. mask = (val >> 16) & 0xfc;
  602. mask |= 3;
  603. /* Just print it out for now. We should reserve it after more debugging */
  604. pci_info(dev, "%s PIO at %04x (mask %04x)\n", name, base, mask);
  605. }
  606. /* ICH7-10 has the same common LPC generic IO decode registers */
  607. static void quirk_ich7_lpc(struct pci_dev *dev)
  608. {
  609. /* We share the common ACPI/GPIO decode with ICH6 */
  610. ich6_lpc_acpi_gpio(dev);
  611. /* And have 4 ICH7+ generic decodes */
  612. ich7_lpc_generic_decode(dev, 0x84, "ICH7 LPC Generic IO decode 1");
  613. ich7_lpc_generic_decode(dev, 0x88, "ICH7 LPC Generic IO decode 2");
  614. ich7_lpc_generic_decode(dev, 0x8c, "ICH7 LPC Generic IO decode 3");
  615. ich7_lpc_generic_decode(dev, 0x90, "ICH7 LPC Generic IO decode 4");
  616. }
  617. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_0, quirk_ich7_lpc);
  618. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_1, quirk_ich7_lpc);
  619. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_31, quirk_ich7_lpc);
  620. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_0, quirk_ich7_lpc);
  621. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_2, quirk_ich7_lpc);
  622. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_3, quirk_ich7_lpc);
  623. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_1, quirk_ich7_lpc);
  624. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_4, quirk_ich7_lpc);
  625. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_2, quirk_ich7_lpc);
  626. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_4, quirk_ich7_lpc);
  627. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_7, quirk_ich7_lpc);
  628. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_8, quirk_ich7_lpc);
  629. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH10_1, quirk_ich7_lpc);
  630. /*
  631. * VIA ACPI: One IO region pointed to by longword at
  632. * 0x48 or 0x20 (256 bytes of ACPI registers)
  633. */
  634. static void quirk_vt82c586_acpi(struct pci_dev *dev)
  635. {
  636. if (dev->revision & 0x10)
  637. quirk_io_region(dev, 0x48, 256, PCI_BRIDGE_RESOURCES,
  638. "vt82c586 ACPI");
  639. }
  640. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_vt82c586_acpi);
  641. /*
  642. * VIA VT82C686 ACPI: Three IO region pointed to by (long)words at
  643. * 0x48 (256 bytes of ACPI registers)
  644. * 0x70 (128 bytes of hardware monitoring register)
  645. * 0x90 (16 bytes of SMB registers)
  646. */
  647. static void quirk_vt82c686_acpi(struct pci_dev *dev)
  648. {
  649. quirk_vt82c586_acpi(dev);
  650. quirk_io_region(dev, 0x70, 128, PCI_BRIDGE_RESOURCES+1,
  651. "vt82c686 HW-mon");
  652. quirk_io_region(dev, 0x90, 16, PCI_BRIDGE_RESOURCES+2, "vt82c686 SMB");
  653. }
  654. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_vt82c686_acpi);
  655. /*
  656. * VIA VT8235 ISA Bridge: Two IO regions pointed to by words at
  657. * 0x88 (128 bytes of power management registers)
  658. * 0xd0 (16 bytes of SMB registers)
  659. */
  660. static void quirk_vt8235_acpi(struct pci_dev *dev)
  661. {
  662. quirk_io_region(dev, 0x88, 128, PCI_BRIDGE_RESOURCES, "vt8235 PM");
  663. quirk_io_region(dev, 0xd0, 16, PCI_BRIDGE_RESOURCES+1, "vt8235 SMB");
  664. }
  665. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_vt8235_acpi);
  666. /*
  667. * TI XIO2000a PCIe-PCI Bridge erroneously reports it supports fast back-to-back:
  668. * Disable fast back-to-back on the secondary bus segment
  669. */
  670. static void quirk_xio2000a(struct pci_dev *dev)
  671. {
  672. struct pci_dev *pdev;
  673. u16 command;
  674. pci_warn(dev, "TI XIO2000a quirk detected; secondary bus fast back-to-back transfers disabled\n");
  675. list_for_each_entry(pdev, &dev->subordinate->devices, bus_list) {
  676. pci_read_config_word(pdev, PCI_COMMAND, &command);
  677. if (command & PCI_COMMAND_FAST_BACK)
  678. pci_write_config_word(pdev, PCI_COMMAND, command & ~PCI_COMMAND_FAST_BACK);
  679. }
  680. }
  681. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_XIO2000A,
  682. quirk_xio2000a);
  683. #ifdef CONFIG_X86_IO_APIC
  684. #include <asm/io_apic.h>
  685. /*
  686. * VIA 686A/B: If an IO-APIC is active, we need to route all on-chip
  687. * devices to the external APIC.
  688. *
  689. * TODO: When we have device-specific interrupt routers,
  690. * this code will go away from quirks.
  691. */
  692. static void quirk_via_ioapic(struct pci_dev *dev)
  693. {
  694. u8 tmp;
  695. if (nr_ioapics < 1)
  696. tmp = 0; /* nothing routed to external APIC */
  697. else
  698. tmp = 0x1f; /* all known bits (4-0) routed to external APIC */
  699. pci_info(dev, "%sbling VIA external APIC routing\n",
  700. tmp == 0 ? "Disa" : "Ena");
  701. /* Offset 0x58: External APIC IRQ output control */
  702. pci_write_config_byte(dev, 0x58, tmp);
  703. }
  704. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
  705. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
  706. /*
  707. * VIA 8237: Some BIOSes don't set the 'Bypass APIC De-Assert Message' Bit.
  708. * This leads to doubled level interrupt rates.
  709. * Set this bit to get rid of cycle wastage.
  710. * Otherwise uncritical.
  711. */
  712. static void quirk_via_vt8237_bypass_apic_deassert(struct pci_dev *dev)
  713. {
  714. u8 misc_control2;
  715. #define BYPASS_APIC_DEASSERT 8
  716. pci_read_config_byte(dev, 0x5B, &misc_control2);
  717. if (!(misc_control2 & BYPASS_APIC_DEASSERT)) {
  718. pci_info(dev, "Bypassing VIA 8237 APIC De-Assert Message\n");
  719. pci_write_config_byte(dev, 0x5B, misc_control2|BYPASS_APIC_DEASSERT);
  720. }
  721. }
  722. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
  723. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
  724. /*
  725. * The AMD io apic can hang the box when an apic irq is masked.
  726. * We check all revs >= B0 (yet not in the pre production!) as the bug
  727. * is currently marked NoFix
  728. *
  729. * We have multiple reports of hangs with this chipset that went away with
  730. * noapic specified. For the moment we assume it's the erratum. We may be wrong
  731. * of course. However the advice is demonstrably good even if so..
  732. */
  733. static void quirk_amd_ioapic(struct pci_dev *dev)
  734. {
  735. if (dev->revision >= 0x02) {
  736. pci_warn(dev, "I/O APIC: AMD Erratum #22 may be present. In the event of instability try\n");
  737. pci_warn(dev, " : booting with the \"noapic\" option\n");
  738. }
  739. }
  740. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_VIPER_7410, quirk_amd_ioapic);
  741. #endif /* CONFIG_X86_IO_APIC */
  742. #if defined(CONFIG_ARM64) && defined(CONFIG_PCI_ATS)
  743. static void quirk_cavium_sriov_rnm_link(struct pci_dev *dev)
  744. {
  745. /* Fix for improper SRIOV configuration on Cavium cn88xx RNM device */
  746. if (dev->subsystem_device == 0xa118)
  747. dev->sriov->link = dev->devfn;
  748. }
  749. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CAVIUM, 0xa018, quirk_cavium_sriov_rnm_link);
  750. #endif
  751. /*
  752. * Some settings of MMRBC can lead to data corruption so block changes.
  753. * See AMD 8131 HyperTransport PCI-X Tunnel Revision Guide
  754. */
  755. static void quirk_amd_8131_mmrbc(struct pci_dev *dev)
  756. {
  757. if (dev->subordinate && dev->revision <= 0x12) {
  758. pci_info(dev, "AMD8131 rev %x detected; disabling PCI-X MMRBC\n",
  759. dev->revision);
  760. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MMRBC;
  761. }
  762. }
  763. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_amd_8131_mmrbc);
  764. /*
  765. * FIXME: it is questionable that quirk_via_acpi
  766. * is needed. It shows up as an ISA bridge, and does not
  767. * support the PCI_INTERRUPT_LINE register at all. Therefore
  768. * it seems like setting the pci_dev's 'irq' to the
  769. * value of the ACPI SCI interrupt is only done for convenience.
  770. * -jgarzik
  771. */
  772. static void quirk_via_acpi(struct pci_dev *d)
  773. {
  774. /*
  775. * VIA ACPI device: SCI IRQ line in PCI config byte 0x42
  776. */
  777. u8 irq;
  778. pci_read_config_byte(d, 0x42, &irq);
  779. irq &= 0xf;
  780. if (irq && (irq != 2))
  781. d->irq = irq;
  782. }
  783. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_via_acpi);
  784. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_via_acpi);
  785. /*
  786. * VIA bridges which have VLink
  787. */
  788. static int via_vlink_dev_lo = -1, via_vlink_dev_hi = 18;
  789. static void quirk_via_bridge(struct pci_dev *dev)
  790. {
  791. /* See what bridge we have and find the device ranges */
  792. switch (dev->device) {
  793. case PCI_DEVICE_ID_VIA_82C686:
  794. /* The VT82C686 is special, it attaches to PCI and can have
  795. any device number. All its subdevices are functions of
  796. that single device. */
  797. via_vlink_dev_lo = PCI_SLOT(dev->devfn);
  798. via_vlink_dev_hi = PCI_SLOT(dev->devfn);
  799. break;
  800. case PCI_DEVICE_ID_VIA_8237:
  801. case PCI_DEVICE_ID_VIA_8237A:
  802. via_vlink_dev_lo = 15;
  803. break;
  804. case PCI_DEVICE_ID_VIA_8235:
  805. via_vlink_dev_lo = 16;
  806. break;
  807. case PCI_DEVICE_ID_VIA_8231:
  808. case PCI_DEVICE_ID_VIA_8233_0:
  809. case PCI_DEVICE_ID_VIA_8233A:
  810. case PCI_DEVICE_ID_VIA_8233C_0:
  811. via_vlink_dev_lo = 17;
  812. break;
  813. }
  814. }
  815. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_bridge);
  816. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, quirk_via_bridge);
  817. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233_0, quirk_via_bridge);
  818. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233A, quirk_via_bridge);
  819. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233C_0, quirk_via_bridge);
  820. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_via_bridge);
  821. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_bridge);
  822. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237A, quirk_via_bridge);
  823. /**
  824. * quirk_via_vlink - VIA VLink IRQ number update
  825. * @dev: PCI device
  826. *
  827. * If the device we are dealing with is on a PIC IRQ we need to
  828. * ensure that the IRQ line register which usually is not relevant
  829. * for PCI cards, is actually written so that interrupts get sent
  830. * to the right place.
  831. * We only do this on systems where a VIA south bridge was detected,
  832. * and only for VIA devices on the motherboard (see quirk_via_bridge
  833. * above).
  834. */
  835. static void quirk_via_vlink(struct pci_dev *dev)
  836. {
  837. u8 irq, new_irq;
  838. /* Check if we have VLink at all */
  839. if (via_vlink_dev_lo == -1)
  840. return;
  841. new_irq = dev->irq;
  842. /* Don't quirk interrupts outside the legacy IRQ range */
  843. if (!new_irq || new_irq > 15)
  844. return;
  845. /* Internal device ? */
  846. if (dev->bus->number != 0 || PCI_SLOT(dev->devfn) > via_vlink_dev_hi ||
  847. PCI_SLOT(dev->devfn) < via_vlink_dev_lo)
  848. return;
  849. /* This is an internal VLink device on a PIC interrupt. The BIOS
  850. ought to have set this but may not have, so we redo it */
  851. pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
  852. if (new_irq != irq) {
  853. pci_info(dev, "VIA VLink IRQ fixup, from %d to %d\n",
  854. irq, new_irq);
  855. udelay(15); /* unknown if delay really needed */
  856. pci_write_config_byte(dev, PCI_INTERRUPT_LINE, new_irq);
  857. }
  858. }
  859. DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA, PCI_ANY_ID, quirk_via_vlink);
  860. /*
  861. * VIA VT82C598 has its device ID settable and many BIOSes
  862. * set it to the ID of VT82C597 for backward compatibility.
  863. * We need to switch it off to be able to recognize the real
  864. * type of the chip.
  865. */
  866. static void quirk_vt82c598_id(struct pci_dev *dev)
  867. {
  868. pci_write_config_byte(dev, 0xfc, 0);
  869. pci_read_config_word(dev, PCI_DEVICE_ID, &dev->device);
  870. }
  871. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_vt82c598_id);
  872. /*
  873. * CardBus controllers have a legacy base address that enables them
  874. * to respond as i82365 pcmcia controllers. We don't want them to
  875. * do this even if the Linux CardBus driver is not loaded, because
  876. * the Linux i82365 driver does not (and should not) handle CardBus.
  877. */
  878. static void quirk_cardbus_legacy(struct pci_dev *dev)
  879. {
  880. pci_write_config_dword(dev, PCI_CB_LEGACY_MODE_BASE, 0);
  881. }
  882. DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_ANY_ID, PCI_ANY_ID,
  883. PCI_CLASS_BRIDGE_CARDBUS, 8, quirk_cardbus_legacy);
  884. DECLARE_PCI_FIXUP_CLASS_RESUME_EARLY(PCI_ANY_ID, PCI_ANY_ID,
  885. PCI_CLASS_BRIDGE_CARDBUS, 8, quirk_cardbus_legacy);
  886. /*
  887. * Following the PCI ordering rules is optional on the AMD762. I'm not
  888. * sure what the designers were smoking but let's not inhale...
  889. *
  890. * To be fair to AMD, it follows the spec by default, its BIOS people
  891. * who turn it off!
  892. */
  893. static void quirk_amd_ordering(struct pci_dev *dev)
  894. {
  895. u32 pcic;
  896. pci_read_config_dword(dev, 0x4C, &pcic);
  897. if ((pcic & 6) != 6) {
  898. pcic |= 6;
  899. pci_warn(dev, "BIOS failed to enable PCI standards compliance; fixing this error\n");
  900. pci_write_config_dword(dev, 0x4C, pcic);
  901. pci_read_config_dword(dev, 0x84, &pcic);
  902. pcic |= (1 << 23); /* Required in this mode */
  903. pci_write_config_dword(dev, 0x84, pcic);
  904. }
  905. }
  906. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
  907. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
  908. /*
  909. * DreamWorks provided workaround for Dunord I-3000 problem
  910. *
  911. * This card decodes and responds to addresses not apparently
  912. * assigned to it. We force a larger allocation to ensure that
  913. * nothing gets put too close to it.
  914. */
  915. static void quirk_dunord(struct pci_dev *dev)
  916. {
  917. struct resource *r = &dev->resource[1];
  918. r->flags |= IORESOURCE_UNSET;
  919. r->start = 0;
  920. r->end = 0xffffff;
  921. }
  922. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_DUNORD, PCI_DEVICE_ID_DUNORD_I3000, quirk_dunord);
  923. /*
  924. * i82380FB mobile docking controller: its PCI-to-PCI bridge
  925. * is subtractive decoding (transparent), and does indicate this
  926. * in the ProgIf. Unfortunately, the ProgIf value is wrong - 0x80
  927. * instead of 0x01.
  928. */
  929. static void quirk_transparent_bridge(struct pci_dev *dev)
  930. {
  931. dev->transparent = 1;
  932. }
  933. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82380FB, quirk_transparent_bridge);
  934. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA, 0x605, quirk_transparent_bridge);
  935. /*
  936. * Common misconfiguration of the MediaGX/Geode PCI master that will
  937. * reduce PCI bandwidth from 70MB/s to 25MB/s. See the GXM/GXLV/GX1
  938. * datasheets found at http://www.national.com/analog for info on what
  939. * these bits do. <christer@weinigel.se>
  940. */
  941. static void quirk_mediagx_master(struct pci_dev *dev)
  942. {
  943. u8 reg;
  944. pci_read_config_byte(dev, 0x41, &reg);
  945. if (reg & 2) {
  946. reg &= ~2;
  947. pci_info(dev, "Fixup for MediaGX/Geode Slave Disconnect Boundary (0x41=0x%02x)\n",
  948. reg);
  949. pci_write_config_byte(dev, 0x41, reg);
  950. }
  951. }
  952. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
  953. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
  954. /*
  955. * Ensure C0 rev restreaming is off. This is normally done by
  956. * the BIOS but in the odd case it is not the results are corruption
  957. * hence the presence of a Linux check
  958. */
  959. static void quirk_disable_pxb(struct pci_dev *pdev)
  960. {
  961. u16 config;
  962. if (pdev->revision != 0x04) /* Only C0 requires this */
  963. return;
  964. pci_read_config_word(pdev, 0x40, &config);
  965. if (config & (1<<6)) {
  966. config &= ~(1<<6);
  967. pci_write_config_word(pdev, 0x40, config);
  968. pci_info(pdev, "C0 revision 450NX. Disabling PCI restreaming\n");
  969. }
  970. }
  971. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
  972. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
  973. static void quirk_amd_ide_mode(struct pci_dev *pdev)
  974. {
  975. /* set SBX00/Hudson-2 SATA in IDE mode to AHCI mode */
  976. u8 tmp;
  977. pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &tmp);
  978. if (tmp == 0x01) {
  979. pci_read_config_byte(pdev, 0x40, &tmp);
  980. pci_write_config_byte(pdev, 0x40, tmp|1);
  981. pci_write_config_byte(pdev, 0x9, 1);
  982. pci_write_config_byte(pdev, 0xa, 6);
  983. pci_write_config_byte(pdev, 0x40, tmp);
  984. pdev->class = PCI_CLASS_STORAGE_SATA_AHCI;
  985. pci_info(pdev, "set SATA to AHCI mode\n");
  986. }
  987. }
  988. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
  989. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
  990. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
  991. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
  992. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
  993. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
  994. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, 0x7900, quirk_amd_ide_mode);
  995. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, 0x7900, quirk_amd_ide_mode);
  996. /*
  997. * Serverworks CSB5 IDE does not fully support native mode
  998. */
  999. static void quirk_svwks_csb5ide(struct pci_dev *pdev)
  1000. {
  1001. u8 prog;
  1002. pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
  1003. if (prog & 5) {
  1004. prog &= ~5;
  1005. pdev->class &= ~5;
  1006. pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
  1007. /* PCI layer will sort out resources */
  1008. }
  1009. }
  1010. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB5IDE, quirk_svwks_csb5ide);
  1011. /*
  1012. * Intel 82801CAM ICH3-M datasheet says IDE modes must be the same
  1013. */
  1014. static void quirk_ide_samemode(struct pci_dev *pdev)
  1015. {
  1016. u8 prog;
  1017. pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
  1018. if (((prog & 1) && !(prog & 4)) || ((prog & 4) && !(prog & 1))) {
  1019. pci_info(pdev, "IDE mode mismatch; forcing legacy mode\n");
  1020. prog &= ~5;
  1021. pdev->class &= ~5;
  1022. pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
  1023. }
  1024. }
  1025. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_10, quirk_ide_samemode);
  1026. /*
  1027. * Some ATA devices break if put into D3
  1028. */
  1029. static void quirk_no_ata_d3(struct pci_dev *pdev)
  1030. {
  1031. pdev->dev_flags |= PCI_DEV_FLAGS_NO_D3;
  1032. }
  1033. /* Quirk the legacy ATA devices only. The AHCI ones are ok */
  1034. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_ANY_ID,
  1035. PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
  1036. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_ATI, PCI_ANY_ID,
  1037. PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
  1038. /* ALi loses some register settings that we cannot then restore */
  1039. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID,
  1040. PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
  1041. /* VIA comes back fine but we need to keep it alive or ACPI GTM failures
  1042. occur when mode detecting */
  1043. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_VIA, PCI_ANY_ID,
  1044. PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
  1045. /* This was originally an Alpha specific thing, but it really fits here.
  1046. * The i82375 PCI/EISA bridge appears as non-classified. Fix that.
  1047. */
  1048. static void quirk_eisa_bridge(struct pci_dev *dev)
  1049. {
  1050. dev->class = PCI_CLASS_BRIDGE_EISA << 8;
  1051. }
  1052. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82375, quirk_eisa_bridge);
  1053. /*
  1054. * On ASUS P4B boards, the SMBus PCI Device within the ICH2/4 southbridge
  1055. * is not activated. The myth is that Asus said that they do not want the
  1056. * users to be irritated by just another PCI Device in the Win98 device
  1057. * manager. (see the file prog/hotplug/README.p4b in the lm_sensors
  1058. * package 2.7.0 for details)
  1059. *
  1060. * The SMBus PCI Device can be activated by setting a bit in the ICH LPC
  1061. * bridge. Unfortunately, this device has no subvendor/subdevice ID. So it
  1062. * becomes necessary to do this tweak in two steps -- the chosen trigger
  1063. * is either the Host bridge (preferred) or on-board VGA controller.
  1064. *
  1065. * Note that we used to unhide the SMBus that way on Toshiba laptops
  1066. * (Satellite A40 and Tecra M2) but then found that the thermal management
  1067. * was done by SMM code, which could cause unsynchronized concurrent
  1068. * accesses to the SMBus registers, with potentially bad effects. Thus you
  1069. * should be very careful when adding new entries: if SMM is accessing the
  1070. * Intel SMBus, this is a very good reason to leave it hidden.
  1071. *
  1072. * Likewise, many recent laptops use ACPI for thermal management. If the
  1073. * ACPI DSDT code accesses the SMBus, then Linux should not access it
  1074. * natively, and keeping the SMBus hidden is the right thing to do. If you
  1075. * are about to add an entry in the table below, please first disassemble
  1076. * the DSDT and double-check that there is no code accessing the SMBus.
  1077. */
  1078. static int asus_hides_smbus;
  1079. static void asus_hides_smbus_hostbridge(struct pci_dev *dev)
  1080. {
  1081. if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
  1082. if (dev->device == PCI_DEVICE_ID_INTEL_82845_HB)
  1083. switch (dev->subsystem_device) {
  1084. case 0x8025: /* P4B-LX */
  1085. case 0x8070: /* P4B */
  1086. case 0x8088: /* P4B533 */
  1087. case 0x1626: /* L3C notebook */
  1088. asus_hides_smbus = 1;
  1089. }
  1090. else if (dev->device == PCI_DEVICE_ID_INTEL_82845G_HB)
  1091. switch (dev->subsystem_device) {
  1092. case 0x80b1: /* P4GE-V */
  1093. case 0x80b2: /* P4PE */
  1094. case 0x8093: /* P4B533-V */
  1095. asus_hides_smbus = 1;
  1096. }
  1097. else if (dev->device == PCI_DEVICE_ID_INTEL_82850_HB)
  1098. switch (dev->subsystem_device) {
  1099. case 0x8030: /* P4T533 */
  1100. asus_hides_smbus = 1;
  1101. }
  1102. else if (dev->device == PCI_DEVICE_ID_INTEL_7205_0)
  1103. switch (dev->subsystem_device) {
  1104. case 0x8070: /* P4G8X Deluxe */
  1105. asus_hides_smbus = 1;
  1106. }
  1107. else if (dev->device == PCI_DEVICE_ID_INTEL_E7501_MCH)
  1108. switch (dev->subsystem_device) {
  1109. case 0x80c9: /* PU-DLS */
  1110. asus_hides_smbus = 1;
  1111. }
  1112. else if (dev->device == PCI_DEVICE_ID_INTEL_82855GM_HB)
  1113. switch (dev->subsystem_device) {
  1114. case 0x1751: /* M2N notebook */
  1115. case 0x1821: /* M5N notebook */
  1116. case 0x1897: /* A6L notebook */
  1117. asus_hides_smbus = 1;
  1118. }
  1119. else if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  1120. switch (dev->subsystem_device) {
  1121. case 0x184b: /* W1N notebook */
  1122. case 0x186a: /* M6Ne notebook */
  1123. asus_hides_smbus = 1;
  1124. }
  1125. else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
  1126. switch (dev->subsystem_device) {
  1127. case 0x80f2: /* P4P800-X */
  1128. asus_hides_smbus = 1;
  1129. }
  1130. else if (dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB)
  1131. switch (dev->subsystem_device) {
  1132. case 0x1882: /* M6V notebook */
  1133. case 0x1977: /* A6VA notebook */
  1134. asus_hides_smbus = 1;
  1135. }
  1136. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_HP)) {
  1137. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  1138. switch (dev->subsystem_device) {
  1139. case 0x088C: /* HP Compaq nc8000 */
  1140. case 0x0890: /* HP Compaq nc6000 */
  1141. asus_hides_smbus = 1;
  1142. }
  1143. else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
  1144. switch (dev->subsystem_device) {
  1145. case 0x12bc: /* HP D330L */
  1146. case 0x12bd: /* HP D530 */
  1147. case 0x006a: /* HP Compaq nx9500 */
  1148. asus_hides_smbus = 1;
  1149. }
  1150. else if (dev->device == PCI_DEVICE_ID_INTEL_82875_HB)
  1151. switch (dev->subsystem_device) {
  1152. case 0x12bf: /* HP xw4100 */
  1153. asus_hides_smbus = 1;
  1154. }
  1155. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG)) {
  1156. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  1157. switch (dev->subsystem_device) {
  1158. case 0xC00C: /* Samsung P35 notebook */
  1159. asus_hides_smbus = 1;
  1160. }
  1161. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_COMPAQ)) {
  1162. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  1163. switch (dev->subsystem_device) {
  1164. case 0x0058: /* Compaq Evo N620c */
  1165. asus_hides_smbus = 1;
  1166. }
  1167. else if (dev->device == PCI_DEVICE_ID_INTEL_82810_IG3)
  1168. switch (dev->subsystem_device) {
  1169. case 0xB16C: /* Compaq Deskpro EP 401963-001 (PCA# 010174) */
  1170. /* Motherboard doesn't have Host bridge
  1171. * subvendor/subdevice IDs, therefore checking
  1172. * its on-board VGA controller */
  1173. asus_hides_smbus = 1;
  1174. }
  1175. else if (dev->device == PCI_DEVICE_ID_INTEL_82801DB_2)
  1176. switch (dev->subsystem_device) {
  1177. case 0x00b8: /* Compaq Evo D510 CMT */
  1178. case 0x00b9: /* Compaq Evo D510 SFF */
  1179. case 0x00ba: /* Compaq Evo D510 USDT */
  1180. /* Motherboard doesn't have Host bridge
  1181. * subvendor/subdevice IDs and on-board VGA
  1182. * controller is disabled if an AGP card is
  1183. * inserted, therefore checking USB UHCI
  1184. * Controller #1 */
  1185. asus_hides_smbus = 1;
  1186. }
  1187. else if (dev->device == PCI_DEVICE_ID_INTEL_82815_CGC)
  1188. switch (dev->subsystem_device) {
  1189. case 0x001A: /* Compaq Deskpro EN SSF P667 815E */
  1190. /* Motherboard doesn't have host bridge
  1191. * subvendor/subdevice IDs, therefore checking
  1192. * its on-board VGA controller */
  1193. asus_hides_smbus = 1;
  1194. }
  1195. }
  1196. }
  1197. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845_HB, asus_hides_smbus_hostbridge);
  1198. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845G_HB, asus_hides_smbus_hostbridge);
  1199. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82850_HB, asus_hides_smbus_hostbridge);
  1200. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB, asus_hides_smbus_hostbridge);
  1201. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB, asus_hides_smbus_hostbridge);
  1202. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_7205_0, asus_hides_smbus_hostbridge);
  1203. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7501_MCH, asus_hides_smbus_hostbridge);
  1204. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855PM_HB, asus_hides_smbus_hostbridge);
  1205. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855GM_HB, asus_hides_smbus_hostbridge);
  1206. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82915GM_HB, asus_hides_smbus_hostbridge);
  1207. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82810_IG3, asus_hides_smbus_hostbridge);
  1208. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_2, asus_hides_smbus_hostbridge);
  1209. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82815_CGC, asus_hides_smbus_hostbridge);
  1210. static void asus_hides_smbus_lpc(struct pci_dev *dev)
  1211. {
  1212. u16 val;
  1213. if (likely(!asus_hides_smbus))
  1214. return;
  1215. pci_read_config_word(dev, 0xF2, &val);
  1216. if (val & 0x8) {
  1217. pci_write_config_word(dev, 0xF2, val & (~0x8));
  1218. pci_read_config_word(dev, 0xF2, &val);
  1219. if (val & 0x8)
  1220. pci_info(dev, "i801 SMBus device continues to play 'hide and seek'! 0x%x\n",
  1221. val);
  1222. else
  1223. pci_info(dev, "Enabled i801 SMBus device\n");
  1224. }
  1225. }
  1226. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
  1227. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
  1228. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
  1229. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
  1230. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
  1231. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
  1232. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
  1233. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
  1234. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
  1235. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
  1236. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
  1237. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
  1238. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
  1239. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
  1240. /* It appears we just have one such device. If not, we have a warning */
  1241. static void __iomem *asus_rcba_base;
  1242. static void asus_hides_smbus_lpc_ich6_suspend(struct pci_dev *dev)
  1243. {
  1244. u32 rcba;
  1245. if (likely(!asus_hides_smbus))
  1246. return;
  1247. WARN_ON(asus_rcba_base);
  1248. pci_read_config_dword(dev, 0xF0, &rcba);
  1249. /* use bits 31:14, 16 kB aligned */
  1250. asus_rcba_base = ioremap_nocache(rcba & 0xFFFFC000, 0x4000);
  1251. if (asus_rcba_base == NULL)
  1252. return;
  1253. }
  1254. static void asus_hides_smbus_lpc_ich6_resume_early(struct pci_dev *dev)
  1255. {
  1256. u32 val;
  1257. if (likely(!asus_hides_smbus || !asus_rcba_base))
  1258. return;
  1259. /* read the Function Disable register, dword mode only */
  1260. val = readl(asus_rcba_base + 0x3418);
  1261. writel(val & 0xFFFFFFF7, asus_rcba_base + 0x3418); /* enable the SMBus device */
  1262. }
  1263. static void asus_hides_smbus_lpc_ich6_resume(struct pci_dev *dev)
  1264. {
  1265. if (likely(!asus_hides_smbus || !asus_rcba_base))
  1266. return;
  1267. iounmap(asus_rcba_base);
  1268. asus_rcba_base = NULL;
  1269. pci_info(dev, "Enabled ICH6/i801 SMBus device\n");
  1270. }
  1271. static void asus_hides_smbus_lpc_ich6(struct pci_dev *dev)
  1272. {
  1273. asus_hides_smbus_lpc_ich6_suspend(dev);
  1274. asus_hides_smbus_lpc_ich6_resume_early(dev);
  1275. asus_hides_smbus_lpc_ich6_resume(dev);
  1276. }
  1277. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6);
  1278. DECLARE_PCI_FIXUP_SUSPEND(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_suspend);
  1279. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume);
  1280. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume_early);
  1281. /*
  1282. * SiS 96x south bridge: BIOS typically hides SMBus device...
  1283. */
  1284. static void quirk_sis_96x_smbus(struct pci_dev *dev)
  1285. {
  1286. u8 val = 0;
  1287. pci_read_config_byte(dev, 0x77, &val);
  1288. if (val & 0x10) {
  1289. pci_info(dev, "Enabling SiS 96x SMBus\n");
  1290. pci_write_config_byte(dev, 0x77, val & ~0x10);
  1291. }
  1292. }
  1293. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
  1294. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
  1295. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
  1296. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
  1297. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
  1298. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
  1299. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
  1300. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
  1301. /*
  1302. * ... This is further complicated by the fact that some SiS96x south
  1303. * bridges pretend to be 85C503/5513 instead. In that case see if we
  1304. * spotted a compatible north bridge to make sure.
  1305. * (pci_find_device doesn't work yet)
  1306. *
  1307. * We can also enable the sis96x bit in the discovery register..
  1308. */
  1309. #define SIS_DETECT_REGISTER 0x40
  1310. static void quirk_sis_503(struct pci_dev *dev)
  1311. {
  1312. u8 reg;
  1313. u16 devid;
  1314. pci_read_config_byte(dev, SIS_DETECT_REGISTER, &reg);
  1315. pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg | (1 << 6));
  1316. pci_read_config_word(dev, PCI_DEVICE_ID, &devid);
  1317. if (((devid & 0xfff0) != 0x0960) && (devid != 0x0018)) {
  1318. pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg);
  1319. return;
  1320. }
  1321. /*
  1322. * Ok, it now shows up as a 96x.. run the 96x quirk by
  1323. * hand in case it has already been processed.
  1324. * (depends on link order, which is apparently not guaranteed)
  1325. */
  1326. dev->device = devid;
  1327. quirk_sis_96x_smbus(dev);
  1328. }
  1329. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
  1330. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
  1331. /*
  1332. * On ASUS A8V and A8V Deluxe boards, the onboard AC97 audio controller
  1333. * and MC97 modem controller are disabled when a second PCI soundcard is
  1334. * present. This patch, tweaking the VT8237 ISA bridge, enables them.
  1335. * -- bjd
  1336. */
  1337. static void asus_hides_ac97_lpc(struct pci_dev *dev)
  1338. {
  1339. u8 val;
  1340. int asus_hides_ac97 = 0;
  1341. if (likely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
  1342. if (dev->device == PCI_DEVICE_ID_VIA_8237)
  1343. asus_hides_ac97 = 1;
  1344. }
  1345. if (!asus_hides_ac97)
  1346. return;
  1347. pci_read_config_byte(dev, 0x50, &val);
  1348. if (val & 0xc0) {
  1349. pci_write_config_byte(dev, 0x50, val & (~0xc0));
  1350. pci_read_config_byte(dev, 0x50, &val);
  1351. if (val & 0xc0)
  1352. pci_info(dev, "Onboard AC97/MC97 devices continue to play 'hide and seek'! 0x%x\n",
  1353. val);
  1354. else
  1355. pci_info(dev, "Enabled onboard AC97/MC97 devices\n");
  1356. }
  1357. }
  1358. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
  1359. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
  1360. #if defined(CONFIG_ATA) || defined(CONFIG_ATA_MODULE)
  1361. /*
  1362. * If we are using libata we can drive this chip properly but must
  1363. * do this early on to make the additional device appear during
  1364. * the PCI scanning.
  1365. */
  1366. static void quirk_jmicron_ata(struct pci_dev *pdev)
  1367. {
  1368. u32 conf1, conf5, class;
  1369. u8 hdr;
  1370. /* Only poke fn 0 */
  1371. if (PCI_FUNC(pdev->devfn))
  1372. return;
  1373. pci_read_config_dword(pdev, 0x40, &conf1);
  1374. pci_read_config_dword(pdev, 0x80, &conf5);
  1375. conf1 &= ~0x00CFF302; /* Clear bit 1, 8, 9, 12-19, 22, 23 */
  1376. conf5 &= ~(1 << 24); /* Clear bit 24 */
  1377. switch (pdev->device) {
  1378. case PCI_DEVICE_ID_JMICRON_JMB360: /* SATA single port */
  1379. case PCI_DEVICE_ID_JMICRON_JMB362: /* SATA dual ports */
  1380. case PCI_DEVICE_ID_JMICRON_JMB364: /* SATA dual ports */
  1381. /* The controller should be in single function ahci mode */
  1382. conf1 |= 0x0002A100; /* Set 8, 13, 15, 17 */
  1383. break;
  1384. case PCI_DEVICE_ID_JMICRON_JMB365:
  1385. case PCI_DEVICE_ID_JMICRON_JMB366:
  1386. /* Redirect IDE second PATA port to the right spot */
  1387. conf5 |= (1 << 24);
  1388. /* Fall through */
  1389. case PCI_DEVICE_ID_JMICRON_JMB361:
  1390. case PCI_DEVICE_ID_JMICRON_JMB363:
  1391. case PCI_DEVICE_ID_JMICRON_JMB369:
  1392. /* Enable dual function mode, AHCI on fn 0, IDE fn1 */
  1393. /* Set the class codes correctly and then direct IDE 0 */
  1394. conf1 |= 0x00C2A1B3; /* Set 0, 1, 4, 5, 7, 8, 13, 15, 17, 22, 23 */
  1395. break;
  1396. case PCI_DEVICE_ID_JMICRON_JMB368:
  1397. /* The controller should be in single function IDE mode */
  1398. conf1 |= 0x00C00000; /* Set 22, 23 */
  1399. break;
  1400. }
  1401. pci_write_config_dword(pdev, 0x40, conf1);
  1402. pci_write_config_dword(pdev, 0x80, conf5);
  1403. /* Update pdev accordingly */
  1404. pci_read_config_byte(pdev, PCI_HEADER_TYPE, &hdr);
  1405. pdev->hdr_type = hdr & 0x7f;
  1406. pdev->multifunction = !!(hdr & 0x80);
  1407. pci_read_config_dword(pdev, PCI_CLASS_REVISION, &class);
  1408. pdev->class = class >> 8;
  1409. }
  1410. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
  1411. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
  1412. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata);
  1413. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
  1414. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB364, quirk_jmicron_ata);
  1415. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
  1416. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
  1417. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
  1418. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB369, quirk_jmicron_ata);
  1419. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
  1420. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
  1421. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata);
  1422. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
  1423. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB364, quirk_jmicron_ata);
  1424. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
  1425. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
  1426. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
  1427. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB369, quirk_jmicron_ata);
  1428. #endif
  1429. static void quirk_jmicron_async_suspend(struct pci_dev *dev)
  1430. {
  1431. if (dev->multifunction) {
  1432. device_disable_async_suspend(&dev->dev);
  1433. pci_info(dev, "async suspend disabled to avoid multi-function power-on ordering issue\n");
  1434. }
  1435. }
  1436. DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_CLASS_STORAGE_IDE, 8, quirk_jmicron_async_suspend);
  1437. DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_CLASS_STORAGE_SATA_AHCI, 0, quirk_jmicron_async_suspend);
  1438. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_JMICRON, 0x2362, quirk_jmicron_async_suspend);
  1439. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_JMICRON, 0x236f, quirk_jmicron_async_suspend);
  1440. #ifdef CONFIG_X86_IO_APIC
  1441. static void quirk_alder_ioapic(struct pci_dev *pdev)
  1442. {
  1443. int i;
  1444. if ((pdev->class >> 8) != 0xff00)
  1445. return;
  1446. /* the first BAR is the location of the IO APIC...we must
  1447. * not touch this (and it's already covered by the fixmap), so
  1448. * forcibly insert it into the resource tree */
  1449. if (pci_resource_start(pdev, 0) && pci_resource_len(pdev, 0))
  1450. insert_resource(&iomem_resource, &pdev->resource[0]);
  1451. /* The next five BARs all seem to be rubbish, so just clean
  1452. * them out */
  1453. for (i = 1; i < 6; i++)
  1454. memset(&pdev->resource[i], 0, sizeof(pdev->resource[i]));
  1455. }
  1456. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EESSC, quirk_alder_ioapic);
  1457. #endif
  1458. static void quirk_pcie_mch(struct pci_dev *pdev)
  1459. {
  1460. pdev->no_msi = 1;
  1461. }
  1462. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7520_MCH, quirk_pcie_mch);
  1463. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7320_MCH, quirk_pcie_mch);
  1464. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7525_MCH, quirk_pcie_mch);
  1465. DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_HUAWEI, 0x1610, PCI_CLASS_BRIDGE_PCI, 8, quirk_pcie_mch);
  1466. /*
  1467. * It's possible for the MSI to get corrupted if shpc and acpi
  1468. * are used together on certain PXH-based systems.
  1469. */
  1470. static void quirk_pcie_pxh(struct pci_dev *dev)
  1471. {
  1472. dev->no_msi = 1;
  1473. pci_warn(dev, "PXH quirk detected; SHPC device MSI disabled\n");
  1474. }
  1475. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_0, quirk_pcie_pxh);
  1476. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_1, quirk_pcie_pxh);
  1477. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_pcie_pxh);
  1478. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_pcie_pxh);
  1479. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_pcie_pxh);
  1480. /*
  1481. * Some Intel PCI Express chipsets have trouble with downstream
  1482. * device power management.
  1483. */
  1484. static void quirk_intel_pcie_pm(struct pci_dev *dev)
  1485. {
  1486. pci_pm_d3_delay = 120;
  1487. dev->no_d1d2 = 1;
  1488. }
  1489. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_pcie_pm);
  1490. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_pcie_pm);
  1491. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_pcie_pm);
  1492. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_pcie_pm);
  1493. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_pcie_pm);
  1494. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_pcie_pm);
  1495. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_pcie_pm);
  1496. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_pcie_pm);
  1497. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_pcie_pm);
  1498. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_pcie_pm);
  1499. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2601, quirk_intel_pcie_pm);
  1500. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2602, quirk_intel_pcie_pm);
  1501. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2603, quirk_intel_pcie_pm);
  1502. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2604, quirk_intel_pcie_pm);
  1503. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2605, quirk_intel_pcie_pm);
  1504. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2606, quirk_intel_pcie_pm);
  1505. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2607, quirk_intel_pcie_pm);
  1506. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2608, quirk_intel_pcie_pm);
  1507. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2609, quirk_intel_pcie_pm);
  1508. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260a, quirk_intel_pcie_pm);
  1509. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260b, quirk_intel_pcie_pm);
  1510. static void quirk_radeon_pm(struct pci_dev *dev)
  1511. {
  1512. if (dev->subsystem_vendor == PCI_VENDOR_ID_APPLE &&
  1513. dev->subsystem_device == 0x00e2) {
  1514. if (dev->d3_delay < 20) {
  1515. dev->d3_delay = 20;
  1516. pci_info(dev, "extending delay after power-on from D3 to %d msec\n",
  1517. dev->d3_delay);
  1518. }
  1519. }
  1520. }
  1521. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x6741, quirk_radeon_pm);
  1522. #ifdef CONFIG_X86_IO_APIC
  1523. static int dmi_disable_ioapicreroute(const struct dmi_system_id *d)
  1524. {
  1525. noioapicreroute = 1;
  1526. pr_info("%s detected: disable boot interrupt reroute\n", d->ident);
  1527. return 0;
  1528. }
  1529. static const struct dmi_system_id boot_interrupt_dmi_table[] = {
  1530. /*
  1531. * Systems to exclude from boot interrupt reroute quirks
  1532. */
  1533. {
  1534. .callback = dmi_disable_ioapicreroute,
  1535. .ident = "ASUSTek Computer INC. M2N-LR",
  1536. .matches = {
  1537. DMI_MATCH(DMI_SYS_VENDOR, "ASUSTek Computer INC."),
  1538. DMI_MATCH(DMI_PRODUCT_NAME, "M2N-LR"),
  1539. },
  1540. },
  1541. {}
  1542. };
  1543. /*
  1544. * Boot interrupts on some chipsets cannot be turned off. For these chipsets,
  1545. * remap the original interrupt in the linux kernel to the boot interrupt, so
  1546. * that a PCI device's interrupt handler is installed on the boot interrupt
  1547. * line instead.
  1548. */
  1549. static void quirk_reroute_to_boot_interrupts_intel(struct pci_dev *dev)
  1550. {
  1551. dmi_check_system(boot_interrupt_dmi_table);
  1552. if (noioapicquirk || noioapicreroute)
  1553. return;
  1554. dev->irq_reroute_variant = INTEL_IRQ_REROUTE_VARIANT;
  1555. pci_info(dev, "rerouting interrupts for [%04x:%04x]\n",
  1556. dev->vendor, dev->device);
  1557. }
  1558. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
  1559. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
  1560. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
  1561. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
  1562. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
  1563. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
  1564. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
  1565. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
  1566. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
  1567. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
  1568. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
  1569. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
  1570. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
  1571. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
  1572. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
  1573. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
  1574. /*
  1575. * On some chipsets we can disable the generation of legacy INTx boot
  1576. * interrupts.
  1577. */
  1578. /*
  1579. * IO-APIC1 on 6300ESB generates boot interrupts, see intel order no
  1580. * 300641-004US, section 5.7.3.
  1581. */
  1582. #define INTEL_6300_IOAPIC_ABAR 0x40
  1583. #define INTEL_6300_DISABLE_BOOT_IRQ (1<<14)
  1584. static void quirk_disable_intel_boot_interrupt(struct pci_dev *dev)
  1585. {
  1586. u16 pci_config_word;
  1587. if (noioapicquirk)
  1588. return;
  1589. pci_read_config_word(dev, INTEL_6300_IOAPIC_ABAR, &pci_config_word);
  1590. pci_config_word |= INTEL_6300_DISABLE_BOOT_IRQ;
  1591. pci_write_config_word(dev, INTEL_6300_IOAPIC_ABAR, pci_config_word);
  1592. pci_info(dev, "disabled boot interrupts on device [%04x:%04x]\n",
  1593. dev->vendor, dev->device);
  1594. }
  1595. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10, quirk_disable_intel_boot_interrupt);
  1596. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10, quirk_disable_intel_boot_interrupt);
  1597. /*
  1598. * disable boot interrupts on HT-1000
  1599. */
  1600. #define BC_HT1000_FEATURE_REG 0x64
  1601. #define BC_HT1000_PIC_REGS_ENABLE (1<<0)
  1602. #define BC_HT1000_MAP_IDX 0xC00
  1603. #define BC_HT1000_MAP_DATA 0xC01
  1604. static void quirk_disable_broadcom_boot_interrupt(struct pci_dev *dev)
  1605. {
  1606. u32 pci_config_dword;
  1607. u8 irq;
  1608. if (noioapicquirk)
  1609. return;
  1610. pci_read_config_dword(dev, BC_HT1000_FEATURE_REG, &pci_config_dword);
  1611. pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword |
  1612. BC_HT1000_PIC_REGS_ENABLE);
  1613. for (irq = 0x10; irq < 0x10 + 32; irq++) {
  1614. outb(irq, BC_HT1000_MAP_IDX);
  1615. outb(0x00, BC_HT1000_MAP_DATA);
  1616. }
  1617. pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword);
  1618. pci_info(dev, "disabled boot interrupts on device [%04x:%04x]\n",
  1619. dev->vendor, dev->device);
  1620. }
  1621. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
  1622. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
  1623. /*
  1624. * disable boot interrupts on AMD and ATI chipsets
  1625. */
  1626. /*
  1627. * NOIOAMODE needs to be disabled to disable "boot interrupts". For AMD 8131
  1628. * rev. A0 and B0, NOIOAMODE needs to be disabled anyway to fix IO-APIC mode
  1629. * (due to an erratum).
  1630. */
  1631. #define AMD_813X_MISC 0x40
  1632. #define AMD_813X_NOIOAMODE (1<<0)
  1633. #define AMD_813X_REV_B1 0x12
  1634. #define AMD_813X_REV_B2 0x13
  1635. static void quirk_disable_amd_813x_boot_interrupt(struct pci_dev *dev)
  1636. {
  1637. u32 pci_config_dword;
  1638. if (noioapicquirk)
  1639. return;
  1640. if ((dev->revision == AMD_813X_REV_B1) ||
  1641. (dev->revision == AMD_813X_REV_B2))
  1642. return;
  1643. pci_read_config_dword(dev, AMD_813X_MISC, &pci_config_dword);
  1644. pci_config_dword &= ~AMD_813X_NOIOAMODE;
  1645. pci_write_config_dword(dev, AMD_813X_MISC, pci_config_dword);
  1646. pci_info(dev, "disabled boot interrupts on device [%04x:%04x]\n",
  1647. dev->vendor, dev->device);
  1648. }
  1649. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
  1650. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
  1651. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
  1652. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
  1653. #define AMD_8111_PCI_IRQ_ROUTING 0x56
  1654. static void quirk_disable_amd_8111_boot_interrupt(struct pci_dev *dev)
  1655. {
  1656. u16 pci_config_word;
  1657. if (noioapicquirk)
  1658. return;
  1659. pci_read_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, &pci_config_word);
  1660. if (!pci_config_word) {
  1661. pci_info(dev, "boot interrupts on device [%04x:%04x] already disabled\n",
  1662. dev->vendor, dev->device);
  1663. return;
  1664. }
  1665. pci_write_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, 0);
  1666. pci_info(dev, "disabled boot interrupts on device [%04x:%04x]\n",
  1667. dev->vendor, dev->device);
  1668. }
  1669. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
  1670. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
  1671. #endif /* CONFIG_X86_IO_APIC */
  1672. /*
  1673. * Toshiba TC86C001 IDE controller reports the standard 8-byte BAR0 size
  1674. * but the PIO transfers won't work if BAR0 falls at the odd 8 bytes.
  1675. * Re-allocate the region if needed...
  1676. */
  1677. static void quirk_tc86c001_ide(struct pci_dev *dev)
  1678. {
  1679. struct resource *r = &dev->resource[0];
  1680. if (r->start & 0x8) {
  1681. r->flags |= IORESOURCE_UNSET;
  1682. r->start = 0;
  1683. r->end = 0xf;
  1684. }
  1685. }
  1686. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA_2,
  1687. PCI_DEVICE_ID_TOSHIBA_TC86C001_IDE,
  1688. quirk_tc86c001_ide);
  1689. /*
  1690. * PLX PCI 9050 PCI Target bridge controller has an errata that prevents the
  1691. * local configuration registers accessible via BAR0 (memory) or BAR1 (i/o)
  1692. * being read correctly if bit 7 of the base address is set.
  1693. * The BAR0 or BAR1 region may be disabled (size 0) or enabled (size 128).
  1694. * Re-allocate the regions to a 256-byte boundary if necessary.
  1695. */
  1696. static void quirk_plx_pci9050(struct pci_dev *dev)
  1697. {
  1698. unsigned int bar;
  1699. /* Fixed in revision 2 (PCI 9052). */
  1700. if (dev->revision >= 2)
  1701. return;
  1702. for (bar = 0; bar <= 1; bar++)
  1703. if (pci_resource_len(dev, bar) == 0x80 &&
  1704. (pci_resource_start(dev, bar) & 0x80)) {
  1705. struct resource *r = &dev->resource[bar];
  1706. pci_info(dev, "Re-allocating PLX PCI 9050 BAR %u to length 256 to avoid bit 7 bug\n",
  1707. bar);
  1708. r->flags |= IORESOURCE_UNSET;
  1709. r->start = 0;
  1710. r->end = 0xff;
  1711. }
  1712. }
  1713. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  1714. quirk_plx_pci9050);
  1715. /*
  1716. * The following Meilhaus (vendor ID 0x1402) device IDs (amongst others)
  1717. * may be using the PLX PCI 9050: 0x0630, 0x0940, 0x0950, 0x0960, 0x100b,
  1718. * 0x1400, 0x140a, 0x140b, 0x14e0, 0x14ea, 0x14eb, 0x1604, 0x1608, 0x160c,
  1719. * 0x168f, 0x2000, 0x2600, 0x3000, 0x810a, 0x810b.
  1720. *
  1721. * Currently, device IDs 0x2000 and 0x2600 are used by the Comedi "me_daq"
  1722. * driver.
  1723. */
  1724. DECLARE_PCI_FIXUP_HEADER(0x1402, 0x2000, quirk_plx_pci9050);
  1725. DECLARE_PCI_FIXUP_HEADER(0x1402, 0x2600, quirk_plx_pci9050);
  1726. static void quirk_netmos(struct pci_dev *dev)
  1727. {
  1728. unsigned int num_parallel = (dev->subsystem_device & 0xf0) >> 4;
  1729. unsigned int num_serial = dev->subsystem_device & 0xf;
  1730. /*
  1731. * These Netmos parts are multiport serial devices with optional
  1732. * parallel ports. Even when parallel ports are present, they
  1733. * are identified as class SERIAL, which means the serial driver
  1734. * will claim them. To prevent this, mark them as class OTHER.
  1735. * These combo devices should be claimed by parport_serial.
  1736. *
  1737. * The subdevice ID is of the form 0x00PS, where <P> is the number
  1738. * of parallel ports and <S> is the number of serial ports.
  1739. */
  1740. switch (dev->device) {
  1741. case PCI_DEVICE_ID_NETMOS_9835:
  1742. /* Well, this rule doesn't hold for the following 9835 device */
  1743. if (dev->subsystem_vendor == PCI_VENDOR_ID_IBM &&
  1744. dev->subsystem_device == 0x0299)
  1745. return;
  1746. case PCI_DEVICE_ID_NETMOS_9735:
  1747. case PCI_DEVICE_ID_NETMOS_9745:
  1748. case PCI_DEVICE_ID_NETMOS_9845:
  1749. case PCI_DEVICE_ID_NETMOS_9855:
  1750. if (num_parallel) {
  1751. pci_info(dev, "Netmos %04x (%u parallel, %u serial); changing class SERIAL to OTHER (use parport_serial)\n",
  1752. dev->device, num_parallel, num_serial);
  1753. dev->class = (PCI_CLASS_COMMUNICATION_OTHER << 8) |
  1754. (dev->class & 0xff);
  1755. }
  1756. }
  1757. }
  1758. DECLARE_PCI_FIXUP_CLASS_HEADER(PCI_VENDOR_ID_NETMOS, PCI_ANY_ID,
  1759. PCI_CLASS_COMMUNICATION_SERIAL, 8, quirk_netmos);
  1760. static void quirk_e100_interrupt(struct pci_dev *dev)
  1761. {
  1762. u16 command, pmcsr;
  1763. u8 __iomem *csr;
  1764. u8 cmd_hi;
  1765. switch (dev->device) {
  1766. /* PCI IDs taken from drivers/net/e100.c */
  1767. case 0x1029:
  1768. case 0x1030 ... 0x1034:
  1769. case 0x1038 ... 0x103E:
  1770. case 0x1050 ... 0x1057:
  1771. case 0x1059:
  1772. case 0x1064 ... 0x106B:
  1773. case 0x1091 ... 0x1095:
  1774. case 0x1209:
  1775. case 0x1229:
  1776. case 0x2449:
  1777. case 0x2459:
  1778. case 0x245D:
  1779. case 0x27DC:
  1780. break;
  1781. default:
  1782. return;
  1783. }
  1784. /*
  1785. * Some firmware hands off the e100 with interrupts enabled,
  1786. * which can cause a flood of interrupts if packets are
  1787. * received before the driver attaches to the device. So
  1788. * disable all e100 interrupts here. The driver will
  1789. * re-enable them when it's ready.
  1790. */
  1791. pci_read_config_word(dev, PCI_COMMAND, &command);
  1792. if (!(command & PCI_COMMAND_MEMORY) || !pci_resource_start(dev, 0))
  1793. return;
  1794. /*
  1795. * Check that the device is in the D0 power state. If it's not,
  1796. * there is no point to look any further.
  1797. */
  1798. if (dev->pm_cap) {
  1799. pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
  1800. if ((pmcsr & PCI_PM_CTRL_STATE_MASK) != PCI_D0)
  1801. return;
  1802. }
  1803. /* Convert from PCI bus to resource space. */
  1804. csr = ioremap(pci_resource_start(dev, 0), 8);
  1805. if (!csr) {
  1806. pci_warn(dev, "Can't map e100 registers\n");
  1807. return;
  1808. }
  1809. cmd_hi = readb(csr + 3);
  1810. if (cmd_hi == 0) {
  1811. pci_warn(dev, "Firmware left e100 interrupts enabled; disabling\n");
  1812. writeb(1, csr + 3);
  1813. }
  1814. iounmap(csr);
  1815. }
  1816. DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
  1817. PCI_CLASS_NETWORK_ETHERNET, 8, quirk_e100_interrupt);
  1818. /*
  1819. * The 82575 and 82598 may experience data corruption issues when transitioning
  1820. * out of L0S. To prevent this we need to disable L0S on the PCIe link.
  1821. */
  1822. static void quirk_disable_aspm_l0s(struct pci_dev *dev)
  1823. {
  1824. pci_info(dev, "Disabling L0s\n");
  1825. pci_disable_link_state(dev, PCIE_LINK_STATE_L0S);
  1826. }
  1827. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a7, quirk_disable_aspm_l0s);
  1828. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a9, quirk_disable_aspm_l0s);
  1829. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10b6, quirk_disable_aspm_l0s);
  1830. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c6, quirk_disable_aspm_l0s);
  1831. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c7, quirk_disable_aspm_l0s);
  1832. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c8, quirk_disable_aspm_l0s);
  1833. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10d6, quirk_disable_aspm_l0s);
  1834. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10db, quirk_disable_aspm_l0s);
  1835. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10dd, quirk_disable_aspm_l0s);
  1836. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10e1, quirk_disable_aspm_l0s);
  1837. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10ec, quirk_disable_aspm_l0s);
  1838. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f1, quirk_disable_aspm_l0s);
  1839. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f4, quirk_disable_aspm_l0s);
  1840. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1508, quirk_disable_aspm_l0s);
  1841. static void fixup_rev1_53c810(struct pci_dev *dev)
  1842. {
  1843. u32 class = dev->class;
  1844. /*
  1845. * rev 1 ncr53c810 chips don't set the class at all which means
  1846. * they don't get their resources remapped. Fix that here.
  1847. */
  1848. if (class)
  1849. return;
  1850. dev->class = PCI_CLASS_STORAGE_SCSI << 8;
  1851. pci_info(dev, "NCR 53c810 rev 1 PCI class overridden (%#08x -> %#08x)\n",
  1852. class, dev->class);
  1853. }
  1854. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NCR, PCI_DEVICE_ID_NCR_53C810, fixup_rev1_53c810);
  1855. /* Enable 1k I/O space granularity on the Intel P64H2 */
  1856. static void quirk_p64h2_1k_io(struct pci_dev *dev)
  1857. {
  1858. u16 en1k;
  1859. pci_read_config_word(dev, 0x40, &en1k);
  1860. if (en1k & 0x200) {
  1861. pci_info(dev, "Enable I/O Space to 1KB granularity\n");
  1862. dev->io_window_1k = 1;
  1863. }
  1864. }
  1865. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io);
  1866. /* Under some circumstances, AER is not linked with extended capabilities.
  1867. * Force it to be linked by setting the corresponding control bit in the
  1868. * config space.
  1869. */
  1870. static void quirk_nvidia_ck804_pcie_aer_ext_cap(struct pci_dev *dev)
  1871. {
  1872. uint8_t b;
  1873. if (pci_read_config_byte(dev, 0xf41, &b) == 0) {
  1874. if (!(b & 0x20)) {
  1875. pci_write_config_byte(dev, 0xf41, b | 0x20);
  1876. pci_info(dev, "Linking AER extended capability\n");
  1877. }
  1878. }
  1879. }
  1880. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
  1881. quirk_nvidia_ck804_pcie_aer_ext_cap);
  1882. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
  1883. quirk_nvidia_ck804_pcie_aer_ext_cap);
  1884. static void quirk_via_cx700_pci_parking_caching(struct pci_dev *dev)
  1885. {
  1886. /*
  1887. * Disable PCI Bus Parking and PCI Master read caching on CX700
  1888. * which causes unspecified timing errors with a VT6212L on the PCI
  1889. * bus leading to USB2.0 packet loss.
  1890. *
  1891. * This quirk is only enabled if a second (on the external PCI bus)
  1892. * VT6212L is found -- the CX700 core itself also contains a USB
  1893. * host controller with the same PCI ID as the VT6212L.
  1894. */
  1895. /* Count VT6212L instances */
  1896. struct pci_dev *p = pci_get_device(PCI_VENDOR_ID_VIA,
  1897. PCI_DEVICE_ID_VIA_8235_USB_2, NULL);
  1898. uint8_t b;
  1899. /* p should contain the first (internal) VT6212L -- see if we have
  1900. an external one by searching again */
  1901. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235_USB_2, p);
  1902. if (!p)
  1903. return;
  1904. pci_dev_put(p);
  1905. if (pci_read_config_byte(dev, 0x76, &b) == 0) {
  1906. if (b & 0x40) {
  1907. /* Turn off PCI Bus Parking */
  1908. pci_write_config_byte(dev, 0x76, b ^ 0x40);
  1909. pci_info(dev, "Disabling VIA CX700 PCI parking\n");
  1910. }
  1911. }
  1912. if (pci_read_config_byte(dev, 0x72, &b) == 0) {
  1913. if (b != 0) {
  1914. /* Turn off PCI Master read caching */
  1915. pci_write_config_byte(dev, 0x72, 0x0);
  1916. /* Set PCI Master Bus time-out to "1x16 PCLK" */
  1917. pci_write_config_byte(dev, 0x75, 0x1);
  1918. /* Disable "Read FIFO Timer" */
  1919. pci_write_config_byte(dev, 0x77, 0x0);
  1920. pci_info(dev, "Disabling VIA CX700 PCI caching\n");
  1921. }
  1922. }
  1923. }
  1924. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, 0x324e, quirk_via_cx700_pci_parking_caching);
  1925. static void quirk_brcm_5719_limit_mrrs(struct pci_dev *dev)
  1926. {
  1927. u32 rev;
  1928. pci_read_config_dword(dev, 0xf4, &rev);
  1929. /* Only CAP the MRRS if the device is a 5719 A0 */
  1930. if (rev == 0x05719000) {
  1931. int readrq = pcie_get_readrq(dev);
  1932. if (readrq > 2048)
  1933. pcie_set_readrq(dev, 2048);
  1934. }
  1935. }
  1936. DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_BROADCOM,
  1937. PCI_DEVICE_ID_TIGON3_5719,
  1938. quirk_brcm_5719_limit_mrrs);
  1939. #ifdef CONFIG_PCIE_IPROC_PLATFORM
  1940. static void quirk_paxc_bridge(struct pci_dev *pdev)
  1941. {
  1942. /* The PCI config space is shared with the PAXC root port and the first
  1943. * Ethernet device. So, we need to workaround this by telling the PCI
  1944. * code that the bridge is not an Ethernet device.
  1945. */
  1946. if (pdev->hdr_type == PCI_HEADER_TYPE_BRIDGE)
  1947. pdev->class = PCI_CLASS_BRIDGE_PCI << 8;
  1948. /* MPSS is not being set properly (as it is currently 0). This is
  1949. * because that area of the PCI config space is hard coded to zero, and
  1950. * is not modifiable by firmware. Set this to 2 (e.g., 512 byte MPS)
  1951. * so that the MPS can be set to the real max value.
  1952. */
  1953. pdev->pcie_mpss = 2;
  1954. }
  1955. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_BROADCOM, 0x16cd, quirk_paxc_bridge);
  1956. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_BROADCOM, 0x16f0, quirk_paxc_bridge);
  1957. #endif
  1958. /* Originally in EDAC sources for i82875P:
  1959. * Intel tells BIOS developers to hide device 6 which
  1960. * configures the overflow device access containing
  1961. * the DRBs - this is where we expose device 6.
  1962. * http://www.x86-secret.com/articles/tweak/pat/patsecrets-2.htm
  1963. */
  1964. static void quirk_unhide_mch_dev6(struct pci_dev *dev)
  1965. {
  1966. u8 reg;
  1967. if (pci_read_config_byte(dev, 0xF4, &reg) == 0 && !(reg & 0x02)) {
  1968. pci_info(dev, "Enabling MCH 'Overflow' Device\n");
  1969. pci_write_config_byte(dev, 0xF4, reg | 0x02);
  1970. }
  1971. }
  1972. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB,
  1973. quirk_unhide_mch_dev6);
  1974. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB,
  1975. quirk_unhide_mch_dev6);
  1976. #ifdef CONFIG_PCI_MSI
  1977. /* Some chipsets do not support MSI. We cannot easily rely on setting
  1978. * PCI_BUS_FLAGS_NO_MSI in its bus flags because there are actually
  1979. * some other buses controlled by the chipset even if Linux is not
  1980. * aware of it. Instead of setting the flag on all buses in the
  1981. * machine, simply disable MSI globally.
  1982. */
  1983. static void quirk_disable_all_msi(struct pci_dev *dev)
  1984. {
  1985. pci_no_msi();
  1986. pci_warn(dev, "MSI quirk detected; MSI disabled\n");
  1987. }
  1988. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_GCNB_LE, quirk_disable_all_msi);
  1989. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS400_200, quirk_disable_all_msi);
  1990. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS480, quirk_disable_all_msi);
  1991. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3336, quirk_disable_all_msi);
  1992. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3351, quirk_disable_all_msi);
  1993. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3364, quirk_disable_all_msi);
  1994. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8380_0, quirk_disable_all_msi);
  1995. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, 0x0761, quirk_disable_all_msi);
  1996. /* Disable MSI on chipsets that are known to not support it */
  1997. static void quirk_disable_msi(struct pci_dev *dev)
  1998. {
  1999. if (dev->subordinate) {
  2000. pci_warn(dev, "MSI quirk detected; subordinate MSI disabled\n");
  2001. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  2002. }
  2003. }
  2004. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_msi);
  2005. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, 0xa238, quirk_disable_msi);
  2006. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x5a3f, quirk_disable_msi);
  2007. /*
  2008. * The APC bridge device in AMD 780 family northbridges has some random
  2009. * OEM subsystem ID in its vendor ID register (erratum 18), so instead
  2010. * we use the possible vendor/device IDs of the host bridge for the
  2011. * declared quirk, and search for the APC bridge by slot number.
  2012. */
  2013. static void quirk_amd_780_apc_msi(struct pci_dev *host_bridge)
  2014. {
  2015. struct pci_dev *apc_bridge;
  2016. apc_bridge = pci_get_slot(host_bridge->bus, PCI_DEVFN(1, 0));
  2017. if (apc_bridge) {
  2018. if (apc_bridge->device == 0x9602)
  2019. quirk_disable_msi(apc_bridge);
  2020. pci_dev_put(apc_bridge);
  2021. }
  2022. }
  2023. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x9600, quirk_amd_780_apc_msi);
  2024. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x9601, quirk_amd_780_apc_msi);
  2025. /* Go through the list of Hypertransport capabilities and
  2026. * return 1 if a HT MSI capability is found and enabled */
  2027. static int msi_ht_cap_enabled(struct pci_dev *dev)
  2028. {
  2029. int pos, ttl = PCI_FIND_CAP_TTL;
  2030. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  2031. while (pos && ttl--) {
  2032. u8 flags;
  2033. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  2034. &flags) == 0) {
  2035. pci_info(dev, "Found %s HT MSI Mapping\n",
  2036. flags & HT_MSI_FLAGS_ENABLE ?
  2037. "enabled" : "disabled");
  2038. return (flags & HT_MSI_FLAGS_ENABLE) != 0;
  2039. }
  2040. pos = pci_find_next_ht_capability(dev, pos,
  2041. HT_CAPTYPE_MSI_MAPPING);
  2042. }
  2043. return 0;
  2044. }
  2045. /* Check the hypertransport MSI mapping to know whether MSI is enabled or not */
  2046. static void quirk_msi_ht_cap(struct pci_dev *dev)
  2047. {
  2048. if (dev->subordinate && !msi_ht_cap_enabled(dev)) {
  2049. pci_warn(dev, "MSI quirk detected; subordinate MSI disabled\n");
  2050. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  2051. }
  2052. }
  2053. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT2000_PCIE,
  2054. quirk_msi_ht_cap);
  2055. /* The nVidia CK804 chipset may have 2 HT MSI mappings.
  2056. * MSI are supported if the MSI capability set in any of these mappings.
  2057. */
  2058. static void quirk_nvidia_ck804_msi_ht_cap(struct pci_dev *dev)
  2059. {
  2060. struct pci_dev *pdev;
  2061. if (!dev->subordinate)
  2062. return;
  2063. /* check HT MSI cap on this chipset and the root one.
  2064. * a single one having MSI is enough to be sure that MSI are supported.
  2065. */
  2066. pdev = pci_get_slot(dev->bus, 0);
  2067. if (!pdev)
  2068. return;
  2069. if (!msi_ht_cap_enabled(dev) && !msi_ht_cap_enabled(pdev)) {
  2070. pci_warn(dev, "MSI quirk detected; subordinate MSI disabled\n");
  2071. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  2072. }
  2073. pci_dev_put(pdev);
  2074. }
  2075. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
  2076. quirk_nvidia_ck804_msi_ht_cap);
  2077. /* Force enable MSI mapping capability on HT bridges */
  2078. static void ht_enable_msi_mapping(struct pci_dev *dev)
  2079. {
  2080. int pos, ttl = PCI_FIND_CAP_TTL;
  2081. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  2082. while (pos && ttl--) {
  2083. u8 flags;
  2084. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  2085. &flags) == 0) {
  2086. pci_info(dev, "Enabling HT MSI Mapping\n");
  2087. pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
  2088. flags | HT_MSI_FLAGS_ENABLE);
  2089. }
  2090. pos = pci_find_next_ht_capability(dev, pos,
  2091. HT_CAPTYPE_MSI_MAPPING);
  2092. }
  2093. }
  2094. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SERVERWORKS,
  2095. PCI_DEVICE_ID_SERVERWORKS_HT1000_PXB,
  2096. ht_enable_msi_mapping);
  2097. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE,
  2098. ht_enable_msi_mapping);
  2099. /* The P5N32-SLI motherboards from Asus have a problem with msi
  2100. * for the MCP55 NIC. It is not yet determined whether the msi problem
  2101. * also affects other devices. As for now, turn off msi for this device.
  2102. */
  2103. static void nvenet_msi_disable(struct pci_dev *dev)
  2104. {
  2105. const char *board_name = dmi_get_system_info(DMI_BOARD_NAME);
  2106. if (board_name &&
  2107. (strstr(board_name, "P5N32-SLI PREMIUM") ||
  2108. strstr(board_name, "P5N32-E SLI"))) {
  2109. pci_info(dev, "Disabling MSI for MCP55 NIC on P5N32-SLI\n");
  2110. dev->no_msi = 1;
  2111. }
  2112. }
  2113. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
  2114. PCI_DEVICE_ID_NVIDIA_NVENET_15,
  2115. nvenet_msi_disable);
  2116. /*
  2117. * Some versions of the MCP55 bridge from Nvidia have a legacy IRQ routing
  2118. * config register. This register controls the routing of legacy
  2119. * interrupts from devices that route through the MCP55. If this register
  2120. * is misprogrammed, interrupts are only sent to the BSP, unlike
  2121. * conventional systems where the IRQ is broadcast to all online CPUs. Not
  2122. * having this register set properly prevents kdump from booting up
  2123. * properly, so let's make sure that we have it set correctly.
  2124. * Note that this is an undocumented register.
  2125. */
  2126. static void nvbridge_check_legacy_irq_routing(struct pci_dev *dev)
  2127. {
  2128. u32 cfg;
  2129. if (!pci_find_capability(dev, PCI_CAP_ID_HT))
  2130. return;
  2131. pci_read_config_dword(dev, 0x74, &cfg);
  2132. if (cfg & ((1 << 2) | (1 << 15))) {
  2133. printk(KERN_INFO "Rewriting irq routing register on MCP55\n");
  2134. cfg &= ~((1 << 2) | (1 << 15));
  2135. pci_write_config_dword(dev, 0x74, cfg);
  2136. }
  2137. }
  2138. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
  2139. PCI_DEVICE_ID_NVIDIA_MCP55_BRIDGE_V0,
  2140. nvbridge_check_legacy_irq_routing);
  2141. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
  2142. PCI_DEVICE_ID_NVIDIA_MCP55_BRIDGE_V4,
  2143. nvbridge_check_legacy_irq_routing);
  2144. static int ht_check_msi_mapping(struct pci_dev *dev)
  2145. {
  2146. int pos, ttl = PCI_FIND_CAP_TTL;
  2147. int found = 0;
  2148. /* check if there is HT MSI cap or enabled on this device */
  2149. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  2150. while (pos && ttl--) {
  2151. u8 flags;
  2152. if (found < 1)
  2153. found = 1;
  2154. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  2155. &flags) == 0) {
  2156. if (flags & HT_MSI_FLAGS_ENABLE) {
  2157. if (found < 2) {
  2158. found = 2;
  2159. break;
  2160. }
  2161. }
  2162. }
  2163. pos = pci_find_next_ht_capability(dev, pos,
  2164. HT_CAPTYPE_MSI_MAPPING);
  2165. }
  2166. return found;
  2167. }
  2168. static int host_bridge_with_leaf(struct pci_dev *host_bridge)
  2169. {
  2170. struct pci_dev *dev;
  2171. int pos;
  2172. int i, dev_no;
  2173. int found = 0;
  2174. dev_no = host_bridge->devfn >> 3;
  2175. for (i = dev_no + 1; i < 0x20; i++) {
  2176. dev = pci_get_slot(host_bridge->bus, PCI_DEVFN(i, 0));
  2177. if (!dev)
  2178. continue;
  2179. /* found next host bridge ?*/
  2180. pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
  2181. if (pos != 0) {
  2182. pci_dev_put(dev);
  2183. break;
  2184. }
  2185. if (ht_check_msi_mapping(dev)) {
  2186. found = 1;
  2187. pci_dev_put(dev);
  2188. break;
  2189. }
  2190. pci_dev_put(dev);
  2191. }
  2192. return found;
  2193. }
  2194. #define PCI_HT_CAP_SLAVE_CTRL0 4 /* link control */
  2195. #define PCI_HT_CAP_SLAVE_CTRL1 8 /* link control to */
  2196. static int is_end_of_ht_chain(struct pci_dev *dev)
  2197. {
  2198. int pos, ctrl_off;
  2199. int end = 0;
  2200. u16 flags, ctrl;
  2201. pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
  2202. if (!pos)
  2203. goto out;
  2204. pci_read_config_word(dev, pos + PCI_CAP_FLAGS, &flags);
  2205. ctrl_off = ((flags >> 10) & 1) ?
  2206. PCI_HT_CAP_SLAVE_CTRL0 : PCI_HT_CAP_SLAVE_CTRL1;
  2207. pci_read_config_word(dev, pos + ctrl_off, &ctrl);
  2208. if (ctrl & (1 << 6))
  2209. end = 1;
  2210. out:
  2211. return end;
  2212. }
  2213. static void nv_ht_enable_msi_mapping(struct pci_dev *dev)
  2214. {
  2215. struct pci_dev *host_bridge;
  2216. int pos;
  2217. int i, dev_no;
  2218. int found = 0;
  2219. dev_no = dev->devfn >> 3;
  2220. for (i = dev_no; i >= 0; i--) {
  2221. host_bridge = pci_get_slot(dev->bus, PCI_DEVFN(i, 0));
  2222. if (!host_bridge)
  2223. continue;
  2224. pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
  2225. if (pos != 0) {
  2226. found = 1;
  2227. break;
  2228. }
  2229. pci_dev_put(host_bridge);
  2230. }
  2231. if (!found)
  2232. return;
  2233. /* don't enable end_device/host_bridge with leaf directly here */
  2234. if (host_bridge == dev && is_end_of_ht_chain(host_bridge) &&
  2235. host_bridge_with_leaf(host_bridge))
  2236. goto out;
  2237. /* root did that ! */
  2238. if (msi_ht_cap_enabled(host_bridge))
  2239. goto out;
  2240. ht_enable_msi_mapping(dev);
  2241. out:
  2242. pci_dev_put(host_bridge);
  2243. }
  2244. static void ht_disable_msi_mapping(struct pci_dev *dev)
  2245. {
  2246. int pos, ttl = PCI_FIND_CAP_TTL;
  2247. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  2248. while (pos && ttl--) {
  2249. u8 flags;
  2250. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  2251. &flags) == 0) {
  2252. pci_info(dev, "Disabling HT MSI Mapping\n");
  2253. pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
  2254. flags & ~HT_MSI_FLAGS_ENABLE);
  2255. }
  2256. pos = pci_find_next_ht_capability(dev, pos,
  2257. HT_CAPTYPE_MSI_MAPPING);
  2258. }
  2259. }
  2260. static void __nv_msi_ht_cap_quirk(struct pci_dev *dev, int all)
  2261. {
  2262. struct pci_dev *host_bridge;
  2263. int pos;
  2264. int found;
  2265. if (!pci_msi_enabled())
  2266. return;
  2267. /* check if there is HT MSI cap or enabled on this device */
  2268. found = ht_check_msi_mapping(dev);
  2269. /* no HT MSI CAP */
  2270. if (found == 0)
  2271. return;
  2272. /*
  2273. * HT MSI mapping should be disabled on devices that are below
  2274. * a non-Hypertransport host bridge. Locate the host bridge...
  2275. */
  2276. host_bridge = pci_get_domain_bus_and_slot(pci_domain_nr(dev->bus), 0,
  2277. PCI_DEVFN(0, 0));
  2278. if (host_bridge == NULL) {
  2279. pci_warn(dev, "nv_msi_ht_cap_quirk didn't locate host bridge\n");
  2280. return;
  2281. }
  2282. pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
  2283. if (pos != 0) {
  2284. /* Host bridge is to HT */
  2285. if (found == 1) {
  2286. /* it is not enabled, try to enable it */
  2287. if (all)
  2288. ht_enable_msi_mapping(dev);
  2289. else
  2290. nv_ht_enable_msi_mapping(dev);
  2291. }
  2292. goto out;
  2293. }
  2294. /* HT MSI is not enabled */
  2295. if (found == 1)
  2296. goto out;
  2297. /* Host bridge is not to HT, disable HT MSI mapping on this device */
  2298. ht_disable_msi_mapping(dev);
  2299. out:
  2300. pci_dev_put(host_bridge);
  2301. }
  2302. static void nv_msi_ht_cap_quirk_all(struct pci_dev *dev)
  2303. {
  2304. return __nv_msi_ht_cap_quirk(dev, 1);
  2305. }
  2306. static void nv_msi_ht_cap_quirk_leaf(struct pci_dev *dev)
  2307. {
  2308. return __nv_msi_ht_cap_quirk(dev, 0);
  2309. }
  2310. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
  2311. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
  2312. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
  2313. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
  2314. static void quirk_msi_intx_disable_bug(struct pci_dev *dev)
  2315. {
  2316. dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
  2317. }
  2318. static void quirk_msi_intx_disable_ati_bug(struct pci_dev *dev)
  2319. {
  2320. struct pci_dev *p;
  2321. /* SB700 MSI issue will be fixed at HW level from revision A21,
  2322. * we need check PCI REVISION ID of SMBus controller to get SB700
  2323. * revision.
  2324. */
  2325. p = pci_get_device(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_SBX00_SMBUS,
  2326. NULL);
  2327. if (!p)
  2328. return;
  2329. if ((p->revision < 0x3B) && (p->revision >= 0x30))
  2330. dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
  2331. pci_dev_put(p);
  2332. }
  2333. static void quirk_msi_intx_disable_qca_bug(struct pci_dev *dev)
  2334. {
  2335. /* AR816X/AR817X/E210X MSI is fixed at HW level from revision 0x18 */
  2336. if (dev->revision < 0x18) {
  2337. pci_info(dev, "set MSI_INTX_DISABLE_BUG flag\n");
  2338. dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
  2339. }
  2340. }
  2341. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2342. PCI_DEVICE_ID_TIGON3_5780,
  2343. quirk_msi_intx_disable_bug);
  2344. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2345. PCI_DEVICE_ID_TIGON3_5780S,
  2346. quirk_msi_intx_disable_bug);
  2347. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2348. PCI_DEVICE_ID_TIGON3_5714,
  2349. quirk_msi_intx_disable_bug);
  2350. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2351. PCI_DEVICE_ID_TIGON3_5714S,
  2352. quirk_msi_intx_disable_bug);
  2353. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2354. PCI_DEVICE_ID_TIGON3_5715,
  2355. quirk_msi_intx_disable_bug);
  2356. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2357. PCI_DEVICE_ID_TIGON3_5715S,
  2358. quirk_msi_intx_disable_bug);
  2359. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4390,
  2360. quirk_msi_intx_disable_ati_bug);
  2361. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4391,
  2362. quirk_msi_intx_disable_ati_bug);
  2363. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4392,
  2364. quirk_msi_intx_disable_ati_bug);
  2365. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4393,
  2366. quirk_msi_intx_disable_ati_bug);
  2367. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4394,
  2368. quirk_msi_intx_disable_ati_bug);
  2369. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4373,
  2370. quirk_msi_intx_disable_bug);
  2371. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4374,
  2372. quirk_msi_intx_disable_bug);
  2373. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4375,
  2374. quirk_msi_intx_disable_bug);
  2375. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1062,
  2376. quirk_msi_intx_disable_bug);
  2377. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1063,
  2378. quirk_msi_intx_disable_bug);
  2379. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x2060,
  2380. quirk_msi_intx_disable_bug);
  2381. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x2062,
  2382. quirk_msi_intx_disable_bug);
  2383. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1073,
  2384. quirk_msi_intx_disable_bug);
  2385. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1083,
  2386. quirk_msi_intx_disable_bug);
  2387. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1090,
  2388. quirk_msi_intx_disable_qca_bug);
  2389. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1091,
  2390. quirk_msi_intx_disable_qca_bug);
  2391. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x10a0,
  2392. quirk_msi_intx_disable_qca_bug);
  2393. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x10a1,
  2394. quirk_msi_intx_disable_qca_bug);
  2395. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0xe091,
  2396. quirk_msi_intx_disable_qca_bug);
  2397. #endif /* CONFIG_PCI_MSI */
  2398. /* Allow manual resource allocation for PCI hotplug bridges
  2399. * via pci=hpmemsize=nnM and pci=hpiosize=nnM parameters. For
  2400. * some PCI-PCI hotplug bridges, like PLX 6254 (former HINT HB6),
  2401. * kernel fails to allocate resources when hotplug device is
  2402. * inserted and PCI bus is rescanned.
  2403. */
  2404. static void quirk_hotplug_bridge(struct pci_dev *dev)
  2405. {
  2406. dev->is_hotplug_bridge = 1;
  2407. }
  2408. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_HINT, 0x0020, quirk_hotplug_bridge);
  2409. /*
  2410. * This is a quirk for the Ricoh MMC controller found as a part of
  2411. * some mulifunction chips.
  2412. * This is very similar and based on the ricoh_mmc driver written by
  2413. * Philip Langdale. Thank you for these magic sequences.
  2414. *
  2415. * These chips implement the four main memory card controllers (SD, MMC, MS, xD)
  2416. * and one or both of cardbus or firewire.
  2417. *
  2418. * It happens that they implement SD and MMC
  2419. * support as separate controllers (and PCI functions). The linux SDHCI
  2420. * driver supports MMC cards but the chip detects MMC cards in hardware
  2421. * and directs them to the MMC controller - so the SDHCI driver never sees
  2422. * them.
  2423. *
  2424. * To get around this, we must disable the useless MMC controller.
  2425. * At that point, the SDHCI controller will start seeing them
  2426. * It seems to be the case that the relevant PCI registers to deactivate the
  2427. * MMC controller live on PCI function 0, which might be the cardbus controller
  2428. * or the firewire controller, depending on the particular chip in question
  2429. *
  2430. * This has to be done early, because as soon as we disable the MMC controller
  2431. * other pci functions shift up one level, e.g. function #2 becomes function
  2432. * #1, and this will confuse the pci core.
  2433. */
  2434. #ifdef CONFIG_MMC_RICOH_MMC
  2435. static void ricoh_mmc_fixup_rl5c476(struct pci_dev *dev)
  2436. {
  2437. /* disable via cardbus interface */
  2438. u8 write_enable;
  2439. u8 write_target;
  2440. u8 disable;
  2441. /* disable must be done via function #0 */
  2442. if (PCI_FUNC(dev->devfn))
  2443. return;
  2444. pci_read_config_byte(dev, 0xB7, &disable);
  2445. if (disable & 0x02)
  2446. return;
  2447. pci_read_config_byte(dev, 0x8E, &write_enable);
  2448. pci_write_config_byte(dev, 0x8E, 0xAA);
  2449. pci_read_config_byte(dev, 0x8D, &write_target);
  2450. pci_write_config_byte(dev, 0x8D, 0xB7);
  2451. pci_write_config_byte(dev, 0xB7, disable | 0x02);
  2452. pci_write_config_byte(dev, 0x8E, write_enable);
  2453. pci_write_config_byte(dev, 0x8D, write_target);
  2454. pci_notice(dev, "proprietary Ricoh MMC controller disabled (via cardbus function)\n");
  2455. pci_notice(dev, "MMC cards are now supported by standard SDHCI controller\n");
  2456. }
  2457. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476);
  2458. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476);
  2459. static void ricoh_mmc_fixup_r5c832(struct pci_dev *dev)
  2460. {
  2461. /* disable via firewire interface */
  2462. u8 write_enable;
  2463. u8 disable;
  2464. /* disable must be done via function #0 */
  2465. if (PCI_FUNC(dev->devfn))
  2466. return;
  2467. /*
  2468. * RICOH 0xe822 and 0xe823 SD/MMC card readers fail to recognize
  2469. * certain types of SD/MMC cards. Lowering the SD base
  2470. * clock frequency from 200Mhz to 50Mhz fixes this issue.
  2471. *
  2472. * 0x150 - SD2.0 mode enable for changing base clock
  2473. * frequency to 50Mhz
  2474. * 0xe1 - Base clock frequency
  2475. * 0x32 - 50Mhz new clock frequency
  2476. * 0xf9 - Key register for 0x150
  2477. * 0xfc - key register for 0xe1
  2478. */
  2479. if (dev->device == PCI_DEVICE_ID_RICOH_R5CE822 ||
  2480. dev->device == PCI_DEVICE_ID_RICOH_R5CE823) {
  2481. pci_write_config_byte(dev, 0xf9, 0xfc);
  2482. pci_write_config_byte(dev, 0x150, 0x10);
  2483. pci_write_config_byte(dev, 0xf9, 0x00);
  2484. pci_write_config_byte(dev, 0xfc, 0x01);
  2485. pci_write_config_byte(dev, 0xe1, 0x32);
  2486. pci_write_config_byte(dev, 0xfc, 0x00);
  2487. pci_notice(dev, "MMC controller base frequency changed to 50Mhz.\n");
  2488. }
  2489. pci_read_config_byte(dev, 0xCB, &disable);
  2490. if (disable & 0x02)
  2491. return;
  2492. pci_read_config_byte(dev, 0xCA, &write_enable);
  2493. pci_write_config_byte(dev, 0xCA, 0x57);
  2494. pci_write_config_byte(dev, 0xCB, disable | 0x02);
  2495. pci_write_config_byte(dev, 0xCA, write_enable);
  2496. pci_notice(dev, "proprietary Ricoh MMC controller disabled (via firewire function)\n");
  2497. pci_notice(dev, "MMC cards are now supported by standard SDHCI controller\n");
  2498. }
  2499. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832);
  2500. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832);
  2501. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE822, ricoh_mmc_fixup_r5c832);
  2502. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE822, ricoh_mmc_fixup_r5c832);
  2503. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE823, ricoh_mmc_fixup_r5c832);
  2504. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE823, ricoh_mmc_fixup_r5c832);
  2505. #endif /*CONFIG_MMC_RICOH_MMC*/
  2506. #ifdef CONFIG_DMAR_TABLE
  2507. #define VTUNCERRMSK_REG 0x1ac
  2508. #define VTD_MSK_SPEC_ERRORS (1 << 31)
  2509. /*
  2510. * This is a quirk for masking vt-d spec defined errors to platform error
  2511. * handling logic. With out this, platforms using Intel 7500, 5500 chipsets
  2512. * (and the derivative chipsets like X58 etc) seem to generate NMI/SMI (based
  2513. * on the RAS config settings of the platform) when a vt-d fault happens.
  2514. * The resulting SMI caused the system to hang.
  2515. *
  2516. * VT-d spec related errors are already handled by the VT-d OS code, so no
  2517. * need to report the same error through other channels.
  2518. */
  2519. static void vtd_mask_spec_errors(struct pci_dev *dev)
  2520. {
  2521. u32 word;
  2522. pci_read_config_dword(dev, VTUNCERRMSK_REG, &word);
  2523. pci_write_config_dword(dev, VTUNCERRMSK_REG, word | VTD_MSK_SPEC_ERRORS);
  2524. }
  2525. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x342e, vtd_mask_spec_errors);
  2526. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x3c28, vtd_mask_spec_errors);
  2527. #endif
  2528. static void fixup_ti816x_class(struct pci_dev *dev)
  2529. {
  2530. u32 class = dev->class;
  2531. /* TI 816x devices do not have class code set when in PCIe boot mode */
  2532. dev->class = PCI_CLASS_MULTIMEDIA_VIDEO << 8;
  2533. pci_info(dev, "PCI class overridden (%#08x -> %#08x)\n",
  2534. class, dev->class);
  2535. }
  2536. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_TI, 0xb800,
  2537. PCI_CLASS_NOT_DEFINED, 8, fixup_ti816x_class);
  2538. /* Some PCIe devices do not work reliably with the claimed maximum
  2539. * payload size supported.
  2540. */
  2541. static void fixup_mpss_256(struct pci_dev *dev)
  2542. {
  2543. dev->pcie_mpss = 1; /* 256 bytes */
  2544. }
  2545. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE,
  2546. PCI_DEVICE_ID_SOLARFLARE_SFC4000A_0, fixup_mpss_256);
  2547. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE,
  2548. PCI_DEVICE_ID_SOLARFLARE_SFC4000A_1, fixup_mpss_256);
  2549. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE,
  2550. PCI_DEVICE_ID_SOLARFLARE_SFC4000B, fixup_mpss_256);
  2551. /* Intel 5000 and 5100 Memory controllers have an errata with read completion
  2552. * coalescing (which is enabled by default on some BIOSes) and MPS of 256B.
  2553. * Since there is no way of knowing what the PCIE MPS on each fabric will be
  2554. * until all of the devices are discovered and buses walked, read completion
  2555. * coalescing must be disabled. Unfortunately, it cannot be re-enabled because
  2556. * it is possible to hotplug a device with MPS of 256B.
  2557. */
  2558. static void quirk_intel_mc_errata(struct pci_dev *dev)
  2559. {
  2560. int err;
  2561. u16 rcc;
  2562. if (pcie_bus_config == PCIE_BUS_TUNE_OFF ||
  2563. pcie_bus_config == PCIE_BUS_DEFAULT)
  2564. return;
  2565. /* Intel errata specifies bits to change but does not say what they are.
  2566. * Keeping them magical until such time as the registers and values can
  2567. * be explained.
  2568. */
  2569. err = pci_read_config_word(dev, 0x48, &rcc);
  2570. if (err) {
  2571. pci_err(dev, "Error attempting to read the read completion coalescing register\n");
  2572. return;
  2573. }
  2574. if (!(rcc & (1 << 10)))
  2575. return;
  2576. rcc &= ~(1 << 10);
  2577. err = pci_write_config_word(dev, 0x48, rcc);
  2578. if (err) {
  2579. pci_err(dev, "Error attempting to write the read completion coalescing register\n");
  2580. return;
  2581. }
  2582. pr_info_once("Read completion coalescing disabled due to hardware errata relating to 256B MPS\n");
  2583. }
  2584. /* Intel 5000 series memory controllers and ports 2-7 */
  2585. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25c0, quirk_intel_mc_errata);
  2586. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d0, quirk_intel_mc_errata);
  2587. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d4, quirk_intel_mc_errata);
  2588. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d8, quirk_intel_mc_errata);
  2589. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_mc_errata);
  2590. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_mc_errata);
  2591. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_mc_errata);
  2592. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_mc_errata);
  2593. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_mc_errata);
  2594. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_mc_errata);
  2595. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_mc_errata);
  2596. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_mc_errata);
  2597. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_mc_errata);
  2598. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_mc_errata);
  2599. /* Intel 5100 series memory controllers and ports 2-7 */
  2600. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65c0, quirk_intel_mc_errata);
  2601. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e2, quirk_intel_mc_errata);
  2602. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e3, quirk_intel_mc_errata);
  2603. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e4, quirk_intel_mc_errata);
  2604. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e5, quirk_intel_mc_errata);
  2605. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e6, quirk_intel_mc_errata);
  2606. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e7, quirk_intel_mc_errata);
  2607. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f7, quirk_intel_mc_errata);
  2608. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f8, quirk_intel_mc_errata);
  2609. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f9, quirk_intel_mc_errata);
  2610. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65fa, quirk_intel_mc_errata);
  2611. /*
  2612. * Ivytown NTB BAR sizes are misreported by the hardware due to an erratum. To
  2613. * work around this, query the size it should be configured to by the device and
  2614. * modify the resource end to correspond to this new size.
  2615. */
  2616. static void quirk_intel_ntb(struct pci_dev *dev)
  2617. {
  2618. int rc;
  2619. u8 val;
  2620. rc = pci_read_config_byte(dev, 0x00D0, &val);
  2621. if (rc)
  2622. return;
  2623. dev->resource[2].end = dev->resource[2].start + ((u64) 1 << val) - 1;
  2624. rc = pci_read_config_byte(dev, 0x00D1, &val);
  2625. if (rc)
  2626. return;
  2627. dev->resource[4].end = dev->resource[4].start + ((u64) 1 << val) - 1;
  2628. }
  2629. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0e08, quirk_intel_ntb);
  2630. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0e0d, quirk_intel_ntb);
  2631. static ktime_t fixup_debug_start(struct pci_dev *dev,
  2632. void (*fn)(struct pci_dev *dev))
  2633. {
  2634. if (initcall_debug)
  2635. pci_info(dev, "calling %pF @ %i\n", fn, task_pid_nr(current));
  2636. return ktime_get();
  2637. }
  2638. static void fixup_debug_report(struct pci_dev *dev, ktime_t calltime,
  2639. void (*fn)(struct pci_dev *dev))
  2640. {
  2641. ktime_t delta, rettime;
  2642. unsigned long long duration;
  2643. rettime = ktime_get();
  2644. delta = ktime_sub(rettime, calltime);
  2645. duration = (unsigned long long) ktime_to_ns(delta) >> 10;
  2646. if (initcall_debug || duration > 10000)
  2647. pci_info(dev, "%pF took %lld usecs\n", fn, duration);
  2648. }
  2649. /*
  2650. * Some BIOS implementations leave the Intel GPU interrupts enabled,
  2651. * even though no one is handling them (f.e. i915 driver is never loaded).
  2652. * Additionally the interrupt destination is not set up properly
  2653. * and the interrupt ends up -somewhere-.
  2654. *
  2655. * These spurious interrupts are "sticky" and the kernel disables
  2656. * the (shared) interrupt line after 100.000+ generated interrupts.
  2657. *
  2658. * Fix it by disabling the still enabled interrupts.
  2659. * This resolves crashes often seen on monitor unplug.
  2660. */
  2661. #define I915_DEIER_REG 0x4400c
  2662. static void disable_igfx_irq(struct pci_dev *dev)
  2663. {
  2664. void __iomem *regs = pci_iomap(dev, 0, 0);
  2665. if (regs == NULL) {
  2666. pci_warn(dev, "igfx quirk: Can't iomap PCI device\n");
  2667. return;
  2668. }
  2669. /* Check if any interrupt line is still enabled */
  2670. if (readl(regs + I915_DEIER_REG) != 0) {
  2671. pci_warn(dev, "BIOS left Intel GPU interrupts enabled; disabling\n");
  2672. writel(0, regs + I915_DEIER_REG);
  2673. }
  2674. pci_iounmap(dev, regs);
  2675. }
  2676. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0102, disable_igfx_irq);
  2677. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x010a, disable_igfx_irq);
  2678. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0152, disable_igfx_irq);
  2679. /*
  2680. * PCI devices which are on Intel chips can skip the 10ms delay
  2681. * before entering D3 mode.
  2682. */
  2683. static void quirk_remove_d3_delay(struct pci_dev *dev)
  2684. {
  2685. dev->d3_delay = 0;
  2686. }
  2687. /* C600 Series devices do not need 10ms d3_delay */
  2688. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0412, quirk_remove_d3_delay);
  2689. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0c00, quirk_remove_d3_delay);
  2690. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0c0c, quirk_remove_d3_delay);
  2691. /* Lynxpoint-H PCH devices do not need 10ms d3_delay */
  2692. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c02, quirk_remove_d3_delay);
  2693. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c18, quirk_remove_d3_delay);
  2694. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c1c, quirk_remove_d3_delay);
  2695. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c20, quirk_remove_d3_delay);
  2696. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c22, quirk_remove_d3_delay);
  2697. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c26, quirk_remove_d3_delay);
  2698. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c2d, quirk_remove_d3_delay);
  2699. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c31, quirk_remove_d3_delay);
  2700. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c3a, quirk_remove_d3_delay);
  2701. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c3d, quirk_remove_d3_delay);
  2702. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c4e, quirk_remove_d3_delay);
  2703. /* Intel Cherrytrail devices do not need 10ms d3_delay */
  2704. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2280, quirk_remove_d3_delay);
  2705. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2298, quirk_remove_d3_delay);
  2706. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x229c, quirk_remove_d3_delay);
  2707. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b0, quirk_remove_d3_delay);
  2708. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b5, quirk_remove_d3_delay);
  2709. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b7, quirk_remove_d3_delay);
  2710. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b8, quirk_remove_d3_delay);
  2711. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22d8, quirk_remove_d3_delay);
  2712. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22dc, quirk_remove_d3_delay);
  2713. /*
  2714. * Some devices may pass our check in pci_intx_mask_supported() if
  2715. * PCI_COMMAND_INTX_DISABLE works though they actually do not properly
  2716. * support this feature.
  2717. */
  2718. static void quirk_broken_intx_masking(struct pci_dev *dev)
  2719. {
  2720. dev->broken_intx_masking = 1;
  2721. }
  2722. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CHELSIO, 0x0030,
  2723. quirk_broken_intx_masking);
  2724. DECLARE_PCI_FIXUP_FINAL(0x1814, 0x0601, /* Ralink RT2800 802.11n PCI */
  2725. quirk_broken_intx_masking);
  2726. DECLARE_PCI_FIXUP_FINAL(0x1b7c, 0x0004, /* Ceton InfiniTV4 */
  2727. quirk_broken_intx_masking);
  2728. /*
  2729. * Realtek RTL8169 PCI Gigabit Ethernet Controller (rev 10)
  2730. * Subsystem: Realtek RTL8169/8110 Family PCI Gigabit Ethernet NIC
  2731. *
  2732. * RTL8110SC - Fails under PCI device assignment using DisINTx masking.
  2733. */
  2734. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_REALTEK, 0x8169,
  2735. quirk_broken_intx_masking);
  2736. /*
  2737. * Intel i40e (XL710/X710) 10/20/40GbE NICs all have broken INTx masking,
  2738. * DisINTx can be set but the interrupt status bit is non-functional.
  2739. */
  2740. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1572,
  2741. quirk_broken_intx_masking);
  2742. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1574,
  2743. quirk_broken_intx_masking);
  2744. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1580,
  2745. quirk_broken_intx_masking);
  2746. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1581,
  2747. quirk_broken_intx_masking);
  2748. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1583,
  2749. quirk_broken_intx_masking);
  2750. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1584,
  2751. quirk_broken_intx_masking);
  2752. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1585,
  2753. quirk_broken_intx_masking);
  2754. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1586,
  2755. quirk_broken_intx_masking);
  2756. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1587,
  2757. quirk_broken_intx_masking);
  2758. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1588,
  2759. quirk_broken_intx_masking);
  2760. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1589,
  2761. quirk_broken_intx_masking);
  2762. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x158a,
  2763. quirk_broken_intx_masking);
  2764. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x158b,
  2765. quirk_broken_intx_masking);
  2766. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x37d0,
  2767. quirk_broken_intx_masking);
  2768. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x37d1,
  2769. quirk_broken_intx_masking);
  2770. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x37d2,
  2771. quirk_broken_intx_masking);
  2772. static u16 mellanox_broken_intx_devs[] = {
  2773. PCI_DEVICE_ID_MELLANOX_HERMON_SDR,
  2774. PCI_DEVICE_ID_MELLANOX_HERMON_DDR,
  2775. PCI_DEVICE_ID_MELLANOX_HERMON_QDR,
  2776. PCI_DEVICE_ID_MELLANOX_HERMON_DDR_GEN2,
  2777. PCI_DEVICE_ID_MELLANOX_HERMON_QDR_GEN2,
  2778. PCI_DEVICE_ID_MELLANOX_HERMON_EN,
  2779. PCI_DEVICE_ID_MELLANOX_HERMON_EN_GEN2,
  2780. PCI_DEVICE_ID_MELLANOX_CONNECTX_EN,
  2781. PCI_DEVICE_ID_MELLANOX_CONNECTX_EN_T_GEN2,
  2782. PCI_DEVICE_ID_MELLANOX_CONNECTX_EN_GEN2,
  2783. PCI_DEVICE_ID_MELLANOX_CONNECTX_EN_5_GEN2,
  2784. PCI_DEVICE_ID_MELLANOX_CONNECTX2,
  2785. PCI_DEVICE_ID_MELLANOX_CONNECTX3,
  2786. PCI_DEVICE_ID_MELLANOX_CONNECTX3_PRO,
  2787. };
  2788. #define CONNECTX_4_CURR_MAX_MINOR 99
  2789. #define CONNECTX_4_INTX_SUPPORT_MINOR 14
  2790. /*
  2791. * Check ConnectX-4/LX FW version to see if it supports legacy interrupts.
  2792. * If so, don't mark it as broken.
  2793. * FW minor > 99 means older FW version format and no INTx masking support.
  2794. * FW minor < 14 means new FW version format and no INTx masking support.
  2795. */
  2796. static void mellanox_check_broken_intx_masking(struct pci_dev *pdev)
  2797. {
  2798. __be32 __iomem *fw_ver;
  2799. u16 fw_major;
  2800. u16 fw_minor;
  2801. u16 fw_subminor;
  2802. u32 fw_maj_min;
  2803. u32 fw_sub_min;
  2804. int i;
  2805. for (i = 0; i < ARRAY_SIZE(mellanox_broken_intx_devs); i++) {
  2806. if (pdev->device == mellanox_broken_intx_devs[i]) {
  2807. pdev->broken_intx_masking = 1;
  2808. return;
  2809. }
  2810. }
  2811. /* Getting here means Connect-IB cards and up. Connect-IB has no INTx
  2812. * support so shouldn't be checked further
  2813. */
  2814. if (pdev->device == PCI_DEVICE_ID_MELLANOX_CONNECTIB)
  2815. return;
  2816. if (pdev->device != PCI_DEVICE_ID_MELLANOX_CONNECTX4 &&
  2817. pdev->device != PCI_DEVICE_ID_MELLANOX_CONNECTX4_LX)
  2818. return;
  2819. /* For ConnectX-4 and ConnectX-4LX, need to check FW support */
  2820. if (pci_enable_device_mem(pdev)) {
  2821. pci_warn(pdev, "Can't enable device memory\n");
  2822. return;
  2823. }
  2824. fw_ver = ioremap(pci_resource_start(pdev, 0), 4);
  2825. if (!fw_ver) {
  2826. pci_warn(pdev, "Can't map ConnectX-4 initialization segment\n");
  2827. goto out;
  2828. }
  2829. /* Reading from resource space should be 32b aligned */
  2830. fw_maj_min = ioread32be(fw_ver);
  2831. fw_sub_min = ioread32be(fw_ver + 1);
  2832. fw_major = fw_maj_min & 0xffff;
  2833. fw_minor = fw_maj_min >> 16;
  2834. fw_subminor = fw_sub_min & 0xffff;
  2835. if (fw_minor > CONNECTX_4_CURR_MAX_MINOR ||
  2836. fw_minor < CONNECTX_4_INTX_SUPPORT_MINOR) {
  2837. pci_warn(pdev, "ConnectX-4: FW %u.%u.%u doesn't support INTx masking, disabling. Please upgrade FW to %d.14.1100 and up for INTx support\n",
  2838. fw_major, fw_minor, fw_subminor, pdev->device ==
  2839. PCI_DEVICE_ID_MELLANOX_CONNECTX4 ? 12 : 14);
  2840. pdev->broken_intx_masking = 1;
  2841. }
  2842. iounmap(fw_ver);
  2843. out:
  2844. pci_disable_device(pdev);
  2845. }
  2846. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX, PCI_ANY_ID,
  2847. mellanox_check_broken_intx_masking);
  2848. static void quirk_no_bus_reset(struct pci_dev *dev)
  2849. {
  2850. dev->dev_flags |= PCI_DEV_FLAGS_NO_BUS_RESET;
  2851. }
  2852. /*
  2853. * Some Atheros AR9xxx and QCA988x chips do not behave after a bus reset.
  2854. * The device will throw a Link Down error on AER-capable systems and
  2855. * regardless of AER, config space of the device is never accessible again
  2856. * and typically causes the system to hang or reset when access is attempted.
  2857. * http://www.spinics.net/lists/linux-pci/msg34797.html
  2858. */
  2859. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x0030, quirk_no_bus_reset);
  2860. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x0032, quirk_no_bus_reset);
  2861. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x003c, quirk_no_bus_reset);
  2862. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x0033, quirk_no_bus_reset);
  2863. /*
  2864. * Root port on some Cavium CN8xxx chips do not successfully complete a bus
  2865. * reset when used with certain child devices. After the reset, config
  2866. * accesses to the child may fail.
  2867. */
  2868. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_CAVIUM, 0xa100, quirk_no_bus_reset);
  2869. static void quirk_no_pm_reset(struct pci_dev *dev)
  2870. {
  2871. /*
  2872. * We can't do a bus reset on root bus devices, but an ineffective
  2873. * PM reset may be better than nothing.
  2874. */
  2875. if (!pci_is_root_bus(dev->bus))
  2876. dev->dev_flags |= PCI_DEV_FLAGS_NO_PM_RESET;
  2877. }
  2878. /*
  2879. * Some AMD/ATI GPUS (HD8570 - Oland) report that a D3hot->D0 transition
  2880. * causes a reset (i.e., they advertise NoSoftRst-). This transition seems
  2881. * to have no effect on the device: it retains the framebuffer contents and
  2882. * monitor sync. Advertising this support makes other layers, like VFIO,
  2883. * assume pci_reset_function() is viable for this device. Mark it as
  2884. * unavailable to skip it when testing reset methods.
  2885. */
  2886. DECLARE_PCI_FIXUP_CLASS_HEADER(PCI_VENDOR_ID_ATI, PCI_ANY_ID,
  2887. PCI_CLASS_DISPLAY_VGA, 8, quirk_no_pm_reset);
  2888. /*
  2889. * Thunderbolt controllers with broken MSI hotplug signaling:
  2890. * Entire 1st generation (Light Ridge, Eagle Ridge, Light Peak) and part
  2891. * of the 2nd generation (Cactus Ridge 4C up to revision 1, Port Ridge).
  2892. */
  2893. static void quirk_thunderbolt_hotplug_msi(struct pci_dev *pdev)
  2894. {
  2895. if (pdev->is_hotplug_bridge &&
  2896. (pdev->device != PCI_DEVICE_ID_INTEL_CACTUS_RIDGE_4C ||
  2897. pdev->revision <= 1))
  2898. pdev->no_msi = 1;
  2899. }
  2900. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_LIGHT_RIDGE,
  2901. quirk_thunderbolt_hotplug_msi);
  2902. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EAGLE_RIDGE,
  2903. quirk_thunderbolt_hotplug_msi);
  2904. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_LIGHT_PEAK,
  2905. quirk_thunderbolt_hotplug_msi);
  2906. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_CACTUS_RIDGE_4C,
  2907. quirk_thunderbolt_hotplug_msi);
  2908. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PORT_RIDGE,
  2909. quirk_thunderbolt_hotplug_msi);
  2910. #ifdef CONFIG_ACPI
  2911. /*
  2912. * Apple: Shutdown Cactus Ridge Thunderbolt controller.
  2913. *
  2914. * On Apple hardware the Cactus Ridge Thunderbolt controller needs to be
  2915. * shutdown before suspend. Otherwise the native host interface (NHI) will not
  2916. * be present after resume if a device was plugged in before suspend.
  2917. *
  2918. * The thunderbolt controller consists of a pcie switch with downstream
  2919. * bridges leading to the NHI and to the tunnel pci bridges.
  2920. *
  2921. * This quirk cuts power to the whole chip. Therefore we have to apply it
  2922. * during suspend_noirq of the upstream bridge.
  2923. *
  2924. * Power is automagically restored before resume. No action is needed.
  2925. */
  2926. static void quirk_apple_poweroff_thunderbolt(struct pci_dev *dev)
  2927. {
  2928. acpi_handle bridge, SXIO, SXFP, SXLV;
  2929. if (!x86_apple_machine)
  2930. return;
  2931. if (pci_pcie_type(dev) != PCI_EXP_TYPE_UPSTREAM)
  2932. return;
  2933. bridge = ACPI_HANDLE(&dev->dev);
  2934. if (!bridge)
  2935. return;
  2936. /*
  2937. * SXIO and SXLV are present only on machines requiring this quirk.
  2938. * TB bridges in external devices might have the same device id as those
  2939. * on the host, but they will not have the associated ACPI methods. This
  2940. * implicitly checks that we are at the right bridge.
  2941. */
  2942. if (ACPI_FAILURE(acpi_get_handle(bridge, "DSB0.NHI0.SXIO", &SXIO))
  2943. || ACPI_FAILURE(acpi_get_handle(bridge, "DSB0.NHI0.SXFP", &SXFP))
  2944. || ACPI_FAILURE(acpi_get_handle(bridge, "DSB0.NHI0.SXLV", &SXLV)))
  2945. return;
  2946. pci_info(dev, "quirk: cutting power to thunderbolt controller...\n");
  2947. /* magic sequence */
  2948. acpi_execute_simple_method(SXIO, NULL, 1);
  2949. acpi_execute_simple_method(SXFP, NULL, 0);
  2950. msleep(300);
  2951. acpi_execute_simple_method(SXLV, NULL, 0);
  2952. acpi_execute_simple_method(SXIO, NULL, 0);
  2953. acpi_execute_simple_method(SXLV, NULL, 0);
  2954. }
  2955. DECLARE_PCI_FIXUP_SUSPEND_LATE(PCI_VENDOR_ID_INTEL,
  2956. PCI_DEVICE_ID_INTEL_CACTUS_RIDGE_4C,
  2957. quirk_apple_poweroff_thunderbolt);
  2958. /*
  2959. * Apple: Wait for the thunderbolt controller to reestablish pci tunnels.
  2960. *
  2961. * During suspend the thunderbolt controller is reset and all pci
  2962. * tunnels are lost. The NHI driver will try to reestablish all tunnels
  2963. * during resume. We have to manually wait for the NHI since there is
  2964. * no parent child relationship between the NHI and the tunneled
  2965. * bridges.
  2966. */
  2967. static void quirk_apple_wait_for_thunderbolt(struct pci_dev *dev)
  2968. {
  2969. struct pci_dev *sibling = NULL;
  2970. struct pci_dev *nhi = NULL;
  2971. if (!x86_apple_machine)
  2972. return;
  2973. if (pci_pcie_type(dev) != PCI_EXP_TYPE_DOWNSTREAM)
  2974. return;
  2975. /*
  2976. * Find the NHI and confirm that we are a bridge on the tb host
  2977. * controller and not on a tb endpoint.
  2978. */
  2979. sibling = pci_get_slot(dev->bus, 0x0);
  2980. if (sibling == dev)
  2981. goto out; /* we are the downstream bridge to the NHI */
  2982. if (!sibling || !sibling->subordinate)
  2983. goto out;
  2984. nhi = pci_get_slot(sibling->subordinate, 0x0);
  2985. if (!nhi)
  2986. goto out;
  2987. if (nhi->vendor != PCI_VENDOR_ID_INTEL
  2988. || (nhi->device != PCI_DEVICE_ID_INTEL_LIGHT_RIDGE &&
  2989. nhi->device != PCI_DEVICE_ID_INTEL_CACTUS_RIDGE_4C &&
  2990. nhi->device != PCI_DEVICE_ID_INTEL_FALCON_RIDGE_2C_NHI &&
  2991. nhi->device != PCI_DEVICE_ID_INTEL_FALCON_RIDGE_4C_NHI)
  2992. || nhi->class != PCI_CLASS_SYSTEM_OTHER << 8)
  2993. goto out;
  2994. pci_info(dev, "quirk: waiting for thunderbolt to reestablish PCI tunnels...\n");
  2995. device_pm_wait_for_dev(&dev->dev, &nhi->dev);
  2996. out:
  2997. pci_dev_put(nhi);
  2998. pci_dev_put(sibling);
  2999. }
  3000. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL,
  3001. PCI_DEVICE_ID_INTEL_LIGHT_RIDGE,
  3002. quirk_apple_wait_for_thunderbolt);
  3003. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL,
  3004. PCI_DEVICE_ID_INTEL_CACTUS_RIDGE_4C,
  3005. quirk_apple_wait_for_thunderbolt);
  3006. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL,
  3007. PCI_DEVICE_ID_INTEL_FALCON_RIDGE_2C_BRIDGE,
  3008. quirk_apple_wait_for_thunderbolt);
  3009. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL,
  3010. PCI_DEVICE_ID_INTEL_FALCON_RIDGE_4C_BRIDGE,
  3011. quirk_apple_wait_for_thunderbolt);
  3012. #endif
  3013. static void pci_do_fixups(struct pci_dev *dev, struct pci_fixup *f,
  3014. struct pci_fixup *end)
  3015. {
  3016. ktime_t calltime;
  3017. for (; f < end; f++)
  3018. if ((f->class == (u32) (dev->class >> f->class_shift) ||
  3019. f->class == (u32) PCI_ANY_ID) &&
  3020. (f->vendor == dev->vendor ||
  3021. f->vendor == (u16) PCI_ANY_ID) &&
  3022. (f->device == dev->device ||
  3023. f->device == (u16) PCI_ANY_ID)) {
  3024. calltime = fixup_debug_start(dev, f->hook);
  3025. f->hook(dev);
  3026. fixup_debug_report(dev, calltime, f->hook);
  3027. }
  3028. }
  3029. extern struct pci_fixup __start_pci_fixups_early[];
  3030. extern struct pci_fixup __end_pci_fixups_early[];
  3031. extern struct pci_fixup __start_pci_fixups_header[];
  3032. extern struct pci_fixup __end_pci_fixups_header[];
  3033. extern struct pci_fixup __start_pci_fixups_final[];
  3034. extern struct pci_fixup __end_pci_fixups_final[];
  3035. extern struct pci_fixup __start_pci_fixups_enable[];
  3036. extern struct pci_fixup __end_pci_fixups_enable[];
  3037. extern struct pci_fixup __start_pci_fixups_resume[];
  3038. extern struct pci_fixup __end_pci_fixups_resume[];
  3039. extern struct pci_fixup __start_pci_fixups_resume_early[];
  3040. extern struct pci_fixup __end_pci_fixups_resume_early[];
  3041. extern struct pci_fixup __start_pci_fixups_suspend[];
  3042. extern struct pci_fixup __end_pci_fixups_suspend[];
  3043. extern struct pci_fixup __start_pci_fixups_suspend_late[];
  3044. extern struct pci_fixup __end_pci_fixups_suspend_late[];
  3045. static bool pci_apply_fixup_final_quirks;
  3046. void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev)
  3047. {
  3048. struct pci_fixup *start, *end;
  3049. switch (pass) {
  3050. case pci_fixup_early:
  3051. start = __start_pci_fixups_early;
  3052. end = __end_pci_fixups_early;
  3053. break;
  3054. case pci_fixup_header:
  3055. start = __start_pci_fixups_header;
  3056. end = __end_pci_fixups_header;
  3057. break;
  3058. case pci_fixup_final:
  3059. if (!pci_apply_fixup_final_quirks)
  3060. return;
  3061. start = __start_pci_fixups_final;
  3062. end = __end_pci_fixups_final;
  3063. break;
  3064. case pci_fixup_enable:
  3065. start = __start_pci_fixups_enable;
  3066. end = __end_pci_fixups_enable;
  3067. break;
  3068. case pci_fixup_resume:
  3069. start = __start_pci_fixups_resume;
  3070. end = __end_pci_fixups_resume;
  3071. break;
  3072. case pci_fixup_resume_early:
  3073. start = __start_pci_fixups_resume_early;
  3074. end = __end_pci_fixups_resume_early;
  3075. break;
  3076. case pci_fixup_suspend:
  3077. start = __start_pci_fixups_suspend;
  3078. end = __end_pci_fixups_suspend;
  3079. break;
  3080. case pci_fixup_suspend_late:
  3081. start = __start_pci_fixups_suspend_late;
  3082. end = __end_pci_fixups_suspend_late;
  3083. break;
  3084. default:
  3085. /* stupid compiler warning, you would think with an enum... */
  3086. return;
  3087. }
  3088. pci_do_fixups(dev, start, end);
  3089. }
  3090. EXPORT_SYMBOL(pci_fixup_device);
  3091. static int __init pci_apply_final_quirks(void)
  3092. {
  3093. struct pci_dev *dev = NULL;
  3094. u8 cls = 0;
  3095. u8 tmp;
  3096. if (pci_cache_line_size)
  3097. printk(KERN_DEBUG "PCI: CLS %u bytes\n",
  3098. pci_cache_line_size << 2);
  3099. pci_apply_fixup_final_quirks = true;
  3100. for_each_pci_dev(dev) {
  3101. pci_fixup_device(pci_fixup_final, dev);
  3102. /*
  3103. * If arch hasn't set it explicitly yet, use the CLS
  3104. * value shared by all PCI devices. If there's a
  3105. * mismatch, fall back to the default value.
  3106. */
  3107. if (!pci_cache_line_size) {
  3108. pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &tmp);
  3109. if (!cls)
  3110. cls = tmp;
  3111. if (!tmp || cls == tmp)
  3112. continue;
  3113. printk(KERN_DEBUG "PCI: CLS mismatch (%u != %u), using %u bytes\n",
  3114. cls << 2, tmp << 2,
  3115. pci_dfl_cache_line_size << 2);
  3116. pci_cache_line_size = pci_dfl_cache_line_size;
  3117. }
  3118. }
  3119. if (!pci_cache_line_size) {
  3120. printk(KERN_DEBUG "PCI: CLS %u bytes, default %u\n",
  3121. cls << 2, pci_dfl_cache_line_size << 2);
  3122. pci_cache_line_size = cls ? cls : pci_dfl_cache_line_size;
  3123. }
  3124. return 0;
  3125. }
  3126. fs_initcall_sync(pci_apply_final_quirks);
  3127. /*
  3128. * Following are device-specific reset methods which can be used to
  3129. * reset a single function if other methods (e.g. FLR, PM D0->D3) are
  3130. * not available.
  3131. */
  3132. static int reset_intel_82599_sfp_virtfn(struct pci_dev *dev, int probe)
  3133. {
  3134. /*
  3135. * http://www.intel.com/content/dam/doc/datasheet/82599-10-gbe-controller-datasheet.pdf
  3136. *
  3137. * The 82599 supports FLR on VFs, but FLR support is reported only
  3138. * in the PF DEVCAP (sec 9.3.10.4), not in the VF DEVCAP (sec 9.5).
  3139. * Thus we must call pcie_flr() directly without first checking if it is
  3140. * supported.
  3141. */
  3142. if (!probe)
  3143. pcie_flr(dev);
  3144. return 0;
  3145. }
  3146. #define SOUTH_CHICKEN2 0xc2004
  3147. #define PCH_PP_STATUS 0xc7200
  3148. #define PCH_PP_CONTROL 0xc7204
  3149. #define MSG_CTL 0x45010
  3150. #define NSDE_PWR_STATE 0xd0100
  3151. #define IGD_OPERATION_TIMEOUT 10000 /* set timeout 10 seconds */
  3152. static int reset_ivb_igd(struct pci_dev *dev, int probe)
  3153. {
  3154. void __iomem *mmio_base;
  3155. unsigned long timeout;
  3156. u32 val;
  3157. if (probe)
  3158. return 0;
  3159. mmio_base = pci_iomap(dev, 0, 0);
  3160. if (!mmio_base)
  3161. return -ENOMEM;
  3162. iowrite32(0x00000002, mmio_base + MSG_CTL);
  3163. /*
  3164. * Clobbering SOUTH_CHICKEN2 register is fine only if the next
  3165. * driver loaded sets the right bits. However, this's a reset and
  3166. * the bits have been set by i915 previously, so we clobber
  3167. * SOUTH_CHICKEN2 register directly here.
  3168. */
  3169. iowrite32(0x00000005, mmio_base + SOUTH_CHICKEN2);
  3170. val = ioread32(mmio_base + PCH_PP_CONTROL) & 0xfffffffe;
  3171. iowrite32(val, mmio_base + PCH_PP_CONTROL);
  3172. timeout = jiffies + msecs_to_jiffies(IGD_OPERATION_TIMEOUT);
  3173. do {
  3174. val = ioread32(mmio_base + PCH_PP_STATUS);
  3175. if ((val & 0xb0000000) == 0)
  3176. goto reset_complete;
  3177. msleep(10);
  3178. } while (time_before(jiffies, timeout));
  3179. pci_warn(dev, "timeout during reset\n");
  3180. reset_complete:
  3181. iowrite32(0x00000002, mmio_base + NSDE_PWR_STATE);
  3182. pci_iounmap(dev, mmio_base);
  3183. return 0;
  3184. }
  3185. /*
  3186. * Device-specific reset method for Chelsio T4-based adapters.
  3187. */
  3188. static int reset_chelsio_generic_dev(struct pci_dev *dev, int probe)
  3189. {
  3190. u16 old_command;
  3191. u16 msix_flags;
  3192. /*
  3193. * If this isn't a Chelsio T4-based device, return -ENOTTY indicating
  3194. * that we have no device-specific reset method.
  3195. */
  3196. if ((dev->device & 0xf000) != 0x4000)
  3197. return -ENOTTY;
  3198. /*
  3199. * If this is the "probe" phase, return 0 indicating that we can
  3200. * reset this device.
  3201. */
  3202. if (probe)
  3203. return 0;
  3204. /*
  3205. * T4 can wedge if there are DMAs in flight within the chip and Bus
  3206. * Master has been disabled. We need to have it on till the Function
  3207. * Level Reset completes. (BUS_MASTER is disabled in
  3208. * pci_reset_function()).
  3209. */
  3210. pci_read_config_word(dev, PCI_COMMAND, &old_command);
  3211. pci_write_config_word(dev, PCI_COMMAND,
  3212. old_command | PCI_COMMAND_MASTER);
  3213. /*
  3214. * Perform the actual device function reset, saving and restoring
  3215. * configuration information around the reset.
  3216. */
  3217. pci_save_state(dev);
  3218. /*
  3219. * T4 also suffers a Head-Of-Line blocking problem if MSI-X interrupts
  3220. * are disabled when an MSI-X interrupt message needs to be delivered.
  3221. * So we briefly re-enable MSI-X interrupts for the duration of the
  3222. * FLR. The pci_restore_state() below will restore the original
  3223. * MSI-X state.
  3224. */
  3225. pci_read_config_word(dev, dev->msix_cap+PCI_MSIX_FLAGS, &msix_flags);
  3226. if ((msix_flags & PCI_MSIX_FLAGS_ENABLE) == 0)
  3227. pci_write_config_word(dev, dev->msix_cap+PCI_MSIX_FLAGS,
  3228. msix_flags |
  3229. PCI_MSIX_FLAGS_ENABLE |
  3230. PCI_MSIX_FLAGS_MASKALL);
  3231. pcie_flr(dev);
  3232. /*
  3233. * Restore the configuration information (BAR values, etc.) including
  3234. * the original PCI Configuration Space Command word, and return
  3235. * success.
  3236. */
  3237. pci_restore_state(dev);
  3238. pci_write_config_word(dev, PCI_COMMAND, old_command);
  3239. return 0;
  3240. }
  3241. #define PCI_DEVICE_ID_INTEL_82599_SFP_VF 0x10ed
  3242. #define PCI_DEVICE_ID_INTEL_IVB_M_VGA 0x0156
  3243. #define PCI_DEVICE_ID_INTEL_IVB_M2_VGA 0x0166
  3244. static const struct pci_dev_reset_methods pci_dev_reset_methods[] = {
  3245. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82599_SFP_VF,
  3246. reset_intel_82599_sfp_virtfn },
  3247. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IVB_M_VGA,
  3248. reset_ivb_igd },
  3249. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IVB_M2_VGA,
  3250. reset_ivb_igd },
  3251. { PCI_VENDOR_ID_CHELSIO, PCI_ANY_ID,
  3252. reset_chelsio_generic_dev },
  3253. { 0 }
  3254. };
  3255. /*
  3256. * These device-specific reset methods are here rather than in a driver
  3257. * because when a host assigns a device to a guest VM, the host may need
  3258. * to reset the device but probably doesn't have a driver for it.
  3259. */
  3260. int pci_dev_specific_reset(struct pci_dev *dev, int probe)
  3261. {
  3262. const struct pci_dev_reset_methods *i;
  3263. for (i = pci_dev_reset_methods; i->reset; i++) {
  3264. if ((i->vendor == dev->vendor ||
  3265. i->vendor == (u16)PCI_ANY_ID) &&
  3266. (i->device == dev->device ||
  3267. i->device == (u16)PCI_ANY_ID))
  3268. return i->reset(dev, probe);
  3269. }
  3270. return -ENOTTY;
  3271. }
  3272. static void quirk_dma_func0_alias(struct pci_dev *dev)
  3273. {
  3274. if (PCI_FUNC(dev->devfn) != 0)
  3275. pci_add_dma_alias(dev, PCI_DEVFN(PCI_SLOT(dev->devfn), 0));
  3276. }
  3277. /*
  3278. * https://bugzilla.redhat.com/show_bug.cgi?id=605888
  3279. *
  3280. * Some Ricoh devices use function 0 as the PCIe requester ID for DMA.
  3281. */
  3282. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_RICOH, 0xe832, quirk_dma_func0_alias);
  3283. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_RICOH, 0xe476, quirk_dma_func0_alias);
  3284. static void quirk_dma_func1_alias(struct pci_dev *dev)
  3285. {
  3286. if (PCI_FUNC(dev->devfn) != 1)
  3287. pci_add_dma_alias(dev, PCI_DEVFN(PCI_SLOT(dev->devfn), 1));
  3288. }
  3289. /*
  3290. * Marvell 88SE9123 uses function 1 as the requester ID for DMA. In some
  3291. * SKUs function 1 is present and is a legacy IDE controller, in other
  3292. * SKUs this function is not present, making this a ghost requester.
  3293. * https://bugzilla.kernel.org/show_bug.cgi?id=42679
  3294. */
  3295. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9120,
  3296. quirk_dma_func1_alias);
  3297. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9123,
  3298. quirk_dma_func1_alias);
  3299. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9128,
  3300. quirk_dma_func1_alias);
  3301. /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c14 */
  3302. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9130,
  3303. quirk_dma_func1_alias);
  3304. /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c47 + c57 */
  3305. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9172,
  3306. quirk_dma_func1_alias);
  3307. /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c59 */
  3308. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x917a,
  3309. quirk_dma_func1_alias);
  3310. /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c78 */
  3311. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9182,
  3312. quirk_dma_func1_alias);
  3313. /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c46 */
  3314. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x91a0,
  3315. quirk_dma_func1_alias);
  3316. /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c127 */
  3317. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9220,
  3318. quirk_dma_func1_alias);
  3319. /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c49 */
  3320. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9230,
  3321. quirk_dma_func1_alias);
  3322. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TTI, 0x0642,
  3323. quirk_dma_func1_alias);
  3324. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TTI, 0x0645,
  3325. quirk_dma_func1_alias);
  3326. /* https://bugs.gentoo.org/show_bug.cgi?id=497630 */
  3327. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_JMICRON,
  3328. PCI_DEVICE_ID_JMICRON_JMB388_ESD,
  3329. quirk_dma_func1_alias);
  3330. /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c117 */
  3331. DECLARE_PCI_FIXUP_HEADER(0x1c28, /* Lite-On */
  3332. 0x0122, /* Plextor M6E (Marvell 88SS9183)*/
  3333. quirk_dma_func1_alias);
  3334. /*
  3335. * Some devices DMA with the wrong devfn, not just the wrong function.
  3336. * quirk_fixed_dma_alias() uses this table to create fixed aliases, where
  3337. * the alias is "fixed" and independent of the device devfn.
  3338. *
  3339. * For example, the Adaptec 3405 is a PCIe card with an Intel 80333 I/O
  3340. * processor. To software, this appears as a PCIe-to-PCI/X bridge with a
  3341. * single device on the secondary bus. In reality, the single exposed
  3342. * device at 0e.0 is the Address Translation Unit (ATU) of the controller
  3343. * that provides a bridge to the internal bus of the I/O processor. The
  3344. * controller supports private devices, which can be hidden from PCI config
  3345. * space. In the case of the Adaptec 3405, a private device at 01.0
  3346. * appears to be the DMA engine, which therefore needs to become a DMA
  3347. * alias for the device.
  3348. */
  3349. static const struct pci_device_id fixed_dma_alias_tbl[] = {
  3350. { PCI_DEVICE_SUB(PCI_VENDOR_ID_ADAPTEC2, 0x0285,
  3351. PCI_VENDOR_ID_ADAPTEC2, 0x02bb), /* Adaptec 3405 */
  3352. .driver_data = PCI_DEVFN(1, 0) },
  3353. { PCI_DEVICE_SUB(PCI_VENDOR_ID_ADAPTEC2, 0x0285,
  3354. PCI_VENDOR_ID_ADAPTEC2, 0x02bc), /* Adaptec 3805 */
  3355. .driver_data = PCI_DEVFN(1, 0) },
  3356. { 0 }
  3357. };
  3358. static void quirk_fixed_dma_alias(struct pci_dev *dev)
  3359. {
  3360. const struct pci_device_id *id;
  3361. id = pci_match_id(fixed_dma_alias_tbl, dev);
  3362. if (id)
  3363. pci_add_dma_alias(dev, id->driver_data);
  3364. }
  3365. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ADAPTEC2, 0x0285, quirk_fixed_dma_alias);
  3366. /*
  3367. * A few PCIe-to-PCI bridges fail to expose a PCIe capability, resulting in
  3368. * using the wrong DMA alias for the device. Some of these devices can be
  3369. * used as either forward or reverse bridges, so we need to test whether the
  3370. * device is operating in the correct mode. We could probably apply this
  3371. * quirk to PCI_ANY_ID, but for now we'll just use known offenders. The test
  3372. * is for a non-root, non-PCIe bridge where the upstream device is PCIe and
  3373. * is not a PCIe-to-PCI bridge, then @pdev is actually a PCIe-to-PCI bridge.
  3374. */
  3375. static void quirk_use_pcie_bridge_dma_alias(struct pci_dev *pdev)
  3376. {
  3377. if (!pci_is_root_bus(pdev->bus) &&
  3378. pdev->hdr_type == PCI_HEADER_TYPE_BRIDGE &&
  3379. !pci_is_pcie(pdev) && pci_is_pcie(pdev->bus->self) &&
  3380. pci_pcie_type(pdev->bus->self) != PCI_EXP_TYPE_PCI_BRIDGE)
  3381. pdev->dev_flags |= PCI_DEV_FLAG_PCIE_BRIDGE_ALIAS;
  3382. }
  3383. /* ASM1083/1085, https://bugzilla.kernel.org/show_bug.cgi?id=44881#c46 */
  3384. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ASMEDIA, 0x1080,
  3385. quirk_use_pcie_bridge_dma_alias);
  3386. /* Tundra 8113, https://bugzilla.kernel.org/show_bug.cgi?id=44881#c43 */
  3387. DECLARE_PCI_FIXUP_HEADER(0x10e3, 0x8113, quirk_use_pcie_bridge_dma_alias);
  3388. /* ITE 8892, https://bugzilla.kernel.org/show_bug.cgi?id=73551 */
  3389. DECLARE_PCI_FIXUP_HEADER(0x1283, 0x8892, quirk_use_pcie_bridge_dma_alias);
  3390. /* ITE 8893 has the same problem as the 8892 */
  3391. DECLARE_PCI_FIXUP_HEADER(0x1283, 0x8893, quirk_use_pcie_bridge_dma_alias);
  3392. /* Intel 82801, https://bugzilla.kernel.org/show_bug.cgi?id=44881#c49 */
  3393. DECLARE_PCI_FIXUP_HEADER(0x8086, 0x244e, quirk_use_pcie_bridge_dma_alias);
  3394. /*
  3395. * MIC x200 NTB forwards PCIe traffic using multiple alien RIDs. They have to
  3396. * be added as aliases to the DMA device in order to allow buffer access
  3397. * when IOMMU is enabled. Following devfns have to match RIT-LUT table
  3398. * programmed in the EEPROM.
  3399. */
  3400. static void quirk_mic_x200_dma_alias(struct pci_dev *pdev)
  3401. {
  3402. pci_add_dma_alias(pdev, PCI_DEVFN(0x10, 0x0));
  3403. pci_add_dma_alias(pdev, PCI_DEVFN(0x11, 0x0));
  3404. pci_add_dma_alias(pdev, PCI_DEVFN(0x12, 0x3));
  3405. }
  3406. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2260, quirk_mic_x200_dma_alias);
  3407. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2264, quirk_mic_x200_dma_alias);
  3408. /*
  3409. * The IOMMU and interrupt controller on Broadcom Vulcan/Cavium ThunderX2 are
  3410. * associated not at the root bus, but at a bridge below. This quirk avoids
  3411. * generating invalid DMA aliases.
  3412. */
  3413. static void quirk_bridge_cavm_thrx2_pcie_root(struct pci_dev *pdev)
  3414. {
  3415. pdev->dev_flags |= PCI_DEV_FLAGS_BRIDGE_XLATE_ROOT;
  3416. }
  3417. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_BROADCOM, 0x9000,
  3418. quirk_bridge_cavm_thrx2_pcie_root);
  3419. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_BROADCOM, 0x9084,
  3420. quirk_bridge_cavm_thrx2_pcie_root);
  3421. /*
  3422. * Intersil/Techwell TW686[4589]-based video capture cards have an empty (zero)
  3423. * class code. Fix it.
  3424. */
  3425. static void quirk_tw686x_class(struct pci_dev *pdev)
  3426. {
  3427. u32 class = pdev->class;
  3428. /* Use "Multimedia controller" class */
  3429. pdev->class = (PCI_CLASS_MULTIMEDIA_OTHER << 8) | 0x01;
  3430. pci_info(pdev, "TW686x PCI class overridden (%#08x -> %#08x)\n",
  3431. class, pdev->class);
  3432. }
  3433. DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6864, PCI_CLASS_NOT_DEFINED, 8,
  3434. quirk_tw686x_class);
  3435. DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6865, PCI_CLASS_NOT_DEFINED, 8,
  3436. quirk_tw686x_class);
  3437. DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6868, PCI_CLASS_NOT_DEFINED, 8,
  3438. quirk_tw686x_class);
  3439. DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6869, PCI_CLASS_NOT_DEFINED, 8,
  3440. quirk_tw686x_class);
  3441. /*
  3442. * Some devices have problems with Transaction Layer Packets with the Relaxed
  3443. * Ordering Attribute set. Such devices should mark themselves and other
  3444. * Device Drivers should check before sending TLPs with RO set.
  3445. */
  3446. static void quirk_relaxedordering_disable(struct pci_dev *dev)
  3447. {
  3448. dev->dev_flags |= PCI_DEV_FLAGS_NO_RELAXED_ORDERING;
  3449. pci_info(dev, "Disable Relaxed Ordering Attributes to avoid PCIe Completion erratum\n");
  3450. }
  3451. /*
  3452. * Intel Xeon processors based on Broadwell/Haswell microarchitecture Root
  3453. * Complex has a Flow Control Credit issue which can cause performance
  3454. * problems with Upstream Transaction Layer Packets with Relaxed Ordering set.
  3455. */
  3456. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f01, PCI_CLASS_NOT_DEFINED, 8,
  3457. quirk_relaxedordering_disable);
  3458. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f02, PCI_CLASS_NOT_DEFINED, 8,
  3459. quirk_relaxedordering_disable);
  3460. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f03, PCI_CLASS_NOT_DEFINED, 8,
  3461. quirk_relaxedordering_disable);
  3462. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f04, PCI_CLASS_NOT_DEFINED, 8,
  3463. quirk_relaxedordering_disable);
  3464. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f05, PCI_CLASS_NOT_DEFINED, 8,
  3465. quirk_relaxedordering_disable);
  3466. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f06, PCI_CLASS_NOT_DEFINED, 8,
  3467. quirk_relaxedordering_disable);
  3468. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f07, PCI_CLASS_NOT_DEFINED, 8,
  3469. quirk_relaxedordering_disable);
  3470. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f08, PCI_CLASS_NOT_DEFINED, 8,
  3471. quirk_relaxedordering_disable);
  3472. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f09, PCI_CLASS_NOT_DEFINED, 8,
  3473. quirk_relaxedordering_disable);
  3474. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f0a, PCI_CLASS_NOT_DEFINED, 8,
  3475. quirk_relaxedordering_disable);
  3476. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f0b, PCI_CLASS_NOT_DEFINED, 8,
  3477. quirk_relaxedordering_disable);
  3478. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f0c, PCI_CLASS_NOT_DEFINED, 8,
  3479. quirk_relaxedordering_disable);
  3480. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f0d, PCI_CLASS_NOT_DEFINED, 8,
  3481. quirk_relaxedordering_disable);
  3482. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f0e, PCI_CLASS_NOT_DEFINED, 8,
  3483. quirk_relaxedordering_disable);
  3484. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f01, PCI_CLASS_NOT_DEFINED, 8,
  3485. quirk_relaxedordering_disable);
  3486. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f02, PCI_CLASS_NOT_DEFINED, 8,
  3487. quirk_relaxedordering_disable);
  3488. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f03, PCI_CLASS_NOT_DEFINED, 8,
  3489. quirk_relaxedordering_disable);
  3490. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f04, PCI_CLASS_NOT_DEFINED, 8,
  3491. quirk_relaxedordering_disable);
  3492. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f05, PCI_CLASS_NOT_DEFINED, 8,
  3493. quirk_relaxedordering_disable);
  3494. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f06, PCI_CLASS_NOT_DEFINED, 8,
  3495. quirk_relaxedordering_disable);
  3496. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f07, PCI_CLASS_NOT_DEFINED, 8,
  3497. quirk_relaxedordering_disable);
  3498. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f08, PCI_CLASS_NOT_DEFINED, 8,
  3499. quirk_relaxedordering_disable);
  3500. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f09, PCI_CLASS_NOT_DEFINED, 8,
  3501. quirk_relaxedordering_disable);
  3502. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f0a, PCI_CLASS_NOT_DEFINED, 8,
  3503. quirk_relaxedordering_disable);
  3504. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f0b, PCI_CLASS_NOT_DEFINED, 8,
  3505. quirk_relaxedordering_disable);
  3506. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f0c, PCI_CLASS_NOT_DEFINED, 8,
  3507. quirk_relaxedordering_disable);
  3508. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f0d, PCI_CLASS_NOT_DEFINED, 8,
  3509. quirk_relaxedordering_disable);
  3510. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f0e, PCI_CLASS_NOT_DEFINED, 8,
  3511. quirk_relaxedordering_disable);
  3512. /*
  3513. * The AMD ARM A1100 (AKA "SEATTLE") SoC has a bug in its PCIe Root Complex
  3514. * where Upstream Transaction Layer Packets with the Relaxed Ordering
  3515. * Attribute clear are allowed to bypass earlier TLPs with Relaxed Ordering
  3516. * set. This is a violation of the PCIe 3.0 Transaction Ordering Rules
  3517. * outlined in Section 2.4.1 (PCI Express(r) Base Specification Revision 3.0
  3518. * November 10, 2010). As a result, on this platform we can't use Relaxed
  3519. * Ordering for Upstream TLPs.
  3520. */
  3521. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AMD, 0x1a00, PCI_CLASS_NOT_DEFINED, 8,
  3522. quirk_relaxedordering_disable);
  3523. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AMD, 0x1a01, PCI_CLASS_NOT_DEFINED, 8,
  3524. quirk_relaxedordering_disable);
  3525. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AMD, 0x1a02, PCI_CLASS_NOT_DEFINED, 8,
  3526. quirk_relaxedordering_disable);
  3527. /*
  3528. * Per PCIe r3.0, sec 2.2.9, "Completion headers must supply the same
  3529. * values for the Attribute as were supplied in the header of the
  3530. * corresponding Request, except as explicitly allowed when IDO is used."
  3531. *
  3532. * If a non-compliant device generates a completion with a different
  3533. * attribute than the request, the receiver may accept it (which itself
  3534. * seems non-compliant based on sec 2.3.2), or it may handle it as a
  3535. * Malformed TLP or an Unexpected Completion, which will probably lead to a
  3536. * device access timeout.
  3537. *
  3538. * If the non-compliant device generates completions with zero attributes
  3539. * (instead of copying the attributes from the request), we can work around
  3540. * this by disabling the "Relaxed Ordering" and "No Snoop" attributes in
  3541. * upstream devices so they always generate requests with zero attributes.
  3542. *
  3543. * This affects other devices under the same Root Port, but since these
  3544. * attributes are performance hints, there should be no functional problem.
  3545. *
  3546. * Note that Configuration Space accesses are never supposed to have TLP
  3547. * Attributes, so we're safe waiting till after any Configuration Space
  3548. * accesses to do the Root Port fixup.
  3549. */
  3550. static void quirk_disable_root_port_attributes(struct pci_dev *pdev)
  3551. {
  3552. struct pci_dev *root_port = pci_find_pcie_root_port(pdev);
  3553. if (!root_port) {
  3554. pci_warn(pdev, "PCIe Completion erratum may cause device errors\n");
  3555. return;
  3556. }
  3557. pci_info(root_port, "Disabling No Snoop/Relaxed Ordering Attributes to avoid PCIe Completion erratum in %s\n",
  3558. dev_name(&pdev->dev));
  3559. pcie_capability_clear_and_set_word(root_port, PCI_EXP_DEVCTL,
  3560. PCI_EXP_DEVCTL_RELAX_EN |
  3561. PCI_EXP_DEVCTL_NOSNOOP_EN, 0);
  3562. }
  3563. /*
  3564. * The Chelsio T5 chip fails to copy TLP Attributes from a Request to the
  3565. * Completion it generates.
  3566. */
  3567. static void quirk_chelsio_T5_disable_root_port_attributes(struct pci_dev *pdev)
  3568. {
  3569. /*
  3570. * This mask/compare operation selects for Physical Function 4 on a
  3571. * T5. We only need to fix up the Root Port once for any of the
  3572. * PFs. PF[0..3] have PCI Device IDs of 0x50xx, but PF4 is uniquely
  3573. * 0x54xx so we use that one,
  3574. */
  3575. if ((pdev->device & 0xff00) == 0x5400)
  3576. quirk_disable_root_port_attributes(pdev);
  3577. }
  3578. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_CHELSIO, PCI_ANY_ID,
  3579. quirk_chelsio_T5_disable_root_port_attributes);
  3580. /*
  3581. * AMD has indicated that the devices below do not support peer-to-peer
  3582. * in any system where they are found in the southbridge with an AMD
  3583. * IOMMU in the system. Multifunction devices that do not support
  3584. * peer-to-peer between functions can claim to support a subset of ACS.
  3585. * Such devices effectively enable request redirect (RR) and completion
  3586. * redirect (CR) since all transactions are redirected to the upstream
  3587. * root complex.
  3588. *
  3589. * http://permalink.gmane.org/gmane.comp.emulators.kvm.devel/94086
  3590. * http://permalink.gmane.org/gmane.comp.emulators.kvm.devel/94102
  3591. * http://permalink.gmane.org/gmane.comp.emulators.kvm.devel/99402
  3592. *
  3593. * 1002:4385 SBx00 SMBus Controller
  3594. * 1002:439c SB7x0/SB8x0/SB9x0 IDE Controller
  3595. * 1002:4383 SBx00 Azalia (Intel HDA)
  3596. * 1002:439d SB7x0/SB8x0/SB9x0 LPC host controller
  3597. * 1002:4384 SBx00 PCI to PCI Bridge
  3598. * 1002:4399 SB7x0/SB8x0/SB9x0 USB OHCI2 Controller
  3599. *
  3600. * https://bugzilla.kernel.org/show_bug.cgi?id=81841#c15
  3601. *
  3602. * 1022:780f [AMD] FCH PCI Bridge
  3603. * 1022:7809 [AMD] FCH USB OHCI Controller
  3604. */
  3605. static int pci_quirk_amd_sb_acs(struct pci_dev *dev, u16 acs_flags)
  3606. {
  3607. #ifdef CONFIG_ACPI
  3608. struct acpi_table_header *header = NULL;
  3609. acpi_status status;
  3610. /* Targeting multifunction devices on the SB (appears on root bus) */
  3611. if (!dev->multifunction || !pci_is_root_bus(dev->bus))
  3612. return -ENODEV;
  3613. /* The IVRS table describes the AMD IOMMU */
  3614. status = acpi_get_table("IVRS", 0, &header);
  3615. if (ACPI_FAILURE(status))
  3616. return -ENODEV;
  3617. /* Filter out flags not applicable to multifunction */
  3618. acs_flags &= (PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_EC | PCI_ACS_DT);
  3619. return acs_flags & ~(PCI_ACS_RR | PCI_ACS_CR) ? 0 : 1;
  3620. #else
  3621. return -ENODEV;
  3622. #endif
  3623. }
  3624. static bool pci_quirk_cavium_acs_match(struct pci_dev *dev)
  3625. {
  3626. /*
  3627. * Effectively selects all downstream ports for whole ThunderX 1
  3628. * family by 0xf800 mask (which represents 8 SoCs), while the lower
  3629. * bits of device ID are used to indicate which subdevice is used
  3630. * within the SoC.
  3631. */
  3632. return (pci_is_pcie(dev) &&
  3633. (pci_pcie_type(dev) == PCI_EXP_TYPE_ROOT_PORT) &&
  3634. ((dev->device & 0xf800) == 0xa000));
  3635. }
  3636. static int pci_quirk_cavium_acs(struct pci_dev *dev, u16 acs_flags)
  3637. {
  3638. /*
  3639. * Cavium root ports don't advertise an ACS capability. However,
  3640. * the RTL internally implements similar protection as if ACS had
  3641. * Request Redirection, Completion Redirection, Source Validation,
  3642. * and Upstream Forwarding features enabled. Assert that the
  3643. * hardware implements and enables equivalent ACS functionality for
  3644. * these flags.
  3645. */
  3646. acs_flags &= ~(PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_SV | PCI_ACS_UF);
  3647. if (!pci_quirk_cavium_acs_match(dev))
  3648. return -ENOTTY;
  3649. return acs_flags ? 0 : 1;
  3650. }
  3651. static int pci_quirk_xgene_acs(struct pci_dev *dev, u16 acs_flags)
  3652. {
  3653. /*
  3654. * X-Gene root matching this quirk do not allow peer-to-peer
  3655. * transactions with others, allowing masking out these bits as if they
  3656. * were unimplemented in the ACS capability.
  3657. */
  3658. acs_flags &= ~(PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF);
  3659. return acs_flags ? 0 : 1;
  3660. }
  3661. /*
  3662. * Many Intel PCH root ports do provide ACS-like features to disable peer
  3663. * transactions and validate bus numbers in requests, but do not provide an
  3664. * actual PCIe ACS capability. This is the list of device IDs known to fall
  3665. * into that category as provided by Intel in Red Hat bugzilla 1037684.
  3666. */
  3667. static const u16 pci_quirk_intel_pch_acs_ids[] = {
  3668. /* Ibexpeak PCH */
  3669. 0x3b42, 0x3b43, 0x3b44, 0x3b45, 0x3b46, 0x3b47, 0x3b48, 0x3b49,
  3670. 0x3b4a, 0x3b4b, 0x3b4c, 0x3b4d, 0x3b4e, 0x3b4f, 0x3b50, 0x3b51,
  3671. /* Cougarpoint PCH */
  3672. 0x1c10, 0x1c11, 0x1c12, 0x1c13, 0x1c14, 0x1c15, 0x1c16, 0x1c17,
  3673. 0x1c18, 0x1c19, 0x1c1a, 0x1c1b, 0x1c1c, 0x1c1d, 0x1c1e, 0x1c1f,
  3674. /* Pantherpoint PCH */
  3675. 0x1e10, 0x1e11, 0x1e12, 0x1e13, 0x1e14, 0x1e15, 0x1e16, 0x1e17,
  3676. 0x1e18, 0x1e19, 0x1e1a, 0x1e1b, 0x1e1c, 0x1e1d, 0x1e1e, 0x1e1f,
  3677. /* Lynxpoint-H PCH */
  3678. 0x8c10, 0x8c11, 0x8c12, 0x8c13, 0x8c14, 0x8c15, 0x8c16, 0x8c17,
  3679. 0x8c18, 0x8c19, 0x8c1a, 0x8c1b, 0x8c1c, 0x8c1d, 0x8c1e, 0x8c1f,
  3680. /* Lynxpoint-LP PCH */
  3681. 0x9c10, 0x9c11, 0x9c12, 0x9c13, 0x9c14, 0x9c15, 0x9c16, 0x9c17,
  3682. 0x9c18, 0x9c19, 0x9c1a, 0x9c1b,
  3683. /* Wildcat PCH */
  3684. 0x9c90, 0x9c91, 0x9c92, 0x9c93, 0x9c94, 0x9c95, 0x9c96, 0x9c97,
  3685. 0x9c98, 0x9c99, 0x9c9a, 0x9c9b,
  3686. /* Patsburg (X79) PCH */
  3687. 0x1d10, 0x1d12, 0x1d14, 0x1d16, 0x1d18, 0x1d1a, 0x1d1c, 0x1d1e,
  3688. /* Wellsburg (X99) PCH */
  3689. 0x8d10, 0x8d11, 0x8d12, 0x8d13, 0x8d14, 0x8d15, 0x8d16, 0x8d17,
  3690. 0x8d18, 0x8d19, 0x8d1a, 0x8d1b, 0x8d1c, 0x8d1d, 0x8d1e,
  3691. /* Lynx Point (9 series) PCH */
  3692. 0x8c90, 0x8c92, 0x8c94, 0x8c96, 0x8c98, 0x8c9a, 0x8c9c, 0x8c9e,
  3693. };
  3694. static bool pci_quirk_intel_pch_acs_match(struct pci_dev *dev)
  3695. {
  3696. int i;
  3697. /* Filter out a few obvious non-matches first */
  3698. if (!pci_is_pcie(dev) || pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
  3699. return false;
  3700. for (i = 0; i < ARRAY_SIZE(pci_quirk_intel_pch_acs_ids); i++)
  3701. if (pci_quirk_intel_pch_acs_ids[i] == dev->device)
  3702. return true;
  3703. return false;
  3704. }
  3705. #define INTEL_PCH_ACS_FLAGS (PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF | PCI_ACS_SV)
  3706. static int pci_quirk_intel_pch_acs(struct pci_dev *dev, u16 acs_flags)
  3707. {
  3708. u16 flags = dev->dev_flags & PCI_DEV_FLAGS_ACS_ENABLED_QUIRK ?
  3709. INTEL_PCH_ACS_FLAGS : 0;
  3710. if (!pci_quirk_intel_pch_acs_match(dev))
  3711. return -ENOTTY;
  3712. return acs_flags & ~flags ? 0 : 1;
  3713. }
  3714. /*
  3715. * These QCOM root ports do provide ACS-like features to disable peer
  3716. * transactions and validate bus numbers in requests, but do not provide an
  3717. * actual PCIe ACS capability. Hardware supports source validation but it
  3718. * will report the issue as Completer Abort instead of ACS Violation.
  3719. * Hardware doesn't support peer-to-peer and each root port is a root
  3720. * complex with unique segment numbers. It is not possible for one root
  3721. * port to pass traffic to another root port. All PCIe transactions are
  3722. * terminated inside the root port.
  3723. */
  3724. static int pci_quirk_qcom_rp_acs(struct pci_dev *dev, u16 acs_flags)
  3725. {
  3726. u16 flags = (PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF | PCI_ACS_SV);
  3727. int ret = acs_flags & ~flags ? 0 : 1;
  3728. pci_info(dev, "Using QCOM ACS Quirk (%d)\n", ret);
  3729. return ret;
  3730. }
  3731. /*
  3732. * Sunrise Point PCH root ports implement ACS, but unfortunately as shown in
  3733. * the datasheet (Intel 100 Series Chipset Family PCH Datasheet, Vol. 2,
  3734. * 12.1.46, 12.1.47)[1] this chipset uses dwords for the ACS capability and
  3735. * control registers whereas the PCIe spec packs them into words (Rev 3.0,
  3736. * 7.16 ACS Extended Capability). The bit definitions are correct, but the
  3737. * control register is at offset 8 instead of 6 and we should probably use
  3738. * dword accesses to them. This applies to the following PCI Device IDs, as
  3739. * found in volume 1 of the datasheet[2]:
  3740. *
  3741. * 0xa110-0xa11f Sunrise Point-H PCI Express Root Port #{0-16}
  3742. * 0xa167-0xa16a Sunrise Point-H PCI Express Root Port #{17-20}
  3743. *
  3744. * N.B. This doesn't fix what lspci shows.
  3745. *
  3746. * The 100 series chipset specification update includes this as errata #23[3].
  3747. *
  3748. * The 200 series chipset (Union Point) has the same bug according to the
  3749. * specification update (Intel 200 Series Chipset Family Platform Controller
  3750. * Hub, Specification Update, January 2017, Revision 001, Document# 335194-001,
  3751. * Errata 22)[4]. Per the datasheet[5], root port PCI Device IDs for this
  3752. * chipset include:
  3753. *
  3754. * 0xa290-0xa29f PCI Express Root port #{0-16}
  3755. * 0xa2e7-0xa2ee PCI Express Root port #{17-24}
  3756. *
  3757. * [1] http://www.intel.com/content/www/us/en/chipsets/100-series-chipset-datasheet-vol-2.html
  3758. * [2] http://www.intel.com/content/www/us/en/chipsets/100-series-chipset-datasheet-vol-1.html
  3759. * [3] http://www.intel.com/content/www/us/en/chipsets/100-series-chipset-spec-update.html
  3760. * [4] http://www.intel.com/content/www/us/en/chipsets/200-series-chipset-pch-spec-update.html
  3761. * [5] http://www.intel.com/content/www/us/en/chipsets/200-series-chipset-pch-datasheet-vol-1.html
  3762. */
  3763. static bool pci_quirk_intel_spt_pch_acs_match(struct pci_dev *dev)
  3764. {
  3765. if (!pci_is_pcie(dev) || pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
  3766. return false;
  3767. switch (dev->device) {
  3768. case 0xa110 ... 0xa11f: case 0xa167 ... 0xa16a: /* Sunrise Point */
  3769. case 0xa290 ... 0xa29f: case 0xa2e7 ... 0xa2ee: /* Union Point */
  3770. return true;
  3771. }
  3772. return false;
  3773. }
  3774. #define INTEL_SPT_ACS_CTRL (PCI_ACS_CAP + 4)
  3775. static int pci_quirk_intel_spt_pch_acs(struct pci_dev *dev, u16 acs_flags)
  3776. {
  3777. int pos;
  3778. u32 cap, ctrl;
  3779. if (!pci_quirk_intel_spt_pch_acs_match(dev))
  3780. return -ENOTTY;
  3781. pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS);
  3782. if (!pos)
  3783. return -ENOTTY;
  3784. /* see pci_acs_flags_enabled() */
  3785. pci_read_config_dword(dev, pos + PCI_ACS_CAP, &cap);
  3786. acs_flags &= (cap | PCI_ACS_EC);
  3787. pci_read_config_dword(dev, pos + INTEL_SPT_ACS_CTRL, &ctrl);
  3788. return acs_flags & ~ctrl ? 0 : 1;
  3789. }
  3790. static int pci_quirk_mf_endpoint_acs(struct pci_dev *dev, u16 acs_flags)
  3791. {
  3792. /*
  3793. * SV, TB, and UF are not relevant to multifunction endpoints.
  3794. *
  3795. * Multifunction devices are only required to implement RR, CR, and DT
  3796. * in their ACS capability if they support peer-to-peer transactions.
  3797. * Devices matching this quirk have been verified by the vendor to not
  3798. * perform peer-to-peer with other functions, allowing us to mask out
  3799. * these bits as if they were unimplemented in the ACS capability.
  3800. */
  3801. acs_flags &= ~(PCI_ACS_SV | PCI_ACS_TB | PCI_ACS_RR |
  3802. PCI_ACS_CR | PCI_ACS_UF | PCI_ACS_DT);
  3803. return acs_flags ? 0 : 1;
  3804. }
  3805. static const struct pci_dev_acs_enabled {
  3806. u16 vendor;
  3807. u16 device;
  3808. int (*acs_enabled)(struct pci_dev *dev, u16 acs_flags);
  3809. } pci_dev_acs_enabled[] = {
  3810. { PCI_VENDOR_ID_ATI, 0x4385, pci_quirk_amd_sb_acs },
  3811. { PCI_VENDOR_ID_ATI, 0x439c, pci_quirk_amd_sb_acs },
  3812. { PCI_VENDOR_ID_ATI, 0x4383, pci_quirk_amd_sb_acs },
  3813. { PCI_VENDOR_ID_ATI, 0x439d, pci_quirk_amd_sb_acs },
  3814. { PCI_VENDOR_ID_ATI, 0x4384, pci_quirk_amd_sb_acs },
  3815. { PCI_VENDOR_ID_ATI, 0x4399, pci_quirk_amd_sb_acs },
  3816. { PCI_VENDOR_ID_AMD, 0x780f, pci_quirk_amd_sb_acs },
  3817. { PCI_VENDOR_ID_AMD, 0x7809, pci_quirk_amd_sb_acs },
  3818. { PCI_VENDOR_ID_SOLARFLARE, 0x0903, pci_quirk_mf_endpoint_acs },
  3819. { PCI_VENDOR_ID_SOLARFLARE, 0x0923, pci_quirk_mf_endpoint_acs },
  3820. { PCI_VENDOR_ID_SOLARFLARE, 0x0A03, pci_quirk_mf_endpoint_acs },
  3821. { PCI_VENDOR_ID_INTEL, 0x10C6, pci_quirk_mf_endpoint_acs },
  3822. { PCI_VENDOR_ID_INTEL, 0x10DB, pci_quirk_mf_endpoint_acs },
  3823. { PCI_VENDOR_ID_INTEL, 0x10DD, pci_quirk_mf_endpoint_acs },
  3824. { PCI_VENDOR_ID_INTEL, 0x10E1, pci_quirk_mf_endpoint_acs },
  3825. { PCI_VENDOR_ID_INTEL, 0x10F1, pci_quirk_mf_endpoint_acs },
  3826. { PCI_VENDOR_ID_INTEL, 0x10F7, pci_quirk_mf_endpoint_acs },
  3827. { PCI_VENDOR_ID_INTEL, 0x10F8, pci_quirk_mf_endpoint_acs },
  3828. { PCI_VENDOR_ID_INTEL, 0x10F9, pci_quirk_mf_endpoint_acs },
  3829. { PCI_VENDOR_ID_INTEL, 0x10FA, pci_quirk_mf_endpoint_acs },
  3830. { PCI_VENDOR_ID_INTEL, 0x10FB, pci_quirk_mf_endpoint_acs },
  3831. { PCI_VENDOR_ID_INTEL, 0x10FC, pci_quirk_mf_endpoint_acs },
  3832. { PCI_VENDOR_ID_INTEL, 0x1507, pci_quirk_mf_endpoint_acs },
  3833. { PCI_VENDOR_ID_INTEL, 0x1514, pci_quirk_mf_endpoint_acs },
  3834. { PCI_VENDOR_ID_INTEL, 0x151C, pci_quirk_mf_endpoint_acs },
  3835. { PCI_VENDOR_ID_INTEL, 0x1529, pci_quirk_mf_endpoint_acs },
  3836. { PCI_VENDOR_ID_INTEL, 0x152A, pci_quirk_mf_endpoint_acs },
  3837. { PCI_VENDOR_ID_INTEL, 0x154D, pci_quirk_mf_endpoint_acs },
  3838. { PCI_VENDOR_ID_INTEL, 0x154F, pci_quirk_mf_endpoint_acs },
  3839. { PCI_VENDOR_ID_INTEL, 0x1551, pci_quirk_mf_endpoint_acs },
  3840. { PCI_VENDOR_ID_INTEL, 0x1558, pci_quirk_mf_endpoint_acs },
  3841. /* 82580 */
  3842. { PCI_VENDOR_ID_INTEL, 0x1509, pci_quirk_mf_endpoint_acs },
  3843. { PCI_VENDOR_ID_INTEL, 0x150E, pci_quirk_mf_endpoint_acs },
  3844. { PCI_VENDOR_ID_INTEL, 0x150F, pci_quirk_mf_endpoint_acs },
  3845. { PCI_VENDOR_ID_INTEL, 0x1510, pci_quirk_mf_endpoint_acs },
  3846. { PCI_VENDOR_ID_INTEL, 0x1511, pci_quirk_mf_endpoint_acs },
  3847. { PCI_VENDOR_ID_INTEL, 0x1516, pci_quirk_mf_endpoint_acs },
  3848. { PCI_VENDOR_ID_INTEL, 0x1527, pci_quirk_mf_endpoint_acs },
  3849. /* 82576 */
  3850. { PCI_VENDOR_ID_INTEL, 0x10C9, pci_quirk_mf_endpoint_acs },
  3851. { PCI_VENDOR_ID_INTEL, 0x10E6, pci_quirk_mf_endpoint_acs },
  3852. { PCI_VENDOR_ID_INTEL, 0x10E7, pci_quirk_mf_endpoint_acs },
  3853. { PCI_VENDOR_ID_INTEL, 0x10E8, pci_quirk_mf_endpoint_acs },
  3854. { PCI_VENDOR_ID_INTEL, 0x150A, pci_quirk_mf_endpoint_acs },
  3855. { PCI_VENDOR_ID_INTEL, 0x150D, pci_quirk_mf_endpoint_acs },
  3856. { PCI_VENDOR_ID_INTEL, 0x1518, pci_quirk_mf_endpoint_acs },
  3857. { PCI_VENDOR_ID_INTEL, 0x1526, pci_quirk_mf_endpoint_acs },
  3858. /* 82575 */
  3859. { PCI_VENDOR_ID_INTEL, 0x10A7, pci_quirk_mf_endpoint_acs },
  3860. { PCI_VENDOR_ID_INTEL, 0x10A9, pci_quirk_mf_endpoint_acs },
  3861. { PCI_VENDOR_ID_INTEL, 0x10D6, pci_quirk_mf_endpoint_acs },
  3862. /* I350 */
  3863. { PCI_VENDOR_ID_INTEL, 0x1521, pci_quirk_mf_endpoint_acs },
  3864. { PCI_VENDOR_ID_INTEL, 0x1522, pci_quirk_mf_endpoint_acs },
  3865. { PCI_VENDOR_ID_INTEL, 0x1523, pci_quirk_mf_endpoint_acs },
  3866. { PCI_VENDOR_ID_INTEL, 0x1524, pci_quirk_mf_endpoint_acs },
  3867. /* 82571 (Quads omitted due to non-ACS switch) */
  3868. { PCI_VENDOR_ID_INTEL, 0x105E, pci_quirk_mf_endpoint_acs },
  3869. { PCI_VENDOR_ID_INTEL, 0x105F, pci_quirk_mf_endpoint_acs },
  3870. { PCI_VENDOR_ID_INTEL, 0x1060, pci_quirk_mf_endpoint_acs },
  3871. { PCI_VENDOR_ID_INTEL, 0x10D9, pci_quirk_mf_endpoint_acs },
  3872. /* I219 */
  3873. { PCI_VENDOR_ID_INTEL, 0x15b7, pci_quirk_mf_endpoint_acs },
  3874. { PCI_VENDOR_ID_INTEL, 0x15b8, pci_quirk_mf_endpoint_acs },
  3875. /* QCOM QDF2xxx root ports */
  3876. { 0x17cb, 0x400, pci_quirk_qcom_rp_acs },
  3877. { 0x17cb, 0x401, pci_quirk_qcom_rp_acs },
  3878. /* Intel PCH root ports */
  3879. { PCI_VENDOR_ID_INTEL, PCI_ANY_ID, pci_quirk_intel_pch_acs },
  3880. { PCI_VENDOR_ID_INTEL, PCI_ANY_ID, pci_quirk_intel_spt_pch_acs },
  3881. { 0x19a2, 0x710, pci_quirk_mf_endpoint_acs }, /* Emulex BE3-R */
  3882. { 0x10df, 0x720, pci_quirk_mf_endpoint_acs }, /* Emulex Skyhawk-R */
  3883. /* Cavium ThunderX */
  3884. { PCI_VENDOR_ID_CAVIUM, PCI_ANY_ID, pci_quirk_cavium_acs },
  3885. /* APM X-Gene */
  3886. { PCI_VENDOR_ID_AMCC, 0xE004, pci_quirk_xgene_acs },
  3887. /* Ampere Computing */
  3888. { PCI_VENDOR_ID_AMPERE, 0xE005, pci_quirk_xgene_acs },
  3889. { PCI_VENDOR_ID_AMPERE, 0xE006, pci_quirk_xgene_acs },
  3890. { PCI_VENDOR_ID_AMPERE, 0xE007, pci_quirk_xgene_acs },
  3891. { PCI_VENDOR_ID_AMPERE, 0xE008, pci_quirk_xgene_acs },
  3892. { PCI_VENDOR_ID_AMPERE, 0xE009, pci_quirk_xgene_acs },
  3893. { PCI_VENDOR_ID_AMPERE, 0xE00A, pci_quirk_xgene_acs },
  3894. { PCI_VENDOR_ID_AMPERE, 0xE00B, pci_quirk_xgene_acs },
  3895. { PCI_VENDOR_ID_AMPERE, 0xE00C, pci_quirk_xgene_acs },
  3896. { 0 }
  3897. };
  3898. int pci_dev_specific_acs_enabled(struct pci_dev *dev, u16 acs_flags)
  3899. {
  3900. const struct pci_dev_acs_enabled *i;
  3901. int ret;
  3902. /*
  3903. * Allow devices that do not expose standard PCIe ACS capabilities
  3904. * or control to indicate their support here. Multi-function express
  3905. * devices which do not allow internal peer-to-peer between functions,
  3906. * but do not implement PCIe ACS may wish to return true here.
  3907. */
  3908. for (i = pci_dev_acs_enabled; i->acs_enabled; i++) {
  3909. if ((i->vendor == dev->vendor ||
  3910. i->vendor == (u16)PCI_ANY_ID) &&
  3911. (i->device == dev->device ||
  3912. i->device == (u16)PCI_ANY_ID)) {
  3913. ret = i->acs_enabled(dev, acs_flags);
  3914. if (ret >= 0)
  3915. return ret;
  3916. }
  3917. }
  3918. return -ENOTTY;
  3919. }
  3920. /* Config space offset of Root Complex Base Address register */
  3921. #define INTEL_LPC_RCBA_REG 0xf0
  3922. /* 31:14 RCBA address */
  3923. #define INTEL_LPC_RCBA_MASK 0xffffc000
  3924. /* RCBA Enable */
  3925. #define INTEL_LPC_RCBA_ENABLE (1 << 0)
  3926. /* Backbone Scratch Pad Register */
  3927. #define INTEL_BSPR_REG 0x1104
  3928. /* Backbone Peer Non-Posted Disable */
  3929. #define INTEL_BSPR_REG_BPNPD (1 << 8)
  3930. /* Backbone Peer Posted Disable */
  3931. #define INTEL_BSPR_REG_BPPD (1 << 9)
  3932. /* Upstream Peer Decode Configuration Register */
  3933. #define INTEL_UPDCR_REG 0x1114
  3934. /* 5:0 Peer Decode Enable bits */
  3935. #define INTEL_UPDCR_REG_MASK 0x3f
  3936. static int pci_quirk_enable_intel_lpc_acs(struct pci_dev *dev)
  3937. {
  3938. u32 rcba, bspr, updcr;
  3939. void __iomem *rcba_mem;
  3940. /*
  3941. * Read the RCBA register from the LPC (D31:F0). PCH root ports
  3942. * are D28:F* and therefore get probed before LPC, thus we can't
  3943. * use pci_get_slot/pci_read_config_dword here.
  3944. */
  3945. pci_bus_read_config_dword(dev->bus, PCI_DEVFN(31, 0),
  3946. INTEL_LPC_RCBA_REG, &rcba);
  3947. if (!(rcba & INTEL_LPC_RCBA_ENABLE))
  3948. return -EINVAL;
  3949. rcba_mem = ioremap_nocache(rcba & INTEL_LPC_RCBA_MASK,
  3950. PAGE_ALIGN(INTEL_UPDCR_REG));
  3951. if (!rcba_mem)
  3952. return -ENOMEM;
  3953. /*
  3954. * The BSPR can disallow peer cycles, but it's set by soft strap and
  3955. * therefore read-only. If both posted and non-posted peer cycles are
  3956. * disallowed, we're ok. If either are allowed, then we need to use
  3957. * the UPDCR to disable peer decodes for each port. This provides the
  3958. * PCIe ACS equivalent of PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF
  3959. */
  3960. bspr = readl(rcba_mem + INTEL_BSPR_REG);
  3961. bspr &= INTEL_BSPR_REG_BPNPD | INTEL_BSPR_REG_BPPD;
  3962. if (bspr != (INTEL_BSPR_REG_BPNPD | INTEL_BSPR_REG_BPPD)) {
  3963. updcr = readl(rcba_mem + INTEL_UPDCR_REG);
  3964. if (updcr & INTEL_UPDCR_REG_MASK) {
  3965. pci_info(dev, "Disabling UPDCR peer decodes\n");
  3966. updcr &= ~INTEL_UPDCR_REG_MASK;
  3967. writel(updcr, rcba_mem + INTEL_UPDCR_REG);
  3968. }
  3969. }
  3970. iounmap(rcba_mem);
  3971. return 0;
  3972. }
  3973. /* Miscellaneous Port Configuration register */
  3974. #define INTEL_MPC_REG 0xd8
  3975. /* MPC: Invalid Receive Bus Number Check Enable */
  3976. #define INTEL_MPC_REG_IRBNCE (1 << 26)
  3977. static void pci_quirk_enable_intel_rp_mpc_acs(struct pci_dev *dev)
  3978. {
  3979. u32 mpc;
  3980. /*
  3981. * When enabled, the IRBNCE bit of the MPC register enables the
  3982. * equivalent of PCI ACS Source Validation (PCI_ACS_SV), which
  3983. * ensures that requester IDs fall within the bus number range
  3984. * of the bridge. Enable if not already.
  3985. */
  3986. pci_read_config_dword(dev, INTEL_MPC_REG, &mpc);
  3987. if (!(mpc & INTEL_MPC_REG_IRBNCE)) {
  3988. pci_info(dev, "Enabling MPC IRBNCE\n");
  3989. mpc |= INTEL_MPC_REG_IRBNCE;
  3990. pci_write_config_word(dev, INTEL_MPC_REG, mpc);
  3991. }
  3992. }
  3993. static int pci_quirk_enable_intel_pch_acs(struct pci_dev *dev)
  3994. {
  3995. if (!pci_quirk_intel_pch_acs_match(dev))
  3996. return -ENOTTY;
  3997. if (pci_quirk_enable_intel_lpc_acs(dev)) {
  3998. pci_warn(dev, "Failed to enable Intel PCH ACS quirk\n");
  3999. return 0;
  4000. }
  4001. pci_quirk_enable_intel_rp_mpc_acs(dev);
  4002. dev->dev_flags |= PCI_DEV_FLAGS_ACS_ENABLED_QUIRK;
  4003. pci_info(dev, "Intel PCH root port ACS workaround enabled\n");
  4004. return 0;
  4005. }
  4006. static int pci_quirk_enable_intel_spt_pch_acs(struct pci_dev *dev)
  4007. {
  4008. int pos;
  4009. u32 cap, ctrl;
  4010. if (!pci_quirk_intel_spt_pch_acs_match(dev))
  4011. return -ENOTTY;
  4012. pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS);
  4013. if (!pos)
  4014. return -ENOTTY;
  4015. pci_read_config_dword(dev, pos + PCI_ACS_CAP, &cap);
  4016. pci_read_config_dword(dev, pos + INTEL_SPT_ACS_CTRL, &ctrl);
  4017. ctrl |= (cap & PCI_ACS_SV);
  4018. ctrl |= (cap & PCI_ACS_RR);
  4019. ctrl |= (cap & PCI_ACS_CR);
  4020. ctrl |= (cap & PCI_ACS_UF);
  4021. pci_write_config_dword(dev, pos + INTEL_SPT_ACS_CTRL, ctrl);
  4022. pci_info(dev, "Intel SPT PCH root port ACS workaround enabled\n");
  4023. return 0;
  4024. }
  4025. static const struct pci_dev_enable_acs {
  4026. u16 vendor;
  4027. u16 device;
  4028. int (*enable_acs)(struct pci_dev *dev);
  4029. } pci_dev_enable_acs[] = {
  4030. { PCI_VENDOR_ID_INTEL, PCI_ANY_ID, pci_quirk_enable_intel_pch_acs },
  4031. { PCI_VENDOR_ID_INTEL, PCI_ANY_ID, pci_quirk_enable_intel_spt_pch_acs },
  4032. { 0 }
  4033. };
  4034. int pci_dev_specific_enable_acs(struct pci_dev *dev)
  4035. {
  4036. const struct pci_dev_enable_acs *i;
  4037. int ret;
  4038. for (i = pci_dev_enable_acs; i->enable_acs; i++) {
  4039. if ((i->vendor == dev->vendor ||
  4040. i->vendor == (u16)PCI_ANY_ID) &&
  4041. (i->device == dev->device ||
  4042. i->device == (u16)PCI_ANY_ID)) {
  4043. ret = i->enable_acs(dev);
  4044. if (ret >= 0)
  4045. return ret;
  4046. }
  4047. }
  4048. return -ENOTTY;
  4049. }
  4050. /*
  4051. * The PCI capabilities list for Intel DH895xCC VFs (device id 0x0443) with
  4052. * QuickAssist Technology (QAT) is prematurely terminated in hardware. The
  4053. * Next Capability pointer in the MSI Capability Structure should point to
  4054. * the PCIe Capability Structure but is incorrectly hardwired as 0 terminating
  4055. * the list.
  4056. */
  4057. static void quirk_intel_qat_vf_cap(struct pci_dev *pdev)
  4058. {
  4059. int pos, i = 0;
  4060. u8 next_cap;
  4061. u16 reg16, *cap;
  4062. struct pci_cap_saved_state *state;
  4063. /* Bail if the hardware bug is fixed */
  4064. if (pdev->pcie_cap || pci_find_capability(pdev, PCI_CAP_ID_EXP))
  4065. return;
  4066. /* Bail if MSI Capability Structure is not found for some reason */
  4067. pos = pci_find_capability(pdev, PCI_CAP_ID_MSI);
  4068. if (!pos)
  4069. return;
  4070. /*
  4071. * Bail if Next Capability pointer in the MSI Capability Structure
  4072. * is not the expected incorrect 0x00.
  4073. */
  4074. pci_read_config_byte(pdev, pos + 1, &next_cap);
  4075. if (next_cap)
  4076. return;
  4077. /*
  4078. * PCIe Capability Structure is expected to be at 0x50 and should
  4079. * terminate the list (Next Capability pointer is 0x00). Verify
  4080. * Capability Id and Next Capability pointer is as expected.
  4081. * Open-code some of set_pcie_port_type() and pci_cfg_space_size_ext()
  4082. * to correctly set kernel data structures which have already been
  4083. * set incorrectly due to the hardware bug.
  4084. */
  4085. pos = 0x50;
  4086. pci_read_config_word(pdev, pos, &reg16);
  4087. if (reg16 == (0x0000 | PCI_CAP_ID_EXP)) {
  4088. u32 status;
  4089. #ifndef PCI_EXP_SAVE_REGS
  4090. #define PCI_EXP_SAVE_REGS 7
  4091. #endif
  4092. int size = PCI_EXP_SAVE_REGS * sizeof(u16);
  4093. pdev->pcie_cap = pos;
  4094. pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
  4095. pdev->pcie_flags_reg = reg16;
  4096. pci_read_config_word(pdev, pos + PCI_EXP_DEVCAP, &reg16);
  4097. pdev->pcie_mpss = reg16 & PCI_EXP_DEVCAP_PAYLOAD;
  4098. pdev->cfg_size = PCI_CFG_SPACE_EXP_SIZE;
  4099. if (pci_read_config_dword(pdev, PCI_CFG_SPACE_SIZE, &status) !=
  4100. PCIBIOS_SUCCESSFUL || (status == 0xffffffff))
  4101. pdev->cfg_size = PCI_CFG_SPACE_SIZE;
  4102. if (pci_find_saved_cap(pdev, PCI_CAP_ID_EXP))
  4103. return;
  4104. /*
  4105. * Save PCIE cap
  4106. */
  4107. state = kzalloc(sizeof(*state) + size, GFP_KERNEL);
  4108. if (!state)
  4109. return;
  4110. state->cap.cap_nr = PCI_CAP_ID_EXP;
  4111. state->cap.cap_extended = 0;
  4112. state->cap.size = size;
  4113. cap = (u16 *)&state->cap.data[0];
  4114. pcie_capability_read_word(pdev, PCI_EXP_DEVCTL, &cap[i++]);
  4115. pcie_capability_read_word(pdev, PCI_EXP_LNKCTL, &cap[i++]);
  4116. pcie_capability_read_word(pdev, PCI_EXP_SLTCTL, &cap[i++]);
  4117. pcie_capability_read_word(pdev, PCI_EXP_RTCTL, &cap[i++]);
  4118. pcie_capability_read_word(pdev, PCI_EXP_DEVCTL2, &cap[i++]);
  4119. pcie_capability_read_word(pdev, PCI_EXP_LNKCTL2, &cap[i++]);
  4120. pcie_capability_read_word(pdev, PCI_EXP_SLTCTL2, &cap[i++]);
  4121. hlist_add_head(&state->next, &pdev->saved_cap_space);
  4122. }
  4123. }
  4124. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x443, quirk_intel_qat_vf_cap);
  4125. /* FLR may cause some 82579 devices to hang. */
  4126. static void quirk_intel_no_flr(struct pci_dev *dev)
  4127. {
  4128. dev->dev_flags |= PCI_DEV_FLAGS_NO_FLR_RESET;
  4129. }
  4130. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x1502, quirk_intel_no_flr);
  4131. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x1503, quirk_intel_no_flr);
  4132. static void quirk_no_ext_tags(struct pci_dev *pdev)
  4133. {
  4134. struct pci_host_bridge *bridge = pci_find_host_bridge(pdev->bus);
  4135. if (!bridge)
  4136. return;
  4137. bridge->no_ext_tags = 1;
  4138. pci_info(pdev, "disabling Extended Tags (this device can't handle them)\n");
  4139. pci_walk_bus(bridge->bus, pci_configure_extended_tags, NULL);
  4140. }
  4141. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0132, quirk_no_ext_tags);
  4142. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0140, quirk_no_ext_tags);
  4143. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0141, quirk_no_ext_tags);
  4144. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0142, quirk_no_ext_tags);
  4145. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0144, quirk_no_ext_tags);
  4146. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0420, quirk_no_ext_tags);
  4147. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0422, quirk_no_ext_tags);
  4148. #ifdef CONFIG_PCI_ATS
  4149. /*
  4150. * Some devices have a broken ATS implementation causing IOMMU stalls.
  4151. * Don't use ATS for those devices.
  4152. */
  4153. static void quirk_no_ats(struct pci_dev *pdev)
  4154. {
  4155. pci_info(pdev, "disabling ATS (broken on this device)\n");
  4156. pdev->ats_cap = 0;
  4157. }
  4158. /* AMD Stoney platform GPU */
  4159. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x98e4, quirk_no_ats);
  4160. #endif /* CONFIG_PCI_ATS */
  4161. /* Freescale PCIe doesn't support MSI in RC mode */
  4162. static void quirk_fsl_no_msi(struct pci_dev *pdev)
  4163. {
  4164. if (pci_pcie_type(pdev) == PCI_EXP_TYPE_ROOT_PORT)
  4165. pdev->no_msi = 1;
  4166. }
  4167. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_FREESCALE, PCI_ANY_ID, quirk_fsl_no_msi);
  4168. /*
  4169. * GPUs with integrated HDA controller for streaming audio to attached displays
  4170. * need a device link from the HDA controller (consumer) to the GPU (supplier)
  4171. * so that the GPU is powered up whenever the HDA controller is accessed.
  4172. * The GPU and HDA controller are functions 0 and 1 of the same PCI device.
  4173. * The device link stays in place until shutdown (or removal of the PCI device
  4174. * if it's hotplugged). Runtime PM is allowed by default on the HDA controller
  4175. * to prevent it from permanently keeping the GPU awake.
  4176. */
  4177. static void quirk_gpu_hda(struct pci_dev *hda)
  4178. {
  4179. struct pci_dev *gpu;
  4180. if (PCI_FUNC(hda->devfn) != 1)
  4181. return;
  4182. gpu = pci_get_domain_bus_and_slot(pci_domain_nr(hda->bus),
  4183. hda->bus->number,
  4184. PCI_DEVFN(PCI_SLOT(hda->devfn), 0));
  4185. if (!gpu || (gpu->class >> 16) != PCI_BASE_CLASS_DISPLAY) {
  4186. pci_dev_put(gpu);
  4187. return;
  4188. }
  4189. if (!device_link_add(&hda->dev, &gpu->dev,
  4190. DL_FLAG_STATELESS | DL_FLAG_PM_RUNTIME))
  4191. pci_err(hda, "cannot link HDA to GPU %s\n", pci_name(gpu));
  4192. pm_runtime_allow(&hda->dev);
  4193. pci_dev_put(gpu);
  4194. }
  4195. DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_ATI, PCI_ANY_ID,
  4196. PCI_CLASS_MULTIMEDIA_HD_AUDIO, 8, quirk_gpu_hda);
  4197. DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_AMD, PCI_ANY_ID,
  4198. PCI_CLASS_MULTIMEDIA_HD_AUDIO, 8, quirk_gpu_hda);
  4199. DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID,
  4200. PCI_CLASS_MULTIMEDIA_HD_AUDIO, 8, quirk_gpu_hda);