rockchip-efuse.c 7.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307
  1. /*
  2. * Rockchip eFuse Driver
  3. *
  4. * Copyright (c) 2015 Rockchip Electronics Co. Ltd.
  5. * Author: Caesar Wang <wxt@rock-chips.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of version 2 of the GNU General Public License as
  9. * published by the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. */
  16. #include <linux/clk.h>
  17. #include <linux/delay.h>
  18. #include <linux/device.h>
  19. #include <linux/io.h>
  20. #include <linux/module.h>
  21. #include <linux/nvmem-provider.h>
  22. #include <linux/slab.h>
  23. #include <linux/of.h>
  24. #include <linux/of_platform.h>
  25. #include <linux/platform_device.h>
  26. #define RK3288_A_SHIFT 6
  27. #define RK3288_A_MASK 0x3ff
  28. #define RK3288_PGENB BIT(3)
  29. #define RK3288_LOAD BIT(2)
  30. #define RK3288_STROBE BIT(1)
  31. #define RK3288_CSB BIT(0)
  32. #define RK3328_SECURE_SIZES 96
  33. #define RK3328_INT_STATUS 0x0018
  34. #define RK3328_DOUT 0x0020
  35. #define RK3328_AUTO_CTRL 0x0024
  36. #define RK3328_INT_FINISH BIT(0)
  37. #define RK3328_AUTO_ENB BIT(0)
  38. #define RK3328_AUTO_RD BIT(1)
  39. #define RK3399_A_SHIFT 16
  40. #define RK3399_A_MASK 0x3ff
  41. #define RK3399_NBYTES 4
  42. #define RK3399_STROBSFTSEL BIT(9)
  43. #define RK3399_RSB BIT(7)
  44. #define RK3399_PD BIT(5)
  45. #define RK3399_PGENB BIT(3)
  46. #define RK3399_LOAD BIT(2)
  47. #define RK3399_STROBE BIT(1)
  48. #define RK3399_CSB BIT(0)
  49. #define REG_EFUSE_CTRL 0x0000
  50. #define REG_EFUSE_DOUT 0x0004
  51. struct rockchip_efuse_chip {
  52. struct device *dev;
  53. void __iomem *base;
  54. struct clk *clk;
  55. };
  56. static int rockchip_rk3288_efuse_read(void *context, unsigned int offset,
  57. void *val, size_t bytes)
  58. {
  59. struct rockchip_efuse_chip *efuse = context;
  60. u8 *buf = val;
  61. int ret;
  62. ret = clk_prepare_enable(efuse->clk);
  63. if (ret < 0) {
  64. dev_err(efuse->dev, "failed to prepare/enable efuse clk\n");
  65. return ret;
  66. }
  67. writel(RK3288_LOAD | RK3288_PGENB, efuse->base + REG_EFUSE_CTRL);
  68. udelay(1);
  69. while (bytes--) {
  70. writel(readl(efuse->base + REG_EFUSE_CTRL) &
  71. (~(RK3288_A_MASK << RK3288_A_SHIFT)),
  72. efuse->base + REG_EFUSE_CTRL);
  73. writel(readl(efuse->base + REG_EFUSE_CTRL) |
  74. ((offset++ & RK3288_A_MASK) << RK3288_A_SHIFT),
  75. efuse->base + REG_EFUSE_CTRL);
  76. udelay(1);
  77. writel(readl(efuse->base + REG_EFUSE_CTRL) |
  78. RK3288_STROBE, efuse->base + REG_EFUSE_CTRL);
  79. udelay(1);
  80. *buf++ = readb(efuse->base + REG_EFUSE_DOUT);
  81. writel(readl(efuse->base + REG_EFUSE_CTRL) &
  82. (~RK3288_STROBE), efuse->base + REG_EFUSE_CTRL);
  83. udelay(1);
  84. }
  85. /* Switch to standby mode */
  86. writel(RK3288_PGENB | RK3288_CSB, efuse->base + REG_EFUSE_CTRL);
  87. clk_disable_unprepare(efuse->clk);
  88. return 0;
  89. }
  90. static int rockchip_rk3328_efuse_read(void *context, unsigned int offset,
  91. void *val, size_t bytes)
  92. {
  93. struct rockchip_efuse_chip *efuse = context;
  94. unsigned int addr_start, addr_end, addr_offset, addr_len;
  95. u32 out_value, status;
  96. u8 *buf;
  97. int ret, i = 0;
  98. ret = clk_prepare_enable(efuse->clk);
  99. if (ret < 0) {
  100. dev_err(efuse->dev, "failed to prepare/enable efuse clk\n");
  101. return ret;
  102. }
  103. /* 128 Byte efuse, 96 Byte for secure, 32 Byte for non-secure */
  104. offset += RK3328_SECURE_SIZES;
  105. addr_start = rounddown(offset, RK3399_NBYTES) / RK3399_NBYTES;
  106. addr_end = roundup(offset + bytes, RK3399_NBYTES) / RK3399_NBYTES;
  107. addr_offset = offset % RK3399_NBYTES;
  108. addr_len = addr_end - addr_start;
  109. buf = kzalloc(sizeof(*buf) * addr_len * RK3399_NBYTES, GFP_KERNEL);
  110. if (!buf) {
  111. ret = -ENOMEM;
  112. goto nomem;
  113. }
  114. while (addr_len--) {
  115. writel(RK3328_AUTO_RD | RK3328_AUTO_ENB |
  116. ((addr_start++ & RK3399_A_MASK) << RK3399_A_SHIFT),
  117. efuse->base + RK3328_AUTO_CTRL);
  118. udelay(4);
  119. status = readl(efuse->base + RK3328_INT_STATUS);
  120. if (!(status & RK3328_INT_FINISH)) {
  121. ret = -EIO;
  122. goto err;
  123. }
  124. out_value = readl(efuse->base + RK3328_DOUT);
  125. writel(RK3328_INT_FINISH, efuse->base + RK3328_INT_STATUS);
  126. memcpy(&buf[i], &out_value, RK3399_NBYTES);
  127. i += RK3399_NBYTES;
  128. }
  129. memcpy(val, buf + addr_offset, bytes);
  130. err:
  131. kfree(buf);
  132. nomem:
  133. clk_disable_unprepare(efuse->clk);
  134. return ret;
  135. }
  136. static int rockchip_rk3399_efuse_read(void *context, unsigned int offset,
  137. void *val, size_t bytes)
  138. {
  139. struct rockchip_efuse_chip *efuse = context;
  140. unsigned int addr_start, addr_end, addr_offset, addr_len;
  141. u32 out_value;
  142. u8 *buf;
  143. int ret, i = 0;
  144. ret = clk_prepare_enable(efuse->clk);
  145. if (ret < 0) {
  146. dev_err(efuse->dev, "failed to prepare/enable efuse clk\n");
  147. return ret;
  148. }
  149. addr_start = rounddown(offset, RK3399_NBYTES) / RK3399_NBYTES;
  150. addr_end = roundup(offset + bytes, RK3399_NBYTES) / RK3399_NBYTES;
  151. addr_offset = offset % RK3399_NBYTES;
  152. addr_len = addr_end - addr_start;
  153. buf = kzalloc(sizeof(*buf) * addr_len * RK3399_NBYTES, GFP_KERNEL);
  154. if (!buf) {
  155. clk_disable_unprepare(efuse->clk);
  156. return -ENOMEM;
  157. }
  158. writel(RK3399_LOAD | RK3399_PGENB | RK3399_STROBSFTSEL | RK3399_RSB,
  159. efuse->base + REG_EFUSE_CTRL);
  160. udelay(1);
  161. while (addr_len--) {
  162. writel(readl(efuse->base + REG_EFUSE_CTRL) | RK3399_STROBE |
  163. ((addr_start++ & RK3399_A_MASK) << RK3399_A_SHIFT),
  164. efuse->base + REG_EFUSE_CTRL);
  165. udelay(1);
  166. out_value = readl(efuse->base + REG_EFUSE_DOUT);
  167. writel(readl(efuse->base + REG_EFUSE_CTRL) & (~RK3399_STROBE),
  168. efuse->base + REG_EFUSE_CTRL);
  169. udelay(1);
  170. memcpy(&buf[i], &out_value, RK3399_NBYTES);
  171. i += RK3399_NBYTES;
  172. }
  173. /* Switch to standby mode */
  174. writel(RK3399_PD | RK3399_CSB, efuse->base + REG_EFUSE_CTRL);
  175. memcpy(val, buf + addr_offset, bytes);
  176. kfree(buf);
  177. clk_disable_unprepare(efuse->clk);
  178. return 0;
  179. }
  180. static struct nvmem_config econfig = {
  181. .name = "rockchip-efuse",
  182. .stride = 1,
  183. .word_size = 1,
  184. .read_only = true,
  185. };
  186. static const struct of_device_id rockchip_efuse_match[] = {
  187. /* deprecated but kept around for dts binding compatibility */
  188. {
  189. .compatible = "rockchip,rockchip-efuse",
  190. .data = (void *)&rockchip_rk3288_efuse_read,
  191. },
  192. {
  193. .compatible = "rockchip,rk3066a-efuse",
  194. .data = (void *)&rockchip_rk3288_efuse_read,
  195. },
  196. {
  197. .compatible = "rockchip,rk3188-efuse",
  198. .data = (void *)&rockchip_rk3288_efuse_read,
  199. },
  200. {
  201. .compatible = "rockchip,rk3228-efuse",
  202. .data = (void *)&rockchip_rk3288_efuse_read,
  203. },
  204. {
  205. .compatible = "rockchip,rk3288-efuse",
  206. .data = (void *)&rockchip_rk3288_efuse_read,
  207. },
  208. {
  209. .compatible = "rockchip,rk3368-efuse",
  210. .data = (void *)&rockchip_rk3288_efuse_read,
  211. },
  212. {
  213. .compatible = "rockchip,rk3328-efuse",
  214. .data = (void *)&rockchip_rk3328_efuse_read,
  215. },
  216. {
  217. .compatible = "rockchip,rk3399-efuse",
  218. .data = (void *)&rockchip_rk3399_efuse_read,
  219. },
  220. { /* sentinel */},
  221. };
  222. MODULE_DEVICE_TABLE(of, rockchip_efuse_match);
  223. static int rockchip_efuse_probe(struct platform_device *pdev)
  224. {
  225. struct resource *res;
  226. struct nvmem_device *nvmem;
  227. struct rockchip_efuse_chip *efuse;
  228. const void *data;
  229. struct device *dev = &pdev->dev;
  230. data = of_device_get_match_data(dev);
  231. if (!data) {
  232. dev_err(dev, "failed to get match data\n");
  233. return -EINVAL;
  234. }
  235. efuse = devm_kzalloc(dev, sizeof(struct rockchip_efuse_chip),
  236. GFP_KERNEL);
  237. if (!efuse)
  238. return -ENOMEM;
  239. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  240. efuse->base = devm_ioremap_resource(dev, res);
  241. if (IS_ERR(efuse->base))
  242. return PTR_ERR(efuse->base);
  243. efuse->clk = devm_clk_get(dev, "pclk_efuse");
  244. if (IS_ERR(efuse->clk))
  245. return PTR_ERR(efuse->clk);
  246. efuse->dev = dev;
  247. if (of_property_read_u32(dev->of_node, "rockchip,efuse-size",
  248. &econfig.size))
  249. econfig.size = resource_size(res);
  250. econfig.reg_read = data;
  251. econfig.priv = efuse;
  252. econfig.dev = efuse->dev;
  253. nvmem = devm_nvmem_register(dev, &econfig);
  254. return PTR_ERR_OR_ZERO(nvmem);
  255. }
  256. static struct platform_driver rockchip_efuse_driver = {
  257. .probe = rockchip_efuse_probe,
  258. .driver = {
  259. .name = "rockchip-efuse",
  260. .of_match_table = rockchip_efuse_match,
  261. },
  262. };
  263. module_platform_driver(rockchip_efuse_driver);
  264. MODULE_DESCRIPTION("rockchip_efuse driver");
  265. MODULE_LICENSE("GPL v2");