pci.c 67 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2012 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * The full GNU General Public License is included in this distribution in the
  15. * file called LICENSE.
  16. *
  17. * Contact Information:
  18. * wlanfae <wlanfae@realtek.com>
  19. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  20. * Hsinchu 300, Taiwan.
  21. *
  22. * Larry Finger <Larry.Finger@lwfinger.net>
  23. *
  24. *****************************************************************************/
  25. #include "wifi.h"
  26. #include "core.h"
  27. #include "pci.h"
  28. #include "base.h"
  29. #include "ps.h"
  30. #include "efuse.h"
  31. #include <linux/interrupt.h>
  32. #include <linux/export.h>
  33. #include <linux/module.h>
  34. MODULE_AUTHOR("lizhaoming <chaoming_li@realsil.com.cn>");
  35. MODULE_AUTHOR("Realtek WlanFAE <wlanfae@realtek.com>");
  36. MODULE_AUTHOR("Larry Finger <Larry.FInger@lwfinger.net>");
  37. MODULE_LICENSE("GPL");
  38. MODULE_DESCRIPTION("PCI basic driver for rtlwifi");
  39. static const u16 pcibridge_vendors[PCI_BRIDGE_VENDOR_MAX] = {
  40. INTEL_VENDOR_ID,
  41. ATI_VENDOR_ID,
  42. AMD_VENDOR_ID,
  43. SIS_VENDOR_ID
  44. };
  45. static const u8 ac_to_hwq[] = {
  46. VO_QUEUE,
  47. VI_QUEUE,
  48. BE_QUEUE,
  49. BK_QUEUE
  50. };
  51. static u8 _rtl_mac_to_hwqueue(struct ieee80211_hw *hw, struct sk_buff *skb)
  52. {
  53. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  54. __le16 fc = rtl_get_fc(skb);
  55. u8 queue_index = skb_get_queue_mapping(skb);
  56. struct ieee80211_hdr *hdr;
  57. if (unlikely(ieee80211_is_beacon(fc)))
  58. return BEACON_QUEUE;
  59. if (ieee80211_is_mgmt(fc) || ieee80211_is_ctl(fc))
  60. return MGNT_QUEUE;
  61. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192SE)
  62. if (ieee80211_is_nullfunc(fc))
  63. return HIGH_QUEUE;
  64. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8822BE) {
  65. hdr = rtl_get_hdr(skb);
  66. if (is_multicast_ether_addr(hdr->addr1) ||
  67. is_broadcast_ether_addr(hdr->addr1))
  68. return HIGH_QUEUE;
  69. }
  70. return ac_to_hwq[queue_index];
  71. }
  72. /* Update PCI dependent default settings*/
  73. static void _rtl_pci_update_default_setting(struct ieee80211_hw *hw)
  74. {
  75. struct rtl_priv *rtlpriv = rtl_priv(hw);
  76. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  77. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  78. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  79. u8 pcibridge_vendor = pcipriv->ndis_adapter.pcibridge_vendor;
  80. u8 init_aspm;
  81. ppsc->reg_rfps_level = 0;
  82. ppsc->support_aspm = false;
  83. /*Update PCI ASPM setting */
  84. ppsc->const_amdpci_aspm = rtlpci->const_amdpci_aspm;
  85. switch (rtlpci->const_pci_aspm) {
  86. case 0:
  87. /*No ASPM */
  88. break;
  89. case 1:
  90. /*ASPM dynamically enabled/disable. */
  91. ppsc->reg_rfps_level |= RT_RF_LPS_LEVEL_ASPM;
  92. break;
  93. case 2:
  94. /*ASPM with Clock Req dynamically enabled/disable. */
  95. ppsc->reg_rfps_level |= (RT_RF_LPS_LEVEL_ASPM |
  96. RT_RF_OFF_LEVL_CLK_REQ);
  97. break;
  98. case 3:
  99. /* Always enable ASPM and Clock Req
  100. * from initialization to halt.
  101. */
  102. ppsc->reg_rfps_level &= ~(RT_RF_LPS_LEVEL_ASPM);
  103. ppsc->reg_rfps_level |= (RT_RF_PS_LEVEL_ALWAYS_ASPM |
  104. RT_RF_OFF_LEVL_CLK_REQ);
  105. break;
  106. case 4:
  107. /* Always enable ASPM without Clock Req
  108. * from initialization to halt.
  109. */
  110. ppsc->reg_rfps_level &= ~(RT_RF_LPS_LEVEL_ASPM |
  111. RT_RF_OFF_LEVL_CLK_REQ);
  112. ppsc->reg_rfps_level |= RT_RF_PS_LEVEL_ALWAYS_ASPM;
  113. break;
  114. }
  115. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_HALT_NIC;
  116. /*Update Radio OFF setting */
  117. switch (rtlpci->const_hwsw_rfoff_d3) {
  118. case 1:
  119. if (ppsc->reg_rfps_level & RT_RF_LPS_LEVEL_ASPM)
  120. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_ASPM;
  121. break;
  122. case 2:
  123. if (ppsc->reg_rfps_level & RT_RF_LPS_LEVEL_ASPM)
  124. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_ASPM;
  125. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_HALT_NIC;
  126. break;
  127. case 3:
  128. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_PCI_D3;
  129. break;
  130. }
  131. /*Set HW definition to determine if it supports ASPM. */
  132. switch (rtlpci->const_support_pciaspm) {
  133. case 0:
  134. /*Not support ASPM. */
  135. ppsc->support_aspm = false;
  136. break;
  137. case 1:
  138. /*Support ASPM. */
  139. ppsc->support_aspm = true;
  140. ppsc->support_backdoor = true;
  141. break;
  142. case 2:
  143. /*ASPM value set by chipset. */
  144. if (pcibridge_vendor == PCI_BRIDGE_VENDOR_INTEL)
  145. ppsc->support_aspm = true;
  146. break;
  147. default:
  148. pr_err("switch case %#x not processed\n",
  149. rtlpci->const_support_pciaspm);
  150. break;
  151. }
  152. /* toshiba aspm issue, toshiba will set aspm selfly
  153. * so we should not set aspm in driver
  154. */
  155. pci_read_config_byte(rtlpci->pdev, 0x80, &init_aspm);
  156. if (rtlpriv->rtlhal.hw_type == HARDWARE_TYPE_RTL8192SE &&
  157. init_aspm == 0x43)
  158. ppsc->support_aspm = false;
  159. }
  160. static bool _rtl_pci_platform_switch_device_pci_aspm(
  161. struct ieee80211_hw *hw,
  162. u8 value)
  163. {
  164. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  165. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  166. if (rtlhal->hw_type != HARDWARE_TYPE_RTL8192SE)
  167. value |= 0x40;
  168. pci_write_config_byte(rtlpci->pdev, 0x80, value);
  169. return false;
  170. }
  171. /*When we set 0x01 to enable clk request. Set 0x0 to disable clk req.*/
  172. static void _rtl_pci_switch_clk_req(struct ieee80211_hw *hw, u8 value)
  173. {
  174. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  175. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  176. pci_write_config_byte(rtlpci->pdev, 0x81, value);
  177. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192SE)
  178. udelay(100);
  179. }
  180. /*Disable RTL8192SE ASPM & Disable Pci Bridge ASPM*/
  181. static void rtl_pci_disable_aspm(struct ieee80211_hw *hw)
  182. {
  183. struct rtl_priv *rtlpriv = rtl_priv(hw);
  184. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  185. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  186. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  187. u8 pcibridge_vendor = pcipriv->ndis_adapter.pcibridge_vendor;
  188. u8 num4bytes = pcipriv->ndis_adapter.num4bytes;
  189. /*Retrieve original configuration settings. */
  190. u8 linkctrl_reg = pcipriv->ndis_adapter.linkctrl_reg;
  191. u16 pcibridge_linkctrlreg = pcipriv->ndis_adapter.
  192. pcibridge_linkctrlreg;
  193. u16 aspmlevel = 0;
  194. u8 tmp_u1b = 0;
  195. if (!ppsc->support_aspm)
  196. return;
  197. if (pcibridge_vendor == PCI_BRIDGE_VENDOR_UNKNOWN) {
  198. RT_TRACE(rtlpriv, COMP_POWER, DBG_TRACE,
  199. "PCI(Bridge) UNKNOWN\n");
  200. return;
  201. }
  202. if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_CLK_REQ) {
  203. RT_CLEAR_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_CLK_REQ);
  204. _rtl_pci_switch_clk_req(hw, 0x0);
  205. }
  206. /*for promising device will in L0 state after an I/O. */
  207. pci_read_config_byte(rtlpci->pdev, 0x80, &tmp_u1b);
  208. /*Set corresponding value. */
  209. aspmlevel |= BIT(0) | BIT(1);
  210. linkctrl_reg &= ~aspmlevel;
  211. pcibridge_linkctrlreg &= ~(BIT(0) | BIT(1));
  212. _rtl_pci_platform_switch_device_pci_aspm(hw, linkctrl_reg);
  213. udelay(50);
  214. /*4 Disable Pci Bridge ASPM */
  215. pci_write_config_byte(rtlpci->pdev, (num4bytes << 2),
  216. pcibridge_linkctrlreg);
  217. udelay(50);
  218. }
  219. /*Enable RTL8192SE ASPM & Enable Pci Bridge ASPM for
  220. *power saving We should follow the sequence to enable
  221. *RTL8192SE first then enable Pci Bridge ASPM
  222. *or the system will show bluescreen.
  223. */
  224. static void rtl_pci_enable_aspm(struct ieee80211_hw *hw)
  225. {
  226. struct rtl_priv *rtlpriv = rtl_priv(hw);
  227. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  228. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  229. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  230. u8 pcibridge_vendor = pcipriv->ndis_adapter.pcibridge_vendor;
  231. u8 num4bytes = pcipriv->ndis_adapter.num4bytes;
  232. u16 aspmlevel;
  233. u8 u_pcibridge_aspmsetting;
  234. u8 u_device_aspmsetting;
  235. if (!ppsc->support_aspm)
  236. return;
  237. if (pcibridge_vendor == PCI_BRIDGE_VENDOR_UNKNOWN) {
  238. RT_TRACE(rtlpriv, COMP_POWER, DBG_TRACE,
  239. "PCI(Bridge) UNKNOWN\n");
  240. return;
  241. }
  242. /*4 Enable Pci Bridge ASPM */
  243. u_pcibridge_aspmsetting =
  244. pcipriv->ndis_adapter.pcibridge_linkctrlreg |
  245. rtlpci->const_hostpci_aspm_setting;
  246. if (pcibridge_vendor == PCI_BRIDGE_VENDOR_INTEL)
  247. u_pcibridge_aspmsetting &= ~BIT(0);
  248. pci_write_config_byte(rtlpci->pdev, (num4bytes << 2),
  249. u_pcibridge_aspmsetting);
  250. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  251. "PlatformEnableASPM(): Write reg[%x] = %x\n",
  252. (pcipriv->ndis_adapter.pcibridge_pciehdr_offset + 0x10),
  253. u_pcibridge_aspmsetting);
  254. udelay(50);
  255. /*Get ASPM level (with/without Clock Req) */
  256. aspmlevel = rtlpci->const_devicepci_aspm_setting;
  257. u_device_aspmsetting = pcipriv->ndis_adapter.linkctrl_reg;
  258. /*_rtl_pci_platform_switch_device_pci_aspm(dev,*/
  259. /*(priv->ndis_adapter.linkctrl_reg | ASPMLevel)); */
  260. u_device_aspmsetting |= aspmlevel;
  261. _rtl_pci_platform_switch_device_pci_aspm(hw, u_device_aspmsetting);
  262. if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_CLK_REQ) {
  263. _rtl_pci_switch_clk_req(hw, (ppsc->reg_rfps_level &
  264. RT_RF_OFF_LEVL_CLK_REQ) ? 1 : 0);
  265. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_CLK_REQ);
  266. }
  267. udelay(100);
  268. }
  269. static bool rtl_pci_get_amd_l1_patch(struct ieee80211_hw *hw)
  270. {
  271. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  272. bool status = false;
  273. u8 offset_e0;
  274. unsigned int offset_e4;
  275. pci_write_config_byte(rtlpci->pdev, 0xe0, 0xa0);
  276. pci_read_config_byte(rtlpci->pdev, 0xe0, &offset_e0);
  277. if (offset_e0 == 0xA0) {
  278. pci_read_config_dword(rtlpci->pdev, 0xe4, &offset_e4);
  279. if (offset_e4 & BIT(23))
  280. status = true;
  281. }
  282. return status;
  283. }
  284. static bool rtl_pci_check_buddy_priv(struct ieee80211_hw *hw,
  285. struct rtl_priv **buddy_priv)
  286. {
  287. struct rtl_priv *rtlpriv = rtl_priv(hw);
  288. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  289. bool find_buddy_priv = false;
  290. struct rtl_priv *tpriv;
  291. struct rtl_pci_priv *tpcipriv = NULL;
  292. if (!list_empty(&rtlpriv->glb_var->glb_priv_list)) {
  293. list_for_each_entry(tpriv, &rtlpriv->glb_var->glb_priv_list,
  294. list) {
  295. tpcipriv = (struct rtl_pci_priv *)tpriv->priv;
  296. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  297. "pcipriv->ndis_adapter.funcnumber %x\n",
  298. pcipriv->ndis_adapter.funcnumber);
  299. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  300. "tpcipriv->ndis_adapter.funcnumber %x\n",
  301. tpcipriv->ndis_adapter.funcnumber);
  302. if (pcipriv->ndis_adapter.busnumber ==
  303. tpcipriv->ndis_adapter.busnumber &&
  304. pcipriv->ndis_adapter.devnumber ==
  305. tpcipriv->ndis_adapter.devnumber &&
  306. pcipriv->ndis_adapter.funcnumber !=
  307. tpcipriv->ndis_adapter.funcnumber) {
  308. find_buddy_priv = true;
  309. break;
  310. }
  311. }
  312. }
  313. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  314. "find_buddy_priv %d\n", find_buddy_priv);
  315. if (find_buddy_priv)
  316. *buddy_priv = tpriv;
  317. return find_buddy_priv;
  318. }
  319. static void rtl_pci_get_linkcontrol_field(struct ieee80211_hw *hw)
  320. {
  321. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  322. struct rtl_pci *rtlpci = rtl_pcidev(pcipriv);
  323. u8 capabilityoffset = pcipriv->ndis_adapter.pcibridge_pciehdr_offset;
  324. u8 linkctrl_reg;
  325. u8 num4bbytes;
  326. num4bbytes = (capabilityoffset + 0x10) / 4;
  327. /*Read Link Control Register */
  328. pci_read_config_byte(rtlpci->pdev, (num4bbytes << 2), &linkctrl_reg);
  329. pcipriv->ndis_adapter.pcibridge_linkctrlreg = linkctrl_reg;
  330. }
  331. static void rtl_pci_parse_configuration(struct pci_dev *pdev,
  332. struct ieee80211_hw *hw)
  333. {
  334. struct rtl_priv *rtlpriv = rtl_priv(hw);
  335. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  336. u8 tmp;
  337. u16 linkctrl_reg;
  338. /*Link Control Register */
  339. pcie_capability_read_word(pdev, PCI_EXP_LNKCTL, &linkctrl_reg);
  340. pcipriv->ndis_adapter.linkctrl_reg = (u8)linkctrl_reg;
  341. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, "Link Control Register =%x\n",
  342. pcipriv->ndis_adapter.linkctrl_reg);
  343. pci_read_config_byte(pdev, 0x98, &tmp);
  344. tmp |= BIT(4);
  345. pci_write_config_byte(pdev, 0x98, tmp);
  346. tmp = 0x17;
  347. pci_write_config_byte(pdev, 0x70f, tmp);
  348. }
  349. static void rtl_pci_init_aspm(struct ieee80211_hw *hw)
  350. {
  351. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  352. _rtl_pci_update_default_setting(hw);
  353. if (ppsc->reg_rfps_level & RT_RF_PS_LEVEL_ALWAYS_ASPM) {
  354. /*Always enable ASPM & Clock Req. */
  355. rtl_pci_enable_aspm(hw);
  356. RT_SET_PS_LEVEL(ppsc, RT_RF_PS_LEVEL_ALWAYS_ASPM);
  357. }
  358. }
  359. static void _rtl_pci_io_handler_init(struct device *dev,
  360. struct ieee80211_hw *hw)
  361. {
  362. struct rtl_priv *rtlpriv = rtl_priv(hw);
  363. rtlpriv->io.dev = dev;
  364. rtlpriv->io.write8_async = pci_write8_async;
  365. rtlpriv->io.write16_async = pci_write16_async;
  366. rtlpriv->io.write32_async = pci_write32_async;
  367. rtlpriv->io.read8_sync = pci_read8_sync;
  368. rtlpriv->io.read16_sync = pci_read16_sync;
  369. rtlpriv->io.read32_sync = pci_read32_sync;
  370. }
  371. static bool _rtl_update_earlymode_info(struct ieee80211_hw *hw,
  372. struct sk_buff *skb,
  373. struct rtl_tcb_desc *tcb_desc, u8 tid)
  374. {
  375. struct rtl_priv *rtlpriv = rtl_priv(hw);
  376. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  377. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  378. struct sk_buff *next_skb;
  379. u8 additionlen = FCS_LEN;
  380. /* here open is 4, wep/tkip is 8, aes is 12*/
  381. if (info->control.hw_key)
  382. additionlen += info->control.hw_key->icv_len;
  383. /* The most skb num is 6 */
  384. tcb_desc->empkt_num = 0;
  385. spin_lock_bh(&rtlpriv->locks.waitq_lock);
  386. skb_queue_walk(&rtlpriv->mac80211.skb_waitq[tid], next_skb) {
  387. struct ieee80211_tx_info *next_info;
  388. next_info = IEEE80211_SKB_CB(next_skb);
  389. if (next_info->flags & IEEE80211_TX_CTL_AMPDU) {
  390. tcb_desc->empkt_len[tcb_desc->empkt_num] =
  391. next_skb->len + additionlen;
  392. tcb_desc->empkt_num++;
  393. } else {
  394. break;
  395. }
  396. if (skb_queue_is_last(&rtlpriv->mac80211.skb_waitq[tid],
  397. next_skb))
  398. break;
  399. if (tcb_desc->empkt_num >= rtlhal->max_earlymode_num)
  400. break;
  401. }
  402. spin_unlock_bh(&rtlpriv->locks.waitq_lock);
  403. return true;
  404. }
  405. /* just for early mode now */
  406. static void _rtl_pci_tx_chk_waitq(struct ieee80211_hw *hw)
  407. {
  408. struct rtl_priv *rtlpriv = rtl_priv(hw);
  409. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  410. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  411. struct sk_buff *skb = NULL;
  412. struct ieee80211_tx_info *info = NULL;
  413. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  414. int tid;
  415. if (!rtlpriv->rtlhal.earlymode_enable)
  416. return;
  417. if (rtlpriv->dm.supp_phymode_switch &&
  418. (rtlpriv->easy_concurrent_ctl.switch_in_process ||
  419. (rtlpriv->buddy_priv &&
  420. rtlpriv->buddy_priv->easy_concurrent_ctl.switch_in_process)))
  421. return;
  422. /* we just use em for BE/BK/VI/VO */
  423. for (tid = 7; tid >= 0; tid--) {
  424. u8 hw_queue = ac_to_hwq[rtl_tid_to_ac(tid)];
  425. struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[hw_queue];
  426. while (!mac->act_scanning &&
  427. rtlpriv->psc.rfpwr_state == ERFON) {
  428. struct rtl_tcb_desc tcb_desc;
  429. memset(&tcb_desc, 0, sizeof(struct rtl_tcb_desc));
  430. spin_lock_bh(&rtlpriv->locks.waitq_lock);
  431. if (!skb_queue_empty(&mac->skb_waitq[tid]) &&
  432. (ring->entries - skb_queue_len(&ring->queue) >
  433. rtlhal->max_earlymode_num)) {
  434. skb = skb_dequeue(&mac->skb_waitq[tid]);
  435. } else {
  436. spin_unlock_bh(&rtlpriv->locks.waitq_lock);
  437. break;
  438. }
  439. spin_unlock_bh(&rtlpriv->locks.waitq_lock);
  440. /* Some macaddr can't do early mode. like
  441. * multicast/broadcast/no_qos data
  442. */
  443. info = IEEE80211_SKB_CB(skb);
  444. if (info->flags & IEEE80211_TX_CTL_AMPDU)
  445. _rtl_update_earlymode_info(hw, skb,
  446. &tcb_desc, tid);
  447. rtlpriv->intf_ops->adapter_tx(hw, NULL, skb, &tcb_desc);
  448. }
  449. }
  450. }
  451. static void _rtl_pci_tx_isr(struct ieee80211_hw *hw, int prio)
  452. {
  453. struct rtl_priv *rtlpriv = rtl_priv(hw);
  454. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  455. struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[prio];
  456. while (skb_queue_len(&ring->queue)) {
  457. struct sk_buff *skb;
  458. struct ieee80211_tx_info *info;
  459. __le16 fc;
  460. u8 tid;
  461. u8 *entry;
  462. if (rtlpriv->use_new_trx_flow)
  463. entry = (u8 *)(&ring->buffer_desc[ring->idx]);
  464. else
  465. entry = (u8 *)(&ring->desc[ring->idx]);
  466. if (!rtlpriv->cfg->ops->is_tx_desc_closed(hw, prio, ring->idx))
  467. return;
  468. ring->idx = (ring->idx + 1) % ring->entries;
  469. skb = __skb_dequeue(&ring->queue);
  470. pci_unmap_single(rtlpci->pdev,
  471. rtlpriv->cfg->ops->
  472. get_desc(hw, (u8 *)entry, true,
  473. HW_DESC_TXBUFF_ADDR),
  474. skb->len, PCI_DMA_TODEVICE);
  475. /* remove early mode header */
  476. if (rtlpriv->rtlhal.earlymode_enable)
  477. skb_pull(skb, EM_HDR_LEN);
  478. RT_TRACE(rtlpriv, (COMP_INTR | COMP_SEND), DBG_TRACE,
  479. "new ring->idx:%d, free: skb_queue_len:%d, free: seq:%x\n",
  480. ring->idx,
  481. skb_queue_len(&ring->queue),
  482. *(u16 *)(skb->data + 22));
  483. if (prio == TXCMD_QUEUE) {
  484. dev_kfree_skb(skb);
  485. goto tx_status_ok;
  486. }
  487. /* for sw LPS, just after NULL skb send out, we can
  488. * sure AP knows we are sleeping, we should not let
  489. * rf sleep
  490. */
  491. fc = rtl_get_fc(skb);
  492. if (ieee80211_is_nullfunc(fc)) {
  493. if (ieee80211_has_pm(fc)) {
  494. rtlpriv->mac80211.offchan_delay = true;
  495. rtlpriv->psc.state_inap = true;
  496. } else {
  497. rtlpriv->psc.state_inap = false;
  498. }
  499. }
  500. if (ieee80211_is_action(fc)) {
  501. struct ieee80211_mgmt *action_frame =
  502. (struct ieee80211_mgmt *)skb->data;
  503. if (action_frame->u.action.u.ht_smps.action ==
  504. WLAN_HT_ACTION_SMPS) {
  505. dev_kfree_skb(skb);
  506. goto tx_status_ok;
  507. }
  508. }
  509. /* update tid tx pkt num */
  510. tid = rtl_get_tid(skb);
  511. if (tid <= 7)
  512. rtlpriv->link_info.tidtx_inperiod[tid]++;
  513. info = IEEE80211_SKB_CB(skb);
  514. ieee80211_tx_info_clear_status(info);
  515. info->flags |= IEEE80211_TX_STAT_ACK;
  516. /*info->status.rates[0].count = 1; */
  517. ieee80211_tx_status_irqsafe(hw, skb);
  518. if ((ring->entries - skb_queue_len(&ring->queue)) <= 4) {
  519. RT_TRACE(rtlpriv, COMP_ERR, DBG_DMESG,
  520. "more desc left, wake skb_queue@%d, ring->idx = %d, skb_queue_len = 0x%x\n",
  521. prio, ring->idx,
  522. skb_queue_len(&ring->queue));
  523. ieee80211_wake_queue(hw, skb_get_queue_mapping(skb));
  524. }
  525. tx_status_ok:
  526. skb = NULL;
  527. }
  528. if (((rtlpriv->link_info.num_rx_inperiod +
  529. rtlpriv->link_info.num_tx_inperiod) > 8) ||
  530. rtlpriv->link_info.num_rx_inperiod > 2)
  531. rtl_lps_leave(hw);
  532. }
  533. static int _rtl_pci_init_one_rxdesc(struct ieee80211_hw *hw,
  534. struct sk_buff *new_skb, u8 *entry,
  535. int rxring_idx, int desc_idx)
  536. {
  537. struct rtl_priv *rtlpriv = rtl_priv(hw);
  538. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  539. u32 bufferaddress;
  540. u8 tmp_one = 1;
  541. struct sk_buff *skb;
  542. if (likely(new_skb)) {
  543. skb = new_skb;
  544. goto remap;
  545. }
  546. skb = dev_alloc_skb(rtlpci->rxbuffersize);
  547. if (!skb)
  548. return 0;
  549. remap:
  550. /* just set skb->cb to mapping addr for pci_unmap_single use */
  551. *((dma_addr_t *)skb->cb) =
  552. pci_map_single(rtlpci->pdev, skb_tail_pointer(skb),
  553. rtlpci->rxbuffersize, PCI_DMA_FROMDEVICE);
  554. bufferaddress = *((dma_addr_t *)skb->cb);
  555. if (pci_dma_mapping_error(rtlpci->pdev, bufferaddress))
  556. return 0;
  557. rtlpci->rx_ring[rxring_idx].rx_buf[desc_idx] = skb;
  558. if (rtlpriv->use_new_trx_flow) {
  559. /* skb->cb may be 64 bit address */
  560. rtlpriv->cfg->ops->set_desc(hw, (u8 *)entry, false,
  561. HW_DESC_RX_PREPARE,
  562. (u8 *)(dma_addr_t *)skb->cb);
  563. } else {
  564. rtlpriv->cfg->ops->set_desc(hw, (u8 *)entry, false,
  565. HW_DESC_RXBUFF_ADDR,
  566. (u8 *)&bufferaddress);
  567. rtlpriv->cfg->ops->set_desc(hw, (u8 *)entry, false,
  568. HW_DESC_RXPKT_LEN,
  569. (u8 *)&rtlpci->rxbuffersize);
  570. rtlpriv->cfg->ops->set_desc(hw, (u8 *)entry, false,
  571. HW_DESC_RXOWN,
  572. (u8 *)&tmp_one);
  573. }
  574. return 1;
  575. }
  576. /* inorder to receive 8K AMSDU we have set skb to
  577. * 9100bytes in init rx ring, but if this packet is
  578. * not a AMSDU, this large packet will be sent to
  579. * TCP/IP directly, this cause big packet ping fail
  580. * like: "ping -s 65507", so here we will realloc skb
  581. * based on the true size of packet, Mac80211
  582. * Probably will do it better, but does not yet.
  583. *
  584. * Some platform will fail when alloc skb sometimes.
  585. * in this condition, we will send the old skb to
  586. * mac80211 directly, this will not cause any other
  587. * issues, but only this packet will be lost by TCP/IP
  588. */
  589. static void _rtl_pci_rx_to_mac80211(struct ieee80211_hw *hw,
  590. struct sk_buff *skb,
  591. struct ieee80211_rx_status rx_status)
  592. {
  593. if (unlikely(!rtl_action_proc(hw, skb, false))) {
  594. dev_kfree_skb_any(skb);
  595. } else {
  596. struct sk_buff *uskb = NULL;
  597. uskb = dev_alloc_skb(skb->len + 128);
  598. if (likely(uskb)) {
  599. memcpy(IEEE80211_SKB_RXCB(uskb), &rx_status,
  600. sizeof(rx_status));
  601. skb_put_data(uskb, skb->data, skb->len);
  602. dev_kfree_skb_any(skb);
  603. ieee80211_rx_irqsafe(hw, uskb);
  604. } else {
  605. ieee80211_rx_irqsafe(hw, skb);
  606. }
  607. }
  608. }
  609. /*hsisr interrupt handler*/
  610. static void _rtl_pci_hs_interrupt(struct ieee80211_hw *hw)
  611. {
  612. struct rtl_priv *rtlpriv = rtl_priv(hw);
  613. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  614. rtl_write_byte(rtlpriv, rtlpriv->cfg->maps[MAC_HSISR],
  615. rtl_read_byte(rtlpriv, rtlpriv->cfg->maps[MAC_HSISR]) |
  616. rtlpci->sys_irq_mask);
  617. }
  618. static void _rtl_pci_rx_interrupt(struct ieee80211_hw *hw)
  619. {
  620. struct rtl_priv *rtlpriv = rtl_priv(hw);
  621. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  622. int rxring_idx = RTL_PCI_RX_MPDU_QUEUE;
  623. struct ieee80211_rx_status rx_status = { 0 };
  624. unsigned int count = rtlpci->rxringcount;
  625. u8 own;
  626. u8 tmp_one;
  627. bool unicast = false;
  628. u8 hw_queue = 0;
  629. unsigned int rx_remained_cnt = 0;
  630. struct rtl_stats stats = {
  631. .signal = 0,
  632. .rate = 0,
  633. };
  634. /*RX NORMAL PKT */
  635. while (count--) {
  636. struct ieee80211_hdr *hdr;
  637. __le16 fc;
  638. u16 len;
  639. /*rx buffer descriptor */
  640. struct rtl_rx_buffer_desc *buffer_desc = NULL;
  641. /*if use new trx flow, it means wifi info */
  642. struct rtl_rx_desc *pdesc = NULL;
  643. /*rx pkt */
  644. struct sk_buff *skb = rtlpci->rx_ring[rxring_idx].rx_buf[
  645. rtlpci->rx_ring[rxring_idx].idx];
  646. struct sk_buff *new_skb;
  647. if (rtlpriv->use_new_trx_flow) {
  648. if (rx_remained_cnt == 0)
  649. rx_remained_cnt =
  650. rtlpriv->cfg->ops->rx_desc_buff_remained_cnt(hw,
  651. hw_queue);
  652. if (rx_remained_cnt == 0)
  653. return;
  654. buffer_desc = &rtlpci->rx_ring[rxring_idx].buffer_desc[
  655. rtlpci->rx_ring[rxring_idx].idx];
  656. pdesc = (struct rtl_rx_desc *)skb->data;
  657. } else { /* rx descriptor */
  658. pdesc = &rtlpci->rx_ring[rxring_idx].desc[
  659. rtlpci->rx_ring[rxring_idx].idx];
  660. own = (u8)rtlpriv->cfg->ops->get_desc(hw, (u8 *)pdesc,
  661. false,
  662. HW_DESC_OWN);
  663. if (own) /* wait data to be filled by hardware */
  664. return;
  665. }
  666. /* Reaching this point means: data is filled already
  667. * AAAAAAttention !!!
  668. * We can NOT access 'skb' before 'pci_unmap_single'
  669. */
  670. pci_unmap_single(rtlpci->pdev, *((dma_addr_t *)skb->cb),
  671. rtlpci->rxbuffersize, PCI_DMA_FROMDEVICE);
  672. /* get a new skb - if fail, old one will be reused */
  673. new_skb = dev_alloc_skb(rtlpci->rxbuffersize);
  674. if (unlikely(!new_skb))
  675. goto no_new;
  676. memset(&rx_status, 0, sizeof(rx_status));
  677. rtlpriv->cfg->ops->query_rx_desc(hw, &stats,
  678. &rx_status, (u8 *)pdesc, skb);
  679. if (rtlpriv->use_new_trx_flow)
  680. rtlpriv->cfg->ops->rx_check_dma_ok(hw,
  681. (u8 *)buffer_desc,
  682. hw_queue);
  683. len = rtlpriv->cfg->ops->get_desc(hw, (u8 *)pdesc, false,
  684. HW_DESC_RXPKT_LEN);
  685. if (skb->end - skb->tail > len) {
  686. skb_put(skb, len);
  687. if (rtlpriv->use_new_trx_flow)
  688. skb_reserve(skb, stats.rx_drvinfo_size +
  689. stats.rx_bufshift + 24);
  690. else
  691. skb_reserve(skb, stats.rx_drvinfo_size +
  692. stats.rx_bufshift);
  693. } else {
  694. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  695. "skb->end - skb->tail = %d, len is %d\n",
  696. skb->end - skb->tail, len);
  697. dev_kfree_skb_any(skb);
  698. goto new_trx_end;
  699. }
  700. /* handle command packet here */
  701. if (rtlpriv->cfg->ops->rx_command_packet &&
  702. rtlpriv->cfg->ops->rx_command_packet(hw, &stats, skb)) {
  703. dev_kfree_skb_any(skb);
  704. goto new_trx_end;
  705. }
  706. /* NOTICE This can not be use for mac80211,
  707. * this is done in mac80211 code,
  708. * if done here sec DHCP will fail
  709. * skb_trim(skb, skb->len - 4);
  710. */
  711. hdr = rtl_get_hdr(skb);
  712. fc = rtl_get_fc(skb);
  713. if (!stats.crc && !stats.hwerror) {
  714. memcpy(IEEE80211_SKB_RXCB(skb), &rx_status,
  715. sizeof(rx_status));
  716. if (is_broadcast_ether_addr(hdr->addr1)) {
  717. ;/*TODO*/
  718. } else if (is_multicast_ether_addr(hdr->addr1)) {
  719. ;/*TODO*/
  720. } else {
  721. unicast = true;
  722. rtlpriv->stats.rxbytesunicast += skb->len;
  723. }
  724. rtl_is_special_data(hw, skb, false, true);
  725. if (ieee80211_is_data(fc)) {
  726. rtlpriv->cfg->ops->led_control(hw, LED_CTL_RX);
  727. if (unicast)
  728. rtlpriv->link_info.num_rx_inperiod++;
  729. }
  730. rtl_collect_scan_list(hw, skb);
  731. /* static bcn for roaming */
  732. rtl_beacon_statistic(hw, skb);
  733. rtl_p2p_info(hw, (void *)skb->data, skb->len);
  734. /* for sw lps */
  735. rtl_swlps_beacon(hw, (void *)skb->data, skb->len);
  736. rtl_recognize_peer(hw, (void *)skb->data, skb->len);
  737. if (rtlpriv->mac80211.opmode == NL80211_IFTYPE_AP &&
  738. rtlpriv->rtlhal.current_bandtype == BAND_ON_2_4G &&
  739. (ieee80211_is_beacon(fc) ||
  740. ieee80211_is_probe_resp(fc))) {
  741. dev_kfree_skb_any(skb);
  742. } else {
  743. _rtl_pci_rx_to_mac80211(hw, skb, rx_status);
  744. }
  745. } else {
  746. dev_kfree_skb_any(skb);
  747. }
  748. new_trx_end:
  749. if (rtlpriv->use_new_trx_flow) {
  750. rtlpci->rx_ring[hw_queue].next_rx_rp += 1;
  751. rtlpci->rx_ring[hw_queue].next_rx_rp %=
  752. RTL_PCI_MAX_RX_COUNT;
  753. rx_remained_cnt--;
  754. rtl_write_word(rtlpriv, 0x3B4,
  755. rtlpci->rx_ring[hw_queue].next_rx_rp);
  756. }
  757. if (((rtlpriv->link_info.num_rx_inperiod +
  758. rtlpriv->link_info.num_tx_inperiod) > 8) ||
  759. rtlpriv->link_info.num_rx_inperiod > 2)
  760. rtl_lps_leave(hw);
  761. skb = new_skb;
  762. no_new:
  763. if (rtlpriv->use_new_trx_flow) {
  764. _rtl_pci_init_one_rxdesc(hw, skb, (u8 *)buffer_desc,
  765. rxring_idx,
  766. rtlpci->rx_ring[rxring_idx].idx);
  767. } else {
  768. _rtl_pci_init_one_rxdesc(hw, skb, (u8 *)pdesc,
  769. rxring_idx,
  770. rtlpci->rx_ring[rxring_idx].idx);
  771. if (rtlpci->rx_ring[rxring_idx].idx ==
  772. rtlpci->rxringcount - 1)
  773. rtlpriv->cfg->ops->set_desc(hw, (u8 *)pdesc,
  774. false,
  775. HW_DESC_RXERO,
  776. (u8 *)&tmp_one);
  777. }
  778. rtlpci->rx_ring[rxring_idx].idx =
  779. (rtlpci->rx_ring[rxring_idx].idx + 1) %
  780. rtlpci->rxringcount;
  781. }
  782. }
  783. static irqreturn_t _rtl_pci_interrupt(int irq, void *dev_id)
  784. {
  785. struct ieee80211_hw *hw = dev_id;
  786. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  787. struct rtl_priv *rtlpriv = rtl_priv(hw);
  788. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  789. unsigned long flags;
  790. struct rtl_int intvec = {0};
  791. irqreturn_t ret = IRQ_HANDLED;
  792. if (rtlpci->irq_enabled == 0)
  793. return ret;
  794. spin_lock_irqsave(&rtlpriv->locks.irq_th_lock, flags);
  795. rtlpriv->cfg->ops->disable_interrupt(hw);
  796. /*read ISR: 4/8bytes */
  797. rtlpriv->cfg->ops->interrupt_recognized(hw, &intvec);
  798. /*Shared IRQ or HW disappeared */
  799. if (!intvec.inta || intvec.inta == 0xffff)
  800. goto done;
  801. /*<1> beacon related */
  802. if (intvec.inta & rtlpriv->cfg->maps[RTL_IMR_TBDOK])
  803. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  804. "beacon ok interrupt!\n");
  805. if (unlikely(intvec.inta & rtlpriv->cfg->maps[RTL_IMR_TBDER]))
  806. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  807. "beacon err interrupt!\n");
  808. if (intvec.inta & rtlpriv->cfg->maps[RTL_IMR_BDOK])
  809. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE, "beacon interrupt!\n");
  810. if (intvec.inta & rtlpriv->cfg->maps[RTL_IMR_BCNINT]) {
  811. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  812. "prepare beacon for interrupt!\n");
  813. tasklet_schedule(&rtlpriv->works.irq_prepare_bcn_tasklet);
  814. }
  815. /*<2> Tx related */
  816. if (unlikely(intvec.intb & rtlpriv->cfg->maps[RTL_IMR_TXFOVW]))
  817. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING, "IMR_TXFOVW!\n");
  818. if (intvec.inta & rtlpriv->cfg->maps[RTL_IMR_MGNTDOK]) {
  819. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  820. "Manage ok interrupt!\n");
  821. _rtl_pci_tx_isr(hw, MGNT_QUEUE);
  822. }
  823. if (intvec.inta & rtlpriv->cfg->maps[RTL_IMR_HIGHDOK]) {
  824. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  825. "HIGH_QUEUE ok interrupt!\n");
  826. _rtl_pci_tx_isr(hw, HIGH_QUEUE);
  827. }
  828. if (intvec.inta & rtlpriv->cfg->maps[RTL_IMR_BKDOK]) {
  829. rtlpriv->link_info.num_tx_inperiod++;
  830. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  831. "BK Tx OK interrupt!\n");
  832. _rtl_pci_tx_isr(hw, BK_QUEUE);
  833. }
  834. if (intvec.inta & rtlpriv->cfg->maps[RTL_IMR_BEDOK]) {
  835. rtlpriv->link_info.num_tx_inperiod++;
  836. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  837. "BE TX OK interrupt!\n");
  838. _rtl_pci_tx_isr(hw, BE_QUEUE);
  839. }
  840. if (intvec.inta & rtlpriv->cfg->maps[RTL_IMR_VIDOK]) {
  841. rtlpriv->link_info.num_tx_inperiod++;
  842. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  843. "VI TX OK interrupt!\n");
  844. _rtl_pci_tx_isr(hw, VI_QUEUE);
  845. }
  846. if (intvec.inta & rtlpriv->cfg->maps[RTL_IMR_VODOK]) {
  847. rtlpriv->link_info.num_tx_inperiod++;
  848. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  849. "Vo TX OK interrupt!\n");
  850. _rtl_pci_tx_isr(hw, VO_QUEUE);
  851. }
  852. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8822BE) {
  853. if (intvec.intd & rtlpriv->cfg->maps[RTL_IMR_H2CDOK]) {
  854. rtlpriv->link_info.num_tx_inperiod++;
  855. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  856. "H2C TX OK interrupt!\n");
  857. _rtl_pci_tx_isr(hw, H2C_QUEUE);
  858. }
  859. }
  860. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192SE) {
  861. if (intvec.inta & rtlpriv->cfg->maps[RTL_IMR_COMDOK]) {
  862. rtlpriv->link_info.num_tx_inperiod++;
  863. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  864. "CMD TX OK interrupt!\n");
  865. _rtl_pci_tx_isr(hw, TXCMD_QUEUE);
  866. }
  867. }
  868. /*<3> Rx related */
  869. if (intvec.inta & rtlpriv->cfg->maps[RTL_IMR_ROK]) {
  870. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE, "Rx ok interrupt!\n");
  871. _rtl_pci_rx_interrupt(hw);
  872. }
  873. if (unlikely(intvec.inta & rtlpriv->cfg->maps[RTL_IMR_RDU])) {
  874. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  875. "rx descriptor unavailable!\n");
  876. _rtl_pci_rx_interrupt(hw);
  877. }
  878. if (unlikely(intvec.intb & rtlpriv->cfg->maps[RTL_IMR_RXFOVW])) {
  879. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING, "rx overflow !\n");
  880. _rtl_pci_rx_interrupt(hw);
  881. }
  882. /*<4> fw related*/
  883. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8723AE) {
  884. if (intvec.inta & rtlpriv->cfg->maps[RTL_IMR_C2HCMD]) {
  885. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  886. "firmware interrupt!\n");
  887. queue_delayed_work(rtlpriv->works.rtl_wq,
  888. &rtlpriv->works.fwevt_wq, 0);
  889. }
  890. }
  891. /*<5> hsisr related*/
  892. /* Only 8188EE & 8723BE Supported.
  893. * If Other ICs Come in, System will corrupt,
  894. * because maps[RTL_IMR_HSISR_IND] & maps[MAC_HSISR]
  895. * are not initialized
  896. */
  897. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8188EE ||
  898. rtlhal->hw_type == HARDWARE_TYPE_RTL8723BE) {
  899. if (unlikely(intvec.inta &
  900. rtlpriv->cfg->maps[RTL_IMR_HSISR_IND])) {
  901. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  902. "hsisr interrupt!\n");
  903. _rtl_pci_hs_interrupt(hw);
  904. }
  905. }
  906. if (rtlpriv->rtlhal.earlymode_enable)
  907. tasklet_schedule(&rtlpriv->works.irq_tasklet);
  908. done:
  909. rtlpriv->cfg->ops->enable_interrupt(hw);
  910. spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
  911. return ret;
  912. }
  913. static void _rtl_pci_irq_tasklet(struct ieee80211_hw *hw)
  914. {
  915. _rtl_pci_tx_chk_waitq(hw);
  916. }
  917. static void _rtl_pci_prepare_bcn_tasklet(struct ieee80211_hw *hw)
  918. {
  919. struct rtl_priv *rtlpriv = rtl_priv(hw);
  920. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  921. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  922. struct rtl8192_tx_ring *ring = NULL;
  923. struct ieee80211_hdr *hdr = NULL;
  924. struct ieee80211_tx_info *info = NULL;
  925. struct sk_buff *pskb = NULL;
  926. struct rtl_tx_desc *pdesc = NULL;
  927. struct rtl_tcb_desc tcb_desc;
  928. /*This is for new trx flow*/
  929. struct rtl_tx_buffer_desc *pbuffer_desc = NULL;
  930. u8 temp_one = 1;
  931. u8 *entry;
  932. memset(&tcb_desc, 0, sizeof(struct rtl_tcb_desc));
  933. ring = &rtlpci->tx_ring[BEACON_QUEUE];
  934. pskb = __skb_dequeue(&ring->queue);
  935. if (rtlpriv->use_new_trx_flow)
  936. entry = (u8 *)(&ring->buffer_desc[ring->idx]);
  937. else
  938. entry = (u8 *)(&ring->desc[ring->idx]);
  939. if (pskb) {
  940. pci_unmap_single(rtlpci->pdev,
  941. rtlpriv->cfg->ops->get_desc(
  942. hw, (u8 *)entry, true, HW_DESC_TXBUFF_ADDR),
  943. pskb->len, PCI_DMA_TODEVICE);
  944. kfree_skb(pskb);
  945. }
  946. /*NB: the beacon data buffer must be 32-bit aligned. */
  947. pskb = ieee80211_beacon_get(hw, mac->vif);
  948. if (!pskb)
  949. return;
  950. hdr = rtl_get_hdr(pskb);
  951. info = IEEE80211_SKB_CB(pskb);
  952. pdesc = &ring->desc[0];
  953. if (rtlpriv->use_new_trx_flow)
  954. pbuffer_desc = &ring->buffer_desc[0];
  955. rtlpriv->cfg->ops->fill_tx_desc(hw, hdr, (u8 *)pdesc,
  956. (u8 *)pbuffer_desc, info, NULL, pskb,
  957. BEACON_QUEUE, &tcb_desc);
  958. __skb_queue_tail(&ring->queue, pskb);
  959. if (rtlpriv->use_new_trx_flow) {
  960. temp_one = 4;
  961. rtlpriv->cfg->ops->set_desc(hw, (u8 *)pbuffer_desc, true,
  962. HW_DESC_OWN, (u8 *)&temp_one);
  963. } else {
  964. rtlpriv->cfg->ops->set_desc(hw, (u8 *)pdesc, true, HW_DESC_OWN,
  965. &temp_one);
  966. }
  967. }
  968. static void _rtl_pci_init_trx_var(struct ieee80211_hw *hw)
  969. {
  970. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  971. struct rtl_priv *rtlpriv = rtl_priv(hw);
  972. struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
  973. u8 i;
  974. u16 desc_num;
  975. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192EE)
  976. desc_num = TX_DESC_NUM_92E;
  977. else if (rtlhal->hw_type == HARDWARE_TYPE_RTL8822BE)
  978. desc_num = TX_DESC_NUM_8822B;
  979. else
  980. desc_num = RT_TXDESC_NUM;
  981. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++)
  982. rtlpci->txringcount[i] = desc_num;
  983. /*we just alloc 2 desc for beacon queue,
  984. *because we just need first desc in hw beacon.
  985. */
  986. rtlpci->txringcount[BEACON_QUEUE] = 2;
  987. /*BE queue need more descriptor for performance
  988. *consideration or, No more tx desc will happen,
  989. *and may cause mac80211 mem leakage.
  990. */
  991. if (!rtl_priv(hw)->use_new_trx_flow)
  992. rtlpci->txringcount[BE_QUEUE] = RT_TXDESC_NUM_BE_QUEUE;
  993. rtlpci->rxbuffersize = 9100; /*2048/1024; */
  994. rtlpci->rxringcount = RTL_PCI_MAX_RX_COUNT; /*64; */
  995. }
  996. static void _rtl_pci_init_struct(struct ieee80211_hw *hw,
  997. struct pci_dev *pdev)
  998. {
  999. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1000. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1001. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1002. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1003. rtlpci->up_first_time = true;
  1004. rtlpci->being_init_adapter = false;
  1005. rtlhal->hw = hw;
  1006. rtlpci->pdev = pdev;
  1007. /*Tx/Rx related var */
  1008. _rtl_pci_init_trx_var(hw);
  1009. /*IBSS*/
  1010. mac->beacon_interval = 100;
  1011. /*AMPDU*/
  1012. mac->min_space_cfg = 0;
  1013. mac->max_mss_density = 0;
  1014. /*set sane AMPDU defaults */
  1015. mac->current_ampdu_density = 7;
  1016. mac->current_ampdu_factor = 3;
  1017. /*Retry Limit*/
  1018. mac->retry_short = 7;
  1019. mac->retry_long = 7;
  1020. /*QOS*/
  1021. rtlpci->acm_method = EACMWAY2_SW;
  1022. /*task */
  1023. tasklet_init(&rtlpriv->works.irq_tasklet,
  1024. (void (*)(unsigned long))_rtl_pci_irq_tasklet,
  1025. (unsigned long)hw);
  1026. tasklet_init(&rtlpriv->works.irq_prepare_bcn_tasklet,
  1027. (void (*)(unsigned long))_rtl_pci_prepare_bcn_tasklet,
  1028. (unsigned long)hw);
  1029. INIT_WORK(&rtlpriv->works.lps_change_work,
  1030. rtl_lps_change_work_callback);
  1031. }
  1032. static int _rtl_pci_init_tx_ring(struct ieee80211_hw *hw,
  1033. unsigned int prio, unsigned int entries)
  1034. {
  1035. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1036. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1037. struct rtl_tx_buffer_desc *buffer_desc;
  1038. struct rtl_tx_desc *desc;
  1039. dma_addr_t buffer_desc_dma, desc_dma;
  1040. u32 nextdescaddress;
  1041. int i;
  1042. /* alloc tx buffer desc for new trx flow*/
  1043. if (rtlpriv->use_new_trx_flow) {
  1044. buffer_desc =
  1045. pci_zalloc_consistent(rtlpci->pdev,
  1046. sizeof(*buffer_desc) * entries,
  1047. &buffer_desc_dma);
  1048. if (!buffer_desc || (unsigned long)buffer_desc & 0xFF) {
  1049. pr_err("Cannot allocate TX ring (prio = %d)\n",
  1050. prio);
  1051. return -ENOMEM;
  1052. }
  1053. rtlpci->tx_ring[prio].buffer_desc = buffer_desc;
  1054. rtlpci->tx_ring[prio].buffer_desc_dma = buffer_desc_dma;
  1055. rtlpci->tx_ring[prio].cur_tx_rp = 0;
  1056. rtlpci->tx_ring[prio].cur_tx_wp = 0;
  1057. }
  1058. /* alloc dma for this ring */
  1059. desc = pci_zalloc_consistent(rtlpci->pdev,
  1060. sizeof(*desc) * entries, &desc_dma);
  1061. if (!desc || (unsigned long)desc & 0xFF) {
  1062. pr_err("Cannot allocate TX ring (prio = %d)\n", prio);
  1063. return -ENOMEM;
  1064. }
  1065. rtlpci->tx_ring[prio].desc = desc;
  1066. rtlpci->tx_ring[prio].dma = desc_dma;
  1067. rtlpci->tx_ring[prio].idx = 0;
  1068. rtlpci->tx_ring[prio].entries = entries;
  1069. skb_queue_head_init(&rtlpci->tx_ring[prio].queue);
  1070. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "queue:%d, ring_addr:%p\n",
  1071. prio, desc);
  1072. /* init every desc in this ring */
  1073. if (!rtlpriv->use_new_trx_flow) {
  1074. for (i = 0; i < entries; i++) {
  1075. nextdescaddress = (u32)desc_dma +
  1076. ((i + 1) % entries) *
  1077. sizeof(*desc);
  1078. rtlpriv->cfg->ops->set_desc(hw, (u8 *)&desc[i],
  1079. true,
  1080. HW_DESC_TX_NEXTDESC_ADDR,
  1081. (u8 *)&nextdescaddress);
  1082. }
  1083. }
  1084. return 0;
  1085. }
  1086. static int _rtl_pci_init_rx_ring(struct ieee80211_hw *hw, int rxring_idx)
  1087. {
  1088. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1089. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1090. int i;
  1091. if (rtlpriv->use_new_trx_flow) {
  1092. struct rtl_rx_buffer_desc *entry = NULL;
  1093. /* alloc dma for this ring */
  1094. rtlpci->rx_ring[rxring_idx].buffer_desc =
  1095. pci_zalloc_consistent(rtlpci->pdev,
  1096. sizeof(*rtlpci->rx_ring[rxring_idx].
  1097. buffer_desc) *
  1098. rtlpci->rxringcount,
  1099. &rtlpci->rx_ring[rxring_idx].dma);
  1100. if (!rtlpci->rx_ring[rxring_idx].buffer_desc ||
  1101. (ulong)rtlpci->rx_ring[rxring_idx].buffer_desc & 0xFF) {
  1102. pr_err("Cannot allocate RX ring\n");
  1103. return -ENOMEM;
  1104. }
  1105. /* init every desc in this ring */
  1106. rtlpci->rx_ring[rxring_idx].idx = 0;
  1107. for (i = 0; i < rtlpci->rxringcount; i++) {
  1108. entry = &rtlpci->rx_ring[rxring_idx].buffer_desc[i];
  1109. if (!_rtl_pci_init_one_rxdesc(hw, NULL, (u8 *)entry,
  1110. rxring_idx, i))
  1111. return -ENOMEM;
  1112. }
  1113. } else {
  1114. struct rtl_rx_desc *entry = NULL;
  1115. u8 tmp_one = 1;
  1116. /* alloc dma for this ring */
  1117. rtlpci->rx_ring[rxring_idx].desc =
  1118. pci_zalloc_consistent(rtlpci->pdev,
  1119. sizeof(*rtlpci->rx_ring[rxring_idx].
  1120. desc) * rtlpci->rxringcount,
  1121. &rtlpci->rx_ring[rxring_idx].dma);
  1122. if (!rtlpci->rx_ring[rxring_idx].desc ||
  1123. (unsigned long)rtlpci->rx_ring[rxring_idx].desc & 0xFF) {
  1124. pr_err("Cannot allocate RX ring\n");
  1125. return -ENOMEM;
  1126. }
  1127. /* init every desc in this ring */
  1128. rtlpci->rx_ring[rxring_idx].idx = 0;
  1129. for (i = 0; i < rtlpci->rxringcount; i++) {
  1130. entry = &rtlpci->rx_ring[rxring_idx].desc[i];
  1131. if (!_rtl_pci_init_one_rxdesc(hw, NULL, (u8 *)entry,
  1132. rxring_idx, i))
  1133. return -ENOMEM;
  1134. }
  1135. rtlpriv->cfg->ops->set_desc(hw, (u8 *)entry, false,
  1136. HW_DESC_RXERO, &tmp_one);
  1137. }
  1138. return 0;
  1139. }
  1140. static void _rtl_pci_free_tx_ring(struct ieee80211_hw *hw,
  1141. unsigned int prio)
  1142. {
  1143. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1144. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1145. struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[prio];
  1146. /* free every desc in this ring */
  1147. while (skb_queue_len(&ring->queue)) {
  1148. u8 *entry;
  1149. struct sk_buff *skb = __skb_dequeue(&ring->queue);
  1150. if (rtlpriv->use_new_trx_flow)
  1151. entry = (u8 *)(&ring->buffer_desc[ring->idx]);
  1152. else
  1153. entry = (u8 *)(&ring->desc[ring->idx]);
  1154. pci_unmap_single(rtlpci->pdev,
  1155. rtlpriv->cfg->ops->get_desc(hw, (u8 *)entry,
  1156. true,
  1157. HW_DESC_TXBUFF_ADDR),
  1158. skb->len, PCI_DMA_TODEVICE);
  1159. kfree_skb(skb);
  1160. ring->idx = (ring->idx + 1) % ring->entries;
  1161. }
  1162. /* free dma of this ring */
  1163. pci_free_consistent(rtlpci->pdev,
  1164. sizeof(*ring->desc) * ring->entries,
  1165. ring->desc, ring->dma);
  1166. ring->desc = NULL;
  1167. if (rtlpriv->use_new_trx_flow) {
  1168. pci_free_consistent(rtlpci->pdev,
  1169. sizeof(*ring->buffer_desc) * ring->entries,
  1170. ring->buffer_desc, ring->buffer_desc_dma);
  1171. ring->buffer_desc = NULL;
  1172. }
  1173. }
  1174. static void _rtl_pci_free_rx_ring(struct ieee80211_hw *hw, int rxring_idx)
  1175. {
  1176. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1177. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1178. int i;
  1179. /* free every desc in this ring */
  1180. for (i = 0; i < rtlpci->rxringcount; i++) {
  1181. struct sk_buff *skb = rtlpci->rx_ring[rxring_idx].rx_buf[i];
  1182. if (!skb)
  1183. continue;
  1184. pci_unmap_single(rtlpci->pdev, *((dma_addr_t *)skb->cb),
  1185. rtlpci->rxbuffersize, PCI_DMA_FROMDEVICE);
  1186. kfree_skb(skb);
  1187. }
  1188. /* free dma of this ring */
  1189. if (rtlpriv->use_new_trx_flow) {
  1190. pci_free_consistent(rtlpci->pdev,
  1191. sizeof(*rtlpci->rx_ring[rxring_idx].
  1192. buffer_desc) * rtlpci->rxringcount,
  1193. rtlpci->rx_ring[rxring_idx].buffer_desc,
  1194. rtlpci->rx_ring[rxring_idx].dma);
  1195. rtlpci->rx_ring[rxring_idx].buffer_desc = NULL;
  1196. } else {
  1197. pci_free_consistent(rtlpci->pdev,
  1198. sizeof(*rtlpci->rx_ring[rxring_idx].desc) *
  1199. rtlpci->rxringcount,
  1200. rtlpci->rx_ring[rxring_idx].desc,
  1201. rtlpci->rx_ring[rxring_idx].dma);
  1202. rtlpci->rx_ring[rxring_idx].desc = NULL;
  1203. }
  1204. }
  1205. static int _rtl_pci_init_trx_ring(struct ieee80211_hw *hw)
  1206. {
  1207. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1208. int ret;
  1209. int i, rxring_idx;
  1210. /* rxring_idx 0:RX_MPDU_QUEUE
  1211. * rxring_idx 1:RX_CMD_QUEUE
  1212. */
  1213. for (rxring_idx = 0; rxring_idx < RTL_PCI_MAX_RX_QUEUE; rxring_idx++) {
  1214. ret = _rtl_pci_init_rx_ring(hw, rxring_idx);
  1215. if (ret)
  1216. return ret;
  1217. }
  1218. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++) {
  1219. ret = _rtl_pci_init_tx_ring(hw, i, rtlpci->txringcount[i]);
  1220. if (ret)
  1221. goto err_free_rings;
  1222. }
  1223. return 0;
  1224. err_free_rings:
  1225. for (rxring_idx = 0; rxring_idx < RTL_PCI_MAX_RX_QUEUE; rxring_idx++)
  1226. _rtl_pci_free_rx_ring(hw, rxring_idx);
  1227. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++)
  1228. if (rtlpci->tx_ring[i].desc ||
  1229. rtlpci->tx_ring[i].buffer_desc)
  1230. _rtl_pci_free_tx_ring(hw, i);
  1231. return 1;
  1232. }
  1233. static int _rtl_pci_deinit_trx_ring(struct ieee80211_hw *hw)
  1234. {
  1235. u32 i, rxring_idx;
  1236. /*free rx rings */
  1237. for (rxring_idx = 0; rxring_idx < RTL_PCI_MAX_RX_QUEUE; rxring_idx++)
  1238. _rtl_pci_free_rx_ring(hw, rxring_idx);
  1239. /*free tx rings */
  1240. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++)
  1241. _rtl_pci_free_tx_ring(hw, i);
  1242. return 0;
  1243. }
  1244. int rtl_pci_reset_trx_ring(struct ieee80211_hw *hw)
  1245. {
  1246. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1247. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1248. int i, rxring_idx;
  1249. unsigned long flags;
  1250. u8 tmp_one = 1;
  1251. u32 bufferaddress;
  1252. /* rxring_idx 0:RX_MPDU_QUEUE */
  1253. /* rxring_idx 1:RX_CMD_QUEUE */
  1254. for (rxring_idx = 0; rxring_idx < RTL_PCI_MAX_RX_QUEUE; rxring_idx++) {
  1255. /* force the rx_ring[RX_MPDU_QUEUE/
  1256. * RX_CMD_QUEUE].idx to the first one
  1257. *new trx flow, do nothing
  1258. */
  1259. if (!rtlpriv->use_new_trx_flow &&
  1260. rtlpci->rx_ring[rxring_idx].desc) {
  1261. struct rtl_rx_desc *entry = NULL;
  1262. rtlpci->rx_ring[rxring_idx].idx = 0;
  1263. for (i = 0; i < rtlpci->rxringcount; i++) {
  1264. entry = &rtlpci->rx_ring[rxring_idx].desc[i];
  1265. bufferaddress =
  1266. rtlpriv->cfg->ops->get_desc(hw, (u8 *)entry,
  1267. false, HW_DESC_RXBUFF_ADDR);
  1268. memset((u8 *)entry, 0,
  1269. sizeof(*rtlpci->rx_ring
  1270. [rxring_idx].desc));/*clear one entry*/
  1271. if (rtlpriv->use_new_trx_flow) {
  1272. rtlpriv->cfg->ops->set_desc(hw,
  1273. (u8 *)entry, false,
  1274. HW_DESC_RX_PREPARE,
  1275. (u8 *)&bufferaddress);
  1276. } else {
  1277. rtlpriv->cfg->ops->set_desc(hw,
  1278. (u8 *)entry, false,
  1279. HW_DESC_RXBUFF_ADDR,
  1280. (u8 *)&bufferaddress);
  1281. rtlpriv->cfg->ops->set_desc(hw,
  1282. (u8 *)entry, false,
  1283. HW_DESC_RXPKT_LEN,
  1284. (u8 *)&rtlpci->rxbuffersize);
  1285. rtlpriv->cfg->ops->set_desc(hw,
  1286. (u8 *)entry, false,
  1287. HW_DESC_RXOWN,
  1288. (u8 *)&tmp_one);
  1289. }
  1290. }
  1291. rtlpriv->cfg->ops->set_desc(hw, (u8 *)entry, false,
  1292. HW_DESC_RXERO, (u8 *)&tmp_one);
  1293. }
  1294. rtlpci->rx_ring[rxring_idx].idx = 0;
  1295. }
  1296. /*after reset, release previous pending packet,
  1297. *and force the tx idx to the first one
  1298. */
  1299. spin_lock_irqsave(&rtlpriv->locks.irq_th_lock, flags);
  1300. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++) {
  1301. if (rtlpci->tx_ring[i].desc ||
  1302. rtlpci->tx_ring[i].buffer_desc) {
  1303. struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[i];
  1304. while (skb_queue_len(&ring->queue)) {
  1305. u8 *entry;
  1306. struct sk_buff *skb =
  1307. __skb_dequeue(&ring->queue);
  1308. if (rtlpriv->use_new_trx_flow)
  1309. entry = (u8 *)(&ring->buffer_desc
  1310. [ring->idx]);
  1311. else
  1312. entry = (u8 *)(&ring->desc[ring->idx]);
  1313. pci_unmap_single(rtlpci->pdev,
  1314. rtlpriv->cfg->ops->
  1315. get_desc(hw, (u8 *)
  1316. entry,
  1317. true,
  1318. HW_DESC_TXBUFF_ADDR),
  1319. skb->len, PCI_DMA_TODEVICE);
  1320. dev_kfree_skb_irq(skb);
  1321. ring->idx = (ring->idx + 1) % ring->entries;
  1322. }
  1323. if (rtlpriv->use_new_trx_flow) {
  1324. rtlpci->tx_ring[i].cur_tx_rp = 0;
  1325. rtlpci->tx_ring[i].cur_tx_wp = 0;
  1326. }
  1327. ring->idx = 0;
  1328. ring->entries = rtlpci->txringcount[i];
  1329. }
  1330. }
  1331. spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
  1332. return 0;
  1333. }
  1334. static bool rtl_pci_tx_chk_waitq_insert(struct ieee80211_hw *hw,
  1335. struct ieee80211_sta *sta,
  1336. struct sk_buff *skb)
  1337. {
  1338. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1339. struct rtl_sta_info *sta_entry = NULL;
  1340. u8 tid = rtl_get_tid(skb);
  1341. __le16 fc = rtl_get_fc(skb);
  1342. if (!sta)
  1343. return false;
  1344. sta_entry = (struct rtl_sta_info *)sta->drv_priv;
  1345. if (!rtlpriv->rtlhal.earlymode_enable)
  1346. return false;
  1347. if (ieee80211_is_nullfunc(fc))
  1348. return false;
  1349. if (ieee80211_is_qos_nullfunc(fc))
  1350. return false;
  1351. if (ieee80211_is_pspoll(fc))
  1352. return false;
  1353. if (sta_entry->tids[tid].agg.agg_state != RTL_AGG_OPERATIONAL)
  1354. return false;
  1355. if (_rtl_mac_to_hwqueue(hw, skb) > VO_QUEUE)
  1356. return false;
  1357. if (tid > 7)
  1358. return false;
  1359. /* maybe every tid should be checked */
  1360. if (!rtlpriv->link_info.higher_busytxtraffic[tid])
  1361. return false;
  1362. spin_lock_bh(&rtlpriv->locks.waitq_lock);
  1363. skb_queue_tail(&rtlpriv->mac80211.skb_waitq[tid], skb);
  1364. spin_unlock_bh(&rtlpriv->locks.waitq_lock);
  1365. return true;
  1366. }
  1367. static int rtl_pci_tx(struct ieee80211_hw *hw,
  1368. struct ieee80211_sta *sta,
  1369. struct sk_buff *skb,
  1370. struct rtl_tcb_desc *ptcb_desc)
  1371. {
  1372. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1373. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1374. struct rtl8192_tx_ring *ring;
  1375. struct rtl_tx_desc *pdesc;
  1376. struct rtl_tx_buffer_desc *ptx_bd_desc = NULL;
  1377. u16 idx;
  1378. u8 hw_queue = _rtl_mac_to_hwqueue(hw, skb);
  1379. unsigned long flags;
  1380. struct ieee80211_hdr *hdr = rtl_get_hdr(skb);
  1381. __le16 fc = rtl_get_fc(skb);
  1382. u8 *pda_addr = hdr->addr1;
  1383. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1384. u8 own;
  1385. u8 temp_one = 1;
  1386. if (ieee80211_is_mgmt(fc))
  1387. rtl_tx_mgmt_proc(hw, skb);
  1388. if (rtlpriv->psc.sw_ps_enabled) {
  1389. if (ieee80211_is_data(fc) && !ieee80211_is_nullfunc(fc) &&
  1390. !ieee80211_has_pm(fc))
  1391. hdr->frame_control |= cpu_to_le16(IEEE80211_FCTL_PM);
  1392. }
  1393. rtl_action_proc(hw, skb, true);
  1394. if (is_multicast_ether_addr(pda_addr))
  1395. rtlpriv->stats.txbytesmulticast += skb->len;
  1396. else if (is_broadcast_ether_addr(pda_addr))
  1397. rtlpriv->stats.txbytesbroadcast += skb->len;
  1398. else
  1399. rtlpriv->stats.txbytesunicast += skb->len;
  1400. spin_lock_irqsave(&rtlpriv->locks.irq_th_lock, flags);
  1401. ring = &rtlpci->tx_ring[hw_queue];
  1402. if (hw_queue != BEACON_QUEUE) {
  1403. if (rtlpriv->use_new_trx_flow)
  1404. idx = ring->cur_tx_wp;
  1405. else
  1406. idx = (ring->idx + skb_queue_len(&ring->queue)) %
  1407. ring->entries;
  1408. } else {
  1409. idx = 0;
  1410. }
  1411. pdesc = &ring->desc[idx];
  1412. if (rtlpriv->use_new_trx_flow) {
  1413. ptx_bd_desc = &ring->buffer_desc[idx];
  1414. } else {
  1415. own = (u8)rtlpriv->cfg->ops->get_desc(hw, (u8 *)pdesc,
  1416. true, HW_DESC_OWN);
  1417. if (own == 1 && hw_queue != BEACON_QUEUE) {
  1418. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1419. "No more TX desc@%d, ring->idx = %d, idx = %d, skb_queue_len = 0x%x\n",
  1420. hw_queue, ring->idx, idx,
  1421. skb_queue_len(&ring->queue));
  1422. spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock,
  1423. flags);
  1424. return skb->len;
  1425. }
  1426. }
  1427. if (rtlpriv->cfg->ops->get_available_desc &&
  1428. rtlpriv->cfg->ops->get_available_desc(hw, hw_queue) == 0) {
  1429. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1430. "get_available_desc fail\n");
  1431. spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
  1432. return skb->len;
  1433. }
  1434. if (ieee80211_is_data(fc))
  1435. rtlpriv->cfg->ops->led_control(hw, LED_CTL_TX);
  1436. rtlpriv->cfg->ops->fill_tx_desc(hw, hdr, (u8 *)pdesc,
  1437. (u8 *)ptx_bd_desc, info, sta, skb, hw_queue, ptcb_desc);
  1438. __skb_queue_tail(&ring->queue, skb);
  1439. if (rtlpriv->use_new_trx_flow) {
  1440. rtlpriv->cfg->ops->set_desc(hw, (u8 *)pdesc, true,
  1441. HW_DESC_OWN, &hw_queue);
  1442. } else {
  1443. rtlpriv->cfg->ops->set_desc(hw, (u8 *)pdesc, true,
  1444. HW_DESC_OWN, &temp_one);
  1445. }
  1446. if ((ring->entries - skb_queue_len(&ring->queue)) < 2 &&
  1447. hw_queue != BEACON_QUEUE) {
  1448. RT_TRACE(rtlpriv, COMP_ERR, DBG_LOUD,
  1449. "less desc left, stop skb_queue@%d, ring->idx = %d, idx = %d, skb_queue_len = 0x%x\n",
  1450. hw_queue, ring->idx, idx,
  1451. skb_queue_len(&ring->queue));
  1452. ieee80211_stop_queue(hw, skb_get_queue_mapping(skb));
  1453. }
  1454. spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
  1455. rtlpriv->cfg->ops->tx_polling(hw, hw_queue);
  1456. return 0;
  1457. }
  1458. static void rtl_pci_flush(struct ieee80211_hw *hw, u32 queues, bool drop)
  1459. {
  1460. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1461. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  1462. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1463. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1464. u16 i = 0;
  1465. int queue_id;
  1466. struct rtl8192_tx_ring *ring;
  1467. if (mac->skip_scan)
  1468. return;
  1469. for (queue_id = RTL_PCI_MAX_TX_QUEUE_COUNT - 1; queue_id >= 0;) {
  1470. u32 queue_len;
  1471. if (((queues >> queue_id) & 0x1) == 0) {
  1472. queue_id--;
  1473. continue;
  1474. }
  1475. ring = &pcipriv->dev.tx_ring[queue_id];
  1476. queue_len = skb_queue_len(&ring->queue);
  1477. if (queue_len == 0 || queue_id == BEACON_QUEUE ||
  1478. queue_id == TXCMD_QUEUE) {
  1479. queue_id--;
  1480. continue;
  1481. } else {
  1482. msleep(20);
  1483. i++;
  1484. }
  1485. /* we just wait 1s for all queues */
  1486. if (rtlpriv->psc.rfpwr_state == ERFOFF ||
  1487. is_hal_stop(rtlhal) || i >= 200)
  1488. return;
  1489. }
  1490. }
  1491. static void rtl_pci_deinit(struct ieee80211_hw *hw)
  1492. {
  1493. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1494. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1495. _rtl_pci_deinit_trx_ring(hw);
  1496. synchronize_irq(rtlpci->pdev->irq);
  1497. tasklet_kill(&rtlpriv->works.irq_tasklet);
  1498. cancel_work_sync(&rtlpriv->works.lps_change_work);
  1499. flush_workqueue(rtlpriv->works.rtl_wq);
  1500. destroy_workqueue(rtlpriv->works.rtl_wq);
  1501. }
  1502. static int rtl_pci_init(struct ieee80211_hw *hw, struct pci_dev *pdev)
  1503. {
  1504. int err;
  1505. _rtl_pci_init_struct(hw, pdev);
  1506. err = _rtl_pci_init_trx_ring(hw);
  1507. if (err) {
  1508. pr_err("tx ring initialization failed\n");
  1509. return err;
  1510. }
  1511. return 0;
  1512. }
  1513. static int rtl_pci_start(struct ieee80211_hw *hw)
  1514. {
  1515. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1516. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1517. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1518. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1519. struct rtl_mac *rtlmac = rtl_mac(rtl_priv(hw));
  1520. struct rtl_btc_ops *btc_ops = rtlpriv->btcoexist.btc_ops;
  1521. int err;
  1522. rtl_pci_reset_trx_ring(hw);
  1523. rtlpci->driver_is_goingto_unload = false;
  1524. if (rtlpriv->cfg->ops->get_btc_status &&
  1525. rtlpriv->cfg->ops->get_btc_status()) {
  1526. rtlpriv->btcoexist.btc_info.ap_num = 36;
  1527. btc_ops->btc_init_variables(rtlpriv);
  1528. btc_ops->btc_init_hal_vars(rtlpriv);
  1529. } else if (btc_ops) {
  1530. btc_ops->btc_init_variables_wifi_only(rtlpriv);
  1531. }
  1532. err = rtlpriv->cfg->ops->hw_init(hw);
  1533. if (err) {
  1534. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1535. "Failed to config hardware!\n");
  1536. return err;
  1537. }
  1538. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_RETRY_LIMIT,
  1539. &rtlmac->retry_long);
  1540. rtlpriv->cfg->ops->enable_interrupt(hw);
  1541. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "enable_interrupt OK\n");
  1542. rtl_init_rx_config(hw);
  1543. /*should be after adapter start and interrupt enable. */
  1544. set_hal_start(rtlhal);
  1545. RT_CLEAR_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
  1546. rtlpci->up_first_time = false;
  1547. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, "%s OK\n", __func__);
  1548. return 0;
  1549. }
  1550. static void rtl_pci_stop(struct ieee80211_hw *hw)
  1551. {
  1552. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1553. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1554. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1555. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1556. unsigned long flags;
  1557. u8 rf_timeout = 0;
  1558. if (rtlpriv->cfg->ops->get_btc_status())
  1559. rtlpriv->btcoexist.btc_ops->btc_halt_notify(rtlpriv);
  1560. if (rtlpriv->btcoexist.btc_ops)
  1561. rtlpriv->btcoexist.btc_ops->btc_deinit_variables(rtlpriv);
  1562. /*should be before disable interrupt&adapter
  1563. *and will do it immediately.
  1564. */
  1565. set_hal_stop(rtlhal);
  1566. rtlpci->driver_is_goingto_unload = true;
  1567. rtlpriv->cfg->ops->disable_interrupt(hw);
  1568. cancel_work_sync(&rtlpriv->works.lps_change_work);
  1569. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flags);
  1570. while (ppsc->rfchange_inprogress) {
  1571. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flags);
  1572. if (rf_timeout > 100) {
  1573. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flags);
  1574. break;
  1575. }
  1576. mdelay(1);
  1577. rf_timeout++;
  1578. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flags);
  1579. }
  1580. ppsc->rfchange_inprogress = true;
  1581. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flags);
  1582. rtlpriv->cfg->ops->hw_disable(hw);
  1583. /* some things are not needed if firmware not available */
  1584. if (!rtlpriv->max_fw_size)
  1585. return;
  1586. rtlpriv->cfg->ops->led_control(hw, LED_CTL_POWER_OFF);
  1587. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flags);
  1588. ppsc->rfchange_inprogress = false;
  1589. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flags);
  1590. rtl_pci_enable_aspm(hw);
  1591. }
  1592. static bool _rtl_pci_find_adapter(struct pci_dev *pdev,
  1593. struct ieee80211_hw *hw)
  1594. {
  1595. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1596. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  1597. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1598. struct pci_dev *bridge_pdev = pdev->bus->self;
  1599. u16 venderid;
  1600. u16 deviceid;
  1601. u8 revisionid;
  1602. u16 irqline;
  1603. u8 tmp;
  1604. pcipriv->ndis_adapter.pcibridge_vendor = PCI_BRIDGE_VENDOR_UNKNOWN;
  1605. venderid = pdev->vendor;
  1606. deviceid = pdev->device;
  1607. pci_read_config_byte(pdev, 0x8, &revisionid);
  1608. pci_read_config_word(pdev, 0x3C, &irqline);
  1609. /* PCI ID 0x10ec:0x8192 occurs for both RTL8192E, which uses
  1610. * r8192e_pci, and RTL8192SE, which uses this driver. If the
  1611. * revision ID is RTL_PCI_REVISION_ID_8192PCIE (0x01), then
  1612. * the correct driver is r8192e_pci, thus this routine should
  1613. * return false.
  1614. */
  1615. if (deviceid == RTL_PCI_8192SE_DID &&
  1616. revisionid == RTL_PCI_REVISION_ID_8192PCIE)
  1617. return false;
  1618. if (deviceid == RTL_PCI_8192_DID ||
  1619. deviceid == RTL_PCI_0044_DID ||
  1620. deviceid == RTL_PCI_0047_DID ||
  1621. deviceid == RTL_PCI_8192SE_DID ||
  1622. deviceid == RTL_PCI_8174_DID ||
  1623. deviceid == RTL_PCI_8173_DID ||
  1624. deviceid == RTL_PCI_8172_DID ||
  1625. deviceid == RTL_PCI_8171_DID) {
  1626. switch (revisionid) {
  1627. case RTL_PCI_REVISION_ID_8192PCIE:
  1628. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1629. "8192 PCI-E is found - vid/did=%x/%x\n",
  1630. venderid, deviceid);
  1631. rtlhal->hw_type = HARDWARE_TYPE_RTL8192E;
  1632. return false;
  1633. case RTL_PCI_REVISION_ID_8192SE:
  1634. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1635. "8192SE is found - vid/did=%x/%x\n",
  1636. venderid, deviceid);
  1637. rtlhal->hw_type = HARDWARE_TYPE_RTL8192SE;
  1638. break;
  1639. default:
  1640. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1641. "Err: Unknown device - vid/did=%x/%x\n",
  1642. venderid, deviceid);
  1643. rtlhal->hw_type = HARDWARE_TYPE_RTL8192SE;
  1644. break;
  1645. }
  1646. } else if (deviceid == RTL_PCI_8723AE_DID) {
  1647. rtlhal->hw_type = HARDWARE_TYPE_RTL8723AE;
  1648. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1649. "8723AE PCI-E is found - vid/did=%x/%x\n",
  1650. venderid, deviceid);
  1651. } else if (deviceid == RTL_PCI_8192CET_DID ||
  1652. deviceid == RTL_PCI_8192CE_DID ||
  1653. deviceid == RTL_PCI_8191CE_DID ||
  1654. deviceid == RTL_PCI_8188CE_DID) {
  1655. rtlhal->hw_type = HARDWARE_TYPE_RTL8192CE;
  1656. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1657. "8192C PCI-E is found - vid/did=%x/%x\n",
  1658. venderid, deviceid);
  1659. } else if (deviceid == RTL_PCI_8192DE_DID ||
  1660. deviceid == RTL_PCI_8192DE_DID2) {
  1661. rtlhal->hw_type = HARDWARE_TYPE_RTL8192DE;
  1662. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1663. "8192D PCI-E is found - vid/did=%x/%x\n",
  1664. venderid, deviceid);
  1665. } else if (deviceid == RTL_PCI_8188EE_DID) {
  1666. rtlhal->hw_type = HARDWARE_TYPE_RTL8188EE;
  1667. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1668. "Find adapter, Hardware type is 8188EE\n");
  1669. } else if (deviceid == RTL_PCI_8723BE_DID) {
  1670. rtlhal->hw_type = HARDWARE_TYPE_RTL8723BE;
  1671. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1672. "Find adapter, Hardware type is 8723BE\n");
  1673. } else if (deviceid == RTL_PCI_8192EE_DID) {
  1674. rtlhal->hw_type = HARDWARE_TYPE_RTL8192EE;
  1675. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1676. "Find adapter, Hardware type is 8192EE\n");
  1677. } else if (deviceid == RTL_PCI_8821AE_DID) {
  1678. rtlhal->hw_type = HARDWARE_TYPE_RTL8821AE;
  1679. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1680. "Find adapter, Hardware type is 8821AE\n");
  1681. } else if (deviceid == RTL_PCI_8812AE_DID) {
  1682. rtlhal->hw_type = HARDWARE_TYPE_RTL8812AE;
  1683. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1684. "Find adapter, Hardware type is 8812AE\n");
  1685. } else if (deviceid == RTL_PCI_8822BE_DID) {
  1686. rtlhal->hw_type = HARDWARE_TYPE_RTL8822BE;
  1687. rtlhal->bandset = BAND_ON_BOTH;
  1688. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1689. "Find adapter, Hardware type is 8822BE\n");
  1690. } else {
  1691. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1692. "Err: Unknown device - vid/did=%x/%x\n",
  1693. venderid, deviceid);
  1694. rtlhal->hw_type = RTL_DEFAULT_HARDWARE_TYPE;
  1695. }
  1696. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192DE) {
  1697. if (revisionid == 0 || revisionid == 1) {
  1698. if (revisionid == 0) {
  1699. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1700. "Find 92DE MAC0\n");
  1701. rtlhal->interfaceindex = 0;
  1702. } else if (revisionid == 1) {
  1703. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1704. "Find 92DE MAC1\n");
  1705. rtlhal->interfaceindex = 1;
  1706. }
  1707. } else {
  1708. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1709. "Unknown device - VendorID/DeviceID=%x/%x, Revision=%x\n",
  1710. venderid, deviceid, revisionid);
  1711. rtlhal->interfaceindex = 0;
  1712. }
  1713. }
  1714. switch (rtlhal->hw_type) {
  1715. case HARDWARE_TYPE_RTL8192EE:
  1716. case HARDWARE_TYPE_RTL8822BE:
  1717. /* use new trx flow */
  1718. rtlpriv->use_new_trx_flow = true;
  1719. break;
  1720. default:
  1721. rtlpriv->use_new_trx_flow = false;
  1722. break;
  1723. }
  1724. /*find bus info */
  1725. pcipriv->ndis_adapter.busnumber = pdev->bus->number;
  1726. pcipriv->ndis_adapter.devnumber = PCI_SLOT(pdev->devfn);
  1727. pcipriv->ndis_adapter.funcnumber = PCI_FUNC(pdev->devfn);
  1728. /*find bridge info */
  1729. pcipriv->ndis_adapter.pcibridge_vendor = PCI_BRIDGE_VENDOR_UNKNOWN;
  1730. /* some ARM have no bridge_pdev and will crash here
  1731. * so we should check if bridge_pdev is NULL
  1732. */
  1733. if (bridge_pdev) {
  1734. /*find bridge info if available */
  1735. pcipriv->ndis_adapter.pcibridge_vendorid = bridge_pdev->vendor;
  1736. for (tmp = 0; tmp < PCI_BRIDGE_VENDOR_MAX; tmp++) {
  1737. if (bridge_pdev->vendor == pcibridge_vendors[tmp]) {
  1738. pcipriv->ndis_adapter.pcibridge_vendor = tmp;
  1739. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1740. "Pci Bridge Vendor is found index: %d\n",
  1741. tmp);
  1742. break;
  1743. }
  1744. }
  1745. }
  1746. if (pcipriv->ndis_adapter.pcibridge_vendor !=
  1747. PCI_BRIDGE_VENDOR_UNKNOWN) {
  1748. pcipriv->ndis_adapter.pcibridge_busnum =
  1749. bridge_pdev->bus->number;
  1750. pcipriv->ndis_adapter.pcibridge_devnum =
  1751. PCI_SLOT(bridge_pdev->devfn);
  1752. pcipriv->ndis_adapter.pcibridge_funcnum =
  1753. PCI_FUNC(bridge_pdev->devfn);
  1754. pcipriv->ndis_adapter.pcibridge_pciehdr_offset =
  1755. pci_pcie_cap(bridge_pdev);
  1756. pcipriv->ndis_adapter.num4bytes =
  1757. (pcipriv->ndis_adapter.pcibridge_pciehdr_offset + 0x10) / 4;
  1758. rtl_pci_get_linkcontrol_field(hw);
  1759. if (pcipriv->ndis_adapter.pcibridge_vendor ==
  1760. PCI_BRIDGE_VENDOR_AMD) {
  1761. pcipriv->ndis_adapter.amd_l1_patch =
  1762. rtl_pci_get_amd_l1_patch(hw);
  1763. }
  1764. }
  1765. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1766. "pcidev busnumber:devnumber:funcnumber:vendor:link_ctl %d:%d:%d:%x:%x\n",
  1767. pcipriv->ndis_adapter.busnumber,
  1768. pcipriv->ndis_adapter.devnumber,
  1769. pcipriv->ndis_adapter.funcnumber,
  1770. pdev->vendor, pcipriv->ndis_adapter.linkctrl_reg);
  1771. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1772. "pci_bridge busnumber:devnumber:funcnumber:vendor:pcie_cap:link_ctl_reg:amd %d:%d:%d:%x:%x:%x:%x\n",
  1773. pcipriv->ndis_adapter.pcibridge_busnum,
  1774. pcipriv->ndis_adapter.pcibridge_devnum,
  1775. pcipriv->ndis_adapter.pcibridge_funcnum,
  1776. pcibridge_vendors[pcipriv->ndis_adapter.pcibridge_vendor],
  1777. pcipriv->ndis_adapter.pcibridge_pciehdr_offset,
  1778. pcipriv->ndis_adapter.pcibridge_linkctrlreg,
  1779. pcipriv->ndis_adapter.amd_l1_patch);
  1780. rtl_pci_parse_configuration(pdev, hw);
  1781. list_add_tail(&rtlpriv->list, &rtlpriv->glb_var->glb_priv_list);
  1782. return true;
  1783. }
  1784. static int rtl_pci_intr_mode_msi(struct ieee80211_hw *hw)
  1785. {
  1786. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1787. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  1788. struct rtl_pci *rtlpci = rtl_pcidev(pcipriv);
  1789. int ret;
  1790. ret = pci_enable_msi(rtlpci->pdev);
  1791. if (ret < 0)
  1792. return ret;
  1793. ret = request_irq(rtlpci->pdev->irq, &_rtl_pci_interrupt,
  1794. IRQF_SHARED, KBUILD_MODNAME, hw);
  1795. if (ret < 0) {
  1796. pci_disable_msi(rtlpci->pdev);
  1797. return ret;
  1798. }
  1799. rtlpci->using_msi = true;
  1800. RT_TRACE(rtlpriv, COMP_INIT | COMP_INTR, DBG_DMESG,
  1801. "MSI Interrupt Mode!\n");
  1802. return 0;
  1803. }
  1804. static int rtl_pci_intr_mode_legacy(struct ieee80211_hw *hw)
  1805. {
  1806. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1807. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  1808. struct rtl_pci *rtlpci = rtl_pcidev(pcipriv);
  1809. int ret;
  1810. ret = request_irq(rtlpci->pdev->irq, &_rtl_pci_interrupt,
  1811. IRQF_SHARED, KBUILD_MODNAME, hw);
  1812. if (ret < 0)
  1813. return ret;
  1814. rtlpci->using_msi = false;
  1815. RT_TRACE(rtlpriv, COMP_INIT | COMP_INTR, DBG_DMESG,
  1816. "Pin-based Interrupt Mode!\n");
  1817. return 0;
  1818. }
  1819. static int rtl_pci_intr_mode_decide(struct ieee80211_hw *hw)
  1820. {
  1821. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  1822. struct rtl_pci *rtlpci = rtl_pcidev(pcipriv);
  1823. int ret;
  1824. if (rtlpci->msi_support) {
  1825. ret = rtl_pci_intr_mode_msi(hw);
  1826. if (ret < 0)
  1827. ret = rtl_pci_intr_mode_legacy(hw);
  1828. } else {
  1829. ret = rtl_pci_intr_mode_legacy(hw);
  1830. }
  1831. return ret;
  1832. }
  1833. static void platform_enable_dma64(struct pci_dev *pdev, bool dma64)
  1834. {
  1835. u8 value;
  1836. pci_read_config_byte(pdev, 0x719, &value);
  1837. /* 0x719 Bit5 is DMA64 bit fetch. */
  1838. if (dma64)
  1839. value |= BIT(5);
  1840. else
  1841. value &= ~BIT(5);
  1842. pci_write_config_byte(pdev, 0x719, value);
  1843. }
  1844. int rtl_pci_probe(struct pci_dev *pdev,
  1845. const struct pci_device_id *id)
  1846. {
  1847. struct ieee80211_hw *hw = NULL;
  1848. struct rtl_priv *rtlpriv = NULL;
  1849. struct rtl_pci_priv *pcipriv = NULL;
  1850. struct rtl_pci *rtlpci;
  1851. unsigned long pmem_start, pmem_len, pmem_flags;
  1852. int err;
  1853. err = pci_enable_device(pdev);
  1854. if (err) {
  1855. WARN_ONCE(true, "%s : Cannot enable new PCI device\n",
  1856. pci_name(pdev));
  1857. return err;
  1858. }
  1859. if (((struct rtl_hal_cfg *)id->driver_data)->mod_params->dma64 &&
  1860. !pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
  1861. if (pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64))) {
  1862. WARN_ONCE(true,
  1863. "Unable to obtain 64bit DMA for consistent allocations\n");
  1864. err = -ENOMEM;
  1865. goto fail1;
  1866. }
  1867. platform_enable_dma64(pdev, true);
  1868. } else if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(32))) {
  1869. if (pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32))) {
  1870. WARN_ONCE(true,
  1871. "rtlwifi: Unable to obtain 32bit DMA for consistent allocations\n");
  1872. err = -ENOMEM;
  1873. goto fail1;
  1874. }
  1875. platform_enable_dma64(pdev, false);
  1876. }
  1877. pci_set_master(pdev);
  1878. hw = ieee80211_alloc_hw(sizeof(struct rtl_pci_priv) +
  1879. sizeof(struct rtl_priv), &rtl_ops);
  1880. if (!hw) {
  1881. WARN_ONCE(true,
  1882. "%s : ieee80211 alloc failed\n", pci_name(pdev));
  1883. err = -ENOMEM;
  1884. goto fail1;
  1885. }
  1886. SET_IEEE80211_DEV(hw, &pdev->dev);
  1887. pci_set_drvdata(pdev, hw);
  1888. rtlpriv = hw->priv;
  1889. rtlpriv->hw = hw;
  1890. pcipriv = (void *)rtlpriv->priv;
  1891. pcipriv->dev.pdev = pdev;
  1892. init_completion(&rtlpriv->firmware_loading_complete);
  1893. /*proximity init here*/
  1894. rtlpriv->proximity.proxim_on = false;
  1895. pcipriv = (void *)rtlpriv->priv;
  1896. pcipriv->dev.pdev = pdev;
  1897. /* init cfg & intf_ops */
  1898. rtlpriv->rtlhal.interface = INTF_PCI;
  1899. rtlpriv->cfg = (struct rtl_hal_cfg *)(id->driver_data);
  1900. rtlpriv->intf_ops = &rtl_pci_ops;
  1901. rtlpriv->glb_var = &rtl_global_var;
  1902. rtl_efuse_ops_init(hw);
  1903. /* MEM map */
  1904. err = pci_request_regions(pdev, KBUILD_MODNAME);
  1905. if (err) {
  1906. WARN_ONCE(true, "rtlwifi: Can't obtain PCI resources\n");
  1907. goto fail1;
  1908. }
  1909. pmem_start = pci_resource_start(pdev, rtlpriv->cfg->bar_id);
  1910. pmem_len = pci_resource_len(pdev, rtlpriv->cfg->bar_id);
  1911. pmem_flags = pci_resource_flags(pdev, rtlpriv->cfg->bar_id);
  1912. /*shared mem start */
  1913. rtlpriv->io.pci_mem_start =
  1914. (unsigned long)pci_iomap(pdev,
  1915. rtlpriv->cfg->bar_id, pmem_len);
  1916. if (rtlpriv->io.pci_mem_start == 0) {
  1917. WARN_ONCE(true, "rtlwifi: Can't map PCI mem\n");
  1918. err = -ENOMEM;
  1919. goto fail2;
  1920. }
  1921. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1922. "mem mapped space: start: 0x%08lx len:%08lx flags:%08lx, after map:0x%08lx\n",
  1923. pmem_start, pmem_len, pmem_flags,
  1924. rtlpriv->io.pci_mem_start);
  1925. /* Disable Clk Request */
  1926. pci_write_config_byte(pdev, 0x81, 0);
  1927. /* leave D3 mode */
  1928. pci_write_config_byte(pdev, 0x44, 0);
  1929. pci_write_config_byte(pdev, 0x04, 0x06);
  1930. pci_write_config_byte(pdev, 0x04, 0x07);
  1931. /* find adapter */
  1932. if (!_rtl_pci_find_adapter(pdev, hw)) {
  1933. err = -ENODEV;
  1934. goto fail2;
  1935. }
  1936. /* Init IO handler */
  1937. _rtl_pci_io_handler_init(&pdev->dev, hw);
  1938. /*like read eeprom and so on */
  1939. rtlpriv->cfg->ops->read_eeprom_info(hw);
  1940. if (rtlpriv->cfg->ops->init_sw_vars(hw)) {
  1941. pr_err("Can't init_sw_vars\n");
  1942. err = -ENODEV;
  1943. goto fail3;
  1944. }
  1945. rtlpriv->cfg->ops->init_sw_leds(hw);
  1946. /*aspm */
  1947. rtl_pci_init_aspm(hw);
  1948. /* Init mac80211 sw */
  1949. err = rtl_init_core(hw);
  1950. if (err) {
  1951. pr_err("Can't allocate sw for mac80211\n");
  1952. goto fail3;
  1953. }
  1954. /* Init PCI sw */
  1955. err = rtl_pci_init(hw, pdev);
  1956. if (err) {
  1957. pr_err("Failed to init PCI\n");
  1958. goto fail3;
  1959. }
  1960. err = ieee80211_register_hw(hw);
  1961. if (err) {
  1962. pr_err("Can't register mac80211 hw.\n");
  1963. err = -ENODEV;
  1964. goto fail3;
  1965. }
  1966. rtlpriv->mac80211.mac80211_registered = 1;
  1967. /* add for debug */
  1968. rtl_debug_add_one(hw);
  1969. /*init rfkill */
  1970. rtl_init_rfkill(hw); /* Init PCI sw */
  1971. rtlpci = rtl_pcidev(pcipriv);
  1972. err = rtl_pci_intr_mode_decide(hw);
  1973. if (err) {
  1974. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1975. "%s: failed to register IRQ handler\n",
  1976. wiphy_name(hw->wiphy));
  1977. goto fail3;
  1978. }
  1979. rtlpci->irq_alloc = 1;
  1980. set_bit(RTL_STATUS_INTERFACE_START, &rtlpriv->status);
  1981. return 0;
  1982. fail3:
  1983. pci_set_drvdata(pdev, NULL);
  1984. rtl_deinit_core(hw);
  1985. fail2:
  1986. if (rtlpriv->io.pci_mem_start != 0)
  1987. pci_iounmap(pdev, (void __iomem *)rtlpriv->io.pci_mem_start);
  1988. pci_release_regions(pdev);
  1989. complete(&rtlpriv->firmware_loading_complete);
  1990. fail1:
  1991. if (hw)
  1992. ieee80211_free_hw(hw);
  1993. pci_disable_device(pdev);
  1994. return err;
  1995. }
  1996. EXPORT_SYMBOL(rtl_pci_probe);
  1997. void rtl_pci_disconnect(struct pci_dev *pdev)
  1998. {
  1999. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  2000. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  2001. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2002. struct rtl_pci *rtlpci = rtl_pcidev(pcipriv);
  2003. struct rtl_mac *rtlmac = rtl_mac(rtlpriv);
  2004. /* just in case driver is removed before firmware callback */
  2005. wait_for_completion(&rtlpriv->firmware_loading_complete);
  2006. clear_bit(RTL_STATUS_INTERFACE_START, &rtlpriv->status);
  2007. /* remove form debug */
  2008. rtl_debug_remove_one(hw);
  2009. /*ieee80211_unregister_hw will call ops_stop */
  2010. if (rtlmac->mac80211_registered == 1) {
  2011. ieee80211_unregister_hw(hw);
  2012. rtlmac->mac80211_registered = 0;
  2013. } else {
  2014. rtl_deinit_deferred_work(hw);
  2015. rtlpriv->intf_ops->adapter_stop(hw);
  2016. }
  2017. rtlpriv->cfg->ops->disable_interrupt(hw);
  2018. /*deinit rfkill */
  2019. rtl_deinit_rfkill(hw);
  2020. rtl_pci_deinit(hw);
  2021. rtl_deinit_core(hw);
  2022. rtlpriv->cfg->ops->deinit_sw_vars(hw);
  2023. if (rtlpci->irq_alloc) {
  2024. free_irq(rtlpci->pdev->irq, hw);
  2025. rtlpci->irq_alloc = 0;
  2026. }
  2027. if (rtlpci->using_msi)
  2028. pci_disable_msi(rtlpci->pdev);
  2029. list_del(&rtlpriv->list);
  2030. if (rtlpriv->io.pci_mem_start != 0) {
  2031. pci_iounmap(pdev, (void __iomem *)rtlpriv->io.pci_mem_start);
  2032. pci_release_regions(pdev);
  2033. }
  2034. pci_disable_device(pdev);
  2035. rtl_pci_disable_aspm(hw);
  2036. pci_set_drvdata(pdev, NULL);
  2037. ieee80211_free_hw(hw);
  2038. }
  2039. EXPORT_SYMBOL(rtl_pci_disconnect);
  2040. #ifdef CONFIG_PM_SLEEP
  2041. /***************************************
  2042. * kernel pci power state define:
  2043. * PCI_D0 ((pci_power_t __force) 0)
  2044. * PCI_D1 ((pci_power_t __force) 1)
  2045. * PCI_D2 ((pci_power_t __force) 2)
  2046. * PCI_D3hot ((pci_power_t __force) 3)
  2047. * PCI_D3cold ((pci_power_t __force) 4)
  2048. * PCI_UNKNOWN ((pci_power_t __force) 5)
  2049. * This function is called when system
  2050. * goes into suspend state mac80211 will
  2051. * call rtl_mac_stop() from the mac80211
  2052. * suspend function first, So there is
  2053. * no need to call hw_disable here.
  2054. ****************************************/
  2055. int rtl_pci_suspend(struct device *dev)
  2056. {
  2057. struct pci_dev *pdev = to_pci_dev(dev);
  2058. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  2059. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2060. rtlpriv->cfg->ops->hw_suspend(hw);
  2061. rtl_deinit_rfkill(hw);
  2062. return 0;
  2063. }
  2064. EXPORT_SYMBOL(rtl_pci_suspend);
  2065. int rtl_pci_resume(struct device *dev)
  2066. {
  2067. struct pci_dev *pdev = to_pci_dev(dev);
  2068. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  2069. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2070. rtlpriv->cfg->ops->hw_resume(hw);
  2071. rtl_init_rfkill(hw);
  2072. return 0;
  2073. }
  2074. EXPORT_SYMBOL(rtl_pci_resume);
  2075. #endif /* CONFIG_PM_SLEEP */
  2076. const struct rtl_intf_ops rtl_pci_ops = {
  2077. .read_efuse_byte = read_efuse_byte,
  2078. .adapter_start = rtl_pci_start,
  2079. .adapter_stop = rtl_pci_stop,
  2080. .check_buddy_priv = rtl_pci_check_buddy_priv,
  2081. .adapter_tx = rtl_pci_tx,
  2082. .flush = rtl_pci_flush,
  2083. .reset_trx_ring = rtl_pci_reset_trx_ring,
  2084. .waitq_insert = rtl_pci_tx_chk_waitq_insert,
  2085. .disable_aspm = rtl_pci_disable_aspm,
  2086. .enable_aspm = rtl_pci_enable_aspm,
  2087. };