rt2800lib.c 303 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246824782488249825082518252825382548255825682578258825982608261826282638264826582668267826882698270827182728273827482758276827782788279828082818282828382848285828682878288828982908291829282938294829582968297829882998300830183028303830483058306830783088309831083118312831383148315831683178318831983208321832283238324832583268327832883298330833183328333833483358336833783388339834083418342834383448345834683478348834983508351835283538354835583568357835883598360836183628363836483658366836783688369837083718372837383748375837683778378837983808381838283838384838583868387838883898390839183928393839483958396839783988399840084018402840384048405840684078408840984108411841284138414841584168417841884198420842184228423842484258426842784288429843084318432843384348435843684378438843984408441844284438444844584468447844884498450845184528453845484558456845784588459846084618462846384648465846684678468846984708471847284738474847584768477847884798480848184828483848484858486848784888489849084918492849384948495849684978498849985008501850285038504850585068507850885098510851185128513851485158516851785188519852085218522852385248525852685278528852985308531853285338534853585368537853885398540854185428543854485458546854785488549855085518552855385548555855685578558855985608561856285638564856585668567856885698570857185728573857485758576857785788579858085818582858385848585858685878588858985908591859285938594859585968597859885998600860186028603860486058606860786088609861086118612861386148615861686178618861986208621862286238624862586268627862886298630863186328633863486358636863786388639864086418642864386448645864686478648864986508651865286538654865586568657865886598660866186628663866486658666866786688669867086718672867386748675867686778678867986808681868286838684868586868687868886898690869186928693869486958696869786988699870087018702870387048705870687078708870987108711871287138714871587168717871887198720872187228723872487258726872787288729873087318732873387348735873687378738873987408741874287438744874587468747874887498750875187528753875487558756875787588759876087618762876387648765876687678768876987708771877287738774877587768777877887798780878187828783878487858786878787888789879087918792879387948795879687978798879988008801880288038804880588068807880888098810881188128813881488158816881788188819882088218822882388248825882688278828882988308831883288338834883588368837883888398840884188428843884488458846884788488849885088518852885388548855885688578858885988608861886288638864886588668867886888698870887188728873887488758876887788788879888088818882888388848885888688878888888988908891889288938894889588968897889888998900890189028903890489058906890789088909891089118912891389148915891689178918891989208921892289238924892589268927892889298930893189328933893489358936893789388939894089418942894389448945894689478948894989508951895289538954895589568957895889598960896189628963896489658966896789688969897089718972897389748975897689778978897989808981898289838984898589868987898889898990899189928993899489958996899789988999900090019002900390049005900690079008900990109011901290139014901590169017901890199020902190229023902490259026902790289029903090319032903390349035903690379038903990409041904290439044904590469047904890499050905190529053905490559056905790589059906090619062906390649065906690679068906990709071907290739074907590769077907890799080908190829083908490859086908790889089909090919092909390949095909690979098909991009101910291039104910591069107910891099110911191129113911491159116911791189119912091219122912391249125912691279128912991309131913291339134913591369137913891399140914191429143914491459146914791489149915091519152915391549155915691579158915991609161916291639164916591669167916891699170917191729173917491759176917791789179918091819182918391849185918691879188918991909191919291939194919591969197919891999200920192029203920492059206920792089209921092119212921392149215921692179218921992209221922292239224922592269227922892299230923192329233923492359236923792389239924092419242924392449245924692479248924992509251925292539254925592569257925892599260926192629263926492659266926792689269927092719272927392749275927692779278927992809281928292839284928592869287928892899290929192929293929492959296929792989299930093019302930393049305930693079308930993109311931293139314931593169317931893199320932193229323932493259326932793289329933093319332933393349335933693379338933993409341934293439344934593469347934893499350935193529353935493559356935793589359936093619362936393649365936693679368936993709371937293739374937593769377937893799380938193829383938493859386938793889389939093919392939393949395939693979398939994009401940294039404940594069407940894099410941194129413941494159416941794189419942094219422942394249425942694279428942994309431943294339434943594369437943894399440944194429443944494459446944794489449945094519452945394549455945694579458945994609461946294639464946594669467946894699470947194729473947494759476947794789479948094819482948394849485948694879488948994909491949294939494949594969497949894999500950195029503950495059506950795089509951095119512951395149515951695179518951995209521952295239524952595269527952895299530953195329533953495359536953795389539954095419542954395449545954695479548954995509551955295539554955595569557955895599560956195629563956495659566956795689569957095719572957395749575957695779578957995809581958295839584958595869587958895899590959195929593959495959596959795989599960096019602960396049605960696079608960996109611961296139614961596169617961896199620962196229623962496259626962796289629963096319632963396349635963696379638963996409641964296439644964596469647964896499650965196529653965496559656965796589659966096619662966396649665966696679668966996709671967296739674967596769677967896799680968196829683968496859686968796889689969096919692969396949695969696979698969997009701970297039704970597069707970897099710971197129713971497159716971797189719972097219722972397249725
  1. /*
  2. Copyright (C) 2010 Willow Garage <http://www.willowgarage.com>
  3. Copyright (C) 2010 Ivo van Doorn <IvDoorn@gmail.com>
  4. Copyright (C) 2009 Bartlomiej Zolnierkiewicz <bzolnier@gmail.com>
  5. Copyright (C) 2009 Gertjan van Wingerde <gwingerde@gmail.com>
  6. Based on the original rt2800pci.c and rt2800usb.c.
  7. Copyright (C) 2009 Alban Browaeys <prahal@yahoo.com>
  8. Copyright (C) 2009 Felix Fietkau <nbd@openwrt.org>
  9. Copyright (C) 2009 Luis Correia <luis.f.correia@gmail.com>
  10. Copyright (C) 2009 Mattias Nissler <mattias.nissler@gmx.de>
  11. Copyright (C) 2009 Mark Asselstine <asselsm@gmail.com>
  12. Copyright (C) 2009 Xose Vazquez Perez <xose.vazquez@gmail.com>
  13. <http://rt2x00.serialmonkey.com>
  14. This program is free software; you can redistribute it and/or modify
  15. it under the terms of the GNU General Public License as published by
  16. the Free Software Foundation; either version 2 of the License, or
  17. (at your option) any later version.
  18. This program is distributed in the hope that it will be useful,
  19. but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. GNU General Public License for more details.
  22. You should have received a copy of the GNU General Public License
  23. along with this program; if not, see <http://www.gnu.org/licenses/>.
  24. */
  25. /*
  26. Module: rt2800lib
  27. Abstract: rt2800 generic device routines.
  28. */
  29. #include <linux/crc-ccitt.h>
  30. #include <linux/kernel.h>
  31. #include <linux/module.h>
  32. #include <linux/slab.h>
  33. #include "rt2x00.h"
  34. #include "rt2800lib.h"
  35. #include "rt2800.h"
  36. /*
  37. * Register access.
  38. * All access to the CSR registers will go through the methods
  39. * rt2800_register_read and rt2800_register_write.
  40. * BBP and RF register require indirect register access,
  41. * and use the CSR registers BBPCSR and RFCSR to achieve this.
  42. * These indirect registers work with busy bits,
  43. * and we will try maximal REGISTER_BUSY_COUNT times to access
  44. * the register while taking a REGISTER_BUSY_DELAY us delay
  45. * between each attampt. When the busy bit is still set at that time,
  46. * the access attempt is considered to have failed,
  47. * and we will print an error.
  48. * The _lock versions must be used if you already hold the csr_mutex
  49. */
  50. #define WAIT_FOR_BBP(__dev, __reg) \
  51. rt2800_regbusy_read((__dev), BBP_CSR_CFG, BBP_CSR_CFG_BUSY, (__reg))
  52. #define WAIT_FOR_RFCSR(__dev, __reg) \
  53. rt2800_regbusy_read((__dev), RF_CSR_CFG, RF_CSR_CFG_BUSY, (__reg))
  54. #define WAIT_FOR_RFCSR_MT7620(__dev, __reg) \
  55. rt2800_regbusy_read((__dev), RF_CSR_CFG, RF_CSR_CFG_BUSY_MT7620, \
  56. (__reg))
  57. #define WAIT_FOR_RF(__dev, __reg) \
  58. rt2800_regbusy_read((__dev), RF_CSR_CFG0, RF_CSR_CFG0_BUSY, (__reg))
  59. #define WAIT_FOR_MCU(__dev, __reg) \
  60. rt2800_regbusy_read((__dev), H2M_MAILBOX_CSR, \
  61. H2M_MAILBOX_CSR_OWNER, (__reg))
  62. static inline bool rt2800_is_305x_soc(struct rt2x00_dev *rt2x00dev)
  63. {
  64. /* check for rt2872 on SoC */
  65. if (!rt2x00_is_soc(rt2x00dev) ||
  66. !rt2x00_rt(rt2x00dev, RT2872))
  67. return false;
  68. /* we know for sure that these rf chipsets are used on rt305x boards */
  69. if (rt2x00_rf(rt2x00dev, RF3020) ||
  70. rt2x00_rf(rt2x00dev, RF3021) ||
  71. rt2x00_rf(rt2x00dev, RF3022))
  72. return true;
  73. rt2x00_warn(rt2x00dev, "Unknown RF chipset on rt305x\n");
  74. return false;
  75. }
  76. static void rt2800_bbp_write(struct rt2x00_dev *rt2x00dev,
  77. const unsigned int word, const u8 value)
  78. {
  79. u32 reg;
  80. mutex_lock(&rt2x00dev->csr_mutex);
  81. /*
  82. * Wait until the BBP becomes available, afterwards we
  83. * can safely write the new data into the register.
  84. */
  85. if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
  86. reg = 0;
  87. rt2x00_set_field32(&reg, BBP_CSR_CFG_VALUE, value);
  88. rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
  89. rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
  90. rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 0);
  91. rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
  92. rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
  93. }
  94. mutex_unlock(&rt2x00dev->csr_mutex);
  95. }
  96. static u8 rt2800_bbp_read(struct rt2x00_dev *rt2x00dev, const unsigned int word)
  97. {
  98. u32 reg;
  99. u8 value;
  100. mutex_lock(&rt2x00dev->csr_mutex);
  101. /*
  102. * Wait until the BBP becomes available, afterwards we
  103. * can safely write the read request into the register.
  104. * After the data has been written, we wait until hardware
  105. * returns the correct value, if at any time the register
  106. * doesn't become available in time, reg will be 0xffffffff
  107. * which means we return 0xff to the caller.
  108. */
  109. if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
  110. reg = 0;
  111. rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
  112. rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
  113. rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 1);
  114. rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
  115. rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
  116. WAIT_FOR_BBP(rt2x00dev, &reg);
  117. }
  118. value = rt2x00_get_field32(reg, BBP_CSR_CFG_VALUE);
  119. mutex_unlock(&rt2x00dev->csr_mutex);
  120. return value;
  121. }
  122. static void rt2800_rfcsr_write(struct rt2x00_dev *rt2x00dev,
  123. const unsigned int word, const u8 value)
  124. {
  125. u32 reg;
  126. mutex_lock(&rt2x00dev->csr_mutex);
  127. /*
  128. * Wait until the RFCSR becomes available, afterwards we
  129. * can safely write the new data into the register.
  130. */
  131. switch (rt2x00dev->chip.rt) {
  132. case RT6352:
  133. if (WAIT_FOR_RFCSR_MT7620(rt2x00dev, &reg)) {
  134. reg = 0;
  135. rt2x00_set_field32(&reg, RF_CSR_CFG_DATA_MT7620, value);
  136. rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM_MT7620,
  137. word);
  138. rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE_MT7620, 1);
  139. rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY_MT7620, 1);
  140. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
  141. }
  142. break;
  143. default:
  144. if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
  145. reg = 0;
  146. rt2x00_set_field32(&reg, RF_CSR_CFG_DATA, value);
  147. rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
  148. rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 1);
  149. rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
  150. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
  151. }
  152. break;
  153. }
  154. mutex_unlock(&rt2x00dev->csr_mutex);
  155. }
  156. static void rt2800_rfcsr_write_bank(struct rt2x00_dev *rt2x00dev, const u8 bank,
  157. const unsigned int reg, const u8 value)
  158. {
  159. rt2800_rfcsr_write(rt2x00dev, (reg | (bank << 6)), value);
  160. }
  161. static void rt2800_rfcsr_write_chanreg(struct rt2x00_dev *rt2x00dev,
  162. const unsigned int reg, const u8 value)
  163. {
  164. rt2800_rfcsr_write_bank(rt2x00dev, 4, reg, value);
  165. rt2800_rfcsr_write_bank(rt2x00dev, 6, reg, value);
  166. }
  167. static void rt2800_rfcsr_write_dccal(struct rt2x00_dev *rt2x00dev,
  168. const unsigned int reg, const u8 value)
  169. {
  170. rt2800_rfcsr_write_bank(rt2x00dev, 5, reg, value);
  171. rt2800_rfcsr_write_bank(rt2x00dev, 7, reg, value);
  172. }
  173. static u8 rt2800_rfcsr_read(struct rt2x00_dev *rt2x00dev,
  174. const unsigned int word)
  175. {
  176. u32 reg;
  177. u8 value;
  178. mutex_lock(&rt2x00dev->csr_mutex);
  179. /*
  180. * Wait until the RFCSR becomes available, afterwards we
  181. * can safely write the read request into the register.
  182. * After the data has been written, we wait until hardware
  183. * returns the correct value, if at any time the register
  184. * doesn't become available in time, reg will be 0xffffffff
  185. * which means we return 0xff to the caller.
  186. */
  187. switch (rt2x00dev->chip.rt) {
  188. case RT6352:
  189. if (WAIT_FOR_RFCSR_MT7620(rt2x00dev, &reg)) {
  190. reg = 0;
  191. rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM_MT7620,
  192. word);
  193. rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE_MT7620, 0);
  194. rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY_MT7620, 1);
  195. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
  196. WAIT_FOR_RFCSR_MT7620(rt2x00dev, &reg);
  197. }
  198. value = rt2x00_get_field32(reg, RF_CSR_CFG_DATA_MT7620);
  199. break;
  200. default:
  201. if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
  202. reg = 0;
  203. rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
  204. rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 0);
  205. rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
  206. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
  207. WAIT_FOR_RFCSR(rt2x00dev, &reg);
  208. }
  209. value = rt2x00_get_field32(reg, RF_CSR_CFG_DATA);
  210. break;
  211. }
  212. mutex_unlock(&rt2x00dev->csr_mutex);
  213. return value;
  214. }
  215. static u8 rt2800_rfcsr_read_bank(struct rt2x00_dev *rt2x00dev, const u8 bank,
  216. const unsigned int reg)
  217. {
  218. return rt2800_rfcsr_read(rt2x00dev, (reg | (bank << 6)));
  219. }
  220. static void rt2800_rf_write(struct rt2x00_dev *rt2x00dev,
  221. const unsigned int word, const u32 value)
  222. {
  223. u32 reg;
  224. mutex_lock(&rt2x00dev->csr_mutex);
  225. /*
  226. * Wait until the RF becomes available, afterwards we
  227. * can safely write the new data into the register.
  228. */
  229. if (WAIT_FOR_RF(rt2x00dev, &reg)) {
  230. reg = 0;
  231. rt2x00_set_field32(&reg, RF_CSR_CFG0_REG_VALUE_BW, value);
  232. rt2x00_set_field32(&reg, RF_CSR_CFG0_STANDBYMODE, 0);
  233. rt2x00_set_field32(&reg, RF_CSR_CFG0_SEL, 0);
  234. rt2x00_set_field32(&reg, RF_CSR_CFG0_BUSY, 1);
  235. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG0, reg);
  236. rt2x00_rf_write(rt2x00dev, word, value);
  237. }
  238. mutex_unlock(&rt2x00dev->csr_mutex);
  239. }
  240. static const unsigned int rt2800_eeprom_map[EEPROM_WORD_COUNT] = {
  241. [EEPROM_CHIP_ID] = 0x0000,
  242. [EEPROM_VERSION] = 0x0001,
  243. [EEPROM_MAC_ADDR_0] = 0x0002,
  244. [EEPROM_MAC_ADDR_1] = 0x0003,
  245. [EEPROM_MAC_ADDR_2] = 0x0004,
  246. [EEPROM_NIC_CONF0] = 0x001a,
  247. [EEPROM_NIC_CONF1] = 0x001b,
  248. [EEPROM_FREQ] = 0x001d,
  249. [EEPROM_LED_AG_CONF] = 0x001e,
  250. [EEPROM_LED_ACT_CONF] = 0x001f,
  251. [EEPROM_LED_POLARITY] = 0x0020,
  252. [EEPROM_NIC_CONF2] = 0x0021,
  253. [EEPROM_LNA] = 0x0022,
  254. [EEPROM_RSSI_BG] = 0x0023,
  255. [EEPROM_RSSI_BG2] = 0x0024,
  256. [EEPROM_TXMIXER_GAIN_BG] = 0x0024, /* overlaps with RSSI_BG2 */
  257. [EEPROM_RSSI_A] = 0x0025,
  258. [EEPROM_RSSI_A2] = 0x0026,
  259. [EEPROM_TXMIXER_GAIN_A] = 0x0026, /* overlaps with RSSI_A2 */
  260. [EEPROM_EIRP_MAX_TX_POWER] = 0x0027,
  261. [EEPROM_TXPOWER_DELTA] = 0x0028,
  262. [EEPROM_TXPOWER_BG1] = 0x0029,
  263. [EEPROM_TXPOWER_BG2] = 0x0030,
  264. [EEPROM_TSSI_BOUND_BG1] = 0x0037,
  265. [EEPROM_TSSI_BOUND_BG2] = 0x0038,
  266. [EEPROM_TSSI_BOUND_BG3] = 0x0039,
  267. [EEPROM_TSSI_BOUND_BG4] = 0x003a,
  268. [EEPROM_TSSI_BOUND_BG5] = 0x003b,
  269. [EEPROM_TXPOWER_A1] = 0x003c,
  270. [EEPROM_TXPOWER_A2] = 0x0053,
  271. [EEPROM_TXPOWER_INIT] = 0x0068,
  272. [EEPROM_TSSI_BOUND_A1] = 0x006a,
  273. [EEPROM_TSSI_BOUND_A2] = 0x006b,
  274. [EEPROM_TSSI_BOUND_A3] = 0x006c,
  275. [EEPROM_TSSI_BOUND_A4] = 0x006d,
  276. [EEPROM_TSSI_BOUND_A5] = 0x006e,
  277. [EEPROM_TXPOWER_BYRATE] = 0x006f,
  278. [EEPROM_BBP_START] = 0x0078,
  279. };
  280. static const unsigned int rt2800_eeprom_map_ext[EEPROM_WORD_COUNT] = {
  281. [EEPROM_CHIP_ID] = 0x0000,
  282. [EEPROM_VERSION] = 0x0001,
  283. [EEPROM_MAC_ADDR_0] = 0x0002,
  284. [EEPROM_MAC_ADDR_1] = 0x0003,
  285. [EEPROM_MAC_ADDR_2] = 0x0004,
  286. [EEPROM_NIC_CONF0] = 0x001a,
  287. [EEPROM_NIC_CONF1] = 0x001b,
  288. [EEPROM_NIC_CONF2] = 0x001c,
  289. [EEPROM_EIRP_MAX_TX_POWER] = 0x0020,
  290. [EEPROM_FREQ] = 0x0022,
  291. [EEPROM_LED_AG_CONF] = 0x0023,
  292. [EEPROM_LED_ACT_CONF] = 0x0024,
  293. [EEPROM_LED_POLARITY] = 0x0025,
  294. [EEPROM_LNA] = 0x0026,
  295. [EEPROM_EXT_LNA2] = 0x0027,
  296. [EEPROM_RSSI_BG] = 0x0028,
  297. [EEPROM_RSSI_BG2] = 0x0029,
  298. [EEPROM_RSSI_A] = 0x002a,
  299. [EEPROM_RSSI_A2] = 0x002b,
  300. [EEPROM_TXPOWER_BG1] = 0x0030,
  301. [EEPROM_TXPOWER_BG2] = 0x0037,
  302. [EEPROM_EXT_TXPOWER_BG3] = 0x003e,
  303. [EEPROM_TSSI_BOUND_BG1] = 0x0045,
  304. [EEPROM_TSSI_BOUND_BG2] = 0x0046,
  305. [EEPROM_TSSI_BOUND_BG3] = 0x0047,
  306. [EEPROM_TSSI_BOUND_BG4] = 0x0048,
  307. [EEPROM_TSSI_BOUND_BG5] = 0x0049,
  308. [EEPROM_TXPOWER_A1] = 0x004b,
  309. [EEPROM_TXPOWER_A2] = 0x0065,
  310. [EEPROM_EXT_TXPOWER_A3] = 0x007f,
  311. [EEPROM_TSSI_BOUND_A1] = 0x009a,
  312. [EEPROM_TSSI_BOUND_A2] = 0x009b,
  313. [EEPROM_TSSI_BOUND_A3] = 0x009c,
  314. [EEPROM_TSSI_BOUND_A4] = 0x009d,
  315. [EEPROM_TSSI_BOUND_A5] = 0x009e,
  316. [EEPROM_TXPOWER_BYRATE] = 0x00a0,
  317. };
  318. static unsigned int rt2800_eeprom_word_index(struct rt2x00_dev *rt2x00dev,
  319. const enum rt2800_eeprom_word word)
  320. {
  321. const unsigned int *map;
  322. unsigned int index;
  323. if (WARN_ONCE(word >= EEPROM_WORD_COUNT,
  324. "%s: invalid EEPROM word %d\n",
  325. wiphy_name(rt2x00dev->hw->wiphy), word))
  326. return 0;
  327. if (rt2x00_rt(rt2x00dev, RT3593))
  328. map = rt2800_eeprom_map_ext;
  329. else
  330. map = rt2800_eeprom_map;
  331. index = map[word];
  332. /* Index 0 is valid only for EEPROM_CHIP_ID.
  333. * Otherwise it means that the offset of the
  334. * given word is not initialized in the map,
  335. * or that the field is not usable on the
  336. * actual chipset.
  337. */
  338. WARN_ONCE(word != EEPROM_CHIP_ID && index == 0,
  339. "%s: invalid access of EEPROM word %d\n",
  340. wiphy_name(rt2x00dev->hw->wiphy), word);
  341. return index;
  342. }
  343. static void *rt2800_eeprom_addr(struct rt2x00_dev *rt2x00dev,
  344. const enum rt2800_eeprom_word word)
  345. {
  346. unsigned int index;
  347. index = rt2800_eeprom_word_index(rt2x00dev, word);
  348. return rt2x00_eeprom_addr(rt2x00dev, index);
  349. }
  350. static u16 rt2800_eeprom_read(struct rt2x00_dev *rt2x00dev,
  351. const enum rt2800_eeprom_word word)
  352. {
  353. unsigned int index;
  354. index = rt2800_eeprom_word_index(rt2x00dev, word);
  355. return rt2x00_eeprom_read(rt2x00dev, index);
  356. }
  357. static void rt2800_eeprom_write(struct rt2x00_dev *rt2x00dev,
  358. const enum rt2800_eeprom_word word, u16 data)
  359. {
  360. unsigned int index;
  361. index = rt2800_eeprom_word_index(rt2x00dev, word);
  362. rt2x00_eeprom_write(rt2x00dev, index, data);
  363. }
  364. static u16 rt2800_eeprom_read_from_array(struct rt2x00_dev *rt2x00dev,
  365. const enum rt2800_eeprom_word array,
  366. unsigned int offset)
  367. {
  368. unsigned int index;
  369. index = rt2800_eeprom_word_index(rt2x00dev, array);
  370. return rt2x00_eeprom_read(rt2x00dev, index + offset);
  371. }
  372. static int rt2800_enable_wlan_rt3290(struct rt2x00_dev *rt2x00dev)
  373. {
  374. u32 reg;
  375. int i, count;
  376. reg = rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL);
  377. rt2x00_set_field32(&reg, WLAN_GPIO_OUT_OE_BIT_ALL, 0xff);
  378. rt2x00_set_field32(&reg, FRC_WL_ANT_SET, 1);
  379. rt2x00_set_field32(&reg, WLAN_CLK_EN, 0);
  380. rt2x00_set_field32(&reg, WLAN_EN, 1);
  381. rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg);
  382. udelay(REGISTER_BUSY_DELAY);
  383. count = 0;
  384. do {
  385. /*
  386. * Check PLL_LD & XTAL_RDY.
  387. */
  388. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  389. reg = rt2800_register_read(rt2x00dev, CMB_CTRL);
  390. if (rt2x00_get_field32(reg, PLL_LD) &&
  391. rt2x00_get_field32(reg, XTAL_RDY))
  392. break;
  393. udelay(REGISTER_BUSY_DELAY);
  394. }
  395. if (i >= REGISTER_BUSY_COUNT) {
  396. if (count >= 10)
  397. return -EIO;
  398. rt2800_register_write(rt2x00dev, 0x58, 0x018);
  399. udelay(REGISTER_BUSY_DELAY);
  400. rt2800_register_write(rt2x00dev, 0x58, 0x418);
  401. udelay(REGISTER_BUSY_DELAY);
  402. rt2800_register_write(rt2x00dev, 0x58, 0x618);
  403. udelay(REGISTER_BUSY_DELAY);
  404. count++;
  405. } else {
  406. count = 0;
  407. }
  408. reg = rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL);
  409. rt2x00_set_field32(&reg, PCIE_APP0_CLK_REQ, 0);
  410. rt2x00_set_field32(&reg, WLAN_CLK_EN, 1);
  411. rt2x00_set_field32(&reg, WLAN_RESET, 1);
  412. rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg);
  413. udelay(10);
  414. rt2x00_set_field32(&reg, WLAN_RESET, 0);
  415. rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg);
  416. udelay(10);
  417. rt2800_register_write(rt2x00dev, INT_SOURCE_CSR, 0x7fffffff);
  418. } while (count != 0);
  419. return 0;
  420. }
  421. void rt2800_mcu_request(struct rt2x00_dev *rt2x00dev,
  422. const u8 command, const u8 token,
  423. const u8 arg0, const u8 arg1)
  424. {
  425. u32 reg;
  426. /*
  427. * SOC devices don't support MCU requests.
  428. */
  429. if (rt2x00_is_soc(rt2x00dev))
  430. return;
  431. mutex_lock(&rt2x00dev->csr_mutex);
  432. /*
  433. * Wait until the MCU becomes available, afterwards we
  434. * can safely write the new data into the register.
  435. */
  436. if (WAIT_FOR_MCU(rt2x00dev, &reg)) {
  437. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_OWNER, 1);
  438. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_CMD_TOKEN, token);
  439. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG0, arg0);
  440. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG1, arg1);
  441. rt2800_register_write_lock(rt2x00dev, H2M_MAILBOX_CSR, reg);
  442. reg = 0;
  443. rt2x00_set_field32(&reg, HOST_CMD_CSR_HOST_COMMAND, command);
  444. rt2800_register_write_lock(rt2x00dev, HOST_CMD_CSR, reg);
  445. }
  446. mutex_unlock(&rt2x00dev->csr_mutex);
  447. }
  448. EXPORT_SYMBOL_GPL(rt2800_mcu_request);
  449. int rt2800_wait_csr_ready(struct rt2x00_dev *rt2x00dev)
  450. {
  451. unsigned int i = 0;
  452. u32 reg;
  453. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  454. reg = rt2800_register_read(rt2x00dev, MAC_CSR0);
  455. if (reg && reg != ~0)
  456. return 0;
  457. msleep(1);
  458. }
  459. rt2x00_err(rt2x00dev, "Unstable hardware\n");
  460. return -EBUSY;
  461. }
  462. EXPORT_SYMBOL_GPL(rt2800_wait_csr_ready);
  463. int rt2800_wait_wpdma_ready(struct rt2x00_dev *rt2x00dev)
  464. {
  465. unsigned int i;
  466. u32 reg;
  467. /*
  468. * Some devices are really slow to respond here. Wait a whole second
  469. * before timing out.
  470. */
  471. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  472. reg = rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG);
  473. if (!rt2x00_get_field32(reg, WPDMA_GLO_CFG_TX_DMA_BUSY) &&
  474. !rt2x00_get_field32(reg, WPDMA_GLO_CFG_RX_DMA_BUSY))
  475. return 0;
  476. msleep(10);
  477. }
  478. rt2x00_err(rt2x00dev, "WPDMA TX/RX busy [0x%08x]\n", reg);
  479. return -EACCES;
  480. }
  481. EXPORT_SYMBOL_GPL(rt2800_wait_wpdma_ready);
  482. void rt2800_disable_wpdma(struct rt2x00_dev *rt2x00dev)
  483. {
  484. u32 reg;
  485. reg = rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG);
  486. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
  487. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
  488. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
  489. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
  490. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
  491. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  492. }
  493. EXPORT_SYMBOL_GPL(rt2800_disable_wpdma);
  494. void rt2800_get_txwi_rxwi_size(struct rt2x00_dev *rt2x00dev,
  495. unsigned short *txwi_size,
  496. unsigned short *rxwi_size)
  497. {
  498. switch (rt2x00dev->chip.rt) {
  499. case RT3593:
  500. *txwi_size = TXWI_DESC_SIZE_4WORDS;
  501. *rxwi_size = RXWI_DESC_SIZE_5WORDS;
  502. break;
  503. case RT5592:
  504. case RT6352:
  505. *txwi_size = TXWI_DESC_SIZE_5WORDS;
  506. *rxwi_size = RXWI_DESC_SIZE_6WORDS;
  507. break;
  508. default:
  509. *txwi_size = TXWI_DESC_SIZE_4WORDS;
  510. *rxwi_size = RXWI_DESC_SIZE_4WORDS;
  511. break;
  512. }
  513. }
  514. EXPORT_SYMBOL_GPL(rt2800_get_txwi_rxwi_size);
  515. static bool rt2800_check_firmware_crc(const u8 *data, const size_t len)
  516. {
  517. u16 fw_crc;
  518. u16 crc;
  519. /*
  520. * The last 2 bytes in the firmware array are the crc checksum itself,
  521. * this means that we should never pass those 2 bytes to the crc
  522. * algorithm.
  523. */
  524. fw_crc = (data[len - 2] << 8 | data[len - 1]);
  525. /*
  526. * Use the crc ccitt algorithm.
  527. * This will return the same value as the legacy driver which
  528. * used bit ordering reversion on the both the firmware bytes
  529. * before input input as well as on the final output.
  530. * Obviously using crc ccitt directly is much more efficient.
  531. */
  532. crc = crc_ccitt(~0, data, len - 2);
  533. /*
  534. * There is a small difference between the crc-itu-t + bitrev and
  535. * the crc-ccitt crc calculation. In the latter method the 2 bytes
  536. * will be swapped, use swab16 to convert the crc to the correct
  537. * value.
  538. */
  539. crc = swab16(crc);
  540. return fw_crc == crc;
  541. }
  542. int rt2800_check_firmware(struct rt2x00_dev *rt2x00dev,
  543. const u8 *data, const size_t len)
  544. {
  545. size_t offset = 0;
  546. size_t fw_len;
  547. bool multiple;
  548. /*
  549. * PCI(e) & SOC devices require firmware with a length
  550. * of 8kb. USB devices require firmware files with a length
  551. * of 4kb. Certain USB chipsets however require different firmware,
  552. * which Ralink only provides attached to the original firmware
  553. * file. Thus for USB devices, firmware files have a length
  554. * which is a multiple of 4kb. The firmware for rt3290 chip also
  555. * have a length which is a multiple of 4kb.
  556. */
  557. if (rt2x00_is_usb(rt2x00dev) || rt2x00_rt(rt2x00dev, RT3290))
  558. fw_len = 4096;
  559. else
  560. fw_len = 8192;
  561. multiple = true;
  562. /*
  563. * Validate the firmware length
  564. */
  565. if (len != fw_len && (!multiple || (len % fw_len) != 0))
  566. return FW_BAD_LENGTH;
  567. /*
  568. * Check if the chipset requires one of the upper parts
  569. * of the firmware.
  570. */
  571. if (rt2x00_is_usb(rt2x00dev) &&
  572. !rt2x00_rt(rt2x00dev, RT2860) &&
  573. !rt2x00_rt(rt2x00dev, RT2872) &&
  574. !rt2x00_rt(rt2x00dev, RT3070) &&
  575. ((len / fw_len) == 1))
  576. return FW_BAD_VERSION;
  577. /*
  578. * 8kb firmware files must be checked as if it were
  579. * 2 separate firmware files.
  580. */
  581. while (offset < len) {
  582. if (!rt2800_check_firmware_crc(data + offset, fw_len))
  583. return FW_BAD_CRC;
  584. offset += fw_len;
  585. }
  586. return FW_OK;
  587. }
  588. EXPORT_SYMBOL_GPL(rt2800_check_firmware);
  589. int rt2800_load_firmware(struct rt2x00_dev *rt2x00dev,
  590. const u8 *data, const size_t len)
  591. {
  592. unsigned int i;
  593. u32 reg;
  594. int retval;
  595. if (rt2x00_rt(rt2x00dev, RT3290)) {
  596. retval = rt2800_enable_wlan_rt3290(rt2x00dev);
  597. if (retval)
  598. return -EBUSY;
  599. }
  600. /*
  601. * If driver doesn't wake up firmware here,
  602. * rt2800_load_firmware will hang forever when interface is up again.
  603. */
  604. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0x00000000);
  605. /*
  606. * Wait for stable hardware.
  607. */
  608. if (rt2800_wait_csr_ready(rt2x00dev))
  609. return -EBUSY;
  610. if (rt2x00_is_pci(rt2x00dev)) {
  611. if (rt2x00_rt(rt2x00dev, RT3290) ||
  612. rt2x00_rt(rt2x00dev, RT3572) ||
  613. rt2x00_rt(rt2x00dev, RT5390) ||
  614. rt2x00_rt(rt2x00dev, RT5392)) {
  615. reg = rt2800_register_read(rt2x00dev, AUX_CTRL);
  616. rt2x00_set_field32(&reg, AUX_CTRL_FORCE_PCIE_CLK, 1);
  617. rt2x00_set_field32(&reg, AUX_CTRL_WAKE_PCIE_EN, 1);
  618. rt2800_register_write(rt2x00dev, AUX_CTRL, reg);
  619. }
  620. rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000002);
  621. }
  622. rt2800_disable_wpdma(rt2x00dev);
  623. /*
  624. * Write firmware to the device.
  625. */
  626. rt2800_drv_write_firmware(rt2x00dev, data, len);
  627. /*
  628. * Wait for device to stabilize.
  629. */
  630. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  631. reg = rt2800_register_read(rt2x00dev, PBF_SYS_CTRL);
  632. if (rt2x00_get_field32(reg, PBF_SYS_CTRL_READY))
  633. break;
  634. msleep(1);
  635. }
  636. if (i == REGISTER_BUSY_COUNT) {
  637. rt2x00_err(rt2x00dev, "PBF system register not ready\n");
  638. return -EBUSY;
  639. }
  640. /*
  641. * Disable DMA, will be reenabled later when enabling
  642. * the radio.
  643. */
  644. rt2800_disable_wpdma(rt2x00dev);
  645. /*
  646. * Initialize firmware.
  647. */
  648. rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
  649. rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
  650. if (rt2x00_is_usb(rt2x00dev)) {
  651. rt2800_register_write(rt2x00dev, H2M_INT_SRC, 0);
  652. rt2800_mcu_request(rt2x00dev, MCU_BOOT_SIGNAL, 0, 0, 0);
  653. }
  654. msleep(1);
  655. return 0;
  656. }
  657. EXPORT_SYMBOL_GPL(rt2800_load_firmware);
  658. void rt2800_write_tx_data(struct queue_entry *entry,
  659. struct txentry_desc *txdesc)
  660. {
  661. __le32 *txwi = rt2800_drv_get_txwi(entry);
  662. u32 word;
  663. int i;
  664. /*
  665. * Initialize TX Info descriptor
  666. */
  667. word = rt2x00_desc_read(txwi, 0);
  668. rt2x00_set_field32(&word, TXWI_W0_FRAG,
  669. test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
  670. rt2x00_set_field32(&word, TXWI_W0_MIMO_PS,
  671. test_bit(ENTRY_TXD_HT_MIMO_PS, &txdesc->flags));
  672. rt2x00_set_field32(&word, TXWI_W0_CF_ACK, 0);
  673. rt2x00_set_field32(&word, TXWI_W0_TS,
  674. test_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags));
  675. rt2x00_set_field32(&word, TXWI_W0_AMPDU,
  676. test_bit(ENTRY_TXD_HT_AMPDU, &txdesc->flags));
  677. rt2x00_set_field32(&word, TXWI_W0_MPDU_DENSITY,
  678. txdesc->u.ht.mpdu_density);
  679. rt2x00_set_field32(&word, TXWI_W0_TX_OP, txdesc->u.ht.txop);
  680. rt2x00_set_field32(&word, TXWI_W0_MCS, txdesc->u.ht.mcs);
  681. rt2x00_set_field32(&word, TXWI_W0_BW,
  682. test_bit(ENTRY_TXD_HT_BW_40, &txdesc->flags));
  683. rt2x00_set_field32(&word, TXWI_W0_SHORT_GI,
  684. test_bit(ENTRY_TXD_HT_SHORT_GI, &txdesc->flags));
  685. rt2x00_set_field32(&word, TXWI_W0_STBC, txdesc->u.ht.stbc);
  686. rt2x00_set_field32(&word, TXWI_W0_PHYMODE, txdesc->rate_mode);
  687. rt2x00_desc_write(txwi, 0, word);
  688. word = rt2x00_desc_read(txwi, 1);
  689. rt2x00_set_field32(&word, TXWI_W1_ACK,
  690. test_bit(ENTRY_TXD_ACK, &txdesc->flags));
  691. rt2x00_set_field32(&word, TXWI_W1_NSEQ,
  692. test_bit(ENTRY_TXD_GENERATE_SEQ, &txdesc->flags));
  693. rt2x00_set_field32(&word, TXWI_W1_BW_WIN_SIZE, txdesc->u.ht.ba_size);
  694. rt2x00_set_field32(&word, TXWI_W1_WIRELESS_CLI_ID,
  695. test_bit(ENTRY_TXD_ENCRYPT, &txdesc->flags) ?
  696. txdesc->key_idx : txdesc->u.ht.wcid);
  697. rt2x00_set_field32(&word, TXWI_W1_MPDU_TOTAL_BYTE_COUNT,
  698. txdesc->length);
  699. rt2x00_set_field32(&word, TXWI_W1_PACKETID_QUEUE, entry->queue->qid);
  700. rt2x00_set_field32(&word, TXWI_W1_PACKETID_ENTRY, (entry->entry_idx % 3) + 1);
  701. rt2x00_desc_write(txwi, 1, word);
  702. /*
  703. * Always write 0 to IV/EIV fields (word 2 and 3), hardware will insert
  704. * the IV from the IVEIV register when TXD_W3_WIV is set to 0.
  705. * When TXD_W3_WIV is set to 1 it will use the IV data
  706. * from the descriptor. The TXWI_W1_WIRELESS_CLI_ID indicates which
  707. * crypto entry in the registers should be used to encrypt the frame.
  708. *
  709. * Nulify all remaining words as well, we don't know how to program them.
  710. */
  711. for (i = 2; i < entry->queue->winfo_size / sizeof(__le32); i++)
  712. _rt2x00_desc_write(txwi, i, 0);
  713. }
  714. EXPORT_SYMBOL_GPL(rt2800_write_tx_data);
  715. static int rt2800_agc_to_rssi(struct rt2x00_dev *rt2x00dev, u32 rxwi_w2)
  716. {
  717. s8 rssi0 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI0);
  718. s8 rssi1 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI1);
  719. s8 rssi2 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI2);
  720. u16 eeprom;
  721. u8 offset0;
  722. u8 offset1;
  723. u8 offset2;
  724. if (rt2x00dev->curr_band == NL80211_BAND_2GHZ) {
  725. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_BG);
  726. offset0 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG_OFFSET0);
  727. offset1 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG_OFFSET1);
  728. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2);
  729. offset2 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG2_OFFSET2);
  730. } else {
  731. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_A);
  732. offset0 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A_OFFSET0);
  733. offset1 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A_OFFSET1);
  734. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_A2);
  735. offset2 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A2_OFFSET2);
  736. }
  737. /*
  738. * Convert the value from the descriptor into the RSSI value
  739. * If the value in the descriptor is 0, it is considered invalid
  740. * and the default (extremely low) rssi value is assumed
  741. */
  742. rssi0 = (rssi0) ? (-12 - offset0 - rt2x00dev->lna_gain - rssi0) : -128;
  743. rssi1 = (rssi1) ? (-12 - offset1 - rt2x00dev->lna_gain - rssi1) : -128;
  744. rssi2 = (rssi2) ? (-12 - offset2 - rt2x00dev->lna_gain - rssi2) : -128;
  745. /*
  746. * mac80211 only accepts a single RSSI value. Calculating the
  747. * average doesn't deliver a fair answer either since -60:-60 would
  748. * be considered equally good as -50:-70 while the second is the one
  749. * which gives less energy...
  750. */
  751. rssi0 = max(rssi0, rssi1);
  752. return (int)max(rssi0, rssi2);
  753. }
  754. void rt2800_process_rxwi(struct queue_entry *entry,
  755. struct rxdone_entry_desc *rxdesc)
  756. {
  757. __le32 *rxwi = (__le32 *) entry->skb->data;
  758. u32 word;
  759. word = rt2x00_desc_read(rxwi, 0);
  760. rxdesc->cipher = rt2x00_get_field32(word, RXWI_W0_UDF);
  761. rxdesc->size = rt2x00_get_field32(word, RXWI_W0_MPDU_TOTAL_BYTE_COUNT);
  762. word = rt2x00_desc_read(rxwi, 1);
  763. if (rt2x00_get_field32(word, RXWI_W1_SHORT_GI))
  764. rxdesc->enc_flags |= RX_ENC_FLAG_SHORT_GI;
  765. if (rt2x00_get_field32(word, RXWI_W1_BW))
  766. rxdesc->bw = RATE_INFO_BW_40;
  767. /*
  768. * Detect RX rate, always use MCS as signal type.
  769. */
  770. rxdesc->dev_flags |= RXDONE_SIGNAL_MCS;
  771. rxdesc->signal = rt2x00_get_field32(word, RXWI_W1_MCS);
  772. rxdesc->rate_mode = rt2x00_get_field32(word, RXWI_W1_PHYMODE);
  773. /*
  774. * Mask of 0x8 bit to remove the short preamble flag.
  775. */
  776. if (rxdesc->rate_mode == RATE_MODE_CCK)
  777. rxdesc->signal &= ~0x8;
  778. word = rt2x00_desc_read(rxwi, 2);
  779. /*
  780. * Convert descriptor AGC value to RSSI value.
  781. */
  782. rxdesc->rssi = rt2800_agc_to_rssi(entry->queue->rt2x00dev, word);
  783. /*
  784. * Remove RXWI descriptor from start of the buffer.
  785. */
  786. skb_pull(entry->skb, entry->queue->winfo_size);
  787. }
  788. EXPORT_SYMBOL_GPL(rt2800_process_rxwi);
  789. static void rt2800_rate_from_status(struct skb_frame_desc *skbdesc,
  790. u32 status, enum nl80211_band band)
  791. {
  792. u8 flags = 0;
  793. u8 idx = rt2x00_get_field32(status, TX_STA_FIFO_MCS);
  794. switch (rt2x00_get_field32(status, TX_STA_FIFO_PHYMODE)) {
  795. case RATE_MODE_HT_GREENFIELD:
  796. flags |= IEEE80211_TX_RC_GREEN_FIELD;
  797. /* fall through */
  798. case RATE_MODE_HT_MIX:
  799. flags |= IEEE80211_TX_RC_MCS;
  800. break;
  801. case RATE_MODE_OFDM:
  802. if (band == NL80211_BAND_2GHZ)
  803. idx += 4;
  804. break;
  805. case RATE_MODE_CCK:
  806. if (idx >= 8)
  807. idx -= 8;
  808. break;
  809. }
  810. if (rt2x00_get_field32(status, TX_STA_FIFO_BW))
  811. flags |= IEEE80211_TX_RC_40_MHZ_WIDTH;
  812. if (rt2x00_get_field32(status, TX_STA_FIFO_SGI))
  813. flags |= IEEE80211_TX_RC_SHORT_GI;
  814. skbdesc->tx_rate_idx = idx;
  815. skbdesc->tx_rate_flags = flags;
  816. }
  817. void rt2800_txdone_entry(struct queue_entry *entry, u32 status, __le32 *txwi,
  818. bool match)
  819. {
  820. struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
  821. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  822. struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
  823. struct txdone_entry_desc txdesc;
  824. u32 word;
  825. u16 mcs, real_mcs;
  826. int aggr, ampdu, wcid, ack_req;
  827. /*
  828. * Obtain the status about this packet.
  829. */
  830. txdesc.flags = 0;
  831. word = rt2x00_desc_read(txwi, 0);
  832. mcs = rt2x00_get_field32(word, TXWI_W0_MCS);
  833. ampdu = rt2x00_get_field32(word, TXWI_W0_AMPDU);
  834. real_mcs = rt2x00_get_field32(status, TX_STA_FIFO_MCS);
  835. aggr = rt2x00_get_field32(status, TX_STA_FIFO_TX_AGGRE);
  836. wcid = rt2x00_get_field32(status, TX_STA_FIFO_WCID);
  837. ack_req = rt2x00_get_field32(status, TX_STA_FIFO_TX_ACK_REQUIRED);
  838. /*
  839. * If a frame was meant to be sent as a single non-aggregated MPDU
  840. * but ended up in an aggregate the used tx rate doesn't correlate
  841. * with the one specified in the TXWI as the whole aggregate is sent
  842. * with the same rate.
  843. *
  844. * For example: two frames are sent to rt2x00, the first one sets
  845. * AMPDU=1 and requests MCS7 whereas the second frame sets AMDPU=0
  846. * and requests MCS15. If the hw aggregates both frames into one
  847. * AMDPU the tx status for both frames will contain MCS7 although
  848. * the frame was sent successfully.
  849. *
  850. * Hence, replace the requested rate with the real tx rate to not
  851. * confuse the rate control algortihm by providing clearly wrong
  852. * data.
  853. *
  854. * FIXME: if we do not find matching entry, we tell that frame was
  855. * posted without any retries. We need to find a way to fix that
  856. * and provide retry count.
  857. */
  858. if (unlikely((aggr == 1 && ampdu == 0 && real_mcs != mcs)) || !match) {
  859. rt2800_rate_from_status(skbdesc, status, rt2x00dev->curr_band);
  860. mcs = real_mcs;
  861. }
  862. if (aggr == 1 || ampdu == 1)
  863. __set_bit(TXDONE_AMPDU, &txdesc.flags);
  864. if (!ack_req)
  865. __set_bit(TXDONE_NO_ACK_REQ, &txdesc.flags);
  866. /*
  867. * Ralink has a retry mechanism using a global fallback
  868. * table. We setup this fallback table to try the immediate
  869. * lower rate for all rates. In the TX_STA_FIFO, the MCS field
  870. * always contains the MCS used for the last transmission, be
  871. * it successful or not.
  872. */
  873. if (rt2x00_get_field32(status, TX_STA_FIFO_TX_SUCCESS)) {
  874. /*
  875. * Transmission succeeded. The number of retries is
  876. * mcs - real_mcs
  877. */
  878. __set_bit(TXDONE_SUCCESS, &txdesc.flags);
  879. txdesc.retry = ((mcs > real_mcs) ? mcs - real_mcs : 0);
  880. } else {
  881. /*
  882. * Transmission failed. The number of retries is
  883. * always 7 in this case (for a total number of 8
  884. * frames sent).
  885. */
  886. __set_bit(TXDONE_FAILURE, &txdesc.flags);
  887. txdesc.retry = rt2x00dev->long_retry;
  888. }
  889. /*
  890. * the frame was retried at least once
  891. * -> hw used fallback rates
  892. */
  893. if (txdesc.retry)
  894. __set_bit(TXDONE_FALLBACK, &txdesc.flags);
  895. if (!match) {
  896. /* RCU assures non-null sta will not be freed by mac80211. */
  897. rcu_read_lock();
  898. if (likely(wcid >= WCID_START && wcid <= WCID_END))
  899. skbdesc->sta = drv_data->wcid_to_sta[wcid - WCID_START];
  900. else
  901. skbdesc->sta = NULL;
  902. rt2x00lib_txdone_nomatch(entry, &txdesc);
  903. rcu_read_unlock();
  904. } else {
  905. rt2x00lib_txdone(entry, &txdesc);
  906. }
  907. }
  908. EXPORT_SYMBOL_GPL(rt2800_txdone_entry);
  909. static unsigned int rt2800_hw_beacon_base(struct rt2x00_dev *rt2x00dev,
  910. unsigned int index)
  911. {
  912. return HW_BEACON_BASE(index);
  913. }
  914. static inline u8 rt2800_get_beacon_offset(struct rt2x00_dev *rt2x00dev,
  915. unsigned int index)
  916. {
  917. return BEACON_BASE_TO_OFFSET(rt2800_hw_beacon_base(rt2x00dev, index));
  918. }
  919. static void rt2800_update_beacons_setup(struct rt2x00_dev *rt2x00dev)
  920. {
  921. struct data_queue *queue = rt2x00dev->bcn;
  922. struct queue_entry *entry;
  923. int i, bcn_num = 0;
  924. u64 off, reg = 0;
  925. u32 bssid_dw1;
  926. /*
  927. * Setup offsets of all active beacons in BCN_OFFSET{0,1} registers.
  928. */
  929. for (i = 0; i < queue->limit; i++) {
  930. entry = &queue->entries[i];
  931. if (!test_bit(ENTRY_BCN_ENABLED, &entry->flags))
  932. continue;
  933. off = rt2800_get_beacon_offset(rt2x00dev, entry->entry_idx);
  934. reg |= off << (8 * bcn_num);
  935. bcn_num++;
  936. }
  937. rt2800_register_write(rt2x00dev, BCN_OFFSET0, (u32) reg);
  938. rt2800_register_write(rt2x00dev, BCN_OFFSET1, (u32) (reg >> 32));
  939. /*
  940. * H/W sends up to MAC_BSSID_DW1_BSS_BCN_NUM + 1 consecutive beacons.
  941. */
  942. bssid_dw1 = rt2800_register_read(rt2x00dev, MAC_BSSID_DW1);
  943. rt2x00_set_field32(&bssid_dw1, MAC_BSSID_DW1_BSS_BCN_NUM,
  944. bcn_num > 0 ? bcn_num - 1 : 0);
  945. rt2800_register_write(rt2x00dev, MAC_BSSID_DW1, bssid_dw1);
  946. }
  947. void rt2800_write_beacon(struct queue_entry *entry, struct txentry_desc *txdesc)
  948. {
  949. struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
  950. struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
  951. unsigned int beacon_base;
  952. unsigned int padding_len;
  953. u32 orig_reg, reg;
  954. const int txwi_desc_size = entry->queue->winfo_size;
  955. /*
  956. * Disable beaconing while we are reloading the beacon data,
  957. * otherwise we might be sending out invalid data.
  958. */
  959. reg = rt2800_register_read(rt2x00dev, BCN_TIME_CFG);
  960. orig_reg = reg;
  961. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
  962. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  963. /*
  964. * Add space for the TXWI in front of the skb.
  965. */
  966. memset(skb_push(entry->skb, txwi_desc_size), 0, txwi_desc_size);
  967. /*
  968. * Register descriptor details in skb frame descriptor.
  969. */
  970. skbdesc->flags |= SKBDESC_DESC_IN_SKB;
  971. skbdesc->desc = entry->skb->data;
  972. skbdesc->desc_len = txwi_desc_size;
  973. /*
  974. * Add the TXWI for the beacon to the skb.
  975. */
  976. rt2800_write_tx_data(entry, txdesc);
  977. /*
  978. * Dump beacon to userspace through debugfs.
  979. */
  980. rt2x00debug_dump_frame(rt2x00dev, DUMP_FRAME_BEACON, entry);
  981. /*
  982. * Write entire beacon with TXWI and padding to register.
  983. */
  984. padding_len = roundup(entry->skb->len, 4) - entry->skb->len;
  985. if (padding_len && skb_pad(entry->skb, padding_len)) {
  986. rt2x00_err(rt2x00dev, "Failure padding beacon, aborting\n");
  987. /* skb freed by skb_pad() on failure */
  988. entry->skb = NULL;
  989. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, orig_reg);
  990. return;
  991. }
  992. beacon_base = rt2800_hw_beacon_base(rt2x00dev, entry->entry_idx);
  993. rt2800_register_multiwrite(rt2x00dev, beacon_base, entry->skb->data,
  994. entry->skb->len + padding_len);
  995. __set_bit(ENTRY_BCN_ENABLED, &entry->flags);
  996. /*
  997. * Change global beacons settings.
  998. */
  999. rt2800_update_beacons_setup(rt2x00dev);
  1000. /*
  1001. * Restore beaconing state.
  1002. */
  1003. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, orig_reg);
  1004. /*
  1005. * Clean up beacon skb.
  1006. */
  1007. dev_kfree_skb_any(entry->skb);
  1008. entry->skb = NULL;
  1009. }
  1010. EXPORT_SYMBOL_GPL(rt2800_write_beacon);
  1011. static inline void rt2800_clear_beacon_register(struct rt2x00_dev *rt2x00dev,
  1012. unsigned int index)
  1013. {
  1014. int i;
  1015. const int txwi_desc_size = rt2x00dev->bcn->winfo_size;
  1016. unsigned int beacon_base;
  1017. beacon_base = rt2800_hw_beacon_base(rt2x00dev, index);
  1018. /*
  1019. * For the Beacon base registers we only need to clear
  1020. * the whole TXWI which (when set to 0) will invalidate
  1021. * the entire beacon.
  1022. */
  1023. for (i = 0; i < txwi_desc_size; i += sizeof(__le32))
  1024. rt2800_register_write(rt2x00dev, beacon_base + i, 0);
  1025. }
  1026. void rt2800_clear_beacon(struct queue_entry *entry)
  1027. {
  1028. struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
  1029. u32 orig_reg, reg;
  1030. /*
  1031. * Disable beaconing while we are reloading the beacon data,
  1032. * otherwise we might be sending out invalid data.
  1033. */
  1034. orig_reg = rt2800_register_read(rt2x00dev, BCN_TIME_CFG);
  1035. reg = orig_reg;
  1036. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
  1037. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  1038. /*
  1039. * Clear beacon.
  1040. */
  1041. rt2800_clear_beacon_register(rt2x00dev, entry->entry_idx);
  1042. __clear_bit(ENTRY_BCN_ENABLED, &entry->flags);
  1043. /*
  1044. * Change global beacons settings.
  1045. */
  1046. rt2800_update_beacons_setup(rt2x00dev);
  1047. /*
  1048. * Restore beaconing state.
  1049. */
  1050. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, orig_reg);
  1051. }
  1052. EXPORT_SYMBOL_GPL(rt2800_clear_beacon);
  1053. #ifdef CONFIG_RT2X00_LIB_DEBUGFS
  1054. const struct rt2x00debug rt2800_rt2x00debug = {
  1055. .owner = THIS_MODULE,
  1056. .csr = {
  1057. .read = rt2800_register_read,
  1058. .write = rt2800_register_write,
  1059. .flags = RT2X00DEBUGFS_OFFSET,
  1060. .word_base = CSR_REG_BASE,
  1061. .word_size = sizeof(u32),
  1062. .word_count = CSR_REG_SIZE / sizeof(u32),
  1063. },
  1064. .eeprom = {
  1065. /* NOTE: The local EEPROM access functions can't
  1066. * be used here, use the generic versions instead.
  1067. */
  1068. .read = rt2x00_eeprom_read,
  1069. .write = rt2x00_eeprom_write,
  1070. .word_base = EEPROM_BASE,
  1071. .word_size = sizeof(u16),
  1072. .word_count = EEPROM_SIZE / sizeof(u16),
  1073. },
  1074. .bbp = {
  1075. .read = rt2800_bbp_read,
  1076. .write = rt2800_bbp_write,
  1077. .word_base = BBP_BASE,
  1078. .word_size = sizeof(u8),
  1079. .word_count = BBP_SIZE / sizeof(u8),
  1080. },
  1081. .rf = {
  1082. .read = rt2x00_rf_read,
  1083. .write = rt2800_rf_write,
  1084. .word_base = RF_BASE,
  1085. .word_size = sizeof(u32),
  1086. .word_count = RF_SIZE / sizeof(u32),
  1087. },
  1088. .rfcsr = {
  1089. .read = rt2800_rfcsr_read,
  1090. .write = rt2800_rfcsr_write,
  1091. .word_base = RFCSR_BASE,
  1092. .word_size = sizeof(u8),
  1093. .word_count = RFCSR_SIZE / sizeof(u8),
  1094. },
  1095. };
  1096. EXPORT_SYMBOL_GPL(rt2800_rt2x00debug);
  1097. #endif /* CONFIG_RT2X00_LIB_DEBUGFS */
  1098. int rt2800_rfkill_poll(struct rt2x00_dev *rt2x00dev)
  1099. {
  1100. u32 reg;
  1101. if (rt2x00_rt(rt2x00dev, RT3290)) {
  1102. reg = rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL);
  1103. return rt2x00_get_field32(reg, WLAN_GPIO_IN_BIT0);
  1104. } else {
  1105. reg = rt2800_register_read(rt2x00dev, GPIO_CTRL);
  1106. return rt2x00_get_field32(reg, GPIO_CTRL_VAL2);
  1107. }
  1108. }
  1109. EXPORT_SYMBOL_GPL(rt2800_rfkill_poll);
  1110. #ifdef CONFIG_RT2X00_LIB_LEDS
  1111. static void rt2800_brightness_set(struct led_classdev *led_cdev,
  1112. enum led_brightness brightness)
  1113. {
  1114. struct rt2x00_led *led =
  1115. container_of(led_cdev, struct rt2x00_led, led_dev);
  1116. unsigned int enabled = brightness != LED_OFF;
  1117. unsigned int bg_mode =
  1118. (enabled && led->rt2x00dev->curr_band == NL80211_BAND_2GHZ);
  1119. unsigned int polarity =
  1120. rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
  1121. EEPROM_FREQ_LED_POLARITY);
  1122. unsigned int ledmode =
  1123. rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
  1124. EEPROM_FREQ_LED_MODE);
  1125. u32 reg;
  1126. /* Check for SoC (SOC devices don't support MCU requests) */
  1127. if (rt2x00_is_soc(led->rt2x00dev)) {
  1128. reg = rt2800_register_read(led->rt2x00dev, LED_CFG);
  1129. /* Set LED Polarity */
  1130. rt2x00_set_field32(&reg, LED_CFG_LED_POLAR, polarity);
  1131. /* Set LED Mode */
  1132. if (led->type == LED_TYPE_RADIO) {
  1133. rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE,
  1134. enabled ? 3 : 0);
  1135. } else if (led->type == LED_TYPE_ASSOC) {
  1136. rt2x00_set_field32(&reg, LED_CFG_Y_LED_MODE,
  1137. enabled ? 3 : 0);
  1138. } else if (led->type == LED_TYPE_QUALITY) {
  1139. rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE,
  1140. enabled ? 3 : 0);
  1141. }
  1142. rt2800_register_write(led->rt2x00dev, LED_CFG, reg);
  1143. } else {
  1144. if (led->type == LED_TYPE_RADIO) {
  1145. rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
  1146. enabled ? 0x20 : 0);
  1147. } else if (led->type == LED_TYPE_ASSOC) {
  1148. rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
  1149. enabled ? (bg_mode ? 0x60 : 0xa0) : 0x20);
  1150. } else if (led->type == LED_TYPE_QUALITY) {
  1151. /*
  1152. * The brightness is divided into 6 levels (0 - 5),
  1153. * The specs tell us the following levels:
  1154. * 0, 1 ,3, 7, 15, 31
  1155. * to determine the level in a simple way we can simply
  1156. * work with bitshifting:
  1157. * (1 << level) - 1
  1158. */
  1159. rt2800_mcu_request(led->rt2x00dev, MCU_LED_STRENGTH, 0xff,
  1160. (1 << brightness / (LED_FULL / 6)) - 1,
  1161. polarity);
  1162. }
  1163. }
  1164. }
  1165. static void rt2800_init_led(struct rt2x00_dev *rt2x00dev,
  1166. struct rt2x00_led *led, enum led_type type)
  1167. {
  1168. led->rt2x00dev = rt2x00dev;
  1169. led->type = type;
  1170. led->led_dev.brightness_set = rt2800_brightness_set;
  1171. led->flags = LED_INITIALIZED;
  1172. }
  1173. #endif /* CONFIG_RT2X00_LIB_LEDS */
  1174. /*
  1175. * Configuration handlers.
  1176. */
  1177. static void rt2800_config_wcid(struct rt2x00_dev *rt2x00dev,
  1178. const u8 *address,
  1179. int wcid)
  1180. {
  1181. struct mac_wcid_entry wcid_entry;
  1182. u32 offset;
  1183. offset = MAC_WCID_ENTRY(wcid);
  1184. memset(&wcid_entry, 0xff, sizeof(wcid_entry));
  1185. if (address)
  1186. memcpy(wcid_entry.mac, address, ETH_ALEN);
  1187. rt2800_register_multiwrite(rt2x00dev, offset,
  1188. &wcid_entry, sizeof(wcid_entry));
  1189. }
  1190. static void rt2800_delete_wcid_attr(struct rt2x00_dev *rt2x00dev, int wcid)
  1191. {
  1192. u32 offset;
  1193. offset = MAC_WCID_ATTR_ENTRY(wcid);
  1194. rt2800_register_write(rt2x00dev, offset, 0);
  1195. }
  1196. static void rt2800_config_wcid_attr_bssidx(struct rt2x00_dev *rt2x00dev,
  1197. int wcid, u32 bssidx)
  1198. {
  1199. u32 offset = MAC_WCID_ATTR_ENTRY(wcid);
  1200. u32 reg;
  1201. /*
  1202. * The BSS Idx numbers is split in a main value of 3 bits,
  1203. * and a extended field for adding one additional bit to the value.
  1204. */
  1205. reg = rt2800_register_read(rt2x00dev, offset);
  1206. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX, (bssidx & 0x7));
  1207. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX_EXT,
  1208. (bssidx & 0x8) >> 3);
  1209. rt2800_register_write(rt2x00dev, offset, reg);
  1210. }
  1211. static void rt2800_config_wcid_attr_cipher(struct rt2x00_dev *rt2x00dev,
  1212. struct rt2x00lib_crypto *crypto,
  1213. struct ieee80211_key_conf *key)
  1214. {
  1215. struct mac_iveiv_entry iveiv_entry;
  1216. u32 offset;
  1217. u32 reg;
  1218. offset = MAC_WCID_ATTR_ENTRY(key->hw_key_idx);
  1219. if (crypto->cmd == SET_KEY) {
  1220. reg = rt2800_register_read(rt2x00dev, offset);
  1221. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_KEYTAB,
  1222. !!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE));
  1223. /*
  1224. * Both the cipher as the BSS Idx numbers are split in a main
  1225. * value of 3 bits, and a extended field for adding one additional
  1226. * bit to the value.
  1227. */
  1228. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER,
  1229. (crypto->cipher & 0x7));
  1230. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER_EXT,
  1231. (crypto->cipher & 0x8) >> 3);
  1232. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_RX_WIUDF, crypto->cipher);
  1233. rt2800_register_write(rt2x00dev, offset, reg);
  1234. } else {
  1235. /* Delete the cipher without touching the bssidx */
  1236. reg = rt2800_register_read(rt2x00dev, offset);
  1237. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_KEYTAB, 0);
  1238. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER, 0);
  1239. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER_EXT, 0);
  1240. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_RX_WIUDF, 0);
  1241. rt2800_register_write(rt2x00dev, offset, reg);
  1242. }
  1243. offset = MAC_IVEIV_ENTRY(key->hw_key_idx);
  1244. memset(&iveiv_entry, 0, sizeof(iveiv_entry));
  1245. if ((crypto->cipher == CIPHER_TKIP) ||
  1246. (crypto->cipher == CIPHER_TKIP_NO_MIC) ||
  1247. (crypto->cipher == CIPHER_AES))
  1248. iveiv_entry.iv[3] |= 0x20;
  1249. iveiv_entry.iv[3] |= key->keyidx << 6;
  1250. rt2800_register_multiwrite(rt2x00dev, offset,
  1251. &iveiv_entry, sizeof(iveiv_entry));
  1252. }
  1253. int rt2800_config_shared_key(struct rt2x00_dev *rt2x00dev,
  1254. struct rt2x00lib_crypto *crypto,
  1255. struct ieee80211_key_conf *key)
  1256. {
  1257. struct hw_key_entry key_entry;
  1258. struct rt2x00_field32 field;
  1259. u32 offset;
  1260. u32 reg;
  1261. if (crypto->cmd == SET_KEY) {
  1262. key->hw_key_idx = (4 * crypto->bssidx) + key->keyidx;
  1263. memcpy(key_entry.key, crypto->key,
  1264. sizeof(key_entry.key));
  1265. memcpy(key_entry.tx_mic, crypto->tx_mic,
  1266. sizeof(key_entry.tx_mic));
  1267. memcpy(key_entry.rx_mic, crypto->rx_mic,
  1268. sizeof(key_entry.rx_mic));
  1269. offset = SHARED_KEY_ENTRY(key->hw_key_idx);
  1270. rt2800_register_multiwrite(rt2x00dev, offset,
  1271. &key_entry, sizeof(key_entry));
  1272. }
  1273. /*
  1274. * The cipher types are stored over multiple registers
  1275. * starting with SHARED_KEY_MODE_BASE each word will have
  1276. * 32 bits and contains the cipher types for 2 bssidx each.
  1277. * Using the correct defines correctly will cause overhead,
  1278. * so just calculate the correct offset.
  1279. */
  1280. field.bit_offset = 4 * (key->hw_key_idx % 8);
  1281. field.bit_mask = 0x7 << field.bit_offset;
  1282. offset = SHARED_KEY_MODE_ENTRY(key->hw_key_idx / 8);
  1283. reg = rt2800_register_read(rt2x00dev, offset);
  1284. rt2x00_set_field32(&reg, field,
  1285. (crypto->cmd == SET_KEY) * crypto->cipher);
  1286. rt2800_register_write(rt2x00dev, offset, reg);
  1287. /*
  1288. * Update WCID information
  1289. */
  1290. rt2800_config_wcid(rt2x00dev, crypto->address, key->hw_key_idx);
  1291. rt2800_config_wcid_attr_bssidx(rt2x00dev, key->hw_key_idx,
  1292. crypto->bssidx);
  1293. rt2800_config_wcid_attr_cipher(rt2x00dev, crypto, key);
  1294. return 0;
  1295. }
  1296. EXPORT_SYMBOL_GPL(rt2800_config_shared_key);
  1297. int rt2800_config_pairwise_key(struct rt2x00_dev *rt2x00dev,
  1298. struct rt2x00lib_crypto *crypto,
  1299. struct ieee80211_key_conf *key)
  1300. {
  1301. struct hw_key_entry key_entry;
  1302. u32 offset;
  1303. if (crypto->cmd == SET_KEY) {
  1304. /*
  1305. * Allow key configuration only for STAs that are
  1306. * known by the hw.
  1307. */
  1308. if (crypto->wcid > WCID_END)
  1309. return -ENOSPC;
  1310. key->hw_key_idx = crypto->wcid;
  1311. memcpy(key_entry.key, crypto->key,
  1312. sizeof(key_entry.key));
  1313. memcpy(key_entry.tx_mic, crypto->tx_mic,
  1314. sizeof(key_entry.tx_mic));
  1315. memcpy(key_entry.rx_mic, crypto->rx_mic,
  1316. sizeof(key_entry.rx_mic));
  1317. offset = PAIRWISE_KEY_ENTRY(key->hw_key_idx);
  1318. rt2800_register_multiwrite(rt2x00dev, offset,
  1319. &key_entry, sizeof(key_entry));
  1320. }
  1321. /*
  1322. * Update WCID information
  1323. */
  1324. rt2800_config_wcid_attr_cipher(rt2x00dev, crypto, key);
  1325. return 0;
  1326. }
  1327. EXPORT_SYMBOL_GPL(rt2800_config_pairwise_key);
  1328. static void rt2800_set_max_psdu_len(struct rt2x00_dev *rt2x00dev)
  1329. {
  1330. u8 i, max_psdu;
  1331. u32 reg;
  1332. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  1333. for (i = 0; i < 3; i++)
  1334. if (drv_data->ampdu_factor_cnt[i] > 0)
  1335. break;
  1336. max_psdu = min(drv_data->max_psdu, i);
  1337. reg = rt2800_register_read(rt2x00dev, MAX_LEN_CFG);
  1338. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, max_psdu);
  1339. rt2800_register_write(rt2x00dev, MAX_LEN_CFG, reg);
  1340. }
  1341. int rt2800_sta_add(struct rt2x00_dev *rt2x00dev, struct ieee80211_vif *vif,
  1342. struct ieee80211_sta *sta)
  1343. {
  1344. int wcid;
  1345. struct rt2x00_sta *sta_priv = sta_to_rt2x00_sta(sta);
  1346. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  1347. /*
  1348. * Limit global maximum TX AMPDU length to smallest value of all
  1349. * connected stations. In AP mode this can be suboptimal, but we
  1350. * do not have a choice if some connected STA is not capable to
  1351. * receive the same amount of data like the others.
  1352. */
  1353. if (sta->ht_cap.ht_supported) {
  1354. drv_data->ampdu_factor_cnt[sta->ht_cap.ampdu_factor & 3]++;
  1355. rt2800_set_max_psdu_len(rt2x00dev);
  1356. }
  1357. /*
  1358. * Search for the first free WCID entry and return the corresponding
  1359. * index.
  1360. */
  1361. wcid = find_first_zero_bit(drv_data->sta_ids, STA_IDS_SIZE) + WCID_START;
  1362. /*
  1363. * Store selected wcid even if it is invalid so that we can
  1364. * later decide if the STA is uploaded into the hw.
  1365. */
  1366. sta_priv->wcid = wcid;
  1367. /*
  1368. * No space left in the device, however, we can still communicate
  1369. * with the STA -> No error.
  1370. */
  1371. if (wcid > WCID_END)
  1372. return 0;
  1373. __set_bit(wcid - WCID_START, drv_data->sta_ids);
  1374. drv_data->wcid_to_sta[wcid - WCID_START] = sta;
  1375. /*
  1376. * Clean up WCID attributes and write STA address to the device.
  1377. */
  1378. rt2800_delete_wcid_attr(rt2x00dev, wcid);
  1379. rt2800_config_wcid(rt2x00dev, sta->addr, wcid);
  1380. rt2800_config_wcid_attr_bssidx(rt2x00dev, wcid,
  1381. rt2x00lib_get_bssidx(rt2x00dev, vif));
  1382. return 0;
  1383. }
  1384. EXPORT_SYMBOL_GPL(rt2800_sta_add);
  1385. int rt2800_sta_remove(struct rt2x00_dev *rt2x00dev, struct ieee80211_sta *sta)
  1386. {
  1387. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  1388. struct rt2x00_sta *sta_priv = sta_to_rt2x00_sta(sta);
  1389. int wcid = sta_priv->wcid;
  1390. if (sta->ht_cap.ht_supported) {
  1391. drv_data->ampdu_factor_cnt[sta->ht_cap.ampdu_factor & 3]--;
  1392. rt2800_set_max_psdu_len(rt2x00dev);
  1393. }
  1394. if (wcid > WCID_END)
  1395. return 0;
  1396. /*
  1397. * Remove WCID entry, no need to clean the attributes as they will
  1398. * get renewed when the WCID is reused.
  1399. */
  1400. rt2800_config_wcid(rt2x00dev, NULL, wcid);
  1401. drv_data->wcid_to_sta[wcid - WCID_START] = NULL;
  1402. __clear_bit(wcid - WCID_START, drv_data->sta_ids);
  1403. return 0;
  1404. }
  1405. EXPORT_SYMBOL_GPL(rt2800_sta_remove);
  1406. void rt2800_config_filter(struct rt2x00_dev *rt2x00dev,
  1407. const unsigned int filter_flags)
  1408. {
  1409. u32 reg;
  1410. /*
  1411. * Start configuration steps.
  1412. * Note that the version error will always be dropped
  1413. * and broadcast frames will always be accepted since
  1414. * there is no filter for it at this time.
  1415. */
  1416. reg = rt2800_register_read(rt2x00dev, RX_FILTER_CFG);
  1417. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CRC_ERROR,
  1418. !(filter_flags & FIF_FCSFAIL));
  1419. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PHY_ERROR,
  1420. !(filter_flags & FIF_PLCPFAIL));
  1421. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_TO_ME,
  1422. !test_bit(CONFIG_MONITORING, &rt2x00dev->flags));
  1423. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_MY_BSSD, 0);
  1424. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_VER_ERROR, 1);
  1425. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_MULTICAST,
  1426. !(filter_flags & FIF_ALLMULTI));
  1427. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BROADCAST, 0);
  1428. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_DUPLICATE, 1);
  1429. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END_ACK,
  1430. !(filter_flags & FIF_CONTROL));
  1431. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END,
  1432. !(filter_flags & FIF_CONTROL));
  1433. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_ACK,
  1434. !(filter_flags & FIF_CONTROL));
  1435. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CTS,
  1436. !(filter_flags & FIF_CONTROL));
  1437. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_RTS,
  1438. !(filter_flags & FIF_CONTROL));
  1439. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PSPOLL,
  1440. !(filter_flags & FIF_PSPOLL));
  1441. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BA, 0);
  1442. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BAR,
  1443. !(filter_flags & FIF_CONTROL));
  1444. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CNTL,
  1445. !(filter_flags & FIF_CONTROL));
  1446. rt2800_register_write(rt2x00dev, RX_FILTER_CFG, reg);
  1447. }
  1448. EXPORT_SYMBOL_GPL(rt2800_config_filter);
  1449. void rt2800_config_intf(struct rt2x00_dev *rt2x00dev, struct rt2x00_intf *intf,
  1450. struct rt2x00intf_conf *conf, const unsigned int flags)
  1451. {
  1452. u32 reg;
  1453. bool update_bssid = false;
  1454. if (flags & CONFIG_UPDATE_TYPE) {
  1455. /*
  1456. * Enable synchronisation.
  1457. */
  1458. reg = rt2800_register_read(rt2x00dev, BCN_TIME_CFG);
  1459. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, conf->sync);
  1460. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  1461. if (conf->sync == TSF_SYNC_AP_NONE) {
  1462. /*
  1463. * Tune beacon queue transmit parameters for AP mode
  1464. */
  1465. reg = rt2800_register_read(rt2x00dev, TBTT_SYNC_CFG);
  1466. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_CWMIN, 0);
  1467. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_AIFSN, 1);
  1468. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_EXP_WIN, 32);
  1469. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_TBTT_ADJUST, 0);
  1470. rt2800_register_write(rt2x00dev, TBTT_SYNC_CFG, reg);
  1471. } else {
  1472. reg = rt2800_register_read(rt2x00dev, TBTT_SYNC_CFG);
  1473. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_CWMIN, 4);
  1474. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_AIFSN, 2);
  1475. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_EXP_WIN, 32);
  1476. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_TBTT_ADJUST, 16);
  1477. rt2800_register_write(rt2x00dev, TBTT_SYNC_CFG, reg);
  1478. }
  1479. }
  1480. if (flags & CONFIG_UPDATE_MAC) {
  1481. if (flags & CONFIG_UPDATE_TYPE &&
  1482. conf->sync == TSF_SYNC_AP_NONE) {
  1483. /*
  1484. * The BSSID register has to be set to our own mac
  1485. * address in AP mode.
  1486. */
  1487. memcpy(conf->bssid, conf->mac, sizeof(conf->mac));
  1488. update_bssid = true;
  1489. }
  1490. if (!is_zero_ether_addr((const u8 *)conf->mac)) {
  1491. reg = le32_to_cpu(conf->mac[1]);
  1492. rt2x00_set_field32(&reg, MAC_ADDR_DW1_UNICAST_TO_ME_MASK, 0xff);
  1493. conf->mac[1] = cpu_to_le32(reg);
  1494. }
  1495. rt2800_register_multiwrite(rt2x00dev, MAC_ADDR_DW0,
  1496. conf->mac, sizeof(conf->mac));
  1497. }
  1498. if ((flags & CONFIG_UPDATE_BSSID) || update_bssid) {
  1499. if (!is_zero_ether_addr((const u8 *)conf->bssid)) {
  1500. reg = le32_to_cpu(conf->bssid[1]);
  1501. rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_ID_MASK, 3);
  1502. rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_BCN_NUM, 0);
  1503. conf->bssid[1] = cpu_to_le32(reg);
  1504. }
  1505. rt2800_register_multiwrite(rt2x00dev, MAC_BSSID_DW0,
  1506. conf->bssid, sizeof(conf->bssid));
  1507. }
  1508. }
  1509. EXPORT_SYMBOL_GPL(rt2800_config_intf);
  1510. static void rt2800_config_ht_opmode(struct rt2x00_dev *rt2x00dev,
  1511. struct rt2x00lib_erp *erp)
  1512. {
  1513. bool any_sta_nongf = !!(erp->ht_opmode &
  1514. IEEE80211_HT_OP_MODE_NON_GF_STA_PRSNT);
  1515. u8 protection = erp->ht_opmode & IEEE80211_HT_OP_MODE_PROTECTION;
  1516. u8 mm20_mode, mm40_mode, gf20_mode, gf40_mode;
  1517. u16 mm20_rate, mm40_rate, gf20_rate, gf40_rate;
  1518. u32 reg;
  1519. /* default protection rate for HT20: OFDM 24M */
  1520. mm20_rate = gf20_rate = 0x4004;
  1521. /* default protection rate for HT40: duplicate OFDM 24M */
  1522. mm40_rate = gf40_rate = 0x4084;
  1523. switch (protection) {
  1524. case IEEE80211_HT_OP_MODE_PROTECTION_NONE:
  1525. /*
  1526. * All STAs in this BSS are HT20/40 but there might be
  1527. * STAs not supporting greenfield mode.
  1528. * => Disable protection for HT transmissions.
  1529. */
  1530. mm20_mode = mm40_mode = gf20_mode = gf40_mode = 0;
  1531. break;
  1532. case IEEE80211_HT_OP_MODE_PROTECTION_20MHZ:
  1533. /*
  1534. * All STAs in this BSS are HT20 or HT20/40 but there
  1535. * might be STAs not supporting greenfield mode.
  1536. * => Protect all HT40 transmissions.
  1537. */
  1538. mm20_mode = gf20_mode = 0;
  1539. mm40_mode = gf40_mode = 1;
  1540. break;
  1541. case IEEE80211_HT_OP_MODE_PROTECTION_NONMEMBER:
  1542. /*
  1543. * Nonmember protection:
  1544. * According to 802.11n we _should_ protect all
  1545. * HT transmissions (but we don't have to).
  1546. *
  1547. * But if cts_protection is enabled we _shall_ protect
  1548. * all HT transmissions using a CCK rate.
  1549. *
  1550. * And if any station is non GF we _shall_ protect
  1551. * GF transmissions.
  1552. *
  1553. * We decide to protect everything
  1554. * -> fall through to mixed mode.
  1555. */
  1556. case IEEE80211_HT_OP_MODE_PROTECTION_NONHT_MIXED:
  1557. /*
  1558. * Legacy STAs are present
  1559. * => Protect all HT transmissions.
  1560. */
  1561. mm20_mode = mm40_mode = gf20_mode = gf40_mode = 1;
  1562. /*
  1563. * If erp protection is needed we have to protect HT
  1564. * transmissions with CCK 11M long preamble.
  1565. */
  1566. if (erp->cts_protection) {
  1567. /* don't duplicate RTS/CTS in CCK mode */
  1568. mm20_rate = mm40_rate = 0x0003;
  1569. gf20_rate = gf40_rate = 0x0003;
  1570. }
  1571. break;
  1572. }
  1573. /* check for STAs not supporting greenfield mode */
  1574. if (any_sta_nongf)
  1575. gf20_mode = gf40_mode = 1;
  1576. /* Update HT protection config */
  1577. reg = rt2800_register_read(rt2x00dev, MM20_PROT_CFG);
  1578. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_RATE, mm20_rate);
  1579. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_CTRL, mm20_mode);
  1580. rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
  1581. reg = rt2800_register_read(rt2x00dev, MM40_PROT_CFG);
  1582. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_RATE, mm40_rate);
  1583. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_CTRL, mm40_mode);
  1584. rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
  1585. reg = rt2800_register_read(rt2x00dev, GF20_PROT_CFG);
  1586. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_RATE, gf20_rate);
  1587. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_CTRL, gf20_mode);
  1588. rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
  1589. reg = rt2800_register_read(rt2x00dev, GF40_PROT_CFG);
  1590. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_RATE, gf40_rate);
  1591. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_CTRL, gf40_mode);
  1592. rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
  1593. }
  1594. void rt2800_config_erp(struct rt2x00_dev *rt2x00dev, struct rt2x00lib_erp *erp,
  1595. u32 changed)
  1596. {
  1597. u32 reg;
  1598. if (changed & BSS_CHANGED_ERP_PREAMBLE) {
  1599. reg = rt2800_register_read(rt2x00dev, AUTO_RSP_CFG);
  1600. rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE,
  1601. !!erp->short_preamble);
  1602. rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
  1603. }
  1604. if (changed & BSS_CHANGED_ERP_CTS_PROT) {
  1605. reg = rt2800_register_read(rt2x00dev, OFDM_PROT_CFG);
  1606. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL,
  1607. erp->cts_protection ? 2 : 0);
  1608. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  1609. }
  1610. if (changed & BSS_CHANGED_BASIC_RATES) {
  1611. rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE,
  1612. 0xff0 | erp->basic_rates);
  1613. rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
  1614. }
  1615. if (changed & BSS_CHANGED_ERP_SLOT) {
  1616. reg = rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG);
  1617. rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME,
  1618. erp->slot_time);
  1619. rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
  1620. reg = rt2800_register_read(rt2x00dev, XIFS_TIME_CFG);
  1621. rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, erp->eifs);
  1622. rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
  1623. }
  1624. if (changed & BSS_CHANGED_BEACON_INT) {
  1625. reg = rt2800_register_read(rt2x00dev, BCN_TIME_CFG);
  1626. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL,
  1627. erp->beacon_int * 16);
  1628. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  1629. }
  1630. if (changed & BSS_CHANGED_HT)
  1631. rt2800_config_ht_opmode(rt2x00dev, erp);
  1632. }
  1633. EXPORT_SYMBOL_GPL(rt2800_config_erp);
  1634. static void rt2800_config_3572bt_ant(struct rt2x00_dev *rt2x00dev)
  1635. {
  1636. u32 reg;
  1637. u16 eeprom;
  1638. u8 led_ctrl, led_g_mode, led_r_mode;
  1639. reg = rt2800_register_read(rt2x00dev, GPIO_SWITCH);
  1640. if (rt2x00dev->curr_band == NL80211_BAND_5GHZ) {
  1641. rt2x00_set_field32(&reg, GPIO_SWITCH_0, 1);
  1642. rt2x00_set_field32(&reg, GPIO_SWITCH_1, 1);
  1643. } else {
  1644. rt2x00_set_field32(&reg, GPIO_SWITCH_0, 0);
  1645. rt2x00_set_field32(&reg, GPIO_SWITCH_1, 0);
  1646. }
  1647. rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
  1648. reg = rt2800_register_read(rt2x00dev, LED_CFG);
  1649. led_g_mode = rt2x00_get_field32(reg, LED_CFG_LED_POLAR) ? 3 : 0;
  1650. led_r_mode = rt2x00_get_field32(reg, LED_CFG_LED_POLAR) ? 0 : 3;
  1651. if (led_g_mode != rt2x00_get_field32(reg, LED_CFG_G_LED_MODE) ||
  1652. led_r_mode != rt2x00_get_field32(reg, LED_CFG_R_LED_MODE)) {
  1653. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_FREQ);
  1654. led_ctrl = rt2x00_get_field16(eeprom, EEPROM_FREQ_LED_MODE);
  1655. if (led_ctrl == 0 || led_ctrl > 0x40) {
  1656. rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE, led_g_mode);
  1657. rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE, led_r_mode);
  1658. rt2800_register_write(rt2x00dev, LED_CFG, reg);
  1659. } else {
  1660. rt2800_mcu_request(rt2x00dev, MCU_BAND_SELECT, 0xff,
  1661. (led_g_mode << 2) | led_r_mode, 1);
  1662. }
  1663. }
  1664. }
  1665. static void rt2800_set_ant_diversity(struct rt2x00_dev *rt2x00dev,
  1666. enum antenna ant)
  1667. {
  1668. u32 reg;
  1669. u8 eesk_pin = (ant == ANTENNA_A) ? 1 : 0;
  1670. u8 gpio_bit3 = (ant == ANTENNA_A) ? 0 : 1;
  1671. if (rt2x00_is_pci(rt2x00dev)) {
  1672. reg = rt2800_register_read(rt2x00dev, E2PROM_CSR);
  1673. rt2x00_set_field32(&reg, E2PROM_CSR_DATA_CLOCK, eesk_pin);
  1674. rt2800_register_write(rt2x00dev, E2PROM_CSR, reg);
  1675. } else if (rt2x00_is_usb(rt2x00dev))
  1676. rt2800_mcu_request(rt2x00dev, MCU_ANT_SELECT, 0xff,
  1677. eesk_pin, 0);
  1678. reg = rt2800_register_read(rt2x00dev, GPIO_CTRL);
  1679. rt2x00_set_field32(&reg, GPIO_CTRL_DIR3, 0);
  1680. rt2x00_set_field32(&reg, GPIO_CTRL_VAL3, gpio_bit3);
  1681. rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
  1682. }
  1683. void rt2800_config_ant(struct rt2x00_dev *rt2x00dev, struct antenna_setup *ant)
  1684. {
  1685. u8 r1;
  1686. u8 r3;
  1687. u16 eeprom;
  1688. r1 = rt2800_bbp_read(rt2x00dev, 1);
  1689. r3 = rt2800_bbp_read(rt2x00dev, 3);
  1690. if (rt2x00_rt(rt2x00dev, RT3572) &&
  1691. rt2x00_has_cap_bt_coexist(rt2x00dev))
  1692. rt2800_config_3572bt_ant(rt2x00dev);
  1693. /*
  1694. * Configure the TX antenna.
  1695. */
  1696. switch (ant->tx_chain_num) {
  1697. case 1:
  1698. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 0);
  1699. break;
  1700. case 2:
  1701. if (rt2x00_rt(rt2x00dev, RT3572) &&
  1702. rt2x00_has_cap_bt_coexist(rt2x00dev))
  1703. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 1);
  1704. else
  1705. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 2);
  1706. break;
  1707. case 3:
  1708. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 2);
  1709. break;
  1710. }
  1711. /*
  1712. * Configure the RX antenna.
  1713. */
  1714. switch (ant->rx_chain_num) {
  1715. case 1:
  1716. if (rt2x00_rt(rt2x00dev, RT3070) ||
  1717. rt2x00_rt(rt2x00dev, RT3090) ||
  1718. rt2x00_rt(rt2x00dev, RT3352) ||
  1719. rt2x00_rt(rt2x00dev, RT3390)) {
  1720. eeprom = rt2800_eeprom_read(rt2x00dev,
  1721. EEPROM_NIC_CONF1);
  1722. if (rt2x00_get_field16(eeprom,
  1723. EEPROM_NIC_CONF1_ANT_DIVERSITY))
  1724. rt2800_set_ant_diversity(rt2x00dev,
  1725. rt2x00dev->default_ant.rx);
  1726. }
  1727. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 0);
  1728. break;
  1729. case 2:
  1730. if (rt2x00_rt(rt2x00dev, RT3572) &&
  1731. rt2x00_has_cap_bt_coexist(rt2x00dev)) {
  1732. rt2x00_set_field8(&r3, BBP3_RX_ADC, 1);
  1733. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA,
  1734. rt2x00dev->curr_band == NL80211_BAND_5GHZ);
  1735. rt2800_set_ant_diversity(rt2x00dev, ANTENNA_B);
  1736. } else {
  1737. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 1);
  1738. }
  1739. break;
  1740. case 3:
  1741. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 2);
  1742. break;
  1743. }
  1744. rt2800_bbp_write(rt2x00dev, 3, r3);
  1745. rt2800_bbp_write(rt2x00dev, 1, r1);
  1746. if (rt2x00_rt(rt2x00dev, RT3593)) {
  1747. if (ant->rx_chain_num == 1)
  1748. rt2800_bbp_write(rt2x00dev, 86, 0x00);
  1749. else
  1750. rt2800_bbp_write(rt2x00dev, 86, 0x46);
  1751. }
  1752. }
  1753. EXPORT_SYMBOL_GPL(rt2800_config_ant);
  1754. static void rt2800_config_lna_gain(struct rt2x00_dev *rt2x00dev,
  1755. struct rt2x00lib_conf *libconf)
  1756. {
  1757. u16 eeprom;
  1758. short lna_gain;
  1759. if (libconf->rf.channel <= 14) {
  1760. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_LNA);
  1761. lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_BG);
  1762. } else if (libconf->rf.channel <= 64) {
  1763. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_LNA);
  1764. lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_A0);
  1765. } else if (libconf->rf.channel <= 128) {
  1766. if (rt2x00_rt(rt2x00dev, RT3593)) {
  1767. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_EXT_LNA2);
  1768. lna_gain = rt2x00_get_field16(eeprom,
  1769. EEPROM_EXT_LNA2_A1);
  1770. } else {
  1771. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2);
  1772. lna_gain = rt2x00_get_field16(eeprom,
  1773. EEPROM_RSSI_BG2_LNA_A1);
  1774. }
  1775. } else {
  1776. if (rt2x00_rt(rt2x00dev, RT3593)) {
  1777. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_EXT_LNA2);
  1778. lna_gain = rt2x00_get_field16(eeprom,
  1779. EEPROM_EXT_LNA2_A2);
  1780. } else {
  1781. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_A2);
  1782. lna_gain = rt2x00_get_field16(eeprom,
  1783. EEPROM_RSSI_A2_LNA_A2);
  1784. }
  1785. }
  1786. rt2x00dev->lna_gain = lna_gain;
  1787. }
  1788. static inline bool rt2800_clk_is_20mhz(struct rt2x00_dev *rt2x00dev)
  1789. {
  1790. return clk_get_rate(rt2x00dev->clk) == 20000000;
  1791. }
  1792. #define FREQ_OFFSET_BOUND 0x5f
  1793. static void rt2800_freq_cal_mode1(struct rt2x00_dev *rt2x00dev)
  1794. {
  1795. u8 freq_offset, prev_freq_offset;
  1796. u8 rfcsr, prev_rfcsr;
  1797. freq_offset = rt2x00_get_field8(rt2x00dev->freq_offset, RFCSR17_CODE);
  1798. freq_offset = min_t(u8, freq_offset, FREQ_OFFSET_BOUND);
  1799. rfcsr = rt2800_rfcsr_read(rt2x00dev, 17);
  1800. prev_rfcsr = rfcsr;
  1801. rt2x00_set_field8(&rfcsr, RFCSR17_CODE, freq_offset);
  1802. if (rfcsr == prev_rfcsr)
  1803. return;
  1804. if (rt2x00_is_usb(rt2x00dev)) {
  1805. rt2800_mcu_request(rt2x00dev, MCU_FREQ_OFFSET, 0xff,
  1806. freq_offset, prev_rfcsr);
  1807. return;
  1808. }
  1809. prev_freq_offset = rt2x00_get_field8(prev_rfcsr, RFCSR17_CODE);
  1810. while (prev_freq_offset != freq_offset) {
  1811. if (prev_freq_offset < freq_offset)
  1812. prev_freq_offset++;
  1813. else
  1814. prev_freq_offset--;
  1815. rt2x00_set_field8(&rfcsr, RFCSR17_CODE, prev_freq_offset);
  1816. rt2800_rfcsr_write(rt2x00dev, 17, rfcsr);
  1817. usleep_range(1000, 1500);
  1818. }
  1819. }
  1820. static void rt2800_config_channel_rf2xxx(struct rt2x00_dev *rt2x00dev,
  1821. struct ieee80211_conf *conf,
  1822. struct rf_channel *rf,
  1823. struct channel_info *info)
  1824. {
  1825. rt2x00_set_field32(&rf->rf4, RF4_FREQ_OFFSET, rt2x00dev->freq_offset);
  1826. if (rt2x00dev->default_ant.tx_chain_num == 1)
  1827. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_TX1, 1);
  1828. if (rt2x00dev->default_ant.rx_chain_num == 1) {
  1829. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX1, 1);
  1830. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
  1831. } else if (rt2x00dev->default_ant.rx_chain_num == 2)
  1832. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
  1833. if (rf->channel > 14) {
  1834. /*
  1835. * When TX power is below 0, we should increase it by 7 to
  1836. * make it a positive value (Minimum value is -7).
  1837. * However this means that values between 0 and 7 have
  1838. * double meaning, and we should set a 7DBm boost flag.
  1839. */
  1840. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A_7DBM_BOOST,
  1841. (info->default_power1 >= 0));
  1842. if (info->default_power1 < 0)
  1843. info->default_power1 += 7;
  1844. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A, info->default_power1);
  1845. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A_7DBM_BOOST,
  1846. (info->default_power2 >= 0));
  1847. if (info->default_power2 < 0)
  1848. info->default_power2 += 7;
  1849. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A, info->default_power2);
  1850. } else {
  1851. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_G, info->default_power1);
  1852. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_G, info->default_power2);
  1853. }
  1854. rt2x00_set_field32(&rf->rf4, RF4_HT40, conf_is_ht40(conf));
  1855. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  1856. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  1857. rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
  1858. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  1859. udelay(200);
  1860. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  1861. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  1862. rt2800_rf_write(rt2x00dev, 3, rf->rf3 | 0x00000004);
  1863. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  1864. udelay(200);
  1865. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  1866. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  1867. rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
  1868. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  1869. }
  1870. static void rt2800_config_channel_rf3xxx(struct rt2x00_dev *rt2x00dev,
  1871. struct ieee80211_conf *conf,
  1872. struct rf_channel *rf,
  1873. struct channel_info *info)
  1874. {
  1875. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  1876. u8 rfcsr, calib_tx, calib_rx;
  1877. rt2800_rfcsr_write(rt2x00dev, 2, rf->rf1);
  1878. rfcsr = rt2800_rfcsr_read(rt2x00dev, 3);
  1879. rt2x00_set_field8(&rfcsr, RFCSR3_K, rf->rf3);
  1880. rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
  1881. rfcsr = rt2800_rfcsr_read(rt2x00dev, 6);
  1882. rt2x00_set_field8(&rfcsr, RFCSR6_R1, rf->rf2);
  1883. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  1884. rfcsr = rt2800_rfcsr_read(rt2x00dev, 12);
  1885. rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER, info->default_power1);
  1886. rt2800_rfcsr_write(rt2x00dev, 12, rfcsr);
  1887. rfcsr = rt2800_rfcsr_read(rt2x00dev, 13);
  1888. rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER, info->default_power2);
  1889. rt2800_rfcsr_write(rt2x00dev, 13, rfcsr);
  1890. rfcsr = rt2800_rfcsr_read(rt2x00dev, 1);
  1891. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
  1892. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD,
  1893. rt2x00dev->default_ant.rx_chain_num <= 1);
  1894. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD,
  1895. rt2x00dev->default_ant.rx_chain_num <= 2);
  1896. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
  1897. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD,
  1898. rt2x00dev->default_ant.tx_chain_num <= 1);
  1899. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD,
  1900. rt2x00dev->default_ant.tx_chain_num <= 2);
  1901. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  1902. rfcsr = rt2800_rfcsr_read(rt2x00dev, 23);
  1903. rt2x00_set_field8(&rfcsr, RFCSR23_FREQ_OFFSET, rt2x00dev->freq_offset);
  1904. rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
  1905. if (rt2x00_rt(rt2x00dev, RT3390)) {
  1906. calib_tx = conf_is_ht40(conf) ? 0x68 : 0x4f;
  1907. calib_rx = conf_is_ht40(conf) ? 0x6f : 0x4f;
  1908. } else {
  1909. if (conf_is_ht40(conf)) {
  1910. calib_tx = drv_data->calibration_bw40;
  1911. calib_rx = drv_data->calibration_bw40;
  1912. } else {
  1913. calib_tx = drv_data->calibration_bw20;
  1914. calib_rx = drv_data->calibration_bw20;
  1915. }
  1916. }
  1917. rfcsr = rt2800_rfcsr_read(rt2x00dev, 24);
  1918. rt2x00_set_field8(&rfcsr, RFCSR24_TX_CALIB, calib_tx);
  1919. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr);
  1920. rfcsr = rt2800_rfcsr_read(rt2x00dev, 31);
  1921. rt2x00_set_field8(&rfcsr, RFCSR31_RX_CALIB, calib_rx);
  1922. rt2800_rfcsr_write(rt2x00dev, 31, rfcsr);
  1923. rfcsr = rt2800_rfcsr_read(rt2x00dev, 7);
  1924. rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
  1925. rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
  1926. rfcsr = rt2800_rfcsr_read(rt2x00dev, 30);
  1927. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 1);
  1928. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  1929. usleep_range(1000, 1500);
  1930. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 0);
  1931. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  1932. }
  1933. static void rt2800_config_channel_rf3052(struct rt2x00_dev *rt2x00dev,
  1934. struct ieee80211_conf *conf,
  1935. struct rf_channel *rf,
  1936. struct channel_info *info)
  1937. {
  1938. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  1939. u8 rfcsr;
  1940. u32 reg;
  1941. if (rf->channel <= 14) {
  1942. rt2800_bbp_write(rt2x00dev, 25, drv_data->bbp25);
  1943. rt2800_bbp_write(rt2x00dev, 26, drv_data->bbp26);
  1944. } else {
  1945. rt2800_bbp_write(rt2x00dev, 25, 0x09);
  1946. rt2800_bbp_write(rt2x00dev, 26, 0xff);
  1947. }
  1948. rt2800_rfcsr_write(rt2x00dev, 2, rf->rf1);
  1949. rt2800_rfcsr_write(rt2x00dev, 3, rf->rf3);
  1950. rfcsr = rt2800_rfcsr_read(rt2x00dev, 6);
  1951. rt2x00_set_field8(&rfcsr, RFCSR6_R1, rf->rf2);
  1952. if (rf->channel <= 14)
  1953. rt2x00_set_field8(&rfcsr, RFCSR6_TXDIV, 2);
  1954. else
  1955. rt2x00_set_field8(&rfcsr, RFCSR6_TXDIV, 1);
  1956. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  1957. rfcsr = rt2800_rfcsr_read(rt2x00dev, 5);
  1958. if (rf->channel <= 14)
  1959. rt2x00_set_field8(&rfcsr, RFCSR5_R1, 1);
  1960. else
  1961. rt2x00_set_field8(&rfcsr, RFCSR5_R1, 2);
  1962. rt2800_rfcsr_write(rt2x00dev, 5, rfcsr);
  1963. rfcsr = rt2800_rfcsr_read(rt2x00dev, 12);
  1964. if (rf->channel <= 14) {
  1965. rt2x00_set_field8(&rfcsr, RFCSR12_DR0, 3);
  1966. rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER,
  1967. info->default_power1);
  1968. } else {
  1969. rt2x00_set_field8(&rfcsr, RFCSR12_DR0, 7);
  1970. rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER,
  1971. (info->default_power1 & 0x3) |
  1972. ((info->default_power1 & 0xC) << 1));
  1973. }
  1974. rt2800_rfcsr_write(rt2x00dev, 12, rfcsr);
  1975. rfcsr = rt2800_rfcsr_read(rt2x00dev, 13);
  1976. if (rf->channel <= 14) {
  1977. rt2x00_set_field8(&rfcsr, RFCSR13_DR0, 3);
  1978. rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER,
  1979. info->default_power2);
  1980. } else {
  1981. rt2x00_set_field8(&rfcsr, RFCSR13_DR0, 7);
  1982. rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER,
  1983. (info->default_power2 & 0x3) |
  1984. ((info->default_power2 & 0xC) << 1));
  1985. }
  1986. rt2800_rfcsr_write(rt2x00dev, 13, rfcsr);
  1987. rfcsr = rt2800_rfcsr_read(rt2x00dev, 1);
  1988. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
  1989. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
  1990. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 0);
  1991. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 0);
  1992. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 0);
  1993. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 0);
  1994. if (rt2x00_has_cap_bt_coexist(rt2x00dev)) {
  1995. if (rf->channel <= 14) {
  1996. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 1);
  1997. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 1);
  1998. }
  1999. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 1);
  2000. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 1);
  2001. } else {
  2002. switch (rt2x00dev->default_ant.tx_chain_num) {
  2003. case 1:
  2004. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
  2005. case 2:
  2006. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 1);
  2007. break;
  2008. }
  2009. switch (rt2x00dev->default_ant.rx_chain_num) {
  2010. case 1:
  2011. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
  2012. case 2:
  2013. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 1);
  2014. break;
  2015. }
  2016. }
  2017. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  2018. rfcsr = rt2800_rfcsr_read(rt2x00dev, 23);
  2019. rt2x00_set_field8(&rfcsr, RFCSR23_FREQ_OFFSET, rt2x00dev->freq_offset);
  2020. rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
  2021. if (conf_is_ht40(conf)) {
  2022. rt2800_rfcsr_write(rt2x00dev, 24, drv_data->calibration_bw40);
  2023. rt2800_rfcsr_write(rt2x00dev, 31, drv_data->calibration_bw40);
  2024. } else {
  2025. rt2800_rfcsr_write(rt2x00dev, 24, drv_data->calibration_bw20);
  2026. rt2800_rfcsr_write(rt2x00dev, 31, drv_data->calibration_bw20);
  2027. }
  2028. if (rf->channel <= 14) {
  2029. rt2800_rfcsr_write(rt2x00dev, 7, 0xd8);
  2030. rt2800_rfcsr_write(rt2x00dev, 9, 0xc3);
  2031. rt2800_rfcsr_write(rt2x00dev, 10, 0xf1);
  2032. rt2800_rfcsr_write(rt2x00dev, 11, 0xb9);
  2033. rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
  2034. rfcsr = 0x4c;
  2035. rt2x00_set_field8(&rfcsr, RFCSR16_TXMIXER_GAIN,
  2036. drv_data->txmixer_gain_24g);
  2037. rt2800_rfcsr_write(rt2x00dev, 16, rfcsr);
  2038. rt2800_rfcsr_write(rt2x00dev, 17, 0x23);
  2039. rt2800_rfcsr_write(rt2x00dev, 19, 0x93);
  2040. rt2800_rfcsr_write(rt2x00dev, 20, 0xb3);
  2041. rt2800_rfcsr_write(rt2x00dev, 25, 0x15);
  2042. rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
  2043. rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
  2044. rt2800_rfcsr_write(rt2x00dev, 29, 0x9b);
  2045. } else {
  2046. rfcsr = rt2800_rfcsr_read(rt2x00dev, 7);
  2047. rt2x00_set_field8(&rfcsr, RFCSR7_BIT2, 1);
  2048. rt2x00_set_field8(&rfcsr, RFCSR7_BIT3, 0);
  2049. rt2x00_set_field8(&rfcsr, RFCSR7_BIT4, 1);
  2050. rt2x00_set_field8(&rfcsr, RFCSR7_BITS67, 0);
  2051. rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
  2052. rt2800_rfcsr_write(rt2x00dev, 9, 0xc0);
  2053. rt2800_rfcsr_write(rt2x00dev, 10, 0xf1);
  2054. rt2800_rfcsr_write(rt2x00dev, 11, 0x00);
  2055. rt2800_rfcsr_write(rt2x00dev, 15, 0x43);
  2056. rfcsr = 0x7a;
  2057. rt2x00_set_field8(&rfcsr, RFCSR16_TXMIXER_GAIN,
  2058. drv_data->txmixer_gain_5g);
  2059. rt2800_rfcsr_write(rt2x00dev, 16, rfcsr);
  2060. rt2800_rfcsr_write(rt2x00dev, 17, 0x23);
  2061. if (rf->channel <= 64) {
  2062. rt2800_rfcsr_write(rt2x00dev, 19, 0xb7);
  2063. rt2800_rfcsr_write(rt2x00dev, 20, 0xf6);
  2064. rt2800_rfcsr_write(rt2x00dev, 25, 0x3d);
  2065. } else if (rf->channel <= 128) {
  2066. rt2800_rfcsr_write(rt2x00dev, 19, 0x74);
  2067. rt2800_rfcsr_write(rt2x00dev, 20, 0xf4);
  2068. rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
  2069. } else {
  2070. rt2800_rfcsr_write(rt2x00dev, 19, 0x72);
  2071. rt2800_rfcsr_write(rt2x00dev, 20, 0xf3);
  2072. rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
  2073. }
  2074. rt2800_rfcsr_write(rt2x00dev, 26, 0x87);
  2075. rt2800_rfcsr_write(rt2x00dev, 27, 0x01);
  2076. rt2800_rfcsr_write(rt2x00dev, 29, 0x9f);
  2077. }
  2078. reg = rt2800_register_read(rt2x00dev, GPIO_CTRL);
  2079. rt2x00_set_field32(&reg, GPIO_CTRL_DIR7, 0);
  2080. if (rf->channel <= 14)
  2081. rt2x00_set_field32(&reg, GPIO_CTRL_VAL7, 1);
  2082. else
  2083. rt2x00_set_field32(&reg, GPIO_CTRL_VAL7, 0);
  2084. rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
  2085. rfcsr = rt2800_rfcsr_read(rt2x00dev, 7);
  2086. rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
  2087. rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
  2088. }
  2089. static void rt2800_config_channel_rf3053(struct rt2x00_dev *rt2x00dev,
  2090. struct ieee80211_conf *conf,
  2091. struct rf_channel *rf,
  2092. struct channel_info *info)
  2093. {
  2094. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  2095. u8 txrx_agc_fc;
  2096. u8 txrx_h20m;
  2097. u8 rfcsr;
  2098. u8 bbp;
  2099. const bool txbf_enabled = false; /* TODO */
  2100. /* TODO: use TX{0,1,2}FinePowerControl values from EEPROM */
  2101. bbp = rt2800_bbp_read(rt2x00dev, 109);
  2102. rt2x00_set_field8(&bbp, BBP109_TX0_POWER, 0);
  2103. rt2x00_set_field8(&bbp, BBP109_TX1_POWER, 0);
  2104. rt2800_bbp_write(rt2x00dev, 109, bbp);
  2105. bbp = rt2800_bbp_read(rt2x00dev, 110);
  2106. rt2x00_set_field8(&bbp, BBP110_TX2_POWER, 0);
  2107. rt2800_bbp_write(rt2x00dev, 110, bbp);
  2108. if (rf->channel <= 14) {
  2109. /* Restore BBP 25 & 26 for 2.4 GHz */
  2110. rt2800_bbp_write(rt2x00dev, 25, drv_data->bbp25);
  2111. rt2800_bbp_write(rt2x00dev, 26, drv_data->bbp26);
  2112. } else {
  2113. /* Hard code BBP 25 & 26 for 5GHz */
  2114. /* Enable IQ Phase correction */
  2115. rt2800_bbp_write(rt2x00dev, 25, 0x09);
  2116. /* Setup IQ Phase correction value */
  2117. rt2800_bbp_write(rt2x00dev, 26, 0xff);
  2118. }
  2119. rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1);
  2120. rt2800_rfcsr_write(rt2x00dev, 9, rf->rf3 & 0xf);
  2121. rfcsr = rt2800_rfcsr_read(rt2x00dev, 11);
  2122. rt2x00_set_field8(&rfcsr, RFCSR11_R, (rf->rf2 & 0x3));
  2123. rt2800_rfcsr_write(rt2x00dev, 11, rfcsr);
  2124. rfcsr = rt2800_rfcsr_read(rt2x00dev, 11);
  2125. rt2x00_set_field8(&rfcsr, RFCSR11_PLL_IDOH, 1);
  2126. if (rf->channel <= 14)
  2127. rt2x00_set_field8(&rfcsr, RFCSR11_PLL_MOD, 1);
  2128. else
  2129. rt2x00_set_field8(&rfcsr, RFCSR11_PLL_MOD, 2);
  2130. rt2800_rfcsr_write(rt2x00dev, 11, rfcsr);
  2131. rfcsr = rt2800_rfcsr_read(rt2x00dev, 53);
  2132. if (rf->channel <= 14) {
  2133. rfcsr = 0;
  2134. rt2x00_set_field8(&rfcsr, RFCSR53_TX_POWER,
  2135. info->default_power1 & 0x1f);
  2136. } else {
  2137. if (rt2x00_is_usb(rt2x00dev))
  2138. rfcsr = 0x40;
  2139. rt2x00_set_field8(&rfcsr, RFCSR53_TX_POWER,
  2140. ((info->default_power1 & 0x18) << 1) |
  2141. (info->default_power1 & 7));
  2142. }
  2143. rt2800_rfcsr_write(rt2x00dev, 53, rfcsr);
  2144. rfcsr = rt2800_rfcsr_read(rt2x00dev, 55);
  2145. if (rf->channel <= 14) {
  2146. rfcsr = 0;
  2147. rt2x00_set_field8(&rfcsr, RFCSR55_TX_POWER,
  2148. info->default_power2 & 0x1f);
  2149. } else {
  2150. if (rt2x00_is_usb(rt2x00dev))
  2151. rfcsr = 0x40;
  2152. rt2x00_set_field8(&rfcsr, RFCSR55_TX_POWER,
  2153. ((info->default_power2 & 0x18) << 1) |
  2154. (info->default_power2 & 7));
  2155. }
  2156. rt2800_rfcsr_write(rt2x00dev, 55, rfcsr);
  2157. rfcsr = rt2800_rfcsr_read(rt2x00dev, 54);
  2158. if (rf->channel <= 14) {
  2159. rfcsr = 0;
  2160. rt2x00_set_field8(&rfcsr, RFCSR54_TX_POWER,
  2161. info->default_power3 & 0x1f);
  2162. } else {
  2163. if (rt2x00_is_usb(rt2x00dev))
  2164. rfcsr = 0x40;
  2165. rt2x00_set_field8(&rfcsr, RFCSR54_TX_POWER,
  2166. ((info->default_power3 & 0x18) << 1) |
  2167. (info->default_power3 & 7));
  2168. }
  2169. rt2800_rfcsr_write(rt2x00dev, 54, rfcsr);
  2170. rfcsr = rt2800_rfcsr_read(rt2x00dev, 1);
  2171. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
  2172. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
  2173. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 0);
  2174. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 0);
  2175. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 0);
  2176. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 0);
  2177. rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
  2178. rt2x00_set_field8(&rfcsr, RFCSR1_PLL_PD, 1);
  2179. switch (rt2x00dev->default_ant.tx_chain_num) {
  2180. case 3:
  2181. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 1);
  2182. /* fallthrough */
  2183. case 2:
  2184. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
  2185. /* fallthrough */
  2186. case 1:
  2187. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 1);
  2188. break;
  2189. }
  2190. switch (rt2x00dev->default_ant.rx_chain_num) {
  2191. case 3:
  2192. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 1);
  2193. /* fallthrough */
  2194. case 2:
  2195. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
  2196. /* fallthrough */
  2197. case 1:
  2198. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 1);
  2199. break;
  2200. }
  2201. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  2202. rt2800_freq_cal_mode1(rt2x00dev);
  2203. if (conf_is_ht40(conf)) {
  2204. txrx_agc_fc = rt2x00_get_field8(drv_data->calibration_bw40,
  2205. RFCSR24_TX_AGC_FC);
  2206. txrx_h20m = rt2x00_get_field8(drv_data->calibration_bw40,
  2207. RFCSR24_TX_H20M);
  2208. } else {
  2209. txrx_agc_fc = rt2x00_get_field8(drv_data->calibration_bw20,
  2210. RFCSR24_TX_AGC_FC);
  2211. txrx_h20m = rt2x00_get_field8(drv_data->calibration_bw20,
  2212. RFCSR24_TX_H20M);
  2213. }
  2214. /* NOTE: the reference driver does not writes the new value
  2215. * back to RFCSR 32
  2216. */
  2217. rfcsr = rt2800_rfcsr_read(rt2x00dev, 32);
  2218. rt2x00_set_field8(&rfcsr, RFCSR32_TX_AGC_FC, txrx_agc_fc);
  2219. if (rf->channel <= 14)
  2220. rfcsr = 0xa0;
  2221. else
  2222. rfcsr = 0x80;
  2223. rt2800_rfcsr_write(rt2x00dev, 31, rfcsr);
  2224. rfcsr = rt2800_rfcsr_read(rt2x00dev, 30);
  2225. rt2x00_set_field8(&rfcsr, RFCSR30_TX_H20M, txrx_h20m);
  2226. rt2x00_set_field8(&rfcsr, RFCSR30_RX_H20M, txrx_h20m);
  2227. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  2228. /* Band selection */
  2229. rfcsr = rt2800_rfcsr_read(rt2x00dev, 36);
  2230. if (rf->channel <= 14)
  2231. rt2x00_set_field8(&rfcsr, RFCSR36_RF_BS, 1);
  2232. else
  2233. rt2x00_set_field8(&rfcsr, RFCSR36_RF_BS, 0);
  2234. rt2800_rfcsr_write(rt2x00dev, 36, rfcsr);
  2235. rfcsr = rt2800_rfcsr_read(rt2x00dev, 34);
  2236. if (rf->channel <= 14)
  2237. rfcsr = 0x3c;
  2238. else
  2239. rfcsr = 0x20;
  2240. rt2800_rfcsr_write(rt2x00dev, 34, rfcsr);
  2241. rfcsr = rt2800_rfcsr_read(rt2x00dev, 12);
  2242. if (rf->channel <= 14)
  2243. rfcsr = 0x1a;
  2244. else
  2245. rfcsr = 0x12;
  2246. rt2800_rfcsr_write(rt2x00dev, 12, rfcsr);
  2247. rfcsr = rt2800_rfcsr_read(rt2x00dev, 6);
  2248. if (rf->channel >= 1 && rf->channel <= 14)
  2249. rt2x00_set_field8(&rfcsr, RFCSR6_VCO_IC, 1);
  2250. else if (rf->channel >= 36 && rf->channel <= 64)
  2251. rt2x00_set_field8(&rfcsr, RFCSR6_VCO_IC, 2);
  2252. else if (rf->channel >= 100 && rf->channel <= 128)
  2253. rt2x00_set_field8(&rfcsr, RFCSR6_VCO_IC, 2);
  2254. else
  2255. rt2x00_set_field8(&rfcsr, RFCSR6_VCO_IC, 1);
  2256. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  2257. rfcsr = rt2800_rfcsr_read(rt2x00dev, 30);
  2258. rt2x00_set_field8(&rfcsr, RFCSR30_RX_VCM, 2);
  2259. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  2260. rt2800_rfcsr_write(rt2x00dev, 46, 0x60);
  2261. if (rf->channel <= 14) {
  2262. rt2800_rfcsr_write(rt2x00dev, 10, 0xd3);
  2263. rt2800_rfcsr_write(rt2x00dev, 13, 0x12);
  2264. } else {
  2265. rt2800_rfcsr_write(rt2x00dev, 10, 0xd8);
  2266. rt2800_rfcsr_write(rt2x00dev, 13, 0x23);
  2267. }
  2268. rfcsr = rt2800_rfcsr_read(rt2x00dev, 51);
  2269. rt2x00_set_field8(&rfcsr, RFCSR51_BITS01, 1);
  2270. rt2800_rfcsr_write(rt2x00dev, 51, rfcsr);
  2271. rfcsr = rt2800_rfcsr_read(rt2x00dev, 51);
  2272. if (rf->channel <= 14) {
  2273. rt2x00_set_field8(&rfcsr, RFCSR51_BITS24, 5);
  2274. rt2x00_set_field8(&rfcsr, RFCSR51_BITS57, 3);
  2275. } else {
  2276. rt2x00_set_field8(&rfcsr, RFCSR51_BITS24, 4);
  2277. rt2x00_set_field8(&rfcsr, RFCSR51_BITS57, 2);
  2278. }
  2279. rt2800_rfcsr_write(rt2x00dev, 51, rfcsr);
  2280. rfcsr = rt2800_rfcsr_read(rt2x00dev, 49);
  2281. if (rf->channel <= 14)
  2282. rt2x00_set_field8(&rfcsr, RFCSR49_TX_LO1_IC, 3);
  2283. else
  2284. rt2x00_set_field8(&rfcsr, RFCSR49_TX_LO1_IC, 2);
  2285. if (txbf_enabled)
  2286. rt2x00_set_field8(&rfcsr, RFCSR49_TX_DIV, 1);
  2287. rt2800_rfcsr_write(rt2x00dev, 49, rfcsr);
  2288. rfcsr = rt2800_rfcsr_read(rt2x00dev, 50);
  2289. rt2x00_set_field8(&rfcsr, RFCSR50_TX_LO1_EN, 0);
  2290. rt2800_rfcsr_write(rt2x00dev, 50, rfcsr);
  2291. rfcsr = rt2800_rfcsr_read(rt2x00dev, 57);
  2292. if (rf->channel <= 14)
  2293. rt2x00_set_field8(&rfcsr, RFCSR57_DRV_CC, 0x1b);
  2294. else
  2295. rt2x00_set_field8(&rfcsr, RFCSR57_DRV_CC, 0x0f);
  2296. rt2800_rfcsr_write(rt2x00dev, 57, rfcsr);
  2297. if (rf->channel <= 14) {
  2298. rt2800_rfcsr_write(rt2x00dev, 44, 0x93);
  2299. rt2800_rfcsr_write(rt2x00dev, 52, 0x45);
  2300. } else {
  2301. rt2800_rfcsr_write(rt2x00dev, 44, 0x9b);
  2302. rt2800_rfcsr_write(rt2x00dev, 52, 0x05);
  2303. }
  2304. /* Initiate VCO calibration */
  2305. rfcsr = rt2800_rfcsr_read(rt2x00dev, 3);
  2306. if (rf->channel <= 14) {
  2307. rt2x00_set_field8(&rfcsr, RFCSR3_VCOCAL_EN, 1);
  2308. } else {
  2309. rt2x00_set_field8(&rfcsr, RFCSR3_BIT1, 1);
  2310. rt2x00_set_field8(&rfcsr, RFCSR3_BIT2, 1);
  2311. rt2x00_set_field8(&rfcsr, RFCSR3_BIT3, 1);
  2312. rt2x00_set_field8(&rfcsr, RFCSR3_BIT4, 1);
  2313. rt2x00_set_field8(&rfcsr, RFCSR3_BIT5, 1);
  2314. rt2x00_set_field8(&rfcsr, RFCSR3_VCOCAL_EN, 1);
  2315. }
  2316. rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
  2317. if (rf->channel >= 1 && rf->channel <= 14) {
  2318. rfcsr = 0x23;
  2319. if (txbf_enabled)
  2320. rt2x00_set_field8(&rfcsr, RFCSR39_RX_DIV, 1);
  2321. rt2800_rfcsr_write(rt2x00dev, 39, rfcsr);
  2322. rt2800_rfcsr_write(rt2x00dev, 45, 0xbb);
  2323. } else if (rf->channel >= 36 && rf->channel <= 64) {
  2324. rfcsr = 0x36;
  2325. if (txbf_enabled)
  2326. rt2x00_set_field8(&rfcsr, RFCSR39_RX_DIV, 1);
  2327. rt2800_rfcsr_write(rt2x00dev, 39, 0x36);
  2328. rt2800_rfcsr_write(rt2x00dev, 45, 0xeb);
  2329. } else if (rf->channel >= 100 && rf->channel <= 128) {
  2330. rfcsr = 0x32;
  2331. if (txbf_enabled)
  2332. rt2x00_set_field8(&rfcsr, RFCSR39_RX_DIV, 1);
  2333. rt2800_rfcsr_write(rt2x00dev, 39, rfcsr);
  2334. rt2800_rfcsr_write(rt2x00dev, 45, 0xb3);
  2335. } else {
  2336. rfcsr = 0x30;
  2337. if (txbf_enabled)
  2338. rt2x00_set_field8(&rfcsr, RFCSR39_RX_DIV, 1);
  2339. rt2800_rfcsr_write(rt2x00dev, 39, rfcsr);
  2340. rt2800_rfcsr_write(rt2x00dev, 45, 0x9b);
  2341. }
  2342. }
  2343. #define POWER_BOUND 0x27
  2344. #define POWER_BOUND_5G 0x2b
  2345. static void rt2800_config_channel_rf3290(struct rt2x00_dev *rt2x00dev,
  2346. struct ieee80211_conf *conf,
  2347. struct rf_channel *rf,
  2348. struct channel_info *info)
  2349. {
  2350. u8 rfcsr;
  2351. rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1);
  2352. rt2800_rfcsr_write(rt2x00dev, 9, rf->rf3);
  2353. rfcsr = rt2800_rfcsr_read(rt2x00dev, 11);
  2354. rt2x00_set_field8(&rfcsr, RFCSR11_R, rf->rf2);
  2355. rt2800_rfcsr_write(rt2x00dev, 11, rfcsr);
  2356. rfcsr = rt2800_rfcsr_read(rt2x00dev, 49);
  2357. if (info->default_power1 > POWER_BOUND)
  2358. rt2x00_set_field8(&rfcsr, RFCSR49_TX, POWER_BOUND);
  2359. else
  2360. rt2x00_set_field8(&rfcsr, RFCSR49_TX, info->default_power1);
  2361. rt2800_rfcsr_write(rt2x00dev, 49, rfcsr);
  2362. rt2800_freq_cal_mode1(rt2x00dev);
  2363. if (rf->channel <= 14) {
  2364. if (rf->channel == 6)
  2365. rt2800_bbp_write(rt2x00dev, 68, 0x0c);
  2366. else
  2367. rt2800_bbp_write(rt2x00dev, 68, 0x0b);
  2368. if (rf->channel >= 1 && rf->channel <= 6)
  2369. rt2800_bbp_write(rt2x00dev, 59, 0x0f);
  2370. else if (rf->channel >= 7 && rf->channel <= 11)
  2371. rt2800_bbp_write(rt2x00dev, 59, 0x0e);
  2372. else if (rf->channel >= 12 && rf->channel <= 14)
  2373. rt2800_bbp_write(rt2x00dev, 59, 0x0d);
  2374. }
  2375. }
  2376. static void rt2800_config_channel_rf3322(struct rt2x00_dev *rt2x00dev,
  2377. struct ieee80211_conf *conf,
  2378. struct rf_channel *rf,
  2379. struct channel_info *info)
  2380. {
  2381. u8 rfcsr;
  2382. rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1);
  2383. rt2800_rfcsr_write(rt2x00dev, 9, rf->rf3);
  2384. rt2800_rfcsr_write(rt2x00dev, 11, 0x42);
  2385. rt2800_rfcsr_write(rt2x00dev, 12, 0x1c);
  2386. rt2800_rfcsr_write(rt2x00dev, 13, 0x00);
  2387. if (info->default_power1 > POWER_BOUND)
  2388. rt2800_rfcsr_write(rt2x00dev, 47, POWER_BOUND);
  2389. else
  2390. rt2800_rfcsr_write(rt2x00dev, 47, info->default_power1);
  2391. if (info->default_power2 > POWER_BOUND)
  2392. rt2800_rfcsr_write(rt2x00dev, 48, POWER_BOUND);
  2393. else
  2394. rt2800_rfcsr_write(rt2x00dev, 48, info->default_power2);
  2395. rt2800_freq_cal_mode1(rt2x00dev);
  2396. rfcsr = rt2800_rfcsr_read(rt2x00dev, 1);
  2397. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 1);
  2398. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 1);
  2399. if ( rt2x00dev->default_ant.tx_chain_num == 2 )
  2400. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
  2401. else
  2402. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 0);
  2403. if ( rt2x00dev->default_ant.rx_chain_num == 2 )
  2404. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
  2405. else
  2406. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 0);
  2407. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 0);
  2408. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 0);
  2409. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  2410. rt2800_rfcsr_write(rt2x00dev, 31, 80);
  2411. }
  2412. static void rt2800_config_channel_rf53xx(struct rt2x00_dev *rt2x00dev,
  2413. struct ieee80211_conf *conf,
  2414. struct rf_channel *rf,
  2415. struct channel_info *info)
  2416. {
  2417. u8 rfcsr;
  2418. rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1);
  2419. rt2800_rfcsr_write(rt2x00dev, 9, rf->rf3);
  2420. rfcsr = rt2800_rfcsr_read(rt2x00dev, 11);
  2421. rt2x00_set_field8(&rfcsr, RFCSR11_R, rf->rf2);
  2422. rt2800_rfcsr_write(rt2x00dev, 11, rfcsr);
  2423. rfcsr = rt2800_rfcsr_read(rt2x00dev, 49);
  2424. if (info->default_power1 > POWER_BOUND)
  2425. rt2x00_set_field8(&rfcsr, RFCSR49_TX, POWER_BOUND);
  2426. else
  2427. rt2x00_set_field8(&rfcsr, RFCSR49_TX, info->default_power1);
  2428. rt2800_rfcsr_write(rt2x00dev, 49, rfcsr);
  2429. if (rt2x00_rt(rt2x00dev, RT5392)) {
  2430. rfcsr = rt2800_rfcsr_read(rt2x00dev, 50);
  2431. if (info->default_power2 > POWER_BOUND)
  2432. rt2x00_set_field8(&rfcsr, RFCSR50_TX, POWER_BOUND);
  2433. else
  2434. rt2x00_set_field8(&rfcsr, RFCSR50_TX,
  2435. info->default_power2);
  2436. rt2800_rfcsr_write(rt2x00dev, 50, rfcsr);
  2437. }
  2438. rfcsr = rt2800_rfcsr_read(rt2x00dev, 1);
  2439. if (rt2x00_rt(rt2x00dev, RT5392)) {
  2440. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
  2441. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
  2442. }
  2443. rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
  2444. rt2x00_set_field8(&rfcsr, RFCSR1_PLL_PD, 1);
  2445. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 1);
  2446. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 1);
  2447. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  2448. rt2800_freq_cal_mode1(rt2x00dev);
  2449. if (rf->channel <= 14) {
  2450. int idx = rf->channel-1;
  2451. if (rt2x00_has_cap_bt_coexist(rt2x00dev)) {
  2452. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F)) {
  2453. /* r55/r59 value array of channel 1~14 */
  2454. static const char r55_bt_rev[] = {0x83, 0x83,
  2455. 0x83, 0x73, 0x73, 0x63, 0x53, 0x53,
  2456. 0x53, 0x43, 0x43, 0x43, 0x43, 0x43};
  2457. static const char r59_bt_rev[] = {0x0e, 0x0e,
  2458. 0x0e, 0x0e, 0x0e, 0x0b, 0x0a, 0x09,
  2459. 0x07, 0x07, 0x07, 0x07, 0x07, 0x07};
  2460. rt2800_rfcsr_write(rt2x00dev, 55,
  2461. r55_bt_rev[idx]);
  2462. rt2800_rfcsr_write(rt2x00dev, 59,
  2463. r59_bt_rev[idx]);
  2464. } else {
  2465. static const char r59_bt[] = {0x8b, 0x8b, 0x8b,
  2466. 0x8b, 0x8b, 0x8b, 0x8b, 0x8a, 0x89,
  2467. 0x88, 0x88, 0x86, 0x85, 0x84};
  2468. rt2800_rfcsr_write(rt2x00dev, 59, r59_bt[idx]);
  2469. }
  2470. } else {
  2471. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F)) {
  2472. static const char r55_nonbt_rev[] = {0x23, 0x23,
  2473. 0x23, 0x23, 0x13, 0x13, 0x03, 0x03,
  2474. 0x03, 0x03, 0x03, 0x03, 0x03, 0x03};
  2475. static const char r59_nonbt_rev[] = {0x07, 0x07,
  2476. 0x07, 0x07, 0x07, 0x07, 0x07, 0x07,
  2477. 0x07, 0x07, 0x06, 0x05, 0x04, 0x04};
  2478. rt2800_rfcsr_write(rt2x00dev, 55,
  2479. r55_nonbt_rev[idx]);
  2480. rt2800_rfcsr_write(rt2x00dev, 59,
  2481. r59_nonbt_rev[idx]);
  2482. } else if (rt2x00_rt(rt2x00dev, RT5390) ||
  2483. rt2x00_rt(rt2x00dev, RT5392) ||
  2484. rt2x00_rt(rt2x00dev, RT6352)) {
  2485. static const char r59_non_bt[] = {0x8f, 0x8f,
  2486. 0x8f, 0x8f, 0x8f, 0x8f, 0x8f, 0x8d,
  2487. 0x8a, 0x88, 0x88, 0x87, 0x87, 0x86};
  2488. rt2800_rfcsr_write(rt2x00dev, 59,
  2489. r59_non_bt[idx]);
  2490. } else if (rt2x00_rt(rt2x00dev, RT5350)) {
  2491. static const char r59_non_bt[] = {0x0b, 0x0b,
  2492. 0x0b, 0x0b, 0x0b, 0x0b, 0x0b, 0x0a,
  2493. 0x0a, 0x09, 0x08, 0x07, 0x07, 0x06};
  2494. rt2800_rfcsr_write(rt2x00dev, 59,
  2495. r59_non_bt[idx]);
  2496. }
  2497. }
  2498. }
  2499. }
  2500. static void rt2800_config_channel_rf55xx(struct rt2x00_dev *rt2x00dev,
  2501. struct ieee80211_conf *conf,
  2502. struct rf_channel *rf,
  2503. struct channel_info *info)
  2504. {
  2505. u8 rfcsr, ep_reg;
  2506. u32 reg;
  2507. int power_bound;
  2508. /* TODO */
  2509. const bool is_11b = false;
  2510. const bool is_type_ep = false;
  2511. reg = rt2800_register_read(rt2x00dev, LDO_CFG0);
  2512. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL,
  2513. (rf->channel > 14 || conf_is_ht40(conf)) ? 5 : 0);
  2514. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  2515. /* Order of values on rf_channel entry: N, K, mod, R */
  2516. rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1 & 0xff);
  2517. rfcsr = rt2800_rfcsr_read(rt2x00dev, 9);
  2518. rt2x00_set_field8(&rfcsr, RFCSR9_K, rf->rf2 & 0xf);
  2519. rt2x00_set_field8(&rfcsr, RFCSR9_N, (rf->rf1 & 0x100) >> 8);
  2520. rt2x00_set_field8(&rfcsr, RFCSR9_MOD, ((rf->rf3 - 8) & 0x4) >> 2);
  2521. rt2800_rfcsr_write(rt2x00dev, 9, rfcsr);
  2522. rfcsr = rt2800_rfcsr_read(rt2x00dev, 11);
  2523. rt2x00_set_field8(&rfcsr, RFCSR11_R, rf->rf4 - 1);
  2524. rt2x00_set_field8(&rfcsr, RFCSR11_MOD, (rf->rf3 - 8) & 0x3);
  2525. rt2800_rfcsr_write(rt2x00dev, 11, rfcsr);
  2526. if (rf->channel <= 14) {
  2527. rt2800_rfcsr_write(rt2x00dev, 10, 0x90);
  2528. /* FIXME: RF11 owerwrite ? */
  2529. rt2800_rfcsr_write(rt2x00dev, 11, 0x4A);
  2530. rt2800_rfcsr_write(rt2x00dev, 12, 0x52);
  2531. rt2800_rfcsr_write(rt2x00dev, 13, 0x42);
  2532. rt2800_rfcsr_write(rt2x00dev, 22, 0x40);
  2533. rt2800_rfcsr_write(rt2x00dev, 24, 0x4A);
  2534. rt2800_rfcsr_write(rt2x00dev, 25, 0x80);
  2535. rt2800_rfcsr_write(rt2x00dev, 27, 0x42);
  2536. rt2800_rfcsr_write(rt2x00dev, 36, 0x80);
  2537. rt2800_rfcsr_write(rt2x00dev, 37, 0x08);
  2538. rt2800_rfcsr_write(rt2x00dev, 38, 0x89);
  2539. rt2800_rfcsr_write(rt2x00dev, 39, 0x1B);
  2540. rt2800_rfcsr_write(rt2x00dev, 40, 0x0D);
  2541. rt2800_rfcsr_write(rt2x00dev, 41, 0x9B);
  2542. rt2800_rfcsr_write(rt2x00dev, 42, 0xD5);
  2543. rt2800_rfcsr_write(rt2x00dev, 43, 0x72);
  2544. rt2800_rfcsr_write(rt2x00dev, 44, 0x0E);
  2545. rt2800_rfcsr_write(rt2x00dev, 45, 0xA2);
  2546. rt2800_rfcsr_write(rt2x00dev, 46, 0x6B);
  2547. rt2800_rfcsr_write(rt2x00dev, 48, 0x10);
  2548. rt2800_rfcsr_write(rt2x00dev, 51, 0x3E);
  2549. rt2800_rfcsr_write(rt2x00dev, 52, 0x48);
  2550. rt2800_rfcsr_write(rt2x00dev, 54, 0x38);
  2551. rt2800_rfcsr_write(rt2x00dev, 56, 0xA1);
  2552. rt2800_rfcsr_write(rt2x00dev, 57, 0x00);
  2553. rt2800_rfcsr_write(rt2x00dev, 58, 0x39);
  2554. rt2800_rfcsr_write(rt2x00dev, 60, 0x45);
  2555. rt2800_rfcsr_write(rt2x00dev, 61, 0x91);
  2556. rt2800_rfcsr_write(rt2x00dev, 62, 0x39);
  2557. /* TODO RF27 <- tssi */
  2558. rfcsr = rf->channel <= 10 ? 0x07 : 0x06;
  2559. rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
  2560. rt2800_rfcsr_write(rt2x00dev, 59, rfcsr);
  2561. if (is_11b) {
  2562. /* CCK */
  2563. rt2800_rfcsr_write(rt2x00dev, 31, 0xF8);
  2564. rt2800_rfcsr_write(rt2x00dev, 32, 0xC0);
  2565. if (is_type_ep)
  2566. rt2800_rfcsr_write(rt2x00dev, 55, 0x06);
  2567. else
  2568. rt2800_rfcsr_write(rt2x00dev, 55, 0x47);
  2569. } else {
  2570. /* OFDM */
  2571. if (is_type_ep)
  2572. rt2800_rfcsr_write(rt2x00dev, 55, 0x03);
  2573. else
  2574. rt2800_rfcsr_write(rt2x00dev, 55, 0x43);
  2575. }
  2576. power_bound = POWER_BOUND;
  2577. ep_reg = 0x2;
  2578. } else {
  2579. rt2800_rfcsr_write(rt2x00dev, 10, 0x97);
  2580. /* FIMXE: RF11 overwrite */
  2581. rt2800_rfcsr_write(rt2x00dev, 11, 0x40);
  2582. rt2800_rfcsr_write(rt2x00dev, 25, 0xBF);
  2583. rt2800_rfcsr_write(rt2x00dev, 27, 0x42);
  2584. rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
  2585. rt2800_rfcsr_write(rt2x00dev, 37, 0x04);
  2586. rt2800_rfcsr_write(rt2x00dev, 38, 0x85);
  2587. rt2800_rfcsr_write(rt2x00dev, 40, 0x42);
  2588. rt2800_rfcsr_write(rt2x00dev, 41, 0xBB);
  2589. rt2800_rfcsr_write(rt2x00dev, 42, 0xD7);
  2590. rt2800_rfcsr_write(rt2x00dev, 45, 0x41);
  2591. rt2800_rfcsr_write(rt2x00dev, 48, 0x00);
  2592. rt2800_rfcsr_write(rt2x00dev, 57, 0x77);
  2593. rt2800_rfcsr_write(rt2x00dev, 60, 0x05);
  2594. rt2800_rfcsr_write(rt2x00dev, 61, 0x01);
  2595. /* TODO RF27 <- tssi */
  2596. if (rf->channel >= 36 && rf->channel <= 64) {
  2597. rt2800_rfcsr_write(rt2x00dev, 12, 0x2E);
  2598. rt2800_rfcsr_write(rt2x00dev, 13, 0x22);
  2599. rt2800_rfcsr_write(rt2x00dev, 22, 0x60);
  2600. rt2800_rfcsr_write(rt2x00dev, 23, 0x7F);
  2601. if (rf->channel <= 50)
  2602. rt2800_rfcsr_write(rt2x00dev, 24, 0x09);
  2603. else if (rf->channel >= 52)
  2604. rt2800_rfcsr_write(rt2x00dev, 24, 0x07);
  2605. rt2800_rfcsr_write(rt2x00dev, 39, 0x1C);
  2606. rt2800_rfcsr_write(rt2x00dev, 43, 0x5B);
  2607. rt2800_rfcsr_write(rt2x00dev, 44, 0X40);
  2608. rt2800_rfcsr_write(rt2x00dev, 46, 0X00);
  2609. rt2800_rfcsr_write(rt2x00dev, 51, 0xFE);
  2610. rt2800_rfcsr_write(rt2x00dev, 52, 0x0C);
  2611. rt2800_rfcsr_write(rt2x00dev, 54, 0xF8);
  2612. if (rf->channel <= 50) {
  2613. rt2800_rfcsr_write(rt2x00dev, 55, 0x06),
  2614. rt2800_rfcsr_write(rt2x00dev, 56, 0xD3);
  2615. } else if (rf->channel >= 52) {
  2616. rt2800_rfcsr_write(rt2x00dev, 55, 0x04);
  2617. rt2800_rfcsr_write(rt2x00dev, 56, 0xBB);
  2618. }
  2619. rt2800_rfcsr_write(rt2x00dev, 58, 0x15);
  2620. rt2800_rfcsr_write(rt2x00dev, 59, 0x7F);
  2621. rt2800_rfcsr_write(rt2x00dev, 62, 0x15);
  2622. } else if (rf->channel >= 100 && rf->channel <= 165) {
  2623. rt2800_rfcsr_write(rt2x00dev, 12, 0x0E);
  2624. rt2800_rfcsr_write(rt2x00dev, 13, 0x42);
  2625. rt2800_rfcsr_write(rt2x00dev, 22, 0x40);
  2626. if (rf->channel <= 153) {
  2627. rt2800_rfcsr_write(rt2x00dev, 23, 0x3C);
  2628. rt2800_rfcsr_write(rt2x00dev, 24, 0x06);
  2629. } else if (rf->channel >= 155) {
  2630. rt2800_rfcsr_write(rt2x00dev, 23, 0x38);
  2631. rt2800_rfcsr_write(rt2x00dev, 24, 0x05);
  2632. }
  2633. if (rf->channel <= 138) {
  2634. rt2800_rfcsr_write(rt2x00dev, 39, 0x1A);
  2635. rt2800_rfcsr_write(rt2x00dev, 43, 0x3B);
  2636. rt2800_rfcsr_write(rt2x00dev, 44, 0x20);
  2637. rt2800_rfcsr_write(rt2x00dev, 46, 0x18);
  2638. } else if (rf->channel >= 140) {
  2639. rt2800_rfcsr_write(rt2x00dev, 39, 0x18);
  2640. rt2800_rfcsr_write(rt2x00dev, 43, 0x1B);
  2641. rt2800_rfcsr_write(rt2x00dev, 44, 0x10);
  2642. rt2800_rfcsr_write(rt2x00dev, 46, 0X08);
  2643. }
  2644. if (rf->channel <= 124)
  2645. rt2800_rfcsr_write(rt2x00dev, 51, 0xFC);
  2646. else if (rf->channel >= 126)
  2647. rt2800_rfcsr_write(rt2x00dev, 51, 0xEC);
  2648. if (rf->channel <= 138)
  2649. rt2800_rfcsr_write(rt2x00dev, 52, 0x06);
  2650. else if (rf->channel >= 140)
  2651. rt2800_rfcsr_write(rt2x00dev, 52, 0x06);
  2652. rt2800_rfcsr_write(rt2x00dev, 54, 0xEB);
  2653. if (rf->channel <= 138)
  2654. rt2800_rfcsr_write(rt2x00dev, 55, 0x01);
  2655. else if (rf->channel >= 140)
  2656. rt2800_rfcsr_write(rt2x00dev, 55, 0x00);
  2657. if (rf->channel <= 128)
  2658. rt2800_rfcsr_write(rt2x00dev, 56, 0xBB);
  2659. else if (rf->channel >= 130)
  2660. rt2800_rfcsr_write(rt2x00dev, 56, 0xAB);
  2661. if (rf->channel <= 116)
  2662. rt2800_rfcsr_write(rt2x00dev, 58, 0x1D);
  2663. else if (rf->channel >= 118)
  2664. rt2800_rfcsr_write(rt2x00dev, 58, 0x15);
  2665. if (rf->channel <= 138)
  2666. rt2800_rfcsr_write(rt2x00dev, 59, 0x3F);
  2667. else if (rf->channel >= 140)
  2668. rt2800_rfcsr_write(rt2x00dev, 59, 0x7C);
  2669. if (rf->channel <= 116)
  2670. rt2800_rfcsr_write(rt2x00dev, 62, 0x1D);
  2671. else if (rf->channel >= 118)
  2672. rt2800_rfcsr_write(rt2x00dev, 62, 0x15);
  2673. }
  2674. power_bound = POWER_BOUND_5G;
  2675. ep_reg = 0x3;
  2676. }
  2677. rfcsr = rt2800_rfcsr_read(rt2x00dev, 49);
  2678. if (info->default_power1 > power_bound)
  2679. rt2x00_set_field8(&rfcsr, RFCSR49_TX, power_bound);
  2680. else
  2681. rt2x00_set_field8(&rfcsr, RFCSR49_TX, info->default_power1);
  2682. if (is_type_ep)
  2683. rt2x00_set_field8(&rfcsr, RFCSR49_EP, ep_reg);
  2684. rt2800_rfcsr_write(rt2x00dev, 49, rfcsr);
  2685. rfcsr = rt2800_rfcsr_read(rt2x00dev, 50);
  2686. if (info->default_power2 > power_bound)
  2687. rt2x00_set_field8(&rfcsr, RFCSR50_TX, power_bound);
  2688. else
  2689. rt2x00_set_field8(&rfcsr, RFCSR50_TX, info->default_power2);
  2690. if (is_type_ep)
  2691. rt2x00_set_field8(&rfcsr, RFCSR50_EP, ep_reg);
  2692. rt2800_rfcsr_write(rt2x00dev, 50, rfcsr);
  2693. rfcsr = rt2800_rfcsr_read(rt2x00dev, 1);
  2694. rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
  2695. rt2x00_set_field8(&rfcsr, RFCSR1_PLL_PD, 1);
  2696. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD,
  2697. rt2x00dev->default_ant.tx_chain_num >= 1);
  2698. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD,
  2699. rt2x00dev->default_ant.tx_chain_num == 2);
  2700. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 0);
  2701. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD,
  2702. rt2x00dev->default_ant.rx_chain_num >= 1);
  2703. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD,
  2704. rt2x00dev->default_ant.rx_chain_num == 2);
  2705. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 0);
  2706. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  2707. rt2800_rfcsr_write(rt2x00dev, 6, 0xe4);
  2708. if (conf_is_ht40(conf))
  2709. rt2800_rfcsr_write(rt2x00dev, 30, 0x16);
  2710. else
  2711. rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
  2712. if (!is_11b) {
  2713. rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
  2714. rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
  2715. }
  2716. /* TODO proper frequency adjustment */
  2717. rt2800_freq_cal_mode1(rt2x00dev);
  2718. /* TODO merge with others */
  2719. rfcsr = rt2800_rfcsr_read(rt2x00dev, 3);
  2720. rt2x00_set_field8(&rfcsr, RFCSR3_VCOCAL_EN, 1);
  2721. rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
  2722. /* BBP settings */
  2723. rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
  2724. rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
  2725. rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
  2726. rt2800_bbp_write(rt2x00dev, 79, (rf->channel <= 14) ? 0x1C : 0x18);
  2727. rt2800_bbp_write(rt2x00dev, 80, (rf->channel <= 14) ? 0x0E : 0x08);
  2728. rt2800_bbp_write(rt2x00dev, 81, (rf->channel <= 14) ? 0x3A : 0x38);
  2729. rt2800_bbp_write(rt2x00dev, 82, (rf->channel <= 14) ? 0x62 : 0x92);
  2730. /* GLRT band configuration */
  2731. rt2800_bbp_write(rt2x00dev, 195, 128);
  2732. rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0xE0 : 0xF0);
  2733. rt2800_bbp_write(rt2x00dev, 195, 129);
  2734. rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x1F : 0x1E);
  2735. rt2800_bbp_write(rt2x00dev, 195, 130);
  2736. rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x38 : 0x28);
  2737. rt2800_bbp_write(rt2x00dev, 195, 131);
  2738. rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x32 : 0x20);
  2739. rt2800_bbp_write(rt2x00dev, 195, 133);
  2740. rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x28 : 0x7F);
  2741. rt2800_bbp_write(rt2x00dev, 195, 124);
  2742. rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x19 : 0x7F);
  2743. }
  2744. static void rt2800_config_channel_rf7620(struct rt2x00_dev *rt2x00dev,
  2745. struct ieee80211_conf *conf,
  2746. struct rf_channel *rf,
  2747. struct channel_info *info)
  2748. {
  2749. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  2750. u8 rx_agc_fc, tx_agc_fc;
  2751. u8 rfcsr;
  2752. /* Frequeny plan setting */
  2753. /* Rdiv setting (set 0x03 if Xtal==20)
  2754. * R13[1:0]
  2755. */
  2756. rfcsr = rt2800_rfcsr_read(rt2x00dev, 13);
  2757. rt2x00_set_field8(&rfcsr, RFCSR13_RDIV_MT7620,
  2758. rt2800_clk_is_20mhz(rt2x00dev) ? 3 : 0);
  2759. rt2800_rfcsr_write(rt2x00dev, 13, rfcsr);
  2760. /* N setting
  2761. * R20[7:0] in rf->rf1
  2762. * R21[0] always 0
  2763. */
  2764. rfcsr = rt2800_rfcsr_read(rt2x00dev, 20);
  2765. rfcsr = (rf->rf1 & 0x00ff);
  2766. rt2800_rfcsr_write(rt2x00dev, 20, rfcsr);
  2767. rfcsr = rt2800_rfcsr_read(rt2x00dev, 21);
  2768. rt2x00_set_field8(&rfcsr, RFCSR21_BIT1, 0);
  2769. rt2800_rfcsr_write(rt2x00dev, 21, rfcsr);
  2770. /* K setting (always 0)
  2771. * R16[3:0] (RF PLL freq selection)
  2772. */
  2773. rfcsr = rt2800_rfcsr_read(rt2x00dev, 16);
  2774. rt2x00_set_field8(&rfcsr, RFCSR16_RF_PLL_FREQ_SEL_MT7620, 0);
  2775. rt2800_rfcsr_write(rt2x00dev, 16, rfcsr);
  2776. /* D setting (always 0)
  2777. * R22[2:0] (D=15, R22[2:0]=<111>)
  2778. */
  2779. rfcsr = rt2800_rfcsr_read(rt2x00dev, 22);
  2780. rt2x00_set_field8(&rfcsr, RFCSR22_FREQPLAN_D_MT7620, 0);
  2781. rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
  2782. /* Ksd setting
  2783. * Ksd: R17<7:0> in rf->rf2
  2784. * R18<7:0> in rf->rf3
  2785. * R19<1:0> in rf->rf4
  2786. */
  2787. rfcsr = rt2800_rfcsr_read(rt2x00dev, 17);
  2788. rfcsr = rf->rf2;
  2789. rt2800_rfcsr_write(rt2x00dev, 17, rfcsr);
  2790. rfcsr = rt2800_rfcsr_read(rt2x00dev, 18);
  2791. rfcsr = rf->rf3;
  2792. rt2800_rfcsr_write(rt2x00dev, 18, rfcsr);
  2793. rfcsr = rt2800_rfcsr_read(rt2x00dev, 19);
  2794. rt2x00_set_field8(&rfcsr, RFCSR19_K, rf->rf4);
  2795. rt2800_rfcsr_write(rt2x00dev, 19, rfcsr);
  2796. /* Default: XO=20MHz , SDM mode */
  2797. rfcsr = rt2800_rfcsr_read(rt2x00dev, 16);
  2798. rt2x00_set_field8(&rfcsr, RFCSR16_SDM_MODE_MT7620, 0x80);
  2799. rt2800_rfcsr_write(rt2x00dev, 16, rfcsr);
  2800. rfcsr = rt2800_rfcsr_read(rt2x00dev, 21);
  2801. rt2x00_set_field8(&rfcsr, RFCSR21_BIT8, 1);
  2802. rt2800_rfcsr_write(rt2x00dev, 21, rfcsr);
  2803. rfcsr = rt2800_rfcsr_read(rt2x00dev, 1);
  2804. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_EN_MT7620,
  2805. rt2x00dev->default_ant.tx_chain_num != 1);
  2806. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  2807. rfcsr = rt2800_rfcsr_read(rt2x00dev, 2);
  2808. rt2x00_set_field8(&rfcsr, RFCSR2_TX2_EN_MT7620,
  2809. rt2x00dev->default_ant.tx_chain_num != 1);
  2810. rt2x00_set_field8(&rfcsr, RFCSR2_RX2_EN_MT7620,
  2811. rt2x00dev->default_ant.rx_chain_num != 1);
  2812. rt2800_rfcsr_write(rt2x00dev, 2, rfcsr);
  2813. rfcsr = rt2800_rfcsr_read(rt2x00dev, 42);
  2814. rt2x00_set_field8(&rfcsr, RFCSR42_TX2_EN_MT7620,
  2815. rt2x00dev->default_ant.tx_chain_num != 1);
  2816. rt2800_rfcsr_write(rt2x00dev, 42, rfcsr);
  2817. /* RF for DC Cal BW */
  2818. if (conf_is_ht40(conf)) {
  2819. rt2800_rfcsr_write_dccal(rt2x00dev, 6, 0x10);
  2820. rt2800_rfcsr_write_dccal(rt2x00dev, 7, 0x10);
  2821. rt2800_rfcsr_write_dccal(rt2x00dev, 8, 0x04);
  2822. rt2800_rfcsr_write_dccal(rt2x00dev, 58, 0x10);
  2823. rt2800_rfcsr_write_dccal(rt2x00dev, 59, 0x10);
  2824. } else {
  2825. rt2800_rfcsr_write_dccal(rt2x00dev, 6, 0x20);
  2826. rt2800_rfcsr_write_dccal(rt2x00dev, 7, 0x20);
  2827. rt2800_rfcsr_write_dccal(rt2x00dev, 8, 0x00);
  2828. rt2800_rfcsr_write_dccal(rt2x00dev, 58, 0x20);
  2829. rt2800_rfcsr_write_dccal(rt2x00dev, 59, 0x20);
  2830. }
  2831. if (conf_is_ht40(conf)) {
  2832. rt2800_rfcsr_write_dccal(rt2x00dev, 58, 0x08);
  2833. rt2800_rfcsr_write_dccal(rt2x00dev, 59, 0x08);
  2834. } else {
  2835. rt2800_rfcsr_write_dccal(rt2x00dev, 58, 0x28);
  2836. rt2800_rfcsr_write_dccal(rt2x00dev, 59, 0x28);
  2837. }
  2838. rfcsr = rt2800_rfcsr_read(rt2x00dev, 28);
  2839. rt2x00_set_field8(&rfcsr, RFCSR28_CH11_HT40,
  2840. conf_is_ht40(conf) && (rf->channel == 11));
  2841. rt2800_rfcsr_write(rt2x00dev, 28, rfcsr);
  2842. if (!test_bit(DEVICE_STATE_SCANNING, &rt2x00dev->flags)) {
  2843. if (conf_is_ht40(conf)) {
  2844. rx_agc_fc = drv_data->rx_calibration_bw40;
  2845. tx_agc_fc = drv_data->tx_calibration_bw40;
  2846. } else {
  2847. rx_agc_fc = drv_data->rx_calibration_bw20;
  2848. tx_agc_fc = drv_data->tx_calibration_bw20;
  2849. }
  2850. rfcsr = rt2800_rfcsr_read_bank(rt2x00dev, 5, 6);
  2851. rfcsr &= (~0x3F);
  2852. rfcsr |= rx_agc_fc;
  2853. rt2800_rfcsr_write_bank(rt2x00dev, 5, 6, rfcsr);
  2854. rfcsr = rt2800_rfcsr_read_bank(rt2x00dev, 5, 7);
  2855. rfcsr &= (~0x3F);
  2856. rfcsr |= rx_agc_fc;
  2857. rt2800_rfcsr_write_bank(rt2x00dev, 5, 7, rfcsr);
  2858. rfcsr = rt2800_rfcsr_read_bank(rt2x00dev, 7, 6);
  2859. rfcsr &= (~0x3F);
  2860. rfcsr |= rx_agc_fc;
  2861. rt2800_rfcsr_write_bank(rt2x00dev, 7, 6, rfcsr);
  2862. rfcsr = rt2800_rfcsr_read_bank(rt2x00dev, 7, 7);
  2863. rfcsr &= (~0x3F);
  2864. rfcsr |= rx_agc_fc;
  2865. rt2800_rfcsr_write_bank(rt2x00dev, 7, 7, rfcsr);
  2866. rfcsr = rt2800_rfcsr_read_bank(rt2x00dev, 5, 58);
  2867. rfcsr &= (~0x3F);
  2868. rfcsr |= tx_agc_fc;
  2869. rt2800_rfcsr_write_bank(rt2x00dev, 5, 58, rfcsr);
  2870. rfcsr = rt2800_rfcsr_read_bank(rt2x00dev, 5, 59);
  2871. rfcsr &= (~0x3F);
  2872. rfcsr |= tx_agc_fc;
  2873. rt2800_rfcsr_write_bank(rt2x00dev, 5, 59, rfcsr);
  2874. rfcsr = rt2800_rfcsr_read_bank(rt2x00dev, 7, 58);
  2875. rfcsr &= (~0x3F);
  2876. rfcsr |= tx_agc_fc;
  2877. rt2800_rfcsr_write_bank(rt2x00dev, 7, 58, rfcsr);
  2878. rfcsr = rt2800_rfcsr_read_bank(rt2x00dev, 7, 59);
  2879. rfcsr &= (~0x3F);
  2880. rfcsr |= tx_agc_fc;
  2881. rt2800_rfcsr_write_bank(rt2x00dev, 7, 59, rfcsr);
  2882. }
  2883. }
  2884. static void rt2800_config_alc(struct rt2x00_dev *rt2x00dev,
  2885. struct ieee80211_channel *chan,
  2886. int power_level) {
  2887. u16 eeprom, target_power, max_power;
  2888. u32 mac_sys_ctrl, mac_status;
  2889. u32 reg;
  2890. u8 bbp;
  2891. int i;
  2892. /* hardware unit is 0.5dBm, limited to 23.5dBm */
  2893. power_level *= 2;
  2894. if (power_level > 0x2f)
  2895. power_level = 0x2f;
  2896. max_power = chan->max_power * 2;
  2897. if (max_power > 0x2f)
  2898. max_power = 0x2f;
  2899. reg = rt2800_register_read(rt2x00dev, TX_ALC_CFG_0);
  2900. rt2x00_set_field32(&reg, TX_ALC_CFG_0_CH_INIT_0, power_level);
  2901. rt2x00_set_field32(&reg, TX_ALC_CFG_0_CH_INIT_1, power_level);
  2902. rt2x00_set_field32(&reg, TX_ALC_CFG_0_LIMIT_0, max_power);
  2903. rt2x00_set_field32(&reg, TX_ALC_CFG_0_LIMIT_1, max_power);
  2904. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1);
  2905. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_INTERNAL_TX_ALC)) {
  2906. /* init base power by eeprom target power */
  2907. target_power = rt2800_eeprom_read(rt2x00dev,
  2908. EEPROM_TXPOWER_INIT);
  2909. rt2x00_set_field32(&reg, TX_ALC_CFG_0_CH_INIT_0, target_power);
  2910. rt2x00_set_field32(&reg, TX_ALC_CFG_0_CH_INIT_1, target_power);
  2911. }
  2912. rt2800_register_write(rt2x00dev, TX_ALC_CFG_0, reg);
  2913. reg = rt2800_register_read(rt2x00dev, TX_ALC_CFG_1);
  2914. rt2x00_set_field32(&reg, TX_ALC_CFG_1_TX_TEMP_COMP, 0);
  2915. rt2800_register_write(rt2x00dev, TX_ALC_CFG_1, reg);
  2916. /* Save MAC SYS CTRL registers */
  2917. mac_sys_ctrl = rt2800_register_read(rt2x00dev, MAC_SYS_CTRL);
  2918. /* Disable Tx/Rx */
  2919. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0);
  2920. /* Check MAC Tx/Rx idle */
  2921. for (i = 0; i < 10000; i++) {
  2922. mac_status = rt2800_register_read(rt2x00dev, MAC_STATUS_CFG);
  2923. if (mac_status & 0x3)
  2924. usleep_range(50, 200);
  2925. else
  2926. break;
  2927. }
  2928. if (i == 10000)
  2929. rt2x00_warn(rt2x00dev, "Wait MAC Status to MAX !!!\n");
  2930. if (chan->center_freq > 2457) {
  2931. bbp = rt2800_bbp_read(rt2x00dev, 30);
  2932. bbp = 0x40;
  2933. rt2800_bbp_write(rt2x00dev, 30, bbp);
  2934. rt2800_rfcsr_write(rt2x00dev, 39, 0);
  2935. if (rt2x00_has_cap_external_lna_bg(rt2x00dev))
  2936. rt2800_rfcsr_write(rt2x00dev, 42, 0xfb);
  2937. else
  2938. rt2800_rfcsr_write(rt2x00dev, 42, 0x7b);
  2939. } else {
  2940. bbp = rt2800_bbp_read(rt2x00dev, 30);
  2941. bbp = 0x1f;
  2942. rt2800_bbp_write(rt2x00dev, 30, bbp);
  2943. rt2800_rfcsr_write(rt2x00dev, 39, 0x80);
  2944. if (rt2x00_has_cap_external_lna_bg(rt2x00dev))
  2945. rt2800_rfcsr_write(rt2x00dev, 42, 0xdb);
  2946. else
  2947. rt2800_rfcsr_write(rt2x00dev, 42, 0x5b);
  2948. }
  2949. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, mac_sys_ctrl);
  2950. rt2800_vco_calibration(rt2x00dev);
  2951. }
  2952. static void rt2800_bbp_write_with_rx_chain(struct rt2x00_dev *rt2x00dev,
  2953. const unsigned int word,
  2954. const u8 value)
  2955. {
  2956. u8 chain, reg;
  2957. for (chain = 0; chain < rt2x00dev->default_ant.rx_chain_num; chain++) {
  2958. reg = rt2800_bbp_read(rt2x00dev, 27);
  2959. rt2x00_set_field8(&reg, BBP27_RX_CHAIN_SEL, chain);
  2960. rt2800_bbp_write(rt2x00dev, 27, reg);
  2961. rt2800_bbp_write(rt2x00dev, word, value);
  2962. }
  2963. }
  2964. static void rt2800_iq_calibrate(struct rt2x00_dev *rt2x00dev, int channel)
  2965. {
  2966. u8 cal;
  2967. /* TX0 IQ Gain */
  2968. rt2800_bbp_write(rt2x00dev, 158, 0x2c);
  2969. if (channel <= 14)
  2970. cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_IQ_GAIN_CAL_TX0_2G);
  2971. else if (channel >= 36 && channel <= 64)
  2972. cal = rt2x00_eeprom_byte(rt2x00dev,
  2973. EEPROM_IQ_GAIN_CAL_TX0_CH36_TO_CH64_5G);
  2974. else if (channel >= 100 && channel <= 138)
  2975. cal = rt2x00_eeprom_byte(rt2x00dev,
  2976. EEPROM_IQ_GAIN_CAL_TX0_CH100_TO_CH138_5G);
  2977. else if (channel >= 140 && channel <= 165)
  2978. cal = rt2x00_eeprom_byte(rt2x00dev,
  2979. EEPROM_IQ_GAIN_CAL_TX0_CH140_TO_CH165_5G);
  2980. else
  2981. cal = 0;
  2982. rt2800_bbp_write(rt2x00dev, 159, cal);
  2983. /* TX0 IQ Phase */
  2984. rt2800_bbp_write(rt2x00dev, 158, 0x2d);
  2985. if (channel <= 14)
  2986. cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_IQ_PHASE_CAL_TX0_2G);
  2987. else if (channel >= 36 && channel <= 64)
  2988. cal = rt2x00_eeprom_byte(rt2x00dev,
  2989. EEPROM_IQ_PHASE_CAL_TX0_CH36_TO_CH64_5G);
  2990. else if (channel >= 100 && channel <= 138)
  2991. cal = rt2x00_eeprom_byte(rt2x00dev,
  2992. EEPROM_IQ_PHASE_CAL_TX0_CH100_TO_CH138_5G);
  2993. else if (channel >= 140 && channel <= 165)
  2994. cal = rt2x00_eeprom_byte(rt2x00dev,
  2995. EEPROM_IQ_PHASE_CAL_TX0_CH140_TO_CH165_5G);
  2996. else
  2997. cal = 0;
  2998. rt2800_bbp_write(rt2x00dev, 159, cal);
  2999. /* TX1 IQ Gain */
  3000. rt2800_bbp_write(rt2x00dev, 158, 0x4a);
  3001. if (channel <= 14)
  3002. cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_IQ_GAIN_CAL_TX1_2G);
  3003. else if (channel >= 36 && channel <= 64)
  3004. cal = rt2x00_eeprom_byte(rt2x00dev,
  3005. EEPROM_IQ_GAIN_CAL_TX1_CH36_TO_CH64_5G);
  3006. else if (channel >= 100 && channel <= 138)
  3007. cal = rt2x00_eeprom_byte(rt2x00dev,
  3008. EEPROM_IQ_GAIN_CAL_TX1_CH100_TO_CH138_5G);
  3009. else if (channel >= 140 && channel <= 165)
  3010. cal = rt2x00_eeprom_byte(rt2x00dev,
  3011. EEPROM_IQ_GAIN_CAL_TX1_CH140_TO_CH165_5G);
  3012. else
  3013. cal = 0;
  3014. rt2800_bbp_write(rt2x00dev, 159, cal);
  3015. /* TX1 IQ Phase */
  3016. rt2800_bbp_write(rt2x00dev, 158, 0x4b);
  3017. if (channel <= 14)
  3018. cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_IQ_PHASE_CAL_TX1_2G);
  3019. else if (channel >= 36 && channel <= 64)
  3020. cal = rt2x00_eeprom_byte(rt2x00dev,
  3021. EEPROM_IQ_PHASE_CAL_TX1_CH36_TO_CH64_5G);
  3022. else if (channel >= 100 && channel <= 138)
  3023. cal = rt2x00_eeprom_byte(rt2x00dev,
  3024. EEPROM_IQ_PHASE_CAL_TX1_CH100_TO_CH138_5G);
  3025. else if (channel >= 140 && channel <= 165)
  3026. cal = rt2x00_eeprom_byte(rt2x00dev,
  3027. EEPROM_IQ_PHASE_CAL_TX1_CH140_TO_CH165_5G);
  3028. else
  3029. cal = 0;
  3030. rt2800_bbp_write(rt2x00dev, 159, cal);
  3031. /* FIXME: possible RX0, RX1 callibration ? */
  3032. /* RF IQ compensation control */
  3033. rt2800_bbp_write(rt2x00dev, 158, 0x04);
  3034. cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_RF_IQ_COMPENSATION_CONTROL);
  3035. rt2800_bbp_write(rt2x00dev, 159, cal != 0xff ? cal : 0);
  3036. /* RF IQ imbalance compensation control */
  3037. rt2800_bbp_write(rt2x00dev, 158, 0x03);
  3038. cal = rt2x00_eeprom_byte(rt2x00dev,
  3039. EEPROM_RF_IQ_IMBALANCE_COMPENSATION_CONTROL);
  3040. rt2800_bbp_write(rt2x00dev, 159, cal != 0xff ? cal : 0);
  3041. }
  3042. static char rt2800_txpower_to_dev(struct rt2x00_dev *rt2x00dev,
  3043. unsigned int channel,
  3044. char txpower)
  3045. {
  3046. if (rt2x00_rt(rt2x00dev, RT3593))
  3047. txpower = rt2x00_get_field8(txpower, EEPROM_TXPOWER_ALC);
  3048. if (channel <= 14)
  3049. return clamp_t(char, txpower, MIN_G_TXPOWER, MAX_G_TXPOWER);
  3050. if (rt2x00_rt(rt2x00dev, RT3593))
  3051. return clamp_t(char, txpower, MIN_A_TXPOWER_3593,
  3052. MAX_A_TXPOWER_3593);
  3053. else
  3054. return clamp_t(char, txpower, MIN_A_TXPOWER, MAX_A_TXPOWER);
  3055. }
  3056. static void rt2800_config_channel(struct rt2x00_dev *rt2x00dev,
  3057. struct ieee80211_conf *conf,
  3058. struct rf_channel *rf,
  3059. struct channel_info *info)
  3060. {
  3061. u32 reg;
  3062. u32 tx_pin;
  3063. u8 bbp, rfcsr;
  3064. info->default_power1 = rt2800_txpower_to_dev(rt2x00dev, rf->channel,
  3065. info->default_power1);
  3066. info->default_power2 = rt2800_txpower_to_dev(rt2x00dev, rf->channel,
  3067. info->default_power2);
  3068. if (rt2x00dev->default_ant.tx_chain_num > 2)
  3069. info->default_power3 =
  3070. rt2800_txpower_to_dev(rt2x00dev, rf->channel,
  3071. info->default_power3);
  3072. switch (rt2x00dev->chip.rf) {
  3073. case RF2020:
  3074. case RF3020:
  3075. case RF3021:
  3076. case RF3022:
  3077. case RF3320:
  3078. rt2800_config_channel_rf3xxx(rt2x00dev, conf, rf, info);
  3079. break;
  3080. case RF3052:
  3081. rt2800_config_channel_rf3052(rt2x00dev, conf, rf, info);
  3082. break;
  3083. case RF3053:
  3084. rt2800_config_channel_rf3053(rt2x00dev, conf, rf, info);
  3085. break;
  3086. case RF3290:
  3087. rt2800_config_channel_rf3290(rt2x00dev, conf, rf, info);
  3088. break;
  3089. case RF3322:
  3090. rt2800_config_channel_rf3322(rt2x00dev, conf, rf, info);
  3091. break;
  3092. case RF3070:
  3093. case RF5350:
  3094. case RF5360:
  3095. case RF5362:
  3096. case RF5370:
  3097. case RF5372:
  3098. case RF5390:
  3099. case RF5392:
  3100. rt2800_config_channel_rf53xx(rt2x00dev, conf, rf, info);
  3101. break;
  3102. case RF5592:
  3103. rt2800_config_channel_rf55xx(rt2x00dev, conf, rf, info);
  3104. break;
  3105. case RF7620:
  3106. rt2800_config_channel_rf7620(rt2x00dev, conf, rf, info);
  3107. break;
  3108. default:
  3109. rt2800_config_channel_rf2xxx(rt2x00dev, conf, rf, info);
  3110. }
  3111. if (rt2x00_rf(rt2x00dev, RF3070) ||
  3112. rt2x00_rf(rt2x00dev, RF3290) ||
  3113. rt2x00_rf(rt2x00dev, RF3322) ||
  3114. rt2x00_rf(rt2x00dev, RF5350) ||
  3115. rt2x00_rf(rt2x00dev, RF5360) ||
  3116. rt2x00_rf(rt2x00dev, RF5362) ||
  3117. rt2x00_rf(rt2x00dev, RF5370) ||
  3118. rt2x00_rf(rt2x00dev, RF5372) ||
  3119. rt2x00_rf(rt2x00dev, RF5390) ||
  3120. rt2x00_rf(rt2x00dev, RF5392)) {
  3121. rfcsr = rt2800_rfcsr_read(rt2x00dev, 30);
  3122. if (rt2x00_rf(rt2x00dev, RF3322)) {
  3123. rt2x00_set_field8(&rfcsr, RF3322_RFCSR30_TX_H20M,
  3124. conf_is_ht40(conf));
  3125. rt2x00_set_field8(&rfcsr, RF3322_RFCSR30_RX_H20M,
  3126. conf_is_ht40(conf));
  3127. } else {
  3128. rt2x00_set_field8(&rfcsr, RFCSR30_TX_H20M,
  3129. conf_is_ht40(conf));
  3130. rt2x00_set_field8(&rfcsr, RFCSR30_RX_H20M,
  3131. conf_is_ht40(conf));
  3132. }
  3133. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  3134. rfcsr = rt2800_rfcsr_read(rt2x00dev, 3);
  3135. rt2x00_set_field8(&rfcsr, RFCSR3_VCOCAL_EN, 1);
  3136. rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
  3137. }
  3138. /*
  3139. * Change BBP settings
  3140. */
  3141. if (rt2x00_rt(rt2x00dev, RT3352)) {
  3142. rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
  3143. rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
  3144. rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
  3145. rt2800_bbp_write(rt2x00dev, 27, 0x0);
  3146. rt2800_bbp_write(rt2x00dev, 66, 0x26 + rt2x00dev->lna_gain);
  3147. rt2800_bbp_write(rt2x00dev, 27, 0x20);
  3148. rt2800_bbp_write(rt2x00dev, 66, 0x26 + rt2x00dev->lna_gain);
  3149. rt2800_bbp_write(rt2x00dev, 86, 0x38);
  3150. rt2800_bbp_write(rt2x00dev, 83, 0x6a);
  3151. } else if (rt2x00_rt(rt2x00dev, RT3593)) {
  3152. if (rf->channel > 14) {
  3153. /* Disable CCK Packet detection on 5GHz */
  3154. rt2800_bbp_write(rt2x00dev, 70, 0x00);
  3155. } else {
  3156. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  3157. }
  3158. if (conf_is_ht40(conf))
  3159. rt2800_bbp_write(rt2x00dev, 105, 0x04);
  3160. else
  3161. rt2800_bbp_write(rt2x00dev, 105, 0x34);
  3162. rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
  3163. rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
  3164. rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
  3165. rt2800_bbp_write(rt2x00dev, 77, 0x98);
  3166. } else {
  3167. rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
  3168. rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
  3169. rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
  3170. rt2800_bbp_write(rt2x00dev, 86, 0);
  3171. }
  3172. if (rf->channel <= 14) {
  3173. if (!rt2x00_rt(rt2x00dev, RT5390) &&
  3174. !rt2x00_rt(rt2x00dev, RT5392) &&
  3175. !rt2x00_rt(rt2x00dev, RT6352)) {
  3176. if (rt2x00_has_cap_external_lna_bg(rt2x00dev)) {
  3177. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  3178. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  3179. } else {
  3180. if (rt2x00_rt(rt2x00dev, RT3593))
  3181. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  3182. else
  3183. rt2800_bbp_write(rt2x00dev, 82, 0x84);
  3184. rt2800_bbp_write(rt2x00dev, 75, 0x50);
  3185. }
  3186. if (rt2x00_rt(rt2x00dev, RT3593))
  3187. rt2800_bbp_write(rt2x00dev, 83, 0x8a);
  3188. }
  3189. } else {
  3190. if (rt2x00_rt(rt2x00dev, RT3572))
  3191. rt2800_bbp_write(rt2x00dev, 82, 0x94);
  3192. else if (rt2x00_rt(rt2x00dev, RT3593))
  3193. rt2800_bbp_write(rt2x00dev, 82, 0x82);
  3194. else if (!rt2x00_rt(rt2x00dev, RT6352))
  3195. rt2800_bbp_write(rt2x00dev, 82, 0xf2);
  3196. if (rt2x00_rt(rt2x00dev, RT3593))
  3197. rt2800_bbp_write(rt2x00dev, 83, 0x9a);
  3198. if (rt2x00_has_cap_external_lna_a(rt2x00dev))
  3199. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  3200. else
  3201. rt2800_bbp_write(rt2x00dev, 75, 0x50);
  3202. }
  3203. reg = rt2800_register_read(rt2x00dev, TX_BAND_CFG);
  3204. rt2x00_set_field32(&reg, TX_BAND_CFG_HT40_MINUS, conf_is_ht40_minus(conf));
  3205. rt2x00_set_field32(&reg, TX_BAND_CFG_A, rf->channel > 14);
  3206. rt2x00_set_field32(&reg, TX_BAND_CFG_BG, rf->channel <= 14);
  3207. rt2800_register_write(rt2x00dev, TX_BAND_CFG, reg);
  3208. if (rt2x00_rt(rt2x00dev, RT3572))
  3209. rt2800_rfcsr_write(rt2x00dev, 8, 0);
  3210. if (rt2x00_rt(rt2x00dev, RT6352))
  3211. tx_pin = rt2800_register_read(rt2x00dev, TX_PIN_CFG);
  3212. else
  3213. tx_pin = 0;
  3214. switch (rt2x00dev->default_ant.tx_chain_num) {
  3215. case 3:
  3216. /* Turn on tertiary PAs */
  3217. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A2_EN,
  3218. rf->channel > 14);
  3219. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G2_EN,
  3220. rf->channel <= 14);
  3221. /* fall-through */
  3222. case 2:
  3223. /* Turn on secondary PAs */
  3224. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A1_EN,
  3225. rf->channel > 14);
  3226. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G1_EN,
  3227. rf->channel <= 14);
  3228. /* fall-through */
  3229. case 1:
  3230. /* Turn on primary PAs */
  3231. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A0_EN,
  3232. rf->channel > 14);
  3233. if (rt2x00_has_cap_bt_coexist(rt2x00dev))
  3234. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN, 1);
  3235. else
  3236. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN,
  3237. rf->channel <= 14);
  3238. break;
  3239. }
  3240. switch (rt2x00dev->default_ant.rx_chain_num) {
  3241. case 3:
  3242. /* Turn on tertiary LNAs */
  3243. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A2_EN, 1);
  3244. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G2_EN, 1);
  3245. /* fall-through */
  3246. case 2:
  3247. /* Turn on secondary LNAs */
  3248. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A1_EN, 1);
  3249. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G1_EN, 1);
  3250. /* fall-through */
  3251. case 1:
  3252. /* Turn on primary LNAs */
  3253. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A0_EN, 1);
  3254. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G0_EN, 1);
  3255. break;
  3256. }
  3257. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_RFTR_EN, 1);
  3258. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_TRSW_EN, 1);
  3259. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_RFRX_EN, 1); /* mt7620 */
  3260. rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
  3261. if (rt2x00_rt(rt2x00dev, RT3572)) {
  3262. rt2800_rfcsr_write(rt2x00dev, 8, 0x80);
  3263. /* AGC init */
  3264. if (rf->channel <= 14)
  3265. reg = 0x1c + (2 * rt2x00dev->lna_gain);
  3266. else
  3267. reg = 0x22 + ((rt2x00dev->lna_gain * 5) / 3);
  3268. rt2800_bbp_write_with_rx_chain(rt2x00dev, 66, reg);
  3269. }
  3270. if (rt2x00_rt(rt2x00dev, RT3593)) {
  3271. reg = rt2800_register_read(rt2x00dev, GPIO_CTRL);
  3272. /* Band selection */
  3273. if (rt2x00_is_usb(rt2x00dev) ||
  3274. rt2x00_is_pcie(rt2x00dev)) {
  3275. /* GPIO #8 controls all paths */
  3276. rt2x00_set_field32(&reg, GPIO_CTRL_DIR8, 0);
  3277. if (rf->channel <= 14)
  3278. rt2x00_set_field32(&reg, GPIO_CTRL_VAL8, 1);
  3279. else
  3280. rt2x00_set_field32(&reg, GPIO_CTRL_VAL8, 0);
  3281. }
  3282. /* LNA PE control. */
  3283. if (rt2x00_is_usb(rt2x00dev)) {
  3284. /* GPIO #4 controls PE0 and PE1,
  3285. * GPIO #7 controls PE2
  3286. */
  3287. rt2x00_set_field32(&reg, GPIO_CTRL_DIR4, 0);
  3288. rt2x00_set_field32(&reg, GPIO_CTRL_DIR7, 0);
  3289. rt2x00_set_field32(&reg, GPIO_CTRL_VAL4, 1);
  3290. rt2x00_set_field32(&reg, GPIO_CTRL_VAL7, 1);
  3291. } else if (rt2x00_is_pcie(rt2x00dev)) {
  3292. /* GPIO #4 controls PE0, PE1 and PE2 */
  3293. rt2x00_set_field32(&reg, GPIO_CTRL_DIR4, 0);
  3294. rt2x00_set_field32(&reg, GPIO_CTRL_VAL4, 1);
  3295. }
  3296. rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
  3297. /* AGC init */
  3298. if (rf->channel <= 14)
  3299. reg = 0x1c + 2 * rt2x00dev->lna_gain;
  3300. else
  3301. reg = 0x22 + ((rt2x00dev->lna_gain * 5) / 3);
  3302. rt2800_bbp_write_with_rx_chain(rt2x00dev, 66, reg);
  3303. usleep_range(1000, 1500);
  3304. }
  3305. if (rt2x00_rt(rt2x00dev, RT5592) || rt2x00_rt(rt2x00dev, RT6352)) {
  3306. reg = 0x10;
  3307. if (!conf_is_ht40(conf)) {
  3308. if (rt2x00_rt(rt2x00dev, RT6352) &&
  3309. rt2x00_has_cap_external_lna_bg(rt2x00dev)) {
  3310. reg |= 0x5;
  3311. } else {
  3312. reg |= 0xa;
  3313. }
  3314. }
  3315. rt2800_bbp_write(rt2x00dev, 195, 141);
  3316. rt2800_bbp_write(rt2x00dev, 196, reg);
  3317. /* AGC init */
  3318. if (rt2x00_rt(rt2x00dev, RT6352))
  3319. reg = 0x04;
  3320. else
  3321. reg = rf->channel <= 14 ? 0x1c : 0x24;
  3322. reg += 2 * rt2x00dev->lna_gain;
  3323. rt2800_bbp_write_with_rx_chain(rt2x00dev, 66, reg);
  3324. rt2800_iq_calibrate(rt2x00dev, rf->channel);
  3325. }
  3326. bbp = rt2800_bbp_read(rt2x00dev, 4);
  3327. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * conf_is_ht40(conf));
  3328. rt2800_bbp_write(rt2x00dev, 4, bbp);
  3329. bbp = rt2800_bbp_read(rt2x00dev, 3);
  3330. rt2x00_set_field8(&bbp, BBP3_HT40_MINUS, conf_is_ht40_minus(conf));
  3331. rt2800_bbp_write(rt2x00dev, 3, bbp);
  3332. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) {
  3333. if (conf_is_ht40(conf)) {
  3334. rt2800_bbp_write(rt2x00dev, 69, 0x1a);
  3335. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  3336. rt2800_bbp_write(rt2x00dev, 73, 0x16);
  3337. } else {
  3338. rt2800_bbp_write(rt2x00dev, 69, 0x16);
  3339. rt2800_bbp_write(rt2x00dev, 70, 0x08);
  3340. rt2800_bbp_write(rt2x00dev, 73, 0x11);
  3341. }
  3342. }
  3343. usleep_range(1000, 1500);
  3344. /*
  3345. * Clear channel statistic counters
  3346. */
  3347. reg = rt2800_register_read(rt2x00dev, CH_IDLE_STA);
  3348. reg = rt2800_register_read(rt2x00dev, CH_BUSY_STA);
  3349. reg = rt2800_register_read(rt2x00dev, CH_BUSY_STA_SEC);
  3350. /*
  3351. * Clear update flag
  3352. */
  3353. if (rt2x00_rt(rt2x00dev, RT3352) ||
  3354. rt2x00_rt(rt2x00dev, RT5350)) {
  3355. bbp = rt2800_bbp_read(rt2x00dev, 49);
  3356. rt2x00_set_field8(&bbp, BBP49_UPDATE_FLAG, 0);
  3357. rt2800_bbp_write(rt2x00dev, 49, bbp);
  3358. }
  3359. }
  3360. static int rt2800_get_gain_calibration_delta(struct rt2x00_dev *rt2x00dev)
  3361. {
  3362. u8 tssi_bounds[9];
  3363. u8 current_tssi;
  3364. u16 eeprom;
  3365. u8 step;
  3366. int i;
  3367. /*
  3368. * First check if temperature compensation is supported.
  3369. */
  3370. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1);
  3371. if (!rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_EXTERNAL_TX_ALC))
  3372. return 0;
  3373. /*
  3374. * Read TSSI boundaries for temperature compensation from
  3375. * the EEPROM.
  3376. *
  3377. * Array idx 0 1 2 3 4 5 6 7 8
  3378. * Matching Delta value -4 -3 -2 -1 0 +1 +2 +3 +4
  3379. * Example TSSI bounds 0xF0 0xD0 0xB5 0xA0 0x88 0x45 0x25 0x15 0x00
  3380. */
  3381. if (rt2x00dev->curr_band == NL80211_BAND_2GHZ) {
  3382. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG1);
  3383. tssi_bounds[0] = rt2x00_get_field16(eeprom,
  3384. EEPROM_TSSI_BOUND_BG1_MINUS4);
  3385. tssi_bounds[1] = rt2x00_get_field16(eeprom,
  3386. EEPROM_TSSI_BOUND_BG1_MINUS3);
  3387. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG2);
  3388. tssi_bounds[2] = rt2x00_get_field16(eeprom,
  3389. EEPROM_TSSI_BOUND_BG2_MINUS2);
  3390. tssi_bounds[3] = rt2x00_get_field16(eeprom,
  3391. EEPROM_TSSI_BOUND_BG2_MINUS1);
  3392. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG3);
  3393. tssi_bounds[4] = rt2x00_get_field16(eeprom,
  3394. EEPROM_TSSI_BOUND_BG3_REF);
  3395. tssi_bounds[5] = rt2x00_get_field16(eeprom,
  3396. EEPROM_TSSI_BOUND_BG3_PLUS1);
  3397. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG4);
  3398. tssi_bounds[6] = rt2x00_get_field16(eeprom,
  3399. EEPROM_TSSI_BOUND_BG4_PLUS2);
  3400. tssi_bounds[7] = rt2x00_get_field16(eeprom,
  3401. EEPROM_TSSI_BOUND_BG4_PLUS3);
  3402. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG5);
  3403. tssi_bounds[8] = rt2x00_get_field16(eeprom,
  3404. EEPROM_TSSI_BOUND_BG5_PLUS4);
  3405. step = rt2x00_get_field16(eeprom,
  3406. EEPROM_TSSI_BOUND_BG5_AGC_STEP);
  3407. } else {
  3408. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A1);
  3409. tssi_bounds[0] = rt2x00_get_field16(eeprom,
  3410. EEPROM_TSSI_BOUND_A1_MINUS4);
  3411. tssi_bounds[1] = rt2x00_get_field16(eeprom,
  3412. EEPROM_TSSI_BOUND_A1_MINUS3);
  3413. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A2);
  3414. tssi_bounds[2] = rt2x00_get_field16(eeprom,
  3415. EEPROM_TSSI_BOUND_A2_MINUS2);
  3416. tssi_bounds[3] = rt2x00_get_field16(eeprom,
  3417. EEPROM_TSSI_BOUND_A2_MINUS1);
  3418. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A3);
  3419. tssi_bounds[4] = rt2x00_get_field16(eeprom,
  3420. EEPROM_TSSI_BOUND_A3_REF);
  3421. tssi_bounds[5] = rt2x00_get_field16(eeprom,
  3422. EEPROM_TSSI_BOUND_A3_PLUS1);
  3423. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A4);
  3424. tssi_bounds[6] = rt2x00_get_field16(eeprom,
  3425. EEPROM_TSSI_BOUND_A4_PLUS2);
  3426. tssi_bounds[7] = rt2x00_get_field16(eeprom,
  3427. EEPROM_TSSI_BOUND_A4_PLUS3);
  3428. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A5);
  3429. tssi_bounds[8] = rt2x00_get_field16(eeprom,
  3430. EEPROM_TSSI_BOUND_A5_PLUS4);
  3431. step = rt2x00_get_field16(eeprom,
  3432. EEPROM_TSSI_BOUND_A5_AGC_STEP);
  3433. }
  3434. /*
  3435. * Check if temperature compensation is supported.
  3436. */
  3437. if (tssi_bounds[4] == 0xff || step == 0xff)
  3438. return 0;
  3439. /*
  3440. * Read current TSSI (BBP 49).
  3441. */
  3442. current_tssi = rt2800_bbp_read(rt2x00dev, 49);
  3443. /*
  3444. * Compare TSSI value (BBP49) with the compensation boundaries
  3445. * from the EEPROM and increase or decrease tx power.
  3446. */
  3447. for (i = 0; i <= 3; i++) {
  3448. if (current_tssi > tssi_bounds[i])
  3449. break;
  3450. }
  3451. if (i == 4) {
  3452. for (i = 8; i >= 5; i--) {
  3453. if (current_tssi < tssi_bounds[i])
  3454. break;
  3455. }
  3456. }
  3457. return (i - 4) * step;
  3458. }
  3459. static int rt2800_get_txpower_bw_comp(struct rt2x00_dev *rt2x00dev,
  3460. enum nl80211_band band)
  3461. {
  3462. u16 eeprom;
  3463. u8 comp_en;
  3464. u8 comp_type;
  3465. int comp_value = 0;
  3466. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_TXPOWER_DELTA);
  3467. /*
  3468. * HT40 compensation not required.
  3469. */
  3470. if (eeprom == 0xffff ||
  3471. !test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
  3472. return 0;
  3473. if (band == NL80211_BAND_2GHZ) {
  3474. comp_en = rt2x00_get_field16(eeprom,
  3475. EEPROM_TXPOWER_DELTA_ENABLE_2G);
  3476. if (comp_en) {
  3477. comp_type = rt2x00_get_field16(eeprom,
  3478. EEPROM_TXPOWER_DELTA_TYPE_2G);
  3479. comp_value = rt2x00_get_field16(eeprom,
  3480. EEPROM_TXPOWER_DELTA_VALUE_2G);
  3481. if (!comp_type)
  3482. comp_value = -comp_value;
  3483. }
  3484. } else {
  3485. comp_en = rt2x00_get_field16(eeprom,
  3486. EEPROM_TXPOWER_DELTA_ENABLE_5G);
  3487. if (comp_en) {
  3488. comp_type = rt2x00_get_field16(eeprom,
  3489. EEPROM_TXPOWER_DELTA_TYPE_5G);
  3490. comp_value = rt2x00_get_field16(eeprom,
  3491. EEPROM_TXPOWER_DELTA_VALUE_5G);
  3492. if (!comp_type)
  3493. comp_value = -comp_value;
  3494. }
  3495. }
  3496. return comp_value;
  3497. }
  3498. static int rt2800_get_txpower_reg_delta(struct rt2x00_dev *rt2x00dev,
  3499. int power_level, int max_power)
  3500. {
  3501. int delta;
  3502. if (rt2x00_has_cap_power_limit(rt2x00dev))
  3503. return 0;
  3504. /*
  3505. * XXX: We don't know the maximum transmit power of our hardware since
  3506. * the EEPROM doesn't expose it. We only know that we are calibrated
  3507. * to 100% tx power.
  3508. *
  3509. * Hence, we assume the regulatory limit that cfg80211 calulated for
  3510. * the current channel is our maximum and if we are requested to lower
  3511. * the value we just reduce our tx power accordingly.
  3512. */
  3513. delta = power_level - max_power;
  3514. return min(delta, 0);
  3515. }
  3516. static u8 rt2800_compensate_txpower(struct rt2x00_dev *rt2x00dev, int is_rate_b,
  3517. enum nl80211_band band, int power_level,
  3518. u8 txpower, int delta)
  3519. {
  3520. u16 eeprom;
  3521. u8 criterion;
  3522. u8 eirp_txpower;
  3523. u8 eirp_txpower_criterion;
  3524. u8 reg_limit;
  3525. if (rt2x00_rt(rt2x00dev, RT3593))
  3526. return min_t(u8, txpower, 0xc);
  3527. if (rt2x00_has_cap_power_limit(rt2x00dev)) {
  3528. /*
  3529. * Check if eirp txpower exceed txpower_limit.
  3530. * We use OFDM 6M as criterion and its eirp txpower
  3531. * is stored at EEPROM_EIRP_MAX_TX_POWER.
  3532. * .11b data rate need add additional 4dbm
  3533. * when calculating eirp txpower.
  3534. */
  3535. eeprom = rt2800_eeprom_read_from_array(rt2x00dev,
  3536. EEPROM_TXPOWER_BYRATE,
  3537. 1);
  3538. criterion = rt2x00_get_field16(eeprom,
  3539. EEPROM_TXPOWER_BYRATE_RATE0);
  3540. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_EIRP_MAX_TX_POWER);
  3541. if (band == NL80211_BAND_2GHZ)
  3542. eirp_txpower_criterion = rt2x00_get_field16(eeprom,
  3543. EEPROM_EIRP_MAX_TX_POWER_2GHZ);
  3544. else
  3545. eirp_txpower_criterion = rt2x00_get_field16(eeprom,
  3546. EEPROM_EIRP_MAX_TX_POWER_5GHZ);
  3547. eirp_txpower = eirp_txpower_criterion + (txpower - criterion) +
  3548. (is_rate_b ? 4 : 0) + delta;
  3549. reg_limit = (eirp_txpower > power_level) ?
  3550. (eirp_txpower - power_level) : 0;
  3551. } else
  3552. reg_limit = 0;
  3553. txpower = max(0, txpower + delta - reg_limit);
  3554. return min_t(u8, txpower, 0xc);
  3555. }
  3556. enum {
  3557. TX_PWR_CFG_0_IDX,
  3558. TX_PWR_CFG_1_IDX,
  3559. TX_PWR_CFG_2_IDX,
  3560. TX_PWR_CFG_3_IDX,
  3561. TX_PWR_CFG_4_IDX,
  3562. TX_PWR_CFG_5_IDX,
  3563. TX_PWR_CFG_6_IDX,
  3564. TX_PWR_CFG_7_IDX,
  3565. TX_PWR_CFG_8_IDX,
  3566. TX_PWR_CFG_9_IDX,
  3567. TX_PWR_CFG_0_EXT_IDX,
  3568. TX_PWR_CFG_1_EXT_IDX,
  3569. TX_PWR_CFG_2_EXT_IDX,
  3570. TX_PWR_CFG_3_EXT_IDX,
  3571. TX_PWR_CFG_4_EXT_IDX,
  3572. TX_PWR_CFG_IDX_COUNT,
  3573. };
  3574. static void rt2800_config_txpower_rt3593(struct rt2x00_dev *rt2x00dev,
  3575. struct ieee80211_channel *chan,
  3576. int power_level)
  3577. {
  3578. u8 txpower;
  3579. u16 eeprom;
  3580. u32 regs[TX_PWR_CFG_IDX_COUNT];
  3581. unsigned int offset;
  3582. enum nl80211_band band = chan->band;
  3583. int delta;
  3584. int i;
  3585. memset(regs, '\0', sizeof(regs));
  3586. /* TODO: adapt TX power reduction from the rt28xx code */
  3587. /* calculate temperature compensation delta */
  3588. delta = rt2800_get_gain_calibration_delta(rt2x00dev);
  3589. if (band == NL80211_BAND_5GHZ)
  3590. offset = 16;
  3591. else
  3592. offset = 0;
  3593. if (test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
  3594. offset += 8;
  3595. /* read the next four txpower values */
  3596. eeprom = rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
  3597. offset);
  3598. /* CCK 1MBS,2MBS */
  3599. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
  3600. txpower = rt2800_compensate_txpower(rt2x00dev, 1, band, power_level,
  3601. txpower, delta);
  3602. rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
  3603. TX_PWR_CFG_0_CCK1_CH0, txpower);
  3604. rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
  3605. TX_PWR_CFG_0_CCK1_CH1, txpower);
  3606. rt2x00_set_field32(&regs[TX_PWR_CFG_0_EXT_IDX],
  3607. TX_PWR_CFG_0_EXT_CCK1_CH2, txpower);
  3608. /* CCK 5.5MBS,11MBS */
  3609. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
  3610. txpower = rt2800_compensate_txpower(rt2x00dev, 1, band, power_level,
  3611. txpower, delta);
  3612. rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
  3613. TX_PWR_CFG_0_CCK5_CH0, txpower);
  3614. rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
  3615. TX_PWR_CFG_0_CCK5_CH1, txpower);
  3616. rt2x00_set_field32(&regs[TX_PWR_CFG_0_EXT_IDX],
  3617. TX_PWR_CFG_0_EXT_CCK5_CH2, txpower);
  3618. /* OFDM 6MBS,9MBS */
  3619. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
  3620. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3621. txpower, delta);
  3622. rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
  3623. TX_PWR_CFG_0_OFDM6_CH0, txpower);
  3624. rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
  3625. TX_PWR_CFG_0_OFDM6_CH1, txpower);
  3626. rt2x00_set_field32(&regs[TX_PWR_CFG_0_EXT_IDX],
  3627. TX_PWR_CFG_0_EXT_OFDM6_CH2, txpower);
  3628. /* OFDM 12MBS,18MBS */
  3629. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE3);
  3630. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3631. txpower, delta);
  3632. rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
  3633. TX_PWR_CFG_0_OFDM12_CH0, txpower);
  3634. rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
  3635. TX_PWR_CFG_0_OFDM12_CH1, txpower);
  3636. rt2x00_set_field32(&regs[TX_PWR_CFG_0_EXT_IDX],
  3637. TX_PWR_CFG_0_EXT_OFDM12_CH2, txpower);
  3638. /* read the next four txpower values */
  3639. eeprom = rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
  3640. offset + 1);
  3641. /* OFDM 24MBS,36MBS */
  3642. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
  3643. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3644. txpower, delta);
  3645. rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
  3646. TX_PWR_CFG_1_OFDM24_CH0, txpower);
  3647. rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
  3648. TX_PWR_CFG_1_OFDM24_CH1, txpower);
  3649. rt2x00_set_field32(&regs[TX_PWR_CFG_1_EXT_IDX],
  3650. TX_PWR_CFG_1_EXT_OFDM24_CH2, txpower);
  3651. /* OFDM 48MBS */
  3652. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
  3653. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3654. txpower, delta);
  3655. rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
  3656. TX_PWR_CFG_1_OFDM48_CH0, txpower);
  3657. rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
  3658. TX_PWR_CFG_1_OFDM48_CH1, txpower);
  3659. rt2x00_set_field32(&regs[TX_PWR_CFG_1_EXT_IDX],
  3660. TX_PWR_CFG_1_EXT_OFDM48_CH2, txpower);
  3661. /* OFDM 54MBS */
  3662. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
  3663. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3664. txpower, delta);
  3665. rt2x00_set_field32(&regs[TX_PWR_CFG_7_IDX],
  3666. TX_PWR_CFG_7_OFDM54_CH0, txpower);
  3667. rt2x00_set_field32(&regs[TX_PWR_CFG_7_IDX],
  3668. TX_PWR_CFG_7_OFDM54_CH1, txpower);
  3669. rt2x00_set_field32(&regs[TX_PWR_CFG_7_IDX],
  3670. TX_PWR_CFG_7_OFDM54_CH2, txpower);
  3671. /* read the next four txpower values */
  3672. eeprom = rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
  3673. offset + 2);
  3674. /* MCS 0,1 */
  3675. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
  3676. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3677. txpower, delta);
  3678. rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
  3679. TX_PWR_CFG_1_MCS0_CH0, txpower);
  3680. rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
  3681. TX_PWR_CFG_1_MCS0_CH1, txpower);
  3682. rt2x00_set_field32(&regs[TX_PWR_CFG_1_EXT_IDX],
  3683. TX_PWR_CFG_1_EXT_MCS0_CH2, txpower);
  3684. /* MCS 2,3 */
  3685. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
  3686. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3687. txpower, delta);
  3688. rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
  3689. TX_PWR_CFG_1_MCS2_CH0, txpower);
  3690. rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
  3691. TX_PWR_CFG_1_MCS2_CH1, txpower);
  3692. rt2x00_set_field32(&regs[TX_PWR_CFG_1_EXT_IDX],
  3693. TX_PWR_CFG_1_EXT_MCS2_CH2, txpower);
  3694. /* MCS 4,5 */
  3695. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
  3696. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3697. txpower, delta);
  3698. rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
  3699. TX_PWR_CFG_2_MCS4_CH0, txpower);
  3700. rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
  3701. TX_PWR_CFG_2_MCS4_CH1, txpower);
  3702. rt2x00_set_field32(&regs[TX_PWR_CFG_2_EXT_IDX],
  3703. TX_PWR_CFG_2_EXT_MCS4_CH2, txpower);
  3704. /* MCS 6 */
  3705. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE3);
  3706. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3707. txpower, delta);
  3708. rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
  3709. TX_PWR_CFG_2_MCS6_CH0, txpower);
  3710. rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
  3711. TX_PWR_CFG_2_MCS6_CH1, txpower);
  3712. rt2x00_set_field32(&regs[TX_PWR_CFG_2_EXT_IDX],
  3713. TX_PWR_CFG_2_EXT_MCS6_CH2, txpower);
  3714. /* read the next four txpower values */
  3715. eeprom = rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
  3716. offset + 3);
  3717. /* MCS 7 */
  3718. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
  3719. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3720. txpower, delta);
  3721. rt2x00_set_field32(&regs[TX_PWR_CFG_7_IDX],
  3722. TX_PWR_CFG_7_MCS7_CH0, txpower);
  3723. rt2x00_set_field32(&regs[TX_PWR_CFG_7_IDX],
  3724. TX_PWR_CFG_7_MCS7_CH1, txpower);
  3725. rt2x00_set_field32(&regs[TX_PWR_CFG_7_IDX],
  3726. TX_PWR_CFG_7_MCS7_CH2, txpower);
  3727. /* MCS 8,9 */
  3728. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
  3729. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3730. txpower, delta);
  3731. rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
  3732. TX_PWR_CFG_2_MCS8_CH0, txpower);
  3733. rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
  3734. TX_PWR_CFG_2_MCS8_CH1, txpower);
  3735. rt2x00_set_field32(&regs[TX_PWR_CFG_2_EXT_IDX],
  3736. TX_PWR_CFG_2_EXT_MCS8_CH2, txpower);
  3737. /* MCS 10,11 */
  3738. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
  3739. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3740. txpower, delta);
  3741. rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
  3742. TX_PWR_CFG_2_MCS10_CH0, txpower);
  3743. rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
  3744. TX_PWR_CFG_2_MCS10_CH1, txpower);
  3745. rt2x00_set_field32(&regs[TX_PWR_CFG_2_EXT_IDX],
  3746. TX_PWR_CFG_2_EXT_MCS10_CH2, txpower);
  3747. /* MCS 12,13 */
  3748. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE3);
  3749. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3750. txpower, delta);
  3751. rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
  3752. TX_PWR_CFG_3_MCS12_CH0, txpower);
  3753. rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
  3754. TX_PWR_CFG_3_MCS12_CH1, txpower);
  3755. rt2x00_set_field32(&regs[TX_PWR_CFG_3_EXT_IDX],
  3756. TX_PWR_CFG_3_EXT_MCS12_CH2, txpower);
  3757. /* read the next four txpower values */
  3758. eeprom = rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
  3759. offset + 4);
  3760. /* MCS 14 */
  3761. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
  3762. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3763. txpower, delta);
  3764. rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
  3765. TX_PWR_CFG_3_MCS14_CH0, txpower);
  3766. rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
  3767. TX_PWR_CFG_3_MCS14_CH1, txpower);
  3768. rt2x00_set_field32(&regs[TX_PWR_CFG_3_EXT_IDX],
  3769. TX_PWR_CFG_3_EXT_MCS14_CH2, txpower);
  3770. /* MCS 15 */
  3771. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
  3772. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3773. txpower, delta);
  3774. rt2x00_set_field32(&regs[TX_PWR_CFG_8_IDX],
  3775. TX_PWR_CFG_8_MCS15_CH0, txpower);
  3776. rt2x00_set_field32(&regs[TX_PWR_CFG_8_IDX],
  3777. TX_PWR_CFG_8_MCS15_CH1, txpower);
  3778. rt2x00_set_field32(&regs[TX_PWR_CFG_8_IDX],
  3779. TX_PWR_CFG_8_MCS15_CH2, txpower);
  3780. /* MCS 16,17 */
  3781. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
  3782. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3783. txpower, delta);
  3784. rt2x00_set_field32(&regs[TX_PWR_CFG_5_IDX],
  3785. TX_PWR_CFG_5_MCS16_CH0, txpower);
  3786. rt2x00_set_field32(&regs[TX_PWR_CFG_5_IDX],
  3787. TX_PWR_CFG_5_MCS16_CH1, txpower);
  3788. rt2x00_set_field32(&regs[TX_PWR_CFG_5_IDX],
  3789. TX_PWR_CFG_5_MCS16_CH2, txpower);
  3790. /* MCS 18,19 */
  3791. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE3);
  3792. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3793. txpower, delta);
  3794. rt2x00_set_field32(&regs[TX_PWR_CFG_5_IDX],
  3795. TX_PWR_CFG_5_MCS18_CH0, txpower);
  3796. rt2x00_set_field32(&regs[TX_PWR_CFG_5_IDX],
  3797. TX_PWR_CFG_5_MCS18_CH1, txpower);
  3798. rt2x00_set_field32(&regs[TX_PWR_CFG_5_IDX],
  3799. TX_PWR_CFG_5_MCS18_CH2, txpower);
  3800. /* read the next four txpower values */
  3801. eeprom = rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
  3802. offset + 5);
  3803. /* MCS 20,21 */
  3804. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
  3805. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3806. txpower, delta);
  3807. rt2x00_set_field32(&regs[TX_PWR_CFG_6_IDX],
  3808. TX_PWR_CFG_6_MCS20_CH0, txpower);
  3809. rt2x00_set_field32(&regs[TX_PWR_CFG_6_IDX],
  3810. TX_PWR_CFG_6_MCS20_CH1, txpower);
  3811. rt2x00_set_field32(&regs[TX_PWR_CFG_6_IDX],
  3812. TX_PWR_CFG_6_MCS20_CH2, txpower);
  3813. /* MCS 22 */
  3814. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
  3815. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3816. txpower, delta);
  3817. rt2x00_set_field32(&regs[TX_PWR_CFG_6_IDX],
  3818. TX_PWR_CFG_6_MCS22_CH0, txpower);
  3819. rt2x00_set_field32(&regs[TX_PWR_CFG_6_IDX],
  3820. TX_PWR_CFG_6_MCS22_CH1, txpower);
  3821. rt2x00_set_field32(&regs[TX_PWR_CFG_6_IDX],
  3822. TX_PWR_CFG_6_MCS22_CH2, txpower);
  3823. /* MCS 23 */
  3824. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
  3825. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3826. txpower, delta);
  3827. rt2x00_set_field32(&regs[TX_PWR_CFG_8_IDX],
  3828. TX_PWR_CFG_8_MCS23_CH0, txpower);
  3829. rt2x00_set_field32(&regs[TX_PWR_CFG_8_IDX],
  3830. TX_PWR_CFG_8_MCS23_CH1, txpower);
  3831. rt2x00_set_field32(&regs[TX_PWR_CFG_8_IDX],
  3832. TX_PWR_CFG_8_MCS23_CH2, txpower);
  3833. /* read the next four txpower values */
  3834. eeprom = rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
  3835. offset + 6);
  3836. /* STBC, MCS 0,1 */
  3837. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
  3838. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3839. txpower, delta);
  3840. rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
  3841. TX_PWR_CFG_3_STBC0_CH0, txpower);
  3842. rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
  3843. TX_PWR_CFG_3_STBC0_CH1, txpower);
  3844. rt2x00_set_field32(&regs[TX_PWR_CFG_3_EXT_IDX],
  3845. TX_PWR_CFG_3_EXT_STBC0_CH2, txpower);
  3846. /* STBC, MCS 2,3 */
  3847. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
  3848. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3849. txpower, delta);
  3850. rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
  3851. TX_PWR_CFG_3_STBC2_CH0, txpower);
  3852. rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
  3853. TX_PWR_CFG_3_STBC2_CH1, txpower);
  3854. rt2x00_set_field32(&regs[TX_PWR_CFG_3_EXT_IDX],
  3855. TX_PWR_CFG_3_EXT_STBC2_CH2, txpower);
  3856. /* STBC, MCS 4,5 */
  3857. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
  3858. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3859. txpower, delta);
  3860. rt2x00_set_field32(&regs[TX_PWR_CFG_4_IDX], TX_PWR_CFG_RATE0, txpower);
  3861. rt2x00_set_field32(&regs[TX_PWR_CFG_4_IDX], TX_PWR_CFG_RATE1, txpower);
  3862. rt2x00_set_field32(&regs[TX_PWR_CFG_4_EXT_IDX], TX_PWR_CFG_RATE0,
  3863. txpower);
  3864. /* STBC, MCS 6 */
  3865. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE3);
  3866. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3867. txpower, delta);
  3868. rt2x00_set_field32(&regs[TX_PWR_CFG_4_IDX], TX_PWR_CFG_RATE2, txpower);
  3869. rt2x00_set_field32(&regs[TX_PWR_CFG_4_IDX], TX_PWR_CFG_RATE3, txpower);
  3870. rt2x00_set_field32(&regs[TX_PWR_CFG_4_EXT_IDX], TX_PWR_CFG_RATE2,
  3871. txpower);
  3872. /* read the next four txpower values */
  3873. eeprom = rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
  3874. offset + 7);
  3875. /* STBC, MCS 7 */
  3876. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
  3877. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3878. txpower, delta);
  3879. rt2x00_set_field32(&regs[TX_PWR_CFG_9_IDX],
  3880. TX_PWR_CFG_9_STBC7_CH0, txpower);
  3881. rt2x00_set_field32(&regs[TX_PWR_CFG_9_IDX],
  3882. TX_PWR_CFG_9_STBC7_CH1, txpower);
  3883. rt2x00_set_field32(&regs[TX_PWR_CFG_9_IDX],
  3884. TX_PWR_CFG_9_STBC7_CH2, txpower);
  3885. rt2800_register_write(rt2x00dev, TX_PWR_CFG_0, regs[TX_PWR_CFG_0_IDX]);
  3886. rt2800_register_write(rt2x00dev, TX_PWR_CFG_1, regs[TX_PWR_CFG_1_IDX]);
  3887. rt2800_register_write(rt2x00dev, TX_PWR_CFG_2, regs[TX_PWR_CFG_2_IDX]);
  3888. rt2800_register_write(rt2x00dev, TX_PWR_CFG_3, regs[TX_PWR_CFG_3_IDX]);
  3889. rt2800_register_write(rt2x00dev, TX_PWR_CFG_4, regs[TX_PWR_CFG_4_IDX]);
  3890. rt2800_register_write(rt2x00dev, TX_PWR_CFG_5, regs[TX_PWR_CFG_5_IDX]);
  3891. rt2800_register_write(rt2x00dev, TX_PWR_CFG_6, regs[TX_PWR_CFG_6_IDX]);
  3892. rt2800_register_write(rt2x00dev, TX_PWR_CFG_7, regs[TX_PWR_CFG_7_IDX]);
  3893. rt2800_register_write(rt2x00dev, TX_PWR_CFG_8, regs[TX_PWR_CFG_8_IDX]);
  3894. rt2800_register_write(rt2x00dev, TX_PWR_CFG_9, regs[TX_PWR_CFG_9_IDX]);
  3895. rt2800_register_write(rt2x00dev, TX_PWR_CFG_0_EXT,
  3896. regs[TX_PWR_CFG_0_EXT_IDX]);
  3897. rt2800_register_write(rt2x00dev, TX_PWR_CFG_1_EXT,
  3898. regs[TX_PWR_CFG_1_EXT_IDX]);
  3899. rt2800_register_write(rt2x00dev, TX_PWR_CFG_2_EXT,
  3900. regs[TX_PWR_CFG_2_EXT_IDX]);
  3901. rt2800_register_write(rt2x00dev, TX_PWR_CFG_3_EXT,
  3902. regs[TX_PWR_CFG_3_EXT_IDX]);
  3903. rt2800_register_write(rt2x00dev, TX_PWR_CFG_4_EXT,
  3904. regs[TX_PWR_CFG_4_EXT_IDX]);
  3905. for (i = 0; i < TX_PWR_CFG_IDX_COUNT; i++)
  3906. rt2x00_dbg(rt2x00dev,
  3907. "band:%cGHz, BW:%c0MHz, TX_PWR_CFG_%d%s = %08lx\n",
  3908. (band == NL80211_BAND_5GHZ) ? '5' : '2',
  3909. (test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags)) ?
  3910. '4' : '2',
  3911. (i > TX_PWR_CFG_9_IDX) ?
  3912. (i - TX_PWR_CFG_9_IDX - 1) : i,
  3913. (i > TX_PWR_CFG_9_IDX) ? "_EXT" : "",
  3914. (unsigned long) regs[i]);
  3915. }
  3916. static void rt2800_config_txpower_rt6352(struct rt2x00_dev *rt2x00dev,
  3917. struct ieee80211_channel *chan,
  3918. int power_level)
  3919. {
  3920. u32 reg, pwreg;
  3921. u16 eeprom;
  3922. u32 data, gdata;
  3923. u8 t, i;
  3924. enum nl80211_band band = chan->band;
  3925. int delta;
  3926. /* Warn user if bw_comp is set in EEPROM */
  3927. delta = rt2800_get_txpower_bw_comp(rt2x00dev, band);
  3928. if (delta)
  3929. rt2x00_warn(rt2x00dev, "ignoring EEPROM HT40 power delta: %d\n",
  3930. delta);
  3931. /* populate TX_PWR_CFG_0 up to TX_PWR_CFG_4 from EEPROM for HT20, limit
  3932. * value to 0x3f and replace 0x20 by 0x21 as this is what the vendor
  3933. * driver does as well, though it looks kinda wrong.
  3934. * Maybe some misunderstanding of what a signed 8-bit value is? Maybe
  3935. * the hardware has a problem handling 0x20, and as the code initially
  3936. * used a fixed offset between HT20 and HT40 rates they had to work-
  3937. * around that issue and most likely just forgot about it later on.
  3938. * Maybe we should use rt2800_get_txpower_bw_comp() here as well,
  3939. * however, the corresponding EEPROM value is not respected by the
  3940. * vendor driver, so maybe this is rather being taken care of the
  3941. * TXALC and the driver doesn't need to handle it...?
  3942. * Though this is all very awkward, just do as they did, as that's what
  3943. * board vendors expected when they populated the EEPROM...
  3944. */
  3945. for (i = 0; i < 5; i++) {
  3946. eeprom = rt2800_eeprom_read_from_array(rt2x00dev,
  3947. EEPROM_TXPOWER_BYRATE,
  3948. i * 2);
  3949. data = eeprom;
  3950. t = eeprom & 0x3f;
  3951. if (t == 32)
  3952. t++;
  3953. gdata = t;
  3954. t = (eeprom & 0x3f00) >> 8;
  3955. if (t == 32)
  3956. t++;
  3957. gdata |= (t << 8);
  3958. eeprom = rt2800_eeprom_read_from_array(rt2x00dev,
  3959. EEPROM_TXPOWER_BYRATE,
  3960. (i * 2) + 1);
  3961. t = eeprom & 0x3f;
  3962. if (t == 32)
  3963. t++;
  3964. gdata |= (t << 16);
  3965. t = (eeprom & 0x3f00) >> 8;
  3966. if (t == 32)
  3967. t++;
  3968. gdata |= (t << 24);
  3969. data |= (eeprom << 16);
  3970. if (!test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags)) {
  3971. /* HT20 */
  3972. if (data != 0xffffffff)
  3973. rt2800_register_write(rt2x00dev,
  3974. TX_PWR_CFG_0 + (i * 4),
  3975. data);
  3976. } else {
  3977. /* HT40 */
  3978. if (gdata != 0xffffffff)
  3979. rt2800_register_write(rt2x00dev,
  3980. TX_PWR_CFG_0 + (i * 4),
  3981. gdata);
  3982. }
  3983. }
  3984. /* Aparently Ralink ran out of space in the BYRATE calibration section
  3985. * of the EERPOM which is copied to the corresponding TX_PWR_CFG_x
  3986. * registers. As recent 2T chips use 8-bit instead of 4-bit values for
  3987. * power-offsets more space would be needed. Ralink decided to keep the
  3988. * EEPROM layout untouched and rather have some shared values covering
  3989. * multiple bitrates.
  3990. * Populate the registers not covered by the EEPROM in the same way the
  3991. * vendor driver does.
  3992. */
  3993. /* For OFDM 54MBS use value from OFDM 48MBS */
  3994. pwreg = 0;
  3995. reg = rt2800_register_read(rt2x00dev, TX_PWR_CFG_1);
  3996. t = rt2x00_get_field32(reg, TX_PWR_CFG_1B_48MBS);
  3997. rt2x00_set_field32(&pwreg, TX_PWR_CFG_7B_54MBS, t);
  3998. /* For MCS 7 use value from MCS 6 */
  3999. reg = rt2800_register_read(rt2x00dev, TX_PWR_CFG_2);
  4000. t = rt2x00_get_field32(reg, TX_PWR_CFG_2B_MCS6_MCS7);
  4001. rt2x00_set_field32(&pwreg, TX_PWR_CFG_7B_MCS7, t);
  4002. rt2800_register_write(rt2x00dev, TX_PWR_CFG_7, pwreg);
  4003. /* For MCS 15 use value from MCS 14 */
  4004. pwreg = 0;
  4005. reg = rt2800_register_read(rt2x00dev, TX_PWR_CFG_3);
  4006. t = rt2x00_get_field32(reg, TX_PWR_CFG_3B_MCS14);
  4007. rt2x00_set_field32(&pwreg, TX_PWR_CFG_8B_MCS15, t);
  4008. rt2800_register_write(rt2x00dev, TX_PWR_CFG_8, pwreg);
  4009. /* For STBC MCS 7 use value from STBC MCS 6 */
  4010. pwreg = 0;
  4011. reg = rt2800_register_read(rt2x00dev, TX_PWR_CFG_4);
  4012. t = rt2x00_get_field32(reg, TX_PWR_CFG_4B_STBC_MCS6);
  4013. rt2x00_set_field32(&pwreg, TX_PWR_CFG_9B_STBC_MCS7, t);
  4014. rt2800_register_write(rt2x00dev, TX_PWR_CFG_9, pwreg);
  4015. rt2800_config_alc(rt2x00dev, chan, power_level);
  4016. /* TODO: temperature compensation code! */
  4017. }
  4018. /*
  4019. * We configure transmit power using MAC TX_PWR_CFG_{0,...,N} registers and
  4020. * BBP R1 register. TX_PWR_CFG_X allow to configure per rate TX power values,
  4021. * 4 bits for each rate (tune from 0 to 15 dBm). BBP_R1 controls transmit power
  4022. * for all rates, but allow to set only 4 discrete values: -12, -6, 0 and 6 dBm.
  4023. * Reference per rate transmit power values are located in the EEPROM at
  4024. * EEPROM_TXPOWER_BYRATE offset. We adjust them and BBP R1 settings according to
  4025. * current conditions (i.e. band, bandwidth, temperature, user settings).
  4026. */
  4027. static void rt2800_config_txpower_rt28xx(struct rt2x00_dev *rt2x00dev,
  4028. struct ieee80211_channel *chan,
  4029. int power_level)
  4030. {
  4031. u8 txpower, r1;
  4032. u16 eeprom;
  4033. u32 reg, offset;
  4034. int i, is_rate_b, delta, power_ctrl;
  4035. enum nl80211_band band = chan->band;
  4036. /*
  4037. * Calculate HT40 compensation. For 40MHz we need to add or subtract
  4038. * value read from EEPROM (different for 2GHz and for 5GHz).
  4039. */
  4040. delta = rt2800_get_txpower_bw_comp(rt2x00dev, band);
  4041. /*
  4042. * Calculate temperature compensation. Depends on measurement of current
  4043. * TSSI (Transmitter Signal Strength Indication) we know TX power (due
  4044. * to temperature or maybe other factors) is smaller or bigger than
  4045. * expected. We adjust it, based on TSSI reference and boundaries values
  4046. * provided in EEPROM.
  4047. */
  4048. switch (rt2x00dev->chip.rt) {
  4049. case RT2860:
  4050. case RT2872:
  4051. case RT2883:
  4052. case RT3070:
  4053. case RT3071:
  4054. case RT3090:
  4055. case RT3572:
  4056. delta += rt2800_get_gain_calibration_delta(rt2x00dev);
  4057. break;
  4058. default:
  4059. /* TODO: temperature compensation code for other chips. */
  4060. break;
  4061. }
  4062. /*
  4063. * Decrease power according to user settings, on devices with unknown
  4064. * maximum tx power. For other devices we take user power_level into
  4065. * consideration on rt2800_compensate_txpower().
  4066. */
  4067. delta += rt2800_get_txpower_reg_delta(rt2x00dev, power_level,
  4068. chan->max_power);
  4069. /*
  4070. * BBP_R1 controls TX power for all rates, it allow to set the following
  4071. * gains -12, -6, 0, +6 dBm by setting values 2, 1, 0, 3 respectively.
  4072. *
  4073. * TODO: we do not use +6 dBm option to do not increase power beyond
  4074. * regulatory limit, however this could be utilized for devices with
  4075. * CAPABILITY_POWER_LIMIT.
  4076. */
  4077. if (delta <= -12) {
  4078. power_ctrl = 2;
  4079. delta += 12;
  4080. } else if (delta <= -6) {
  4081. power_ctrl = 1;
  4082. delta += 6;
  4083. } else {
  4084. power_ctrl = 0;
  4085. }
  4086. r1 = rt2800_bbp_read(rt2x00dev, 1);
  4087. rt2x00_set_field8(&r1, BBP1_TX_POWER_CTRL, power_ctrl);
  4088. rt2800_bbp_write(rt2x00dev, 1, r1);
  4089. offset = TX_PWR_CFG_0;
  4090. for (i = 0; i < EEPROM_TXPOWER_BYRATE_SIZE; i += 2) {
  4091. /* just to be safe */
  4092. if (offset > TX_PWR_CFG_4)
  4093. break;
  4094. reg = rt2800_register_read(rt2x00dev, offset);
  4095. /* read the next four txpower values */
  4096. eeprom = rt2800_eeprom_read_from_array(rt2x00dev,
  4097. EEPROM_TXPOWER_BYRATE,
  4098. i);
  4099. is_rate_b = i ? 0 : 1;
  4100. /*
  4101. * TX_PWR_CFG_0: 1MBS, TX_PWR_CFG_1: 24MBS,
  4102. * TX_PWR_CFG_2: MCS4, TX_PWR_CFG_3: MCS12,
  4103. * TX_PWR_CFG_4: unknown
  4104. */
  4105. txpower = rt2x00_get_field16(eeprom,
  4106. EEPROM_TXPOWER_BYRATE_RATE0);
  4107. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  4108. power_level, txpower, delta);
  4109. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE0, txpower);
  4110. /*
  4111. * TX_PWR_CFG_0: 2MBS, TX_PWR_CFG_1: 36MBS,
  4112. * TX_PWR_CFG_2: MCS5, TX_PWR_CFG_3: MCS13,
  4113. * TX_PWR_CFG_4: unknown
  4114. */
  4115. txpower = rt2x00_get_field16(eeprom,
  4116. EEPROM_TXPOWER_BYRATE_RATE1);
  4117. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  4118. power_level, txpower, delta);
  4119. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE1, txpower);
  4120. /*
  4121. * TX_PWR_CFG_0: 5.5MBS, TX_PWR_CFG_1: 48MBS,
  4122. * TX_PWR_CFG_2: MCS6, TX_PWR_CFG_3: MCS14,
  4123. * TX_PWR_CFG_4: unknown
  4124. */
  4125. txpower = rt2x00_get_field16(eeprom,
  4126. EEPROM_TXPOWER_BYRATE_RATE2);
  4127. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  4128. power_level, txpower, delta);
  4129. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE2, txpower);
  4130. /*
  4131. * TX_PWR_CFG_0: 11MBS, TX_PWR_CFG_1: 54MBS,
  4132. * TX_PWR_CFG_2: MCS7, TX_PWR_CFG_3: MCS15,
  4133. * TX_PWR_CFG_4: unknown
  4134. */
  4135. txpower = rt2x00_get_field16(eeprom,
  4136. EEPROM_TXPOWER_BYRATE_RATE3);
  4137. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  4138. power_level, txpower, delta);
  4139. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE3, txpower);
  4140. /* read the next four txpower values */
  4141. eeprom = rt2800_eeprom_read_from_array(rt2x00dev,
  4142. EEPROM_TXPOWER_BYRATE,
  4143. i + 1);
  4144. is_rate_b = 0;
  4145. /*
  4146. * TX_PWR_CFG_0: 6MBS, TX_PWR_CFG_1: MCS0,
  4147. * TX_PWR_CFG_2: MCS8, TX_PWR_CFG_3: unknown,
  4148. * TX_PWR_CFG_4: unknown
  4149. */
  4150. txpower = rt2x00_get_field16(eeprom,
  4151. EEPROM_TXPOWER_BYRATE_RATE0);
  4152. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  4153. power_level, txpower, delta);
  4154. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE4, txpower);
  4155. /*
  4156. * TX_PWR_CFG_0: 9MBS, TX_PWR_CFG_1: MCS1,
  4157. * TX_PWR_CFG_2: MCS9, TX_PWR_CFG_3: unknown,
  4158. * TX_PWR_CFG_4: unknown
  4159. */
  4160. txpower = rt2x00_get_field16(eeprom,
  4161. EEPROM_TXPOWER_BYRATE_RATE1);
  4162. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  4163. power_level, txpower, delta);
  4164. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE5, txpower);
  4165. /*
  4166. * TX_PWR_CFG_0: 12MBS, TX_PWR_CFG_1: MCS2,
  4167. * TX_PWR_CFG_2: MCS10, TX_PWR_CFG_3: unknown,
  4168. * TX_PWR_CFG_4: unknown
  4169. */
  4170. txpower = rt2x00_get_field16(eeprom,
  4171. EEPROM_TXPOWER_BYRATE_RATE2);
  4172. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  4173. power_level, txpower, delta);
  4174. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE6, txpower);
  4175. /*
  4176. * TX_PWR_CFG_0: 18MBS, TX_PWR_CFG_1: MCS3,
  4177. * TX_PWR_CFG_2: MCS11, TX_PWR_CFG_3: unknown,
  4178. * TX_PWR_CFG_4: unknown
  4179. */
  4180. txpower = rt2x00_get_field16(eeprom,
  4181. EEPROM_TXPOWER_BYRATE_RATE3);
  4182. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  4183. power_level, txpower, delta);
  4184. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE7, txpower);
  4185. rt2800_register_write(rt2x00dev, offset, reg);
  4186. /* next TX_PWR_CFG register */
  4187. offset += 4;
  4188. }
  4189. }
  4190. static void rt2800_config_txpower(struct rt2x00_dev *rt2x00dev,
  4191. struct ieee80211_channel *chan,
  4192. int power_level)
  4193. {
  4194. if (rt2x00_rt(rt2x00dev, RT3593))
  4195. rt2800_config_txpower_rt3593(rt2x00dev, chan, power_level);
  4196. else if (rt2x00_rt(rt2x00dev, RT6352))
  4197. rt2800_config_txpower_rt6352(rt2x00dev, chan, power_level);
  4198. else
  4199. rt2800_config_txpower_rt28xx(rt2x00dev, chan, power_level);
  4200. }
  4201. void rt2800_gain_calibration(struct rt2x00_dev *rt2x00dev)
  4202. {
  4203. rt2800_config_txpower(rt2x00dev, rt2x00dev->hw->conf.chandef.chan,
  4204. rt2x00dev->tx_power);
  4205. }
  4206. EXPORT_SYMBOL_GPL(rt2800_gain_calibration);
  4207. void rt2800_vco_calibration(struct rt2x00_dev *rt2x00dev)
  4208. {
  4209. u32 tx_pin;
  4210. u8 rfcsr;
  4211. unsigned long min_sleep = 0;
  4212. /*
  4213. * A voltage-controlled oscillator(VCO) is an electronic oscillator
  4214. * designed to be controlled in oscillation frequency by a voltage
  4215. * input. Maybe the temperature will affect the frequency of
  4216. * oscillation to be shifted. The VCO calibration will be called
  4217. * periodically to adjust the frequency to be precision.
  4218. */
  4219. tx_pin = rt2800_register_read(rt2x00dev, TX_PIN_CFG);
  4220. tx_pin &= TX_PIN_CFG_PA_PE_DISABLE;
  4221. rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
  4222. switch (rt2x00dev->chip.rf) {
  4223. case RF2020:
  4224. case RF3020:
  4225. case RF3021:
  4226. case RF3022:
  4227. case RF3320:
  4228. case RF3052:
  4229. rfcsr = rt2800_rfcsr_read(rt2x00dev, 7);
  4230. rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
  4231. rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
  4232. break;
  4233. case RF3053:
  4234. case RF3070:
  4235. case RF3290:
  4236. case RF5350:
  4237. case RF5360:
  4238. case RF5362:
  4239. case RF5370:
  4240. case RF5372:
  4241. case RF5390:
  4242. case RF5392:
  4243. case RF5592:
  4244. rfcsr = rt2800_rfcsr_read(rt2x00dev, 3);
  4245. rt2x00_set_field8(&rfcsr, RFCSR3_VCOCAL_EN, 1);
  4246. rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
  4247. min_sleep = 1000;
  4248. break;
  4249. case RF7620:
  4250. rt2800_rfcsr_write(rt2x00dev, 5, 0x40);
  4251. rt2800_rfcsr_write(rt2x00dev, 4, 0x0C);
  4252. rfcsr = rt2800_rfcsr_read(rt2x00dev, 4);
  4253. rt2x00_set_field8(&rfcsr, RFCSR4_VCOCAL_EN, 1);
  4254. rt2800_rfcsr_write(rt2x00dev, 4, rfcsr);
  4255. min_sleep = 2000;
  4256. break;
  4257. default:
  4258. WARN_ONCE(1, "Not supported RF chipset %x for VCO recalibration",
  4259. rt2x00dev->chip.rf);
  4260. return;
  4261. }
  4262. if (min_sleep > 0)
  4263. usleep_range(min_sleep, min_sleep * 2);
  4264. tx_pin = rt2800_register_read(rt2x00dev, TX_PIN_CFG);
  4265. if (rt2x00dev->rf_channel <= 14) {
  4266. switch (rt2x00dev->default_ant.tx_chain_num) {
  4267. case 3:
  4268. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G2_EN, 1);
  4269. /* fall through */
  4270. case 2:
  4271. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G1_EN, 1);
  4272. /* fall through */
  4273. case 1:
  4274. default:
  4275. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN, 1);
  4276. break;
  4277. }
  4278. } else {
  4279. switch (rt2x00dev->default_ant.tx_chain_num) {
  4280. case 3:
  4281. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A2_EN, 1);
  4282. /* fall through */
  4283. case 2:
  4284. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A1_EN, 1);
  4285. /* fall through */
  4286. case 1:
  4287. default:
  4288. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A0_EN, 1);
  4289. break;
  4290. }
  4291. }
  4292. rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
  4293. if (rt2x00_rt(rt2x00dev, RT6352)) {
  4294. if (rt2x00dev->default_ant.rx_chain_num == 1) {
  4295. rt2800_bbp_write(rt2x00dev, 91, 0x07);
  4296. rt2800_bbp_write(rt2x00dev, 95, 0x1A);
  4297. rt2800_bbp_write(rt2x00dev, 195, 128);
  4298. rt2800_bbp_write(rt2x00dev, 196, 0xA0);
  4299. rt2800_bbp_write(rt2x00dev, 195, 170);
  4300. rt2800_bbp_write(rt2x00dev, 196, 0x12);
  4301. rt2800_bbp_write(rt2x00dev, 195, 171);
  4302. rt2800_bbp_write(rt2x00dev, 196, 0x10);
  4303. } else {
  4304. rt2800_bbp_write(rt2x00dev, 91, 0x06);
  4305. rt2800_bbp_write(rt2x00dev, 95, 0x9A);
  4306. rt2800_bbp_write(rt2x00dev, 195, 128);
  4307. rt2800_bbp_write(rt2x00dev, 196, 0xE0);
  4308. rt2800_bbp_write(rt2x00dev, 195, 170);
  4309. rt2800_bbp_write(rt2x00dev, 196, 0x30);
  4310. rt2800_bbp_write(rt2x00dev, 195, 171);
  4311. rt2800_bbp_write(rt2x00dev, 196, 0x30);
  4312. }
  4313. if (rt2x00_has_cap_external_lna_bg(rt2x00dev)) {
  4314. rt2800_bbp_write(rt2x00dev, 75, 0x68);
  4315. rt2800_bbp_write(rt2x00dev, 76, 0x4C);
  4316. rt2800_bbp_write(rt2x00dev, 79, 0x1C);
  4317. rt2800_bbp_write(rt2x00dev, 80, 0x0C);
  4318. rt2800_bbp_write(rt2x00dev, 82, 0xB6);
  4319. }
  4320. /* On 11A, We should delay and wait RF/BBP to be stable
  4321. * and the appropriate time should be 1000 micro seconds
  4322. * 2005/06/05 - On 11G, we also need this delay time.
  4323. * Otherwise it's difficult to pass the WHQL.
  4324. */
  4325. usleep_range(1000, 1500);
  4326. }
  4327. }
  4328. EXPORT_SYMBOL_GPL(rt2800_vco_calibration);
  4329. static void rt2800_config_retry_limit(struct rt2x00_dev *rt2x00dev,
  4330. struct rt2x00lib_conf *libconf)
  4331. {
  4332. u32 reg;
  4333. reg = rt2800_register_read(rt2x00dev, TX_RTY_CFG);
  4334. rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT,
  4335. libconf->conf->short_frame_max_tx_count);
  4336. rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT,
  4337. libconf->conf->long_frame_max_tx_count);
  4338. rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
  4339. }
  4340. static void rt2800_config_ps(struct rt2x00_dev *rt2x00dev,
  4341. struct rt2x00lib_conf *libconf)
  4342. {
  4343. enum dev_state state =
  4344. (libconf->conf->flags & IEEE80211_CONF_PS) ?
  4345. STATE_SLEEP : STATE_AWAKE;
  4346. u32 reg;
  4347. if (state == STATE_SLEEP) {
  4348. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0);
  4349. reg = rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG);
  4350. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 5);
  4351. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE,
  4352. libconf->conf->listen_interval - 1);
  4353. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 1);
  4354. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
  4355. rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
  4356. } else {
  4357. reg = rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG);
  4358. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 0);
  4359. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE, 0);
  4360. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 0);
  4361. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
  4362. rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
  4363. }
  4364. }
  4365. void rt2800_config(struct rt2x00_dev *rt2x00dev,
  4366. struct rt2x00lib_conf *libconf,
  4367. const unsigned int flags)
  4368. {
  4369. /* Always recalculate LNA gain before changing configuration */
  4370. rt2800_config_lna_gain(rt2x00dev, libconf);
  4371. if (flags & IEEE80211_CONF_CHANGE_CHANNEL) {
  4372. rt2800_config_channel(rt2x00dev, libconf->conf,
  4373. &libconf->rf, &libconf->channel);
  4374. rt2800_config_txpower(rt2x00dev, libconf->conf->chandef.chan,
  4375. libconf->conf->power_level);
  4376. }
  4377. if (flags & IEEE80211_CONF_CHANGE_POWER)
  4378. rt2800_config_txpower(rt2x00dev, libconf->conf->chandef.chan,
  4379. libconf->conf->power_level);
  4380. if (flags & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
  4381. rt2800_config_retry_limit(rt2x00dev, libconf);
  4382. if (flags & IEEE80211_CONF_CHANGE_PS)
  4383. rt2800_config_ps(rt2x00dev, libconf);
  4384. }
  4385. EXPORT_SYMBOL_GPL(rt2800_config);
  4386. /*
  4387. * Link tuning
  4388. */
  4389. void rt2800_link_stats(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
  4390. {
  4391. u32 reg;
  4392. /*
  4393. * Update FCS error count from register.
  4394. */
  4395. reg = rt2800_register_read(rt2x00dev, RX_STA_CNT0);
  4396. qual->rx_failed = rt2x00_get_field32(reg, RX_STA_CNT0_CRC_ERR);
  4397. }
  4398. EXPORT_SYMBOL_GPL(rt2800_link_stats);
  4399. static u8 rt2800_get_default_vgc(struct rt2x00_dev *rt2x00dev)
  4400. {
  4401. u8 vgc;
  4402. if (rt2x00dev->curr_band == NL80211_BAND_2GHZ) {
  4403. if (rt2x00_rt(rt2x00dev, RT3070) ||
  4404. rt2x00_rt(rt2x00dev, RT3071) ||
  4405. rt2x00_rt(rt2x00dev, RT3090) ||
  4406. rt2x00_rt(rt2x00dev, RT3290) ||
  4407. rt2x00_rt(rt2x00dev, RT3390) ||
  4408. rt2x00_rt(rt2x00dev, RT3572) ||
  4409. rt2x00_rt(rt2x00dev, RT3593) ||
  4410. rt2x00_rt(rt2x00dev, RT5390) ||
  4411. rt2x00_rt(rt2x00dev, RT5392) ||
  4412. rt2x00_rt(rt2x00dev, RT5592) ||
  4413. rt2x00_rt(rt2x00dev, RT6352))
  4414. vgc = 0x1c + (2 * rt2x00dev->lna_gain);
  4415. else
  4416. vgc = 0x2e + rt2x00dev->lna_gain;
  4417. } else { /* 5GHZ band */
  4418. if (rt2x00_rt(rt2x00dev, RT3593))
  4419. vgc = 0x20 + (rt2x00dev->lna_gain * 5) / 3;
  4420. else if (rt2x00_rt(rt2x00dev, RT5592))
  4421. vgc = 0x24 + (2 * rt2x00dev->lna_gain);
  4422. else {
  4423. if (!test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
  4424. vgc = 0x32 + (rt2x00dev->lna_gain * 5) / 3;
  4425. else
  4426. vgc = 0x3a + (rt2x00dev->lna_gain * 5) / 3;
  4427. }
  4428. }
  4429. return vgc;
  4430. }
  4431. static inline void rt2800_set_vgc(struct rt2x00_dev *rt2x00dev,
  4432. struct link_qual *qual, u8 vgc_level)
  4433. {
  4434. if (qual->vgc_level != vgc_level) {
  4435. if (rt2x00_rt(rt2x00dev, RT3572) ||
  4436. rt2x00_rt(rt2x00dev, RT3593)) {
  4437. rt2800_bbp_write_with_rx_chain(rt2x00dev, 66,
  4438. vgc_level);
  4439. } else if (rt2x00_rt(rt2x00dev, RT5592)) {
  4440. rt2800_bbp_write(rt2x00dev, 83, qual->rssi > -65 ? 0x4a : 0x7a);
  4441. rt2800_bbp_write_with_rx_chain(rt2x00dev, 66, vgc_level);
  4442. } else {
  4443. rt2800_bbp_write(rt2x00dev, 66, vgc_level);
  4444. }
  4445. qual->vgc_level = vgc_level;
  4446. qual->vgc_level_reg = vgc_level;
  4447. }
  4448. }
  4449. void rt2800_reset_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
  4450. {
  4451. rt2800_set_vgc(rt2x00dev, qual, rt2800_get_default_vgc(rt2x00dev));
  4452. }
  4453. EXPORT_SYMBOL_GPL(rt2800_reset_tuner);
  4454. void rt2800_link_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual,
  4455. const u32 count)
  4456. {
  4457. u8 vgc;
  4458. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C))
  4459. return;
  4460. /* When RSSI is better than a certain threshold, increase VGC
  4461. * with a chip specific value in order to improve the balance
  4462. * between sensibility and noise isolation.
  4463. */
  4464. vgc = rt2800_get_default_vgc(rt2x00dev);
  4465. switch (rt2x00dev->chip.rt) {
  4466. case RT3572:
  4467. case RT3593:
  4468. if (qual->rssi > -65) {
  4469. if (rt2x00dev->curr_band == NL80211_BAND_2GHZ)
  4470. vgc += 0x20;
  4471. else
  4472. vgc += 0x10;
  4473. }
  4474. break;
  4475. case RT5592:
  4476. if (qual->rssi > -65)
  4477. vgc += 0x20;
  4478. break;
  4479. default:
  4480. if (qual->rssi > -80)
  4481. vgc += 0x10;
  4482. break;
  4483. }
  4484. rt2800_set_vgc(rt2x00dev, qual, vgc);
  4485. }
  4486. EXPORT_SYMBOL_GPL(rt2800_link_tuner);
  4487. /*
  4488. * Initialization functions.
  4489. */
  4490. static int rt2800_init_registers(struct rt2x00_dev *rt2x00dev)
  4491. {
  4492. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  4493. u32 reg;
  4494. u16 eeprom;
  4495. unsigned int i;
  4496. int ret;
  4497. rt2800_disable_wpdma(rt2x00dev);
  4498. ret = rt2800_drv_init_registers(rt2x00dev);
  4499. if (ret)
  4500. return ret;
  4501. rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE, 0x0000013f);
  4502. rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
  4503. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0x00000000);
  4504. reg = rt2800_register_read(rt2x00dev, BCN_TIME_CFG);
  4505. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL, 1600);
  4506. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 0);
  4507. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, 0);
  4508. rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 0);
  4509. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
  4510. rt2x00_set_field32(&reg, BCN_TIME_CFG_TX_TIME_COMPENSATE, 0);
  4511. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  4512. rt2800_config_filter(rt2x00dev, FIF_ALLMULTI);
  4513. reg = rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG);
  4514. rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME, 9);
  4515. rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_CC_DELAY_TIME, 2);
  4516. rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
  4517. if (rt2x00_rt(rt2x00dev, RT3290)) {
  4518. reg = rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL);
  4519. if (rt2x00_get_field32(reg, WLAN_EN) == 1) {
  4520. rt2x00_set_field32(&reg, PCIE_APP0_CLK_REQ, 1);
  4521. rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg);
  4522. }
  4523. reg = rt2800_register_read(rt2x00dev, CMB_CTRL);
  4524. if (!(rt2x00_get_field32(reg, LDO0_EN) == 1)) {
  4525. rt2x00_set_field32(&reg, LDO0_EN, 1);
  4526. rt2x00_set_field32(&reg, LDO_BGSEL, 3);
  4527. rt2800_register_write(rt2x00dev, CMB_CTRL, reg);
  4528. }
  4529. reg = rt2800_register_read(rt2x00dev, OSC_CTRL);
  4530. rt2x00_set_field32(&reg, OSC_ROSC_EN, 1);
  4531. rt2x00_set_field32(&reg, OSC_CAL_REQ, 1);
  4532. rt2x00_set_field32(&reg, OSC_REF_CYCLE, 0x27);
  4533. rt2800_register_write(rt2x00dev, OSC_CTRL, reg);
  4534. reg = rt2800_register_read(rt2x00dev, COEX_CFG0);
  4535. rt2x00_set_field32(&reg, COEX_CFG_ANT, 0x5e);
  4536. rt2800_register_write(rt2x00dev, COEX_CFG0, reg);
  4537. reg = rt2800_register_read(rt2x00dev, COEX_CFG2);
  4538. rt2x00_set_field32(&reg, BT_COEX_CFG1, 0x00);
  4539. rt2x00_set_field32(&reg, BT_COEX_CFG0, 0x17);
  4540. rt2x00_set_field32(&reg, WL_COEX_CFG1, 0x93);
  4541. rt2x00_set_field32(&reg, WL_COEX_CFG0, 0x7f);
  4542. rt2800_register_write(rt2x00dev, COEX_CFG2, reg);
  4543. reg = rt2800_register_read(rt2x00dev, PLL_CTRL);
  4544. rt2x00_set_field32(&reg, PLL_CONTROL, 1);
  4545. rt2800_register_write(rt2x00dev, PLL_CTRL, reg);
  4546. }
  4547. if (rt2x00_rt(rt2x00dev, RT3071) ||
  4548. rt2x00_rt(rt2x00dev, RT3090) ||
  4549. rt2x00_rt(rt2x00dev, RT3290) ||
  4550. rt2x00_rt(rt2x00dev, RT3390)) {
  4551. if (rt2x00_rt(rt2x00dev, RT3290))
  4552. rt2800_register_write(rt2x00dev, TX_SW_CFG0,
  4553. 0x00000404);
  4554. else
  4555. rt2800_register_write(rt2x00dev, TX_SW_CFG0,
  4556. 0x00000400);
  4557. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  4558. if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  4559. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
  4560. rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) {
  4561. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1);
  4562. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_DAC_TEST))
  4563. rt2800_register_write(rt2x00dev, TX_SW_CFG2,
  4564. 0x0000002c);
  4565. else
  4566. rt2800_register_write(rt2x00dev, TX_SW_CFG2,
  4567. 0x0000000f);
  4568. } else {
  4569. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  4570. }
  4571. } else if (rt2x00_rt(rt2x00dev, RT3070)) {
  4572. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
  4573. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) {
  4574. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  4575. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x0000002c);
  4576. } else {
  4577. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  4578. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  4579. }
  4580. } else if (rt2800_is_305x_soc(rt2x00dev)) {
  4581. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
  4582. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  4583. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000030);
  4584. } else if (rt2x00_rt(rt2x00dev, RT3352)) {
  4585. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000402);
  4586. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  4587. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  4588. } else if (rt2x00_rt(rt2x00dev, RT3572)) {
  4589. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
  4590. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  4591. } else if (rt2x00_rt(rt2x00dev, RT3593)) {
  4592. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000402);
  4593. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  4594. if (rt2x00_rt_rev_lt(rt2x00dev, RT3593, REV_RT3593E)) {
  4595. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1);
  4596. if (rt2x00_get_field16(eeprom,
  4597. EEPROM_NIC_CONF1_DAC_TEST))
  4598. rt2800_register_write(rt2x00dev, TX_SW_CFG2,
  4599. 0x0000001f);
  4600. else
  4601. rt2800_register_write(rt2x00dev, TX_SW_CFG2,
  4602. 0x0000000f);
  4603. } else {
  4604. rt2800_register_write(rt2x00dev, TX_SW_CFG2,
  4605. 0x00000000);
  4606. }
  4607. } else if (rt2x00_rt(rt2x00dev, RT5390) ||
  4608. rt2x00_rt(rt2x00dev, RT5392) ||
  4609. rt2x00_rt(rt2x00dev, RT6352)) {
  4610. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000404);
  4611. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  4612. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  4613. } else if (rt2x00_rt(rt2x00dev, RT5592)) {
  4614. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000404);
  4615. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  4616. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  4617. } else if (rt2x00_rt(rt2x00dev, RT5350)) {
  4618. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000404);
  4619. } else if (rt2x00_rt(rt2x00dev, RT6352)) {
  4620. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000401);
  4621. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x000C0000);
  4622. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  4623. rt2800_register_write(rt2x00dev, MIMO_PS_CFG, 0x00000002);
  4624. rt2800_register_write(rt2x00dev, TX_PIN_CFG, 0x00150F0F);
  4625. rt2800_register_write(rt2x00dev, TX_ALC_VGA3, 0x06060606);
  4626. rt2800_register_write(rt2x00dev, TX0_BB_GAIN_ATTEN, 0x0);
  4627. rt2800_register_write(rt2x00dev, TX1_BB_GAIN_ATTEN, 0x0);
  4628. rt2800_register_write(rt2x00dev, TX0_RF_GAIN_ATTEN, 0x6C6C666C);
  4629. rt2800_register_write(rt2x00dev, TX1_RF_GAIN_ATTEN, 0x6C6C666C);
  4630. rt2800_register_write(rt2x00dev, TX0_RF_GAIN_CORRECT,
  4631. 0x3630363A);
  4632. rt2800_register_write(rt2x00dev, TX1_RF_GAIN_CORRECT,
  4633. 0x3630363A);
  4634. reg = rt2800_register_read(rt2x00dev, TX_ALC_CFG_1);
  4635. rt2x00_set_field32(&reg, TX_ALC_CFG_1_ROS_BUSY_EN, 0);
  4636. rt2800_register_write(rt2x00dev, TX_ALC_CFG_1, reg);
  4637. } else {
  4638. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000000);
  4639. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  4640. }
  4641. reg = rt2800_register_read(rt2x00dev, TX_LINK_CFG);
  4642. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB_LIFETIME, 32);
  4643. rt2x00_set_field32(&reg, TX_LINK_CFG_MFB_ENABLE, 0);
  4644. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_UMFS_ENABLE, 0);
  4645. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_MRQ_EN, 0);
  4646. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_RDG_EN, 0);
  4647. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_CF_ACK_EN, 1);
  4648. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB, 0);
  4649. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFS, 0);
  4650. rt2800_register_write(rt2x00dev, TX_LINK_CFG, reg);
  4651. reg = rt2800_register_read(rt2x00dev, TX_TIMEOUT_CFG);
  4652. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_MPDU_LIFETIME, 9);
  4653. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_RX_ACK_TIMEOUT, 32);
  4654. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_TX_OP_TIMEOUT, 10);
  4655. rt2800_register_write(rt2x00dev, TX_TIMEOUT_CFG, reg);
  4656. reg = rt2800_register_read(rt2x00dev, MAX_LEN_CFG);
  4657. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_MPDU, AGGREGATION_SIZE);
  4658. if (rt2x00_is_usb(rt2x00dev)) {
  4659. drv_data->max_psdu = 3;
  4660. } else if (rt2x00_rt_rev_gte(rt2x00dev, RT2872, REV_RT2872E) ||
  4661. rt2x00_rt(rt2x00dev, RT2883) ||
  4662. rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070E)) {
  4663. drv_data->max_psdu = 2;
  4664. } else {
  4665. drv_data->max_psdu = 1;
  4666. }
  4667. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, drv_data->max_psdu);
  4668. rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_PSDU, 10);
  4669. rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_MPDU, 10);
  4670. rt2800_register_write(rt2x00dev, MAX_LEN_CFG, reg);
  4671. reg = rt2800_register_read(rt2x00dev, LED_CFG);
  4672. rt2x00_set_field32(&reg, LED_CFG_ON_PERIOD, 70);
  4673. rt2x00_set_field32(&reg, LED_CFG_OFF_PERIOD, 30);
  4674. rt2x00_set_field32(&reg, LED_CFG_SLOW_BLINK_PERIOD, 3);
  4675. rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE, 3);
  4676. rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE, 3);
  4677. rt2x00_set_field32(&reg, LED_CFG_Y_LED_MODE, 3);
  4678. rt2x00_set_field32(&reg, LED_CFG_LED_POLAR, 1);
  4679. rt2800_register_write(rt2x00dev, LED_CFG, reg);
  4680. rt2800_register_write(rt2x00dev, PBF_MAX_PCNT, 0x1f3fbf9f);
  4681. reg = rt2800_register_read(rt2x00dev, TX_RTY_CFG);
  4682. rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT, 2);
  4683. rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT, 2);
  4684. rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_THRE, 2000);
  4685. rt2x00_set_field32(&reg, TX_RTY_CFG_NON_AGG_RTY_MODE, 0);
  4686. rt2x00_set_field32(&reg, TX_RTY_CFG_AGG_RTY_MODE, 0);
  4687. rt2x00_set_field32(&reg, TX_RTY_CFG_TX_AUTO_FB_ENABLE, 1);
  4688. rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
  4689. reg = rt2800_register_read(rt2x00dev, AUTO_RSP_CFG);
  4690. rt2x00_set_field32(&reg, AUTO_RSP_CFG_AUTORESPONDER, 1);
  4691. rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY, 1);
  4692. rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MMODE, 1);
  4693. rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MREF, 0);
  4694. rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE, 0);
  4695. rt2x00_set_field32(&reg, AUTO_RSP_CFG_DUAL_CTS_EN, 0);
  4696. rt2x00_set_field32(&reg, AUTO_RSP_CFG_ACK_CTS_PSM_BIT, 0);
  4697. rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
  4698. reg = rt2800_register_read(rt2x00dev, CCK_PROT_CFG);
  4699. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_RATE, 3);
  4700. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_CTRL, 0);
  4701. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_NAV_SHORT, 1);
  4702. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  4703. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  4704. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  4705. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  4706. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  4707. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  4708. rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, 1);
  4709. rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
  4710. reg = rt2800_register_read(rt2x00dev, OFDM_PROT_CFG);
  4711. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_RATE, 3);
  4712. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL, 0);
  4713. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_NAV_SHORT, 1);
  4714. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  4715. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  4716. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  4717. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  4718. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  4719. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  4720. rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, 1);
  4721. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  4722. reg = rt2800_register_read(rt2x00dev, MM20_PROT_CFG);
  4723. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_RATE, 0x4004);
  4724. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_CTRL, 1);
  4725. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_NAV_SHORT, 1);
  4726. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_CCK, 0);
  4727. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  4728. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  4729. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  4730. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  4731. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  4732. rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, 0);
  4733. rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
  4734. reg = rt2800_register_read(rt2x00dev, MM40_PROT_CFG);
  4735. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_RATE, 0x4084);
  4736. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_CTRL, 1);
  4737. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_NAV_SHORT, 1);
  4738. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_CCK, 0);
  4739. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  4740. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  4741. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
  4742. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  4743. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
  4744. rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, 0);
  4745. rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
  4746. reg = rt2800_register_read(rt2x00dev, GF20_PROT_CFG);
  4747. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_RATE, 0x4004);
  4748. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_CTRL, 1);
  4749. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_NAV_SHORT, 1);
  4750. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_CCK, 0);
  4751. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  4752. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  4753. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  4754. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  4755. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  4756. rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, 0);
  4757. rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
  4758. reg = rt2800_register_read(rt2x00dev, GF40_PROT_CFG);
  4759. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_RATE, 0x4084);
  4760. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_CTRL, 1);
  4761. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_NAV_SHORT, 1);
  4762. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_CCK, 0);
  4763. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  4764. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  4765. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
  4766. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  4767. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
  4768. rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, 0);
  4769. rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
  4770. if (rt2x00_is_usb(rt2x00dev)) {
  4771. rt2800_register_write(rt2x00dev, PBF_CFG, 0xf40006);
  4772. reg = rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG);
  4773. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
  4774. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
  4775. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
  4776. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
  4777. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_WP_DMA_BURST_SIZE, 3);
  4778. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 0);
  4779. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_BIG_ENDIAN, 0);
  4780. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_HDR_SCATTER, 0);
  4781. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_HDR_SEG_LEN, 0);
  4782. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  4783. }
  4784. /*
  4785. * The legacy driver also sets TXOP_CTRL_CFG_RESERVED_TRUN_EN to 1
  4786. * although it is reserved.
  4787. */
  4788. reg = rt2800_register_read(rt2x00dev, TXOP_CTRL_CFG);
  4789. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_TIMEOUT_TRUN_EN, 1);
  4790. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_AC_TRUN_EN, 1);
  4791. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_TXRATEGRP_TRUN_EN, 1);
  4792. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_USER_MODE_TRUN_EN, 1);
  4793. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_MIMO_PS_TRUN_EN, 1);
  4794. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_RESERVED_TRUN_EN, 1);
  4795. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_LSIG_TXOP_EN, 0);
  4796. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_EXT_CCA_EN, 0);
  4797. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_EXT_CCA_DLY, 88);
  4798. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_EXT_CWMIN, 0);
  4799. rt2800_register_write(rt2x00dev, TXOP_CTRL_CFG, reg);
  4800. reg = rt2x00_rt(rt2x00dev, RT5592) ? 0x00000082 : 0x00000002;
  4801. rt2800_register_write(rt2x00dev, TXOP_HLDR_ET, reg);
  4802. reg = rt2800_register_read(rt2x00dev, TX_RTS_CFG);
  4803. rt2x00_set_field32(&reg, TX_RTS_CFG_AUTO_RTS_RETRY_LIMIT, 7);
  4804. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES,
  4805. IEEE80211_MAX_RTS_THRESHOLD);
  4806. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_FBK_EN, 1);
  4807. rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
  4808. rt2800_register_write(rt2x00dev, EXP_ACK_TIME, 0x002400ca);
  4809. /*
  4810. * Usually the CCK SIFS time should be set to 10 and the OFDM SIFS
  4811. * time should be set to 16. However, the original Ralink driver uses
  4812. * 16 for both and indeed using a value of 10 for CCK SIFS results in
  4813. * connection problems with 11g + CTS protection. Hence, use the same
  4814. * defaults as the Ralink driver: 16 for both, CCK and OFDM SIFS.
  4815. */
  4816. reg = rt2800_register_read(rt2x00dev, XIFS_TIME_CFG);
  4817. rt2x00_set_field32(&reg, XIFS_TIME_CFG_CCKM_SIFS_TIME, 16);
  4818. rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_SIFS_TIME, 16);
  4819. rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_XIFS_TIME, 4);
  4820. rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, 314);
  4821. rt2x00_set_field32(&reg, XIFS_TIME_CFG_BB_RXEND_ENABLE, 1);
  4822. rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
  4823. rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000003);
  4824. /*
  4825. * ASIC will keep garbage value after boot, clear encryption keys.
  4826. */
  4827. for (i = 0; i < 4; i++)
  4828. rt2800_register_write(rt2x00dev,
  4829. SHARED_KEY_MODE_ENTRY(i), 0);
  4830. for (i = 0; i < 256; i++) {
  4831. rt2800_config_wcid(rt2x00dev, NULL, i);
  4832. rt2800_delete_wcid_attr(rt2x00dev, i);
  4833. rt2800_register_write(rt2x00dev, MAC_IVEIV_ENTRY(i), 0);
  4834. }
  4835. /*
  4836. * Clear all beacons
  4837. */
  4838. for (i = 0; i < 8; i++)
  4839. rt2800_clear_beacon_register(rt2x00dev, i);
  4840. if (rt2x00_is_usb(rt2x00dev)) {
  4841. reg = rt2800_register_read(rt2x00dev, US_CYC_CNT);
  4842. rt2x00_set_field32(&reg, US_CYC_CNT_CLOCK_CYCLE, 30);
  4843. rt2800_register_write(rt2x00dev, US_CYC_CNT, reg);
  4844. } else if (rt2x00_is_pcie(rt2x00dev)) {
  4845. reg = rt2800_register_read(rt2x00dev, US_CYC_CNT);
  4846. rt2x00_set_field32(&reg, US_CYC_CNT_CLOCK_CYCLE, 125);
  4847. rt2800_register_write(rt2x00dev, US_CYC_CNT, reg);
  4848. }
  4849. reg = rt2800_register_read(rt2x00dev, HT_FBK_CFG0);
  4850. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS0FBK, 0);
  4851. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS1FBK, 0);
  4852. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS2FBK, 1);
  4853. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS3FBK, 2);
  4854. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS4FBK, 3);
  4855. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS5FBK, 4);
  4856. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS6FBK, 5);
  4857. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS7FBK, 6);
  4858. rt2800_register_write(rt2x00dev, HT_FBK_CFG0, reg);
  4859. reg = rt2800_register_read(rt2x00dev, HT_FBK_CFG1);
  4860. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS8FBK, 8);
  4861. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS9FBK, 8);
  4862. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS10FBK, 9);
  4863. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS11FBK, 10);
  4864. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS12FBK, 11);
  4865. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS13FBK, 12);
  4866. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS14FBK, 13);
  4867. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS15FBK, 14);
  4868. rt2800_register_write(rt2x00dev, HT_FBK_CFG1, reg);
  4869. reg = rt2800_register_read(rt2x00dev, LG_FBK_CFG0);
  4870. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS0FBK, 8);
  4871. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS1FBK, 8);
  4872. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS2FBK, 9);
  4873. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS3FBK, 10);
  4874. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS4FBK, 11);
  4875. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS5FBK, 12);
  4876. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS6FBK, 13);
  4877. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS7FBK, 14);
  4878. rt2800_register_write(rt2x00dev, LG_FBK_CFG0, reg);
  4879. reg = rt2800_register_read(rt2x00dev, LG_FBK_CFG1);
  4880. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS0FBK, 0);
  4881. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS1FBK, 0);
  4882. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS2FBK, 1);
  4883. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS3FBK, 2);
  4884. rt2800_register_write(rt2x00dev, LG_FBK_CFG1, reg);
  4885. /*
  4886. * Do not force the BA window size, we use the TXWI to set it
  4887. */
  4888. reg = rt2800_register_read(rt2x00dev, AMPDU_BA_WINSIZE);
  4889. rt2x00_set_field32(&reg, AMPDU_BA_WINSIZE_FORCE_WINSIZE_ENABLE, 0);
  4890. rt2x00_set_field32(&reg, AMPDU_BA_WINSIZE_FORCE_WINSIZE, 0);
  4891. rt2800_register_write(rt2x00dev, AMPDU_BA_WINSIZE, reg);
  4892. /*
  4893. * We must clear the error counters.
  4894. * These registers are cleared on read,
  4895. * so we may pass a useless variable to store the value.
  4896. */
  4897. reg = rt2800_register_read(rt2x00dev, RX_STA_CNT0);
  4898. reg = rt2800_register_read(rt2x00dev, RX_STA_CNT1);
  4899. reg = rt2800_register_read(rt2x00dev, RX_STA_CNT2);
  4900. reg = rt2800_register_read(rt2x00dev, TX_STA_CNT0);
  4901. reg = rt2800_register_read(rt2x00dev, TX_STA_CNT1);
  4902. reg = rt2800_register_read(rt2x00dev, TX_STA_CNT2);
  4903. /*
  4904. * Setup leadtime for pre tbtt interrupt to 6ms
  4905. */
  4906. reg = rt2800_register_read(rt2x00dev, INT_TIMER_CFG);
  4907. rt2x00_set_field32(&reg, INT_TIMER_CFG_PRE_TBTT_TIMER, 6 << 4);
  4908. rt2800_register_write(rt2x00dev, INT_TIMER_CFG, reg);
  4909. /*
  4910. * Set up channel statistics timer
  4911. */
  4912. reg = rt2800_register_read(rt2x00dev, CH_TIME_CFG);
  4913. rt2x00_set_field32(&reg, CH_TIME_CFG_EIFS_BUSY, 1);
  4914. rt2x00_set_field32(&reg, CH_TIME_CFG_NAV_BUSY, 1);
  4915. rt2x00_set_field32(&reg, CH_TIME_CFG_RX_BUSY, 1);
  4916. rt2x00_set_field32(&reg, CH_TIME_CFG_TX_BUSY, 1);
  4917. rt2x00_set_field32(&reg, CH_TIME_CFG_TMR_EN, 1);
  4918. rt2800_register_write(rt2x00dev, CH_TIME_CFG, reg);
  4919. return 0;
  4920. }
  4921. static int rt2800_wait_bbp_rf_ready(struct rt2x00_dev *rt2x00dev)
  4922. {
  4923. unsigned int i;
  4924. u32 reg;
  4925. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  4926. reg = rt2800_register_read(rt2x00dev, MAC_STATUS_CFG);
  4927. if (!rt2x00_get_field32(reg, MAC_STATUS_CFG_BBP_RF_BUSY))
  4928. return 0;
  4929. udelay(REGISTER_BUSY_DELAY);
  4930. }
  4931. rt2x00_err(rt2x00dev, "BBP/RF register access failed, aborting\n");
  4932. return -EACCES;
  4933. }
  4934. static int rt2800_wait_bbp_ready(struct rt2x00_dev *rt2x00dev)
  4935. {
  4936. unsigned int i;
  4937. u8 value;
  4938. /*
  4939. * BBP was enabled after firmware was loaded,
  4940. * but we need to reactivate it now.
  4941. */
  4942. rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
  4943. rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
  4944. msleep(1);
  4945. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  4946. value = rt2800_bbp_read(rt2x00dev, 0);
  4947. if ((value != 0xff) && (value != 0x00))
  4948. return 0;
  4949. udelay(REGISTER_BUSY_DELAY);
  4950. }
  4951. rt2x00_err(rt2x00dev, "BBP register access failed, aborting\n");
  4952. return -EACCES;
  4953. }
  4954. static void rt2800_bbp4_mac_if_ctrl(struct rt2x00_dev *rt2x00dev)
  4955. {
  4956. u8 value;
  4957. value = rt2800_bbp_read(rt2x00dev, 4);
  4958. rt2x00_set_field8(&value, BBP4_MAC_IF_CTRL, 1);
  4959. rt2800_bbp_write(rt2x00dev, 4, value);
  4960. }
  4961. static void rt2800_init_freq_calibration(struct rt2x00_dev *rt2x00dev)
  4962. {
  4963. rt2800_bbp_write(rt2x00dev, 142, 1);
  4964. rt2800_bbp_write(rt2x00dev, 143, 57);
  4965. }
  4966. static void rt2800_init_bbp_5592_glrt(struct rt2x00_dev *rt2x00dev)
  4967. {
  4968. static const u8 glrt_table[] = {
  4969. 0xE0, 0x1F, 0X38, 0x32, 0x08, 0x28, 0x19, 0x0A, 0xFF, 0x00, /* 128 ~ 137 */
  4970. 0x16, 0x10, 0x10, 0x0B, 0x36, 0x2C, 0x26, 0x24, 0x42, 0x36, /* 138 ~ 147 */
  4971. 0x30, 0x2D, 0x4C, 0x46, 0x3D, 0x40, 0x3E, 0x42, 0x3D, 0x40, /* 148 ~ 157 */
  4972. 0X3C, 0x34, 0x2C, 0x2F, 0x3C, 0x35, 0x2E, 0x2A, 0x49, 0x41, /* 158 ~ 167 */
  4973. 0x36, 0x31, 0x30, 0x30, 0x0E, 0x0D, 0x28, 0x21, 0x1C, 0x16, /* 168 ~ 177 */
  4974. 0x50, 0x4A, 0x43, 0x40, 0x10, 0x10, 0x10, 0x10, 0x00, 0x00, /* 178 ~ 187 */
  4975. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, /* 188 ~ 197 */
  4976. 0x00, 0x00, 0x7D, 0x14, 0x32, 0x2C, 0x36, 0x4C, 0x43, 0x2C, /* 198 ~ 207 */
  4977. 0x2E, 0x36, 0x30, 0x6E, /* 208 ~ 211 */
  4978. };
  4979. int i;
  4980. for (i = 0; i < ARRAY_SIZE(glrt_table); i++) {
  4981. rt2800_bbp_write(rt2x00dev, 195, 128 + i);
  4982. rt2800_bbp_write(rt2x00dev, 196, glrt_table[i]);
  4983. }
  4984. };
  4985. static void rt2800_init_bbp_early(struct rt2x00_dev *rt2x00dev)
  4986. {
  4987. rt2800_bbp_write(rt2x00dev, 65, 0x2C);
  4988. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  4989. rt2800_bbp_write(rt2x00dev, 68, 0x0B);
  4990. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  4991. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  4992. rt2800_bbp_write(rt2x00dev, 73, 0x10);
  4993. rt2800_bbp_write(rt2x00dev, 81, 0x37);
  4994. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  4995. rt2800_bbp_write(rt2x00dev, 83, 0x6A);
  4996. rt2800_bbp_write(rt2x00dev, 84, 0x99);
  4997. rt2800_bbp_write(rt2x00dev, 86, 0x00);
  4998. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  4999. rt2800_bbp_write(rt2x00dev, 92, 0x00);
  5000. rt2800_bbp_write(rt2x00dev, 103, 0x00);
  5001. rt2800_bbp_write(rt2x00dev, 105, 0x05);
  5002. rt2800_bbp_write(rt2x00dev, 106, 0x35);
  5003. }
  5004. static void rt2800_disable_unused_dac_adc(struct rt2x00_dev *rt2x00dev)
  5005. {
  5006. u16 eeprom;
  5007. u8 value;
  5008. value = rt2800_bbp_read(rt2x00dev, 138);
  5009. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0);
  5010. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) == 1)
  5011. value |= 0x20;
  5012. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) == 1)
  5013. value &= ~0x02;
  5014. rt2800_bbp_write(rt2x00dev, 138, value);
  5015. }
  5016. static void rt2800_init_bbp_305x_soc(struct rt2x00_dev *rt2x00dev)
  5017. {
  5018. rt2800_bbp_write(rt2x00dev, 31, 0x08);
  5019. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  5020. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  5021. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  5022. rt2800_bbp_write(rt2x00dev, 73, 0x10);
  5023. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  5024. rt2800_bbp_write(rt2x00dev, 78, 0x0e);
  5025. rt2800_bbp_write(rt2x00dev, 80, 0x08);
  5026. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  5027. rt2800_bbp_write(rt2x00dev, 83, 0x6a);
  5028. rt2800_bbp_write(rt2x00dev, 84, 0x99);
  5029. rt2800_bbp_write(rt2x00dev, 86, 0x00);
  5030. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  5031. rt2800_bbp_write(rt2x00dev, 92, 0x00);
  5032. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  5033. rt2800_bbp_write(rt2x00dev, 105, 0x01);
  5034. rt2800_bbp_write(rt2x00dev, 106, 0x35);
  5035. }
  5036. static void rt2800_init_bbp_28xx(struct rt2x00_dev *rt2x00dev)
  5037. {
  5038. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  5039. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  5040. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) {
  5041. rt2800_bbp_write(rt2x00dev, 69, 0x16);
  5042. rt2800_bbp_write(rt2x00dev, 73, 0x12);
  5043. } else {
  5044. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  5045. rt2800_bbp_write(rt2x00dev, 73, 0x10);
  5046. }
  5047. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  5048. rt2800_bbp_write(rt2x00dev, 81, 0x37);
  5049. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  5050. rt2800_bbp_write(rt2x00dev, 83, 0x6a);
  5051. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860D))
  5052. rt2800_bbp_write(rt2x00dev, 84, 0x19);
  5053. else
  5054. rt2800_bbp_write(rt2x00dev, 84, 0x99);
  5055. rt2800_bbp_write(rt2x00dev, 86, 0x00);
  5056. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  5057. rt2800_bbp_write(rt2x00dev, 92, 0x00);
  5058. rt2800_bbp_write(rt2x00dev, 103, 0x00);
  5059. rt2800_bbp_write(rt2x00dev, 105, 0x05);
  5060. rt2800_bbp_write(rt2x00dev, 106, 0x35);
  5061. }
  5062. static void rt2800_init_bbp_30xx(struct rt2x00_dev *rt2x00dev)
  5063. {
  5064. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  5065. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  5066. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  5067. rt2800_bbp_write(rt2x00dev, 73, 0x10);
  5068. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  5069. rt2800_bbp_write(rt2x00dev, 79, 0x13);
  5070. rt2800_bbp_write(rt2x00dev, 80, 0x05);
  5071. rt2800_bbp_write(rt2x00dev, 81, 0x33);
  5072. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  5073. rt2800_bbp_write(rt2x00dev, 83, 0x6a);
  5074. rt2800_bbp_write(rt2x00dev, 84, 0x99);
  5075. rt2800_bbp_write(rt2x00dev, 86, 0x00);
  5076. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  5077. rt2800_bbp_write(rt2x00dev, 92, 0x00);
  5078. if (rt2x00_rt_rev_gte(rt2x00dev, RT3070, REV_RT3070F) ||
  5079. rt2x00_rt_rev_gte(rt2x00dev, RT3071, REV_RT3071E) ||
  5080. rt2x00_rt_rev_gte(rt2x00dev, RT3090, REV_RT3090E))
  5081. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  5082. else
  5083. rt2800_bbp_write(rt2x00dev, 103, 0x00);
  5084. rt2800_bbp_write(rt2x00dev, 105, 0x05);
  5085. rt2800_bbp_write(rt2x00dev, 106, 0x35);
  5086. if (rt2x00_rt(rt2x00dev, RT3071) ||
  5087. rt2x00_rt(rt2x00dev, RT3090))
  5088. rt2800_disable_unused_dac_adc(rt2x00dev);
  5089. }
  5090. static void rt2800_init_bbp_3290(struct rt2x00_dev *rt2x00dev)
  5091. {
  5092. u8 value;
  5093. rt2800_bbp4_mac_if_ctrl(rt2x00dev);
  5094. rt2800_bbp_write(rt2x00dev, 31, 0x08);
  5095. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  5096. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  5097. rt2800_bbp_write(rt2x00dev, 68, 0x0b);
  5098. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  5099. rt2800_bbp_write(rt2x00dev, 73, 0x13);
  5100. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  5101. rt2800_bbp_write(rt2x00dev, 76, 0x28);
  5102. rt2800_bbp_write(rt2x00dev, 77, 0x58);
  5103. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  5104. rt2800_bbp_write(rt2x00dev, 74, 0x0b);
  5105. rt2800_bbp_write(rt2x00dev, 79, 0x18);
  5106. rt2800_bbp_write(rt2x00dev, 80, 0x09);
  5107. rt2800_bbp_write(rt2x00dev, 81, 0x33);
  5108. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  5109. rt2800_bbp_write(rt2x00dev, 83, 0x7a);
  5110. rt2800_bbp_write(rt2x00dev, 84, 0x9a);
  5111. rt2800_bbp_write(rt2x00dev, 86, 0x38);
  5112. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  5113. rt2800_bbp_write(rt2x00dev, 92, 0x02);
  5114. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  5115. rt2800_bbp_write(rt2x00dev, 104, 0x92);
  5116. rt2800_bbp_write(rt2x00dev, 105, 0x1c);
  5117. rt2800_bbp_write(rt2x00dev, 106, 0x03);
  5118. rt2800_bbp_write(rt2x00dev, 128, 0x12);
  5119. rt2800_bbp_write(rt2x00dev, 67, 0x24);
  5120. rt2800_bbp_write(rt2x00dev, 143, 0x04);
  5121. rt2800_bbp_write(rt2x00dev, 142, 0x99);
  5122. rt2800_bbp_write(rt2x00dev, 150, 0x30);
  5123. rt2800_bbp_write(rt2x00dev, 151, 0x2e);
  5124. rt2800_bbp_write(rt2x00dev, 152, 0x20);
  5125. rt2800_bbp_write(rt2x00dev, 153, 0x34);
  5126. rt2800_bbp_write(rt2x00dev, 154, 0x40);
  5127. rt2800_bbp_write(rt2x00dev, 155, 0x3b);
  5128. rt2800_bbp_write(rt2x00dev, 253, 0x04);
  5129. value = rt2800_bbp_read(rt2x00dev, 47);
  5130. rt2x00_set_field8(&value, BBP47_TSSI_ADC6, 1);
  5131. rt2800_bbp_write(rt2x00dev, 47, value);
  5132. /* Use 5-bit ADC for Acquisition and 8-bit ADC for data */
  5133. value = rt2800_bbp_read(rt2x00dev, 3);
  5134. rt2x00_set_field8(&value, BBP3_ADC_MODE_SWITCH, 1);
  5135. rt2x00_set_field8(&value, BBP3_ADC_INIT_MODE, 1);
  5136. rt2800_bbp_write(rt2x00dev, 3, value);
  5137. }
  5138. static void rt2800_init_bbp_3352(struct rt2x00_dev *rt2x00dev)
  5139. {
  5140. rt2800_bbp_write(rt2x00dev, 3, 0x00);
  5141. rt2800_bbp_write(rt2x00dev, 4, 0x50);
  5142. rt2800_bbp_write(rt2x00dev, 31, 0x08);
  5143. rt2800_bbp_write(rt2x00dev, 47, 0x48);
  5144. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  5145. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  5146. rt2800_bbp_write(rt2x00dev, 68, 0x0b);
  5147. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  5148. rt2800_bbp_write(rt2x00dev, 73, 0x13);
  5149. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  5150. rt2800_bbp_write(rt2x00dev, 76, 0x28);
  5151. rt2800_bbp_write(rt2x00dev, 77, 0x59);
  5152. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  5153. rt2800_bbp_write(rt2x00dev, 78, 0x0e);
  5154. rt2800_bbp_write(rt2x00dev, 80, 0x08);
  5155. rt2800_bbp_write(rt2x00dev, 81, 0x37);
  5156. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  5157. if (rt2x00_rt(rt2x00dev, RT5350)) {
  5158. rt2800_bbp_write(rt2x00dev, 83, 0x7a);
  5159. rt2800_bbp_write(rt2x00dev, 84, 0x9a);
  5160. } else {
  5161. rt2800_bbp_write(rt2x00dev, 83, 0x6a);
  5162. rt2800_bbp_write(rt2x00dev, 84, 0x99);
  5163. }
  5164. rt2800_bbp_write(rt2x00dev, 86, 0x38);
  5165. rt2800_bbp_write(rt2x00dev, 88, 0x90);
  5166. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  5167. rt2800_bbp_write(rt2x00dev, 92, 0x02);
  5168. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  5169. rt2800_bbp_write(rt2x00dev, 104, 0x92);
  5170. if (rt2x00_rt(rt2x00dev, RT5350)) {
  5171. rt2800_bbp_write(rt2x00dev, 105, 0x3c);
  5172. rt2800_bbp_write(rt2x00dev, 106, 0x03);
  5173. } else {
  5174. rt2800_bbp_write(rt2x00dev, 105, 0x34);
  5175. rt2800_bbp_write(rt2x00dev, 106, 0x05);
  5176. }
  5177. rt2800_bbp_write(rt2x00dev, 120, 0x50);
  5178. rt2800_bbp_write(rt2x00dev, 137, 0x0f);
  5179. rt2800_bbp_write(rt2x00dev, 163, 0xbd);
  5180. /* Set ITxBF timeout to 0x9c40=1000msec */
  5181. rt2800_bbp_write(rt2x00dev, 179, 0x02);
  5182. rt2800_bbp_write(rt2x00dev, 180, 0x00);
  5183. rt2800_bbp_write(rt2x00dev, 182, 0x40);
  5184. rt2800_bbp_write(rt2x00dev, 180, 0x01);
  5185. rt2800_bbp_write(rt2x00dev, 182, 0x9c);
  5186. rt2800_bbp_write(rt2x00dev, 179, 0x00);
  5187. /* Reprogram the inband interface to put right values in RXWI */
  5188. rt2800_bbp_write(rt2x00dev, 142, 0x04);
  5189. rt2800_bbp_write(rt2x00dev, 143, 0x3b);
  5190. rt2800_bbp_write(rt2x00dev, 142, 0x06);
  5191. rt2800_bbp_write(rt2x00dev, 143, 0xa0);
  5192. rt2800_bbp_write(rt2x00dev, 142, 0x07);
  5193. rt2800_bbp_write(rt2x00dev, 143, 0xa1);
  5194. rt2800_bbp_write(rt2x00dev, 142, 0x08);
  5195. rt2800_bbp_write(rt2x00dev, 143, 0xa2);
  5196. rt2800_bbp_write(rt2x00dev, 148, 0xc8);
  5197. if (rt2x00_rt(rt2x00dev, RT5350)) {
  5198. /* Antenna Software OFDM */
  5199. rt2800_bbp_write(rt2x00dev, 150, 0x40);
  5200. /* Antenna Software CCK */
  5201. rt2800_bbp_write(rt2x00dev, 151, 0x30);
  5202. rt2800_bbp_write(rt2x00dev, 152, 0xa3);
  5203. /* Clear previously selected antenna */
  5204. rt2800_bbp_write(rt2x00dev, 154, 0);
  5205. }
  5206. }
  5207. static void rt2800_init_bbp_3390(struct rt2x00_dev *rt2x00dev)
  5208. {
  5209. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  5210. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  5211. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  5212. rt2800_bbp_write(rt2x00dev, 73, 0x10);
  5213. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  5214. rt2800_bbp_write(rt2x00dev, 79, 0x13);
  5215. rt2800_bbp_write(rt2x00dev, 80, 0x05);
  5216. rt2800_bbp_write(rt2x00dev, 81, 0x33);
  5217. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  5218. rt2800_bbp_write(rt2x00dev, 83, 0x6a);
  5219. rt2800_bbp_write(rt2x00dev, 84, 0x99);
  5220. rt2800_bbp_write(rt2x00dev, 86, 0x00);
  5221. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  5222. rt2800_bbp_write(rt2x00dev, 92, 0x00);
  5223. if (rt2x00_rt_rev_gte(rt2x00dev, RT3390, REV_RT3390E))
  5224. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  5225. else
  5226. rt2800_bbp_write(rt2x00dev, 103, 0x00);
  5227. rt2800_bbp_write(rt2x00dev, 105, 0x05);
  5228. rt2800_bbp_write(rt2x00dev, 106, 0x35);
  5229. rt2800_disable_unused_dac_adc(rt2x00dev);
  5230. }
  5231. static void rt2800_init_bbp_3572(struct rt2x00_dev *rt2x00dev)
  5232. {
  5233. rt2800_bbp_write(rt2x00dev, 31, 0x08);
  5234. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  5235. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  5236. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  5237. rt2800_bbp_write(rt2x00dev, 73, 0x10);
  5238. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  5239. rt2800_bbp_write(rt2x00dev, 79, 0x13);
  5240. rt2800_bbp_write(rt2x00dev, 80, 0x05);
  5241. rt2800_bbp_write(rt2x00dev, 81, 0x33);
  5242. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  5243. rt2800_bbp_write(rt2x00dev, 83, 0x6a);
  5244. rt2800_bbp_write(rt2x00dev, 84, 0x99);
  5245. rt2800_bbp_write(rt2x00dev, 86, 0x00);
  5246. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  5247. rt2800_bbp_write(rt2x00dev, 92, 0x00);
  5248. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  5249. rt2800_bbp_write(rt2x00dev, 105, 0x05);
  5250. rt2800_bbp_write(rt2x00dev, 106, 0x35);
  5251. rt2800_disable_unused_dac_adc(rt2x00dev);
  5252. }
  5253. static void rt2800_init_bbp_3593(struct rt2x00_dev *rt2x00dev)
  5254. {
  5255. rt2800_init_bbp_early(rt2x00dev);
  5256. rt2800_bbp_write(rt2x00dev, 79, 0x13);
  5257. rt2800_bbp_write(rt2x00dev, 80, 0x05);
  5258. rt2800_bbp_write(rt2x00dev, 81, 0x33);
  5259. rt2800_bbp_write(rt2x00dev, 137, 0x0f);
  5260. rt2800_bbp_write(rt2x00dev, 84, 0x19);
  5261. /* Enable DC filter */
  5262. if (rt2x00_rt_rev_gte(rt2x00dev, RT3593, REV_RT3593E))
  5263. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  5264. }
  5265. static void rt2800_init_bbp_53xx(struct rt2x00_dev *rt2x00dev)
  5266. {
  5267. int ant, div_mode;
  5268. u16 eeprom;
  5269. u8 value;
  5270. rt2800_bbp4_mac_if_ctrl(rt2x00dev);
  5271. rt2800_bbp_write(rt2x00dev, 31, 0x08);
  5272. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  5273. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  5274. rt2800_bbp_write(rt2x00dev, 68, 0x0b);
  5275. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  5276. rt2800_bbp_write(rt2x00dev, 73, 0x13);
  5277. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  5278. rt2800_bbp_write(rt2x00dev, 76, 0x28);
  5279. rt2800_bbp_write(rt2x00dev, 77, 0x59);
  5280. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  5281. rt2800_bbp_write(rt2x00dev, 79, 0x13);
  5282. rt2800_bbp_write(rt2x00dev, 80, 0x05);
  5283. rt2800_bbp_write(rt2x00dev, 81, 0x33);
  5284. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  5285. rt2800_bbp_write(rt2x00dev, 83, 0x7a);
  5286. rt2800_bbp_write(rt2x00dev, 84, 0x9a);
  5287. rt2800_bbp_write(rt2x00dev, 86, 0x38);
  5288. if (rt2x00_rt(rt2x00dev, RT5392))
  5289. rt2800_bbp_write(rt2x00dev, 88, 0x90);
  5290. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  5291. rt2800_bbp_write(rt2x00dev, 92, 0x02);
  5292. if (rt2x00_rt(rt2x00dev, RT5392)) {
  5293. rt2800_bbp_write(rt2x00dev, 95, 0x9a);
  5294. rt2800_bbp_write(rt2x00dev, 98, 0x12);
  5295. }
  5296. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  5297. rt2800_bbp_write(rt2x00dev, 104, 0x92);
  5298. rt2800_bbp_write(rt2x00dev, 105, 0x3c);
  5299. if (rt2x00_rt(rt2x00dev, RT5390))
  5300. rt2800_bbp_write(rt2x00dev, 106, 0x03);
  5301. else if (rt2x00_rt(rt2x00dev, RT5392))
  5302. rt2800_bbp_write(rt2x00dev, 106, 0x12);
  5303. else
  5304. WARN_ON(1);
  5305. rt2800_bbp_write(rt2x00dev, 128, 0x12);
  5306. if (rt2x00_rt(rt2x00dev, RT5392)) {
  5307. rt2800_bbp_write(rt2x00dev, 134, 0xd0);
  5308. rt2800_bbp_write(rt2x00dev, 135, 0xf6);
  5309. }
  5310. rt2800_disable_unused_dac_adc(rt2x00dev);
  5311. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1);
  5312. div_mode = rt2x00_get_field16(eeprom,
  5313. EEPROM_NIC_CONF1_ANT_DIVERSITY);
  5314. ant = (div_mode == 3) ? 1 : 0;
  5315. /* check if this is a Bluetooth combo card */
  5316. if (rt2x00_has_cap_bt_coexist(rt2x00dev)) {
  5317. u32 reg;
  5318. reg = rt2800_register_read(rt2x00dev, GPIO_CTRL);
  5319. rt2x00_set_field32(&reg, GPIO_CTRL_DIR3, 0);
  5320. rt2x00_set_field32(&reg, GPIO_CTRL_DIR6, 0);
  5321. rt2x00_set_field32(&reg, GPIO_CTRL_VAL3, 0);
  5322. rt2x00_set_field32(&reg, GPIO_CTRL_VAL6, 0);
  5323. if (ant == 0)
  5324. rt2x00_set_field32(&reg, GPIO_CTRL_VAL3, 1);
  5325. else if (ant == 1)
  5326. rt2x00_set_field32(&reg, GPIO_CTRL_VAL6, 1);
  5327. rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
  5328. }
  5329. /* This chip has hardware antenna diversity*/
  5330. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390R)) {
  5331. rt2800_bbp_write(rt2x00dev, 150, 0); /* Disable Antenna Software OFDM */
  5332. rt2800_bbp_write(rt2x00dev, 151, 0); /* Disable Antenna Software CCK */
  5333. rt2800_bbp_write(rt2x00dev, 154, 0); /* Clear previously selected antenna */
  5334. }
  5335. value = rt2800_bbp_read(rt2x00dev, 152);
  5336. if (ant == 0)
  5337. rt2x00_set_field8(&value, BBP152_RX_DEFAULT_ANT, 1);
  5338. else
  5339. rt2x00_set_field8(&value, BBP152_RX_DEFAULT_ANT, 0);
  5340. rt2800_bbp_write(rt2x00dev, 152, value);
  5341. rt2800_init_freq_calibration(rt2x00dev);
  5342. }
  5343. static void rt2800_init_bbp_5592(struct rt2x00_dev *rt2x00dev)
  5344. {
  5345. int ant, div_mode;
  5346. u16 eeprom;
  5347. u8 value;
  5348. rt2800_init_bbp_early(rt2x00dev);
  5349. value = rt2800_bbp_read(rt2x00dev, 105);
  5350. rt2x00_set_field8(&value, BBP105_MLD,
  5351. rt2x00dev->default_ant.rx_chain_num == 2);
  5352. rt2800_bbp_write(rt2x00dev, 105, value);
  5353. rt2800_bbp4_mac_if_ctrl(rt2x00dev);
  5354. rt2800_bbp_write(rt2x00dev, 20, 0x06);
  5355. rt2800_bbp_write(rt2x00dev, 31, 0x08);
  5356. rt2800_bbp_write(rt2x00dev, 65, 0x2C);
  5357. rt2800_bbp_write(rt2x00dev, 68, 0xDD);
  5358. rt2800_bbp_write(rt2x00dev, 69, 0x1A);
  5359. rt2800_bbp_write(rt2x00dev, 70, 0x05);
  5360. rt2800_bbp_write(rt2x00dev, 73, 0x13);
  5361. rt2800_bbp_write(rt2x00dev, 74, 0x0F);
  5362. rt2800_bbp_write(rt2x00dev, 75, 0x4F);
  5363. rt2800_bbp_write(rt2x00dev, 76, 0x28);
  5364. rt2800_bbp_write(rt2x00dev, 77, 0x59);
  5365. rt2800_bbp_write(rt2x00dev, 84, 0x9A);
  5366. rt2800_bbp_write(rt2x00dev, 86, 0x38);
  5367. rt2800_bbp_write(rt2x00dev, 88, 0x90);
  5368. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  5369. rt2800_bbp_write(rt2x00dev, 92, 0x02);
  5370. rt2800_bbp_write(rt2x00dev, 95, 0x9a);
  5371. rt2800_bbp_write(rt2x00dev, 98, 0x12);
  5372. rt2800_bbp_write(rt2x00dev, 103, 0xC0);
  5373. rt2800_bbp_write(rt2x00dev, 104, 0x92);
  5374. /* FIXME BBP105 owerwrite */
  5375. rt2800_bbp_write(rt2x00dev, 105, 0x3C);
  5376. rt2800_bbp_write(rt2x00dev, 106, 0x35);
  5377. rt2800_bbp_write(rt2x00dev, 128, 0x12);
  5378. rt2800_bbp_write(rt2x00dev, 134, 0xD0);
  5379. rt2800_bbp_write(rt2x00dev, 135, 0xF6);
  5380. rt2800_bbp_write(rt2x00dev, 137, 0x0F);
  5381. /* Initialize GLRT (Generalized Likehood Radio Test) */
  5382. rt2800_init_bbp_5592_glrt(rt2x00dev);
  5383. rt2800_bbp4_mac_if_ctrl(rt2x00dev);
  5384. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1);
  5385. div_mode = rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_ANT_DIVERSITY);
  5386. ant = (div_mode == 3) ? 1 : 0;
  5387. value = rt2800_bbp_read(rt2x00dev, 152);
  5388. if (ant == 0) {
  5389. /* Main antenna */
  5390. rt2x00_set_field8(&value, BBP152_RX_DEFAULT_ANT, 1);
  5391. } else {
  5392. /* Auxiliary antenna */
  5393. rt2x00_set_field8(&value, BBP152_RX_DEFAULT_ANT, 0);
  5394. }
  5395. rt2800_bbp_write(rt2x00dev, 152, value);
  5396. if (rt2x00_rt_rev_gte(rt2x00dev, RT5592, REV_RT5592C)) {
  5397. value = rt2800_bbp_read(rt2x00dev, 254);
  5398. rt2x00_set_field8(&value, BBP254_BIT7, 1);
  5399. rt2800_bbp_write(rt2x00dev, 254, value);
  5400. }
  5401. rt2800_init_freq_calibration(rt2x00dev);
  5402. rt2800_bbp_write(rt2x00dev, 84, 0x19);
  5403. if (rt2x00_rt_rev_gte(rt2x00dev, RT5592, REV_RT5592C))
  5404. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  5405. }
  5406. static void rt2800_bbp_glrt_write(struct rt2x00_dev *rt2x00dev,
  5407. const u8 reg, const u8 value)
  5408. {
  5409. rt2800_bbp_write(rt2x00dev, 195, reg);
  5410. rt2800_bbp_write(rt2x00dev, 196, value);
  5411. }
  5412. static void rt2800_bbp_dcoc_write(struct rt2x00_dev *rt2x00dev,
  5413. const u8 reg, const u8 value)
  5414. {
  5415. rt2800_bbp_write(rt2x00dev, 158, reg);
  5416. rt2800_bbp_write(rt2x00dev, 159, value);
  5417. }
  5418. static u8 rt2800_bbp_dcoc_read(struct rt2x00_dev *rt2x00dev, const u8 reg)
  5419. {
  5420. rt2800_bbp_write(rt2x00dev, 158, reg);
  5421. return rt2800_bbp_read(rt2x00dev, 159);
  5422. }
  5423. static void rt2800_init_bbp_6352(struct rt2x00_dev *rt2x00dev)
  5424. {
  5425. u8 bbp;
  5426. /* Apply Maximum Likelihood Detection (MLD) for 2 stream case */
  5427. bbp = rt2800_bbp_read(rt2x00dev, 105);
  5428. rt2x00_set_field8(&bbp, BBP105_MLD,
  5429. rt2x00dev->default_ant.rx_chain_num == 2);
  5430. rt2800_bbp_write(rt2x00dev, 105, bbp);
  5431. /* Avoid data loss and CRC errors */
  5432. rt2800_bbp4_mac_if_ctrl(rt2x00dev);
  5433. /* Fix I/Q swap issue */
  5434. bbp = rt2800_bbp_read(rt2x00dev, 1);
  5435. bbp |= 0x04;
  5436. rt2800_bbp_write(rt2x00dev, 1, bbp);
  5437. /* BBP for G band */
  5438. rt2800_bbp_write(rt2x00dev, 3, 0x08);
  5439. rt2800_bbp_write(rt2x00dev, 4, 0x00); /* rt2800_bbp4_mac_if_ctrl? */
  5440. rt2800_bbp_write(rt2x00dev, 6, 0x08);
  5441. rt2800_bbp_write(rt2x00dev, 14, 0x09);
  5442. rt2800_bbp_write(rt2x00dev, 15, 0xFF);
  5443. rt2800_bbp_write(rt2x00dev, 16, 0x01);
  5444. rt2800_bbp_write(rt2x00dev, 20, 0x06);
  5445. rt2800_bbp_write(rt2x00dev, 21, 0x00);
  5446. rt2800_bbp_write(rt2x00dev, 22, 0x00);
  5447. rt2800_bbp_write(rt2x00dev, 27, 0x00);
  5448. rt2800_bbp_write(rt2x00dev, 28, 0x00);
  5449. rt2800_bbp_write(rt2x00dev, 30, 0x00);
  5450. rt2800_bbp_write(rt2x00dev, 31, 0x48);
  5451. rt2800_bbp_write(rt2x00dev, 47, 0x40);
  5452. rt2800_bbp_write(rt2x00dev, 62, 0x00);
  5453. rt2800_bbp_write(rt2x00dev, 63, 0x00);
  5454. rt2800_bbp_write(rt2x00dev, 64, 0x00);
  5455. rt2800_bbp_write(rt2x00dev, 65, 0x2C);
  5456. rt2800_bbp_write(rt2x00dev, 66, 0x1C);
  5457. rt2800_bbp_write(rt2x00dev, 67, 0x20);
  5458. rt2800_bbp_write(rt2x00dev, 68, 0xDD);
  5459. rt2800_bbp_write(rt2x00dev, 69, 0x10);
  5460. rt2800_bbp_write(rt2x00dev, 70, 0x05);
  5461. rt2800_bbp_write(rt2x00dev, 73, 0x18);
  5462. rt2800_bbp_write(rt2x00dev, 74, 0x0F);
  5463. rt2800_bbp_write(rt2x00dev, 75, 0x60);
  5464. rt2800_bbp_write(rt2x00dev, 76, 0x44);
  5465. rt2800_bbp_write(rt2x00dev, 77, 0x59);
  5466. rt2800_bbp_write(rt2x00dev, 78, 0x1E);
  5467. rt2800_bbp_write(rt2x00dev, 79, 0x1C);
  5468. rt2800_bbp_write(rt2x00dev, 80, 0x0C);
  5469. rt2800_bbp_write(rt2x00dev, 81, 0x3A);
  5470. rt2800_bbp_write(rt2x00dev, 82, 0xB6);
  5471. rt2800_bbp_write(rt2x00dev, 83, 0x9A);
  5472. rt2800_bbp_write(rt2x00dev, 84, 0x9A);
  5473. rt2800_bbp_write(rt2x00dev, 86, 0x38);
  5474. rt2800_bbp_write(rt2x00dev, 88, 0x90);
  5475. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  5476. rt2800_bbp_write(rt2x00dev, 92, 0x02);
  5477. rt2800_bbp_write(rt2x00dev, 95, 0x9A);
  5478. rt2800_bbp_write(rt2x00dev, 96, 0x00);
  5479. rt2800_bbp_write(rt2x00dev, 103, 0xC0);
  5480. rt2800_bbp_write(rt2x00dev, 104, 0x92);
  5481. /* FIXME BBP105 owerwrite */
  5482. rt2800_bbp_write(rt2x00dev, 105, 0x3C);
  5483. rt2800_bbp_write(rt2x00dev, 106, 0x12);
  5484. rt2800_bbp_write(rt2x00dev, 109, 0x00);
  5485. rt2800_bbp_write(rt2x00dev, 134, 0x10);
  5486. rt2800_bbp_write(rt2x00dev, 135, 0xA6);
  5487. rt2800_bbp_write(rt2x00dev, 137, 0x04);
  5488. rt2800_bbp_write(rt2x00dev, 142, 0x30);
  5489. rt2800_bbp_write(rt2x00dev, 143, 0xF7);
  5490. rt2800_bbp_write(rt2x00dev, 160, 0xEC);
  5491. rt2800_bbp_write(rt2x00dev, 161, 0xC4);
  5492. rt2800_bbp_write(rt2x00dev, 162, 0x77);
  5493. rt2800_bbp_write(rt2x00dev, 163, 0xF9);
  5494. rt2800_bbp_write(rt2x00dev, 164, 0x00);
  5495. rt2800_bbp_write(rt2x00dev, 165, 0x00);
  5496. rt2800_bbp_write(rt2x00dev, 186, 0x00);
  5497. rt2800_bbp_write(rt2x00dev, 187, 0x00);
  5498. rt2800_bbp_write(rt2x00dev, 188, 0x00);
  5499. rt2800_bbp_write(rt2x00dev, 186, 0x00);
  5500. rt2800_bbp_write(rt2x00dev, 187, 0x01);
  5501. rt2800_bbp_write(rt2x00dev, 188, 0x00);
  5502. rt2800_bbp_write(rt2x00dev, 189, 0x00);
  5503. rt2800_bbp_write(rt2x00dev, 91, 0x06);
  5504. rt2800_bbp_write(rt2x00dev, 92, 0x04);
  5505. rt2800_bbp_write(rt2x00dev, 93, 0x54);
  5506. rt2800_bbp_write(rt2x00dev, 99, 0x50);
  5507. rt2800_bbp_write(rt2x00dev, 148, 0x84);
  5508. rt2800_bbp_write(rt2x00dev, 167, 0x80);
  5509. rt2800_bbp_write(rt2x00dev, 178, 0xFF);
  5510. rt2800_bbp_write(rt2x00dev, 106, 0x13);
  5511. /* BBP for G band GLRT function (BBP_128 ~ BBP_221) */
  5512. rt2800_bbp_glrt_write(rt2x00dev, 0, 0x00);
  5513. rt2800_bbp_glrt_write(rt2x00dev, 1, 0x14);
  5514. rt2800_bbp_glrt_write(rt2x00dev, 2, 0x20);
  5515. rt2800_bbp_glrt_write(rt2x00dev, 3, 0x0A);
  5516. rt2800_bbp_glrt_write(rt2x00dev, 10, 0x16);
  5517. rt2800_bbp_glrt_write(rt2x00dev, 11, 0x06);
  5518. rt2800_bbp_glrt_write(rt2x00dev, 12, 0x02);
  5519. rt2800_bbp_glrt_write(rt2x00dev, 13, 0x07);
  5520. rt2800_bbp_glrt_write(rt2x00dev, 14, 0x05);
  5521. rt2800_bbp_glrt_write(rt2x00dev, 15, 0x09);
  5522. rt2800_bbp_glrt_write(rt2x00dev, 16, 0x20);
  5523. rt2800_bbp_glrt_write(rt2x00dev, 17, 0x08);
  5524. rt2800_bbp_glrt_write(rt2x00dev, 18, 0x4A);
  5525. rt2800_bbp_glrt_write(rt2x00dev, 19, 0x00);
  5526. rt2800_bbp_glrt_write(rt2x00dev, 20, 0x00);
  5527. rt2800_bbp_glrt_write(rt2x00dev, 128, 0xE0);
  5528. rt2800_bbp_glrt_write(rt2x00dev, 129, 0x1F);
  5529. rt2800_bbp_glrt_write(rt2x00dev, 130, 0x4F);
  5530. rt2800_bbp_glrt_write(rt2x00dev, 131, 0x32);
  5531. rt2800_bbp_glrt_write(rt2x00dev, 132, 0x08);
  5532. rt2800_bbp_glrt_write(rt2x00dev, 133, 0x28);
  5533. rt2800_bbp_glrt_write(rt2x00dev, 134, 0x19);
  5534. rt2800_bbp_glrt_write(rt2x00dev, 135, 0x0A);
  5535. rt2800_bbp_glrt_write(rt2x00dev, 138, 0x16);
  5536. rt2800_bbp_glrt_write(rt2x00dev, 139, 0x10);
  5537. rt2800_bbp_glrt_write(rt2x00dev, 140, 0x10);
  5538. rt2800_bbp_glrt_write(rt2x00dev, 141, 0x1A);
  5539. rt2800_bbp_glrt_write(rt2x00dev, 142, 0x36);
  5540. rt2800_bbp_glrt_write(rt2x00dev, 143, 0x2C);
  5541. rt2800_bbp_glrt_write(rt2x00dev, 144, 0x26);
  5542. rt2800_bbp_glrt_write(rt2x00dev, 145, 0x24);
  5543. rt2800_bbp_glrt_write(rt2x00dev, 146, 0x42);
  5544. rt2800_bbp_glrt_write(rt2x00dev, 147, 0x40);
  5545. rt2800_bbp_glrt_write(rt2x00dev, 148, 0x30);
  5546. rt2800_bbp_glrt_write(rt2x00dev, 149, 0x29);
  5547. rt2800_bbp_glrt_write(rt2x00dev, 150, 0x4C);
  5548. rt2800_bbp_glrt_write(rt2x00dev, 151, 0x46);
  5549. rt2800_bbp_glrt_write(rt2x00dev, 152, 0x3D);
  5550. rt2800_bbp_glrt_write(rt2x00dev, 153, 0x40);
  5551. rt2800_bbp_glrt_write(rt2x00dev, 154, 0x3E);
  5552. rt2800_bbp_glrt_write(rt2x00dev, 155, 0x38);
  5553. rt2800_bbp_glrt_write(rt2x00dev, 156, 0x3D);
  5554. rt2800_bbp_glrt_write(rt2x00dev, 157, 0x2F);
  5555. rt2800_bbp_glrt_write(rt2x00dev, 158, 0x3C);
  5556. rt2800_bbp_glrt_write(rt2x00dev, 159, 0x34);
  5557. rt2800_bbp_glrt_write(rt2x00dev, 160, 0x2C);
  5558. rt2800_bbp_glrt_write(rt2x00dev, 161, 0x2F);
  5559. rt2800_bbp_glrt_write(rt2x00dev, 162, 0x3C);
  5560. rt2800_bbp_glrt_write(rt2x00dev, 163, 0x35);
  5561. rt2800_bbp_glrt_write(rt2x00dev, 164, 0x2E);
  5562. rt2800_bbp_glrt_write(rt2x00dev, 165, 0x2F);
  5563. rt2800_bbp_glrt_write(rt2x00dev, 166, 0x49);
  5564. rt2800_bbp_glrt_write(rt2x00dev, 167, 0x41);
  5565. rt2800_bbp_glrt_write(rt2x00dev, 168, 0x36);
  5566. rt2800_bbp_glrt_write(rt2x00dev, 169, 0x39);
  5567. rt2800_bbp_glrt_write(rt2x00dev, 170, 0x30);
  5568. rt2800_bbp_glrt_write(rt2x00dev, 171, 0x30);
  5569. rt2800_bbp_glrt_write(rt2x00dev, 172, 0x0E);
  5570. rt2800_bbp_glrt_write(rt2x00dev, 173, 0x0D);
  5571. rt2800_bbp_glrt_write(rt2x00dev, 174, 0x28);
  5572. rt2800_bbp_glrt_write(rt2x00dev, 175, 0x21);
  5573. rt2800_bbp_glrt_write(rt2x00dev, 176, 0x1C);
  5574. rt2800_bbp_glrt_write(rt2x00dev, 177, 0x16);
  5575. rt2800_bbp_glrt_write(rt2x00dev, 178, 0x50);
  5576. rt2800_bbp_glrt_write(rt2x00dev, 179, 0x4A);
  5577. rt2800_bbp_glrt_write(rt2x00dev, 180, 0x43);
  5578. rt2800_bbp_glrt_write(rt2x00dev, 181, 0x50);
  5579. rt2800_bbp_glrt_write(rt2x00dev, 182, 0x10);
  5580. rt2800_bbp_glrt_write(rt2x00dev, 183, 0x10);
  5581. rt2800_bbp_glrt_write(rt2x00dev, 184, 0x10);
  5582. rt2800_bbp_glrt_write(rt2x00dev, 185, 0x10);
  5583. rt2800_bbp_glrt_write(rt2x00dev, 200, 0x7D);
  5584. rt2800_bbp_glrt_write(rt2x00dev, 201, 0x14);
  5585. rt2800_bbp_glrt_write(rt2x00dev, 202, 0x32);
  5586. rt2800_bbp_glrt_write(rt2x00dev, 203, 0x2C);
  5587. rt2800_bbp_glrt_write(rt2x00dev, 204, 0x36);
  5588. rt2800_bbp_glrt_write(rt2x00dev, 205, 0x4C);
  5589. rt2800_bbp_glrt_write(rt2x00dev, 206, 0x43);
  5590. rt2800_bbp_glrt_write(rt2x00dev, 207, 0x2C);
  5591. rt2800_bbp_glrt_write(rt2x00dev, 208, 0x2E);
  5592. rt2800_bbp_glrt_write(rt2x00dev, 209, 0x36);
  5593. rt2800_bbp_glrt_write(rt2x00dev, 210, 0x30);
  5594. rt2800_bbp_glrt_write(rt2x00dev, 211, 0x6E);
  5595. /* BBP for G band DCOC function */
  5596. rt2800_bbp_dcoc_write(rt2x00dev, 140, 0x0C);
  5597. rt2800_bbp_dcoc_write(rt2x00dev, 141, 0x00);
  5598. rt2800_bbp_dcoc_write(rt2x00dev, 142, 0x10);
  5599. rt2800_bbp_dcoc_write(rt2x00dev, 143, 0x10);
  5600. rt2800_bbp_dcoc_write(rt2x00dev, 144, 0x10);
  5601. rt2800_bbp_dcoc_write(rt2x00dev, 145, 0x10);
  5602. rt2800_bbp_dcoc_write(rt2x00dev, 146, 0x08);
  5603. rt2800_bbp_dcoc_write(rt2x00dev, 147, 0x40);
  5604. rt2800_bbp_dcoc_write(rt2x00dev, 148, 0x04);
  5605. rt2800_bbp_dcoc_write(rt2x00dev, 149, 0x04);
  5606. rt2800_bbp_dcoc_write(rt2x00dev, 150, 0x08);
  5607. rt2800_bbp_dcoc_write(rt2x00dev, 151, 0x08);
  5608. rt2800_bbp_dcoc_write(rt2x00dev, 152, 0x03);
  5609. rt2800_bbp_dcoc_write(rt2x00dev, 153, 0x03);
  5610. rt2800_bbp_dcoc_write(rt2x00dev, 154, 0x03);
  5611. rt2800_bbp_dcoc_write(rt2x00dev, 155, 0x02);
  5612. rt2800_bbp_dcoc_write(rt2x00dev, 156, 0x40);
  5613. rt2800_bbp_dcoc_write(rt2x00dev, 157, 0x40);
  5614. rt2800_bbp_dcoc_write(rt2x00dev, 158, 0x64);
  5615. rt2800_bbp_dcoc_write(rt2x00dev, 159, 0x64);
  5616. rt2800_bbp4_mac_if_ctrl(rt2x00dev);
  5617. }
  5618. static void rt2800_init_bbp(struct rt2x00_dev *rt2x00dev)
  5619. {
  5620. unsigned int i;
  5621. u16 eeprom;
  5622. u8 reg_id;
  5623. u8 value;
  5624. if (rt2800_is_305x_soc(rt2x00dev))
  5625. rt2800_init_bbp_305x_soc(rt2x00dev);
  5626. switch (rt2x00dev->chip.rt) {
  5627. case RT2860:
  5628. case RT2872:
  5629. case RT2883:
  5630. rt2800_init_bbp_28xx(rt2x00dev);
  5631. break;
  5632. case RT3070:
  5633. case RT3071:
  5634. case RT3090:
  5635. rt2800_init_bbp_30xx(rt2x00dev);
  5636. break;
  5637. case RT3290:
  5638. rt2800_init_bbp_3290(rt2x00dev);
  5639. break;
  5640. case RT3352:
  5641. case RT5350:
  5642. rt2800_init_bbp_3352(rt2x00dev);
  5643. break;
  5644. case RT3390:
  5645. rt2800_init_bbp_3390(rt2x00dev);
  5646. break;
  5647. case RT3572:
  5648. rt2800_init_bbp_3572(rt2x00dev);
  5649. break;
  5650. case RT3593:
  5651. rt2800_init_bbp_3593(rt2x00dev);
  5652. return;
  5653. case RT5390:
  5654. case RT5392:
  5655. rt2800_init_bbp_53xx(rt2x00dev);
  5656. break;
  5657. case RT5592:
  5658. rt2800_init_bbp_5592(rt2x00dev);
  5659. return;
  5660. case RT6352:
  5661. rt2800_init_bbp_6352(rt2x00dev);
  5662. break;
  5663. }
  5664. for (i = 0; i < EEPROM_BBP_SIZE; i++) {
  5665. eeprom = rt2800_eeprom_read_from_array(rt2x00dev,
  5666. EEPROM_BBP_START, i);
  5667. if (eeprom != 0xffff && eeprom != 0x0000) {
  5668. reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
  5669. value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
  5670. rt2800_bbp_write(rt2x00dev, reg_id, value);
  5671. }
  5672. }
  5673. }
  5674. static void rt2800_led_open_drain_enable(struct rt2x00_dev *rt2x00dev)
  5675. {
  5676. u32 reg;
  5677. reg = rt2800_register_read(rt2x00dev, OPT_14_CSR);
  5678. rt2x00_set_field32(&reg, OPT_14_CSR_BIT0, 1);
  5679. rt2800_register_write(rt2x00dev, OPT_14_CSR, reg);
  5680. }
  5681. static u8 rt2800_init_rx_filter(struct rt2x00_dev *rt2x00dev, bool bw40,
  5682. u8 filter_target)
  5683. {
  5684. unsigned int i;
  5685. u8 bbp;
  5686. u8 rfcsr;
  5687. u8 passband;
  5688. u8 stopband;
  5689. u8 overtuned = 0;
  5690. u8 rfcsr24 = (bw40) ? 0x27 : 0x07;
  5691. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  5692. bbp = rt2800_bbp_read(rt2x00dev, 4);
  5693. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * bw40);
  5694. rt2800_bbp_write(rt2x00dev, 4, bbp);
  5695. rfcsr = rt2800_rfcsr_read(rt2x00dev, 31);
  5696. rt2x00_set_field8(&rfcsr, RFCSR31_RX_H20M, bw40);
  5697. rt2800_rfcsr_write(rt2x00dev, 31, rfcsr);
  5698. rfcsr = rt2800_rfcsr_read(rt2x00dev, 22);
  5699. rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 1);
  5700. rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
  5701. /*
  5702. * Set power & frequency of passband test tone
  5703. */
  5704. rt2800_bbp_write(rt2x00dev, 24, 0);
  5705. for (i = 0; i < 100; i++) {
  5706. rt2800_bbp_write(rt2x00dev, 25, 0x90);
  5707. msleep(1);
  5708. passband = rt2800_bbp_read(rt2x00dev, 55);
  5709. if (passband)
  5710. break;
  5711. }
  5712. /*
  5713. * Set power & frequency of stopband test tone
  5714. */
  5715. rt2800_bbp_write(rt2x00dev, 24, 0x06);
  5716. for (i = 0; i < 100; i++) {
  5717. rt2800_bbp_write(rt2x00dev, 25, 0x90);
  5718. msleep(1);
  5719. stopband = rt2800_bbp_read(rt2x00dev, 55);
  5720. if ((passband - stopband) <= filter_target) {
  5721. rfcsr24++;
  5722. overtuned += ((passband - stopband) == filter_target);
  5723. } else
  5724. break;
  5725. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  5726. }
  5727. rfcsr24 -= !!overtuned;
  5728. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  5729. return rfcsr24;
  5730. }
  5731. static void rt2800_rf_init_calibration(struct rt2x00_dev *rt2x00dev,
  5732. const unsigned int rf_reg)
  5733. {
  5734. u8 rfcsr;
  5735. rfcsr = rt2800_rfcsr_read(rt2x00dev, rf_reg);
  5736. rt2x00_set_field8(&rfcsr, FIELD8(0x80), 1);
  5737. rt2800_rfcsr_write(rt2x00dev, rf_reg, rfcsr);
  5738. msleep(1);
  5739. rt2x00_set_field8(&rfcsr, FIELD8(0x80), 0);
  5740. rt2800_rfcsr_write(rt2x00dev, rf_reg, rfcsr);
  5741. }
  5742. static void rt2800_rx_filter_calibration(struct rt2x00_dev *rt2x00dev)
  5743. {
  5744. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  5745. u8 filter_tgt_bw20;
  5746. u8 filter_tgt_bw40;
  5747. u8 rfcsr, bbp;
  5748. /*
  5749. * TODO: sync filter_tgt values with vendor driver
  5750. */
  5751. if (rt2x00_rt(rt2x00dev, RT3070)) {
  5752. filter_tgt_bw20 = 0x16;
  5753. filter_tgt_bw40 = 0x19;
  5754. } else {
  5755. filter_tgt_bw20 = 0x13;
  5756. filter_tgt_bw40 = 0x15;
  5757. }
  5758. drv_data->calibration_bw20 =
  5759. rt2800_init_rx_filter(rt2x00dev, false, filter_tgt_bw20);
  5760. drv_data->calibration_bw40 =
  5761. rt2800_init_rx_filter(rt2x00dev, true, filter_tgt_bw40);
  5762. /*
  5763. * Save BBP 25 & 26 values for later use in channel switching (for 3052)
  5764. */
  5765. drv_data->bbp25 = rt2800_bbp_read(rt2x00dev, 25);
  5766. drv_data->bbp26 = rt2800_bbp_read(rt2x00dev, 26);
  5767. /*
  5768. * Set back to initial state
  5769. */
  5770. rt2800_bbp_write(rt2x00dev, 24, 0);
  5771. rfcsr = rt2800_rfcsr_read(rt2x00dev, 22);
  5772. rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 0);
  5773. rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
  5774. /*
  5775. * Set BBP back to BW20
  5776. */
  5777. bbp = rt2800_bbp_read(rt2x00dev, 4);
  5778. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 0);
  5779. rt2800_bbp_write(rt2x00dev, 4, bbp);
  5780. }
  5781. static void rt2800_normal_mode_setup_3xxx(struct rt2x00_dev *rt2x00dev)
  5782. {
  5783. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  5784. u8 min_gain, rfcsr, bbp;
  5785. u16 eeprom;
  5786. rfcsr = rt2800_rfcsr_read(rt2x00dev, 17);
  5787. rt2x00_set_field8(&rfcsr, RFCSR17_TX_LO1_EN, 0);
  5788. if (rt2x00_rt(rt2x00dev, RT3070) ||
  5789. rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  5790. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
  5791. rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) {
  5792. if (!rt2x00_has_cap_external_lna_bg(rt2x00dev))
  5793. rt2x00_set_field8(&rfcsr, RFCSR17_R, 1);
  5794. }
  5795. min_gain = rt2x00_rt(rt2x00dev, RT3070) ? 1 : 2;
  5796. if (drv_data->txmixer_gain_24g >= min_gain) {
  5797. rt2x00_set_field8(&rfcsr, RFCSR17_TXMIXER_GAIN,
  5798. drv_data->txmixer_gain_24g);
  5799. }
  5800. rt2800_rfcsr_write(rt2x00dev, 17, rfcsr);
  5801. if (rt2x00_rt(rt2x00dev, RT3090)) {
  5802. /* Turn off unused DAC1 and ADC1 to reduce power consumption */
  5803. bbp = rt2800_bbp_read(rt2x00dev, 138);
  5804. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0);
  5805. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) == 1)
  5806. rt2x00_set_field8(&bbp, BBP138_RX_ADC1, 0);
  5807. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) == 1)
  5808. rt2x00_set_field8(&bbp, BBP138_TX_DAC1, 1);
  5809. rt2800_bbp_write(rt2x00dev, 138, bbp);
  5810. }
  5811. if (rt2x00_rt(rt2x00dev, RT3070)) {
  5812. rfcsr = rt2800_rfcsr_read(rt2x00dev, 27);
  5813. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F))
  5814. rt2x00_set_field8(&rfcsr, RFCSR27_R1, 3);
  5815. else
  5816. rt2x00_set_field8(&rfcsr, RFCSR27_R1, 0);
  5817. rt2x00_set_field8(&rfcsr, RFCSR27_R2, 0);
  5818. rt2x00_set_field8(&rfcsr, RFCSR27_R3, 0);
  5819. rt2x00_set_field8(&rfcsr, RFCSR27_R4, 0);
  5820. rt2800_rfcsr_write(rt2x00dev, 27, rfcsr);
  5821. } else if (rt2x00_rt(rt2x00dev, RT3071) ||
  5822. rt2x00_rt(rt2x00dev, RT3090) ||
  5823. rt2x00_rt(rt2x00dev, RT3390)) {
  5824. rfcsr = rt2800_rfcsr_read(rt2x00dev, 1);
  5825. rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
  5826. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
  5827. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
  5828. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
  5829. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
  5830. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  5831. rfcsr = rt2800_rfcsr_read(rt2x00dev, 15);
  5832. rt2x00_set_field8(&rfcsr, RFCSR15_TX_LO2_EN, 0);
  5833. rt2800_rfcsr_write(rt2x00dev, 15, rfcsr);
  5834. rfcsr = rt2800_rfcsr_read(rt2x00dev, 20);
  5835. rt2x00_set_field8(&rfcsr, RFCSR20_RX_LO1_EN, 0);
  5836. rt2800_rfcsr_write(rt2x00dev, 20, rfcsr);
  5837. rfcsr = rt2800_rfcsr_read(rt2x00dev, 21);
  5838. rt2x00_set_field8(&rfcsr, RFCSR21_RX_LO2_EN, 0);
  5839. rt2800_rfcsr_write(rt2x00dev, 21, rfcsr);
  5840. }
  5841. }
  5842. static void rt2800_normal_mode_setup_3593(struct rt2x00_dev *rt2x00dev)
  5843. {
  5844. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  5845. u8 rfcsr;
  5846. u8 tx_gain;
  5847. rfcsr = rt2800_rfcsr_read(rt2x00dev, 50);
  5848. rt2x00_set_field8(&rfcsr, RFCSR50_TX_LO2_EN, 0);
  5849. rt2800_rfcsr_write(rt2x00dev, 50, rfcsr);
  5850. rfcsr = rt2800_rfcsr_read(rt2x00dev, 51);
  5851. tx_gain = rt2x00_get_field8(drv_data->txmixer_gain_24g,
  5852. RFCSR17_TXMIXER_GAIN);
  5853. rt2x00_set_field8(&rfcsr, RFCSR51_BITS24, tx_gain);
  5854. rt2800_rfcsr_write(rt2x00dev, 51, rfcsr);
  5855. rfcsr = rt2800_rfcsr_read(rt2x00dev, 38);
  5856. rt2x00_set_field8(&rfcsr, RFCSR38_RX_LO1_EN, 0);
  5857. rt2800_rfcsr_write(rt2x00dev, 38, rfcsr);
  5858. rfcsr = rt2800_rfcsr_read(rt2x00dev, 39);
  5859. rt2x00_set_field8(&rfcsr, RFCSR39_RX_LO2_EN, 0);
  5860. rt2800_rfcsr_write(rt2x00dev, 39, rfcsr);
  5861. rfcsr = rt2800_rfcsr_read(rt2x00dev, 1);
  5862. rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
  5863. rt2x00_set_field8(&rfcsr, RFCSR1_PLL_PD, 1);
  5864. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  5865. rfcsr = rt2800_rfcsr_read(rt2x00dev, 30);
  5866. rt2x00_set_field8(&rfcsr, RFCSR30_RX_VCM, 2);
  5867. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  5868. /* TODO: enable stream mode */
  5869. }
  5870. static void rt2800_normal_mode_setup_5xxx(struct rt2x00_dev *rt2x00dev)
  5871. {
  5872. u8 reg;
  5873. u16 eeprom;
  5874. /* Turn off unused DAC1 and ADC1 to reduce power consumption */
  5875. reg = rt2800_bbp_read(rt2x00dev, 138);
  5876. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0);
  5877. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) == 1)
  5878. rt2x00_set_field8(&reg, BBP138_RX_ADC1, 0);
  5879. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) == 1)
  5880. rt2x00_set_field8(&reg, BBP138_TX_DAC1, 1);
  5881. rt2800_bbp_write(rt2x00dev, 138, reg);
  5882. reg = rt2800_rfcsr_read(rt2x00dev, 38);
  5883. rt2x00_set_field8(&reg, RFCSR38_RX_LO1_EN, 0);
  5884. rt2800_rfcsr_write(rt2x00dev, 38, reg);
  5885. reg = rt2800_rfcsr_read(rt2x00dev, 39);
  5886. rt2x00_set_field8(&reg, RFCSR39_RX_LO2_EN, 0);
  5887. rt2800_rfcsr_write(rt2x00dev, 39, reg);
  5888. rt2800_bbp4_mac_if_ctrl(rt2x00dev);
  5889. reg = rt2800_rfcsr_read(rt2x00dev, 30);
  5890. rt2x00_set_field8(&reg, RFCSR30_RX_VCM, 2);
  5891. rt2800_rfcsr_write(rt2x00dev, 30, reg);
  5892. }
  5893. static void rt2800_init_rfcsr_305x_soc(struct rt2x00_dev *rt2x00dev)
  5894. {
  5895. rt2800_rf_init_calibration(rt2x00dev, 30);
  5896. rt2800_rfcsr_write(rt2x00dev, 0, 0x50);
  5897. rt2800_rfcsr_write(rt2x00dev, 1, 0x01);
  5898. rt2800_rfcsr_write(rt2x00dev, 2, 0xf7);
  5899. rt2800_rfcsr_write(rt2x00dev, 3, 0x75);
  5900. rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
  5901. rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
  5902. rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
  5903. rt2800_rfcsr_write(rt2x00dev, 7, 0x50);
  5904. rt2800_rfcsr_write(rt2x00dev, 8, 0x39);
  5905. rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
  5906. rt2800_rfcsr_write(rt2x00dev, 10, 0x60);
  5907. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  5908. rt2800_rfcsr_write(rt2x00dev, 12, 0x75);
  5909. rt2800_rfcsr_write(rt2x00dev, 13, 0x75);
  5910. rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
  5911. rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
  5912. rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
  5913. rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
  5914. rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
  5915. rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
  5916. rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
  5917. rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
  5918. rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
  5919. rt2800_rfcsr_write(rt2x00dev, 23, 0x31);
  5920. rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
  5921. rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
  5922. rt2800_rfcsr_write(rt2x00dev, 26, 0x25);
  5923. rt2800_rfcsr_write(rt2x00dev, 27, 0x23);
  5924. rt2800_rfcsr_write(rt2x00dev, 28, 0x13);
  5925. rt2800_rfcsr_write(rt2x00dev, 29, 0x83);
  5926. rt2800_rfcsr_write(rt2x00dev, 30, 0x00);
  5927. rt2800_rfcsr_write(rt2x00dev, 31, 0x00);
  5928. }
  5929. static void rt2800_init_rfcsr_30xx(struct rt2x00_dev *rt2x00dev)
  5930. {
  5931. u8 rfcsr;
  5932. u16 eeprom;
  5933. u32 reg;
  5934. /* XXX vendor driver do this only for 3070 */
  5935. rt2800_rf_init_calibration(rt2x00dev, 30);
  5936. rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
  5937. rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
  5938. rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
  5939. rt2800_rfcsr_write(rt2x00dev, 7, 0x60);
  5940. rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
  5941. rt2800_rfcsr_write(rt2x00dev, 10, 0x41);
  5942. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  5943. rt2800_rfcsr_write(rt2x00dev, 12, 0x7b);
  5944. rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
  5945. rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
  5946. rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
  5947. rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
  5948. rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
  5949. rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
  5950. rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
  5951. rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
  5952. rt2800_rfcsr_write(rt2x00dev, 24, 0x16);
  5953. rt2800_rfcsr_write(rt2x00dev, 25, 0x03);
  5954. rt2800_rfcsr_write(rt2x00dev, 29, 0x1f);
  5955. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) {
  5956. reg = rt2800_register_read(rt2x00dev, LDO_CFG0);
  5957. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  5958. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
  5959. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  5960. } else if (rt2x00_rt(rt2x00dev, RT3071) ||
  5961. rt2x00_rt(rt2x00dev, RT3090)) {
  5962. rt2800_rfcsr_write(rt2x00dev, 31, 0x14);
  5963. rfcsr = rt2800_rfcsr_read(rt2x00dev, 6);
  5964. rt2x00_set_field8(&rfcsr, RFCSR6_R2, 1);
  5965. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  5966. reg = rt2800_register_read(rt2x00dev, LDO_CFG0);
  5967. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  5968. if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  5969. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E)) {
  5970. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1);
  5971. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_DAC_TEST))
  5972. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
  5973. else
  5974. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 0);
  5975. }
  5976. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  5977. reg = rt2800_register_read(rt2x00dev, GPIO_SWITCH);
  5978. rt2x00_set_field32(&reg, GPIO_SWITCH_5, 0);
  5979. rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
  5980. }
  5981. rt2800_rx_filter_calibration(rt2x00dev);
  5982. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F) ||
  5983. rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  5984. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E))
  5985. rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
  5986. rt2800_led_open_drain_enable(rt2x00dev);
  5987. rt2800_normal_mode_setup_3xxx(rt2x00dev);
  5988. }
  5989. static void rt2800_init_rfcsr_3290(struct rt2x00_dev *rt2x00dev)
  5990. {
  5991. u8 rfcsr;
  5992. rt2800_rf_init_calibration(rt2x00dev, 2);
  5993. rt2800_rfcsr_write(rt2x00dev, 1, 0x0f);
  5994. rt2800_rfcsr_write(rt2x00dev, 2, 0x80);
  5995. rt2800_rfcsr_write(rt2x00dev, 3, 0x08);
  5996. rt2800_rfcsr_write(rt2x00dev, 4, 0x00);
  5997. rt2800_rfcsr_write(rt2x00dev, 6, 0xa0);
  5998. rt2800_rfcsr_write(rt2x00dev, 8, 0xf3);
  5999. rt2800_rfcsr_write(rt2x00dev, 9, 0x02);
  6000. rt2800_rfcsr_write(rt2x00dev, 10, 0x53);
  6001. rt2800_rfcsr_write(rt2x00dev, 11, 0x4a);
  6002. rt2800_rfcsr_write(rt2x00dev, 12, 0x46);
  6003. rt2800_rfcsr_write(rt2x00dev, 13, 0x9f);
  6004. rt2800_rfcsr_write(rt2x00dev, 18, 0x02);
  6005. rt2800_rfcsr_write(rt2x00dev, 22, 0x20);
  6006. rt2800_rfcsr_write(rt2x00dev, 25, 0x83);
  6007. rt2800_rfcsr_write(rt2x00dev, 26, 0x82);
  6008. rt2800_rfcsr_write(rt2x00dev, 27, 0x09);
  6009. rt2800_rfcsr_write(rt2x00dev, 29, 0x10);
  6010. rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
  6011. rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
  6012. rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
  6013. rt2800_rfcsr_write(rt2x00dev, 33, 0x00);
  6014. rt2800_rfcsr_write(rt2x00dev, 34, 0x05);
  6015. rt2800_rfcsr_write(rt2x00dev, 35, 0x12);
  6016. rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
  6017. rt2800_rfcsr_write(rt2x00dev, 38, 0x85);
  6018. rt2800_rfcsr_write(rt2x00dev, 39, 0x1b);
  6019. rt2800_rfcsr_write(rt2x00dev, 40, 0x0b);
  6020. rt2800_rfcsr_write(rt2x00dev, 41, 0xbb);
  6021. rt2800_rfcsr_write(rt2x00dev, 42, 0xd5);
  6022. rt2800_rfcsr_write(rt2x00dev, 43, 0x7b);
  6023. rt2800_rfcsr_write(rt2x00dev, 44, 0x0e);
  6024. rt2800_rfcsr_write(rt2x00dev, 45, 0xa2);
  6025. rt2800_rfcsr_write(rt2x00dev, 46, 0x73);
  6026. rt2800_rfcsr_write(rt2x00dev, 47, 0x00);
  6027. rt2800_rfcsr_write(rt2x00dev, 48, 0x10);
  6028. rt2800_rfcsr_write(rt2x00dev, 49, 0x98);
  6029. rt2800_rfcsr_write(rt2x00dev, 52, 0x38);
  6030. rt2800_rfcsr_write(rt2x00dev, 53, 0x00);
  6031. rt2800_rfcsr_write(rt2x00dev, 54, 0x78);
  6032. rt2800_rfcsr_write(rt2x00dev, 55, 0x43);
  6033. rt2800_rfcsr_write(rt2x00dev, 56, 0x02);
  6034. rt2800_rfcsr_write(rt2x00dev, 57, 0x80);
  6035. rt2800_rfcsr_write(rt2x00dev, 58, 0x7f);
  6036. rt2800_rfcsr_write(rt2x00dev, 59, 0x09);
  6037. rt2800_rfcsr_write(rt2x00dev, 60, 0x45);
  6038. rt2800_rfcsr_write(rt2x00dev, 61, 0xc1);
  6039. rfcsr = rt2800_rfcsr_read(rt2x00dev, 29);
  6040. rt2x00_set_field8(&rfcsr, RFCSR29_RSSI_GAIN, 3);
  6041. rt2800_rfcsr_write(rt2x00dev, 29, rfcsr);
  6042. rt2800_led_open_drain_enable(rt2x00dev);
  6043. rt2800_normal_mode_setup_3xxx(rt2x00dev);
  6044. }
  6045. static void rt2800_init_rfcsr_3352(struct rt2x00_dev *rt2x00dev)
  6046. {
  6047. int tx0_ext_pa = test_bit(CAPABILITY_EXTERNAL_PA_TX0,
  6048. &rt2x00dev->cap_flags);
  6049. int tx1_ext_pa = test_bit(CAPABILITY_EXTERNAL_PA_TX1,
  6050. &rt2x00dev->cap_flags);
  6051. u8 rfcsr;
  6052. rt2800_rf_init_calibration(rt2x00dev, 30);
  6053. rt2800_rfcsr_write(rt2x00dev, 0, 0xf0);
  6054. rt2800_rfcsr_write(rt2x00dev, 1, 0x23);
  6055. rt2800_rfcsr_write(rt2x00dev, 2, 0x50);
  6056. rt2800_rfcsr_write(rt2x00dev, 3, 0x18);
  6057. rt2800_rfcsr_write(rt2x00dev, 4, 0x00);
  6058. rt2800_rfcsr_write(rt2x00dev, 5, 0x00);
  6059. rt2800_rfcsr_write(rt2x00dev, 6, 0x33);
  6060. rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
  6061. rt2800_rfcsr_write(rt2x00dev, 8, 0xf1);
  6062. rt2800_rfcsr_write(rt2x00dev, 9, 0x02);
  6063. rt2800_rfcsr_write(rt2x00dev, 10, 0xd2);
  6064. rt2800_rfcsr_write(rt2x00dev, 11, 0x42);
  6065. rt2800_rfcsr_write(rt2x00dev, 12, 0x1c);
  6066. rt2800_rfcsr_write(rt2x00dev, 13, 0x00);
  6067. rt2800_rfcsr_write(rt2x00dev, 14, 0x5a);
  6068. rt2800_rfcsr_write(rt2x00dev, 15, 0x00);
  6069. rt2800_rfcsr_write(rt2x00dev, 16, 0x01);
  6070. rt2800_rfcsr_write(rt2x00dev, 18, 0x45);
  6071. rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
  6072. rt2800_rfcsr_write(rt2x00dev, 20, 0x00);
  6073. rt2800_rfcsr_write(rt2x00dev, 21, 0x00);
  6074. rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
  6075. rt2800_rfcsr_write(rt2x00dev, 23, 0x00);
  6076. rt2800_rfcsr_write(rt2x00dev, 24, 0x00);
  6077. rt2800_rfcsr_write(rt2x00dev, 25, 0x80);
  6078. rt2800_rfcsr_write(rt2x00dev, 26, 0x00);
  6079. rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
  6080. rt2800_rfcsr_write(rt2x00dev, 28, 0x03);
  6081. rt2800_rfcsr_write(rt2x00dev, 29, 0x00);
  6082. rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
  6083. rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
  6084. rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
  6085. rt2800_rfcsr_write(rt2x00dev, 33, 0x00);
  6086. rfcsr = 0x01;
  6087. if (tx0_ext_pa)
  6088. rt2x00_set_field8(&rfcsr, RFCSR34_TX0_EXT_PA, 1);
  6089. if (tx1_ext_pa)
  6090. rt2x00_set_field8(&rfcsr, RFCSR34_TX1_EXT_PA, 1);
  6091. rt2800_rfcsr_write(rt2x00dev, 34, rfcsr);
  6092. rt2800_rfcsr_write(rt2x00dev, 35, 0x03);
  6093. rt2800_rfcsr_write(rt2x00dev, 36, 0xbd);
  6094. rt2800_rfcsr_write(rt2x00dev, 37, 0x3c);
  6095. rt2800_rfcsr_write(rt2x00dev, 38, 0x5f);
  6096. rt2800_rfcsr_write(rt2x00dev, 39, 0xc5);
  6097. rt2800_rfcsr_write(rt2x00dev, 40, 0x33);
  6098. rfcsr = 0x52;
  6099. if (!tx0_ext_pa) {
  6100. rt2x00_set_field8(&rfcsr, RFCSR41_BIT1, 1);
  6101. rt2x00_set_field8(&rfcsr, RFCSR41_BIT4, 1);
  6102. }
  6103. rt2800_rfcsr_write(rt2x00dev, 41, rfcsr);
  6104. rfcsr = 0x52;
  6105. if (!tx1_ext_pa) {
  6106. rt2x00_set_field8(&rfcsr, RFCSR42_BIT1, 1);
  6107. rt2x00_set_field8(&rfcsr, RFCSR42_BIT4, 1);
  6108. }
  6109. rt2800_rfcsr_write(rt2x00dev, 42, rfcsr);
  6110. rt2800_rfcsr_write(rt2x00dev, 43, 0xdb);
  6111. rt2800_rfcsr_write(rt2x00dev, 44, 0xdb);
  6112. rt2800_rfcsr_write(rt2x00dev, 45, 0xdb);
  6113. rt2800_rfcsr_write(rt2x00dev, 46, 0xdd);
  6114. rt2800_rfcsr_write(rt2x00dev, 47, 0x0d);
  6115. rt2800_rfcsr_write(rt2x00dev, 48, 0x14);
  6116. rt2800_rfcsr_write(rt2x00dev, 49, 0x00);
  6117. rfcsr = 0x2d;
  6118. if (tx0_ext_pa)
  6119. rt2x00_set_field8(&rfcsr, RFCSR50_TX0_EXT_PA, 1);
  6120. if (tx1_ext_pa)
  6121. rt2x00_set_field8(&rfcsr, RFCSR50_TX1_EXT_PA, 1);
  6122. rt2800_rfcsr_write(rt2x00dev, 50, rfcsr);
  6123. rt2800_rfcsr_write(rt2x00dev, 51, (tx0_ext_pa ? 0x52 : 0x7f));
  6124. rt2800_rfcsr_write(rt2x00dev, 52, (tx0_ext_pa ? 0xc0 : 0x00));
  6125. rt2800_rfcsr_write(rt2x00dev, 53, (tx0_ext_pa ? 0xd2 : 0x52));
  6126. rt2800_rfcsr_write(rt2x00dev, 54, (tx0_ext_pa ? 0xc0 : 0x1b));
  6127. rt2800_rfcsr_write(rt2x00dev, 55, (tx1_ext_pa ? 0x52 : 0x7f));
  6128. rt2800_rfcsr_write(rt2x00dev, 56, (tx1_ext_pa ? 0xc0 : 0x00));
  6129. rt2800_rfcsr_write(rt2x00dev, 57, (tx0_ext_pa ? 0x49 : 0x52));
  6130. rt2800_rfcsr_write(rt2x00dev, 58, (tx1_ext_pa ? 0xc0 : 0x1b));
  6131. rt2800_rfcsr_write(rt2x00dev, 59, 0x00);
  6132. rt2800_rfcsr_write(rt2x00dev, 60, 0x00);
  6133. rt2800_rfcsr_write(rt2x00dev, 61, 0x00);
  6134. rt2800_rfcsr_write(rt2x00dev, 62, 0x00);
  6135. rt2800_rfcsr_write(rt2x00dev, 63, 0x00);
  6136. rt2800_rx_filter_calibration(rt2x00dev);
  6137. rt2800_led_open_drain_enable(rt2x00dev);
  6138. rt2800_normal_mode_setup_3xxx(rt2x00dev);
  6139. }
  6140. static void rt2800_init_rfcsr_3390(struct rt2x00_dev *rt2x00dev)
  6141. {
  6142. u32 reg;
  6143. rt2800_rf_init_calibration(rt2x00dev, 30);
  6144. rt2800_rfcsr_write(rt2x00dev, 0, 0xa0);
  6145. rt2800_rfcsr_write(rt2x00dev, 1, 0xe1);
  6146. rt2800_rfcsr_write(rt2x00dev, 2, 0xf1);
  6147. rt2800_rfcsr_write(rt2x00dev, 3, 0x62);
  6148. rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
  6149. rt2800_rfcsr_write(rt2x00dev, 5, 0x8b);
  6150. rt2800_rfcsr_write(rt2x00dev, 6, 0x42);
  6151. rt2800_rfcsr_write(rt2x00dev, 7, 0x34);
  6152. rt2800_rfcsr_write(rt2x00dev, 8, 0x00);
  6153. rt2800_rfcsr_write(rt2x00dev, 9, 0xc0);
  6154. rt2800_rfcsr_write(rt2x00dev, 10, 0x61);
  6155. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  6156. rt2800_rfcsr_write(rt2x00dev, 12, 0x3b);
  6157. rt2800_rfcsr_write(rt2x00dev, 13, 0xe0);
  6158. rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
  6159. rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
  6160. rt2800_rfcsr_write(rt2x00dev, 16, 0xe0);
  6161. rt2800_rfcsr_write(rt2x00dev, 17, 0x94);
  6162. rt2800_rfcsr_write(rt2x00dev, 18, 0x5c);
  6163. rt2800_rfcsr_write(rt2x00dev, 19, 0x4a);
  6164. rt2800_rfcsr_write(rt2x00dev, 20, 0xb2);
  6165. rt2800_rfcsr_write(rt2x00dev, 21, 0xf6);
  6166. rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
  6167. rt2800_rfcsr_write(rt2x00dev, 23, 0x14);
  6168. rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
  6169. rt2800_rfcsr_write(rt2x00dev, 25, 0x3d);
  6170. rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
  6171. rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
  6172. rt2800_rfcsr_write(rt2x00dev, 28, 0x41);
  6173. rt2800_rfcsr_write(rt2x00dev, 29, 0x8f);
  6174. rt2800_rfcsr_write(rt2x00dev, 30, 0x20);
  6175. rt2800_rfcsr_write(rt2x00dev, 31, 0x0f);
  6176. reg = rt2800_register_read(rt2x00dev, GPIO_SWITCH);
  6177. rt2x00_set_field32(&reg, GPIO_SWITCH_5, 0);
  6178. rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
  6179. rt2800_rx_filter_calibration(rt2x00dev);
  6180. if (rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E))
  6181. rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
  6182. rt2800_led_open_drain_enable(rt2x00dev);
  6183. rt2800_normal_mode_setup_3xxx(rt2x00dev);
  6184. }
  6185. static void rt2800_init_rfcsr_3572(struct rt2x00_dev *rt2x00dev)
  6186. {
  6187. u8 rfcsr;
  6188. u32 reg;
  6189. rt2800_rf_init_calibration(rt2x00dev, 30);
  6190. rt2800_rfcsr_write(rt2x00dev, 0, 0x70);
  6191. rt2800_rfcsr_write(rt2x00dev, 1, 0x81);
  6192. rt2800_rfcsr_write(rt2x00dev, 2, 0xf1);
  6193. rt2800_rfcsr_write(rt2x00dev, 3, 0x02);
  6194. rt2800_rfcsr_write(rt2x00dev, 4, 0x4c);
  6195. rt2800_rfcsr_write(rt2x00dev, 5, 0x05);
  6196. rt2800_rfcsr_write(rt2x00dev, 6, 0x4a);
  6197. rt2800_rfcsr_write(rt2x00dev, 7, 0xd8);
  6198. rt2800_rfcsr_write(rt2x00dev, 9, 0xc3);
  6199. rt2800_rfcsr_write(rt2x00dev, 10, 0xf1);
  6200. rt2800_rfcsr_write(rt2x00dev, 11, 0xb9);
  6201. rt2800_rfcsr_write(rt2x00dev, 12, 0x70);
  6202. rt2800_rfcsr_write(rt2x00dev, 13, 0x65);
  6203. rt2800_rfcsr_write(rt2x00dev, 14, 0xa0);
  6204. rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
  6205. rt2800_rfcsr_write(rt2x00dev, 16, 0x4c);
  6206. rt2800_rfcsr_write(rt2x00dev, 17, 0x23);
  6207. rt2800_rfcsr_write(rt2x00dev, 18, 0xac);
  6208. rt2800_rfcsr_write(rt2x00dev, 19, 0x93);
  6209. rt2800_rfcsr_write(rt2x00dev, 20, 0xb3);
  6210. rt2800_rfcsr_write(rt2x00dev, 21, 0xd0);
  6211. rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
  6212. rt2800_rfcsr_write(rt2x00dev, 23, 0x3c);
  6213. rt2800_rfcsr_write(rt2x00dev, 24, 0x16);
  6214. rt2800_rfcsr_write(rt2x00dev, 25, 0x15);
  6215. rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
  6216. rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
  6217. rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
  6218. rt2800_rfcsr_write(rt2x00dev, 29, 0x9b);
  6219. rt2800_rfcsr_write(rt2x00dev, 30, 0x09);
  6220. rt2800_rfcsr_write(rt2x00dev, 31, 0x10);
  6221. rfcsr = rt2800_rfcsr_read(rt2x00dev, 6);
  6222. rt2x00_set_field8(&rfcsr, RFCSR6_R2, 1);
  6223. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  6224. reg = rt2800_register_read(rt2x00dev, LDO_CFG0);
  6225. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
  6226. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  6227. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  6228. msleep(1);
  6229. reg = rt2800_register_read(rt2x00dev, LDO_CFG0);
  6230. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 0);
  6231. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  6232. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  6233. rt2800_rx_filter_calibration(rt2x00dev);
  6234. rt2800_led_open_drain_enable(rt2x00dev);
  6235. rt2800_normal_mode_setup_3xxx(rt2x00dev);
  6236. }
  6237. static void rt3593_post_bbp_init(struct rt2x00_dev *rt2x00dev)
  6238. {
  6239. u8 bbp;
  6240. bool txbf_enabled = false; /* FIXME */
  6241. bbp = rt2800_bbp_read(rt2x00dev, 105);
  6242. if (rt2x00dev->default_ant.rx_chain_num == 1)
  6243. rt2x00_set_field8(&bbp, BBP105_MLD, 0);
  6244. else
  6245. rt2x00_set_field8(&bbp, BBP105_MLD, 1);
  6246. rt2800_bbp_write(rt2x00dev, 105, bbp);
  6247. rt2800_bbp4_mac_if_ctrl(rt2x00dev);
  6248. rt2800_bbp_write(rt2x00dev, 92, 0x02);
  6249. rt2800_bbp_write(rt2x00dev, 82, 0x82);
  6250. rt2800_bbp_write(rt2x00dev, 106, 0x05);
  6251. rt2800_bbp_write(rt2x00dev, 104, 0x92);
  6252. rt2800_bbp_write(rt2x00dev, 88, 0x90);
  6253. rt2800_bbp_write(rt2x00dev, 148, 0xc8);
  6254. rt2800_bbp_write(rt2x00dev, 47, 0x48);
  6255. rt2800_bbp_write(rt2x00dev, 120, 0x50);
  6256. if (txbf_enabled)
  6257. rt2800_bbp_write(rt2x00dev, 163, 0xbd);
  6258. else
  6259. rt2800_bbp_write(rt2x00dev, 163, 0x9d);
  6260. /* SNR mapping */
  6261. rt2800_bbp_write(rt2x00dev, 142, 6);
  6262. rt2800_bbp_write(rt2x00dev, 143, 160);
  6263. rt2800_bbp_write(rt2x00dev, 142, 7);
  6264. rt2800_bbp_write(rt2x00dev, 143, 161);
  6265. rt2800_bbp_write(rt2x00dev, 142, 8);
  6266. rt2800_bbp_write(rt2x00dev, 143, 162);
  6267. /* ADC/DAC control */
  6268. rt2800_bbp_write(rt2x00dev, 31, 0x08);
  6269. /* RX AGC energy lower bound in log2 */
  6270. rt2800_bbp_write(rt2x00dev, 68, 0x0b);
  6271. /* FIXME: BBP 105 owerwrite? */
  6272. rt2800_bbp_write(rt2x00dev, 105, 0x04);
  6273. }
  6274. static void rt2800_init_rfcsr_3593(struct rt2x00_dev *rt2x00dev)
  6275. {
  6276. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  6277. u32 reg;
  6278. u8 rfcsr;
  6279. /* Disable GPIO #4 and #7 function for LAN PE control */
  6280. reg = rt2800_register_read(rt2x00dev, GPIO_SWITCH);
  6281. rt2x00_set_field32(&reg, GPIO_SWITCH_4, 0);
  6282. rt2x00_set_field32(&reg, GPIO_SWITCH_7, 0);
  6283. rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
  6284. /* Initialize default register values */
  6285. rt2800_rfcsr_write(rt2x00dev, 1, 0x03);
  6286. rt2800_rfcsr_write(rt2x00dev, 3, 0x80);
  6287. rt2800_rfcsr_write(rt2x00dev, 5, 0x00);
  6288. rt2800_rfcsr_write(rt2x00dev, 6, 0x40);
  6289. rt2800_rfcsr_write(rt2x00dev, 8, 0xf1);
  6290. rt2800_rfcsr_write(rt2x00dev, 9, 0x02);
  6291. rt2800_rfcsr_write(rt2x00dev, 10, 0xd3);
  6292. rt2800_rfcsr_write(rt2x00dev, 11, 0x40);
  6293. rt2800_rfcsr_write(rt2x00dev, 12, 0x4e);
  6294. rt2800_rfcsr_write(rt2x00dev, 13, 0x12);
  6295. rt2800_rfcsr_write(rt2x00dev, 18, 0x40);
  6296. rt2800_rfcsr_write(rt2x00dev, 22, 0x20);
  6297. rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
  6298. rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
  6299. rt2800_rfcsr_write(rt2x00dev, 32, 0x78);
  6300. rt2800_rfcsr_write(rt2x00dev, 33, 0x3b);
  6301. rt2800_rfcsr_write(rt2x00dev, 34, 0x3c);
  6302. rt2800_rfcsr_write(rt2x00dev, 35, 0xe0);
  6303. rt2800_rfcsr_write(rt2x00dev, 38, 0x86);
  6304. rt2800_rfcsr_write(rt2x00dev, 39, 0x23);
  6305. rt2800_rfcsr_write(rt2x00dev, 44, 0xd3);
  6306. rt2800_rfcsr_write(rt2x00dev, 45, 0xbb);
  6307. rt2800_rfcsr_write(rt2x00dev, 46, 0x60);
  6308. rt2800_rfcsr_write(rt2x00dev, 49, 0x8e);
  6309. rt2800_rfcsr_write(rt2x00dev, 50, 0x86);
  6310. rt2800_rfcsr_write(rt2x00dev, 51, 0x75);
  6311. rt2800_rfcsr_write(rt2x00dev, 52, 0x45);
  6312. rt2800_rfcsr_write(rt2x00dev, 53, 0x18);
  6313. rt2800_rfcsr_write(rt2x00dev, 54, 0x18);
  6314. rt2800_rfcsr_write(rt2x00dev, 55, 0x18);
  6315. rt2800_rfcsr_write(rt2x00dev, 56, 0xdb);
  6316. rt2800_rfcsr_write(rt2x00dev, 57, 0x6e);
  6317. /* Initiate calibration */
  6318. /* TODO: use rt2800_rf_init_calibration ? */
  6319. rfcsr = rt2800_rfcsr_read(rt2x00dev, 2);
  6320. rt2x00_set_field8(&rfcsr, RFCSR2_RESCAL_EN, 1);
  6321. rt2800_rfcsr_write(rt2x00dev, 2, rfcsr);
  6322. rt2800_freq_cal_mode1(rt2x00dev);
  6323. rfcsr = rt2800_rfcsr_read(rt2x00dev, 18);
  6324. rt2x00_set_field8(&rfcsr, RFCSR18_XO_TUNE_BYPASS, 1);
  6325. rt2800_rfcsr_write(rt2x00dev, 18, rfcsr);
  6326. reg = rt2800_register_read(rt2x00dev, LDO_CFG0);
  6327. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
  6328. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  6329. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  6330. usleep_range(1000, 1500);
  6331. reg = rt2800_register_read(rt2x00dev, LDO_CFG0);
  6332. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 0);
  6333. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  6334. /* Set initial values for RX filter calibration */
  6335. drv_data->calibration_bw20 = 0x1f;
  6336. drv_data->calibration_bw40 = 0x2f;
  6337. /* Save BBP 25 & 26 values for later use in channel switching */
  6338. drv_data->bbp25 = rt2800_bbp_read(rt2x00dev, 25);
  6339. drv_data->bbp26 = rt2800_bbp_read(rt2x00dev, 26);
  6340. rt2800_led_open_drain_enable(rt2x00dev);
  6341. rt2800_normal_mode_setup_3593(rt2x00dev);
  6342. rt3593_post_bbp_init(rt2x00dev);
  6343. /* TODO: enable stream mode support */
  6344. }
  6345. static void rt2800_init_rfcsr_5350(struct rt2x00_dev *rt2x00dev)
  6346. {
  6347. rt2800_rfcsr_write(rt2x00dev, 0, 0xf0);
  6348. rt2800_rfcsr_write(rt2x00dev, 1, 0x23);
  6349. rt2800_rfcsr_write(rt2x00dev, 2, 0x50);
  6350. rt2800_rfcsr_write(rt2x00dev, 3, 0x08);
  6351. rt2800_rfcsr_write(rt2x00dev, 4, 0x49);
  6352. rt2800_rfcsr_write(rt2x00dev, 5, 0x10);
  6353. rt2800_rfcsr_write(rt2x00dev, 6, 0xe0);
  6354. rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
  6355. rt2800_rfcsr_write(rt2x00dev, 8, 0xf1);
  6356. rt2800_rfcsr_write(rt2x00dev, 9, 0x02);
  6357. rt2800_rfcsr_write(rt2x00dev, 10, 0x53);
  6358. rt2800_rfcsr_write(rt2x00dev, 11, 0x4a);
  6359. rt2800_rfcsr_write(rt2x00dev, 12, 0x46);
  6360. if (rt2800_clk_is_20mhz(rt2x00dev))
  6361. rt2800_rfcsr_write(rt2x00dev, 13, 0x1f);
  6362. else
  6363. rt2800_rfcsr_write(rt2x00dev, 13, 0x9f);
  6364. rt2800_rfcsr_write(rt2x00dev, 14, 0x00);
  6365. rt2800_rfcsr_write(rt2x00dev, 15, 0x00);
  6366. rt2800_rfcsr_write(rt2x00dev, 16, 0xc0);
  6367. rt2800_rfcsr_write(rt2x00dev, 18, 0x03);
  6368. rt2800_rfcsr_write(rt2x00dev, 19, 0x00);
  6369. rt2800_rfcsr_write(rt2x00dev, 20, 0x00);
  6370. rt2800_rfcsr_write(rt2x00dev, 21, 0x00);
  6371. rt2800_rfcsr_write(rt2x00dev, 22, 0x20);
  6372. rt2800_rfcsr_write(rt2x00dev, 23, 0x00);
  6373. rt2800_rfcsr_write(rt2x00dev, 24, 0x00);
  6374. rt2800_rfcsr_write(rt2x00dev, 25, 0x80);
  6375. rt2800_rfcsr_write(rt2x00dev, 26, 0x00);
  6376. rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
  6377. rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
  6378. rt2800_rfcsr_write(rt2x00dev, 29, 0xd0);
  6379. rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
  6380. rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
  6381. rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
  6382. rt2800_rfcsr_write(rt2x00dev, 33, 0x00);
  6383. rt2800_rfcsr_write(rt2x00dev, 34, 0x07);
  6384. rt2800_rfcsr_write(rt2x00dev, 35, 0x12);
  6385. rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
  6386. rt2800_rfcsr_write(rt2x00dev, 37, 0x08);
  6387. rt2800_rfcsr_write(rt2x00dev, 38, 0x85);
  6388. rt2800_rfcsr_write(rt2x00dev, 39, 0x1b);
  6389. rt2800_rfcsr_write(rt2x00dev, 40, 0x0b);
  6390. rt2800_rfcsr_write(rt2x00dev, 41, 0xbb);
  6391. rt2800_rfcsr_write(rt2x00dev, 42, 0xd5);
  6392. rt2800_rfcsr_write(rt2x00dev, 43, 0x9b);
  6393. rt2800_rfcsr_write(rt2x00dev, 44, 0x0c);
  6394. rt2800_rfcsr_write(rt2x00dev, 45, 0xa6);
  6395. rt2800_rfcsr_write(rt2x00dev, 46, 0x73);
  6396. rt2800_rfcsr_write(rt2x00dev, 47, 0x00);
  6397. rt2800_rfcsr_write(rt2x00dev, 48, 0x10);
  6398. rt2800_rfcsr_write(rt2x00dev, 49, 0x80);
  6399. rt2800_rfcsr_write(rt2x00dev, 50, 0x00);
  6400. rt2800_rfcsr_write(rt2x00dev, 51, 0x00);
  6401. rt2800_rfcsr_write(rt2x00dev, 52, 0x38);
  6402. rt2800_rfcsr_write(rt2x00dev, 53, 0x00);
  6403. rt2800_rfcsr_write(rt2x00dev, 54, 0x38);
  6404. rt2800_rfcsr_write(rt2x00dev, 55, 0x43);
  6405. rt2800_rfcsr_write(rt2x00dev, 56, 0x82);
  6406. rt2800_rfcsr_write(rt2x00dev, 57, 0x00);
  6407. rt2800_rfcsr_write(rt2x00dev, 58, 0x39);
  6408. rt2800_rfcsr_write(rt2x00dev, 59, 0x0b);
  6409. rt2800_rfcsr_write(rt2x00dev, 60, 0x45);
  6410. rt2800_rfcsr_write(rt2x00dev, 61, 0xd1);
  6411. rt2800_rfcsr_write(rt2x00dev, 62, 0x00);
  6412. rt2800_rfcsr_write(rt2x00dev, 63, 0x00);
  6413. }
  6414. static void rt2800_init_rfcsr_5390(struct rt2x00_dev *rt2x00dev)
  6415. {
  6416. rt2800_rf_init_calibration(rt2x00dev, 2);
  6417. rt2800_rfcsr_write(rt2x00dev, 1, 0x0f);
  6418. rt2800_rfcsr_write(rt2x00dev, 2, 0x80);
  6419. rt2800_rfcsr_write(rt2x00dev, 3, 0x88);
  6420. rt2800_rfcsr_write(rt2x00dev, 5, 0x10);
  6421. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  6422. rt2800_rfcsr_write(rt2x00dev, 6, 0xe0);
  6423. else
  6424. rt2800_rfcsr_write(rt2x00dev, 6, 0xa0);
  6425. rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
  6426. rt2800_rfcsr_write(rt2x00dev, 10, 0x53);
  6427. rt2800_rfcsr_write(rt2x00dev, 11, 0x4a);
  6428. rt2800_rfcsr_write(rt2x00dev, 12, 0x46);
  6429. rt2800_rfcsr_write(rt2x00dev, 13, 0x9f);
  6430. rt2800_rfcsr_write(rt2x00dev, 14, 0x00);
  6431. rt2800_rfcsr_write(rt2x00dev, 15, 0x00);
  6432. rt2800_rfcsr_write(rt2x00dev, 16, 0x00);
  6433. rt2800_rfcsr_write(rt2x00dev, 18, 0x03);
  6434. rt2800_rfcsr_write(rt2x00dev, 19, 0x00);
  6435. rt2800_rfcsr_write(rt2x00dev, 20, 0x00);
  6436. rt2800_rfcsr_write(rt2x00dev, 21, 0x00);
  6437. rt2800_rfcsr_write(rt2x00dev, 22, 0x20);
  6438. rt2800_rfcsr_write(rt2x00dev, 23, 0x00);
  6439. rt2800_rfcsr_write(rt2x00dev, 24, 0x00);
  6440. if (rt2x00_is_usb(rt2x00dev) &&
  6441. rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  6442. rt2800_rfcsr_write(rt2x00dev, 25, 0x80);
  6443. else
  6444. rt2800_rfcsr_write(rt2x00dev, 25, 0xc0);
  6445. rt2800_rfcsr_write(rt2x00dev, 26, 0x00);
  6446. rt2800_rfcsr_write(rt2x00dev, 27, 0x09);
  6447. rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
  6448. rt2800_rfcsr_write(rt2x00dev, 29, 0x10);
  6449. rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
  6450. rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
  6451. rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
  6452. rt2800_rfcsr_write(rt2x00dev, 33, 0x00);
  6453. rt2800_rfcsr_write(rt2x00dev, 34, 0x07);
  6454. rt2800_rfcsr_write(rt2x00dev, 35, 0x12);
  6455. rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
  6456. rt2800_rfcsr_write(rt2x00dev, 37, 0x08);
  6457. rt2800_rfcsr_write(rt2x00dev, 38, 0x85);
  6458. rt2800_rfcsr_write(rt2x00dev, 39, 0x1b);
  6459. rt2800_rfcsr_write(rt2x00dev, 40, 0x0b);
  6460. rt2800_rfcsr_write(rt2x00dev, 41, 0xbb);
  6461. rt2800_rfcsr_write(rt2x00dev, 42, 0xd2);
  6462. rt2800_rfcsr_write(rt2x00dev, 43, 0x9a);
  6463. rt2800_rfcsr_write(rt2x00dev, 44, 0x0e);
  6464. rt2800_rfcsr_write(rt2x00dev, 45, 0xa2);
  6465. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  6466. rt2800_rfcsr_write(rt2x00dev, 46, 0x73);
  6467. else
  6468. rt2800_rfcsr_write(rt2x00dev, 46, 0x7b);
  6469. rt2800_rfcsr_write(rt2x00dev, 47, 0x00);
  6470. rt2800_rfcsr_write(rt2x00dev, 48, 0x10);
  6471. rt2800_rfcsr_write(rt2x00dev, 49, 0x94);
  6472. rt2800_rfcsr_write(rt2x00dev, 52, 0x38);
  6473. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  6474. rt2800_rfcsr_write(rt2x00dev, 53, 0x00);
  6475. else
  6476. rt2800_rfcsr_write(rt2x00dev, 53, 0x84);
  6477. rt2800_rfcsr_write(rt2x00dev, 54, 0x78);
  6478. rt2800_rfcsr_write(rt2x00dev, 55, 0x44);
  6479. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  6480. rt2800_rfcsr_write(rt2x00dev, 56, 0x42);
  6481. else
  6482. rt2800_rfcsr_write(rt2x00dev, 56, 0x22);
  6483. rt2800_rfcsr_write(rt2x00dev, 57, 0x80);
  6484. rt2800_rfcsr_write(rt2x00dev, 58, 0x7f);
  6485. rt2800_rfcsr_write(rt2x00dev, 59, 0x8f);
  6486. rt2800_rfcsr_write(rt2x00dev, 60, 0x45);
  6487. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F)) {
  6488. if (rt2x00_is_usb(rt2x00dev))
  6489. rt2800_rfcsr_write(rt2x00dev, 61, 0xd1);
  6490. else
  6491. rt2800_rfcsr_write(rt2x00dev, 61, 0xd5);
  6492. } else {
  6493. if (rt2x00_is_usb(rt2x00dev))
  6494. rt2800_rfcsr_write(rt2x00dev, 61, 0xdd);
  6495. else
  6496. rt2800_rfcsr_write(rt2x00dev, 61, 0xb5);
  6497. }
  6498. rt2800_rfcsr_write(rt2x00dev, 62, 0x00);
  6499. rt2800_rfcsr_write(rt2x00dev, 63, 0x00);
  6500. rt2800_normal_mode_setup_5xxx(rt2x00dev);
  6501. rt2800_led_open_drain_enable(rt2x00dev);
  6502. }
  6503. static void rt2800_init_rfcsr_5392(struct rt2x00_dev *rt2x00dev)
  6504. {
  6505. rt2800_rf_init_calibration(rt2x00dev, 2);
  6506. rt2800_rfcsr_write(rt2x00dev, 1, 0x17);
  6507. rt2800_rfcsr_write(rt2x00dev, 3, 0x88);
  6508. rt2800_rfcsr_write(rt2x00dev, 5, 0x10);
  6509. rt2800_rfcsr_write(rt2x00dev, 6, 0xe0);
  6510. rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
  6511. rt2800_rfcsr_write(rt2x00dev, 10, 0x53);
  6512. rt2800_rfcsr_write(rt2x00dev, 11, 0x4a);
  6513. rt2800_rfcsr_write(rt2x00dev, 12, 0x46);
  6514. rt2800_rfcsr_write(rt2x00dev, 13, 0x9f);
  6515. rt2800_rfcsr_write(rt2x00dev, 14, 0x00);
  6516. rt2800_rfcsr_write(rt2x00dev, 15, 0x00);
  6517. rt2800_rfcsr_write(rt2x00dev, 16, 0x00);
  6518. rt2800_rfcsr_write(rt2x00dev, 18, 0x03);
  6519. rt2800_rfcsr_write(rt2x00dev, 19, 0x4d);
  6520. rt2800_rfcsr_write(rt2x00dev, 20, 0x00);
  6521. rt2800_rfcsr_write(rt2x00dev, 21, 0x8d);
  6522. rt2800_rfcsr_write(rt2x00dev, 22, 0x20);
  6523. rt2800_rfcsr_write(rt2x00dev, 23, 0x0b);
  6524. rt2800_rfcsr_write(rt2x00dev, 24, 0x44);
  6525. rt2800_rfcsr_write(rt2x00dev, 25, 0x80);
  6526. rt2800_rfcsr_write(rt2x00dev, 26, 0x82);
  6527. rt2800_rfcsr_write(rt2x00dev, 27, 0x09);
  6528. rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
  6529. rt2800_rfcsr_write(rt2x00dev, 29, 0x10);
  6530. rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
  6531. rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
  6532. rt2800_rfcsr_write(rt2x00dev, 32, 0x20);
  6533. rt2800_rfcsr_write(rt2x00dev, 33, 0xC0);
  6534. rt2800_rfcsr_write(rt2x00dev, 34, 0x07);
  6535. rt2800_rfcsr_write(rt2x00dev, 35, 0x12);
  6536. rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
  6537. rt2800_rfcsr_write(rt2x00dev, 37, 0x08);
  6538. rt2800_rfcsr_write(rt2x00dev, 38, 0x89);
  6539. rt2800_rfcsr_write(rt2x00dev, 39, 0x1b);
  6540. rt2800_rfcsr_write(rt2x00dev, 40, 0x0f);
  6541. rt2800_rfcsr_write(rt2x00dev, 41, 0xbb);
  6542. rt2800_rfcsr_write(rt2x00dev, 42, 0xd5);
  6543. rt2800_rfcsr_write(rt2x00dev, 43, 0x9b);
  6544. rt2800_rfcsr_write(rt2x00dev, 44, 0x0e);
  6545. rt2800_rfcsr_write(rt2x00dev, 45, 0xa2);
  6546. rt2800_rfcsr_write(rt2x00dev, 46, 0x73);
  6547. rt2800_rfcsr_write(rt2x00dev, 47, 0x0c);
  6548. rt2800_rfcsr_write(rt2x00dev, 48, 0x10);
  6549. rt2800_rfcsr_write(rt2x00dev, 49, 0x94);
  6550. rt2800_rfcsr_write(rt2x00dev, 50, 0x94);
  6551. rt2800_rfcsr_write(rt2x00dev, 51, 0x3a);
  6552. rt2800_rfcsr_write(rt2x00dev, 52, 0x48);
  6553. rt2800_rfcsr_write(rt2x00dev, 53, 0x44);
  6554. rt2800_rfcsr_write(rt2x00dev, 54, 0x38);
  6555. rt2800_rfcsr_write(rt2x00dev, 55, 0x43);
  6556. rt2800_rfcsr_write(rt2x00dev, 56, 0xa1);
  6557. rt2800_rfcsr_write(rt2x00dev, 57, 0x00);
  6558. rt2800_rfcsr_write(rt2x00dev, 58, 0x39);
  6559. rt2800_rfcsr_write(rt2x00dev, 59, 0x07);
  6560. rt2800_rfcsr_write(rt2x00dev, 60, 0x45);
  6561. rt2800_rfcsr_write(rt2x00dev, 61, 0x91);
  6562. rt2800_rfcsr_write(rt2x00dev, 62, 0x39);
  6563. rt2800_rfcsr_write(rt2x00dev, 63, 0x07);
  6564. rt2800_normal_mode_setup_5xxx(rt2x00dev);
  6565. rt2800_led_open_drain_enable(rt2x00dev);
  6566. }
  6567. static void rt2800_init_rfcsr_5592(struct rt2x00_dev *rt2x00dev)
  6568. {
  6569. rt2800_rf_init_calibration(rt2x00dev, 30);
  6570. rt2800_rfcsr_write(rt2x00dev, 1, 0x3F);
  6571. rt2800_rfcsr_write(rt2x00dev, 3, 0x08);
  6572. rt2800_rfcsr_write(rt2x00dev, 5, 0x10);
  6573. rt2800_rfcsr_write(rt2x00dev, 6, 0xE4);
  6574. rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
  6575. rt2800_rfcsr_write(rt2x00dev, 14, 0x00);
  6576. rt2800_rfcsr_write(rt2x00dev, 15, 0x00);
  6577. rt2800_rfcsr_write(rt2x00dev, 16, 0x00);
  6578. rt2800_rfcsr_write(rt2x00dev, 18, 0x03);
  6579. rt2800_rfcsr_write(rt2x00dev, 19, 0x4D);
  6580. rt2800_rfcsr_write(rt2x00dev, 20, 0x10);
  6581. rt2800_rfcsr_write(rt2x00dev, 21, 0x8D);
  6582. rt2800_rfcsr_write(rt2x00dev, 26, 0x82);
  6583. rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
  6584. rt2800_rfcsr_write(rt2x00dev, 29, 0x10);
  6585. rt2800_rfcsr_write(rt2x00dev, 33, 0xC0);
  6586. rt2800_rfcsr_write(rt2x00dev, 34, 0x07);
  6587. rt2800_rfcsr_write(rt2x00dev, 35, 0x12);
  6588. rt2800_rfcsr_write(rt2x00dev, 47, 0x0C);
  6589. rt2800_rfcsr_write(rt2x00dev, 53, 0x22);
  6590. rt2800_rfcsr_write(rt2x00dev, 63, 0x07);
  6591. rt2800_rfcsr_write(rt2x00dev, 2, 0x80);
  6592. msleep(1);
  6593. rt2800_freq_cal_mode1(rt2x00dev);
  6594. /* Enable DC filter */
  6595. if (rt2x00_rt_rev_gte(rt2x00dev, RT5592, REV_RT5592C))
  6596. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  6597. rt2800_normal_mode_setup_5xxx(rt2x00dev);
  6598. if (rt2x00_rt_rev_lt(rt2x00dev, RT5592, REV_RT5592C))
  6599. rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
  6600. rt2800_led_open_drain_enable(rt2x00dev);
  6601. }
  6602. static void rt2800_bbp_core_soft_reset(struct rt2x00_dev *rt2x00dev,
  6603. bool set_bw, bool is_ht40)
  6604. {
  6605. u8 bbp_val;
  6606. bbp_val = rt2800_bbp_read(rt2x00dev, 21);
  6607. bbp_val |= 0x1;
  6608. rt2800_bbp_write(rt2x00dev, 21, bbp_val);
  6609. usleep_range(100, 200);
  6610. if (set_bw) {
  6611. bbp_val = rt2800_bbp_read(rt2x00dev, 4);
  6612. rt2x00_set_field8(&bbp_val, BBP4_BANDWIDTH, 2 * is_ht40);
  6613. rt2800_bbp_write(rt2x00dev, 4, bbp_val);
  6614. usleep_range(100, 200);
  6615. }
  6616. bbp_val = rt2800_bbp_read(rt2x00dev, 21);
  6617. bbp_val &= (~0x1);
  6618. rt2800_bbp_write(rt2x00dev, 21, bbp_val);
  6619. usleep_range(100, 200);
  6620. }
  6621. static int rt2800_rf_lp_config(struct rt2x00_dev *rt2x00dev, bool btxcal)
  6622. {
  6623. u8 rf_val;
  6624. if (btxcal)
  6625. rt2800_register_write(rt2x00dev, RF_CONTROL0, 0x04);
  6626. else
  6627. rt2800_register_write(rt2x00dev, RF_CONTROL0, 0x02);
  6628. rt2800_register_write(rt2x00dev, RF_BYPASS0, 0x06);
  6629. rf_val = rt2800_rfcsr_read_bank(rt2x00dev, 5, 17);
  6630. rf_val |= 0x80;
  6631. rt2800_rfcsr_write_bank(rt2x00dev, 5, 17, rf_val);
  6632. if (btxcal) {
  6633. rt2800_rfcsr_write_bank(rt2x00dev, 5, 18, 0xC1);
  6634. rt2800_rfcsr_write_bank(rt2x00dev, 5, 19, 0x20);
  6635. rt2800_rfcsr_write_bank(rt2x00dev, 5, 20, 0x02);
  6636. rf_val = rt2800_rfcsr_read_bank(rt2x00dev, 5, 3);
  6637. rf_val &= (~0x3F);
  6638. rf_val |= 0x3F;
  6639. rt2800_rfcsr_write_bank(rt2x00dev, 5, 3, rf_val);
  6640. rf_val = rt2800_rfcsr_read_bank(rt2x00dev, 5, 4);
  6641. rf_val &= (~0x3F);
  6642. rf_val |= 0x3F;
  6643. rt2800_rfcsr_write_bank(rt2x00dev, 5, 4, rf_val);
  6644. rt2800_rfcsr_write_bank(rt2x00dev, 5, 5, 0x31);
  6645. } else {
  6646. rt2800_rfcsr_write_bank(rt2x00dev, 5, 18, 0xF1);
  6647. rt2800_rfcsr_write_bank(rt2x00dev, 5, 19, 0x18);
  6648. rt2800_rfcsr_write_bank(rt2x00dev, 5, 20, 0x02);
  6649. rf_val = rt2800_rfcsr_read_bank(rt2x00dev, 5, 3);
  6650. rf_val &= (~0x3F);
  6651. rf_val |= 0x34;
  6652. rt2800_rfcsr_write_bank(rt2x00dev, 5, 3, rf_val);
  6653. rf_val = rt2800_rfcsr_read_bank(rt2x00dev, 5, 4);
  6654. rf_val &= (~0x3F);
  6655. rf_val |= 0x34;
  6656. rt2800_rfcsr_write_bank(rt2x00dev, 5, 4, rf_val);
  6657. }
  6658. return 0;
  6659. }
  6660. static char rt2800_lp_tx_filter_bw_cal(struct rt2x00_dev *rt2x00dev)
  6661. {
  6662. unsigned int cnt;
  6663. u8 bbp_val;
  6664. char cal_val;
  6665. rt2800_bbp_dcoc_write(rt2x00dev, 0, 0x82);
  6666. cnt = 0;
  6667. do {
  6668. usleep_range(500, 2000);
  6669. bbp_val = rt2800_bbp_read(rt2x00dev, 159);
  6670. if (bbp_val == 0x02 || cnt == 20)
  6671. break;
  6672. cnt++;
  6673. } while (cnt < 20);
  6674. bbp_val = rt2800_bbp_dcoc_read(rt2x00dev, 0x39);
  6675. cal_val = bbp_val & 0x7F;
  6676. if (cal_val >= 0x40)
  6677. cal_val -= 128;
  6678. return cal_val;
  6679. }
  6680. static void rt2800_bw_filter_calibration(struct rt2x00_dev *rt2x00dev,
  6681. bool btxcal)
  6682. {
  6683. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  6684. u8 tx_agc_fc = 0, rx_agc_fc = 0, cmm_agc_fc;
  6685. u8 filter_target;
  6686. u8 tx_filter_target_20m = 0x09, tx_filter_target_40m = 0x02;
  6687. u8 rx_filter_target_20m = 0x27, rx_filter_target_40m = 0x31;
  6688. int loop = 0, is_ht40, cnt;
  6689. u8 bbp_val, rf_val;
  6690. char cal_r32_init, cal_r32_val, cal_diff;
  6691. u8 saverfb5r00, saverfb5r01, saverfb5r03, saverfb5r04, saverfb5r05;
  6692. u8 saverfb5r06, saverfb5r07;
  6693. u8 saverfb5r08, saverfb5r17, saverfb5r18, saverfb5r19, saverfb5r20;
  6694. u8 saverfb5r37, saverfb5r38, saverfb5r39, saverfb5r40, saverfb5r41;
  6695. u8 saverfb5r42, saverfb5r43, saverfb5r44, saverfb5r45, saverfb5r46;
  6696. u8 saverfb5r58, saverfb5r59;
  6697. u8 savebbp159r0, savebbp159r2, savebbpr23;
  6698. u32 MAC_RF_CONTROL0, MAC_RF_BYPASS0;
  6699. /* Save MAC registers */
  6700. MAC_RF_CONTROL0 = rt2800_register_read(rt2x00dev, RF_CONTROL0);
  6701. MAC_RF_BYPASS0 = rt2800_register_read(rt2x00dev, RF_BYPASS0);
  6702. /* save BBP registers */
  6703. savebbpr23 = rt2800_bbp_read(rt2x00dev, 23);
  6704. savebbp159r0 = rt2800_bbp_dcoc_read(rt2x00dev, 0);
  6705. savebbp159r2 = rt2800_bbp_dcoc_read(rt2x00dev, 2);
  6706. /* Save RF registers */
  6707. saverfb5r00 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 0);
  6708. saverfb5r01 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 1);
  6709. saverfb5r03 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 3);
  6710. saverfb5r04 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 4);
  6711. saverfb5r05 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 5);
  6712. saverfb5r06 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 6);
  6713. saverfb5r07 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 7);
  6714. saverfb5r08 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 8);
  6715. saverfb5r17 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 17);
  6716. saverfb5r18 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 18);
  6717. saverfb5r19 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 19);
  6718. saverfb5r20 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 20);
  6719. saverfb5r37 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 37);
  6720. saverfb5r38 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 38);
  6721. saverfb5r39 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 39);
  6722. saverfb5r40 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 40);
  6723. saverfb5r41 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 41);
  6724. saverfb5r42 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 42);
  6725. saverfb5r43 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 43);
  6726. saverfb5r44 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 44);
  6727. saverfb5r45 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 45);
  6728. saverfb5r46 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 46);
  6729. saverfb5r58 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 58);
  6730. saverfb5r59 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 59);
  6731. rf_val = rt2800_rfcsr_read_bank(rt2x00dev, 5, 0);
  6732. rf_val |= 0x3;
  6733. rt2800_rfcsr_write_bank(rt2x00dev, 5, 0, rf_val);
  6734. rf_val = rt2800_rfcsr_read_bank(rt2x00dev, 5, 1);
  6735. rf_val |= 0x1;
  6736. rt2800_rfcsr_write_bank(rt2x00dev, 5, 1, rf_val);
  6737. cnt = 0;
  6738. do {
  6739. usleep_range(500, 2000);
  6740. rf_val = rt2800_rfcsr_read_bank(rt2x00dev, 5, 1);
  6741. if (((rf_val & 0x1) == 0x00) || (cnt == 40))
  6742. break;
  6743. cnt++;
  6744. } while (cnt < 40);
  6745. rf_val = rt2800_rfcsr_read_bank(rt2x00dev, 5, 0);
  6746. rf_val &= (~0x3);
  6747. rf_val |= 0x1;
  6748. rt2800_rfcsr_write_bank(rt2x00dev, 5, 0, rf_val);
  6749. /* I-3 */
  6750. bbp_val = rt2800_bbp_read(rt2x00dev, 23);
  6751. bbp_val &= (~0x1F);
  6752. bbp_val |= 0x10;
  6753. rt2800_bbp_write(rt2x00dev, 23, bbp_val);
  6754. do {
  6755. /* I-4,5,6,7,8,9 */
  6756. if (loop == 0) {
  6757. is_ht40 = false;
  6758. if (btxcal)
  6759. filter_target = tx_filter_target_20m;
  6760. else
  6761. filter_target = rx_filter_target_20m;
  6762. } else {
  6763. is_ht40 = true;
  6764. if (btxcal)
  6765. filter_target = tx_filter_target_40m;
  6766. else
  6767. filter_target = rx_filter_target_40m;
  6768. }
  6769. rf_val = rt2800_rfcsr_read_bank(rt2x00dev, 5, 8);
  6770. rf_val &= (~0x04);
  6771. if (loop == 1)
  6772. rf_val |= 0x4;
  6773. rt2800_rfcsr_write_bank(rt2x00dev, 5, 8, rf_val);
  6774. rt2800_bbp_core_soft_reset(rt2x00dev, true, is_ht40);
  6775. rt2800_rf_lp_config(rt2x00dev, btxcal);
  6776. if (btxcal) {
  6777. tx_agc_fc = 0;
  6778. rf_val = rt2800_rfcsr_read_bank(rt2x00dev, 5, 58);
  6779. rf_val &= (~0x7F);
  6780. rt2800_rfcsr_write_bank(rt2x00dev, 5, 58, rf_val);
  6781. rf_val = rt2800_rfcsr_read_bank(rt2x00dev, 5, 59);
  6782. rf_val &= (~0x7F);
  6783. rt2800_rfcsr_write_bank(rt2x00dev, 5, 59, rf_val);
  6784. } else {
  6785. rx_agc_fc = 0;
  6786. rf_val = rt2800_rfcsr_read_bank(rt2x00dev, 5, 6);
  6787. rf_val &= (~0x7F);
  6788. rt2800_rfcsr_write_bank(rt2x00dev, 5, 6, rf_val);
  6789. rf_val = rt2800_rfcsr_read_bank(rt2x00dev, 5, 7);
  6790. rf_val &= (~0x7F);
  6791. rt2800_rfcsr_write_bank(rt2x00dev, 5, 7, rf_val);
  6792. }
  6793. usleep_range(1000, 2000);
  6794. bbp_val = rt2800_bbp_dcoc_read(rt2x00dev, 2);
  6795. bbp_val &= (~0x6);
  6796. rt2800_bbp_dcoc_write(rt2x00dev, 2, bbp_val);
  6797. rt2800_bbp_core_soft_reset(rt2x00dev, false, is_ht40);
  6798. cal_r32_init = rt2800_lp_tx_filter_bw_cal(rt2x00dev);
  6799. bbp_val = rt2800_bbp_dcoc_read(rt2x00dev, 2);
  6800. bbp_val |= 0x6;
  6801. rt2800_bbp_dcoc_write(rt2x00dev, 2, bbp_val);
  6802. do_cal:
  6803. if (btxcal) {
  6804. rf_val = rt2800_rfcsr_read_bank(rt2x00dev, 5, 58);
  6805. rf_val &= (~0x7F);
  6806. rf_val |= tx_agc_fc;
  6807. rt2800_rfcsr_write_bank(rt2x00dev, 5, 58, rf_val);
  6808. rf_val = rt2800_rfcsr_read_bank(rt2x00dev, 5, 59);
  6809. rf_val &= (~0x7F);
  6810. rf_val |= tx_agc_fc;
  6811. rt2800_rfcsr_write_bank(rt2x00dev, 5, 59, rf_val);
  6812. } else {
  6813. rf_val = rt2800_rfcsr_read_bank(rt2x00dev, 5, 6);
  6814. rf_val &= (~0x7F);
  6815. rf_val |= rx_agc_fc;
  6816. rt2800_rfcsr_write_bank(rt2x00dev, 5, 6, rf_val);
  6817. rf_val = rt2800_rfcsr_read_bank(rt2x00dev, 5, 7);
  6818. rf_val &= (~0x7F);
  6819. rf_val |= rx_agc_fc;
  6820. rt2800_rfcsr_write_bank(rt2x00dev, 5, 7, rf_val);
  6821. }
  6822. usleep_range(500, 1000);
  6823. rt2800_bbp_core_soft_reset(rt2x00dev, false, is_ht40);
  6824. cal_r32_val = rt2800_lp_tx_filter_bw_cal(rt2x00dev);
  6825. cal_diff = cal_r32_init - cal_r32_val;
  6826. if (btxcal)
  6827. cmm_agc_fc = tx_agc_fc;
  6828. else
  6829. cmm_agc_fc = rx_agc_fc;
  6830. if (((cal_diff > filter_target) && (cmm_agc_fc == 0)) ||
  6831. ((cal_diff < filter_target) && (cmm_agc_fc == 0x3f))) {
  6832. if (btxcal)
  6833. tx_agc_fc = 0;
  6834. else
  6835. rx_agc_fc = 0;
  6836. } else if ((cal_diff <= filter_target) && (cmm_agc_fc < 0x3f)) {
  6837. if (btxcal)
  6838. tx_agc_fc++;
  6839. else
  6840. rx_agc_fc++;
  6841. goto do_cal;
  6842. }
  6843. if (btxcal) {
  6844. if (loop == 0)
  6845. drv_data->tx_calibration_bw20 = tx_agc_fc;
  6846. else
  6847. drv_data->tx_calibration_bw40 = tx_agc_fc;
  6848. } else {
  6849. if (loop == 0)
  6850. drv_data->rx_calibration_bw20 = rx_agc_fc;
  6851. else
  6852. drv_data->rx_calibration_bw40 = rx_agc_fc;
  6853. }
  6854. loop++;
  6855. } while (loop <= 1);
  6856. rt2800_rfcsr_write_bank(rt2x00dev, 5, 0, saverfb5r00);
  6857. rt2800_rfcsr_write_bank(rt2x00dev, 5, 1, saverfb5r01);
  6858. rt2800_rfcsr_write_bank(rt2x00dev, 5, 3, saverfb5r03);
  6859. rt2800_rfcsr_write_bank(rt2x00dev, 5, 4, saverfb5r04);
  6860. rt2800_rfcsr_write_bank(rt2x00dev, 5, 5, saverfb5r05);
  6861. rt2800_rfcsr_write_bank(rt2x00dev, 5, 6, saverfb5r06);
  6862. rt2800_rfcsr_write_bank(rt2x00dev, 5, 7, saverfb5r07);
  6863. rt2800_rfcsr_write_bank(rt2x00dev, 5, 8, saverfb5r08);
  6864. rt2800_rfcsr_write_bank(rt2x00dev, 5, 17, saverfb5r17);
  6865. rt2800_rfcsr_write_bank(rt2x00dev, 5, 18, saverfb5r18);
  6866. rt2800_rfcsr_write_bank(rt2x00dev, 5, 19, saverfb5r19);
  6867. rt2800_rfcsr_write_bank(rt2x00dev, 5, 20, saverfb5r20);
  6868. rt2800_rfcsr_write_bank(rt2x00dev, 5, 37, saverfb5r37);
  6869. rt2800_rfcsr_write_bank(rt2x00dev, 5, 38, saverfb5r38);
  6870. rt2800_rfcsr_write_bank(rt2x00dev, 5, 39, saverfb5r39);
  6871. rt2800_rfcsr_write_bank(rt2x00dev, 5, 40, saverfb5r40);
  6872. rt2800_rfcsr_write_bank(rt2x00dev, 5, 41, saverfb5r41);
  6873. rt2800_rfcsr_write_bank(rt2x00dev, 5, 42, saverfb5r42);
  6874. rt2800_rfcsr_write_bank(rt2x00dev, 5, 43, saverfb5r43);
  6875. rt2800_rfcsr_write_bank(rt2x00dev, 5, 44, saverfb5r44);
  6876. rt2800_rfcsr_write_bank(rt2x00dev, 5, 45, saverfb5r45);
  6877. rt2800_rfcsr_write_bank(rt2x00dev, 5, 46, saverfb5r46);
  6878. rt2800_rfcsr_write_bank(rt2x00dev, 5, 58, saverfb5r58);
  6879. rt2800_rfcsr_write_bank(rt2x00dev, 5, 59, saverfb5r59);
  6880. rt2800_bbp_write(rt2x00dev, 23, savebbpr23);
  6881. rt2800_bbp_dcoc_write(rt2x00dev, 0, savebbp159r0);
  6882. rt2800_bbp_dcoc_write(rt2x00dev, 2, savebbp159r2);
  6883. bbp_val = rt2800_bbp_read(rt2x00dev, 4);
  6884. rt2x00_set_field8(&bbp_val, BBP4_BANDWIDTH,
  6885. 2 * test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags));
  6886. rt2800_bbp_write(rt2x00dev, 4, bbp_val);
  6887. rt2800_register_write(rt2x00dev, RF_CONTROL0, MAC_RF_CONTROL0);
  6888. rt2800_register_write(rt2x00dev, RF_BYPASS0, MAC_RF_BYPASS0);
  6889. }
  6890. static void rt2800_init_rfcsr_6352(struct rt2x00_dev *rt2x00dev)
  6891. {
  6892. /* Initialize RF central register to default value */
  6893. rt2800_rfcsr_write(rt2x00dev, 0, 0x02);
  6894. rt2800_rfcsr_write(rt2x00dev, 1, 0x03);
  6895. rt2800_rfcsr_write(rt2x00dev, 2, 0x33);
  6896. rt2800_rfcsr_write(rt2x00dev, 3, 0xFF);
  6897. rt2800_rfcsr_write(rt2x00dev, 4, 0x0C);
  6898. rt2800_rfcsr_write(rt2x00dev, 5, 0x40);
  6899. rt2800_rfcsr_write(rt2x00dev, 6, 0x00);
  6900. rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
  6901. rt2800_rfcsr_write(rt2x00dev, 8, 0x00);
  6902. rt2800_rfcsr_write(rt2x00dev, 9, 0x00);
  6903. rt2800_rfcsr_write(rt2x00dev, 10, 0x00);
  6904. rt2800_rfcsr_write(rt2x00dev, 11, 0x00);
  6905. rt2800_rfcsr_write(rt2x00dev, 12, rt2x00dev->freq_offset);
  6906. rt2800_rfcsr_write(rt2x00dev, 13, 0x00);
  6907. rt2800_rfcsr_write(rt2x00dev, 14, 0x40);
  6908. rt2800_rfcsr_write(rt2x00dev, 15, 0x22);
  6909. rt2800_rfcsr_write(rt2x00dev, 16, 0x4C);
  6910. rt2800_rfcsr_write(rt2x00dev, 17, 0x00);
  6911. rt2800_rfcsr_write(rt2x00dev, 18, 0x00);
  6912. rt2800_rfcsr_write(rt2x00dev, 19, 0x00);
  6913. rt2800_rfcsr_write(rt2x00dev, 20, 0xA0);
  6914. rt2800_rfcsr_write(rt2x00dev, 21, 0x12);
  6915. rt2800_rfcsr_write(rt2x00dev, 22, 0x07);
  6916. rt2800_rfcsr_write(rt2x00dev, 23, 0x13);
  6917. rt2800_rfcsr_write(rt2x00dev, 24, 0xFE);
  6918. rt2800_rfcsr_write(rt2x00dev, 25, 0x24);
  6919. rt2800_rfcsr_write(rt2x00dev, 26, 0x7A);
  6920. rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
  6921. rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
  6922. rt2800_rfcsr_write(rt2x00dev, 29, 0x05);
  6923. rt2800_rfcsr_write(rt2x00dev, 30, 0x00);
  6924. rt2800_rfcsr_write(rt2x00dev, 31, 0x00);
  6925. rt2800_rfcsr_write(rt2x00dev, 32, 0x00);
  6926. rt2800_rfcsr_write(rt2x00dev, 33, 0x00);
  6927. rt2800_rfcsr_write(rt2x00dev, 34, 0x00);
  6928. rt2800_rfcsr_write(rt2x00dev, 35, 0x00);
  6929. rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
  6930. rt2800_rfcsr_write(rt2x00dev, 37, 0x00);
  6931. rt2800_rfcsr_write(rt2x00dev, 38, 0x00);
  6932. rt2800_rfcsr_write(rt2x00dev, 39, 0x00);
  6933. rt2800_rfcsr_write(rt2x00dev, 40, 0x00);
  6934. rt2800_rfcsr_write(rt2x00dev, 41, 0xD0);
  6935. rt2800_rfcsr_write(rt2x00dev, 42, 0x5B);
  6936. rt2800_rfcsr_write(rt2x00dev, 43, 0x00);
  6937. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  6938. if (rt2800_clk_is_20mhz(rt2x00dev))
  6939. rt2800_rfcsr_write(rt2x00dev, 13, 0x03);
  6940. else
  6941. rt2800_rfcsr_write(rt2x00dev, 13, 0x00);
  6942. rt2800_rfcsr_write(rt2x00dev, 14, 0x7C);
  6943. rt2800_rfcsr_write(rt2x00dev, 16, 0x80);
  6944. rt2800_rfcsr_write(rt2x00dev, 17, 0x99);
  6945. rt2800_rfcsr_write(rt2x00dev, 18, 0x99);
  6946. rt2800_rfcsr_write(rt2x00dev, 19, 0x09);
  6947. rt2800_rfcsr_write(rt2x00dev, 20, 0x50);
  6948. rt2800_rfcsr_write(rt2x00dev, 21, 0xB0);
  6949. rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
  6950. rt2800_rfcsr_write(rt2x00dev, 23, 0x06);
  6951. rt2800_rfcsr_write(rt2x00dev, 24, 0x00);
  6952. rt2800_rfcsr_write(rt2x00dev, 25, 0x00);
  6953. rt2800_rfcsr_write(rt2x00dev, 26, 0x5D);
  6954. rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
  6955. rt2800_rfcsr_write(rt2x00dev, 28, 0x61);
  6956. rt2800_rfcsr_write(rt2x00dev, 29, 0xB5);
  6957. rt2800_rfcsr_write(rt2x00dev, 43, 0x02);
  6958. rt2800_rfcsr_write(rt2x00dev, 28, 0x62);
  6959. rt2800_rfcsr_write(rt2x00dev, 29, 0xAD);
  6960. rt2800_rfcsr_write(rt2x00dev, 39, 0x80);
  6961. /* Initialize RF channel register to default value */
  6962. rt2800_rfcsr_write_chanreg(rt2x00dev, 0, 0x03);
  6963. rt2800_rfcsr_write_chanreg(rt2x00dev, 1, 0x00);
  6964. rt2800_rfcsr_write_chanreg(rt2x00dev, 2, 0x00);
  6965. rt2800_rfcsr_write_chanreg(rt2x00dev, 3, 0x00);
  6966. rt2800_rfcsr_write_chanreg(rt2x00dev, 4, 0x00);
  6967. rt2800_rfcsr_write_chanreg(rt2x00dev, 5, 0x08);
  6968. rt2800_rfcsr_write_chanreg(rt2x00dev, 6, 0x00);
  6969. rt2800_rfcsr_write_chanreg(rt2x00dev, 7, 0x51);
  6970. rt2800_rfcsr_write_chanreg(rt2x00dev, 8, 0x53);
  6971. rt2800_rfcsr_write_chanreg(rt2x00dev, 9, 0x16);
  6972. rt2800_rfcsr_write_chanreg(rt2x00dev, 10, 0x61);
  6973. rt2800_rfcsr_write_chanreg(rt2x00dev, 11, 0x53);
  6974. rt2800_rfcsr_write_chanreg(rt2x00dev, 12, 0x22);
  6975. rt2800_rfcsr_write_chanreg(rt2x00dev, 13, 0x3D);
  6976. rt2800_rfcsr_write_chanreg(rt2x00dev, 14, 0x06);
  6977. rt2800_rfcsr_write_chanreg(rt2x00dev, 15, 0x13);
  6978. rt2800_rfcsr_write_chanreg(rt2x00dev, 16, 0x22);
  6979. rt2800_rfcsr_write_chanreg(rt2x00dev, 17, 0x27);
  6980. rt2800_rfcsr_write_chanreg(rt2x00dev, 18, 0x02);
  6981. rt2800_rfcsr_write_chanreg(rt2x00dev, 19, 0xA7);
  6982. rt2800_rfcsr_write_chanreg(rt2x00dev, 20, 0x01);
  6983. rt2800_rfcsr_write_chanreg(rt2x00dev, 21, 0x52);
  6984. rt2800_rfcsr_write_chanreg(rt2x00dev, 22, 0x80);
  6985. rt2800_rfcsr_write_chanreg(rt2x00dev, 23, 0xB3);
  6986. rt2800_rfcsr_write_chanreg(rt2x00dev, 24, 0x00);
  6987. rt2800_rfcsr_write_chanreg(rt2x00dev, 25, 0x00);
  6988. rt2800_rfcsr_write_chanreg(rt2x00dev, 26, 0x00);
  6989. rt2800_rfcsr_write_chanreg(rt2x00dev, 27, 0x00);
  6990. rt2800_rfcsr_write_chanreg(rt2x00dev, 28, 0x5C);
  6991. rt2800_rfcsr_write_chanreg(rt2x00dev, 29, 0x6B);
  6992. rt2800_rfcsr_write_chanreg(rt2x00dev, 30, 0x6B);
  6993. rt2800_rfcsr_write_chanreg(rt2x00dev, 31, 0x31);
  6994. rt2800_rfcsr_write_chanreg(rt2x00dev, 32, 0x5D);
  6995. rt2800_rfcsr_write_chanreg(rt2x00dev, 33, 0x00);
  6996. rt2800_rfcsr_write_chanreg(rt2x00dev, 34, 0xE6);
  6997. rt2800_rfcsr_write_chanreg(rt2x00dev, 35, 0x55);
  6998. rt2800_rfcsr_write_chanreg(rt2x00dev, 36, 0x00);
  6999. rt2800_rfcsr_write_chanreg(rt2x00dev, 37, 0xBB);
  7000. rt2800_rfcsr_write_chanreg(rt2x00dev, 38, 0xB3);
  7001. rt2800_rfcsr_write_chanreg(rt2x00dev, 39, 0xB3);
  7002. rt2800_rfcsr_write_chanreg(rt2x00dev, 40, 0x03);
  7003. rt2800_rfcsr_write_chanreg(rt2x00dev, 41, 0x00);
  7004. rt2800_rfcsr_write_chanreg(rt2x00dev, 42, 0x00);
  7005. rt2800_rfcsr_write_chanreg(rt2x00dev, 43, 0xB3);
  7006. rt2800_rfcsr_write_chanreg(rt2x00dev, 44, 0xD3);
  7007. rt2800_rfcsr_write_chanreg(rt2x00dev, 45, 0xD5);
  7008. rt2800_rfcsr_write_chanreg(rt2x00dev, 46, 0x07);
  7009. rt2800_rfcsr_write_chanreg(rt2x00dev, 47, 0x68);
  7010. rt2800_rfcsr_write_chanreg(rt2x00dev, 48, 0xEF);
  7011. rt2800_rfcsr_write_chanreg(rt2x00dev, 49, 0x1C);
  7012. rt2800_rfcsr_write_chanreg(rt2x00dev, 54, 0x07);
  7013. rt2800_rfcsr_write_chanreg(rt2x00dev, 55, 0xA8);
  7014. rt2800_rfcsr_write_chanreg(rt2x00dev, 56, 0x85);
  7015. rt2800_rfcsr_write_chanreg(rt2x00dev, 57, 0x10);
  7016. rt2800_rfcsr_write_chanreg(rt2x00dev, 58, 0x07);
  7017. rt2800_rfcsr_write_chanreg(rt2x00dev, 59, 0x6A);
  7018. rt2800_rfcsr_write_chanreg(rt2x00dev, 60, 0x85);
  7019. rt2800_rfcsr_write_chanreg(rt2x00dev, 61, 0x10);
  7020. rt2800_rfcsr_write_chanreg(rt2x00dev, 62, 0x1C);
  7021. rt2800_rfcsr_write_chanreg(rt2x00dev, 63, 0x00);
  7022. rt2800_rfcsr_write_bank(rt2x00dev, 6, 45, 0xC5);
  7023. rt2800_rfcsr_write_chanreg(rt2x00dev, 9, 0x47);
  7024. rt2800_rfcsr_write_chanreg(rt2x00dev, 10, 0x71);
  7025. rt2800_rfcsr_write_chanreg(rt2x00dev, 11, 0x33);
  7026. rt2800_rfcsr_write_chanreg(rt2x00dev, 14, 0x0E);
  7027. rt2800_rfcsr_write_chanreg(rt2x00dev, 17, 0x23);
  7028. rt2800_rfcsr_write_chanreg(rt2x00dev, 19, 0xA4);
  7029. rt2800_rfcsr_write_chanreg(rt2x00dev, 20, 0x02);
  7030. rt2800_rfcsr_write_chanreg(rt2x00dev, 21, 0x12);
  7031. rt2800_rfcsr_write_chanreg(rt2x00dev, 28, 0x1C);
  7032. rt2800_rfcsr_write_chanreg(rt2x00dev, 29, 0xEB);
  7033. rt2800_rfcsr_write_chanreg(rt2x00dev, 32, 0x7D);
  7034. rt2800_rfcsr_write_chanreg(rt2x00dev, 34, 0xD6);
  7035. rt2800_rfcsr_write_chanreg(rt2x00dev, 36, 0x08);
  7036. rt2800_rfcsr_write_chanreg(rt2x00dev, 38, 0xB4);
  7037. rt2800_rfcsr_write_chanreg(rt2x00dev, 43, 0xD3);
  7038. rt2800_rfcsr_write_chanreg(rt2x00dev, 44, 0xB3);
  7039. rt2800_rfcsr_write_chanreg(rt2x00dev, 45, 0xD5);
  7040. rt2800_rfcsr_write_chanreg(rt2x00dev, 46, 0x27);
  7041. rt2800_rfcsr_write_bank(rt2x00dev, 4, 47, 0x67);
  7042. rt2800_rfcsr_write_bank(rt2x00dev, 6, 47, 0x69);
  7043. rt2800_rfcsr_write_chanreg(rt2x00dev, 48, 0xFF);
  7044. rt2800_rfcsr_write_bank(rt2x00dev, 4, 54, 0x27);
  7045. rt2800_rfcsr_write_bank(rt2x00dev, 6, 54, 0x20);
  7046. rt2800_rfcsr_write_chanreg(rt2x00dev, 55, 0x66);
  7047. rt2800_rfcsr_write_chanreg(rt2x00dev, 56, 0xFF);
  7048. rt2800_rfcsr_write_chanreg(rt2x00dev, 57, 0x1C);
  7049. rt2800_rfcsr_write_chanreg(rt2x00dev, 58, 0x20);
  7050. rt2800_rfcsr_write_chanreg(rt2x00dev, 59, 0x6B);
  7051. rt2800_rfcsr_write_chanreg(rt2x00dev, 60, 0xF7);
  7052. rt2800_rfcsr_write_chanreg(rt2x00dev, 61, 0x09);
  7053. rt2800_rfcsr_write_chanreg(rt2x00dev, 10, 0x51);
  7054. rt2800_rfcsr_write_chanreg(rt2x00dev, 14, 0x06);
  7055. rt2800_rfcsr_write_chanreg(rt2x00dev, 19, 0xA7);
  7056. rt2800_rfcsr_write_chanreg(rt2x00dev, 28, 0x2C);
  7057. rt2800_rfcsr_write_chanreg(rt2x00dev, 55, 0x64);
  7058. rt2800_rfcsr_write_chanreg(rt2x00dev, 8, 0x51);
  7059. rt2800_rfcsr_write_chanreg(rt2x00dev, 9, 0x36);
  7060. rt2800_rfcsr_write_chanreg(rt2x00dev, 11, 0x53);
  7061. rt2800_rfcsr_write_chanreg(rt2x00dev, 14, 0x16);
  7062. rt2800_rfcsr_write_chanreg(rt2x00dev, 47, 0x6C);
  7063. rt2800_rfcsr_write_chanreg(rt2x00dev, 48, 0xFC);
  7064. rt2800_rfcsr_write_chanreg(rt2x00dev, 49, 0x1F);
  7065. rt2800_rfcsr_write_chanreg(rt2x00dev, 54, 0x27);
  7066. rt2800_rfcsr_write_chanreg(rt2x00dev, 55, 0x66);
  7067. rt2800_rfcsr_write_chanreg(rt2x00dev, 59, 0x6B);
  7068. /* Initialize RF channel register for DRQFN */
  7069. rt2800_rfcsr_write_chanreg(rt2x00dev, 43, 0xD3);
  7070. rt2800_rfcsr_write_chanreg(rt2x00dev, 44, 0xE3);
  7071. rt2800_rfcsr_write_chanreg(rt2x00dev, 45, 0xE5);
  7072. rt2800_rfcsr_write_chanreg(rt2x00dev, 47, 0x28);
  7073. rt2800_rfcsr_write_chanreg(rt2x00dev, 55, 0x68);
  7074. rt2800_rfcsr_write_chanreg(rt2x00dev, 56, 0xF7);
  7075. rt2800_rfcsr_write_chanreg(rt2x00dev, 58, 0x02);
  7076. rt2800_rfcsr_write_chanreg(rt2x00dev, 60, 0xC7);
  7077. /* Initialize RF DC calibration register to default value */
  7078. rt2800_rfcsr_write_dccal(rt2x00dev, 0, 0x47);
  7079. rt2800_rfcsr_write_dccal(rt2x00dev, 1, 0x00);
  7080. rt2800_rfcsr_write_dccal(rt2x00dev, 2, 0x00);
  7081. rt2800_rfcsr_write_dccal(rt2x00dev, 3, 0x00);
  7082. rt2800_rfcsr_write_dccal(rt2x00dev, 4, 0x00);
  7083. rt2800_rfcsr_write_dccal(rt2x00dev, 5, 0x00);
  7084. rt2800_rfcsr_write_dccal(rt2x00dev, 6, 0x10);
  7085. rt2800_rfcsr_write_dccal(rt2x00dev, 7, 0x10);
  7086. rt2800_rfcsr_write_dccal(rt2x00dev, 8, 0x04);
  7087. rt2800_rfcsr_write_dccal(rt2x00dev, 9, 0x00);
  7088. rt2800_rfcsr_write_dccal(rt2x00dev, 10, 0x07);
  7089. rt2800_rfcsr_write_dccal(rt2x00dev, 11, 0x01);
  7090. rt2800_rfcsr_write_dccal(rt2x00dev, 12, 0x07);
  7091. rt2800_rfcsr_write_dccal(rt2x00dev, 13, 0x07);
  7092. rt2800_rfcsr_write_dccal(rt2x00dev, 14, 0x07);
  7093. rt2800_rfcsr_write_dccal(rt2x00dev, 15, 0x20);
  7094. rt2800_rfcsr_write_dccal(rt2x00dev, 16, 0x22);
  7095. rt2800_rfcsr_write_dccal(rt2x00dev, 17, 0x00);
  7096. rt2800_rfcsr_write_dccal(rt2x00dev, 18, 0x00);
  7097. rt2800_rfcsr_write_dccal(rt2x00dev, 19, 0x00);
  7098. rt2800_rfcsr_write_dccal(rt2x00dev, 20, 0x00);
  7099. rt2800_rfcsr_write_dccal(rt2x00dev, 21, 0xF1);
  7100. rt2800_rfcsr_write_dccal(rt2x00dev, 22, 0x11);
  7101. rt2800_rfcsr_write_dccal(rt2x00dev, 23, 0x02);
  7102. rt2800_rfcsr_write_dccal(rt2x00dev, 24, 0x41);
  7103. rt2800_rfcsr_write_dccal(rt2x00dev, 25, 0x20);
  7104. rt2800_rfcsr_write_dccal(rt2x00dev, 26, 0x00);
  7105. rt2800_rfcsr_write_dccal(rt2x00dev, 27, 0xD7);
  7106. rt2800_rfcsr_write_dccal(rt2x00dev, 28, 0xA2);
  7107. rt2800_rfcsr_write_dccal(rt2x00dev, 29, 0x20);
  7108. rt2800_rfcsr_write_dccal(rt2x00dev, 30, 0x49);
  7109. rt2800_rfcsr_write_dccal(rt2x00dev, 31, 0x20);
  7110. rt2800_rfcsr_write_dccal(rt2x00dev, 32, 0x04);
  7111. rt2800_rfcsr_write_dccal(rt2x00dev, 33, 0xF1);
  7112. rt2800_rfcsr_write_dccal(rt2x00dev, 34, 0xA1);
  7113. rt2800_rfcsr_write_dccal(rt2x00dev, 35, 0x01);
  7114. rt2800_rfcsr_write_dccal(rt2x00dev, 41, 0x00);
  7115. rt2800_rfcsr_write_dccal(rt2x00dev, 42, 0x00);
  7116. rt2800_rfcsr_write_dccal(rt2x00dev, 43, 0x00);
  7117. rt2800_rfcsr_write_dccal(rt2x00dev, 44, 0x00);
  7118. rt2800_rfcsr_write_dccal(rt2x00dev, 45, 0x00);
  7119. rt2800_rfcsr_write_dccal(rt2x00dev, 46, 0x00);
  7120. rt2800_rfcsr_write_dccal(rt2x00dev, 47, 0x3E);
  7121. rt2800_rfcsr_write_dccal(rt2x00dev, 48, 0x3D);
  7122. rt2800_rfcsr_write_dccal(rt2x00dev, 49, 0x3E);
  7123. rt2800_rfcsr_write_dccal(rt2x00dev, 50, 0x3D);
  7124. rt2800_rfcsr_write_dccal(rt2x00dev, 51, 0x3E);
  7125. rt2800_rfcsr_write_dccal(rt2x00dev, 52, 0x3D);
  7126. rt2800_rfcsr_write_dccal(rt2x00dev, 53, 0x00);
  7127. rt2800_rfcsr_write_dccal(rt2x00dev, 54, 0x00);
  7128. rt2800_rfcsr_write_dccal(rt2x00dev, 55, 0x00);
  7129. rt2800_rfcsr_write_dccal(rt2x00dev, 56, 0x00);
  7130. rt2800_rfcsr_write_dccal(rt2x00dev, 57, 0x00);
  7131. rt2800_rfcsr_write_dccal(rt2x00dev, 58, 0x10);
  7132. rt2800_rfcsr_write_dccal(rt2x00dev, 59, 0x10);
  7133. rt2800_rfcsr_write_dccal(rt2x00dev, 60, 0x0A);
  7134. rt2800_rfcsr_write_dccal(rt2x00dev, 61, 0x00);
  7135. rt2800_rfcsr_write_dccal(rt2x00dev, 62, 0x00);
  7136. rt2800_rfcsr_write_dccal(rt2x00dev, 63, 0x00);
  7137. rt2800_rfcsr_write_dccal(rt2x00dev, 3, 0x08);
  7138. rt2800_rfcsr_write_dccal(rt2x00dev, 4, 0x04);
  7139. rt2800_rfcsr_write_dccal(rt2x00dev, 5, 0x20);
  7140. rt2800_rfcsr_write_dccal(rt2x00dev, 5, 0x00);
  7141. rt2800_rfcsr_write_dccal(rt2x00dev, 17, 0x7C);
  7142. rt2800_bw_filter_calibration(rt2x00dev, true);
  7143. rt2800_bw_filter_calibration(rt2x00dev, false);
  7144. }
  7145. static void rt2800_init_rfcsr(struct rt2x00_dev *rt2x00dev)
  7146. {
  7147. if (rt2800_is_305x_soc(rt2x00dev)) {
  7148. rt2800_init_rfcsr_305x_soc(rt2x00dev);
  7149. return;
  7150. }
  7151. switch (rt2x00dev->chip.rt) {
  7152. case RT3070:
  7153. case RT3071:
  7154. case RT3090:
  7155. rt2800_init_rfcsr_30xx(rt2x00dev);
  7156. break;
  7157. case RT3290:
  7158. rt2800_init_rfcsr_3290(rt2x00dev);
  7159. break;
  7160. case RT3352:
  7161. rt2800_init_rfcsr_3352(rt2x00dev);
  7162. break;
  7163. case RT3390:
  7164. rt2800_init_rfcsr_3390(rt2x00dev);
  7165. break;
  7166. case RT3572:
  7167. rt2800_init_rfcsr_3572(rt2x00dev);
  7168. break;
  7169. case RT3593:
  7170. rt2800_init_rfcsr_3593(rt2x00dev);
  7171. break;
  7172. case RT5350:
  7173. rt2800_init_rfcsr_5350(rt2x00dev);
  7174. break;
  7175. case RT5390:
  7176. rt2800_init_rfcsr_5390(rt2x00dev);
  7177. break;
  7178. case RT5392:
  7179. rt2800_init_rfcsr_5392(rt2x00dev);
  7180. break;
  7181. case RT5592:
  7182. rt2800_init_rfcsr_5592(rt2x00dev);
  7183. break;
  7184. case RT6352:
  7185. rt2800_init_rfcsr_6352(rt2x00dev);
  7186. break;
  7187. }
  7188. }
  7189. int rt2800_enable_radio(struct rt2x00_dev *rt2x00dev)
  7190. {
  7191. u32 reg;
  7192. u16 word;
  7193. /*
  7194. * Initialize MAC registers.
  7195. */
  7196. if (unlikely(rt2800_wait_wpdma_ready(rt2x00dev) ||
  7197. rt2800_init_registers(rt2x00dev)))
  7198. return -EIO;
  7199. /*
  7200. * Wait BBP/RF to wake up.
  7201. */
  7202. if (unlikely(rt2800_wait_bbp_rf_ready(rt2x00dev)))
  7203. return -EIO;
  7204. /*
  7205. * Send signal during boot time to initialize firmware.
  7206. */
  7207. rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
  7208. rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
  7209. if (rt2x00_is_usb(rt2x00dev))
  7210. rt2800_register_write(rt2x00dev, H2M_INT_SRC, 0);
  7211. rt2800_mcu_request(rt2x00dev, MCU_BOOT_SIGNAL, 0, 0, 0);
  7212. msleep(1);
  7213. /*
  7214. * Make sure BBP is up and running.
  7215. */
  7216. if (unlikely(rt2800_wait_bbp_ready(rt2x00dev)))
  7217. return -EIO;
  7218. /*
  7219. * Initialize BBP/RF registers.
  7220. */
  7221. rt2800_init_bbp(rt2x00dev);
  7222. rt2800_init_rfcsr(rt2x00dev);
  7223. if (rt2x00_is_usb(rt2x00dev) &&
  7224. (rt2x00_rt(rt2x00dev, RT3070) ||
  7225. rt2x00_rt(rt2x00dev, RT3071) ||
  7226. rt2x00_rt(rt2x00dev, RT3572))) {
  7227. udelay(200);
  7228. rt2800_mcu_request(rt2x00dev, MCU_CURRENT, 0, 0, 0);
  7229. udelay(10);
  7230. }
  7231. /*
  7232. * Enable RX.
  7233. */
  7234. reg = rt2800_register_read(rt2x00dev, MAC_SYS_CTRL);
  7235. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 1);
  7236. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 0);
  7237. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
  7238. udelay(50);
  7239. reg = rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG);
  7240. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 1);
  7241. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 1);
  7242. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
  7243. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  7244. reg = rt2800_register_read(rt2x00dev, MAC_SYS_CTRL);
  7245. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 1);
  7246. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 1);
  7247. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
  7248. /*
  7249. * Initialize LED control
  7250. */
  7251. word = rt2800_eeprom_read(rt2x00dev, EEPROM_LED_AG_CONF);
  7252. rt2800_mcu_request(rt2x00dev, MCU_LED_AG_CONF, 0xff,
  7253. word & 0xff, (word >> 8) & 0xff);
  7254. word = rt2800_eeprom_read(rt2x00dev, EEPROM_LED_ACT_CONF);
  7255. rt2800_mcu_request(rt2x00dev, MCU_LED_ACT_CONF, 0xff,
  7256. word & 0xff, (word >> 8) & 0xff);
  7257. word = rt2800_eeprom_read(rt2x00dev, EEPROM_LED_POLARITY);
  7258. rt2800_mcu_request(rt2x00dev, MCU_LED_LED_POLARITY, 0xff,
  7259. word & 0xff, (word >> 8) & 0xff);
  7260. return 0;
  7261. }
  7262. EXPORT_SYMBOL_GPL(rt2800_enable_radio);
  7263. void rt2800_disable_radio(struct rt2x00_dev *rt2x00dev)
  7264. {
  7265. u32 reg;
  7266. rt2800_disable_wpdma(rt2x00dev);
  7267. /* Wait for DMA, ignore error */
  7268. rt2800_wait_wpdma_ready(rt2x00dev);
  7269. reg = rt2800_register_read(rt2x00dev, MAC_SYS_CTRL);
  7270. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 0);
  7271. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 0);
  7272. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
  7273. }
  7274. EXPORT_SYMBOL_GPL(rt2800_disable_radio);
  7275. int rt2800_efuse_detect(struct rt2x00_dev *rt2x00dev)
  7276. {
  7277. u32 reg;
  7278. u16 efuse_ctrl_reg;
  7279. if (rt2x00_rt(rt2x00dev, RT3290))
  7280. efuse_ctrl_reg = EFUSE_CTRL_3290;
  7281. else
  7282. efuse_ctrl_reg = EFUSE_CTRL;
  7283. reg = rt2800_register_read(rt2x00dev, efuse_ctrl_reg);
  7284. return rt2x00_get_field32(reg, EFUSE_CTRL_PRESENT);
  7285. }
  7286. EXPORT_SYMBOL_GPL(rt2800_efuse_detect);
  7287. static void rt2800_efuse_read(struct rt2x00_dev *rt2x00dev, unsigned int i)
  7288. {
  7289. u32 reg;
  7290. u16 efuse_ctrl_reg;
  7291. u16 efuse_data0_reg;
  7292. u16 efuse_data1_reg;
  7293. u16 efuse_data2_reg;
  7294. u16 efuse_data3_reg;
  7295. if (rt2x00_rt(rt2x00dev, RT3290)) {
  7296. efuse_ctrl_reg = EFUSE_CTRL_3290;
  7297. efuse_data0_reg = EFUSE_DATA0_3290;
  7298. efuse_data1_reg = EFUSE_DATA1_3290;
  7299. efuse_data2_reg = EFUSE_DATA2_3290;
  7300. efuse_data3_reg = EFUSE_DATA3_3290;
  7301. } else {
  7302. efuse_ctrl_reg = EFUSE_CTRL;
  7303. efuse_data0_reg = EFUSE_DATA0;
  7304. efuse_data1_reg = EFUSE_DATA1;
  7305. efuse_data2_reg = EFUSE_DATA2;
  7306. efuse_data3_reg = EFUSE_DATA3;
  7307. }
  7308. mutex_lock(&rt2x00dev->csr_mutex);
  7309. reg = rt2800_register_read_lock(rt2x00dev, efuse_ctrl_reg);
  7310. rt2x00_set_field32(&reg, EFUSE_CTRL_ADDRESS_IN, i);
  7311. rt2x00_set_field32(&reg, EFUSE_CTRL_MODE, 0);
  7312. rt2x00_set_field32(&reg, EFUSE_CTRL_KICK, 1);
  7313. rt2800_register_write_lock(rt2x00dev, efuse_ctrl_reg, reg);
  7314. /* Wait until the EEPROM has been loaded */
  7315. rt2800_regbusy_read(rt2x00dev, efuse_ctrl_reg, EFUSE_CTRL_KICK, &reg);
  7316. /* Apparently the data is read from end to start */
  7317. reg = rt2800_register_read_lock(rt2x00dev, efuse_data3_reg);
  7318. /* The returned value is in CPU order, but eeprom is le */
  7319. *(u32 *)&rt2x00dev->eeprom[i] = cpu_to_le32(reg);
  7320. reg = rt2800_register_read_lock(rt2x00dev, efuse_data2_reg);
  7321. *(u32 *)&rt2x00dev->eeprom[i + 2] = cpu_to_le32(reg);
  7322. reg = rt2800_register_read_lock(rt2x00dev, efuse_data1_reg);
  7323. *(u32 *)&rt2x00dev->eeprom[i + 4] = cpu_to_le32(reg);
  7324. reg = rt2800_register_read_lock(rt2x00dev, efuse_data0_reg);
  7325. *(u32 *)&rt2x00dev->eeprom[i + 6] = cpu_to_le32(reg);
  7326. mutex_unlock(&rt2x00dev->csr_mutex);
  7327. }
  7328. int rt2800_read_eeprom_efuse(struct rt2x00_dev *rt2x00dev)
  7329. {
  7330. unsigned int i;
  7331. for (i = 0; i < EEPROM_SIZE / sizeof(u16); i += 8)
  7332. rt2800_efuse_read(rt2x00dev, i);
  7333. return 0;
  7334. }
  7335. EXPORT_SYMBOL_GPL(rt2800_read_eeprom_efuse);
  7336. static u8 rt2800_get_txmixer_gain_24g(struct rt2x00_dev *rt2x00dev)
  7337. {
  7338. u16 word;
  7339. if (rt2x00_rt(rt2x00dev, RT3593))
  7340. return 0;
  7341. word = rt2800_eeprom_read(rt2x00dev, EEPROM_TXMIXER_GAIN_BG);
  7342. if ((word & 0x00ff) != 0x00ff)
  7343. return rt2x00_get_field16(word, EEPROM_TXMIXER_GAIN_BG_VAL);
  7344. return 0;
  7345. }
  7346. static u8 rt2800_get_txmixer_gain_5g(struct rt2x00_dev *rt2x00dev)
  7347. {
  7348. u16 word;
  7349. if (rt2x00_rt(rt2x00dev, RT3593))
  7350. return 0;
  7351. word = rt2800_eeprom_read(rt2x00dev, EEPROM_TXMIXER_GAIN_A);
  7352. if ((word & 0x00ff) != 0x00ff)
  7353. return rt2x00_get_field16(word, EEPROM_TXMIXER_GAIN_A_VAL);
  7354. return 0;
  7355. }
  7356. static int rt2800_validate_eeprom(struct rt2x00_dev *rt2x00dev)
  7357. {
  7358. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  7359. u16 word;
  7360. u8 *mac;
  7361. u8 default_lna_gain;
  7362. int retval;
  7363. /*
  7364. * Read the EEPROM.
  7365. */
  7366. retval = rt2800_read_eeprom(rt2x00dev);
  7367. if (retval)
  7368. return retval;
  7369. /*
  7370. * Start validation of the data that has been read.
  7371. */
  7372. mac = rt2800_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
  7373. rt2x00lib_set_mac_address(rt2x00dev, mac);
  7374. word = rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0);
  7375. if (word == 0xffff) {
  7376. rt2x00_set_field16(&word, EEPROM_NIC_CONF0_RXPATH, 2);
  7377. rt2x00_set_field16(&word, EEPROM_NIC_CONF0_TXPATH, 1);
  7378. rt2x00_set_field16(&word, EEPROM_NIC_CONF0_RF_TYPE, RF2820);
  7379. rt2800_eeprom_write(rt2x00dev, EEPROM_NIC_CONF0, word);
  7380. rt2x00_eeprom_dbg(rt2x00dev, "Antenna: 0x%04x\n", word);
  7381. } else if (rt2x00_rt(rt2x00dev, RT2860) ||
  7382. rt2x00_rt(rt2x00dev, RT2872)) {
  7383. /*
  7384. * There is a max of 2 RX streams for RT28x0 series
  7385. */
  7386. if (rt2x00_get_field16(word, EEPROM_NIC_CONF0_RXPATH) > 2)
  7387. rt2x00_set_field16(&word, EEPROM_NIC_CONF0_RXPATH, 2);
  7388. rt2800_eeprom_write(rt2x00dev, EEPROM_NIC_CONF0, word);
  7389. }
  7390. word = rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1);
  7391. if (word == 0xffff) {
  7392. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_HW_RADIO, 0);
  7393. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_EXTERNAL_TX_ALC, 0);
  7394. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_EXTERNAL_LNA_2G, 0);
  7395. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_EXTERNAL_LNA_5G, 0);
  7396. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_CARDBUS_ACCEL, 0);
  7397. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_SB_2G, 0);
  7398. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_SB_5G, 0);
  7399. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_WPS_PBC, 0);
  7400. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_2G, 0);
  7401. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_5G, 0);
  7402. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BROADBAND_EXT_LNA, 0);
  7403. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_ANT_DIVERSITY, 0);
  7404. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_INTERNAL_TX_ALC, 0);
  7405. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BT_COEXIST, 0);
  7406. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_DAC_TEST, 0);
  7407. rt2800_eeprom_write(rt2x00dev, EEPROM_NIC_CONF1, word);
  7408. rt2x00_eeprom_dbg(rt2x00dev, "NIC: 0x%04x\n", word);
  7409. }
  7410. word = rt2800_eeprom_read(rt2x00dev, EEPROM_FREQ);
  7411. if ((word & 0x00ff) == 0x00ff) {
  7412. rt2x00_set_field16(&word, EEPROM_FREQ_OFFSET, 0);
  7413. rt2800_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
  7414. rt2x00_eeprom_dbg(rt2x00dev, "Freq: 0x%04x\n", word);
  7415. }
  7416. if ((word & 0xff00) == 0xff00) {
  7417. rt2x00_set_field16(&word, EEPROM_FREQ_LED_MODE,
  7418. LED_MODE_TXRX_ACTIVITY);
  7419. rt2x00_set_field16(&word, EEPROM_FREQ_LED_POLARITY, 0);
  7420. rt2800_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
  7421. rt2800_eeprom_write(rt2x00dev, EEPROM_LED_AG_CONF, 0x5555);
  7422. rt2800_eeprom_write(rt2x00dev, EEPROM_LED_ACT_CONF, 0x2221);
  7423. rt2800_eeprom_write(rt2x00dev, EEPROM_LED_POLARITY, 0xa9f8);
  7424. rt2x00_eeprom_dbg(rt2x00dev, "Led Mode: 0x%04x\n", word);
  7425. }
  7426. /*
  7427. * During the LNA validation we are going to use
  7428. * lna0 as correct value. Note that EEPROM_LNA
  7429. * is never validated.
  7430. */
  7431. word = rt2800_eeprom_read(rt2x00dev, EEPROM_LNA);
  7432. default_lna_gain = rt2x00_get_field16(word, EEPROM_LNA_A0);
  7433. word = rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_BG);
  7434. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET0)) > 10)
  7435. rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET0, 0);
  7436. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET1)) > 10)
  7437. rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET1, 0);
  7438. rt2800_eeprom_write(rt2x00dev, EEPROM_RSSI_BG, word);
  7439. drv_data->txmixer_gain_24g = rt2800_get_txmixer_gain_24g(rt2x00dev);
  7440. word = rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2);
  7441. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG2_OFFSET2)) > 10)
  7442. rt2x00_set_field16(&word, EEPROM_RSSI_BG2_OFFSET2, 0);
  7443. if (!rt2x00_rt(rt2x00dev, RT3593)) {
  7444. if (rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0x00 ||
  7445. rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0xff)
  7446. rt2x00_set_field16(&word, EEPROM_RSSI_BG2_LNA_A1,
  7447. default_lna_gain);
  7448. }
  7449. rt2800_eeprom_write(rt2x00dev, EEPROM_RSSI_BG2, word);
  7450. drv_data->txmixer_gain_5g = rt2800_get_txmixer_gain_5g(rt2x00dev);
  7451. word = rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_A);
  7452. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET0)) > 10)
  7453. rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET0, 0);
  7454. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET1)) > 10)
  7455. rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET1, 0);
  7456. rt2800_eeprom_write(rt2x00dev, EEPROM_RSSI_A, word);
  7457. word = rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_A2);
  7458. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A2_OFFSET2)) > 10)
  7459. rt2x00_set_field16(&word, EEPROM_RSSI_A2_OFFSET2, 0);
  7460. if (!rt2x00_rt(rt2x00dev, RT3593)) {
  7461. if (rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0x00 ||
  7462. rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0xff)
  7463. rt2x00_set_field16(&word, EEPROM_RSSI_A2_LNA_A2,
  7464. default_lna_gain);
  7465. }
  7466. rt2800_eeprom_write(rt2x00dev, EEPROM_RSSI_A2, word);
  7467. if (rt2x00_rt(rt2x00dev, RT3593)) {
  7468. word = rt2800_eeprom_read(rt2x00dev, EEPROM_EXT_LNA2);
  7469. if (rt2x00_get_field16(word, EEPROM_EXT_LNA2_A1) == 0x00 ||
  7470. rt2x00_get_field16(word, EEPROM_EXT_LNA2_A1) == 0xff)
  7471. rt2x00_set_field16(&word, EEPROM_EXT_LNA2_A1,
  7472. default_lna_gain);
  7473. if (rt2x00_get_field16(word, EEPROM_EXT_LNA2_A2) == 0x00 ||
  7474. rt2x00_get_field16(word, EEPROM_EXT_LNA2_A2) == 0xff)
  7475. rt2x00_set_field16(&word, EEPROM_EXT_LNA2_A1,
  7476. default_lna_gain);
  7477. rt2800_eeprom_write(rt2x00dev, EEPROM_EXT_LNA2, word);
  7478. }
  7479. return 0;
  7480. }
  7481. static int rt2800_init_eeprom(struct rt2x00_dev *rt2x00dev)
  7482. {
  7483. u16 value;
  7484. u16 eeprom;
  7485. u16 rf;
  7486. /*
  7487. * Read EEPROM word for configuration.
  7488. */
  7489. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0);
  7490. /*
  7491. * Identify RF chipset by EEPROM value
  7492. * RT28xx/RT30xx: defined in "EEPROM_NIC_CONF0_RF_TYPE" field
  7493. * RT53xx: defined in "EEPROM_CHIP_ID" field
  7494. */
  7495. if (rt2x00_rt(rt2x00dev, RT3290) ||
  7496. rt2x00_rt(rt2x00dev, RT5390) ||
  7497. rt2x00_rt(rt2x00dev, RT5392) ||
  7498. rt2x00_rt(rt2x00dev, RT6352))
  7499. rf = rt2800_eeprom_read(rt2x00dev, EEPROM_CHIP_ID);
  7500. else if (rt2x00_rt(rt2x00dev, RT3352))
  7501. rf = RF3322;
  7502. else if (rt2x00_rt(rt2x00dev, RT5350))
  7503. rf = RF5350;
  7504. else
  7505. rf = rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RF_TYPE);
  7506. switch (rf) {
  7507. case RF2820:
  7508. case RF2850:
  7509. case RF2720:
  7510. case RF2750:
  7511. case RF3020:
  7512. case RF2020:
  7513. case RF3021:
  7514. case RF3022:
  7515. case RF3052:
  7516. case RF3053:
  7517. case RF3070:
  7518. case RF3290:
  7519. case RF3320:
  7520. case RF3322:
  7521. case RF5350:
  7522. case RF5360:
  7523. case RF5362:
  7524. case RF5370:
  7525. case RF5372:
  7526. case RF5390:
  7527. case RF5392:
  7528. case RF5592:
  7529. case RF7620:
  7530. break;
  7531. default:
  7532. rt2x00_err(rt2x00dev, "Invalid RF chipset 0x%04x detected\n",
  7533. rf);
  7534. return -ENODEV;
  7535. }
  7536. rt2x00_set_rf(rt2x00dev, rf);
  7537. /*
  7538. * Identify default antenna configuration.
  7539. */
  7540. rt2x00dev->default_ant.tx_chain_num =
  7541. rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH);
  7542. rt2x00dev->default_ant.rx_chain_num =
  7543. rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH);
  7544. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1);
  7545. if (rt2x00_rt(rt2x00dev, RT3070) ||
  7546. rt2x00_rt(rt2x00dev, RT3090) ||
  7547. rt2x00_rt(rt2x00dev, RT3352) ||
  7548. rt2x00_rt(rt2x00dev, RT3390)) {
  7549. value = rt2x00_get_field16(eeprom,
  7550. EEPROM_NIC_CONF1_ANT_DIVERSITY);
  7551. switch (value) {
  7552. case 0:
  7553. case 1:
  7554. case 2:
  7555. rt2x00dev->default_ant.tx = ANTENNA_A;
  7556. rt2x00dev->default_ant.rx = ANTENNA_A;
  7557. break;
  7558. case 3:
  7559. rt2x00dev->default_ant.tx = ANTENNA_A;
  7560. rt2x00dev->default_ant.rx = ANTENNA_B;
  7561. break;
  7562. }
  7563. } else {
  7564. rt2x00dev->default_ant.tx = ANTENNA_A;
  7565. rt2x00dev->default_ant.rx = ANTENNA_A;
  7566. }
  7567. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390R)) {
  7568. rt2x00dev->default_ant.tx = ANTENNA_HW_DIVERSITY; /* Unused */
  7569. rt2x00dev->default_ant.rx = ANTENNA_HW_DIVERSITY; /* Unused */
  7570. }
  7571. /*
  7572. * Determine external LNA informations.
  7573. */
  7574. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_EXTERNAL_LNA_5G))
  7575. __set_bit(CAPABILITY_EXTERNAL_LNA_A, &rt2x00dev->cap_flags);
  7576. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_EXTERNAL_LNA_2G))
  7577. __set_bit(CAPABILITY_EXTERNAL_LNA_BG, &rt2x00dev->cap_flags);
  7578. /*
  7579. * Detect if this device has an hardware controlled radio.
  7580. */
  7581. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_HW_RADIO))
  7582. __set_bit(CAPABILITY_HW_BUTTON, &rt2x00dev->cap_flags);
  7583. /*
  7584. * Detect if this device has Bluetooth co-existence.
  7585. */
  7586. if (!rt2x00_rt(rt2x00dev, RT3352) &&
  7587. rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_BT_COEXIST))
  7588. __set_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags);
  7589. /*
  7590. * Read frequency offset and RF programming sequence.
  7591. */
  7592. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_FREQ);
  7593. rt2x00dev->freq_offset = rt2x00_get_field16(eeprom, EEPROM_FREQ_OFFSET);
  7594. /*
  7595. * Store led settings, for correct led behaviour.
  7596. */
  7597. #ifdef CONFIG_RT2X00_LIB_LEDS
  7598. rt2800_init_led(rt2x00dev, &rt2x00dev->led_radio, LED_TYPE_RADIO);
  7599. rt2800_init_led(rt2x00dev, &rt2x00dev->led_assoc, LED_TYPE_ASSOC);
  7600. rt2800_init_led(rt2x00dev, &rt2x00dev->led_qual, LED_TYPE_QUALITY);
  7601. rt2x00dev->led_mcu_reg = eeprom;
  7602. #endif /* CONFIG_RT2X00_LIB_LEDS */
  7603. /*
  7604. * Check if support EIRP tx power limit feature.
  7605. */
  7606. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_EIRP_MAX_TX_POWER);
  7607. if (rt2x00_get_field16(eeprom, EEPROM_EIRP_MAX_TX_POWER_2GHZ) <
  7608. EIRP_MAX_TX_POWER_LIMIT)
  7609. __set_bit(CAPABILITY_POWER_LIMIT, &rt2x00dev->cap_flags);
  7610. /*
  7611. * Detect if device uses internal or external PA
  7612. */
  7613. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1);
  7614. if (rt2x00_rt(rt2x00dev, RT3352)) {
  7615. if (rt2x00_get_field16(eeprom,
  7616. EEPROM_NIC_CONF1_EXTERNAL_TX0_PA_3352))
  7617. __set_bit(CAPABILITY_EXTERNAL_PA_TX0,
  7618. &rt2x00dev->cap_flags);
  7619. if (rt2x00_get_field16(eeprom,
  7620. EEPROM_NIC_CONF1_EXTERNAL_TX1_PA_3352))
  7621. __set_bit(CAPABILITY_EXTERNAL_PA_TX1,
  7622. &rt2x00dev->cap_flags);
  7623. }
  7624. return 0;
  7625. }
  7626. /*
  7627. * RF value list for rt28xx
  7628. * Supports: 2.4 GHz (all) & 5.2 GHz (RF2850 & RF2750)
  7629. */
  7630. static const struct rf_channel rf_vals[] = {
  7631. { 1, 0x18402ecc, 0x184c0786, 0x1816b455, 0x1800510b },
  7632. { 2, 0x18402ecc, 0x184c0786, 0x18168a55, 0x1800519f },
  7633. { 3, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800518b },
  7634. { 4, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800519f },
  7635. { 5, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800518b },
  7636. { 6, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800519f },
  7637. { 7, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800518b },
  7638. { 8, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800519f },
  7639. { 9, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800518b },
  7640. { 10, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800519f },
  7641. { 11, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800518b },
  7642. { 12, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800519f },
  7643. { 13, 0x18402ecc, 0x184c079e, 0x18168a55, 0x1800518b },
  7644. { 14, 0x18402ecc, 0x184c07a2, 0x18168a55, 0x18005193 },
  7645. /* 802.11 UNI / HyperLan 2 */
  7646. { 36, 0x18402ecc, 0x184c099a, 0x18158a55, 0x180ed1a3 },
  7647. { 38, 0x18402ecc, 0x184c099e, 0x18158a55, 0x180ed193 },
  7648. { 40, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed183 },
  7649. { 44, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed1a3 },
  7650. { 46, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed18b },
  7651. { 48, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed19b },
  7652. { 52, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed193 },
  7653. { 54, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed1a3 },
  7654. { 56, 0x18402ec8, 0x184c068e, 0x18158a55, 0x180ed18b },
  7655. { 60, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed183 },
  7656. { 62, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed193 },
  7657. { 64, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed1a3 },
  7658. /* 802.11 HyperLan 2 */
  7659. { 100, 0x18402ec8, 0x184c06b2, 0x18178a55, 0x180ed783 },
  7660. { 102, 0x18402ec8, 0x184c06b2, 0x18578a55, 0x180ed793 },
  7661. { 104, 0x18402ec8, 0x185c06b2, 0x18578a55, 0x180ed1a3 },
  7662. { 108, 0x18402ecc, 0x185c0a32, 0x18578a55, 0x180ed193 },
  7663. { 110, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed183 },
  7664. { 112, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed19b },
  7665. { 116, 0x18402ecc, 0x184c0a3a, 0x18178a55, 0x180ed1a3 },
  7666. { 118, 0x18402ecc, 0x184c0a3e, 0x18178a55, 0x180ed193 },
  7667. { 120, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed183 },
  7668. { 124, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed193 },
  7669. { 126, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed15b },
  7670. { 128, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed1a3 },
  7671. { 132, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed18b },
  7672. { 134, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed193 },
  7673. { 136, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed19b },
  7674. { 140, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed183 },
  7675. /* 802.11 UNII */
  7676. { 149, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed1a7 },
  7677. { 151, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed187 },
  7678. { 153, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed18f },
  7679. { 157, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed19f },
  7680. { 159, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed1a7 },
  7681. { 161, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed187 },
  7682. { 165, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed197 },
  7683. { 167, 0x18402ec4, 0x184c03d2, 0x18179855, 0x1815531f },
  7684. { 169, 0x18402ec4, 0x184c03d2, 0x18179855, 0x18155327 },
  7685. { 171, 0x18402ec4, 0x184c03d6, 0x18179855, 0x18155307 },
  7686. { 173, 0x18402ec4, 0x184c03d6, 0x18179855, 0x1815530f },
  7687. /* 802.11 Japan */
  7688. { 184, 0x15002ccc, 0x1500491e, 0x1509be55, 0x150c0a0b },
  7689. { 188, 0x15002ccc, 0x15004922, 0x1509be55, 0x150c0a13 },
  7690. { 192, 0x15002ccc, 0x15004926, 0x1509be55, 0x150c0a1b },
  7691. { 196, 0x15002ccc, 0x1500492a, 0x1509be55, 0x150c0a23 },
  7692. { 208, 0x15002ccc, 0x1500493a, 0x1509be55, 0x150c0a13 },
  7693. { 212, 0x15002ccc, 0x1500493e, 0x1509be55, 0x150c0a1b },
  7694. { 216, 0x15002ccc, 0x15004982, 0x1509be55, 0x150c0a23 },
  7695. };
  7696. /*
  7697. * RF value list for rt3xxx
  7698. * Supports: 2.4 GHz (all) & 5.2 GHz (RF3052 & RF3053)
  7699. */
  7700. static const struct rf_channel rf_vals_3x[] = {
  7701. {1, 241, 2, 2 },
  7702. {2, 241, 2, 7 },
  7703. {3, 242, 2, 2 },
  7704. {4, 242, 2, 7 },
  7705. {5, 243, 2, 2 },
  7706. {6, 243, 2, 7 },
  7707. {7, 244, 2, 2 },
  7708. {8, 244, 2, 7 },
  7709. {9, 245, 2, 2 },
  7710. {10, 245, 2, 7 },
  7711. {11, 246, 2, 2 },
  7712. {12, 246, 2, 7 },
  7713. {13, 247, 2, 2 },
  7714. {14, 248, 2, 4 },
  7715. /* 802.11 UNI / HyperLan 2 */
  7716. {36, 0x56, 0, 4},
  7717. {38, 0x56, 0, 6},
  7718. {40, 0x56, 0, 8},
  7719. {44, 0x57, 0, 0},
  7720. {46, 0x57, 0, 2},
  7721. {48, 0x57, 0, 4},
  7722. {52, 0x57, 0, 8},
  7723. {54, 0x57, 0, 10},
  7724. {56, 0x58, 0, 0},
  7725. {60, 0x58, 0, 4},
  7726. {62, 0x58, 0, 6},
  7727. {64, 0x58, 0, 8},
  7728. /* 802.11 HyperLan 2 */
  7729. {100, 0x5b, 0, 8},
  7730. {102, 0x5b, 0, 10},
  7731. {104, 0x5c, 0, 0},
  7732. {108, 0x5c, 0, 4},
  7733. {110, 0x5c, 0, 6},
  7734. {112, 0x5c, 0, 8},
  7735. {116, 0x5d, 0, 0},
  7736. {118, 0x5d, 0, 2},
  7737. {120, 0x5d, 0, 4},
  7738. {124, 0x5d, 0, 8},
  7739. {126, 0x5d, 0, 10},
  7740. {128, 0x5e, 0, 0},
  7741. {132, 0x5e, 0, 4},
  7742. {134, 0x5e, 0, 6},
  7743. {136, 0x5e, 0, 8},
  7744. {140, 0x5f, 0, 0},
  7745. /* 802.11 UNII */
  7746. {149, 0x5f, 0, 9},
  7747. {151, 0x5f, 0, 11},
  7748. {153, 0x60, 0, 1},
  7749. {157, 0x60, 0, 5},
  7750. {159, 0x60, 0, 7},
  7751. {161, 0x60, 0, 9},
  7752. {165, 0x61, 0, 1},
  7753. {167, 0x61, 0, 3},
  7754. {169, 0x61, 0, 5},
  7755. {171, 0x61, 0, 7},
  7756. {173, 0x61, 0, 9},
  7757. };
  7758. /*
  7759. * RF value list for rt3xxx with Xtal20MHz
  7760. * Supports: 2.4 GHz (all) (RF3322)
  7761. */
  7762. static const struct rf_channel rf_vals_3x_xtal20[] = {
  7763. {1, 0xE2, 2, 0x14},
  7764. {2, 0xE3, 2, 0x14},
  7765. {3, 0xE4, 2, 0x14},
  7766. {4, 0xE5, 2, 0x14},
  7767. {5, 0xE6, 2, 0x14},
  7768. {6, 0xE7, 2, 0x14},
  7769. {7, 0xE8, 2, 0x14},
  7770. {8, 0xE9, 2, 0x14},
  7771. {9, 0xEA, 2, 0x14},
  7772. {10, 0xEB, 2, 0x14},
  7773. {11, 0xEC, 2, 0x14},
  7774. {12, 0xED, 2, 0x14},
  7775. {13, 0xEE, 2, 0x14},
  7776. {14, 0xF0, 2, 0x18},
  7777. };
  7778. static const struct rf_channel rf_vals_5592_xtal20[] = {
  7779. /* Channel, N, K, mod, R */
  7780. {1, 482, 4, 10, 3},
  7781. {2, 483, 4, 10, 3},
  7782. {3, 484, 4, 10, 3},
  7783. {4, 485, 4, 10, 3},
  7784. {5, 486, 4, 10, 3},
  7785. {6, 487, 4, 10, 3},
  7786. {7, 488, 4, 10, 3},
  7787. {8, 489, 4, 10, 3},
  7788. {9, 490, 4, 10, 3},
  7789. {10, 491, 4, 10, 3},
  7790. {11, 492, 4, 10, 3},
  7791. {12, 493, 4, 10, 3},
  7792. {13, 494, 4, 10, 3},
  7793. {14, 496, 8, 10, 3},
  7794. {36, 172, 8, 12, 1},
  7795. {38, 173, 0, 12, 1},
  7796. {40, 173, 4, 12, 1},
  7797. {42, 173, 8, 12, 1},
  7798. {44, 174, 0, 12, 1},
  7799. {46, 174, 4, 12, 1},
  7800. {48, 174, 8, 12, 1},
  7801. {50, 175, 0, 12, 1},
  7802. {52, 175, 4, 12, 1},
  7803. {54, 175, 8, 12, 1},
  7804. {56, 176, 0, 12, 1},
  7805. {58, 176, 4, 12, 1},
  7806. {60, 176, 8, 12, 1},
  7807. {62, 177, 0, 12, 1},
  7808. {64, 177, 4, 12, 1},
  7809. {100, 183, 4, 12, 1},
  7810. {102, 183, 8, 12, 1},
  7811. {104, 184, 0, 12, 1},
  7812. {106, 184, 4, 12, 1},
  7813. {108, 184, 8, 12, 1},
  7814. {110, 185, 0, 12, 1},
  7815. {112, 185, 4, 12, 1},
  7816. {114, 185, 8, 12, 1},
  7817. {116, 186, 0, 12, 1},
  7818. {118, 186, 4, 12, 1},
  7819. {120, 186, 8, 12, 1},
  7820. {122, 187, 0, 12, 1},
  7821. {124, 187, 4, 12, 1},
  7822. {126, 187, 8, 12, 1},
  7823. {128, 188, 0, 12, 1},
  7824. {130, 188, 4, 12, 1},
  7825. {132, 188, 8, 12, 1},
  7826. {134, 189, 0, 12, 1},
  7827. {136, 189, 4, 12, 1},
  7828. {138, 189, 8, 12, 1},
  7829. {140, 190, 0, 12, 1},
  7830. {149, 191, 6, 12, 1},
  7831. {151, 191, 10, 12, 1},
  7832. {153, 192, 2, 12, 1},
  7833. {155, 192, 6, 12, 1},
  7834. {157, 192, 10, 12, 1},
  7835. {159, 193, 2, 12, 1},
  7836. {161, 193, 6, 12, 1},
  7837. {165, 194, 2, 12, 1},
  7838. {184, 164, 0, 12, 1},
  7839. {188, 164, 4, 12, 1},
  7840. {192, 165, 8, 12, 1},
  7841. {196, 166, 0, 12, 1},
  7842. };
  7843. static const struct rf_channel rf_vals_5592_xtal40[] = {
  7844. /* Channel, N, K, mod, R */
  7845. {1, 241, 2, 10, 3},
  7846. {2, 241, 7, 10, 3},
  7847. {3, 242, 2, 10, 3},
  7848. {4, 242, 7, 10, 3},
  7849. {5, 243, 2, 10, 3},
  7850. {6, 243, 7, 10, 3},
  7851. {7, 244, 2, 10, 3},
  7852. {8, 244, 7, 10, 3},
  7853. {9, 245, 2, 10, 3},
  7854. {10, 245, 7, 10, 3},
  7855. {11, 246, 2, 10, 3},
  7856. {12, 246, 7, 10, 3},
  7857. {13, 247, 2, 10, 3},
  7858. {14, 248, 4, 10, 3},
  7859. {36, 86, 4, 12, 1},
  7860. {38, 86, 6, 12, 1},
  7861. {40, 86, 8, 12, 1},
  7862. {42, 86, 10, 12, 1},
  7863. {44, 87, 0, 12, 1},
  7864. {46, 87, 2, 12, 1},
  7865. {48, 87, 4, 12, 1},
  7866. {50, 87, 6, 12, 1},
  7867. {52, 87, 8, 12, 1},
  7868. {54, 87, 10, 12, 1},
  7869. {56, 88, 0, 12, 1},
  7870. {58, 88, 2, 12, 1},
  7871. {60, 88, 4, 12, 1},
  7872. {62, 88, 6, 12, 1},
  7873. {64, 88, 8, 12, 1},
  7874. {100, 91, 8, 12, 1},
  7875. {102, 91, 10, 12, 1},
  7876. {104, 92, 0, 12, 1},
  7877. {106, 92, 2, 12, 1},
  7878. {108, 92, 4, 12, 1},
  7879. {110, 92, 6, 12, 1},
  7880. {112, 92, 8, 12, 1},
  7881. {114, 92, 10, 12, 1},
  7882. {116, 93, 0, 12, 1},
  7883. {118, 93, 2, 12, 1},
  7884. {120, 93, 4, 12, 1},
  7885. {122, 93, 6, 12, 1},
  7886. {124, 93, 8, 12, 1},
  7887. {126, 93, 10, 12, 1},
  7888. {128, 94, 0, 12, 1},
  7889. {130, 94, 2, 12, 1},
  7890. {132, 94, 4, 12, 1},
  7891. {134, 94, 6, 12, 1},
  7892. {136, 94, 8, 12, 1},
  7893. {138, 94, 10, 12, 1},
  7894. {140, 95, 0, 12, 1},
  7895. {149, 95, 9, 12, 1},
  7896. {151, 95, 11, 12, 1},
  7897. {153, 96, 1, 12, 1},
  7898. {155, 96, 3, 12, 1},
  7899. {157, 96, 5, 12, 1},
  7900. {159, 96, 7, 12, 1},
  7901. {161, 96, 9, 12, 1},
  7902. {165, 97, 1, 12, 1},
  7903. {184, 82, 0, 12, 1},
  7904. {188, 82, 4, 12, 1},
  7905. {192, 82, 8, 12, 1},
  7906. {196, 83, 0, 12, 1},
  7907. };
  7908. static const struct rf_channel rf_vals_7620[] = {
  7909. {1, 0x50, 0x99, 0x99, 1},
  7910. {2, 0x50, 0x44, 0x44, 2},
  7911. {3, 0x50, 0xEE, 0xEE, 2},
  7912. {4, 0x50, 0x99, 0x99, 3},
  7913. {5, 0x51, 0x44, 0x44, 0},
  7914. {6, 0x51, 0xEE, 0xEE, 0},
  7915. {7, 0x51, 0x99, 0x99, 1},
  7916. {8, 0x51, 0x44, 0x44, 2},
  7917. {9, 0x51, 0xEE, 0xEE, 2},
  7918. {10, 0x51, 0x99, 0x99, 3},
  7919. {11, 0x52, 0x44, 0x44, 0},
  7920. {12, 0x52, 0xEE, 0xEE, 0},
  7921. {13, 0x52, 0x99, 0x99, 1},
  7922. {14, 0x52, 0x33, 0x33, 3},
  7923. };
  7924. static int rt2800_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
  7925. {
  7926. struct hw_mode_spec *spec = &rt2x00dev->spec;
  7927. struct channel_info *info;
  7928. char *default_power1;
  7929. char *default_power2;
  7930. char *default_power3;
  7931. unsigned int i, tx_chains, rx_chains;
  7932. u32 reg;
  7933. /*
  7934. * Disable powersaving as default.
  7935. */
  7936. rt2x00dev->hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
  7937. /*
  7938. * Change default retry settings to values corresponding more closely
  7939. * to rate[0].count setting of minstrel rate control algorithm.
  7940. */
  7941. rt2x00dev->hw->wiphy->retry_short = 2;
  7942. rt2x00dev->hw->wiphy->retry_long = 2;
  7943. /*
  7944. * Initialize all hw fields.
  7945. */
  7946. ieee80211_hw_set(rt2x00dev->hw, REPORTS_TX_ACK_STATUS);
  7947. ieee80211_hw_set(rt2x00dev->hw, AMPDU_AGGREGATION);
  7948. ieee80211_hw_set(rt2x00dev->hw, PS_NULLFUNC_STACK);
  7949. ieee80211_hw_set(rt2x00dev->hw, SIGNAL_DBM);
  7950. ieee80211_hw_set(rt2x00dev->hw, SUPPORTS_PS);
  7951. /*
  7952. * Don't set IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING for USB devices
  7953. * unless we are capable of sending the buffered frames out after the
  7954. * DTIM transmission using rt2x00lib_beacondone. This will send out
  7955. * multicast and broadcast traffic immediately instead of buffering it
  7956. * infinitly and thus dropping it after some time.
  7957. */
  7958. if (!rt2x00_is_usb(rt2x00dev))
  7959. ieee80211_hw_set(rt2x00dev->hw, HOST_BROADCAST_PS_BUFFERING);
  7960. /* Set MFP if HW crypto is disabled. */
  7961. if (rt2800_hwcrypt_disabled(rt2x00dev))
  7962. ieee80211_hw_set(rt2x00dev->hw, MFP_CAPABLE);
  7963. SET_IEEE80211_DEV(rt2x00dev->hw, rt2x00dev->dev);
  7964. SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
  7965. rt2800_eeprom_addr(rt2x00dev,
  7966. EEPROM_MAC_ADDR_0));
  7967. /*
  7968. * As rt2800 has a global fallback table we cannot specify
  7969. * more then one tx rate per frame but since the hw will
  7970. * try several rates (based on the fallback table) we should
  7971. * initialize max_report_rates to the maximum number of rates
  7972. * we are going to try. Otherwise mac80211 will truncate our
  7973. * reported tx rates and the rc algortihm will end up with
  7974. * incorrect data.
  7975. */
  7976. rt2x00dev->hw->max_rates = 1;
  7977. rt2x00dev->hw->max_report_rates = 7;
  7978. rt2x00dev->hw->max_rate_tries = 1;
  7979. /*
  7980. * Initialize hw_mode information.
  7981. */
  7982. spec->supported_rates = SUPPORT_RATE_CCK | SUPPORT_RATE_OFDM;
  7983. switch (rt2x00dev->chip.rf) {
  7984. case RF2720:
  7985. case RF2820:
  7986. spec->num_channels = 14;
  7987. spec->channels = rf_vals;
  7988. break;
  7989. case RF2750:
  7990. case RF2850:
  7991. spec->num_channels = ARRAY_SIZE(rf_vals);
  7992. spec->channels = rf_vals;
  7993. break;
  7994. case RF2020:
  7995. case RF3020:
  7996. case RF3021:
  7997. case RF3022:
  7998. case RF3070:
  7999. case RF3290:
  8000. case RF3320:
  8001. case RF3322:
  8002. case RF5350:
  8003. case RF5360:
  8004. case RF5362:
  8005. case RF5370:
  8006. case RF5372:
  8007. case RF5390:
  8008. case RF5392:
  8009. spec->num_channels = 14;
  8010. if (rt2800_clk_is_20mhz(rt2x00dev))
  8011. spec->channels = rf_vals_3x_xtal20;
  8012. else
  8013. spec->channels = rf_vals_3x;
  8014. break;
  8015. case RF7620:
  8016. spec->num_channels = ARRAY_SIZE(rf_vals_7620);
  8017. spec->channels = rf_vals_7620;
  8018. break;
  8019. case RF3052:
  8020. case RF3053:
  8021. spec->num_channels = ARRAY_SIZE(rf_vals_3x);
  8022. spec->channels = rf_vals_3x;
  8023. break;
  8024. case RF5592:
  8025. reg = rt2800_register_read(rt2x00dev, MAC_DEBUG_INDEX);
  8026. if (rt2x00_get_field32(reg, MAC_DEBUG_INDEX_XTAL)) {
  8027. spec->num_channels = ARRAY_SIZE(rf_vals_5592_xtal40);
  8028. spec->channels = rf_vals_5592_xtal40;
  8029. } else {
  8030. spec->num_channels = ARRAY_SIZE(rf_vals_5592_xtal20);
  8031. spec->channels = rf_vals_5592_xtal20;
  8032. }
  8033. break;
  8034. }
  8035. if (WARN_ON_ONCE(!spec->channels))
  8036. return -ENODEV;
  8037. spec->supported_bands = SUPPORT_BAND_2GHZ;
  8038. if (spec->num_channels > 14)
  8039. spec->supported_bands |= SUPPORT_BAND_5GHZ;
  8040. /*
  8041. * Initialize HT information.
  8042. */
  8043. if (!rt2x00_rf(rt2x00dev, RF2020))
  8044. spec->ht.ht_supported = true;
  8045. else
  8046. spec->ht.ht_supported = false;
  8047. spec->ht.cap =
  8048. IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
  8049. IEEE80211_HT_CAP_GRN_FLD |
  8050. IEEE80211_HT_CAP_SGI_20 |
  8051. IEEE80211_HT_CAP_SGI_40;
  8052. tx_chains = rt2x00dev->default_ant.tx_chain_num;
  8053. rx_chains = rt2x00dev->default_ant.rx_chain_num;
  8054. if (tx_chains >= 2)
  8055. spec->ht.cap |= IEEE80211_HT_CAP_TX_STBC;
  8056. spec->ht.cap |= rx_chains << IEEE80211_HT_CAP_RX_STBC_SHIFT;
  8057. spec->ht.ampdu_factor = (rx_chains > 1) ? 3 : 2;
  8058. spec->ht.ampdu_density = 4;
  8059. spec->ht.mcs.tx_params = IEEE80211_HT_MCS_TX_DEFINED;
  8060. if (tx_chains != rx_chains) {
  8061. spec->ht.mcs.tx_params |= IEEE80211_HT_MCS_TX_RX_DIFF;
  8062. spec->ht.mcs.tx_params |=
  8063. (tx_chains - 1) << IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT;
  8064. }
  8065. switch (rx_chains) {
  8066. case 3:
  8067. spec->ht.mcs.rx_mask[2] = 0xff;
  8068. case 2:
  8069. spec->ht.mcs.rx_mask[1] = 0xff;
  8070. case 1:
  8071. spec->ht.mcs.rx_mask[0] = 0xff;
  8072. spec->ht.mcs.rx_mask[4] = 0x1; /* MCS32 */
  8073. break;
  8074. }
  8075. /*
  8076. * Create channel information array
  8077. */
  8078. info = kcalloc(spec->num_channels, sizeof(*info), GFP_KERNEL);
  8079. if (!info)
  8080. return -ENOMEM;
  8081. spec->channels_info = info;
  8082. default_power1 = rt2800_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG1);
  8083. default_power2 = rt2800_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG2);
  8084. if (rt2x00dev->default_ant.tx_chain_num > 2)
  8085. default_power3 = rt2800_eeprom_addr(rt2x00dev,
  8086. EEPROM_EXT_TXPOWER_BG3);
  8087. else
  8088. default_power3 = NULL;
  8089. for (i = 0; i < 14; i++) {
  8090. info[i].default_power1 = default_power1[i];
  8091. info[i].default_power2 = default_power2[i];
  8092. if (default_power3)
  8093. info[i].default_power3 = default_power3[i];
  8094. }
  8095. if (spec->num_channels > 14) {
  8096. default_power1 = rt2800_eeprom_addr(rt2x00dev,
  8097. EEPROM_TXPOWER_A1);
  8098. default_power2 = rt2800_eeprom_addr(rt2x00dev,
  8099. EEPROM_TXPOWER_A2);
  8100. if (rt2x00dev->default_ant.tx_chain_num > 2)
  8101. default_power3 =
  8102. rt2800_eeprom_addr(rt2x00dev,
  8103. EEPROM_EXT_TXPOWER_A3);
  8104. else
  8105. default_power3 = NULL;
  8106. for (i = 14; i < spec->num_channels; i++) {
  8107. info[i].default_power1 = default_power1[i - 14];
  8108. info[i].default_power2 = default_power2[i - 14];
  8109. if (default_power3)
  8110. info[i].default_power3 = default_power3[i - 14];
  8111. }
  8112. }
  8113. switch (rt2x00dev->chip.rf) {
  8114. case RF2020:
  8115. case RF3020:
  8116. case RF3021:
  8117. case RF3022:
  8118. case RF3320:
  8119. case RF3052:
  8120. case RF3053:
  8121. case RF3070:
  8122. case RF3290:
  8123. case RF5350:
  8124. case RF5360:
  8125. case RF5362:
  8126. case RF5370:
  8127. case RF5372:
  8128. case RF5390:
  8129. case RF5392:
  8130. case RF5592:
  8131. case RF7620:
  8132. __set_bit(CAPABILITY_VCO_RECALIBRATION, &rt2x00dev->cap_flags);
  8133. break;
  8134. }
  8135. return 0;
  8136. }
  8137. static int rt2800_probe_rt(struct rt2x00_dev *rt2x00dev)
  8138. {
  8139. u32 reg;
  8140. u32 rt;
  8141. u32 rev;
  8142. if (rt2x00_rt(rt2x00dev, RT3290))
  8143. reg = rt2800_register_read(rt2x00dev, MAC_CSR0_3290);
  8144. else
  8145. reg = rt2800_register_read(rt2x00dev, MAC_CSR0);
  8146. rt = rt2x00_get_field32(reg, MAC_CSR0_CHIPSET);
  8147. rev = rt2x00_get_field32(reg, MAC_CSR0_REVISION);
  8148. switch (rt) {
  8149. case RT2860:
  8150. case RT2872:
  8151. case RT2883:
  8152. case RT3070:
  8153. case RT3071:
  8154. case RT3090:
  8155. case RT3290:
  8156. case RT3352:
  8157. case RT3390:
  8158. case RT3572:
  8159. case RT3593:
  8160. case RT5350:
  8161. case RT5390:
  8162. case RT5392:
  8163. case RT5592:
  8164. break;
  8165. default:
  8166. rt2x00_err(rt2x00dev, "Invalid RT chipset 0x%04x, rev %04x detected\n",
  8167. rt, rev);
  8168. return -ENODEV;
  8169. }
  8170. if (rt == RT5390 && rt2x00_is_soc(rt2x00dev))
  8171. rt = RT6352;
  8172. rt2x00_set_rt(rt2x00dev, rt, rev);
  8173. return 0;
  8174. }
  8175. int rt2800_probe_hw(struct rt2x00_dev *rt2x00dev)
  8176. {
  8177. int retval;
  8178. u32 reg;
  8179. retval = rt2800_probe_rt(rt2x00dev);
  8180. if (retval)
  8181. return retval;
  8182. /*
  8183. * Allocate eeprom data.
  8184. */
  8185. retval = rt2800_validate_eeprom(rt2x00dev);
  8186. if (retval)
  8187. return retval;
  8188. retval = rt2800_init_eeprom(rt2x00dev);
  8189. if (retval)
  8190. return retval;
  8191. /*
  8192. * Enable rfkill polling by setting GPIO direction of the
  8193. * rfkill switch GPIO pin correctly.
  8194. */
  8195. reg = rt2800_register_read(rt2x00dev, GPIO_CTRL);
  8196. rt2x00_set_field32(&reg, GPIO_CTRL_DIR2, 1);
  8197. rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
  8198. /*
  8199. * Initialize hw specifications.
  8200. */
  8201. retval = rt2800_probe_hw_mode(rt2x00dev);
  8202. if (retval)
  8203. return retval;
  8204. /*
  8205. * Set device capabilities.
  8206. */
  8207. __set_bit(CAPABILITY_CONTROL_FILTERS, &rt2x00dev->cap_flags);
  8208. __set_bit(CAPABILITY_CONTROL_FILTER_PSPOLL, &rt2x00dev->cap_flags);
  8209. if (!rt2x00_is_usb(rt2x00dev))
  8210. __set_bit(CAPABILITY_PRE_TBTT_INTERRUPT, &rt2x00dev->cap_flags);
  8211. /*
  8212. * Set device requirements.
  8213. */
  8214. if (!rt2x00_is_soc(rt2x00dev))
  8215. __set_bit(REQUIRE_FIRMWARE, &rt2x00dev->cap_flags);
  8216. __set_bit(REQUIRE_L2PAD, &rt2x00dev->cap_flags);
  8217. __set_bit(REQUIRE_TXSTATUS_FIFO, &rt2x00dev->cap_flags);
  8218. if (!rt2800_hwcrypt_disabled(rt2x00dev))
  8219. __set_bit(CAPABILITY_HW_CRYPTO, &rt2x00dev->cap_flags);
  8220. __set_bit(CAPABILITY_LINK_TUNING, &rt2x00dev->cap_flags);
  8221. __set_bit(REQUIRE_HT_TX_DESC, &rt2x00dev->cap_flags);
  8222. if (rt2x00_is_usb(rt2x00dev))
  8223. __set_bit(REQUIRE_PS_AUTOWAKE, &rt2x00dev->cap_flags);
  8224. else {
  8225. __set_bit(REQUIRE_DMA, &rt2x00dev->cap_flags);
  8226. __set_bit(REQUIRE_TASKLET_CONTEXT, &rt2x00dev->cap_flags);
  8227. }
  8228. /*
  8229. * Set the rssi offset.
  8230. */
  8231. rt2x00dev->rssi_offset = DEFAULT_RSSI_OFFSET;
  8232. return 0;
  8233. }
  8234. EXPORT_SYMBOL_GPL(rt2800_probe_hw);
  8235. /*
  8236. * IEEE80211 stack callback functions.
  8237. */
  8238. void rt2800_get_key_seq(struct ieee80211_hw *hw,
  8239. struct ieee80211_key_conf *key,
  8240. struct ieee80211_key_seq *seq)
  8241. {
  8242. struct rt2x00_dev *rt2x00dev = hw->priv;
  8243. struct mac_iveiv_entry iveiv_entry;
  8244. u32 offset;
  8245. if (key->cipher != WLAN_CIPHER_SUITE_TKIP)
  8246. return;
  8247. offset = MAC_IVEIV_ENTRY(key->hw_key_idx);
  8248. rt2800_register_multiread(rt2x00dev, offset,
  8249. &iveiv_entry, sizeof(iveiv_entry));
  8250. memcpy(&seq->tkip.iv16, &iveiv_entry.iv[0], 2);
  8251. memcpy(&seq->tkip.iv32, &iveiv_entry.iv[4], 4);
  8252. }
  8253. EXPORT_SYMBOL_GPL(rt2800_get_key_seq);
  8254. int rt2800_set_rts_threshold(struct ieee80211_hw *hw, u32 value)
  8255. {
  8256. struct rt2x00_dev *rt2x00dev = hw->priv;
  8257. u32 reg;
  8258. bool enabled = (value < IEEE80211_MAX_RTS_THRESHOLD);
  8259. reg = rt2800_register_read(rt2x00dev, TX_RTS_CFG);
  8260. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES, value);
  8261. rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
  8262. reg = rt2800_register_read(rt2x00dev, CCK_PROT_CFG);
  8263. rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, enabled);
  8264. rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
  8265. reg = rt2800_register_read(rt2x00dev, OFDM_PROT_CFG);
  8266. rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, enabled);
  8267. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  8268. reg = rt2800_register_read(rt2x00dev, MM20_PROT_CFG);
  8269. rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, enabled);
  8270. rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
  8271. reg = rt2800_register_read(rt2x00dev, MM40_PROT_CFG);
  8272. rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, enabled);
  8273. rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
  8274. reg = rt2800_register_read(rt2x00dev, GF20_PROT_CFG);
  8275. rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, enabled);
  8276. rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
  8277. reg = rt2800_register_read(rt2x00dev, GF40_PROT_CFG);
  8278. rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, enabled);
  8279. rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
  8280. return 0;
  8281. }
  8282. EXPORT_SYMBOL_GPL(rt2800_set_rts_threshold);
  8283. int rt2800_conf_tx(struct ieee80211_hw *hw,
  8284. struct ieee80211_vif *vif, u16 queue_idx,
  8285. const struct ieee80211_tx_queue_params *params)
  8286. {
  8287. struct rt2x00_dev *rt2x00dev = hw->priv;
  8288. struct data_queue *queue;
  8289. struct rt2x00_field32 field;
  8290. int retval;
  8291. u32 reg;
  8292. u32 offset;
  8293. /*
  8294. * First pass the configuration through rt2x00lib, that will
  8295. * update the queue settings and validate the input. After that
  8296. * we are free to update the registers based on the value
  8297. * in the queue parameter.
  8298. */
  8299. retval = rt2x00mac_conf_tx(hw, vif, queue_idx, params);
  8300. if (retval)
  8301. return retval;
  8302. /*
  8303. * We only need to perform additional register initialization
  8304. * for WMM queues/
  8305. */
  8306. if (queue_idx >= 4)
  8307. return 0;
  8308. queue = rt2x00queue_get_tx_queue(rt2x00dev, queue_idx);
  8309. /* Update WMM TXOP register */
  8310. offset = WMM_TXOP0_CFG + (sizeof(u32) * (!!(queue_idx & 2)));
  8311. field.bit_offset = (queue_idx & 1) * 16;
  8312. field.bit_mask = 0xffff << field.bit_offset;
  8313. reg = rt2800_register_read(rt2x00dev, offset);
  8314. rt2x00_set_field32(&reg, field, queue->txop);
  8315. rt2800_register_write(rt2x00dev, offset, reg);
  8316. /* Update WMM registers */
  8317. field.bit_offset = queue_idx * 4;
  8318. field.bit_mask = 0xf << field.bit_offset;
  8319. reg = rt2800_register_read(rt2x00dev, WMM_AIFSN_CFG);
  8320. rt2x00_set_field32(&reg, field, queue->aifs);
  8321. rt2800_register_write(rt2x00dev, WMM_AIFSN_CFG, reg);
  8322. reg = rt2800_register_read(rt2x00dev, WMM_CWMIN_CFG);
  8323. rt2x00_set_field32(&reg, field, queue->cw_min);
  8324. rt2800_register_write(rt2x00dev, WMM_CWMIN_CFG, reg);
  8325. reg = rt2800_register_read(rt2x00dev, WMM_CWMAX_CFG);
  8326. rt2x00_set_field32(&reg, field, queue->cw_max);
  8327. rt2800_register_write(rt2x00dev, WMM_CWMAX_CFG, reg);
  8328. /* Update EDCA registers */
  8329. offset = EDCA_AC0_CFG + (sizeof(u32) * queue_idx);
  8330. reg = rt2800_register_read(rt2x00dev, offset);
  8331. rt2x00_set_field32(&reg, EDCA_AC0_CFG_TX_OP, queue->txop);
  8332. rt2x00_set_field32(&reg, EDCA_AC0_CFG_AIFSN, queue->aifs);
  8333. rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMIN, queue->cw_min);
  8334. rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMAX, queue->cw_max);
  8335. rt2800_register_write(rt2x00dev, offset, reg);
  8336. return 0;
  8337. }
  8338. EXPORT_SYMBOL_GPL(rt2800_conf_tx);
  8339. u64 rt2800_get_tsf(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
  8340. {
  8341. struct rt2x00_dev *rt2x00dev = hw->priv;
  8342. u64 tsf;
  8343. u32 reg;
  8344. reg = rt2800_register_read(rt2x00dev, TSF_TIMER_DW1);
  8345. tsf = (u64) rt2x00_get_field32(reg, TSF_TIMER_DW1_HIGH_WORD) << 32;
  8346. reg = rt2800_register_read(rt2x00dev, TSF_TIMER_DW0);
  8347. tsf |= rt2x00_get_field32(reg, TSF_TIMER_DW0_LOW_WORD);
  8348. return tsf;
  8349. }
  8350. EXPORT_SYMBOL_GPL(rt2800_get_tsf);
  8351. int rt2800_ampdu_action(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
  8352. struct ieee80211_ampdu_params *params)
  8353. {
  8354. struct ieee80211_sta *sta = params->sta;
  8355. enum ieee80211_ampdu_mlme_action action = params->action;
  8356. u16 tid = params->tid;
  8357. struct rt2x00_sta *sta_priv = (struct rt2x00_sta *)sta->drv_priv;
  8358. int ret = 0;
  8359. /*
  8360. * Don't allow aggregation for stations the hardware isn't aware
  8361. * of because tx status reports for frames to an unknown station
  8362. * always contain wcid=WCID_END+1 and thus we can't distinguish
  8363. * between multiple stations which leads to unwanted situations
  8364. * when the hw reorders frames due to aggregation.
  8365. */
  8366. if (sta_priv->wcid > WCID_END)
  8367. return 1;
  8368. switch (action) {
  8369. case IEEE80211_AMPDU_RX_START:
  8370. case IEEE80211_AMPDU_RX_STOP:
  8371. /*
  8372. * The hw itself takes care of setting up BlockAck mechanisms.
  8373. * So, we only have to allow mac80211 to nagotiate a BlockAck
  8374. * agreement. Once that is done, the hw will BlockAck incoming
  8375. * AMPDUs without further setup.
  8376. */
  8377. break;
  8378. case IEEE80211_AMPDU_TX_START:
  8379. ieee80211_start_tx_ba_cb_irqsafe(vif, sta->addr, tid);
  8380. break;
  8381. case IEEE80211_AMPDU_TX_STOP_CONT:
  8382. case IEEE80211_AMPDU_TX_STOP_FLUSH:
  8383. case IEEE80211_AMPDU_TX_STOP_FLUSH_CONT:
  8384. ieee80211_stop_tx_ba_cb_irqsafe(vif, sta->addr, tid);
  8385. break;
  8386. case IEEE80211_AMPDU_TX_OPERATIONAL:
  8387. break;
  8388. default:
  8389. rt2x00_warn((struct rt2x00_dev *)hw->priv,
  8390. "Unknown AMPDU action\n");
  8391. }
  8392. return ret;
  8393. }
  8394. EXPORT_SYMBOL_GPL(rt2800_ampdu_action);
  8395. int rt2800_get_survey(struct ieee80211_hw *hw, int idx,
  8396. struct survey_info *survey)
  8397. {
  8398. struct rt2x00_dev *rt2x00dev = hw->priv;
  8399. struct ieee80211_conf *conf = &hw->conf;
  8400. u32 idle, busy, busy_ext;
  8401. if (idx != 0)
  8402. return -ENOENT;
  8403. survey->channel = conf->chandef.chan;
  8404. idle = rt2800_register_read(rt2x00dev, CH_IDLE_STA);
  8405. busy = rt2800_register_read(rt2x00dev, CH_BUSY_STA);
  8406. busy_ext = rt2800_register_read(rt2x00dev, CH_BUSY_STA_SEC);
  8407. if (idle || busy) {
  8408. survey->filled = SURVEY_INFO_TIME |
  8409. SURVEY_INFO_TIME_BUSY |
  8410. SURVEY_INFO_TIME_EXT_BUSY;
  8411. survey->time = (idle + busy) / 1000;
  8412. survey->time_busy = busy / 1000;
  8413. survey->time_ext_busy = busy_ext / 1000;
  8414. }
  8415. if (!(hw->conf.flags & IEEE80211_CONF_OFFCHANNEL))
  8416. survey->filled |= SURVEY_INFO_IN_USE;
  8417. return 0;
  8418. }
  8419. EXPORT_SYMBOL_GPL(rt2800_get_survey);
  8420. MODULE_AUTHOR(DRV_PROJECT ", Bartlomiej Zolnierkiewicz");
  8421. MODULE_VERSION(DRV_VERSION);
  8422. MODULE_DESCRIPTION("Ralink RT2800 library");
  8423. MODULE_LICENSE("GPL");