mt76x2_init.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879
  1. /*
  2. * Copyright (C) 2016 Felix Fietkau <nbd@nbd.name>
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include <linux/delay.h>
  17. #include "mt76x2.h"
  18. #include "mt76x2_eeprom.h"
  19. #include "mt76x2_mcu.h"
  20. struct mt76x2_reg_pair {
  21. u32 reg;
  22. u32 value;
  23. };
  24. static bool
  25. mt76x2_wait_for_mac(struct mt76x2_dev *dev)
  26. {
  27. int i;
  28. for (i = 0; i < 500; i++) {
  29. switch (mt76_rr(dev, MT_MAC_CSR0)) {
  30. case 0:
  31. case ~0:
  32. break;
  33. default:
  34. return true;
  35. }
  36. usleep_range(5000, 10000);
  37. }
  38. return false;
  39. }
  40. static bool
  41. wait_for_wpdma(struct mt76x2_dev *dev)
  42. {
  43. return mt76_poll(dev, MT_WPDMA_GLO_CFG,
  44. MT_WPDMA_GLO_CFG_TX_DMA_BUSY |
  45. MT_WPDMA_GLO_CFG_RX_DMA_BUSY,
  46. 0, 1000);
  47. }
  48. static void
  49. mt76x2_mac_pbf_init(struct mt76x2_dev *dev)
  50. {
  51. u32 val;
  52. val = MT_PBF_SYS_CTRL_MCU_RESET |
  53. MT_PBF_SYS_CTRL_DMA_RESET |
  54. MT_PBF_SYS_CTRL_MAC_RESET |
  55. MT_PBF_SYS_CTRL_PBF_RESET |
  56. MT_PBF_SYS_CTRL_ASY_RESET;
  57. mt76_set(dev, MT_PBF_SYS_CTRL, val);
  58. mt76_clear(dev, MT_PBF_SYS_CTRL, val);
  59. mt76_wr(dev, MT_PBF_TX_MAX_PCNT, 0xefef3f1f);
  60. mt76_wr(dev, MT_PBF_RX_MAX_PCNT, 0xfebf);
  61. }
  62. static void
  63. mt76x2_write_reg_pairs(struct mt76x2_dev *dev,
  64. const struct mt76x2_reg_pair *data, int len)
  65. {
  66. while (len > 0) {
  67. mt76_wr(dev, data->reg, data->value);
  68. len--;
  69. data++;
  70. }
  71. }
  72. static void
  73. mt76_write_mac_initvals(struct mt76x2_dev *dev)
  74. {
  75. #define DEFAULT_PROT_CFG \
  76. (FIELD_PREP(MT_PROT_CFG_RATE, 0x2004) | \
  77. FIELD_PREP(MT_PROT_CFG_NAV, 1) | \
  78. FIELD_PREP(MT_PROT_CFG_TXOP_ALLOW, 0x3f) | \
  79. MT_PROT_CFG_RTS_THRESH)
  80. #define DEFAULT_PROT_CFG_20 \
  81. (FIELD_PREP(MT_PROT_CFG_RATE, 0x2004) | \
  82. FIELD_PREP(MT_PROT_CFG_CTRL, 1) | \
  83. FIELD_PREP(MT_PROT_CFG_NAV, 1) | \
  84. FIELD_PREP(MT_PROT_CFG_TXOP_ALLOW, 0x17))
  85. #define DEFAULT_PROT_CFG_40 \
  86. (FIELD_PREP(MT_PROT_CFG_RATE, 0x2084) | \
  87. FIELD_PREP(MT_PROT_CFG_CTRL, 1) | \
  88. FIELD_PREP(MT_PROT_CFG_NAV, 1) | \
  89. FIELD_PREP(MT_PROT_CFG_TXOP_ALLOW, 0x3f))
  90. static const struct mt76x2_reg_pair vals[] = {
  91. /* Copied from MediaTek reference source */
  92. { MT_PBF_SYS_CTRL, 0x00080c00 },
  93. { MT_PBF_CFG, 0x1efebcff },
  94. { MT_FCE_PSE_CTRL, 0x00000001 },
  95. { MT_MAC_SYS_CTRL, 0x0000000c },
  96. { MT_MAX_LEN_CFG, 0x003e3f00 },
  97. { MT_AMPDU_MAX_LEN_20M1S, 0xaaa99887 },
  98. { MT_AMPDU_MAX_LEN_20M2S, 0x000000aa },
  99. { MT_XIFS_TIME_CFG, 0x33a40d0a },
  100. { MT_BKOFF_SLOT_CFG, 0x00000209 },
  101. { MT_TBTT_SYNC_CFG, 0x00422010 },
  102. { MT_PWR_PIN_CFG, 0x00000000 },
  103. { 0x1238, 0x001700c8 },
  104. { MT_TX_SW_CFG0, 0x00101001 },
  105. { MT_TX_SW_CFG1, 0x00010000 },
  106. { MT_TX_SW_CFG2, 0x00000000 },
  107. { MT_TXOP_CTRL_CFG, 0x0400583f },
  108. { MT_TX_RTS_CFG, 0x00100020 },
  109. { MT_TX_TIMEOUT_CFG, 0x000a2290 },
  110. { MT_TX_RETRY_CFG, 0x47f01f0f },
  111. { MT_EXP_ACK_TIME, 0x002c00dc },
  112. { MT_TX_PROT_CFG6, 0xe3f42004 },
  113. { MT_TX_PROT_CFG7, 0xe3f42084 },
  114. { MT_TX_PROT_CFG8, 0xe3f42104 },
  115. { MT_PIFS_TX_CFG, 0x00060fff },
  116. { MT_RX_FILTR_CFG, 0x00015f97 },
  117. { MT_LEGACY_BASIC_RATE, 0x0000017f },
  118. { MT_HT_BASIC_RATE, 0x00004003 },
  119. { MT_PN_PAD_MODE, 0x00000003 },
  120. { MT_TXOP_HLDR_ET, 0x00000002 },
  121. { 0xa44, 0x00000000 },
  122. { MT_HEADER_TRANS_CTRL_REG, 0x00000000 },
  123. { MT_TSO_CTRL, 0x00000000 },
  124. { MT_AUX_CLK_CFG, 0x00000000 },
  125. { MT_DACCLK_EN_DLY_CFG, 0x00000000 },
  126. { MT_TX_ALC_CFG_4, 0x00000000 },
  127. { MT_TX_ALC_VGA3, 0x00000000 },
  128. { MT_TX_PWR_CFG_0, 0x3a3a3a3a },
  129. { MT_TX_PWR_CFG_1, 0x3a3a3a3a },
  130. { MT_TX_PWR_CFG_2, 0x3a3a3a3a },
  131. { MT_TX_PWR_CFG_3, 0x3a3a3a3a },
  132. { MT_TX_PWR_CFG_4, 0x3a3a3a3a },
  133. { MT_TX_PWR_CFG_7, 0x3a3a3a3a },
  134. { MT_TX_PWR_CFG_8, 0x0000003a },
  135. { MT_TX_PWR_CFG_9, 0x0000003a },
  136. { MT_EFUSE_CTRL, 0x0000d000 },
  137. { MT_PAUSE_ENABLE_CONTROL1, 0x0000000a },
  138. { MT_FCE_WLAN_FLOW_CONTROL1, 0x60401c18 },
  139. { MT_WPDMA_DELAY_INT_CFG, 0x94ff0000 },
  140. { MT_TX_SW_CFG3, 0x00000004 },
  141. { MT_HT_FBK_TO_LEGACY, 0x00001818 },
  142. { MT_VHT_HT_FBK_CFG1, 0xedcba980 },
  143. { MT_PROT_AUTO_TX_CFG, 0x00830083 },
  144. { MT_HT_CTRL_CFG, 0x000001ff },
  145. };
  146. struct mt76x2_reg_pair prot_vals[] = {
  147. { MT_CCK_PROT_CFG, DEFAULT_PROT_CFG },
  148. { MT_OFDM_PROT_CFG, DEFAULT_PROT_CFG },
  149. { MT_MM20_PROT_CFG, DEFAULT_PROT_CFG_20 },
  150. { MT_MM40_PROT_CFG, DEFAULT_PROT_CFG_40 },
  151. { MT_GF20_PROT_CFG, DEFAULT_PROT_CFG_20 },
  152. { MT_GF40_PROT_CFG, DEFAULT_PROT_CFG_40 },
  153. };
  154. mt76x2_write_reg_pairs(dev, vals, ARRAY_SIZE(vals));
  155. mt76x2_write_reg_pairs(dev, prot_vals, ARRAY_SIZE(prot_vals));
  156. }
  157. static void
  158. mt76x2_fixup_xtal(struct mt76x2_dev *dev)
  159. {
  160. u16 eep_val;
  161. s8 offset = 0;
  162. eep_val = mt76x2_eeprom_get(dev, MT_EE_XTAL_TRIM_2);
  163. offset = eep_val & 0x7f;
  164. if ((eep_val & 0xff) == 0xff)
  165. offset = 0;
  166. else if (eep_val & 0x80)
  167. offset = 0 - offset;
  168. eep_val >>= 8;
  169. if (eep_val == 0x00 || eep_val == 0xff) {
  170. eep_val = mt76x2_eeprom_get(dev, MT_EE_XTAL_TRIM_1);
  171. eep_val &= 0xff;
  172. if (eep_val == 0x00 || eep_val == 0xff)
  173. eep_val = 0x14;
  174. }
  175. eep_val &= 0x7f;
  176. mt76_rmw_field(dev, MT_XO_CTRL5, MT_XO_CTRL5_C2_VAL, eep_val + offset);
  177. mt76_set(dev, MT_XO_CTRL6, MT_XO_CTRL6_C2_CTRL);
  178. eep_val = mt76x2_eeprom_get(dev, MT_EE_NIC_CONF_2);
  179. switch (FIELD_GET(MT_EE_NIC_CONF_2_XTAL_OPTION, eep_val)) {
  180. case 0:
  181. mt76_wr(dev, MT_XO_CTRL7, 0x5c1fee80);
  182. break;
  183. case 1:
  184. mt76_wr(dev, MT_XO_CTRL7, 0x5c1feed0);
  185. break;
  186. default:
  187. break;
  188. }
  189. }
  190. static void
  191. mt76x2_init_beacon_offsets(struct mt76x2_dev *dev)
  192. {
  193. u16 base = MT_BEACON_BASE;
  194. u32 regs[4] = {};
  195. int i;
  196. for (i = 0; i < 16; i++) {
  197. u16 addr = dev->beacon_offsets[i];
  198. regs[i / 4] |= ((addr - base) / 64) << (8 * (i % 4));
  199. }
  200. for (i = 0; i < 4; i++)
  201. mt76_wr(dev, MT_BCN_OFFSET(i), regs[i]);
  202. }
  203. int mt76x2_mac_reset(struct mt76x2_dev *dev, bool hard)
  204. {
  205. static const u8 null_addr[ETH_ALEN] = {};
  206. const u8 *macaddr = dev->mt76.macaddr;
  207. u32 val;
  208. int i, k;
  209. if (!mt76x2_wait_for_mac(dev))
  210. return -ETIMEDOUT;
  211. val = mt76_rr(dev, MT_WPDMA_GLO_CFG);
  212. val &= ~(MT_WPDMA_GLO_CFG_TX_DMA_EN |
  213. MT_WPDMA_GLO_CFG_TX_DMA_BUSY |
  214. MT_WPDMA_GLO_CFG_RX_DMA_EN |
  215. MT_WPDMA_GLO_CFG_RX_DMA_BUSY |
  216. MT_WPDMA_GLO_CFG_DMA_BURST_SIZE);
  217. val |= FIELD_PREP(MT_WPDMA_GLO_CFG_DMA_BURST_SIZE, 3);
  218. mt76_wr(dev, MT_WPDMA_GLO_CFG, val);
  219. mt76x2_mac_pbf_init(dev);
  220. mt76_write_mac_initvals(dev);
  221. mt76x2_fixup_xtal(dev);
  222. mt76_clear(dev, MT_MAC_SYS_CTRL,
  223. MT_MAC_SYS_CTRL_RESET_CSR |
  224. MT_MAC_SYS_CTRL_RESET_BBP);
  225. if (is_mt7612(dev))
  226. mt76_clear(dev, MT_COEXCFG0, MT_COEXCFG0_COEX_EN);
  227. mt76_set(dev, MT_EXT_CCA_CFG, 0x0000f000);
  228. mt76_clear(dev, MT_TX_ALC_CFG_4, BIT(31));
  229. mt76_wr(dev, MT_RF_BYPASS_0, 0x06000000);
  230. mt76_wr(dev, MT_RF_SETTING_0, 0x08800000);
  231. usleep_range(5000, 10000);
  232. mt76_wr(dev, MT_RF_BYPASS_0, 0x00000000);
  233. mt76_wr(dev, MT_MCU_CLOCK_CTL, 0x1401);
  234. mt76_clear(dev, MT_FCE_L2_STUFF, MT_FCE_L2_STUFF_WR_MPDU_LEN_EN);
  235. mt76_wr(dev, MT_MAC_ADDR_DW0, get_unaligned_le32(macaddr));
  236. mt76_wr(dev, MT_MAC_ADDR_DW1, get_unaligned_le16(macaddr + 4));
  237. mt76_wr(dev, MT_MAC_BSSID_DW0, get_unaligned_le32(macaddr));
  238. mt76_wr(dev, MT_MAC_BSSID_DW1, get_unaligned_le16(macaddr + 4) |
  239. FIELD_PREP(MT_MAC_BSSID_DW1_MBSS_MODE, 3) | /* 8 beacons */
  240. MT_MAC_BSSID_DW1_MBSS_LOCAL_BIT);
  241. /* Fire a pre-TBTT interrupt 8 ms before TBTT */
  242. mt76_rmw_field(dev, MT_INT_TIMER_CFG, MT_INT_TIMER_CFG_PRE_TBTT,
  243. 8 << 4);
  244. mt76_rmw_field(dev, MT_INT_TIMER_CFG, MT_INT_TIMER_CFG_GP_TIMER,
  245. MT_DFS_GP_INTERVAL);
  246. mt76_wr(dev, MT_INT_TIMER_EN, 0);
  247. mt76_wr(dev, MT_BCN_BYPASS_MASK, 0xffff);
  248. if (!hard)
  249. return 0;
  250. for (i = 0; i < 256 / 32; i++)
  251. mt76_wr(dev, MT_WCID_DROP_BASE + i * 4, 0);
  252. for (i = 0; i < 256; i++)
  253. mt76x2_mac_wcid_setup(dev, i, 0, NULL);
  254. for (i = 0; i < 16; i++)
  255. for (k = 0; k < 4; k++)
  256. mt76x2_mac_shared_key_setup(dev, i, k, NULL);
  257. for (i = 0; i < 8; i++) {
  258. mt76x2_mac_set_bssid(dev, i, null_addr);
  259. mt76x2_mac_set_beacon(dev, i, NULL);
  260. }
  261. for (i = 0; i < 16; i++)
  262. mt76_rr(dev, MT_TX_STAT_FIFO);
  263. mt76_wr(dev, MT_CH_TIME_CFG,
  264. MT_CH_TIME_CFG_TIMER_EN |
  265. MT_CH_TIME_CFG_TX_AS_BUSY |
  266. MT_CH_TIME_CFG_RX_AS_BUSY |
  267. MT_CH_TIME_CFG_NAV_AS_BUSY |
  268. MT_CH_TIME_CFG_EIFS_AS_BUSY |
  269. FIELD_PREP(MT_CH_TIME_CFG_CH_TIMER_CLR, 1));
  270. mt76x2_init_beacon_offsets(dev);
  271. mt76x2_set_tx_ackto(dev);
  272. return 0;
  273. }
  274. int mt76x2_mac_start(struct mt76x2_dev *dev)
  275. {
  276. int i;
  277. for (i = 0; i < 16; i++)
  278. mt76_rr(dev, MT_TX_AGG_CNT(i));
  279. for (i = 0; i < 16; i++)
  280. mt76_rr(dev, MT_TX_STAT_FIFO);
  281. memset(dev->aggr_stats, 0, sizeof(dev->aggr_stats));
  282. mt76_wr(dev, MT_MAC_SYS_CTRL, MT_MAC_SYS_CTRL_ENABLE_TX);
  283. wait_for_wpdma(dev);
  284. usleep_range(50, 100);
  285. mt76_set(dev, MT_WPDMA_GLO_CFG,
  286. MT_WPDMA_GLO_CFG_TX_DMA_EN |
  287. MT_WPDMA_GLO_CFG_RX_DMA_EN);
  288. mt76_clear(dev, MT_WPDMA_GLO_CFG, MT_WPDMA_GLO_CFG_TX_WRITEBACK_DONE);
  289. mt76_wr(dev, MT_RX_FILTR_CFG, dev->rxfilter);
  290. mt76_wr(dev, MT_MAC_SYS_CTRL,
  291. MT_MAC_SYS_CTRL_ENABLE_TX |
  292. MT_MAC_SYS_CTRL_ENABLE_RX);
  293. mt76x2_irq_enable(dev, MT_INT_RX_DONE_ALL | MT_INT_TX_DONE_ALL |
  294. MT_INT_TX_STAT);
  295. return 0;
  296. }
  297. void mt76x2_mac_stop(struct mt76x2_dev *dev, bool force)
  298. {
  299. bool stopped = false;
  300. u32 rts_cfg;
  301. int i;
  302. mt76_wr(dev, MT_MAC_SYS_CTRL, 0);
  303. rts_cfg = mt76_rr(dev, MT_TX_RTS_CFG);
  304. mt76_wr(dev, MT_TX_RTS_CFG, rts_cfg & ~MT_TX_RTS_CFG_RETRY_LIMIT);
  305. /* Wait for MAC to become idle */
  306. for (i = 0; i < 300; i++) {
  307. if (mt76_rr(dev, MT_MAC_STATUS) &
  308. (MT_MAC_STATUS_RX | MT_MAC_STATUS_TX))
  309. continue;
  310. if (mt76_rr(dev, MT_BBP(IBI, 12)))
  311. continue;
  312. stopped = true;
  313. break;
  314. }
  315. if (force && !stopped) {
  316. mt76_set(dev, MT_BBP(CORE, 4), BIT(1));
  317. mt76_clear(dev, MT_BBP(CORE, 4), BIT(1));
  318. mt76_set(dev, MT_BBP(CORE, 4), BIT(0));
  319. mt76_clear(dev, MT_BBP(CORE, 4), BIT(0));
  320. }
  321. mt76_wr(dev, MT_TX_RTS_CFG, rts_cfg);
  322. }
  323. void mt76x2_mac_resume(struct mt76x2_dev *dev)
  324. {
  325. mt76_wr(dev, MT_MAC_SYS_CTRL,
  326. MT_MAC_SYS_CTRL_ENABLE_TX |
  327. MT_MAC_SYS_CTRL_ENABLE_RX);
  328. }
  329. static void
  330. mt76x2_power_on_rf_patch(struct mt76x2_dev *dev)
  331. {
  332. mt76_set(dev, 0x10130, BIT(0) | BIT(16));
  333. udelay(1);
  334. mt76_clear(dev, 0x1001c, 0xff);
  335. mt76_set(dev, 0x1001c, 0x30);
  336. mt76_wr(dev, 0x10014, 0x484f);
  337. udelay(1);
  338. mt76_set(dev, 0x10130, BIT(17));
  339. udelay(125);
  340. mt76_clear(dev, 0x10130, BIT(16));
  341. udelay(50);
  342. mt76_set(dev, 0x1014c, BIT(19) | BIT(20));
  343. }
  344. static void
  345. mt76x2_power_on_rf(struct mt76x2_dev *dev, int unit)
  346. {
  347. int shift = unit ? 8 : 0;
  348. /* Enable RF BG */
  349. mt76_set(dev, 0x10130, BIT(0) << shift);
  350. udelay(10);
  351. /* Enable RFDIG LDO/AFE/ABB/ADDA */
  352. mt76_set(dev, 0x10130, (BIT(1) | BIT(3) | BIT(4) | BIT(5)) << shift);
  353. udelay(10);
  354. /* Switch RFDIG power to internal LDO */
  355. mt76_clear(dev, 0x10130, BIT(2) << shift);
  356. udelay(10);
  357. mt76x2_power_on_rf_patch(dev);
  358. mt76_set(dev, 0x530, 0xf);
  359. }
  360. static void
  361. mt76x2_power_on(struct mt76x2_dev *dev)
  362. {
  363. u32 val;
  364. /* Turn on WL MTCMOS */
  365. mt76_set(dev, MT_WLAN_MTC_CTRL, MT_WLAN_MTC_CTRL_MTCMOS_PWR_UP);
  366. val = MT_WLAN_MTC_CTRL_STATE_UP |
  367. MT_WLAN_MTC_CTRL_PWR_ACK |
  368. MT_WLAN_MTC_CTRL_PWR_ACK_S;
  369. mt76_poll(dev, MT_WLAN_MTC_CTRL, val, val, 1000);
  370. mt76_clear(dev, MT_WLAN_MTC_CTRL, 0x7f << 16);
  371. udelay(10);
  372. mt76_clear(dev, MT_WLAN_MTC_CTRL, 0xf << 24);
  373. udelay(10);
  374. mt76_set(dev, MT_WLAN_MTC_CTRL, 0xf << 24);
  375. mt76_clear(dev, MT_WLAN_MTC_CTRL, 0xfff);
  376. /* Turn on AD/DA power down */
  377. mt76_clear(dev, 0x11204, BIT(3));
  378. /* WLAN function enable */
  379. mt76_set(dev, 0x10080, BIT(0));
  380. /* Release BBP software reset */
  381. mt76_clear(dev, 0x10064, BIT(18));
  382. mt76x2_power_on_rf(dev, 0);
  383. mt76x2_power_on_rf(dev, 1);
  384. }
  385. void mt76x2_set_tx_ackto(struct mt76x2_dev *dev)
  386. {
  387. u8 ackto, sifs, slottime = dev->slottime;
  388. slottime += 3 * dev->coverage_class;
  389. sifs = mt76_get_field(dev, MT_XIFS_TIME_CFG,
  390. MT_XIFS_TIME_CFG_OFDM_SIFS);
  391. ackto = slottime + sifs;
  392. mt76_rmw_field(dev, MT_TX_TIMEOUT_CFG,
  393. MT_TX_TIMEOUT_CFG_ACKTO, ackto);
  394. }
  395. static void
  396. mt76x2_set_wlan_state(struct mt76x2_dev *dev, bool enable)
  397. {
  398. u32 val = mt76_rr(dev, MT_WLAN_FUN_CTRL);
  399. if (enable)
  400. val |= (MT_WLAN_FUN_CTRL_WLAN_EN |
  401. MT_WLAN_FUN_CTRL_WLAN_CLK_EN);
  402. else
  403. val &= ~(MT_WLAN_FUN_CTRL_WLAN_EN |
  404. MT_WLAN_FUN_CTRL_WLAN_CLK_EN);
  405. mt76_wr(dev, MT_WLAN_FUN_CTRL, val);
  406. udelay(20);
  407. }
  408. static void
  409. mt76x2_reset_wlan(struct mt76x2_dev *dev, bool enable)
  410. {
  411. u32 val;
  412. val = mt76_rr(dev, MT_WLAN_FUN_CTRL);
  413. val &= ~MT_WLAN_FUN_CTRL_FRC_WL_ANT_SEL;
  414. if (val & MT_WLAN_FUN_CTRL_WLAN_EN) {
  415. val |= MT_WLAN_FUN_CTRL_WLAN_RESET_RF;
  416. mt76_wr(dev, MT_WLAN_FUN_CTRL, val);
  417. udelay(20);
  418. val &= ~MT_WLAN_FUN_CTRL_WLAN_RESET_RF;
  419. }
  420. mt76_wr(dev, MT_WLAN_FUN_CTRL, val);
  421. udelay(20);
  422. mt76x2_set_wlan_state(dev, enable);
  423. }
  424. int mt76x2_init_hardware(struct mt76x2_dev *dev)
  425. {
  426. static const u16 beacon_offsets[16] = {
  427. /* 1024 byte per beacon */
  428. 0xc000,
  429. 0xc400,
  430. 0xc800,
  431. 0xcc00,
  432. 0xd000,
  433. 0xd400,
  434. 0xd800,
  435. 0xdc00,
  436. /* BSS idx 8-15 not used for beacons */
  437. 0xc000,
  438. 0xc000,
  439. 0xc000,
  440. 0xc000,
  441. 0xc000,
  442. 0xc000,
  443. 0xc000,
  444. 0xc000,
  445. };
  446. u32 val;
  447. int ret;
  448. dev->beacon_offsets = beacon_offsets;
  449. tasklet_init(&dev->pre_tbtt_tasklet, mt76x2_pre_tbtt_tasklet,
  450. (unsigned long) dev);
  451. dev->chainmask = 0x202;
  452. dev->global_wcid.idx = 255;
  453. dev->global_wcid.hw_key_idx = -1;
  454. dev->slottime = 9;
  455. val = mt76_rr(dev, MT_WPDMA_GLO_CFG);
  456. val &= MT_WPDMA_GLO_CFG_DMA_BURST_SIZE |
  457. MT_WPDMA_GLO_CFG_BIG_ENDIAN |
  458. MT_WPDMA_GLO_CFG_HDR_SEG_LEN;
  459. val |= MT_WPDMA_GLO_CFG_TX_WRITEBACK_DONE;
  460. mt76_wr(dev, MT_WPDMA_GLO_CFG, val);
  461. mt76x2_reset_wlan(dev, true);
  462. mt76x2_power_on(dev);
  463. ret = mt76x2_eeprom_init(dev);
  464. if (ret)
  465. return ret;
  466. ret = mt76x2_mac_reset(dev, true);
  467. if (ret)
  468. return ret;
  469. dev->rxfilter = mt76_rr(dev, MT_RX_FILTR_CFG);
  470. ret = mt76x2_dma_init(dev);
  471. if (ret)
  472. return ret;
  473. set_bit(MT76_STATE_INITIALIZED, &dev->mt76.state);
  474. ret = mt76x2_mac_start(dev);
  475. if (ret)
  476. return ret;
  477. ret = mt76x2_mcu_init(dev);
  478. if (ret)
  479. return ret;
  480. mt76x2_mac_stop(dev, false);
  481. return 0;
  482. }
  483. void mt76x2_stop_hardware(struct mt76x2_dev *dev)
  484. {
  485. cancel_delayed_work_sync(&dev->cal_work);
  486. cancel_delayed_work_sync(&dev->mac_work);
  487. mt76x2_mcu_set_radio_state(dev, false);
  488. mt76x2_mac_stop(dev, false);
  489. }
  490. void mt76x2_cleanup(struct mt76x2_dev *dev)
  491. {
  492. tasklet_disable(&dev->dfs_pd.dfs_tasklet);
  493. tasklet_disable(&dev->pre_tbtt_tasklet);
  494. mt76x2_stop_hardware(dev);
  495. mt76x2_dma_cleanup(dev);
  496. mt76x2_mcu_cleanup(dev);
  497. }
  498. struct mt76x2_dev *mt76x2_alloc_device(struct device *pdev)
  499. {
  500. static const struct mt76_driver_ops drv_ops = {
  501. .txwi_size = sizeof(struct mt76x2_txwi),
  502. .update_survey = mt76x2_update_channel,
  503. .tx_prepare_skb = mt76x2_tx_prepare_skb,
  504. .tx_complete_skb = mt76x2_tx_complete_skb,
  505. .rx_skb = mt76x2_queue_rx_skb,
  506. .rx_poll_complete = mt76x2_rx_poll_complete,
  507. .sta_ps = mt76x2_sta_ps,
  508. };
  509. struct ieee80211_hw *hw;
  510. struct mt76x2_dev *dev;
  511. hw = ieee80211_alloc_hw(sizeof(*dev), &mt76x2_ops);
  512. if (!hw)
  513. return NULL;
  514. dev = hw->priv;
  515. dev->mt76.dev = pdev;
  516. dev->mt76.hw = hw;
  517. dev->mt76.drv = &drv_ops;
  518. mutex_init(&dev->mutex);
  519. spin_lock_init(&dev->irq_lock);
  520. return dev;
  521. }
  522. static void mt76x2_regd_notifier(struct wiphy *wiphy,
  523. struct regulatory_request *request)
  524. {
  525. struct ieee80211_hw *hw = wiphy_to_ieee80211_hw(wiphy);
  526. struct mt76x2_dev *dev = hw->priv;
  527. mt76x2_dfs_set_domain(dev, request->dfs_region);
  528. }
  529. #define CCK_RATE(_idx, _rate) { \
  530. .bitrate = _rate, \
  531. .flags = IEEE80211_RATE_SHORT_PREAMBLE, \
  532. .hw_value = (MT_PHY_TYPE_CCK << 8) | _idx, \
  533. .hw_value_short = (MT_PHY_TYPE_CCK << 8) | (8 + _idx), \
  534. }
  535. #define OFDM_RATE(_idx, _rate) { \
  536. .bitrate = _rate, \
  537. .hw_value = (MT_PHY_TYPE_OFDM << 8) | _idx, \
  538. .hw_value_short = (MT_PHY_TYPE_OFDM << 8) | _idx, \
  539. }
  540. static struct ieee80211_rate mt76x2_rates[] = {
  541. CCK_RATE(0, 10),
  542. CCK_RATE(1, 20),
  543. CCK_RATE(2, 55),
  544. CCK_RATE(3, 110),
  545. OFDM_RATE(0, 60),
  546. OFDM_RATE(1, 90),
  547. OFDM_RATE(2, 120),
  548. OFDM_RATE(3, 180),
  549. OFDM_RATE(4, 240),
  550. OFDM_RATE(5, 360),
  551. OFDM_RATE(6, 480),
  552. OFDM_RATE(7, 540),
  553. };
  554. static const struct ieee80211_iface_limit if_limits[] = {
  555. {
  556. .max = 1,
  557. .types = BIT(NL80211_IFTYPE_ADHOC)
  558. }, {
  559. .max = 8,
  560. .types = BIT(NL80211_IFTYPE_STATION) |
  561. #ifdef CONFIG_MAC80211_MESH
  562. BIT(NL80211_IFTYPE_MESH_POINT) |
  563. #endif
  564. BIT(NL80211_IFTYPE_AP)
  565. },
  566. };
  567. static const struct ieee80211_iface_combination if_comb[] = {
  568. {
  569. .limits = if_limits,
  570. .n_limits = ARRAY_SIZE(if_limits),
  571. .max_interfaces = 8,
  572. .num_different_channels = 1,
  573. .beacon_int_infra_match = true,
  574. .radar_detect_widths = BIT(NL80211_CHAN_WIDTH_20_NOHT) |
  575. BIT(NL80211_CHAN_WIDTH_20) |
  576. BIT(NL80211_CHAN_WIDTH_40) |
  577. BIT(NL80211_CHAN_WIDTH_80),
  578. }
  579. };
  580. static void mt76x2_led_set_config(struct mt76_dev *mt76, u8 delay_on,
  581. u8 delay_off)
  582. {
  583. struct mt76x2_dev *dev = container_of(mt76, struct mt76x2_dev,
  584. mt76);
  585. u32 val;
  586. val = MT_LED_STATUS_DURATION(0xff) |
  587. MT_LED_STATUS_OFF(delay_off) |
  588. MT_LED_STATUS_ON(delay_on);
  589. mt76_wr(dev, MT_LED_S0(mt76->led_pin), val);
  590. mt76_wr(dev, MT_LED_S1(mt76->led_pin), val);
  591. val = MT_LED_CTRL_REPLAY(mt76->led_pin) |
  592. MT_LED_CTRL_KICK(mt76->led_pin);
  593. if (mt76->led_al)
  594. val |= MT_LED_CTRL_POLARITY(mt76->led_pin);
  595. mt76_wr(dev, MT_LED_CTRL, val);
  596. }
  597. static int mt76x2_led_set_blink(struct led_classdev *led_cdev,
  598. unsigned long *delay_on,
  599. unsigned long *delay_off)
  600. {
  601. struct mt76_dev *mt76 = container_of(led_cdev, struct mt76_dev,
  602. led_cdev);
  603. u8 delta_on, delta_off;
  604. delta_off = max_t(u8, *delay_off / 10, 1);
  605. delta_on = max_t(u8, *delay_on / 10, 1);
  606. mt76x2_led_set_config(mt76, delta_on, delta_off);
  607. return 0;
  608. }
  609. static void mt76x2_led_set_brightness(struct led_classdev *led_cdev,
  610. enum led_brightness brightness)
  611. {
  612. struct mt76_dev *mt76 = container_of(led_cdev, struct mt76_dev,
  613. led_cdev);
  614. if (!brightness)
  615. mt76x2_led_set_config(mt76, 0, 0xff);
  616. else
  617. mt76x2_led_set_config(mt76, 0xff, 0);
  618. }
  619. static void
  620. mt76x2_init_txpower(struct mt76x2_dev *dev,
  621. struct ieee80211_supported_band *sband)
  622. {
  623. struct ieee80211_channel *chan;
  624. struct mt76x2_tx_power_info txp;
  625. struct mt76_rate_power t = {};
  626. int target_power;
  627. int i;
  628. for (i = 0; i < sband->n_channels; i++) {
  629. chan = &sband->channels[i];
  630. mt76x2_get_power_info(dev, &txp, chan);
  631. target_power = max_t(int, (txp.chain[0].target_power +
  632. txp.chain[0].delta),
  633. (txp.chain[1].target_power +
  634. txp.chain[1].delta));
  635. mt76x2_get_rate_power(dev, &t, chan);
  636. chan->max_power = mt76x2_get_max_rate_power(&t) +
  637. target_power;
  638. chan->max_power /= 2;
  639. /* convert to combined output power on 2x2 devices */
  640. chan->max_power += 3;
  641. }
  642. }
  643. int mt76x2_register_device(struct mt76x2_dev *dev)
  644. {
  645. struct ieee80211_hw *hw = mt76_hw(dev);
  646. struct wiphy *wiphy = hw->wiphy;
  647. void *status_fifo;
  648. int fifo_size;
  649. int i, ret;
  650. fifo_size = roundup_pow_of_two(32 * sizeof(struct mt76x2_tx_status));
  651. status_fifo = devm_kzalloc(dev->mt76.dev, fifo_size, GFP_KERNEL);
  652. if (!status_fifo)
  653. return -ENOMEM;
  654. kfifo_init(&dev->txstatus_fifo, status_fifo, fifo_size);
  655. ret = mt76x2_init_hardware(dev);
  656. if (ret)
  657. return ret;
  658. hw->queues = 4;
  659. hw->max_rates = 1;
  660. hw->max_report_rates = 7;
  661. hw->max_rate_tries = 1;
  662. hw->extra_tx_headroom = 2;
  663. hw->sta_data_size = sizeof(struct mt76x2_sta);
  664. hw->vif_data_size = sizeof(struct mt76x2_vif);
  665. for (i = 0; i < ARRAY_SIZE(dev->macaddr_list); i++) {
  666. u8 *addr = dev->macaddr_list[i].addr;
  667. memcpy(addr, dev->mt76.macaddr, ETH_ALEN);
  668. if (!i)
  669. continue;
  670. addr[0] |= BIT(1);
  671. addr[0] ^= ((i - 1) << 2);
  672. }
  673. wiphy->addresses = dev->macaddr_list;
  674. wiphy->n_addresses = ARRAY_SIZE(dev->macaddr_list);
  675. wiphy->iface_combinations = if_comb;
  676. wiphy->n_iface_combinations = ARRAY_SIZE(if_comb);
  677. wiphy->reg_notifier = mt76x2_regd_notifier;
  678. wiphy_ext_feature_set(wiphy, NL80211_EXT_FEATURE_VHT_IBSS);
  679. ieee80211_hw_set(hw, SUPPORTS_HT_CCK_RATES);
  680. ieee80211_hw_set(hw, SUPPORTS_REORDERING_BUFFER);
  681. INIT_DELAYED_WORK(&dev->cal_work, mt76x2_phy_calibrate);
  682. INIT_DELAYED_WORK(&dev->mac_work, mt76x2_mac_work);
  683. dev->mt76.sband_2g.sband.ht_cap.cap |= IEEE80211_HT_CAP_LDPC_CODING;
  684. dev->mt76.sband_5g.sband.ht_cap.cap |= IEEE80211_HT_CAP_LDPC_CODING;
  685. mt76x2_dfs_init_detector(dev);
  686. /* init led callbacks */
  687. dev->mt76.led_cdev.brightness_set = mt76x2_led_set_brightness;
  688. dev->mt76.led_cdev.blink_set = mt76x2_led_set_blink;
  689. /* init antenna configuration */
  690. dev->mt76.antenna_mask = 3;
  691. ret = mt76_register_device(&dev->mt76, true, mt76x2_rates,
  692. ARRAY_SIZE(mt76x2_rates));
  693. if (ret)
  694. goto fail;
  695. mt76x2_init_debugfs(dev);
  696. mt76x2_init_txpower(dev, &dev->mt76.sband_2g.sband);
  697. mt76x2_init_txpower(dev, &dev->mt76.sband_5g.sband);
  698. return 0;
  699. fail:
  700. mt76x2_stop_hardware(dev);
  701. return ret;
  702. }