pcie.c 54 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039
  1. /* Copyright (c) 2014 Broadcom Corporation
  2. *
  3. * Permission to use, copy, modify, and/or distribute this software for any
  4. * purpose with or without fee is hereby granted, provided that the above
  5. * copyright notice and this permission notice appear in all copies.
  6. *
  7. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  8. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  9. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
  10. * SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  11. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN ACTION
  12. * OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF OR IN
  13. * CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  14. */
  15. #include <linux/kernel.h>
  16. #include <linux/module.h>
  17. #include <linux/firmware.h>
  18. #include <linux/pci.h>
  19. #include <linux/vmalloc.h>
  20. #include <linux/delay.h>
  21. #include <linux/interrupt.h>
  22. #include <linux/bcma/bcma.h>
  23. #include <linux/sched.h>
  24. #include <asm/unaligned.h>
  25. #include <soc.h>
  26. #include <chipcommon.h>
  27. #include <brcmu_utils.h>
  28. #include <brcmu_wifi.h>
  29. #include <brcm_hw_ids.h>
  30. #include "debug.h"
  31. #include "bus.h"
  32. #include "commonring.h"
  33. #include "msgbuf.h"
  34. #include "pcie.h"
  35. #include "firmware.h"
  36. #include "chip.h"
  37. #include "core.h"
  38. #include "common.h"
  39. enum brcmf_pcie_state {
  40. BRCMFMAC_PCIE_STATE_DOWN,
  41. BRCMFMAC_PCIE_STATE_UP
  42. };
  43. BRCMF_FW_DEF(43602, "brcmfmac43602-pcie");
  44. BRCMF_FW_DEF(4350, "brcmfmac4350-pcie");
  45. BRCMF_FW_DEF(4350C, "brcmfmac4350c2-pcie");
  46. BRCMF_FW_DEF(4356, "brcmfmac4356-pcie");
  47. BRCMF_FW_DEF(43570, "brcmfmac43570-pcie");
  48. BRCMF_FW_DEF(4358, "brcmfmac4358-pcie");
  49. BRCMF_FW_DEF(4359, "brcmfmac4359-pcie");
  50. BRCMF_FW_DEF(4365B, "brcmfmac4365b-pcie");
  51. BRCMF_FW_DEF(4365C, "brcmfmac4365c-pcie");
  52. BRCMF_FW_DEF(4366B, "brcmfmac4366b-pcie");
  53. BRCMF_FW_DEF(4366C, "brcmfmac4366c-pcie");
  54. BRCMF_FW_DEF(4371, "brcmfmac4371-pcie");
  55. static struct brcmf_firmware_mapping brcmf_pcie_fwnames[] = {
  56. BRCMF_FW_ENTRY(BRCM_CC_43602_CHIP_ID, 0xFFFFFFFF, 43602),
  57. BRCMF_FW_ENTRY(BRCM_CC_43465_CHIP_ID, 0xFFFFFFF0, 4366C),
  58. BRCMF_FW_ENTRY(BRCM_CC_4350_CHIP_ID, 0x000000FF, 4350C),
  59. BRCMF_FW_ENTRY(BRCM_CC_4350_CHIP_ID, 0xFFFFFF00, 4350),
  60. BRCMF_FW_ENTRY(BRCM_CC_43525_CHIP_ID, 0xFFFFFFF0, 4365C),
  61. BRCMF_FW_ENTRY(BRCM_CC_4356_CHIP_ID, 0xFFFFFFFF, 4356),
  62. BRCMF_FW_ENTRY(BRCM_CC_43567_CHIP_ID, 0xFFFFFFFF, 43570),
  63. BRCMF_FW_ENTRY(BRCM_CC_43569_CHIP_ID, 0xFFFFFFFF, 43570),
  64. BRCMF_FW_ENTRY(BRCM_CC_43570_CHIP_ID, 0xFFFFFFFF, 43570),
  65. BRCMF_FW_ENTRY(BRCM_CC_4358_CHIP_ID, 0xFFFFFFFF, 4358),
  66. BRCMF_FW_ENTRY(BRCM_CC_4359_CHIP_ID, 0xFFFFFFFF, 4359),
  67. BRCMF_FW_ENTRY(BRCM_CC_4365_CHIP_ID, 0x0000000F, 4365B),
  68. BRCMF_FW_ENTRY(BRCM_CC_4365_CHIP_ID, 0xFFFFFFF0, 4365C),
  69. BRCMF_FW_ENTRY(BRCM_CC_4366_CHIP_ID, 0x0000000F, 4366B),
  70. BRCMF_FW_ENTRY(BRCM_CC_4366_CHIP_ID, 0xFFFFFFF0, 4366C),
  71. BRCMF_FW_ENTRY(BRCM_CC_4371_CHIP_ID, 0xFFFFFFFF, 4371),
  72. };
  73. #define BRCMF_PCIE_FW_UP_TIMEOUT 2000 /* msec */
  74. #define BRCMF_PCIE_REG_MAP_SIZE (32 * 1024)
  75. /* backplane addres space accessed by BAR0 */
  76. #define BRCMF_PCIE_BAR0_WINDOW 0x80
  77. #define BRCMF_PCIE_BAR0_REG_SIZE 0x1000
  78. #define BRCMF_PCIE_BAR0_WRAPPERBASE 0x70
  79. #define BRCMF_PCIE_BAR0_WRAPBASE_DMP_OFFSET 0x1000
  80. #define BRCMF_PCIE_BARO_PCIE_ENUM_OFFSET 0x2000
  81. #define BRCMF_PCIE_ARMCR4REG_BANKIDX 0x40
  82. #define BRCMF_PCIE_ARMCR4REG_BANKPDA 0x4C
  83. #define BRCMF_PCIE_REG_INTSTATUS 0x90
  84. #define BRCMF_PCIE_REG_INTMASK 0x94
  85. #define BRCMF_PCIE_REG_SBMBX 0x98
  86. #define BRCMF_PCIE_REG_LINK_STATUS_CTRL 0xBC
  87. #define BRCMF_PCIE_PCIE2REG_INTMASK 0x24
  88. #define BRCMF_PCIE_PCIE2REG_MAILBOXINT 0x48
  89. #define BRCMF_PCIE_PCIE2REG_MAILBOXMASK 0x4C
  90. #define BRCMF_PCIE_PCIE2REG_CONFIGADDR 0x120
  91. #define BRCMF_PCIE_PCIE2REG_CONFIGDATA 0x124
  92. #define BRCMF_PCIE_PCIE2REG_H2D_MAILBOX 0x140
  93. #define BRCMF_PCIE2_INTA 0x01
  94. #define BRCMF_PCIE2_INTB 0x02
  95. #define BRCMF_PCIE_INT_0 0x01
  96. #define BRCMF_PCIE_INT_1 0x02
  97. #define BRCMF_PCIE_INT_DEF (BRCMF_PCIE_INT_0 | \
  98. BRCMF_PCIE_INT_1)
  99. #define BRCMF_PCIE_MB_INT_FN0_0 0x0100
  100. #define BRCMF_PCIE_MB_INT_FN0_1 0x0200
  101. #define BRCMF_PCIE_MB_INT_D2H0_DB0 0x10000
  102. #define BRCMF_PCIE_MB_INT_D2H0_DB1 0x20000
  103. #define BRCMF_PCIE_MB_INT_D2H1_DB0 0x40000
  104. #define BRCMF_PCIE_MB_INT_D2H1_DB1 0x80000
  105. #define BRCMF_PCIE_MB_INT_D2H2_DB0 0x100000
  106. #define BRCMF_PCIE_MB_INT_D2H2_DB1 0x200000
  107. #define BRCMF_PCIE_MB_INT_D2H3_DB0 0x400000
  108. #define BRCMF_PCIE_MB_INT_D2H3_DB1 0x800000
  109. #define BRCMF_PCIE_MB_INT_D2H_DB (BRCMF_PCIE_MB_INT_D2H0_DB0 | \
  110. BRCMF_PCIE_MB_INT_D2H0_DB1 | \
  111. BRCMF_PCIE_MB_INT_D2H1_DB0 | \
  112. BRCMF_PCIE_MB_INT_D2H1_DB1 | \
  113. BRCMF_PCIE_MB_INT_D2H2_DB0 | \
  114. BRCMF_PCIE_MB_INT_D2H2_DB1 | \
  115. BRCMF_PCIE_MB_INT_D2H3_DB0 | \
  116. BRCMF_PCIE_MB_INT_D2H3_DB1)
  117. #define BRCMF_PCIE_MIN_SHARED_VERSION 5
  118. #define BRCMF_PCIE_MAX_SHARED_VERSION 6
  119. #define BRCMF_PCIE_SHARED_VERSION_MASK 0x00FF
  120. #define BRCMF_PCIE_SHARED_DMA_INDEX 0x10000
  121. #define BRCMF_PCIE_SHARED_DMA_2B_IDX 0x100000
  122. #define BRCMF_PCIE_FLAGS_HTOD_SPLIT 0x4000
  123. #define BRCMF_PCIE_FLAGS_DTOH_SPLIT 0x8000
  124. #define BRCMF_SHARED_MAX_RXBUFPOST_OFFSET 34
  125. #define BRCMF_SHARED_RING_BASE_OFFSET 52
  126. #define BRCMF_SHARED_RX_DATAOFFSET_OFFSET 36
  127. #define BRCMF_SHARED_CONSOLE_ADDR_OFFSET 20
  128. #define BRCMF_SHARED_HTOD_MB_DATA_ADDR_OFFSET 40
  129. #define BRCMF_SHARED_DTOH_MB_DATA_ADDR_OFFSET 44
  130. #define BRCMF_SHARED_RING_INFO_ADDR_OFFSET 48
  131. #define BRCMF_SHARED_DMA_SCRATCH_LEN_OFFSET 52
  132. #define BRCMF_SHARED_DMA_SCRATCH_ADDR_OFFSET 56
  133. #define BRCMF_SHARED_DMA_RINGUPD_LEN_OFFSET 64
  134. #define BRCMF_SHARED_DMA_RINGUPD_ADDR_OFFSET 68
  135. #define BRCMF_RING_H2D_RING_COUNT_OFFSET 0
  136. #define BRCMF_RING_D2H_RING_COUNT_OFFSET 1
  137. #define BRCMF_RING_H2D_RING_MEM_OFFSET 4
  138. #define BRCMF_RING_H2D_RING_STATE_OFFSET 8
  139. #define BRCMF_RING_MEM_BASE_ADDR_OFFSET 8
  140. #define BRCMF_RING_MAX_ITEM_OFFSET 4
  141. #define BRCMF_RING_LEN_ITEMS_OFFSET 6
  142. #define BRCMF_RING_MEM_SZ 16
  143. #define BRCMF_RING_STATE_SZ 8
  144. #define BRCMF_DEF_MAX_RXBUFPOST 255
  145. #define BRCMF_CONSOLE_BUFADDR_OFFSET 8
  146. #define BRCMF_CONSOLE_BUFSIZE_OFFSET 12
  147. #define BRCMF_CONSOLE_WRITEIDX_OFFSET 16
  148. #define BRCMF_DMA_D2H_SCRATCH_BUF_LEN 8
  149. #define BRCMF_DMA_D2H_RINGUPD_BUF_LEN 1024
  150. #define BRCMF_D2H_DEV_D3_ACK 0x00000001
  151. #define BRCMF_D2H_DEV_DS_ENTER_REQ 0x00000002
  152. #define BRCMF_D2H_DEV_DS_EXIT_NOTE 0x00000004
  153. #define BRCMF_H2D_HOST_D3_INFORM 0x00000001
  154. #define BRCMF_H2D_HOST_DS_ACK 0x00000002
  155. #define BRCMF_H2D_HOST_D0_INFORM_IN_USE 0x00000008
  156. #define BRCMF_H2D_HOST_D0_INFORM 0x00000010
  157. #define BRCMF_PCIE_MBDATA_TIMEOUT msecs_to_jiffies(2000)
  158. #define BRCMF_PCIE_CFGREG_STATUS_CMD 0x4
  159. #define BRCMF_PCIE_CFGREG_PM_CSR 0x4C
  160. #define BRCMF_PCIE_CFGREG_MSI_CAP 0x58
  161. #define BRCMF_PCIE_CFGREG_MSI_ADDR_L 0x5C
  162. #define BRCMF_PCIE_CFGREG_MSI_ADDR_H 0x60
  163. #define BRCMF_PCIE_CFGREG_MSI_DATA 0x64
  164. #define BRCMF_PCIE_CFGREG_LINK_STATUS_CTRL 0xBC
  165. #define BRCMF_PCIE_CFGREG_LINK_STATUS_CTRL2 0xDC
  166. #define BRCMF_PCIE_CFGREG_RBAR_CTRL 0x228
  167. #define BRCMF_PCIE_CFGREG_PML1_SUB_CTRL1 0x248
  168. #define BRCMF_PCIE_CFGREG_REG_BAR2_CONFIG 0x4E0
  169. #define BRCMF_PCIE_CFGREG_REG_BAR3_CONFIG 0x4F4
  170. #define BRCMF_PCIE_LINK_STATUS_CTRL_ASPM_ENAB 3
  171. /* Magic number at a magic location to find RAM size */
  172. #define BRCMF_RAMSIZE_MAGIC 0x534d4152 /* SMAR */
  173. #define BRCMF_RAMSIZE_OFFSET 0x6c
  174. struct brcmf_pcie_console {
  175. u32 base_addr;
  176. u32 buf_addr;
  177. u32 bufsize;
  178. u32 read_idx;
  179. u8 log_str[256];
  180. u8 log_idx;
  181. };
  182. struct brcmf_pcie_shared_info {
  183. u32 tcm_base_address;
  184. u32 flags;
  185. struct brcmf_pcie_ringbuf *commonrings[BRCMF_NROF_COMMON_MSGRINGS];
  186. struct brcmf_pcie_ringbuf *flowrings;
  187. u16 max_rxbufpost;
  188. u16 max_flowrings;
  189. u16 max_submissionrings;
  190. u16 max_completionrings;
  191. u32 rx_dataoffset;
  192. u32 htod_mb_data_addr;
  193. u32 dtoh_mb_data_addr;
  194. u32 ring_info_addr;
  195. struct brcmf_pcie_console console;
  196. void *scratch;
  197. dma_addr_t scratch_dmahandle;
  198. void *ringupd;
  199. dma_addr_t ringupd_dmahandle;
  200. u8 version;
  201. };
  202. struct brcmf_pcie_core_info {
  203. u32 base;
  204. u32 wrapbase;
  205. };
  206. struct brcmf_pciedev_info {
  207. enum brcmf_pcie_state state;
  208. bool in_irq;
  209. struct pci_dev *pdev;
  210. char fw_name[BRCMF_FW_NAME_LEN];
  211. char nvram_name[BRCMF_FW_NAME_LEN];
  212. void __iomem *regs;
  213. void __iomem *tcm;
  214. u32 ram_base;
  215. u32 ram_size;
  216. struct brcmf_chip *ci;
  217. u32 coreid;
  218. struct brcmf_pcie_shared_info shared;
  219. wait_queue_head_t mbdata_resp_wait;
  220. bool mbdata_completed;
  221. bool irq_allocated;
  222. bool wowl_enabled;
  223. u8 dma_idx_sz;
  224. void *idxbuf;
  225. u32 idxbuf_sz;
  226. dma_addr_t idxbuf_dmahandle;
  227. u16 (*read_ptr)(struct brcmf_pciedev_info *devinfo, u32 mem_offset);
  228. void (*write_ptr)(struct brcmf_pciedev_info *devinfo, u32 mem_offset,
  229. u16 value);
  230. struct brcmf_mp_device *settings;
  231. };
  232. struct brcmf_pcie_ringbuf {
  233. struct brcmf_commonring commonring;
  234. dma_addr_t dma_handle;
  235. u32 w_idx_addr;
  236. u32 r_idx_addr;
  237. struct brcmf_pciedev_info *devinfo;
  238. u8 id;
  239. };
  240. /**
  241. * struct brcmf_pcie_dhi_ringinfo - dongle/host interface shared ring info
  242. *
  243. * @ringmem: dongle memory pointer to ring memory location
  244. * @h2d_w_idx_ptr: h2d ring write indices dongle memory pointers
  245. * @h2d_r_idx_ptr: h2d ring read indices dongle memory pointers
  246. * @d2h_w_idx_ptr: d2h ring write indices dongle memory pointers
  247. * @d2h_r_idx_ptr: d2h ring read indices dongle memory pointers
  248. * @h2d_w_idx_hostaddr: h2d ring write indices host memory pointers
  249. * @h2d_r_idx_hostaddr: h2d ring read indices host memory pointers
  250. * @d2h_w_idx_hostaddr: d2h ring write indices host memory pointers
  251. * @d2h_r_idx_hostaddr: d2h ring reaD indices host memory pointers
  252. * @max_flowrings: maximum number of tx flow rings supported.
  253. * @max_submissionrings: maximum number of submission rings(h2d) supported.
  254. * @max_completionrings: maximum number of completion rings(d2h) supported.
  255. */
  256. struct brcmf_pcie_dhi_ringinfo {
  257. __le32 ringmem;
  258. __le32 h2d_w_idx_ptr;
  259. __le32 h2d_r_idx_ptr;
  260. __le32 d2h_w_idx_ptr;
  261. __le32 d2h_r_idx_ptr;
  262. struct msgbuf_buf_addr h2d_w_idx_hostaddr;
  263. struct msgbuf_buf_addr h2d_r_idx_hostaddr;
  264. struct msgbuf_buf_addr d2h_w_idx_hostaddr;
  265. struct msgbuf_buf_addr d2h_r_idx_hostaddr;
  266. __le16 max_flowrings;
  267. __le16 max_submissionrings;
  268. __le16 max_completionrings;
  269. };
  270. static const u32 brcmf_ring_max_item[BRCMF_NROF_COMMON_MSGRINGS] = {
  271. BRCMF_H2D_MSGRING_CONTROL_SUBMIT_MAX_ITEM,
  272. BRCMF_H2D_MSGRING_RXPOST_SUBMIT_MAX_ITEM,
  273. BRCMF_D2H_MSGRING_CONTROL_COMPLETE_MAX_ITEM,
  274. BRCMF_D2H_MSGRING_TX_COMPLETE_MAX_ITEM,
  275. BRCMF_D2H_MSGRING_RX_COMPLETE_MAX_ITEM
  276. };
  277. static const u32 brcmf_ring_itemsize[BRCMF_NROF_COMMON_MSGRINGS] = {
  278. BRCMF_H2D_MSGRING_CONTROL_SUBMIT_ITEMSIZE,
  279. BRCMF_H2D_MSGRING_RXPOST_SUBMIT_ITEMSIZE,
  280. BRCMF_D2H_MSGRING_CONTROL_COMPLETE_ITEMSIZE,
  281. BRCMF_D2H_MSGRING_TX_COMPLETE_ITEMSIZE,
  282. BRCMF_D2H_MSGRING_RX_COMPLETE_ITEMSIZE
  283. };
  284. static u32
  285. brcmf_pcie_read_reg32(struct brcmf_pciedev_info *devinfo, u32 reg_offset)
  286. {
  287. void __iomem *address = devinfo->regs + reg_offset;
  288. return (ioread32(address));
  289. }
  290. static void
  291. brcmf_pcie_write_reg32(struct brcmf_pciedev_info *devinfo, u32 reg_offset,
  292. u32 value)
  293. {
  294. void __iomem *address = devinfo->regs + reg_offset;
  295. iowrite32(value, address);
  296. }
  297. static u8
  298. brcmf_pcie_read_tcm8(struct brcmf_pciedev_info *devinfo, u32 mem_offset)
  299. {
  300. void __iomem *address = devinfo->tcm + mem_offset;
  301. return (ioread8(address));
  302. }
  303. static u16
  304. brcmf_pcie_read_tcm16(struct brcmf_pciedev_info *devinfo, u32 mem_offset)
  305. {
  306. void __iomem *address = devinfo->tcm + mem_offset;
  307. return (ioread16(address));
  308. }
  309. static void
  310. brcmf_pcie_write_tcm16(struct brcmf_pciedev_info *devinfo, u32 mem_offset,
  311. u16 value)
  312. {
  313. void __iomem *address = devinfo->tcm + mem_offset;
  314. iowrite16(value, address);
  315. }
  316. static u16
  317. brcmf_pcie_read_idx(struct brcmf_pciedev_info *devinfo, u32 mem_offset)
  318. {
  319. u16 *address = devinfo->idxbuf + mem_offset;
  320. return (*(address));
  321. }
  322. static void
  323. brcmf_pcie_write_idx(struct brcmf_pciedev_info *devinfo, u32 mem_offset,
  324. u16 value)
  325. {
  326. u16 *address = devinfo->idxbuf + mem_offset;
  327. *(address) = value;
  328. }
  329. static u32
  330. brcmf_pcie_read_tcm32(struct brcmf_pciedev_info *devinfo, u32 mem_offset)
  331. {
  332. void __iomem *address = devinfo->tcm + mem_offset;
  333. return (ioread32(address));
  334. }
  335. static void
  336. brcmf_pcie_write_tcm32(struct brcmf_pciedev_info *devinfo, u32 mem_offset,
  337. u32 value)
  338. {
  339. void __iomem *address = devinfo->tcm + mem_offset;
  340. iowrite32(value, address);
  341. }
  342. static u32
  343. brcmf_pcie_read_ram32(struct brcmf_pciedev_info *devinfo, u32 mem_offset)
  344. {
  345. void __iomem *addr = devinfo->tcm + devinfo->ci->rambase + mem_offset;
  346. return (ioread32(addr));
  347. }
  348. static void
  349. brcmf_pcie_write_ram32(struct brcmf_pciedev_info *devinfo, u32 mem_offset,
  350. u32 value)
  351. {
  352. void __iomem *addr = devinfo->tcm + devinfo->ci->rambase + mem_offset;
  353. iowrite32(value, addr);
  354. }
  355. static void
  356. brcmf_pcie_copy_mem_todev(struct brcmf_pciedev_info *devinfo, u32 mem_offset,
  357. void *srcaddr, u32 len)
  358. {
  359. void __iomem *address = devinfo->tcm + mem_offset;
  360. __le32 *src32;
  361. __le16 *src16;
  362. u8 *src8;
  363. if (((ulong)address & 4) || ((ulong)srcaddr & 4) || (len & 4)) {
  364. if (((ulong)address & 2) || ((ulong)srcaddr & 2) || (len & 2)) {
  365. src8 = (u8 *)srcaddr;
  366. while (len) {
  367. iowrite8(*src8, address);
  368. address++;
  369. src8++;
  370. len--;
  371. }
  372. } else {
  373. len = len / 2;
  374. src16 = (__le16 *)srcaddr;
  375. while (len) {
  376. iowrite16(le16_to_cpu(*src16), address);
  377. address += 2;
  378. src16++;
  379. len--;
  380. }
  381. }
  382. } else {
  383. len = len / 4;
  384. src32 = (__le32 *)srcaddr;
  385. while (len) {
  386. iowrite32(le32_to_cpu(*src32), address);
  387. address += 4;
  388. src32++;
  389. len--;
  390. }
  391. }
  392. }
  393. static void
  394. brcmf_pcie_copy_dev_tomem(struct brcmf_pciedev_info *devinfo, u32 mem_offset,
  395. void *dstaddr, u32 len)
  396. {
  397. void __iomem *address = devinfo->tcm + mem_offset;
  398. __le32 *dst32;
  399. __le16 *dst16;
  400. u8 *dst8;
  401. if (((ulong)address & 4) || ((ulong)dstaddr & 4) || (len & 4)) {
  402. if (((ulong)address & 2) || ((ulong)dstaddr & 2) || (len & 2)) {
  403. dst8 = (u8 *)dstaddr;
  404. while (len) {
  405. *dst8 = ioread8(address);
  406. address++;
  407. dst8++;
  408. len--;
  409. }
  410. } else {
  411. len = len / 2;
  412. dst16 = (__le16 *)dstaddr;
  413. while (len) {
  414. *dst16 = cpu_to_le16(ioread16(address));
  415. address += 2;
  416. dst16++;
  417. len--;
  418. }
  419. }
  420. } else {
  421. len = len / 4;
  422. dst32 = (__le32 *)dstaddr;
  423. while (len) {
  424. *dst32 = cpu_to_le32(ioread32(address));
  425. address += 4;
  426. dst32++;
  427. len--;
  428. }
  429. }
  430. }
  431. #define WRITECC32(devinfo, reg, value) brcmf_pcie_write_reg32(devinfo, \
  432. CHIPCREGOFFS(reg), value)
  433. static void
  434. brcmf_pcie_select_core(struct brcmf_pciedev_info *devinfo, u16 coreid)
  435. {
  436. const struct pci_dev *pdev = devinfo->pdev;
  437. struct brcmf_core *core;
  438. u32 bar0_win;
  439. core = brcmf_chip_get_core(devinfo->ci, coreid);
  440. if (core) {
  441. bar0_win = core->base;
  442. pci_write_config_dword(pdev, BRCMF_PCIE_BAR0_WINDOW, bar0_win);
  443. if (pci_read_config_dword(pdev, BRCMF_PCIE_BAR0_WINDOW,
  444. &bar0_win) == 0) {
  445. if (bar0_win != core->base) {
  446. bar0_win = core->base;
  447. pci_write_config_dword(pdev,
  448. BRCMF_PCIE_BAR0_WINDOW,
  449. bar0_win);
  450. }
  451. }
  452. } else {
  453. brcmf_err("Unsupported core selected %x\n", coreid);
  454. }
  455. }
  456. static void brcmf_pcie_reset_device(struct brcmf_pciedev_info *devinfo)
  457. {
  458. struct brcmf_core *core;
  459. u16 cfg_offset[] = { BRCMF_PCIE_CFGREG_STATUS_CMD,
  460. BRCMF_PCIE_CFGREG_PM_CSR,
  461. BRCMF_PCIE_CFGREG_MSI_CAP,
  462. BRCMF_PCIE_CFGREG_MSI_ADDR_L,
  463. BRCMF_PCIE_CFGREG_MSI_ADDR_H,
  464. BRCMF_PCIE_CFGREG_MSI_DATA,
  465. BRCMF_PCIE_CFGREG_LINK_STATUS_CTRL2,
  466. BRCMF_PCIE_CFGREG_RBAR_CTRL,
  467. BRCMF_PCIE_CFGREG_PML1_SUB_CTRL1,
  468. BRCMF_PCIE_CFGREG_REG_BAR2_CONFIG,
  469. BRCMF_PCIE_CFGREG_REG_BAR3_CONFIG };
  470. u32 i;
  471. u32 val;
  472. u32 lsc;
  473. if (!devinfo->ci)
  474. return;
  475. /* Disable ASPM */
  476. brcmf_pcie_select_core(devinfo, BCMA_CORE_PCIE2);
  477. pci_read_config_dword(devinfo->pdev, BRCMF_PCIE_REG_LINK_STATUS_CTRL,
  478. &lsc);
  479. val = lsc & (~BRCMF_PCIE_LINK_STATUS_CTRL_ASPM_ENAB);
  480. pci_write_config_dword(devinfo->pdev, BRCMF_PCIE_REG_LINK_STATUS_CTRL,
  481. val);
  482. /* Watchdog reset */
  483. brcmf_pcie_select_core(devinfo, BCMA_CORE_CHIPCOMMON);
  484. WRITECC32(devinfo, watchdog, 4);
  485. msleep(100);
  486. /* Restore ASPM */
  487. brcmf_pcie_select_core(devinfo, BCMA_CORE_PCIE2);
  488. pci_write_config_dword(devinfo->pdev, BRCMF_PCIE_REG_LINK_STATUS_CTRL,
  489. lsc);
  490. core = brcmf_chip_get_core(devinfo->ci, BCMA_CORE_PCIE2);
  491. if (core->rev <= 13) {
  492. for (i = 0; i < ARRAY_SIZE(cfg_offset); i++) {
  493. brcmf_pcie_write_reg32(devinfo,
  494. BRCMF_PCIE_PCIE2REG_CONFIGADDR,
  495. cfg_offset[i]);
  496. val = brcmf_pcie_read_reg32(devinfo,
  497. BRCMF_PCIE_PCIE2REG_CONFIGDATA);
  498. brcmf_dbg(PCIE, "config offset 0x%04x, value 0x%04x\n",
  499. cfg_offset[i], val);
  500. brcmf_pcie_write_reg32(devinfo,
  501. BRCMF_PCIE_PCIE2REG_CONFIGDATA,
  502. val);
  503. }
  504. }
  505. }
  506. static void brcmf_pcie_attach(struct brcmf_pciedev_info *devinfo)
  507. {
  508. u32 config;
  509. /* BAR1 window may not be sized properly */
  510. brcmf_pcie_select_core(devinfo, BCMA_CORE_PCIE2);
  511. brcmf_pcie_write_reg32(devinfo, BRCMF_PCIE_PCIE2REG_CONFIGADDR, 0x4e0);
  512. config = brcmf_pcie_read_reg32(devinfo, BRCMF_PCIE_PCIE2REG_CONFIGDATA);
  513. brcmf_pcie_write_reg32(devinfo, BRCMF_PCIE_PCIE2REG_CONFIGDATA, config);
  514. device_wakeup_enable(&devinfo->pdev->dev);
  515. }
  516. static int brcmf_pcie_enter_download_state(struct brcmf_pciedev_info *devinfo)
  517. {
  518. if (devinfo->ci->chip == BRCM_CC_43602_CHIP_ID) {
  519. brcmf_pcie_select_core(devinfo, BCMA_CORE_ARM_CR4);
  520. brcmf_pcie_write_reg32(devinfo, BRCMF_PCIE_ARMCR4REG_BANKIDX,
  521. 5);
  522. brcmf_pcie_write_reg32(devinfo, BRCMF_PCIE_ARMCR4REG_BANKPDA,
  523. 0);
  524. brcmf_pcie_write_reg32(devinfo, BRCMF_PCIE_ARMCR4REG_BANKIDX,
  525. 7);
  526. brcmf_pcie_write_reg32(devinfo, BRCMF_PCIE_ARMCR4REG_BANKPDA,
  527. 0);
  528. }
  529. return 0;
  530. }
  531. static int brcmf_pcie_exit_download_state(struct brcmf_pciedev_info *devinfo,
  532. u32 resetintr)
  533. {
  534. struct brcmf_core *core;
  535. if (devinfo->ci->chip == BRCM_CC_43602_CHIP_ID) {
  536. core = brcmf_chip_get_core(devinfo->ci, BCMA_CORE_INTERNAL_MEM);
  537. brcmf_chip_resetcore(core, 0, 0, 0);
  538. }
  539. if (!brcmf_chip_set_active(devinfo->ci, resetintr))
  540. return -EINVAL;
  541. return 0;
  542. }
  543. static int
  544. brcmf_pcie_send_mb_data(struct brcmf_pciedev_info *devinfo, u32 htod_mb_data)
  545. {
  546. struct brcmf_pcie_shared_info *shared;
  547. u32 addr;
  548. u32 cur_htod_mb_data;
  549. u32 i;
  550. shared = &devinfo->shared;
  551. addr = shared->htod_mb_data_addr;
  552. cur_htod_mb_data = brcmf_pcie_read_tcm32(devinfo, addr);
  553. if (cur_htod_mb_data != 0)
  554. brcmf_dbg(PCIE, "MB transaction is already pending 0x%04x\n",
  555. cur_htod_mb_data);
  556. i = 0;
  557. while (cur_htod_mb_data != 0) {
  558. msleep(10);
  559. i++;
  560. if (i > 100)
  561. return -EIO;
  562. cur_htod_mb_data = brcmf_pcie_read_tcm32(devinfo, addr);
  563. }
  564. brcmf_pcie_write_tcm32(devinfo, addr, htod_mb_data);
  565. pci_write_config_dword(devinfo->pdev, BRCMF_PCIE_REG_SBMBX, 1);
  566. pci_write_config_dword(devinfo->pdev, BRCMF_PCIE_REG_SBMBX, 1);
  567. return 0;
  568. }
  569. static void brcmf_pcie_handle_mb_data(struct brcmf_pciedev_info *devinfo)
  570. {
  571. struct brcmf_pcie_shared_info *shared;
  572. u32 addr;
  573. u32 dtoh_mb_data;
  574. shared = &devinfo->shared;
  575. addr = shared->dtoh_mb_data_addr;
  576. dtoh_mb_data = brcmf_pcie_read_tcm32(devinfo, addr);
  577. if (!dtoh_mb_data)
  578. return;
  579. brcmf_pcie_write_tcm32(devinfo, addr, 0);
  580. brcmf_dbg(PCIE, "D2H_MB_DATA: 0x%04x\n", dtoh_mb_data);
  581. if (dtoh_mb_data & BRCMF_D2H_DEV_DS_ENTER_REQ) {
  582. brcmf_dbg(PCIE, "D2H_MB_DATA: DEEP SLEEP REQ\n");
  583. brcmf_pcie_send_mb_data(devinfo, BRCMF_H2D_HOST_DS_ACK);
  584. brcmf_dbg(PCIE, "D2H_MB_DATA: sent DEEP SLEEP ACK\n");
  585. }
  586. if (dtoh_mb_data & BRCMF_D2H_DEV_DS_EXIT_NOTE)
  587. brcmf_dbg(PCIE, "D2H_MB_DATA: DEEP SLEEP EXIT\n");
  588. if (dtoh_mb_data & BRCMF_D2H_DEV_D3_ACK) {
  589. brcmf_dbg(PCIE, "D2H_MB_DATA: D3 ACK\n");
  590. devinfo->mbdata_completed = true;
  591. wake_up(&devinfo->mbdata_resp_wait);
  592. }
  593. }
  594. static void brcmf_pcie_bus_console_init(struct brcmf_pciedev_info *devinfo)
  595. {
  596. struct brcmf_pcie_shared_info *shared;
  597. struct brcmf_pcie_console *console;
  598. u32 addr;
  599. shared = &devinfo->shared;
  600. console = &shared->console;
  601. addr = shared->tcm_base_address + BRCMF_SHARED_CONSOLE_ADDR_OFFSET;
  602. console->base_addr = brcmf_pcie_read_tcm32(devinfo, addr);
  603. addr = console->base_addr + BRCMF_CONSOLE_BUFADDR_OFFSET;
  604. console->buf_addr = brcmf_pcie_read_tcm32(devinfo, addr);
  605. addr = console->base_addr + BRCMF_CONSOLE_BUFSIZE_OFFSET;
  606. console->bufsize = brcmf_pcie_read_tcm32(devinfo, addr);
  607. brcmf_dbg(FWCON, "Console: base %x, buf %x, size %d\n",
  608. console->base_addr, console->buf_addr, console->bufsize);
  609. }
  610. static void brcmf_pcie_bus_console_read(struct brcmf_pciedev_info *devinfo)
  611. {
  612. struct brcmf_pcie_console *console;
  613. u32 addr;
  614. u8 ch;
  615. u32 newidx;
  616. if (!BRCMF_FWCON_ON())
  617. return;
  618. console = &devinfo->shared.console;
  619. addr = console->base_addr + BRCMF_CONSOLE_WRITEIDX_OFFSET;
  620. newidx = brcmf_pcie_read_tcm32(devinfo, addr);
  621. while (newidx != console->read_idx) {
  622. addr = console->buf_addr + console->read_idx;
  623. ch = brcmf_pcie_read_tcm8(devinfo, addr);
  624. console->read_idx++;
  625. if (console->read_idx == console->bufsize)
  626. console->read_idx = 0;
  627. if (ch == '\r')
  628. continue;
  629. console->log_str[console->log_idx] = ch;
  630. console->log_idx++;
  631. if ((ch != '\n') &&
  632. (console->log_idx == (sizeof(console->log_str) - 2))) {
  633. ch = '\n';
  634. console->log_str[console->log_idx] = ch;
  635. console->log_idx++;
  636. }
  637. if (ch == '\n') {
  638. console->log_str[console->log_idx] = 0;
  639. pr_debug("CONSOLE: %s", console->log_str);
  640. console->log_idx = 0;
  641. }
  642. }
  643. }
  644. static void brcmf_pcie_intr_disable(struct brcmf_pciedev_info *devinfo)
  645. {
  646. brcmf_pcie_write_reg32(devinfo, BRCMF_PCIE_PCIE2REG_MAILBOXMASK, 0);
  647. }
  648. static void brcmf_pcie_intr_enable(struct brcmf_pciedev_info *devinfo)
  649. {
  650. brcmf_pcie_write_reg32(devinfo, BRCMF_PCIE_PCIE2REG_MAILBOXMASK,
  651. BRCMF_PCIE_MB_INT_D2H_DB |
  652. BRCMF_PCIE_MB_INT_FN0_0 |
  653. BRCMF_PCIE_MB_INT_FN0_1);
  654. }
  655. static irqreturn_t brcmf_pcie_quick_check_isr(int irq, void *arg)
  656. {
  657. struct brcmf_pciedev_info *devinfo = (struct brcmf_pciedev_info *)arg;
  658. if (brcmf_pcie_read_reg32(devinfo, BRCMF_PCIE_PCIE2REG_MAILBOXINT)) {
  659. brcmf_pcie_intr_disable(devinfo);
  660. brcmf_dbg(PCIE, "Enter\n");
  661. return IRQ_WAKE_THREAD;
  662. }
  663. return IRQ_NONE;
  664. }
  665. static irqreturn_t brcmf_pcie_isr_thread(int irq, void *arg)
  666. {
  667. struct brcmf_pciedev_info *devinfo = (struct brcmf_pciedev_info *)arg;
  668. u32 status;
  669. devinfo->in_irq = true;
  670. status = brcmf_pcie_read_reg32(devinfo, BRCMF_PCIE_PCIE2REG_MAILBOXINT);
  671. brcmf_dbg(PCIE, "Enter %x\n", status);
  672. if (status) {
  673. brcmf_pcie_write_reg32(devinfo, BRCMF_PCIE_PCIE2REG_MAILBOXINT,
  674. status);
  675. if (status & (BRCMF_PCIE_MB_INT_FN0_0 |
  676. BRCMF_PCIE_MB_INT_FN0_1))
  677. brcmf_pcie_handle_mb_data(devinfo);
  678. if (status & BRCMF_PCIE_MB_INT_D2H_DB) {
  679. if (devinfo->state == BRCMFMAC_PCIE_STATE_UP)
  680. brcmf_proto_msgbuf_rx_trigger(
  681. &devinfo->pdev->dev);
  682. }
  683. }
  684. brcmf_pcie_bus_console_read(devinfo);
  685. if (devinfo->state == BRCMFMAC_PCIE_STATE_UP)
  686. brcmf_pcie_intr_enable(devinfo);
  687. devinfo->in_irq = false;
  688. return IRQ_HANDLED;
  689. }
  690. static int brcmf_pcie_request_irq(struct brcmf_pciedev_info *devinfo)
  691. {
  692. struct pci_dev *pdev;
  693. pdev = devinfo->pdev;
  694. brcmf_pcie_intr_disable(devinfo);
  695. brcmf_dbg(PCIE, "Enter\n");
  696. pci_enable_msi(pdev);
  697. if (request_threaded_irq(pdev->irq, brcmf_pcie_quick_check_isr,
  698. brcmf_pcie_isr_thread, IRQF_SHARED,
  699. "brcmf_pcie_intr", devinfo)) {
  700. pci_disable_msi(pdev);
  701. brcmf_err("Failed to request IRQ %d\n", pdev->irq);
  702. return -EIO;
  703. }
  704. devinfo->irq_allocated = true;
  705. return 0;
  706. }
  707. static void brcmf_pcie_release_irq(struct brcmf_pciedev_info *devinfo)
  708. {
  709. struct pci_dev *pdev;
  710. u32 status;
  711. u32 count;
  712. if (!devinfo->irq_allocated)
  713. return;
  714. pdev = devinfo->pdev;
  715. brcmf_pcie_intr_disable(devinfo);
  716. free_irq(pdev->irq, devinfo);
  717. pci_disable_msi(pdev);
  718. msleep(50);
  719. count = 0;
  720. while ((devinfo->in_irq) && (count < 20)) {
  721. msleep(50);
  722. count++;
  723. }
  724. if (devinfo->in_irq)
  725. brcmf_err("Still in IRQ (processing) !!!\n");
  726. status = brcmf_pcie_read_reg32(devinfo, BRCMF_PCIE_PCIE2REG_MAILBOXINT);
  727. brcmf_pcie_write_reg32(devinfo, BRCMF_PCIE_PCIE2REG_MAILBOXINT, status);
  728. devinfo->irq_allocated = false;
  729. }
  730. static int brcmf_pcie_ring_mb_write_rptr(void *ctx)
  731. {
  732. struct brcmf_pcie_ringbuf *ring = (struct brcmf_pcie_ringbuf *)ctx;
  733. struct brcmf_pciedev_info *devinfo = ring->devinfo;
  734. struct brcmf_commonring *commonring = &ring->commonring;
  735. if (devinfo->state != BRCMFMAC_PCIE_STATE_UP)
  736. return -EIO;
  737. brcmf_dbg(PCIE, "W r_ptr %d (%d), ring %d\n", commonring->r_ptr,
  738. commonring->w_ptr, ring->id);
  739. devinfo->write_ptr(devinfo, ring->r_idx_addr, commonring->r_ptr);
  740. return 0;
  741. }
  742. static int brcmf_pcie_ring_mb_write_wptr(void *ctx)
  743. {
  744. struct brcmf_pcie_ringbuf *ring = (struct brcmf_pcie_ringbuf *)ctx;
  745. struct brcmf_pciedev_info *devinfo = ring->devinfo;
  746. struct brcmf_commonring *commonring = &ring->commonring;
  747. if (devinfo->state != BRCMFMAC_PCIE_STATE_UP)
  748. return -EIO;
  749. brcmf_dbg(PCIE, "W w_ptr %d (%d), ring %d\n", commonring->w_ptr,
  750. commonring->r_ptr, ring->id);
  751. devinfo->write_ptr(devinfo, ring->w_idx_addr, commonring->w_ptr);
  752. return 0;
  753. }
  754. static int brcmf_pcie_ring_mb_ring_bell(void *ctx)
  755. {
  756. struct brcmf_pcie_ringbuf *ring = (struct brcmf_pcie_ringbuf *)ctx;
  757. struct brcmf_pciedev_info *devinfo = ring->devinfo;
  758. if (devinfo->state != BRCMFMAC_PCIE_STATE_UP)
  759. return -EIO;
  760. brcmf_dbg(PCIE, "RING !\n");
  761. /* Any arbitrary value will do, lets use 1 */
  762. brcmf_pcie_write_reg32(devinfo, BRCMF_PCIE_PCIE2REG_H2D_MAILBOX, 1);
  763. return 0;
  764. }
  765. static int brcmf_pcie_ring_mb_update_rptr(void *ctx)
  766. {
  767. struct brcmf_pcie_ringbuf *ring = (struct brcmf_pcie_ringbuf *)ctx;
  768. struct brcmf_pciedev_info *devinfo = ring->devinfo;
  769. struct brcmf_commonring *commonring = &ring->commonring;
  770. if (devinfo->state != BRCMFMAC_PCIE_STATE_UP)
  771. return -EIO;
  772. commonring->r_ptr = devinfo->read_ptr(devinfo, ring->r_idx_addr);
  773. brcmf_dbg(PCIE, "R r_ptr %d (%d), ring %d\n", commonring->r_ptr,
  774. commonring->w_ptr, ring->id);
  775. return 0;
  776. }
  777. static int brcmf_pcie_ring_mb_update_wptr(void *ctx)
  778. {
  779. struct brcmf_pcie_ringbuf *ring = (struct brcmf_pcie_ringbuf *)ctx;
  780. struct brcmf_pciedev_info *devinfo = ring->devinfo;
  781. struct brcmf_commonring *commonring = &ring->commonring;
  782. if (devinfo->state != BRCMFMAC_PCIE_STATE_UP)
  783. return -EIO;
  784. commonring->w_ptr = devinfo->read_ptr(devinfo, ring->w_idx_addr);
  785. brcmf_dbg(PCIE, "R w_ptr %d (%d), ring %d\n", commonring->w_ptr,
  786. commonring->r_ptr, ring->id);
  787. return 0;
  788. }
  789. static void *
  790. brcmf_pcie_init_dmabuffer_for_device(struct brcmf_pciedev_info *devinfo,
  791. u32 size, u32 tcm_dma_phys_addr,
  792. dma_addr_t *dma_handle)
  793. {
  794. void *ring;
  795. u64 address;
  796. ring = dma_alloc_coherent(&devinfo->pdev->dev, size, dma_handle,
  797. GFP_KERNEL);
  798. if (!ring)
  799. return NULL;
  800. address = (u64)*dma_handle;
  801. brcmf_pcie_write_tcm32(devinfo, tcm_dma_phys_addr,
  802. address & 0xffffffff);
  803. brcmf_pcie_write_tcm32(devinfo, tcm_dma_phys_addr + 4, address >> 32);
  804. memset(ring, 0, size);
  805. return (ring);
  806. }
  807. static struct brcmf_pcie_ringbuf *
  808. brcmf_pcie_alloc_dma_and_ring(struct brcmf_pciedev_info *devinfo, u32 ring_id,
  809. u32 tcm_ring_phys_addr)
  810. {
  811. void *dma_buf;
  812. dma_addr_t dma_handle;
  813. struct brcmf_pcie_ringbuf *ring;
  814. u32 size;
  815. u32 addr;
  816. size = brcmf_ring_max_item[ring_id] * brcmf_ring_itemsize[ring_id];
  817. dma_buf = brcmf_pcie_init_dmabuffer_for_device(devinfo, size,
  818. tcm_ring_phys_addr + BRCMF_RING_MEM_BASE_ADDR_OFFSET,
  819. &dma_handle);
  820. if (!dma_buf)
  821. return NULL;
  822. addr = tcm_ring_phys_addr + BRCMF_RING_MAX_ITEM_OFFSET;
  823. brcmf_pcie_write_tcm16(devinfo, addr, brcmf_ring_max_item[ring_id]);
  824. addr = tcm_ring_phys_addr + BRCMF_RING_LEN_ITEMS_OFFSET;
  825. brcmf_pcie_write_tcm16(devinfo, addr, brcmf_ring_itemsize[ring_id]);
  826. ring = kzalloc(sizeof(*ring), GFP_KERNEL);
  827. if (!ring) {
  828. dma_free_coherent(&devinfo->pdev->dev, size, dma_buf,
  829. dma_handle);
  830. return NULL;
  831. }
  832. brcmf_commonring_config(&ring->commonring, brcmf_ring_max_item[ring_id],
  833. brcmf_ring_itemsize[ring_id], dma_buf);
  834. ring->dma_handle = dma_handle;
  835. ring->devinfo = devinfo;
  836. brcmf_commonring_register_cb(&ring->commonring,
  837. brcmf_pcie_ring_mb_ring_bell,
  838. brcmf_pcie_ring_mb_update_rptr,
  839. brcmf_pcie_ring_mb_update_wptr,
  840. brcmf_pcie_ring_mb_write_rptr,
  841. brcmf_pcie_ring_mb_write_wptr, ring);
  842. return (ring);
  843. }
  844. static void brcmf_pcie_release_ringbuffer(struct device *dev,
  845. struct brcmf_pcie_ringbuf *ring)
  846. {
  847. void *dma_buf;
  848. u32 size;
  849. if (!ring)
  850. return;
  851. dma_buf = ring->commonring.buf_addr;
  852. if (dma_buf) {
  853. size = ring->commonring.depth * ring->commonring.item_len;
  854. dma_free_coherent(dev, size, dma_buf, ring->dma_handle);
  855. }
  856. kfree(ring);
  857. }
  858. static void brcmf_pcie_release_ringbuffers(struct brcmf_pciedev_info *devinfo)
  859. {
  860. u32 i;
  861. for (i = 0; i < BRCMF_NROF_COMMON_MSGRINGS; i++) {
  862. brcmf_pcie_release_ringbuffer(&devinfo->pdev->dev,
  863. devinfo->shared.commonrings[i]);
  864. devinfo->shared.commonrings[i] = NULL;
  865. }
  866. kfree(devinfo->shared.flowrings);
  867. devinfo->shared.flowrings = NULL;
  868. if (devinfo->idxbuf) {
  869. dma_free_coherent(&devinfo->pdev->dev,
  870. devinfo->idxbuf_sz,
  871. devinfo->idxbuf,
  872. devinfo->idxbuf_dmahandle);
  873. devinfo->idxbuf = NULL;
  874. }
  875. }
  876. static int brcmf_pcie_init_ringbuffers(struct brcmf_pciedev_info *devinfo)
  877. {
  878. struct brcmf_pcie_ringbuf *ring;
  879. struct brcmf_pcie_ringbuf *rings;
  880. u32 d2h_w_idx_ptr;
  881. u32 d2h_r_idx_ptr;
  882. u32 h2d_w_idx_ptr;
  883. u32 h2d_r_idx_ptr;
  884. u32 ring_mem_ptr;
  885. u32 i;
  886. u64 address;
  887. u32 bufsz;
  888. u8 idx_offset;
  889. struct brcmf_pcie_dhi_ringinfo ringinfo;
  890. u16 max_flowrings;
  891. u16 max_submissionrings;
  892. u16 max_completionrings;
  893. memcpy_fromio(&ringinfo, devinfo->tcm + devinfo->shared.ring_info_addr,
  894. sizeof(ringinfo));
  895. if (devinfo->shared.version >= 6) {
  896. max_submissionrings = le16_to_cpu(ringinfo.max_submissionrings);
  897. max_flowrings = le16_to_cpu(ringinfo.max_flowrings);
  898. max_completionrings = le16_to_cpu(ringinfo.max_completionrings);
  899. } else {
  900. max_submissionrings = le16_to_cpu(ringinfo.max_flowrings);
  901. max_flowrings = max_submissionrings -
  902. BRCMF_NROF_H2D_COMMON_MSGRINGS;
  903. max_completionrings = BRCMF_NROF_D2H_COMMON_MSGRINGS;
  904. }
  905. if (devinfo->dma_idx_sz != 0) {
  906. bufsz = (max_submissionrings + max_completionrings) *
  907. devinfo->dma_idx_sz * 2;
  908. devinfo->idxbuf = dma_alloc_coherent(&devinfo->pdev->dev, bufsz,
  909. &devinfo->idxbuf_dmahandle,
  910. GFP_KERNEL);
  911. if (!devinfo->idxbuf)
  912. devinfo->dma_idx_sz = 0;
  913. }
  914. if (devinfo->dma_idx_sz == 0) {
  915. d2h_w_idx_ptr = le32_to_cpu(ringinfo.d2h_w_idx_ptr);
  916. d2h_r_idx_ptr = le32_to_cpu(ringinfo.d2h_r_idx_ptr);
  917. h2d_w_idx_ptr = le32_to_cpu(ringinfo.h2d_w_idx_ptr);
  918. h2d_r_idx_ptr = le32_to_cpu(ringinfo.h2d_r_idx_ptr);
  919. idx_offset = sizeof(u32);
  920. devinfo->write_ptr = brcmf_pcie_write_tcm16;
  921. devinfo->read_ptr = brcmf_pcie_read_tcm16;
  922. brcmf_dbg(PCIE, "Using TCM indices\n");
  923. } else {
  924. memset(devinfo->idxbuf, 0, bufsz);
  925. devinfo->idxbuf_sz = bufsz;
  926. idx_offset = devinfo->dma_idx_sz;
  927. devinfo->write_ptr = brcmf_pcie_write_idx;
  928. devinfo->read_ptr = brcmf_pcie_read_idx;
  929. h2d_w_idx_ptr = 0;
  930. address = (u64)devinfo->idxbuf_dmahandle;
  931. ringinfo.h2d_w_idx_hostaddr.low_addr =
  932. cpu_to_le32(address & 0xffffffff);
  933. ringinfo.h2d_w_idx_hostaddr.high_addr =
  934. cpu_to_le32(address >> 32);
  935. h2d_r_idx_ptr = h2d_w_idx_ptr +
  936. max_submissionrings * idx_offset;
  937. address += max_submissionrings * idx_offset;
  938. ringinfo.h2d_r_idx_hostaddr.low_addr =
  939. cpu_to_le32(address & 0xffffffff);
  940. ringinfo.h2d_r_idx_hostaddr.high_addr =
  941. cpu_to_le32(address >> 32);
  942. d2h_w_idx_ptr = h2d_r_idx_ptr +
  943. max_submissionrings * idx_offset;
  944. address += max_submissionrings * idx_offset;
  945. ringinfo.d2h_w_idx_hostaddr.low_addr =
  946. cpu_to_le32(address & 0xffffffff);
  947. ringinfo.d2h_w_idx_hostaddr.high_addr =
  948. cpu_to_le32(address >> 32);
  949. d2h_r_idx_ptr = d2h_w_idx_ptr +
  950. max_completionrings * idx_offset;
  951. address += max_completionrings * idx_offset;
  952. ringinfo.d2h_r_idx_hostaddr.low_addr =
  953. cpu_to_le32(address & 0xffffffff);
  954. ringinfo.d2h_r_idx_hostaddr.high_addr =
  955. cpu_to_le32(address >> 32);
  956. memcpy_toio(devinfo->tcm + devinfo->shared.ring_info_addr,
  957. &ringinfo, sizeof(ringinfo));
  958. brcmf_dbg(PCIE, "Using host memory indices\n");
  959. }
  960. ring_mem_ptr = le32_to_cpu(ringinfo.ringmem);
  961. for (i = 0; i < BRCMF_NROF_H2D_COMMON_MSGRINGS; i++) {
  962. ring = brcmf_pcie_alloc_dma_and_ring(devinfo, i, ring_mem_ptr);
  963. if (!ring)
  964. goto fail;
  965. ring->w_idx_addr = h2d_w_idx_ptr;
  966. ring->r_idx_addr = h2d_r_idx_ptr;
  967. ring->id = i;
  968. devinfo->shared.commonrings[i] = ring;
  969. h2d_w_idx_ptr += idx_offset;
  970. h2d_r_idx_ptr += idx_offset;
  971. ring_mem_ptr += BRCMF_RING_MEM_SZ;
  972. }
  973. for (i = BRCMF_NROF_H2D_COMMON_MSGRINGS;
  974. i < BRCMF_NROF_COMMON_MSGRINGS; i++) {
  975. ring = brcmf_pcie_alloc_dma_and_ring(devinfo, i, ring_mem_ptr);
  976. if (!ring)
  977. goto fail;
  978. ring->w_idx_addr = d2h_w_idx_ptr;
  979. ring->r_idx_addr = d2h_r_idx_ptr;
  980. ring->id = i;
  981. devinfo->shared.commonrings[i] = ring;
  982. d2h_w_idx_ptr += idx_offset;
  983. d2h_r_idx_ptr += idx_offset;
  984. ring_mem_ptr += BRCMF_RING_MEM_SZ;
  985. }
  986. devinfo->shared.max_flowrings = max_flowrings;
  987. devinfo->shared.max_submissionrings = max_submissionrings;
  988. devinfo->shared.max_completionrings = max_completionrings;
  989. rings = kcalloc(max_flowrings, sizeof(*ring), GFP_KERNEL);
  990. if (!rings)
  991. goto fail;
  992. brcmf_dbg(PCIE, "Nr of flowrings is %d\n", max_flowrings);
  993. for (i = 0; i < max_flowrings; i++) {
  994. ring = &rings[i];
  995. ring->devinfo = devinfo;
  996. ring->id = i + BRCMF_H2D_MSGRING_FLOWRING_IDSTART;
  997. brcmf_commonring_register_cb(&ring->commonring,
  998. brcmf_pcie_ring_mb_ring_bell,
  999. brcmf_pcie_ring_mb_update_rptr,
  1000. brcmf_pcie_ring_mb_update_wptr,
  1001. brcmf_pcie_ring_mb_write_rptr,
  1002. brcmf_pcie_ring_mb_write_wptr,
  1003. ring);
  1004. ring->w_idx_addr = h2d_w_idx_ptr;
  1005. ring->r_idx_addr = h2d_r_idx_ptr;
  1006. h2d_w_idx_ptr += idx_offset;
  1007. h2d_r_idx_ptr += idx_offset;
  1008. }
  1009. devinfo->shared.flowrings = rings;
  1010. return 0;
  1011. fail:
  1012. brcmf_err("Allocating ring buffers failed\n");
  1013. brcmf_pcie_release_ringbuffers(devinfo);
  1014. return -ENOMEM;
  1015. }
  1016. static void
  1017. brcmf_pcie_release_scratchbuffers(struct brcmf_pciedev_info *devinfo)
  1018. {
  1019. if (devinfo->shared.scratch)
  1020. dma_free_coherent(&devinfo->pdev->dev,
  1021. BRCMF_DMA_D2H_SCRATCH_BUF_LEN,
  1022. devinfo->shared.scratch,
  1023. devinfo->shared.scratch_dmahandle);
  1024. if (devinfo->shared.ringupd)
  1025. dma_free_coherent(&devinfo->pdev->dev,
  1026. BRCMF_DMA_D2H_RINGUPD_BUF_LEN,
  1027. devinfo->shared.ringupd,
  1028. devinfo->shared.ringupd_dmahandle);
  1029. }
  1030. static int brcmf_pcie_init_scratchbuffers(struct brcmf_pciedev_info *devinfo)
  1031. {
  1032. u64 address;
  1033. u32 addr;
  1034. devinfo->shared.scratch =
  1035. dma_zalloc_coherent(&devinfo->pdev->dev,
  1036. BRCMF_DMA_D2H_SCRATCH_BUF_LEN,
  1037. &devinfo->shared.scratch_dmahandle,
  1038. GFP_KERNEL);
  1039. if (!devinfo->shared.scratch)
  1040. goto fail;
  1041. addr = devinfo->shared.tcm_base_address +
  1042. BRCMF_SHARED_DMA_SCRATCH_ADDR_OFFSET;
  1043. address = (u64)devinfo->shared.scratch_dmahandle;
  1044. brcmf_pcie_write_tcm32(devinfo, addr, address & 0xffffffff);
  1045. brcmf_pcie_write_tcm32(devinfo, addr + 4, address >> 32);
  1046. addr = devinfo->shared.tcm_base_address +
  1047. BRCMF_SHARED_DMA_SCRATCH_LEN_OFFSET;
  1048. brcmf_pcie_write_tcm32(devinfo, addr, BRCMF_DMA_D2H_SCRATCH_BUF_LEN);
  1049. devinfo->shared.ringupd =
  1050. dma_zalloc_coherent(&devinfo->pdev->dev,
  1051. BRCMF_DMA_D2H_RINGUPD_BUF_LEN,
  1052. &devinfo->shared.ringupd_dmahandle,
  1053. GFP_KERNEL);
  1054. if (!devinfo->shared.ringupd)
  1055. goto fail;
  1056. addr = devinfo->shared.tcm_base_address +
  1057. BRCMF_SHARED_DMA_RINGUPD_ADDR_OFFSET;
  1058. address = (u64)devinfo->shared.ringupd_dmahandle;
  1059. brcmf_pcie_write_tcm32(devinfo, addr, address & 0xffffffff);
  1060. brcmf_pcie_write_tcm32(devinfo, addr + 4, address >> 32);
  1061. addr = devinfo->shared.tcm_base_address +
  1062. BRCMF_SHARED_DMA_RINGUPD_LEN_OFFSET;
  1063. brcmf_pcie_write_tcm32(devinfo, addr, BRCMF_DMA_D2H_RINGUPD_BUF_LEN);
  1064. return 0;
  1065. fail:
  1066. brcmf_err("Allocating scratch buffers failed\n");
  1067. brcmf_pcie_release_scratchbuffers(devinfo);
  1068. return -ENOMEM;
  1069. }
  1070. static void brcmf_pcie_down(struct device *dev)
  1071. {
  1072. }
  1073. static int brcmf_pcie_tx(struct device *dev, struct sk_buff *skb)
  1074. {
  1075. return 0;
  1076. }
  1077. static int brcmf_pcie_tx_ctlpkt(struct device *dev, unsigned char *msg,
  1078. uint len)
  1079. {
  1080. return 0;
  1081. }
  1082. static int brcmf_pcie_rx_ctlpkt(struct device *dev, unsigned char *msg,
  1083. uint len)
  1084. {
  1085. return 0;
  1086. }
  1087. static void brcmf_pcie_wowl_config(struct device *dev, bool enabled)
  1088. {
  1089. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  1090. struct brcmf_pciedev *buspub = bus_if->bus_priv.pcie;
  1091. struct brcmf_pciedev_info *devinfo = buspub->devinfo;
  1092. brcmf_dbg(PCIE, "Configuring WOWL, enabled=%d\n", enabled);
  1093. devinfo->wowl_enabled = enabled;
  1094. }
  1095. static size_t brcmf_pcie_get_ramsize(struct device *dev)
  1096. {
  1097. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  1098. struct brcmf_pciedev *buspub = bus_if->bus_priv.pcie;
  1099. struct brcmf_pciedev_info *devinfo = buspub->devinfo;
  1100. return devinfo->ci->ramsize - devinfo->ci->srsize;
  1101. }
  1102. static int brcmf_pcie_get_memdump(struct device *dev, void *data, size_t len)
  1103. {
  1104. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  1105. struct brcmf_pciedev *buspub = bus_if->bus_priv.pcie;
  1106. struct brcmf_pciedev_info *devinfo = buspub->devinfo;
  1107. brcmf_dbg(PCIE, "dump at 0x%08X: len=%zu\n", devinfo->ci->rambase, len);
  1108. brcmf_pcie_copy_dev_tomem(devinfo, devinfo->ci->rambase, data, len);
  1109. return 0;
  1110. }
  1111. static
  1112. int brcmf_pcie_get_fwname(struct device *dev, const char *ext, u8 *fw_name)
  1113. {
  1114. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  1115. struct brcmf_fw_request *fwreq;
  1116. struct brcmf_fw_name fwnames[] = {
  1117. { ext, fw_name },
  1118. };
  1119. fwreq = brcmf_fw_alloc_request(bus_if->chip, bus_if->chiprev,
  1120. brcmf_pcie_fwnames,
  1121. ARRAY_SIZE(brcmf_pcie_fwnames),
  1122. fwnames, ARRAY_SIZE(fwnames));
  1123. if (!fwreq)
  1124. return -ENOMEM;
  1125. kfree(fwreq);
  1126. return 0;
  1127. }
  1128. static const struct brcmf_bus_ops brcmf_pcie_bus_ops = {
  1129. .txdata = brcmf_pcie_tx,
  1130. .stop = brcmf_pcie_down,
  1131. .txctl = brcmf_pcie_tx_ctlpkt,
  1132. .rxctl = brcmf_pcie_rx_ctlpkt,
  1133. .wowl_config = brcmf_pcie_wowl_config,
  1134. .get_ramsize = brcmf_pcie_get_ramsize,
  1135. .get_memdump = brcmf_pcie_get_memdump,
  1136. .get_fwname = brcmf_pcie_get_fwname,
  1137. };
  1138. static void
  1139. brcmf_pcie_adjust_ramsize(struct brcmf_pciedev_info *devinfo, u8 *data,
  1140. u32 data_len)
  1141. {
  1142. __le32 *field;
  1143. u32 newsize;
  1144. if (data_len < BRCMF_RAMSIZE_OFFSET + 8)
  1145. return;
  1146. field = (__le32 *)&data[BRCMF_RAMSIZE_OFFSET];
  1147. if (le32_to_cpup(field) != BRCMF_RAMSIZE_MAGIC)
  1148. return;
  1149. field++;
  1150. newsize = le32_to_cpup(field);
  1151. brcmf_dbg(PCIE, "Found ramsize info in FW, adjusting to 0x%x\n",
  1152. newsize);
  1153. devinfo->ci->ramsize = newsize;
  1154. }
  1155. static int
  1156. brcmf_pcie_init_share_ram_info(struct brcmf_pciedev_info *devinfo,
  1157. u32 sharedram_addr)
  1158. {
  1159. struct brcmf_pcie_shared_info *shared;
  1160. u32 addr;
  1161. shared = &devinfo->shared;
  1162. shared->tcm_base_address = sharedram_addr;
  1163. shared->flags = brcmf_pcie_read_tcm32(devinfo, sharedram_addr);
  1164. shared->version = (u8)(shared->flags & BRCMF_PCIE_SHARED_VERSION_MASK);
  1165. brcmf_dbg(PCIE, "PCIe protocol version %d\n", shared->version);
  1166. if ((shared->version > BRCMF_PCIE_MAX_SHARED_VERSION) ||
  1167. (shared->version < BRCMF_PCIE_MIN_SHARED_VERSION)) {
  1168. brcmf_err("Unsupported PCIE version %d\n", shared->version);
  1169. return -EINVAL;
  1170. }
  1171. /* check firmware support dma indicies */
  1172. if (shared->flags & BRCMF_PCIE_SHARED_DMA_INDEX) {
  1173. if (shared->flags & BRCMF_PCIE_SHARED_DMA_2B_IDX)
  1174. devinfo->dma_idx_sz = sizeof(u16);
  1175. else
  1176. devinfo->dma_idx_sz = sizeof(u32);
  1177. }
  1178. addr = sharedram_addr + BRCMF_SHARED_MAX_RXBUFPOST_OFFSET;
  1179. shared->max_rxbufpost = brcmf_pcie_read_tcm16(devinfo, addr);
  1180. if (shared->max_rxbufpost == 0)
  1181. shared->max_rxbufpost = BRCMF_DEF_MAX_RXBUFPOST;
  1182. addr = sharedram_addr + BRCMF_SHARED_RX_DATAOFFSET_OFFSET;
  1183. shared->rx_dataoffset = brcmf_pcie_read_tcm32(devinfo, addr);
  1184. addr = sharedram_addr + BRCMF_SHARED_HTOD_MB_DATA_ADDR_OFFSET;
  1185. shared->htod_mb_data_addr = brcmf_pcie_read_tcm32(devinfo, addr);
  1186. addr = sharedram_addr + BRCMF_SHARED_DTOH_MB_DATA_ADDR_OFFSET;
  1187. shared->dtoh_mb_data_addr = brcmf_pcie_read_tcm32(devinfo, addr);
  1188. addr = sharedram_addr + BRCMF_SHARED_RING_INFO_ADDR_OFFSET;
  1189. shared->ring_info_addr = brcmf_pcie_read_tcm32(devinfo, addr);
  1190. brcmf_dbg(PCIE, "max rx buf post %d, rx dataoffset %d\n",
  1191. shared->max_rxbufpost, shared->rx_dataoffset);
  1192. brcmf_pcie_bus_console_init(devinfo);
  1193. return 0;
  1194. }
  1195. static int brcmf_pcie_download_fw_nvram(struct brcmf_pciedev_info *devinfo,
  1196. const struct firmware *fw, void *nvram,
  1197. u32 nvram_len)
  1198. {
  1199. u32 sharedram_addr;
  1200. u32 sharedram_addr_written;
  1201. u32 loop_counter;
  1202. int err;
  1203. u32 address;
  1204. u32 resetintr;
  1205. brcmf_dbg(PCIE, "Halt ARM.\n");
  1206. err = brcmf_pcie_enter_download_state(devinfo);
  1207. if (err)
  1208. return err;
  1209. brcmf_dbg(PCIE, "Download FW %s\n", devinfo->fw_name);
  1210. brcmf_pcie_copy_mem_todev(devinfo, devinfo->ci->rambase,
  1211. (void *)fw->data, fw->size);
  1212. resetintr = get_unaligned_le32(fw->data);
  1213. release_firmware(fw);
  1214. /* reset last 4 bytes of RAM address. to be used for shared
  1215. * area. This identifies when FW is running
  1216. */
  1217. brcmf_pcie_write_ram32(devinfo, devinfo->ci->ramsize - 4, 0);
  1218. if (nvram) {
  1219. brcmf_dbg(PCIE, "Download NVRAM %s\n", devinfo->nvram_name);
  1220. address = devinfo->ci->rambase + devinfo->ci->ramsize -
  1221. nvram_len;
  1222. brcmf_pcie_copy_mem_todev(devinfo, address, nvram, nvram_len);
  1223. brcmf_fw_nvram_free(nvram);
  1224. } else {
  1225. brcmf_dbg(PCIE, "No matching NVRAM file found %s\n",
  1226. devinfo->nvram_name);
  1227. }
  1228. sharedram_addr_written = brcmf_pcie_read_ram32(devinfo,
  1229. devinfo->ci->ramsize -
  1230. 4);
  1231. brcmf_dbg(PCIE, "Bring ARM in running state\n");
  1232. err = brcmf_pcie_exit_download_state(devinfo, resetintr);
  1233. if (err)
  1234. return err;
  1235. brcmf_dbg(PCIE, "Wait for FW init\n");
  1236. sharedram_addr = sharedram_addr_written;
  1237. loop_counter = BRCMF_PCIE_FW_UP_TIMEOUT / 50;
  1238. while ((sharedram_addr == sharedram_addr_written) && (loop_counter)) {
  1239. msleep(50);
  1240. sharedram_addr = brcmf_pcie_read_ram32(devinfo,
  1241. devinfo->ci->ramsize -
  1242. 4);
  1243. loop_counter--;
  1244. }
  1245. if (sharedram_addr == sharedram_addr_written) {
  1246. brcmf_err("FW failed to initialize\n");
  1247. return -ENODEV;
  1248. }
  1249. brcmf_dbg(PCIE, "Shared RAM addr: 0x%08x\n", sharedram_addr);
  1250. return (brcmf_pcie_init_share_ram_info(devinfo, sharedram_addr));
  1251. }
  1252. static int brcmf_pcie_get_resource(struct brcmf_pciedev_info *devinfo)
  1253. {
  1254. struct pci_dev *pdev;
  1255. int err;
  1256. phys_addr_t bar0_addr, bar1_addr;
  1257. ulong bar1_size;
  1258. pdev = devinfo->pdev;
  1259. err = pci_enable_device(pdev);
  1260. if (err) {
  1261. brcmf_err("pci_enable_device failed err=%d\n", err);
  1262. return err;
  1263. }
  1264. pci_set_master(pdev);
  1265. /* Bar-0 mapped address */
  1266. bar0_addr = pci_resource_start(pdev, 0);
  1267. /* Bar-1 mapped address */
  1268. bar1_addr = pci_resource_start(pdev, 2);
  1269. /* read Bar-1 mapped memory range */
  1270. bar1_size = pci_resource_len(pdev, 2);
  1271. if ((bar1_size == 0) || (bar1_addr == 0)) {
  1272. brcmf_err("BAR1 Not enabled, device size=%ld, addr=%#016llx\n",
  1273. bar1_size, (unsigned long long)bar1_addr);
  1274. return -EINVAL;
  1275. }
  1276. devinfo->regs = ioremap_nocache(bar0_addr, BRCMF_PCIE_REG_MAP_SIZE);
  1277. devinfo->tcm = ioremap_nocache(bar1_addr, bar1_size);
  1278. if (!devinfo->regs || !devinfo->tcm) {
  1279. brcmf_err("ioremap() failed (%p,%p)\n", devinfo->regs,
  1280. devinfo->tcm);
  1281. return -EINVAL;
  1282. }
  1283. brcmf_dbg(PCIE, "Phys addr : reg space = %p base addr %#016llx\n",
  1284. devinfo->regs, (unsigned long long)bar0_addr);
  1285. brcmf_dbg(PCIE, "Phys addr : mem space = %p base addr %#016llx size 0x%x\n",
  1286. devinfo->tcm, (unsigned long long)bar1_addr,
  1287. (unsigned int)bar1_size);
  1288. return 0;
  1289. }
  1290. static void brcmf_pcie_release_resource(struct brcmf_pciedev_info *devinfo)
  1291. {
  1292. if (devinfo->tcm)
  1293. iounmap(devinfo->tcm);
  1294. if (devinfo->regs)
  1295. iounmap(devinfo->regs);
  1296. pci_disable_device(devinfo->pdev);
  1297. }
  1298. static u32 brcmf_pcie_buscore_prep_addr(const struct pci_dev *pdev, u32 addr)
  1299. {
  1300. u32 ret_addr;
  1301. ret_addr = addr & (BRCMF_PCIE_BAR0_REG_SIZE - 1);
  1302. addr &= ~(BRCMF_PCIE_BAR0_REG_SIZE - 1);
  1303. pci_write_config_dword(pdev, BRCMF_PCIE_BAR0_WINDOW, addr);
  1304. return ret_addr;
  1305. }
  1306. static u32 brcmf_pcie_buscore_read32(void *ctx, u32 addr)
  1307. {
  1308. struct brcmf_pciedev_info *devinfo = (struct brcmf_pciedev_info *)ctx;
  1309. addr = brcmf_pcie_buscore_prep_addr(devinfo->pdev, addr);
  1310. return brcmf_pcie_read_reg32(devinfo, addr);
  1311. }
  1312. static void brcmf_pcie_buscore_write32(void *ctx, u32 addr, u32 value)
  1313. {
  1314. struct brcmf_pciedev_info *devinfo = (struct brcmf_pciedev_info *)ctx;
  1315. addr = brcmf_pcie_buscore_prep_addr(devinfo->pdev, addr);
  1316. brcmf_pcie_write_reg32(devinfo, addr, value);
  1317. }
  1318. static int brcmf_pcie_buscoreprep(void *ctx)
  1319. {
  1320. return brcmf_pcie_get_resource(ctx);
  1321. }
  1322. static int brcmf_pcie_buscore_reset(void *ctx, struct brcmf_chip *chip)
  1323. {
  1324. struct brcmf_pciedev_info *devinfo = (struct brcmf_pciedev_info *)ctx;
  1325. u32 val;
  1326. devinfo->ci = chip;
  1327. brcmf_pcie_reset_device(devinfo);
  1328. val = brcmf_pcie_read_reg32(devinfo, BRCMF_PCIE_PCIE2REG_MAILBOXINT);
  1329. if (val != 0xffffffff)
  1330. brcmf_pcie_write_reg32(devinfo, BRCMF_PCIE_PCIE2REG_MAILBOXINT,
  1331. val);
  1332. return 0;
  1333. }
  1334. static void brcmf_pcie_buscore_activate(void *ctx, struct brcmf_chip *chip,
  1335. u32 rstvec)
  1336. {
  1337. struct brcmf_pciedev_info *devinfo = (struct brcmf_pciedev_info *)ctx;
  1338. brcmf_pcie_write_tcm32(devinfo, 0, rstvec);
  1339. }
  1340. static const struct brcmf_buscore_ops brcmf_pcie_buscore_ops = {
  1341. .prepare = brcmf_pcie_buscoreprep,
  1342. .reset = brcmf_pcie_buscore_reset,
  1343. .activate = brcmf_pcie_buscore_activate,
  1344. .read32 = brcmf_pcie_buscore_read32,
  1345. .write32 = brcmf_pcie_buscore_write32,
  1346. };
  1347. #define BRCMF_PCIE_FW_CODE 0
  1348. #define BRCMF_PCIE_FW_NVRAM 1
  1349. static void brcmf_pcie_setup(struct device *dev, int ret,
  1350. struct brcmf_fw_request *fwreq)
  1351. {
  1352. const struct firmware *fw;
  1353. void *nvram;
  1354. struct brcmf_bus *bus;
  1355. struct brcmf_pciedev *pcie_bus_dev;
  1356. struct brcmf_pciedev_info *devinfo;
  1357. struct brcmf_commonring **flowrings;
  1358. u32 i, nvram_len;
  1359. /* check firmware loading result */
  1360. if (ret)
  1361. goto fail;
  1362. bus = dev_get_drvdata(dev);
  1363. pcie_bus_dev = bus->bus_priv.pcie;
  1364. devinfo = pcie_bus_dev->devinfo;
  1365. brcmf_pcie_attach(devinfo);
  1366. fw = fwreq->items[BRCMF_PCIE_FW_CODE].binary;
  1367. nvram = fwreq->items[BRCMF_PCIE_FW_NVRAM].nv_data.data;
  1368. nvram_len = fwreq->items[BRCMF_PCIE_FW_NVRAM].nv_data.len;
  1369. kfree(fwreq);
  1370. /* Some of the firmwares have the size of the memory of the device
  1371. * defined inside the firmware. This is because part of the memory in
  1372. * the device is shared and the devision is determined by FW. Parse
  1373. * the firmware and adjust the chip memory size now.
  1374. */
  1375. brcmf_pcie_adjust_ramsize(devinfo, (u8 *)fw->data, fw->size);
  1376. ret = brcmf_pcie_download_fw_nvram(devinfo, fw, nvram, nvram_len);
  1377. if (ret)
  1378. goto fail;
  1379. devinfo->state = BRCMFMAC_PCIE_STATE_UP;
  1380. ret = brcmf_pcie_init_ringbuffers(devinfo);
  1381. if (ret)
  1382. goto fail;
  1383. ret = brcmf_pcie_init_scratchbuffers(devinfo);
  1384. if (ret)
  1385. goto fail;
  1386. brcmf_pcie_select_core(devinfo, BCMA_CORE_PCIE2);
  1387. ret = brcmf_pcie_request_irq(devinfo);
  1388. if (ret)
  1389. goto fail;
  1390. /* hook the commonrings in the bus structure. */
  1391. for (i = 0; i < BRCMF_NROF_COMMON_MSGRINGS; i++)
  1392. bus->msgbuf->commonrings[i] =
  1393. &devinfo->shared.commonrings[i]->commonring;
  1394. flowrings = kcalloc(devinfo->shared.max_flowrings, sizeof(*flowrings),
  1395. GFP_KERNEL);
  1396. if (!flowrings)
  1397. goto fail;
  1398. for (i = 0; i < devinfo->shared.max_flowrings; i++)
  1399. flowrings[i] = &devinfo->shared.flowrings[i].commonring;
  1400. bus->msgbuf->flowrings = flowrings;
  1401. bus->msgbuf->rx_dataoffset = devinfo->shared.rx_dataoffset;
  1402. bus->msgbuf->max_rxbufpost = devinfo->shared.max_rxbufpost;
  1403. bus->msgbuf->max_flowrings = devinfo->shared.max_flowrings;
  1404. init_waitqueue_head(&devinfo->mbdata_resp_wait);
  1405. brcmf_pcie_intr_enable(devinfo);
  1406. if (brcmf_attach(&devinfo->pdev->dev, devinfo->settings) == 0)
  1407. return;
  1408. brcmf_pcie_bus_console_read(devinfo);
  1409. fail:
  1410. device_release_driver(dev);
  1411. }
  1412. static struct brcmf_fw_request *
  1413. brcmf_pcie_prepare_fw_request(struct brcmf_pciedev_info *devinfo)
  1414. {
  1415. struct brcmf_fw_request *fwreq;
  1416. struct brcmf_fw_name fwnames[] = {
  1417. { ".bin", devinfo->fw_name },
  1418. { ".txt", devinfo->nvram_name },
  1419. };
  1420. fwreq = brcmf_fw_alloc_request(devinfo->ci->chip, devinfo->ci->chiprev,
  1421. brcmf_pcie_fwnames,
  1422. ARRAY_SIZE(brcmf_pcie_fwnames),
  1423. fwnames, ARRAY_SIZE(fwnames));
  1424. if (!fwreq)
  1425. return NULL;
  1426. fwreq->items[BRCMF_PCIE_FW_CODE].type = BRCMF_FW_TYPE_BINARY;
  1427. fwreq->items[BRCMF_PCIE_FW_NVRAM].type = BRCMF_FW_TYPE_NVRAM;
  1428. fwreq->items[BRCMF_PCIE_FW_NVRAM].flags = BRCMF_FW_REQF_OPTIONAL;
  1429. fwreq->domain_nr = pci_domain_nr(devinfo->pdev->bus);
  1430. fwreq->bus_nr = devinfo->pdev->bus->number;
  1431. return fwreq;
  1432. }
  1433. static int
  1434. brcmf_pcie_probe(struct pci_dev *pdev, const struct pci_device_id *id)
  1435. {
  1436. int ret;
  1437. struct brcmf_fw_request *fwreq;
  1438. struct brcmf_pciedev_info *devinfo;
  1439. struct brcmf_pciedev *pcie_bus_dev;
  1440. struct brcmf_bus *bus;
  1441. brcmf_dbg(PCIE, "Enter %x:%x\n", pdev->vendor, pdev->device);
  1442. ret = -ENOMEM;
  1443. devinfo = kzalloc(sizeof(*devinfo), GFP_KERNEL);
  1444. if (devinfo == NULL)
  1445. return ret;
  1446. devinfo->pdev = pdev;
  1447. pcie_bus_dev = NULL;
  1448. devinfo->ci = brcmf_chip_attach(devinfo, &brcmf_pcie_buscore_ops);
  1449. if (IS_ERR(devinfo->ci)) {
  1450. ret = PTR_ERR(devinfo->ci);
  1451. devinfo->ci = NULL;
  1452. goto fail;
  1453. }
  1454. pcie_bus_dev = kzalloc(sizeof(*pcie_bus_dev), GFP_KERNEL);
  1455. if (pcie_bus_dev == NULL) {
  1456. ret = -ENOMEM;
  1457. goto fail;
  1458. }
  1459. devinfo->settings = brcmf_get_module_param(&devinfo->pdev->dev,
  1460. BRCMF_BUSTYPE_PCIE,
  1461. devinfo->ci->chip,
  1462. devinfo->ci->chiprev);
  1463. if (!devinfo->settings) {
  1464. ret = -ENOMEM;
  1465. goto fail;
  1466. }
  1467. bus = kzalloc(sizeof(*bus), GFP_KERNEL);
  1468. if (!bus) {
  1469. ret = -ENOMEM;
  1470. goto fail;
  1471. }
  1472. bus->msgbuf = kzalloc(sizeof(*bus->msgbuf), GFP_KERNEL);
  1473. if (!bus->msgbuf) {
  1474. ret = -ENOMEM;
  1475. kfree(bus);
  1476. goto fail;
  1477. }
  1478. /* hook it all together. */
  1479. pcie_bus_dev->devinfo = devinfo;
  1480. pcie_bus_dev->bus = bus;
  1481. bus->dev = &pdev->dev;
  1482. bus->bus_priv.pcie = pcie_bus_dev;
  1483. bus->ops = &brcmf_pcie_bus_ops;
  1484. bus->proto_type = BRCMF_PROTO_MSGBUF;
  1485. bus->chip = devinfo->coreid;
  1486. bus->wowl_supported = pci_pme_capable(pdev, PCI_D3hot);
  1487. dev_set_drvdata(&pdev->dev, bus);
  1488. fwreq = brcmf_pcie_prepare_fw_request(devinfo);
  1489. if (!fwreq) {
  1490. ret = -ENOMEM;
  1491. goto fail_bus;
  1492. }
  1493. ret = brcmf_fw_get_firmwares(bus->dev, fwreq, brcmf_pcie_setup);
  1494. if (ret < 0) {
  1495. kfree(fwreq);
  1496. goto fail_bus;
  1497. }
  1498. return 0;
  1499. fail_bus:
  1500. kfree(bus->msgbuf);
  1501. kfree(bus);
  1502. fail:
  1503. brcmf_err("failed %x:%x\n", pdev->vendor, pdev->device);
  1504. brcmf_pcie_release_resource(devinfo);
  1505. if (devinfo->ci)
  1506. brcmf_chip_detach(devinfo->ci);
  1507. if (devinfo->settings)
  1508. brcmf_release_module_param(devinfo->settings);
  1509. kfree(pcie_bus_dev);
  1510. kfree(devinfo);
  1511. return ret;
  1512. }
  1513. static void
  1514. brcmf_pcie_remove(struct pci_dev *pdev)
  1515. {
  1516. struct brcmf_pciedev_info *devinfo;
  1517. struct brcmf_bus *bus;
  1518. brcmf_dbg(PCIE, "Enter\n");
  1519. bus = dev_get_drvdata(&pdev->dev);
  1520. if (bus == NULL)
  1521. return;
  1522. devinfo = bus->bus_priv.pcie->devinfo;
  1523. devinfo->state = BRCMFMAC_PCIE_STATE_DOWN;
  1524. if (devinfo->ci)
  1525. brcmf_pcie_intr_disable(devinfo);
  1526. brcmf_detach(&pdev->dev);
  1527. kfree(bus->bus_priv.pcie);
  1528. kfree(bus->msgbuf->flowrings);
  1529. kfree(bus->msgbuf);
  1530. kfree(bus);
  1531. brcmf_pcie_release_irq(devinfo);
  1532. brcmf_pcie_release_scratchbuffers(devinfo);
  1533. brcmf_pcie_release_ringbuffers(devinfo);
  1534. brcmf_pcie_reset_device(devinfo);
  1535. brcmf_pcie_release_resource(devinfo);
  1536. if (devinfo->ci)
  1537. brcmf_chip_detach(devinfo->ci);
  1538. if (devinfo->settings)
  1539. brcmf_release_module_param(devinfo->settings);
  1540. kfree(devinfo);
  1541. dev_set_drvdata(&pdev->dev, NULL);
  1542. }
  1543. #ifdef CONFIG_PM
  1544. static int brcmf_pcie_pm_enter_D3(struct device *dev)
  1545. {
  1546. struct brcmf_pciedev_info *devinfo;
  1547. struct brcmf_bus *bus;
  1548. brcmf_dbg(PCIE, "Enter\n");
  1549. bus = dev_get_drvdata(dev);
  1550. devinfo = bus->bus_priv.pcie->devinfo;
  1551. brcmf_bus_change_state(bus, BRCMF_BUS_DOWN);
  1552. devinfo->mbdata_completed = false;
  1553. brcmf_pcie_send_mb_data(devinfo, BRCMF_H2D_HOST_D3_INFORM);
  1554. wait_event_timeout(devinfo->mbdata_resp_wait, devinfo->mbdata_completed,
  1555. BRCMF_PCIE_MBDATA_TIMEOUT);
  1556. if (!devinfo->mbdata_completed) {
  1557. brcmf_err("Timeout on response for entering D3 substate\n");
  1558. brcmf_bus_change_state(bus, BRCMF_BUS_UP);
  1559. return -EIO;
  1560. }
  1561. devinfo->state = BRCMFMAC_PCIE_STATE_DOWN;
  1562. return 0;
  1563. }
  1564. static int brcmf_pcie_pm_leave_D3(struct device *dev)
  1565. {
  1566. struct brcmf_pciedev_info *devinfo;
  1567. struct brcmf_bus *bus;
  1568. struct pci_dev *pdev;
  1569. int err;
  1570. brcmf_dbg(PCIE, "Enter\n");
  1571. bus = dev_get_drvdata(dev);
  1572. devinfo = bus->bus_priv.pcie->devinfo;
  1573. brcmf_dbg(PCIE, "Enter, dev=%p, bus=%p\n", dev, bus);
  1574. /* Check if device is still up and running, if so we are ready */
  1575. if (brcmf_pcie_read_reg32(devinfo, BRCMF_PCIE_PCIE2REG_INTMASK) != 0) {
  1576. brcmf_dbg(PCIE, "Try to wakeup device....\n");
  1577. if (brcmf_pcie_send_mb_data(devinfo, BRCMF_H2D_HOST_D0_INFORM))
  1578. goto cleanup;
  1579. brcmf_dbg(PCIE, "Hot resume, continue....\n");
  1580. devinfo->state = BRCMFMAC_PCIE_STATE_UP;
  1581. brcmf_pcie_select_core(devinfo, BCMA_CORE_PCIE2);
  1582. brcmf_bus_change_state(bus, BRCMF_BUS_UP);
  1583. brcmf_pcie_intr_enable(devinfo);
  1584. return 0;
  1585. }
  1586. cleanup:
  1587. brcmf_chip_detach(devinfo->ci);
  1588. devinfo->ci = NULL;
  1589. pdev = devinfo->pdev;
  1590. brcmf_pcie_remove(pdev);
  1591. err = brcmf_pcie_probe(pdev, NULL);
  1592. if (err)
  1593. brcmf_err("probe after resume failed, err=%d\n", err);
  1594. return err;
  1595. }
  1596. static const struct dev_pm_ops brcmf_pciedrvr_pm = {
  1597. .suspend = brcmf_pcie_pm_enter_D3,
  1598. .resume = brcmf_pcie_pm_leave_D3,
  1599. .freeze = brcmf_pcie_pm_enter_D3,
  1600. .restore = brcmf_pcie_pm_leave_D3,
  1601. };
  1602. #endif /* CONFIG_PM */
  1603. #define BRCMF_PCIE_DEVICE(dev_id) { BRCM_PCIE_VENDOR_ID_BROADCOM, dev_id,\
  1604. PCI_ANY_ID, PCI_ANY_ID, PCI_CLASS_NETWORK_OTHER << 8, 0xffff00, 0 }
  1605. #define BRCMF_PCIE_DEVICE_SUB(dev_id, subvend, subdev) { \
  1606. BRCM_PCIE_VENDOR_ID_BROADCOM, dev_id,\
  1607. subvend, subdev, PCI_CLASS_NETWORK_OTHER << 8, 0xffff00, 0 }
  1608. static const struct pci_device_id brcmf_pcie_devid_table[] = {
  1609. BRCMF_PCIE_DEVICE(BRCM_PCIE_4350_DEVICE_ID),
  1610. BRCMF_PCIE_DEVICE(BRCM_PCIE_4356_DEVICE_ID),
  1611. BRCMF_PCIE_DEVICE(BRCM_PCIE_43567_DEVICE_ID),
  1612. BRCMF_PCIE_DEVICE(BRCM_PCIE_43570_DEVICE_ID),
  1613. BRCMF_PCIE_DEVICE(BRCM_PCIE_4358_DEVICE_ID),
  1614. BRCMF_PCIE_DEVICE(BRCM_PCIE_4359_DEVICE_ID),
  1615. BRCMF_PCIE_DEVICE(BRCM_PCIE_43602_DEVICE_ID),
  1616. BRCMF_PCIE_DEVICE(BRCM_PCIE_43602_2G_DEVICE_ID),
  1617. BRCMF_PCIE_DEVICE(BRCM_PCIE_43602_5G_DEVICE_ID),
  1618. BRCMF_PCIE_DEVICE(BRCM_PCIE_43602_RAW_DEVICE_ID),
  1619. BRCMF_PCIE_DEVICE(BRCM_PCIE_4365_DEVICE_ID),
  1620. BRCMF_PCIE_DEVICE(BRCM_PCIE_4365_2G_DEVICE_ID),
  1621. BRCMF_PCIE_DEVICE(BRCM_PCIE_4365_5G_DEVICE_ID),
  1622. BRCMF_PCIE_DEVICE_SUB(0x4365, BRCM_PCIE_VENDOR_ID_BROADCOM, 0x4365),
  1623. BRCMF_PCIE_DEVICE(BRCM_PCIE_4366_DEVICE_ID),
  1624. BRCMF_PCIE_DEVICE(BRCM_PCIE_4366_2G_DEVICE_ID),
  1625. BRCMF_PCIE_DEVICE(BRCM_PCIE_4366_5G_DEVICE_ID),
  1626. BRCMF_PCIE_DEVICE(BRCM_PCIE_4371_DEVICE_ID),
  1627. { /* end: all zeroes */ }
  1628. };
  1629. MODULE_DEVICE_TABLE(pci, brcmf_pcie_devid_table);
  1630. static struct pci_driver brcmf_pciedrvr = {
  1631. .node = {},
  1632. .name = KBUILD_MODNAME,
  1633. .id_table = brcmf_pcie_devid_table,
  1634. .probe = brcmf_pcie_probe,
  1635. .remove = brcmf_pcie_remove,
  1636. #ifdef CONFIG_PM
  1637. .driver.pm = &brcmf_pciedrvr_pm,
  1638. #endif
  1639. };
  1640. void brcmf_pcie_register(void)
  1641. {
  1642. int err;
  1643. brcmf_dbg(PCIE, "Enter\n");
  1644. err = pci_register_driver(&brcmf_pciedrvr);
  1645. if (err)
  1646. brcmf_err("PCIE driver registration failed, err=%d\n", err);
  1647. }
  1648. void brcmf_pcie_exit(void)
  1649. {
  1650. brcmf_dbg(PCIE, "Enter\n");
  1651. pci_unregister_driver(&brcmf_pciedrvr);
  1652. }