txrx.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540
  1. /*
  2. * Copyright (c) 2012-2016 Qualcomm Atheros, Inc.
  3. * Copyright (c) 2018, The Linux Foundation. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for any
  6. * purpose with or without fee is hereby granted, provided that the above
  7. * copyright notice and this permission notice appear in all copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  10. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  11. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  12. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  13. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  14. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  15. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  16. */
  17. #ifndef WIL6210_TXRX_H
  18. #define WIL6210_TXRX_H
  19. #define BUF_SW_OWNED (1)
  20. #define BUF_HW_OWNED (0)
  21. /* default size of MAC Tx/Rx buffers */
  22. #define TXRX_BUF_LEN_DEFAULT (2048)
  23. /* how many bytes to reserve for rtap header? */
  24. #define WIL6210_RTAP_SIZE (128)
  25. /* Tx/Rx path */
  26. /* Common representation of physical address in Vring */
  27. struct vring_dma_addr {
  28. __le32 addr_low;
  29. __le16 addr_high;
  30. } __packed;
  31. static inline dma_addr_t wil_desc_addr(struct vring_dma_addr *addr)
  32. {
  33. return le32_to_cpu(addr->addr_low) |
  34. ((u64)le16_to_cpu(addr->addr_high) << 32);
  35. }
  36. static inline void wil_desc_addr_set(struct vring_dma_addr *addr,
  37. dma_addr_t pa)
  38. {
  39. addr->addr_low = cpu_to_le32(lower_32_bits(pa));
  40. addr->addr_high = cpu_to_le16((u16)upper_32_bits(pa));
  41. }
  42. /* Tx descriptor - MAC part
  43. * [dword 0]
  44. * bit 0.. 9 : lifetime_expiry_value:10
  45. * bit 10 : interrupt_en:1
  46. * bit 11 : status_en:1
  47. * bit 12..13 : txss_override:2
  48. * bit 14 : timestamp_insertion:1
  49. * bit 15 : duration_preserve:1
  50. * bit 16..21 : reserved0:6
  51. * bit 22..26 : mcs_index:5
  52. * bit 27 : mcs_en:1
  53. * bit 28..30 : reserved1:3
  54. * bit 31 : sn_preserved:1
  55. * [dword 1]
  56. * bit 0.. 3 : pkt_mode:4
  57. * bit 4 : pkt_mode_en:1
  58. * bit 5 : mac_id_en:1
  59. * bit 6..7 : mac_id:2
  60. * bit 8..14 : reserved0:7
  61. * bit 15 : ack_policy_en:1
  62. * bit 16..19 : dst_index:4
  63. * bit 20 : dst_index_en:1
  64. * bit 21..22 : ack_policy:2
  65. * bit 23 : lifetime_en:1
  66. * bit 24..30 : max_retry:7
  67. * bit 31 : max_retry_en:1
  68. * [dword 2]
  69. * bit 0.. 7 : num_of_descriptors:8
  70. * bit 8..17 : reserved:10
  71. * bit 18..19 : l2_translation_type:2 00 - bypass, 01 - 802.3, 10 - 802.11
  72. * bit 20 : snap_hdr_insertion_en:1
  73. * bit 21 : vlan_removal_en:1
  74. * bit 22..31 : reserved0:10
  75. * [dword 3]
  76. * bit 0.. 31: ucode_cmd:32
  77. */
  78. struct vring_tx_mac {
  79. u32 d[3];
  80. u32 ucode_cmd;
  81. } __packed;
  82. /* TX MAC Dword 0 */
  83. #define MAC_CFG_DESC_TX_0_LIFETIME_EXPIRY_VALUE_POS 0
  84. #define MAC_CFG_DESC_TX_0_LIFETIME_EXPIRY_VALUE_LEN 10
  85. #define MAC_CFG_DESC_TX_0_LIFETIME_EXPIRY_VALUE_MSK 0x3FF
  86. #define MAC_CFG_DESC_TX_0_INTERRUP_EN_POS 10
  87. #define MAC_CFG_DESC_TX_0_INTERRUP_EN_LEN 1
  88. #define MAC_CFG_DESC_TX_0_INTERRUP_EN_MSK 0x400
  89. #define MAC_CFG_DESC_TX_0_STATUS_EN_POS 11
  90. #define MAC_CFG_DESC_TX_0_STATUS_EN_LEN 1
  91. #define MAC_CFG_DESC_TX_0_STATUS_EN_MSK 0x800
  92. #define MAC_CFG_DESC_TX_0_TXSS_OVERRIDE_POS 12
  93. #define MAC_CFG_DESC_TX_0_TXSS_OVERRIDE_LEN 2
  94. #define MAC_CFG_DESC_TX_0_TXSS_OVERRIDE_MSK 0x3000
  95. #define MAC_CFG_DESC_TX_0_TIMESTAMP_INSERTION_POS 14
  96. #define MAC_CFG_DESC_TX_0_TIMESTAMP_INSERTION_LEN 1
  97. #define MAC_CFG_DESC_TX_0_TIMESTAMP_INSERTION_MSK 0x4000
  98. #define MAC_CFG_DESC_TX_0_DURATION_PRESERVE_POS 15
  99. #define MAC_CFG_DESC_TX_0_DURATION_PRESERVE_LEN 1
  100. #define MAC_CFG_DESC_TX_0_DURATION_PRESERVE_MSK 0x8000
  101. #define MAC_CFG_DESC_TX_0_MCS_INDEX_POS 22
  102. #define MAC_CFG_DESC_TX_0_MCS_INDEX_LEN 5
  103. #define MAC_CFG_DESC_TX_0_MCS_INDEX_MSK 0x7C00000
  104. #define MAC_CFG_DESC_TX_0_MCS_EN_POS 27
  105. #define MAC_CFG_DESC_TX_0_MCS_EN_LEN 1
  106. #define MAC_CFG_DESC_TX_0_MCS_EN_MSK 0x8000000
  107. #define MAC_CFG_DESC_TX_0_SN_PRESERVED_POS 31
  108. #define MAC_CFG_DESC_TX_0_SN_PRESERVED_LEN 1
  109. #define MAC_CFG_DESC_TX_0_SN_PRESERVED_MSK 0x80000000
  110. /* TX MAC Dword 1 */
  111. #define MAC_CFG_DESC_TX_1_PKT_MODE_POS 0
  112. #define MAC_CFG_DESC_TX_1_PKT_MODE_LEN 4
  113. #define MAC_CFG_DESC_TX_1_PKT_MODE_MSK 0xF
  114. #define MAC_CFG_DESC_TX_1_PKT_MODE_EN_POS 4
  115. #define MAC_CFG_DESC_TX_1_PKT_MODE_EN_LEN 1
  116. #define MAC_CFG_DESC_TX_1_PKT_MODE_EN_MSK 0x10
  117. #define MAC_CFG_DESC_TX_1_MAC_ID_EN_POS 5
  118. #define MAC_CFG_DESC_TX_1_MAC_ID_EN_LEN 1
  119. #define MAC_CFG_DESC_TX_1_MAC_ID_EN_MSK 0x20
  120. #define MAC_CFG_DESC_TX_1_MAC_ID_POS 6
  121. #define MAC_CFG_DESC_TX_1_MAC_ID_LEN 2
  122. #define MAC_CFG_DESC_TX_1_MAC_ID_MSK 0xc0
  123. #define MAC_CFG_DESC_TX_1_ACK_POLICY_EN_POS 15
  124. #define MAC_CFG_DESC_TX_1_ACK_POLICY_EN_LEN 1
  125. #define MAC_CFG_DESC_TX_1_ACK_POLICY_EN_MSK 0x8000
  126. #define MAC_CFG_DESC_TX_1_DST_INDEX_POS 16
  127. #define MAC_CFG_DESC_TX_1_DST_INDEX_LEN 4
  128. #define MAC_CFG_DESC_TX_1_DST_INDEX_MSK 0xF0000
  129. #define MAC_CFG_DESC_TX_1_DST_INDEX_EN_POS 20
  130. #define MAC_CFG_DESC_TX_1_DST_INDEX_EN_LEN 1
  131. #define MAC_CFG_DESC_TX_1_DST_INDEX_EN_MSK 0x100000
  132. #define MAC_CFG_DESC_TX_1_ACK_POLICY_POS 21
  133. #define MAC_CFG_DESC_TX_1_ACK_POLICY_LEN 2
  134. #define MAC_CFG_DESC_TX_1_ACK_POLICY_MSK 0x600000
  135. #define MAC_CFG_DESC_TX_1_LIFETIME_EN_POS 23
  136. #define MAC_CFG_DESC_TX_1_LIFETIME_EN_LEN 1
  137. #define MAC_CFG_DESC_TX_1_LIFETIME_EN_MSK 0x800000
  138. #define MAC_CFG_DESC_TX_1_MAX_RETRY_POS 24
  139. #define MAC_CFG_DESC_TX_1_MAX_RETRY_LEN 7
  140. #define MAC_CFG_DESC_TX_1_MAX_RETRY_MSK 0x7F000000
  141. #define MAC_CFG_DESC_TX_1_MAX_RETRY_EN_POS 31
  142. #define MAC_CFG_DESC_TX_1_MAX_RETRY_EN_LEN 1
  143. #define MAC_CFG_DESC_TX_1_MAX_RETRY_EN_MSK 0x80000000
  144. /* TX MAC Dword 2 */
  145. #define MAC_CFG_DESC_TX_2_NUM_OF_DESCRIPTORS_POS 0
  146. #define MAC_CFG_DESC_TX_2_NUM_OF_DESCRIPTORS_LEN 8
  147. #define MAC_CFG_DESC_TX_2_NUM_OF_DESCRIPTORS_MSK 0xFF
  148. #define MAC_CFG_DESC_TX_2_RESERVED_POS 8
  149. #define MAC_CFG_DESC_TX_2_RESERVED_LEN 10
  150. #define MAC_CFG_DESC_TX_2_RESERVED_MSK 0x3FF00
  151. #define MAC_CFG_DESC_TX_2_L2_TRANSLATION_TYPE_POS 18
  152. #define MAC_CFG_DESC_TX_2_L2_TRANSLATION_TYPE_LEN 2
  153. #define MAC_CFG_DESC_TX_2_L2_TRANSLATION_TYPE_MSK 0xC0000
  154. #define MAC_CFG_DESC_TX_2_SNAP_HDR_INSERTION_EN_POS 20
  155. #define MAC_CFG_DESC_TX_2_SNAP_HDR_INSERTION_EN_LEN 1
  156. #define MAC_CFG_DESC_TX_2_SNAP_HDR_INSERTION_EN_MSK 0x100000
  157. #define MAC_CFG_DESC_TX_2_VLAN_REMOVAL_EN_POS 21
  158. #define MAC_CFG_DESC_TX_2_VLAN_REMOVAL_EN_LEN 1
  159. #define MAC_CFG_DESC_TX_2_VLAN_REMOVAL_EN_MSK 0x200000
  160. /* TX MAC Dword 3 */
  161. #define MAC_CFG_DESC_TX_3_UCODE_CMD_POS 0
  162. #define MAC_CFG_DESC_TX_3_UCODE_CMD_LEN 32
  163. #define MAC_CFG_DESC_TX_3_UCODE_CMD_MSK 0xFFFFFFFF
  164. /* TX DMA Dword 0 */
  165. #define DMA_CFG_DESC_TX_0_L4_LENGTH_POS 0
  166. #define DMA_CFG_DESC_TX_0_L4_LENGTH_LEN 8
  167. #define DMA_CFG_DESC_TX_0_L4_LENGTH_MSK 0xFF
  168. #define DMA_CFG_DESC_TX_0_CMD_EOP_POS 8
  169. #define DMA_CFG_DESC_TX_0_CMD_EOP_LEN 1
  170. #define DMA_CFG_DESC_TX_0_CMD_EOP_MSK 0x100
  171. #define DMA_CFG_DESC_TX_0_CMD_MARK_WB_POS 9
  172. #define DMA_CFG_DESC_TX_0_CMD_MARK_WB_LEN 1
  173. #define DMA_CFG_DESC_TX_0_CMD_MARK_WB_MSK 0x200
  174. #define DMA_CFG_DESC_TX_0_CMD_DMA_IT_POS 10
  175. #define DMA_CFG_DESC_TX_0_CMD_DMA_IT_LEN 1
  176. #define DMA_CFG_DESC_TX_0_CMD_DMA_IT_MSK 0x400
  177. #define DMA_CFG_DESC_TX_0_SEGMENT_BUF_DETAILS_POS 11
  178. #define DMA_CFG_DESC_TX_0_SEGMENT_BUF_DETAILS_LEN 2
  179. #define DMA_CFG_DESC_TX_0_SEGMENT_BUF_DETAILS_MSK 0x1800
  180. #define DMA_CFG_DESC_TX_0_TCP_SEG_EN_POS 13
  181. #define DMA_CFG_DESC_TX_0_TCP_SEG_EN_LEN 1
  182. #define DMA_CFG_DESC_TX_0_TCP_SEG_EN_MSK 0x2000
  183. #define DMA_CFG_DESC_TX_0_IPV4_CHECKSUM_EN_POS 14
  184. #define DMA_CFG_DESC_TX_0_IPV4_CHECKSUM_EN_LEN 1
  185. #define DMA_CFG_DESC_TX_0_IPV4_CHECKSUM_EN_MSK 0x4000
  186. #define DMA_CFG_DESC_TX_0_TCP_UDP_CHECKSUM_EN_POS 15
  187. #define DMA_CFG_DESC_TX_0_TCP_UDP_CHECKSUM_EN_LEN 1
  188. #define DMA_CFG_DESC_TX_0_TCP_UDP_CHECKSUM_EN_MSK 0x8000
  189. #define DMA_CFG_DESC_TX_0_QID_POS 16
  190. #define DMA_CFG_DESC_TX_0_QID_LEN 5
  191. #define DMA_CFG_DESC_TX_0_QID_MSK 0x1F0000
  192. #define DMA_CFG_DESC_TX_0_PSEUDO_HEADER_CALC_EN_POS 21
  193. #define DMA_CFG_DESC_TX_0_PSEUDO_HEADER_CALC_EN_LEN 1
  194. #define DMA_CFG_DESC_TX_0_PSEUDO_HEADER_CALC_EN_MSK 0x200000
  195. #define DMA_CFG_DESC_TX_0_L4_TYPE_POS 30
  196. #define DMA_CFG_DESC_TX_0_L4_TYPE_LEN 2
  197. #define DMA_CFG_DESC_TX_0_L4_TYPE_MSK 0xC0000000 /* L4 type: 0-UDP, 2-TCP */
  198. #define DMA_CFG_DESC_TX_OFFLOAD_CFG_MAC_LEN_POS 0
  199. #define DMA_CFG_DESC_TX_OFFLOAD_CFG_MAC_LEN_LEN 7
  200. #define DMA_CFG_DESC_TX_OFFLOAD_CFG_MAC_LEN_MSK 0x7F /* MAC hdr len */
  201. #define DMA_CFG_DESC_TX_OFFLOAD_CFG_L3T_IPV4_POS 7
  202. #define DMA_CFG_DESC_TX_OFFLOAD_CFG_L3T_IPV4_LEN 1
  203. #define DMA_CFG_DESC_TX_OFFLOAD_CFG_L3T_IPV4_MSK 0x80 /* 1-IPv4, 0-IPv6 */
  204. #define TX_DMA_STATUS_DU BIT(0)
  205. /* Tx descriptor - DMA part
  206. * [dword 0]
  207. * bit 0.. 7 : l4_length:8 layer 4 length
  208. * bit 8 : cmd_eop:1 This descriptor is the last one in the packet
  209. * bit 9 : reserved
  210. * bit 10 : cmd_dma_it:1 immediate interrupt
  211. * bit 11..12 : SBD - Segment Buffer Details
  212. * 00 - Header Segment
  213. * 01 - First Data Segment
  214. * 10 - Medium Data Segment
  215. * 11 - Last Data Segment
  216. * bit 13 : TSE - TCP Segmentation Enable
  217. * bit 14 : IIC - Directs the HW to Insert IPv4 Checksum
  218. * bit 15 : ITC - Directs the HW to Insert TCP/UDP Checksum
  219. * bit 16..20 : QID - The target QID that the packet should be stored
  220. * in the MAC.
  221. * bit 21 : PO - Pseudo header Offload:
  222. * 0 - Use the pseudo header value from the TCP checksum field
  223. * 1- Calculate Pseudo header Checksum
  224. * bit 22 : NC - No UDP Checksum
  225. * bit 23..29 : reserved
  226. * bit 30..31 : L4T - Layer 4 Type: 00 - UDP , 10 - TCP , 10, 11 - Reserved
  227. * If L4Len equal 0, no L4 at all
  228. * [dword 1]
  229. * bit 0..31 : addr_low:32 The payload buffer low address
  230. * [dword 2]
  231. * bit 0..15 : addr_high:16 The payload buffer high address
  232. * bit 16..23 : ip_length:8 The IP header length for the TX IP checksum
  233. * offload feature
  234. * bit 24..30 : mac_length:7
  235. * bit 31 : ip_version:1 1 - IPv4, 0 - IPv6
  236. * [dword 3]
  237. * [byte 12] error
  238. * bit 0 2 : mac_status:3
  239. * bit 3 7 : reserved:5
  240. * [byte 13] status
  241. * bit 0 : DU:1 Descriptor Used
  242. * bit 1 7 : reserved:7
  243. * [word 7] length
  244. */
  245. struct vring_tx_dma {
  246. u32 d0;
  247. struct vring_dma_addr addr;
  248. u8 ip_length;
  249. u8 b11; /* 0..6: mac_length; 7:ip_version */
  250. u8 error; /* 0..2: err; 3..7: reserved; */
  251. u8 status; /* 0: used; 1..7; reserved */
  252. __le16 length;
  253. } __packed;
  254. /* TSO type used in dma descriptor d0 bits 11-12 */
  255. enum {
  256. wil_tso_type_hdr = 0,
  257. wil_tso_type_first = 1,
  258. wil_tso_type_mid = 2,
  259. wil_tso_type_lst = 3,
  260. };
  261. /* Rx descriptor - MAC part
  262. * [dword 0]
  263. * bit 0.. 3 : tid:4 The QoS (b3-0) TID Field
  264. * bit 4.. 6 : cid:3 The Source index that was found during parsing the TA.
  265. * This field is used to define the source of the packet
  266. * bit 7 : MAC_id_valid:1, 1 if MAC virtual number is valid.
  267. * bit 8.. 9 : mid:2 The MAC virtual number
  268. * bit 10..11 : frame_type:2 : The FC (b3-2) - MPDU Type
  269. * (management, data, control and extension)
  270. * bit 12..15 : frame_subtype:4 : The FC (b7-4) - Frame Subtype
  271. * bit 16..27 : seq_number:12 The received Sequence number field
  272. * bit 28..31 : extended:4 extended subtype
  273. * [dword 1]
  274. * bit 0.. 3 : reserved
  275. * bit 4.. 5 : key_id:2
  276. * bit 6 : decrypt_bypass:1
  277. * bit 7 : security:1 FC (b14)
  278. * bit 8.. 9 : ds_bits:2 FC (b9-8)
  279. * bit 10 : a_msdu_present:1 QoS (b7)
  280. * bit 11 : a_msdu_type:1 QoS (b8)
  281. * bit 12 : a_mpdu:1 part of AMPDU aggregation
  282. * bit 13 : broadcast:1
  283. * bit 14 : mutlicast:1
  284. * bit 15 : reserved:1
  285. * bit 16..20 : rx_mac_qid:5 The Queue Identifier that the packet
  286. * is received from
  287. * bit 21..24 : mcs:4
  288. * bit 25..28 : mic_icr:4 this signal tells the DMA to assert an interrupt
  289. * after it writes the packet
  290. * bit 29..31 : reserved:3
  291. * [dword 2]
  292. * bit 0.. 2 : time_slot:3 The timeslot that the MPDU is received
  293. * bit 3.. 4 : fc_protocol_ver:1 The FC (b1-0) - Protocol Version
  294. * bit 5 : fc_order:1 The FC Control (b15) -Order
  295. * bit 6.. 7 : qos_ack_policy:2 The QoS (b6-5) ack policy Field
  296. * bit 8 : esop:1 The QoS (b4) ESOP field
  297. * bit 9 : qos_rdg_more_ppdu:1 The QoS (b9) RDG field
  298. * bit 10..14 : qos_reserved:5 The QoS (b14-10) Reserved field
  299. * bit 15 : qos_ac_constraint:1 QoS (b15)
  300. * bit 16..31 : pn_15_0:16 low 2 bytes of PN
  301. * [dword 3]
  302. * bit 0..31 : pn_47_16:32 high 4 bytes of PN
  303. */
  304. struct vring_rx_mac {
  305. u32 d0;
  306. u32 d1;
  307. u16 w4;
  308. u16 pn_15_0;
  309. u32 pn_47_16;
  310. } __packed;
  311. /* Rx descriptor - DMA part
  312. * [dword 0]
  313. * bit 0.. 7 : l4_length:8 layer 4 length. The field is only valid if
  314. * L4I bit is set
  315. * bit 8 : cmd_eop:1 set to 1
  316. * bit 9 : cmd_rt:1 set to 1
  317. * bit 10 : cmd_dma_it:1 immediate interrupt
  318. * bit 11..15 : reserved:5
  319. * bit 16..29 : phy_info_length:14 It is valid when the PII is set.
  320. * When the FFM bit is set bits 29-27 are used for for
  321. * Flex Filter Match. Matching Index to one of the L2
  322. * EtherType Flex Filter
  323. * bit 30..31 : l4_type:2 valid if the L4I bit is set in the status field
  324. * 00 - UDP, 01 - TCP, 10, 11 - reserved
  325. * [dword 1]
  326. * bit 0..31 : addr_low:32 The payload buffer low address
  327. * [dword 2]
  328. * bit 0..15 : addr_high:16 The payload buffer high address
  329. * bit 16..23 : ip_length:8 The filed is valid only if the L3I bit is set
  330. * bit 24..30 : mac_length:7
  331. * bit 31 : ip_version:1 1 - IPv4, 0 - IPv6
  332. * [dword 3]
  333. * [byte 12] error
  334. * bit 0 : FCS:1
  335. * bit 1 : MIC:1
  336. * bit 2 : Key miss:1
  337. * bit 3 : Replay:1
  338. * bit 4 : L3:1 IPv4 checksum
  339. * bit 5 : L4:1 TCP/UDP checksum
  340. * bit 6 7 : reserved:2
  341. * [byte 13] status
  342. * bit 0 : DU:1 Descriptor Used
  343. * bit 1 : EOP:1 The descriptor indicates the End of Packet
  344. * bit 2 : error:1
  345. * bit 3 : MI:1 MAC Interrupt is asserted (according to parser decision)
  346. * bit 4 : L3I:1 L3 identified and checksum calculated
  347. * bit 5 : L4I:1 L4 identified and checksum calculated
  348. * bit 6 : PII:1 PHY Info Included in the packet
  349. * bit 7 : FFM:1 EtherType Flex Filter Match
  350. * [word 7] length
  351. */
  352. #define RX_DMA_D0_CMD_DMA_EOP BIT(8)
  353. #define RX_DMA_D0_CMD_DMA_RT BIT(9) /* always 1 */
  354. #define RX_DMA_D0_CMD_DMA_IT BIT(10) /* interrupt */
  355. #define RX_MAC_D0_MAC_ID_VALID BIT(7)
  356. /* Error field */
  357. #define RX_DMA_ERROR_FCS BIT(0)
  358. #define RX_DMA_ERROR_MIC BIT(1)
  359. #define RX_DMA_ERROR_KEY BIT(2) /* Key missing */
  360. #define RX_DMA_ERROR_REPLAY BIT(3)
  361. #define RX_DMA_ERROR_L3_ERR BIT(4)
  362. #define RX_DMA_ERROR_L4_ERR BIT(5)
  363. /* Status field */
  364. #define RX_DMA_STATUS_DU BIT(0)
  365. #define RX_DMA_STATUS_EOP BIT(1)
  366. #define RX_DMA_STATUS_ERROR BIT(2)
  367. #define RX_DMA_STATUS_MI BIT(3) /* MAC Interrupt is asserted */
  368. #define RX_DMA_STATUS_L3I BIT(4)
  369. #define RX_DMA_STATUS_L4I BIT(5)
  370. #define RX_DMA_STATUS_PHY_INFO BIT(6)
  371. #define RX_DMA_STATUS_FFM BIT(7) /* EtherType Flex Filter Match */
  372. struct vring_rx_dma {
  373. u32 d0;
  374. struct vring_dma_addr addr;
  375. u8 ip_length;
  376. u8 b11;
  377. u8 error;
  378. u8 status;
  379. __le16 length;
  380. } __packed;
  381. struct vring_tx_desc {
  382. struct vring_tx_mac mac;
  383. struct vring_tx_dma dma;
  384. } __packed;
  385. struct vring_rx_desc {
  386. struct vring_rx_mac mac;
  387. struct vring_rx_dma dma;
  388. } __packed;
  389. union vring_desc {
  390. struct vring_tx_desc tx;
  391. struct vring_rx_desc rx;
  392. } __packed;
  393. static inline int wil_rxdesc_tid(struct vring_rx_desc *d)
  394. {
  395. return WIL_GET_BITS(d->mac.d0, 0, 3);
  396. }
  397. static inline int wil_rxdesc_cid(struct vring_rx_desc *d)
  398. {
  399. return WIL_GET_BITS(d->mac.d0, 4, 6);
  400. }
  401. static inline int wil_rxdesc_mid(struct vring_rx_desc *d)
  402. {
  403. return (d->mac.d0 & RX_MAC_D0_MAC_ID_VALID) ?
  404. WIL_GET_BITS(d->mac.d0, 8, 9) : 0;
  405. }
  406. static inline int wil_rxdesc_ftype(struct vring_rx_desc *d)
  407. {
  408. return WIL_GET_BITS(d->mac.d0, 10, 11);
  409. }
  410. static inline int wil_rxdesc_subtype(struct vring_rx_desc *d)
  411. {
  412. return WIL_GET_BITS(d->mac.d0, 12, 15);
  413. }
  414. /* 1-st byte (with frame type/subtype) of FC field */
  415. static inline u8 wil_rxdesc_fc1(struct vring_rx_desc *d)
  416. {
  417. return (u8)(WIL_GET_BITS(d->mac.d0, 10, 15) << 2);
  418. }
  419. static inline int wil_rxdesc_seq(struct vring_rx_desc *d)
  420. {
  421. return WIL_GET_BITS(d->mac.d0, 16, 27);
  422. }
  423. static inline int wil_rxdesc_ext_subtype(struct vring_rx_desc *d)
  424. {
  425. return WIL_GET_BITS(d->mac.d0, 28, 31);
  426. }
  427. static inline int wil_rxdesc_key_id(struct vring_rx_desc *d)
  428. {
  429. return WIL_GET_BITS(d->mac.d1, 4, 5);
  430. }
  431. static inline int wil_rxdesc_security(struct vring_rx_desc *d)
  432. {
  433. return WIL_GET_BITS(d->mac.d1, 7, 7);
  434. }
  435. static inline int wil_rxdesc_ds_bits(struct vring_rx_desc *d)
  436. {
  437. return WIL_GET_BITS(d->mac.d1, 8, 9);
  438. }
  439. static inline int wil_rxdesc_mcs(struct vring_rx_desc *d)
  440. {
  441. return WIL_GET_BITS(d->mac.d1, 21, 24);
  442. }
  443. static inline int wil_rxdesc_mcast(struct vring_rx_desc *d)
  444. {
  445. return WIL_GET_BITS(d->mac.d1, 13, 14);
  446. }
  447. static inline int wil_rxdesc_phy_length(struct vring_rx_desc *d)
  448. {
  449. return WIL_GET_BITS(d->dma.d0, 16, 29);
  450. }
  451. static inline struct vring_rx_desc *wil_skb_rxdesc(struct sk_buff *skb)
  452. {
  453. return (void *)skb->cb;
  454. }
  455. void wil_netif_rx_any(struct sk_buff *skb, struct net_device *ndev);
  456. void wil_rx_reorder(struct wil6210_priv *wil, struct sk_buff *skb);
  457. void wil_rx_bar(struct wil6210_priv *wil, struct wil6210_vif *vif,
  458. u8 cid, u8 tid, u16 seq);
  459. struct wil_tid_ampdu_rx *wil_tid_ampdu_rx_alloc(struct wil6210_priv *wil,
  460. int size, u16 ssn);
  461. void wil_tid_ampdu_rx_free(struct wil6210_priv *wil,
  462. struct wil_tid_ampdu_rx *r);
  463. #endif /* WIL6210_TXRX_H */