core.c 73 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832
  1. /*
  2. * Copyright (c) 2005-2011 Atheros Communications Inc.
  3. * Copyright (c) 2011-2017 Qualcomm Atheros, Inc.
  4. * Copyright (c) 2018, The Linux Foundation. All rights reserved.
  5. *
  6. * Permission to use, copy, modify, and/or distribute this software for any
  7. * purpose with or without fee is hereby granted, provided that the above
  8. * copyright notice and this permission notice appear in all copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  11. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  12. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  13. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  14. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  15. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  16. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #include <linux/module.h>
  19. #include <linux/firmware.h>
  20. #include <linux/of.h>
  21. #include <linux/dmi.h>
  22. #include <linux/ctype.h>
  23. #include <asm/byteorder.h>
  24. #include "core.h"
  25. #include "mac.h"
  26. #include "htc.h"
  27. #include "hif.h"
  28. #include "wmi.h"
  29. #include "bmi.h"
  30. #include "debug.h"
  31. #include "htt.h"
  32. #include "testmode.h"
  33. #include "wmi-ops.h"
  34. #include "coredump.h"
  35. unsigned int ath10k_debug_mask;
  36. static unsigned int ath10k_cryptmode_param;
  37. static bool uart_print;
  38. static bool skip_otp;
  39. static bool rawmode;
  40. /* Enable ATH10K_FW_CRASH_DUMP_REGISTERS and ATH10K_FW_CRASH_DUMP_CE_DATA
  41. * by default.
  42. */
  43. unsigned long ath10k_coredump_mask = 0x3;
  44. /* FIXME: most of these should be readonly */
  45. module_param_named(debug_mask, ath10k_debug_mask, uint, 0644);
  46. module_param_named(cryptmode, ath10k_cryptmode_param, uint, 0644);
  47. module_param(uart_print, bool, 0644);
  48. module_param(skip_otp, bool, 0644);
  49. module_param(rawmode, bool, 0644);
  50. module_param_named(coredump_mask, ath10k_coredump_mask, ulong, 0444);
  51. MODULE_PARM_DESC(debug_mask, "Debugging mask");
  52. MODULE_PARM_DESC(uart_print, "Uart target debugging");
  53. MODULE_PARM_DESC(skip_otp, "Skip otp failure for calibration in testmode");
  54. MODULE_PARM_DESC(cryptmode, "Crypto mode: 0-hardware, 1-software");
  55. MODULE_PARM_DESC(rawmode, "Use raw 802.11 frame datapath");
  56. MODULE_PARM_DESC(coredump_mask, "Bitfield of what to include in firmware crash file");
  57. static const struct ath10k_hw_params ath10k_hw_params_list[] = {
  58. {
  59. .id = QCA988X_HW_2_0_VERSION,
  60. .dev_id = QCA988X_2_0_DEVICE_ID,
  61. .name = "qca988x hw2.0",
  62. .patch_load_addr = QCA988X_HW_2_0_PATCH_LOAD_ADDR,
  63. .uart_pin = 7,
  64. .cc_wraparound_type = ATH10K_HW_CC_WRAP_SHIFTED_ALL,
  65. .otp_exe_param = 0,
  66. .channel_counters_freq_hz = 88000,
  67. .max_probe_resp_desc_thres = 0,
  68. .cal_data_len = 2116,
  69. .fw = {
  70. .dir = QCA988X_HW_2_0_FW_DIR,
  71. .board = QCA988X_HW_2_0_BOARD_DATA_FILE,
  72. .board_size = QCA988X_BOARD_DATA_SZ,
  73. .board_ext_size = QCA988X_BOARD_EXT_DATA_SZ,
  74. },
  75. .hw_ops = &qca988x_ops,
  76. .decap_align_bytes = 4,
  77. .spectral_bin_discard = 0,
  78. .vht160_mcs_rx_highest = 0,
  79. .vht160_mcs_tx_highest = 0,
  80. .n_cipher_suites = 8,
  81. .num_peers = TARGET_TLV_NUM_PEERS,
  82. .ast_skid_limit = 0x10,
  83. .num_wds_entries = 0x20,
  84. .target_64bit = false,
  85. .rx_ring_fill_level = HTT_RX_RING_FILL_LEVEL,
  86. },
  87. {
  88. .id = QCA988X_HW_2_0_VERSION,
  89. .dev_id = QCA988X_2_0_DEVICE_ID_UBNT,
  90. .name = "qca988x hw2.0 ubiquiti",
  91. .patch_load_addr = QCA988X_HW_2_0_PATCH_LOAD_ADDR,
  92. .uart_pin = 7,
  93. .cc_wraparound_type = ATH10K_HW_CC_WRAP_SHIFTED_ALL,
  94. .otp_exe_param = 0,
  95. .channel_counters_freq_hz = 88000,
  96. .max_probe_resp_desc_thres = 0,
  97. .cal_data_len = 2116,
  98. .fw = {
  99. .dir = QCA988X_HW_2_0_FW_DIR,
  100. .board = QCA988X_HW_2_0_BOARD_DATA_FILE,
  101. .board_size = QCA988X_BOARD_DATA_SZ,
  102. .board_ext_size = QCA988X_BOARD_EXT_DATA_SZ,
  103. },
  104. .hw_ops = &qca988x_ops,
  105. .decap_align_bytes = 4,
  106. .spectral_bin_discard = 0,
  107. .vht160_mcs_rx_highest = 0,
  108. .vht160_mcs_tx_highest = 0,
  109. .n_cipher_suites = 8,
  110. .num_peers = TARGET_TLV_NUM_PEERS,
  111. .ast_skid_limit = 0x10,
  112. .num_wds_entries = 0x20,
  113. .target_64bit = false,
  114. .rx_ring_fill_level = HTT_RX_RING_FILL_LEVEL,
  115. },
  116. {
  117. .id = QCA9887_HW_1_0_VERSION,
  118. .dev_id = QCA9887_1_0_DEVICE_ID,
  119. .name = "qca9887 hw1.0",
  120. .patch_load_addr = QCA9887_HW_1_0_PATCH_LOAD_ADDR,
  121. .uart_pin = 7,
  122. .cc_wraparound_type = ATH10K_HW_CC_WRAP_SHIFTED_ALL,
  123. .otp_exe_param = 0,
  124. .channel_counters_freq_hz = 88000,
  125. .max_probe_resp_desc_thres = 0,
  126. .cal_data_len = 2116,
  127. .fw = {
  128. .dir = QCA9887_HW_1_0_FW_DIR,
  129. .board = QCA9887_HW_1_0_BOARD_DATA_FILE,
  130. .board_size = QCA9887_BOARD_DATA_SZ,
  131. .board_ext_size = QCA9887_BOARD_EXT_DATA_SZ,
  132. },
  133. .hw_ops = &qca988x_ops,
  134. .decap_align_bytes = 4,
  135. .spectral_bin_discard = 0,
  136. .vht160_mcs_rx_highest = 0,
  137. .vht160_mcs_tx_highest = 0,
  138. .n_cipher_suites = 8,
  139. .num_peers = TARGET_TLV_NUM_PEERS,
  140. .ast_skid_limit = 0x10,
  141. .num_wds_entries = 0x20,
  142. .target_64bit = false,
  143. .rx_ring_fill_level = HTT_RX_RING_FILL_LEVEL,
  144. },
  145. {
  146. .id = QCA6174_HW_2_1_VERSION,
  147. .dev_id = QCA6164_2_1_DEVICE_ID,
  148. .name = "qca6164 hw2.1",
  149. .patch_load_addr = QCA6174_HW_2_1_PATCH_LOAD_ADDR,
  150. .uart_pin = 6,
  151. .otp_exe_param = 0,
  152. .channel_counters_freq_hz = 88000,
  153. .max_probe_resp_desc_thres = 0,
  154. .cal_data_len = 8124,
  155. .fw = {
  156. .dir = QCA6174_HW_2_1_FW_DIR,
  157. .board = QCA6174_HW_2_1_BOARD_DATA_FILE,
  158. .board_size = QCA6174_BOARD_DATA_SZ,
  159. .board_ext_size = QCA6174_BOARD_EXT_DATA_SZ,
  160. },
  161. .hw_ops = &qca988x_ops,
  162. .decap_align_bytes = 4,
  163. .spectral_bin_discard = 0,
  164. .vht160_mcs_rx_highest = 0,
  165. .vht160_mcs_tx_highest = 0,
  166. .n_cipher_suites = 8,
  167. .num_peers = TARGET_TLV_NUM_PEERS,
  168. .ast_skid_limit = 0x10,
  169. .num_wds_entries = 0x20,
  170. .target_64bit = false,
  171. .rx_ring_fill_level = HTT_RX_RING_FILL_LEVEL,
  172. },
  173. {
  174. .id = QCA6174_HW_2_1_VERSION,
  175. .dev_id = QCA6174_2_1_DEVICE_ID,
  176. .name = "qca6174 hw2.1",
  177. .patch_load_addr = QCA6174_HW_2_1_PATCH_LOAD_ADDR,
  178. .uart_pin = 6,
  179. .otp_exe_param = 0,
  180. .channel_counters_freq_hz = 88000,
  181. .max_probe_resp_desc_thres = 0,
  182. .cal_data_len = 8124,
  183. .fw = {
  184. .dir = QCA6174_HW_2_1_FW_DIR,
  185. .board = QCA6174_HW_2_1_BOARD_DATA_FILE,
  186. .board_size = QCA6174_BOARD_DATA_SZ,
  187. .board_ext_size = QCA6174_BOARD_EXT_DATA_SZ,
  188. },
  189. .hw_ops = &qca988x_ops,
  190. .decap_align_bytes = 4,
  191. .spectral_bin_discard = 0,
  192. .vht160_mcs_rx_highest = 0,
  193. .vht160_mcs_tx_highest = 0,
  194. .n_cipher_suites = 8,
  195. .num_peers = TARGET_TLV_NUM_PEERS,
  196. .ast_skid_limit = 0x10,
  197. .num_wds_entries = 0x20,
  198. .target_64bit = false,
  199. .rx_ring_fill_level = HTT_RX_RING_FILL_LEVEL,
  200. },
  201. {
  202. .id = QCA6174_HW_3_0_VERSION,
  203. .dev_id = QCA6174_2_1_DEVICE_ID,
  204. .name = "qca6174 hw3.0",
  205. .patch_load_addr = QCA6174_HW_3_0_PATCH_LOAD_ADDR,
  206. .uart_pin = 6,
  207. .otp_exe_param = 0,
  208. .channel_counters_freq_hz = 88000,
  209. .max_probe_resp_desc_thres = 0,
  210. .cal_data_len = 8124,
  211. .fw = {
  212. .dir = QCA6174_HW_3_0_FW_DIR,
  213. .board = QCA6174_HW_3_0_BOARD_DATA_FILE,
  214. .board_size = QCA6174_BOARD_DATA_SZ,
  215. .board_ext_size = QCA6174_BOARD_EXT_DATA_SZ,
  216. },
  217. .hw_ops = &qca988x_ops,
  218. .decap_align_bytes = 4,
  219. .spectral_bin_discard = 0,
  220. .vht160_mcs_rx_highest = 0,
  221. .vht160_mcs_tx_highest = 0,
  222. .n_cipher_suites = 8,
  223. .num_peers = TARGET_TLV_NUM_PEERS,
  224. .ast_skid_limit = 0x10,
  225. .num_wds_entries = 0x20,
  226. .target_64bit = false,
  227. .rx_ring_fill_level = HTT_RX_RING_FILL_LEVEL,
  228. },
  229. {
  230. .id = QCA6174_HW_3_2_VERSION,
  231. .dev_id = QCA6174_2_1_DEVICE_ID,
  232. .name = "qca6174 hw3.2",
  233. .patch_load_addr = QCA6174_HW_3_0_PATCH_LOAD_ADDR,
  234. .uart_pin = 6,
  235. .otp_exe_param = 0,
  236. .channel_counters_freq_hz = 88000,
  237. .max_probe_resp_desc_thres = 0,
  238. .cal_data_len = 8124,
  239. .fw = {
  240. /* uses same binaries as hw3.0 */
  241. .dir = QCA6174_HW_3_0_FW_DIR,
  242. .board = QCA6174_HW_3_0_BOARD_DATA_FILE,
  243. .board_size = QCA6174_BOARD_DATA_SZ,
  244. .board_ext_size = QCA6174_BOARD_EXT_DATA_SZ,
  245. },
  246. .hw_ops = &qca6174_ops,
  247. .hw_clk = qca6174_clk,
  248. .target_cpu_freq = 176000000,
  249. .decap_align_bytes = 4,
  250. .spectral_bin_discard = 0,
  251. .vht160_mcs_rx_highest = 0,
  252. .vht160_mcs_tx_highest = 0,
  253. .n_cipher_suites = 8,
  254. .num_peers = TARGET_TLV_NUM_PEERS,
  255. .ast_skid_limit = 0x10,
  256. .num_wds_entries = 0x20,
  257. .target_64bit = false,
  258. .rx_ring_fill_level = HTT_RX_RING_FILL_LEVEL,
  259. },
  260. {
  261. .id = QCA99X0_HW_2_0_DEV_VERSION,
  262. .dev_id = QCA99X0_2_0_DEVICE_ID,
  263. .name = "qca99x0 hw2.0",
  264. .patch_load_addr = QCA99X0_HW_2_0_PATCH_LOAD_ADDR,
  265. .uart_pin = 7,
  266. .otp_exe_param = 0x00000700,
  267. .continuous_frag_desc = true,
  268. .cck_rate_map_rev2 = true,
  269. .channel_counters_freq_hz = 150000,
  270. .max_probe_resp_desc_thres = 24,
  271. .tx_chain_mask = 0xf,
  272. .rx_chain_mask = 0xf,
  273. .max_spatial_stream = 4,
  274. .cal_data_len = 12064,
  275. .fw = {
  276. .dir = QCA99X0_HW_2_0_FW_DIR,
  277. .board = QCA99X0_HW_2_0_BOARD_DATA_FILE,
  278. .board_size = QCA99X0_BOARD_DATA_SZ,
  279. .board_ext_size = QCA99X0_BOARD_EXT_DATA_SZ,
  280. },
  281. .sw_decrypt_mcast_mgmt = true,
  282. .hw_ops = &qca99x0_ops,
  283. .decap_align_bytes = 1,
  284. .spectral_bin_discard = 4,
  285. .vht160_mcs_rx_highest = 0,
  286. .vht160_mcs_tx_highest = 0,
  287. .n_cipher_suites = 11,
  288. .num_peers = TARGET_TLV_NUM_PEERS,
  289. .ast_skid_limit = 0x10,
  290. .num_wds_entries = 0x20,
  291. .target_64bit = false,
  292. .rx_ring_fill_level = HTT_RX_RING_FILL_LEVEL,
  293. },
  294. {
  295. .id = QCA9984_HW_1_0_DEV_VERSION,
  296. .dev_id = QCA9984_1_0_DEVICE_ID,
  297. .name = "qca9984/qca9994 hw1.0",
  298. .patch_load_addr = QCA9984_HW_1_0_PATCH_LOAD_ADDR,
  299. .uart_pin = 7,
  300. .cc_wraparound_type = ATH10K_HW_CC_WRAP_SHIFTED_EACH,
  301. .otp_exe_param = 0x00000700,
  302. .continuous_frag_desc = true,
  303. .cck_rate_map_rev2 = true,
  304. .channel_counters_freq_hz = 150000,
  305. .max_probe_resp_desc_thres = 24,
  306. .tx_chain_mask = 0xf,
  307. .rx_chain_mask = 0xf,
  308. .max_spatial_stream = 4,
  309. .cal_data_len = 12064,
  310. .fw = {
  311. .dir = QCA9984_HW_1_0_FW_DIR,
  312. .board = QCA9984_HW_1_0_BOARD_DATA_FILE,
  313. .board_size = QCA99X0_BOARD_DATA_SZ,
  314. .board_ext_size = QCA99X0_BOARD_EXT_DATA_SZ,
  315. },
  316. .sw_decrypt_mcast_mgmt = true,
  317. .hw_ops = &qca99x0_ops,
  318. .decap_align_bytes = 1,
  319. .spectral_bin_discard = 12,
  320. /* Can do only 2x2 VHT160 or 80+80. 1560Mbps is 4x4 80Mhz
  321. * or 2x2 160Mhz, long-guard-interval.
  322. */
  323. .vht160_mcs_rx_highest = 1560,
  324. .vht160_mcs_tx_highest = 1560,
  325. .n_cipher_suites = 11,
  326. .num_peers = TARGET_TLV_NUM_PEERS,
  327. .ast_skid_limit = 0x10,
  328. .num_wds_entries = 0x20,
  329. .target_64bit = false,
  330. .rx_ring_fill_level = HTT_RX_RING_FILL_LEVEL,
  331. },
  332. {
  333. .id = QCA9888_HW_2_0_DEV_VERSION,
  334. .dev_id = QCA9888_2_0_DEVICE_ID,
  335. .name = "qca9888 hw2.0",
  336. .patch_load_addr = QCA9888_HW_2_0_PATCH_LOAD_ADDR,
  337. .uart_pin = 7,
  338. .cc_wraparound_type = ATH10K_HW_CC_WRAP_SHIFTED_EACH,
  339. .otp_exe_param = 0x00000700,
  340. .continuous_frag_desc = true,
  341. .channel_counters_freq_hz = 150000,
  342. .max_probe_resp_desc_thres = 24,
  343. .tx_chain_mask = 3,
  344. .rx_chain_mask = 3,
  345. .max_spatial_stream = 2,
  346. .cal_data_len = 12064,
  347. .fw = {
  348. .dir = QCA9888_HW_2_0_FW_DIR,
  349. .board = QCA9888_HW_2_0_BOARD_DATA_FILE,
  350. .board_size = QCA99X0_BOARD_DATA_SZ,
  351. .board_ext_size = QCA99X0_BOARD_EXT_DATA_SZ,
  352. },
  353. .sw_decrypt_mcast_mgmt = true,
  354. .hw_ops = &qca99x0_ops,
  355. .decap_align_bytes = 1,
  356. .spectral_bin_discard = 12,
  357. /* Can do only 1x1 VHT160 or 80+80. 780Mbps is 2x2 80Mhz or
  358. * 1x1 160Mhz, long-guard-interval.
  359. */
  360. .vht160_mcs_rx_highest = 780,
  361. .vht160_mcs_tx_highest = 780,
  362. .n_cipher_suites = 11,
  363. .num_peers = TARGET_TLV_NUM_PEERS,
  364. .ast_skid_limit = 0x10,
  365. .num_wds_entries = 0x20,
  366. .target_64bit = false,
  367. .rx_ring_fill_level = HTT_RX_RING_FILL_LEVEL,
  368. },
  369. {
  370. .id = QCA9377_HW_1_0_DEV_VERSION,
  371. .dev_id = QCA9377_1_0_DEVICE_ID,
  372. .name = "qca9377 hw1.0",
  373. .patch_load_addr = QCA9377_HW_1_0_PATCH_LOAD_ADDR,
  374. .uart_pin = 6,
  375. .otp_exe_param = 0,
  376. .channel_counters_freq_hz = 88000,
  377. .max_probe_resp_desc_thres = 0,
  378. .cal_data_len = 8124,
  379. .fw = {
  380. .dir = QCA9377_HW_1_0_FW_DIR,
  381. .board = QCA9377_HW_1_0_BOARD_DATA_FILE,
  382. .board_size = QCA9377_BOARD_DATA_SZ,
  383. .board_ext_size = QCA9377_BOARD_EXT_DATA_SZ,
  384. },
  385. .hw_ops = &qca988x_ops,
  386. .decap_align_bytes = 4,
  387. .spectral_bin_discard = 0,
  388. .vht160_mcs_rx_highest = 0,
  389. .vht160_mcs_tx_highest = 0,
  390. .n_cipher_suites = 8,
  391. .num_peers = TARGET_TLV_NUM_PEERS,
  392. .ast_skid_limit = 0x10,
  393. .num_wds_entries = 0x20,
  394. .target_64bit = false,
  395. .rx_ring_fill_level = HTT_RX_RING_FILL_LEVEL,
  396. },
  397. {
  398. .id = QCA9377_HW_1_1_DEV_VERSION,
  399. .dev_id = QCA9377_1_0_DEVICE_ID,
  400. .name = "qca9377 hw1.1",
  401. .patch_load_addr = QCA9377_HW_1_0_PATCH_LOAD_ADDR,
  402. .uart_pin = 6,
  403. .otp_exe_param = 0,
  404. .channel_counters_freq_hz = 88000,
  405. .max_probe_resp_desc_thres = 0,
  406. .cal_data_len = 8124,
  407. .fw = {
  408. .dir = QCA9377_HW_1_0_FW_DIR,
  409. .board = QCA9377_HW_1_0_BOARD_DATA_FILE,
  410. .board_size = QCA9377_BOARD_DATA_SZ,
  411. .board_ext_size = QCA9377_BOARD_EXT_DATA_SZ,
  412. },
  413. .hw_ops = &qca6174_ops,
  414. .hw_clk = qca6174_clk,
  415. .target_cpu_freq = 176000000,
  416. .decap_align_bytes = 4,
  417. .spectral_bin_discard = 0,
  418. .vht160_mcs_rx_highest = 0,
  419. .vht160_mcs_tx_highest = 0,
  420. .n_cipher_suites = 8,
  421. .num_peers = TARGET_TLV_NUM_PEERS,
  422. .ast_skid_limit = 0x10,
  423. .num_wds_entries = 0x20,
  424. .target_64bit = false,
  425. .rx_ring_fill_level = HTT_RX_RING_FILL_LEVEL,
  426. },
  427. {
  428. .id = QCA4019_HW_1_0_DEV_VERSION,
  429. .dev_id = 0,
  430. .name = "qca4019 hw1.0",
  431. .patch_load_addr = QCA4019_HW_1_0_PATCH_LOAD_ADDR,
  432. .uart_pin = 7,
  433. .cc_wraparound_type = ATH10K_HW_CC_WRAP_SHIFTED_EACH,
  434. .otp_exe_param = 0x0010000,
  435. .continuous_frag_desc = true,
  436. .cck_rate_map_rev2 = true,
  437. .channel_counters_freq_hz = 125000,
  438. .max_probe_resp_desc_thres = 24,
  439. .tx_chain_mask = 0x3,
  440. .rx_chain_mask = 0x3,
  441. .max_spatial_stream = 2,
  442. .cal_data_len = 12064,
  443. .fw = {
  444. .dir = QCA4019_HW_1_0_FW_DIR,
  445. .board = QCA4019_HW_1_0_BOARD_DATA_FILE,
  446. .board_size = QCA4019_BOARD_DATA_SZ,
  447. .board_ext_size = QCA4019_BOARD_EXT_DATA_SZ,
  448. },
  449. .sw_decrypt_mcast_mgmt = true,
  450. .hw_ops = &qca99x0_ops,
  451. .decap_align_bytes = 1,
  452. .spectral_bin_discard = 4,
  453. .vht160_mcs_rx_highest = 0,
  454. .vht160_mcs_tx_highest = 0,
  455. .n_cipher_suites = 11,
  456. .num_peers = TARGET_TLV_NUM_PEERS,
  457. .ast_skid_limit = 0x10,
  458. .num_wds_entries = 0x20,
  459. .target_64bit = false,
  460. .rx_ring_fill_level = HTT_RX_RING_FILL_LEVEL,
  461. },
  462. {
  463. .id = WCN3990_HW_1_0_DEV_VERSION,
  464. .dev_id = 0,
  465. .name = "wcn3990 hw1.0",
  466. .continuous_frag_desc = true,
  467. .tx_chain_mask = 0x7,
  468. .rx_chain_mask = 0x7,
  469. .max_spatial_stream = 4,
  470. .fw = {
  471. .dir = WCN3990_HW_1_0_FW_DIR,
  472. },
  473. .sw_decrypt_mcast_mgmt = true,
  474. .hw_ops = &wcn3990_ops,
  475. .decap_align_bytes = 1,
  476. .num_peers = TARGET_HL_10_TLV_NUM_PEERS,
  477. .ast_skid_limit = TARGET_HL_10_TLV_AST_SKID_LIMIT,
  478. .num_wds_entries = TARGET_HL_10_TLV_NUM_WDS_ENTRIES,
  479. .target_64bit = true,
  480. .rx_ring_fill_level = HTT_RX_RING_FILL_LEVEL_DUAL_MAC,
  481. },
  482. };
  483. static const char *const ath10k_core_fw_feature_str[] = {
  484. [ATH10K_FW_FEATURE_EXT_WMI_MGMT_RX] = "wmi-mgmt-rx",
  485. [ATH10K_FW_FEATURE_WMI_10X] = "wmi-10.x",
  486. [ATH10K_FW_FEATURE_HAS_WMI_MGMT_TX] = "has-wmi-mgmt-tx",
  487. [ATH10K_FW_FEATURE_NO_P2P] = "no-p2p",
  488. [ATH10K_FW_FEATURE_WMI_10_2] = "wmi-10.2",
  489. [ATH10K_FW_FEATURE_MULTI_VIF_PS_SUPPORT] = "multi-vif-ps",
  490. [ATH10K_FW_FEATURE_WOWLAN_SUPPORT] = "wowlan",
  491. [ATH10K_FW_FEATURE_IGNORE_OTP_RESULT] = "ignore-otp",
  492. [ATH10K_FW_FEATURE_NO_NWIFI_DECAP_4ADDR_PADDING] = "no-4addr-pad",
  493. [ATH10K_FW_FEATURE_SUPPORTS_SKIP_CLOCK_INIT] = "skip-clock-init",
  494. [ATH10K_FW_FEATURE_RAW_MODE_SUPPORT] = "raw-mode",
  495. [ATH10K_FW_FEATURE_SUPPORTS_ADAPTIVE_CCA] = "adaptive-cca",
  496. [ATH10K_FW_FEATURE_MFP_SUPPORT] = "mfp",
  497. [ATH10K_FW_FEATURE_PEER_FLOW_CONTROL] = "peer-flow-ctrl",
  498. [ATH10K_FW_FEATURE_BTCOEX_PARAM] = "btcoex-param",
  499. [ATH10K_FW_FEATURE_SKIP_NULL_FUNC_WAR] = "skip-null-func-war",
  500. [ATH10K_FW_FEATURE_ALLOWS_MESH_BCAST] = "allows-mesh-bcast",
  501. [ATH10K_FW_FEATURE_NO_PS] = "no-ps",
  502. [ATH10K_FW_FEATURE_MGMT_TX_BY_REF] = "mgmt-tx-by-reference",
  503. [ATH10K_FW_FEATURE_NON_BMI] = "non-bmi",
  504. };
  505. static unsigned int ath10k_core_get_fw_feature_str(char *buf,
  506. size_t buf_len,
  507. enum ath10k_fw_features feat)
  508. {
  509. /* make sure that ath10k_core_fw_feature_str[] gets updated */
  510. BUILD_BUG_ON(ARRAY_SIZE(ath10k_core_fw_feature_str) !=
  511. ATH10K_FW_FEATURE_COUNT);
  512. if (feat >= ARRAY_SIZE(ath10k_core_fw_feature_str) ||
  513. WARN_ON(!ath10k_core_fw_feature_str[feat])) {
  514. return scnprintf(buf, buf_len, "bit%d", feat);
  515. }
  516. return scnprintf(buf, buf_len, "%s", ath10k_core_fw_feature_str[feat]);
  517. }
  518. void ath10k_core_get_fw_features_str(struct ath10k *ar,
  519. char *buf,
  520. size_t buf_len)
  521. {
  522. size_t len = 0;
  523. int i;
  524. for (i = 0; i < ATH10K_FW_FEATURE_COUNT; i++) {
  525. if (test_bit(i, ar->normal_mode_fw.fw_file.fw_features)) {
  526. if (len > 0)
  527. len += scnprintf(buf + len, buf_len - len, ",");
  528. len += ath10k_core_get_fw_feature_str(buf + len,
  529. buf_len - len,
  530. i);
  531. }
  532. }
  533. }
  534. static void ath10k_send_suspend_complete(struct ath10k *ar)
  535. {
  536. ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot suspend complete\n");
  537. complete(&ar->target_suspend);
  538. }
  539. static void ath10k_init_sdio(struct ath10k *ar)
  540. {
  541. u32 param = 0;
  542. ath10k_bmi_write32(ar, hi_mbox_io_block_sz, 256);
  543. ath10k_bmi_write32(ar, hi_mbox_isr_yield_limit, 99);
  544. ath10k_bmi_read32(ar, hi_acs_flags, &param);
  545. param |= (HI_ACS_FLAGS_SDIO_SWAP_MAILBOX_SET |
  546. HI_ACS_FLAGS_SDIO_REDUCE_TX_COMPL_SET |
  547. HI_ACS_FLAGS_ALT_DATA_CREDIT_SIZE);
  548. ath10k_bmi_write32(ar, hi_acs_flags, param);
  549. }
  550. static int ath10k_init_configure_target(struct ath10k *ar)
  551. {
  552. u32 param_host;
  553. int ret;
  554. /* tell target which HTC version it is used*/
  555. ret = ath10k_bmi_write32(ar, hi_app_host_interest,
  556. HTC_PROTOCOL_VERSION);
  557. if (ret) {
  558. ath10k_err(ar, "settings HTC version failed\n");
  559. return ret;
  560. }
  561. /* set the firmware mode to STA/IBSS/AP */
  562. ret = ath10k_bmi_read32(ar, hi_option_flag, &param_host);
  563. if (ret) {
  564. ath10k_err(ar, "setting firmware mode (1/2) failed\n");
  565. return ret;
  566. }
  567. /* TODO following parameters need to be re-visited. */
  568. /* num_device */
  569. param_host |= (1 << HI_OPTION_NUM_DEV_SHIFT);
  570. /* Firmware mode */
  571. /* FIXME: Why FW_MODE_AP ??.*/
  572. param_host |= (HI_OPTION_FW_MODE_AP << HI_OPTION_FW_MODE_SHIFT);
  573. /* mac_addr_method */
  574. param_host |= (1 << HI_OPTION_MAC_ADDR_METHOD_SHIFT);
  575. /* firmware_bridge */
  576. param_host |= (0 << HI_OPTION_FW_BRIDGE_SHIFT);
  577. /* fwsubmode */
  578. param_host |= (0 << HI_OPTION_FW_SUBMODE_SHIFT);
  579. ret = ath10k_bmi_write32(ar, hi_option_flag, param_host);
  580. if (ret) {
  581. ath10k_err(ar, "setting firmware mode (2/2) failed\n");
  582. return ret;
  583. }
  584. /* We do all byte-swapping on the host */
  585. ret = ath10k_bmi_write32(ar, hi_be, 0);
  586. if (ret) {
  587. ath10k_err(ar, "setting host CPU BE mode failed\n");
  588. return ret;
  589. }
  590. /* FW descriptor/Data swap flags */
  591. ret = ath10k_bmi_write32(ar, hi_fw_swap, 0);
  592. if (ret) {
  593. ath10k_err(ar, "setting FW data/desc swap flags failed\n");
  594. return ret;
  595. }
  596. /* Some devices have a special sanity check that verifies the PCI
  597. * Device ID is written to this host interest var. It is known to be
  598. * required to boot QCA6164.
  599. */
  600. ret = ath10k_bmi_write32(ar, hi_hci_uart_pwr_mgmt_params_ext,
  601. ar->dev_id);
  602. if (ret) {
  603. ath10k_err(ar, "failed to set pwr_mgmt_params: %d\n", ret);
  604. return ret;
  605. }
  606. return 0;
  607. }
  608. static const struct firmware *ath10k_fetch_fw_file(struct ath10k *ar,
  609. const char *dir,
  610. const char *file)
  611. {
  612. char filename[100];
  613. const struct firmware *fw;
  614. int ret;
  615. if (file == NULL)
  616. return ERR_PTR(-ENOENT);
  617. if (dir == NULL)
  618. dir = ".";
  619. snprintf(filename, sizeof(filename), "%s/%s", dir, file);
  620. ret = request_firmware(&fw, filename, ar->dev);
  621. ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot fw request '%s': %d\n",
  622. filename, ret);
  623. if (ret)
  624. return ERR_PTR(ret);
  625. return fw;
  626. }
  627. static int ath10k_push_board_ext_data(struct ath10k *ar, const void *data,
  628. size_t data_len)
  629. {
  630. u32 board_data_size = ar->hw_params.fw.board_size;
  631. u32 board_ext_data_size = ar->hw_params.fw.board_ext_size;
  632. u32 board_ext_data_addr;
  633. int ret;
  634. ret = ath10k_bmi_read32(ar, hi_board_ext_data, &board_ext_data_addr);
  635. if (ret) {
  636. ath10k_err(ar, "could not read board ext data addr (%d)\n",
  637. ret);
  638. return ret;
  639. }
  640. ath10k_dbg(ar, ATH10K_DBG_BOOT,
  641. "boot push board extended data addr 0x%x\n",
  642. board_ext_data_addr);
  643. if (board_ext_data_addr == 0)
  644. return 0;
  645. if (data_len != (board_data_size + board_ext_data_size)) {
  646. ath10k_err(ar, "invalid board (ext) data sizes %zu != %d+%d\n",
  647. data_len, board_data_size, board_ext_data_size);
  648. return -EINVAL;
  649. }
  650. ret = ath10k_bmi_write_memory(ar, board_ext_data_addr,
  651. data + board_data_size,
  652. board_ext_data_size);
  653. if (ret) {
  654. ath10k_err(ar, "could not write board ext data (%d)\n", ret);
  655. return ret;
  656. }
  657. ret = ath10k_bmi_write32(ar, hi_board_ext_data_config,
  658. (board_ext_data_size << 16) | 1);
  659. if (ret) {
  660. ath10k_err(ar, "could not write board ext data bit (%d)\n",
  661. ret);
  662. return ret;
  663. }
  664. return 0;
  665. }
  666. static int ath10k_download_board_data(struct ath10k *ar, const void *data,
  667. size_t data_len)
  668. {
  669. u32 board_data_size = ar->hw_params.fw.board_size;
  670. u32 address;
  671. int ret;
  672. ret = ath10k_push_board_ext_data(ar, data, data_len);
  673. if (ret) {
  674. ath10k_err(ar, "could not push board ext data (%d)\n", ret);
  675. goto exit;
  676. }
  677. ret = ath10k_bmi_read32(ar, hi_board_data, &address);
  678. if (ret) {
  679. ath10k_err(ar, "could not read board data addr (%d)\n", ret);
  680. goto exit;
  681. }
  682. ret = ath10k_bmi_write_memory(ar, address, data,
  683. min_t(u32, board_data_size,
  684. data_len));
  685. if (ret) {
  686. ath10k_err(ar, "could not write board data (%d)\n", ret);
  687. goto exit;
  688. }
  689. ret = ath10k_bmi_write32(ar, hi_board_data_initialized, 1);
  690. if (ret) {
  691. ath10k_err(ar, "could not write board data bit (%d)\n", ret);
  692. goto exit;
  693. }
  694. exit:
  695. return ret;
  696. }
  697. static int ath10k_download_cal_file(struct ath10k *ar,
  698. const struct firmware *file)
  699. {
  700. int ret;
  701. if (!file)
  702. return -ENOENT;
  703. if (IS_ERR(file))
  704. return PTR_ERR(file);
  705. ret = ath10k_download_board_data(ar, file->data, file->size);
  706. if (ret) {
  707. ath10k_err(ar, "failed to download cal_file data: %d\n", ret);
  708. return ret;
  709. }
  710. ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot cal file downloaded\n");
  711. return 0;
  712. }
  713. static int ath10k_download_cal_dt(struct ath10k *ar, const char *dt_name)
  714. {
  715. struct device_node *node;
  716. int data_len;
  717. void *data;
  718. int ret;
  719. node = ar->dev->of_node;
  720. if (!node)
  721. /* Device Tree is optional, don't print any warnings if
  722. * there's no node for ath10k.
  723. */
  724. return -ENOENT;
  725. if (!of_get_property(node, dt_name, &data_len)) {
  726. /* The calibration data node is optional */
  727. return -ENOENT;
  728. }
  729. if (data_len != ar->hw_params.cal_data_len) {
  730. ath10k_warn(ar, "invalid calibration data length in DT: %d\n",
  731. data_len);
  732. ret = -EMSGSIZE;
  733. goto out;
  734. }
  735. data = kmalloc(data_len, GFP_KERNEL);
  736. if (!data) {
  737. ret = -ENOMEM;
  738. goto out;
  739. }
  740. ret = of_property_read_u8_array(node, dt_name, data, data_len);
  741. if (ret) {
  742. ath10k_warn(ar, "failed to read calibration data from DT: %d\n",
  743. ret);
  744. goto out_free;
  745. }
  746. ret = ath10k_download_board_data(ar, data, data_len);
  747. if (ret) {
  748. ath10k_warn(ar, "failed to download calibration data from Device Tree: %d\n",
  749. ret);
  750. goto out_free;
  751. }
  752. ret = 0;
  753. out_free:
  754. kfree(data);
  755. out:
  756. return ret;
  757. }
  758. static int ath10k_download_cal_eeprom(struct ath10k *ar)
  759. {
  760. size_t data_len;
  761. void *data = NULL;
  762. int ret;
  763. ret = ath10k_hif_fetch_cal_eeprom(ar, &data, &data_len);
  764. if (ret) {
  765. if (ret != -EOPNOTSUPP)
  766. ath10k_warn(ar, "failed to read calibration data from EEPROM: %d\n",
  767. ret);
  768. goto out_free;
  769. }
  770. ret = ath10k_download_board_data(ar, data, data_len);
  771. if (ret) {
  772. ath10k_warn(ar, "failed to download calibration data from EEPROM: %d\n",
  773. ret);
  774. goto out_free;
  775. }
  776. ret = 0;
  777. out_free:
  778. kfree(data);
  779. return ret;
  780. }
  781. static int ath10k_core_get_board_id_from_otp(struct ath10k *ar)
  782. {
  783. u32 result, address;
  784. u8 board_id, chip_id;
  785. int ret, bmi_board_id_param;
  786. address = ar->hw_params.patch_load_addr;
  787. if (!ar->normal_mode_fw.fw_file.otp_data ||
  788. !ar->normal_mode_fw.fw_file.otp_len) {
  789. ath10k_warn(ar,
  790. "failed to retrieve board id because of invalid otp\n");
  791. return -ENODATA;
  792. }
  793. ath10k_dbg(ar, ATH10K_DBG_BOOT,
  794. "boot upload otp to 0x%x len %zd for board id\n",
  795. address, ar->normal_mode_fw.fw_file.otp_len);
  796. ret = ath10k_bmi_fast_download(ar, address,
  797. ar->normal_mode_fw.fw_file.otp_data,
  798. ar->normal_mode_fw.fw_file.otp_len);
  799. if (ret) {
  800. ath10k_err(ar, "could not write otp for board id check: %d\n",
  801. ret);
  802. return ret;
  803. }
  804. if (ar->cal_mode == ATH10K_PRE_CAL_MODE_DT ||
  805. ar->cal_mode == ATH10K_PRE_CAL_MODE_FILE)
  806. bmi_board_id_param = BMI_PARAM_GET_FLASH_BOARD_ID;
  807. else
  808. bmi_board_id_param = BMI_PARAM_GET_EEPROM_BOARD_ID;
  809. ret = ath10k_bmi_execute(ar, address, bmi_board_id_param, &result);
  810. if (ret) {
  811. ath10k_err(ar, "could not execute otp for board id check: %d\n",
  812. ret);
  813. return ret;
  814. }
  815. board_id = MS(result, ATH10K_BMI_BOARD_ID_FROM_OTP);
  816. chip_id = MS(result, ATH10K_BMI_CHIP_ID_FROM_OTP);
  817. ath10k_dbg(ar, ATH10K_DBG_BOOT,
  818. "boot get otp board id result 0x%08x board_id %d chip_id %d\n",
  819. result, board_id, chip_id);
  820. if ((result & ATH10K_BMI_BOARD_ID_STATUS_MASK) != 0 ||
  821. (board_id == 0)) {
  822. ath10k_dbg(ar, ATH10K_DBG_BOOT,
  823. "board id does not exist in otp, ignore it\n");
  824. return -EOPNOTSUPP;
  825. }
  826. ar->id.bmi_ids_valid = true;
  827. ar->id.bmi_board_id = board_id;
  828. ar->id.bmi_chip_id = chip_id;
  829. return 0;
  830. }
  831. static void ath10k_core_check_bdfext(const struct dmi_header *hdr, void *data)
  832. {
  833. struct ath10k *ar = data;
  834. const char *bdf_ext;
  835. const char *magic = ATH10K_SMBIOS_BDF_EXT_MAGIC;
  836. u8 bdf_enabled;
  837. int i;
  838. if (hdr->type != ATH10K_SMBIOS_BDF_EXT_TYPE)
  839. return;
  840. if (hdr->length != ATH10K_SMBIOS_BDF_EXT_LENGTH) {
  841. ath10k_dbg(ar, ATH10K_DBG_BOOT,
  842. "wrong smbios bdf ext type length (%d).\n",
  843. hdr->length);
  844. return;
  845. }
  846. bdf_enabled = *((u8 *)hdr + ATH10K_SMBIOS_BDF_EXT_OFFSET);
  847. if (!bdf_enabled) {
  848. ath10k_dbg(ar, ATH10K_DBG_BOOT, "bdf variant name not found.\n");
  849. return;
  850. }
  851. /* Only one string exists (per spec) */
  852. bdf_ext = (char *)hdr + hdr->length;
  853. if (memcmp(bdf_ext, magic, strlen(magic)) != 0) {
  854. ath10k_dbg(ar, ATH10K_DBG_BOOT,
  855. "bdf variant magic does not match.\n");
  856. return;
  857. }
  858. for (i = 0; i < strlen(bdf_ext); i++) {
  859. if (!isascii(bdf_ext[i]) || !isprint(bdf_ext[i])) {
  860. ath10k_dbg(ar, ATH10K_DBG_BOOT,
  861. "bdf variant name contains non ascii chars.\n");
  862. return;
  863. }
  864. }
  865. /* Copy extension name without magic suffix */
  866. if (strscpy(ar->id.bdf_ext, bdf_ext + strlen(magic),
  867. sizeof(ar->id.bdf_ext)) < 0) {
  868. ath10k_dbg(ar, ATH10K_DBG_BOOT,
  869. "bdf variant string is longer than the buffer can accommodate (variant: %s)\n",
  870. bdf_ext);
  871. return;
  872. }
  873. ath10k_dbg(ar, ATH10K_DBG_BOOT,
  874. "found and validated bdf variant smbios_type 0x%x bdf %s\n",
  875. ATH10K_SMBIOS_BDF_EXT_TYPE, bdf_ext);
  876. }
  877. static int ath10k_core_check_smbios(struct ath10k *ar)
  878. {
  879. ar->id.bdf_ext[0] = '\0';
  880. dmi_walk(ath10k_core_check_bdfext, ar);
  881. if (ar->id.bdf_ext[0] == '\0')
  882. return -ENODATA;
  883. return 0;
  884. }
  885. static int ath10k_core_check_dt(struct ath10k *ar)
  886. {
  887. struct device_node *node;
  888. const char *variant = NULL;
  889. node = ar->dev->of_node;
  890. if (!node)
  891. return -ENOENT;
  892. of_property_read_string(node, "qcom,ath10k-calibration-variant",
  893. &variant);
  894. if (!variant)
  895. return -ENODATA;
  896. if (strscpy(ar->id.bdf_ext, variant, sizeof(ar->id.bdf_ext)) < 0)
  897. ath10k_dbg(ar, ATH10K_DBG_BOOT,
  898. "bdf variant string is longer than the buffer can accommodate (variant: %s)\n",
  899. variant);
  900. return 0;
  901. }
  902. static int ath10k_download_and_run_otp(struct ath10k *ar)
  903. {
  904. u32 result, address = ar->hw_params.patch_load_addr;
  905. u32 bmi_otp_exe_param = ar->hw_params.otp_exe_param;
  906. int ret;
  907. ret = ath10k_download_board_data(ar,
  908. ar->running_fw->board_data,
  909. ar->running_fw->board_len);
  910. if (ret) {
  911. ath10k_err(ar, "failed to download board data: %d\n", ret);
  912. return ret;
  913. }
  914. /* OTP is optional */
  915. if (!ar->running_fw->fw_file.otp_data ||
  916. !ar->running_fw->fw_file.otp_len) {
  917. ath10k_warn(ar, "Not running otp, calibration will be incorrect (otp-data %pK otp_len %zd)!\n",
  918. ar->running_fw->fw_file.otp_data,
  919. ar->running_fw->fw_file.otp_len);
  920. return 0;
  921. }
  922. ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot upload otp to 0x%x len %zd\n",
  923. address, ar->running_fw->fw_file.otp_len);
  924. ret = ath10k_bmi_fast_download(ar, address,
  925. ar->running_fw->fw_file.otp_data,
  926. ar->running_fw->fw_file.otp_len);
  927. if (ret) {
  928. ath10k_err(ar, "could not write otp (%d)\n", ret);
  929. return ret;
  930. }
  931. /* As of now pre-cal is valid for 10_4 variants */
  932. if (ar->cal_mode == ATH10K_PRE_CAL_MODE_DT ||
  933. ar->cal_mode == ATH10K_PRE_CAL_MODE_FILE)
  934. bmi_otp_exe_param = BMI_PARAM_FLASH_SECTION_ALL;
  935. ret = ath10k_bmi_execute(ar, address, bmi_otp_exe_param, &result);
  936. if (ret) {
  937. ath10k_err(ar, "could not execute otp (%d)\n", ret);
  938. return ret;
  939. }
  940. ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot otp execute result %d\n", result);
  941. if (!(skip_otp || test_bit(ATH10K_FW_FEATURE_IGNORE_OTP_RESULT,
  942. ar->running_fw->fw_file.fw_features)) &&
  943. result != 0) {
  944. ath10k_err(ar, "otp calibration failed: %d", result);
  945. return -EINVAL;
  946. }
  947. return 0;
  948. }
  949. static int ath10k_download_fw(struct ath10k *ar)
  950. {
  951. u32 address, data_len;
  952. const void *data;
  953. int ret;
  954. address = ar->hw_params.patch_load_addr;
  955. data = ar->running_fw->fw_file.firmware_data;
  956. data_len = ar->running_fw->fw_file.firmware_len;
  957. ret = ath10k_swap_code_seg_configure(ar, &ar->running_fw->fw_file);
  958. if (ret) {
  959. ath10k_err(ar, "failed to configure fw code swap: %d\n",
  960. ret);
  961. return ret;
  962. }
  963. ath10k_dbg(ar, ATH10K_DBG_BOOT,
  964. "boot uploading firmware image %pK len %d\n",
  965. data, data_len);
  966. ret = ath10k_bmi_fast_download(ar, address, data, data_len);
  967. if (ret) {
  968. ath10k_err(ar, "failed to download firmware: %d\n",
  969. ret);
  970. return ret;
  971. }
  972. return ret;
  973. }
  974. static void ath10k_core_free_board_files(struct ath10k *ar)
  975. {
  976. if (!IS_ERR(ar->normal_mode_fw.board))
  977. release_firmware(ar->normal_mode_fw.board);
  978. ar->normal_mode_fw.board = NULL;
  979. ar->normal_mode_fw.board_data = NULL;
  980. ar->normal_mode_fw.board_len = 0;
  981. }
  982. static void ath10k_core_free_firmware_files(struct ath10k *ar)
  983. {
  984. if (!IS_ERR(ar->normal_mode_fw.fw_file.firmware))
  985. release_firmware(ar->normal_mode_fw.fw_file.firmware);
  986. if (!IS_ERR(ar->cal_file))
  987. release_firmware(ar->cal_file);
  988. if (!IS_ERR(ar->pre_cal_file))
  989. release_firmware(ar->pre_cal_file);
  990. ath10k_swap_code_seg_release(ar, &ar->normal_mode_fw.fw_file);
  991. ar->normal_mode_fw.fw_file.otp_data = NULL;
  992. ar->normal_mode_fw.fw_file.otp_len = 0;
  993. ar->normal_mode_fw.fw_file.firmware = NULL;
  994. ar->normal_mode_fw.fw_file.firmware_data = NULL;
  995. ar->normal_mode_fw.fw_file.firmware_len = 0;
  996. ar->cal_file = NULL;
  997. ar->pre_cal_file = NULL;
  998. }
  999. static int ath10k_fetch_cal_file(struct ath10k *ar)
  1000. {
  1001. char filename[100];
  1002. /* pre-cal-<bus>-<id>.bin */
  1003. scnprintf(filename, sizeof(filename), "pre-cal-%s-%s.bin",
  1004. ath10k_bus_str(ar->hif.bus), dev_name(ar->dev));
  1005. ar->pre_cal_file = ath10k_fetch_fw_file(ar, ATH10K_FW_DIR, filename);
  1006. if (!IS_ERR(ar->pre_cal_file))
  1007. goto success;
  1008. /* cal-<bus>-<id>.bin */
  1009. scnprintf(filename, sizeof(filename), "cal-%s-%s.bin",
  1010. ath10k_bus_str(ar->hif.bus), dev_name(ar->dev));
  1011. ar->cal_file = ath10k_fetch_fw_file(ar, ATH10K_FW_DIR, filename);
  1012. if (IS_ERR(ar->cal_file))
  1013. /* calibration file is optional, don't print any warnings */
  1014. return PTR_ERR(ar->cal_file);
  1015. success:
  1016. ath10k_dbg(ar, ATH10K_DBG_BOOT, "found calibration file %s/%s\n",
  1017. ATH10K_FW_DIR, filename);
  1018. return 0;
  1019. }
  1020. static int ath10k_core_fetch_board_data_api_1(struct ath10k *ar)
  1021. {
  1022. if (!ar->hw_params.fw.board) {
  1023. ath10k_err(ar, "failed to find board file fw entry\n");
  1024. return -EINVAL;
  1025. }
  1026. ar->normal_mode_fw.board = ath10k_fetch_fw_file(ar,
  1027. ar->hw_params.fw.dir,
  1028. ar->hw_params.fw.board);
  1029. if (IS_ERR(ar->normal_mode_fw.board))
  1030. return PTR_ERR(ar->normal_mode_fw.board);
  1031. ar->normal_mode_fw.board_data = ar->normal_mode_fw.board->data;
  1032. ar->normal_mode_fw.board_len = ar->normal_mode_fw.board->size;
  1033. return 0;
  1034. }
  1035. static int ath10k_core_parse_bd_ie_board(struct ath10k *ar,
  1036. const void *buf, size_t buf_len,
  1037. const char *boardname)
  1038. {
  1039. const struct ath10k_fw_ie *hdr;
  1040. bool name_match_found;
  1041. int ret, board_ie_id;
  1042. size_t board_ie_len;
  1043. const void *board_ie_data;
  1044. name_match_found = false;
  1045. /* go through ATH10K_BD_IE_BOARD_ elements */
  1046. while (buf_len > sizeof(struct ath10k_fw_ie)) {
  1047. hdr = buf;
  1048. board_ie_id = le32_to_cpu(hdr->id);
  1049. board_ie_len = le32_to_cpu(hdr->len);
  1050. board_ie_data = hdr->data;
  1051. buf_len -= sizeof(*hdr);
  1052. buf += sizeof(*hdr);
  1053. if (buf_len < ALIGN(board_ie_len, 4)) {
  1054. ath10k_err(ar, "invalid ATH10K_BD_IE_BOARD length: %zu < %zu\n",
  1055. buf_len, ALIGN(board_ie_len, 4));
  1056. ret = -EINVAL;
  1057. goto out;
  1058. }
  1059. switch (board_ie_id) {
  1060. case ATH10K_BD_IE_BOARD_NAME:
  1061. ath10k_dbg_dump(ar, ATH10K_DBG_BOOT, "board name", "",
  1062. board_ie_data, board_ie_len);
  1063. if (board_ie_len != strlen(boardname))
  1064. break;
  1065. ret = memcmp(board_ie_data, boardname, strlen(boardname));
  1066. if (ret)
  1067. break;
  1068. name_match_found = true;
  1069. ath10k_dbg(ar, ATH10K_DBG_BOOT,
  1070. "boot found match for name '%s'",
  1071. boardname);
  1072. break;
  1073. case ATH10K_BD_IE_BOARD_DATA:
  1074. if (!name_match_found)
  1075. /* no match found */
  1076. break;
  1077. ath10k_dbg(ar, ATH10K_DBG_BOOT,
  1078. "boot found board data for '%s'",
  1079. boardname);
  1080. ar->normal_mode_fw.board_data = board_ie_data;
  1081. ar->normal_mode_fw.board_len = board_ie_len;
  1082. ret = 0;
  1083. goto out;
  1084. default:
  1085. ath10k_warn(ar, "unknown ATH10K_BD_IE_BOARD found: %d\n",
  1086. board_ie_id);
  1087. break;
  1088. }
  1089. /* jump over the padding */
  1090. board_ie_len = ALIGN(board_ie_len, 4);
  1091. buf_len -= board_ie_len;
  1092. buf += board_ie_len;
  1093. }
  1094. /* no match found */
  1095. ret = -ENOENT;
  1096. out:
  1097. return ret;
  1098. }
  1099. static int ath10k_core_fetch_board_data_api_n(struct ath10k *ar,
  1100. const char *boardname,
  1101. const char *filename)
  1102. {
  1103. size_t len, magic_len, ie_len;
  1104. struct ath10k_fw_ie *hdr;
  1105. const u8 *data;
  1106. int ret, ie_id;
  1107. ar->normal_mode_fw.board = ath10k_fetch_fw_file(ar,
  1108. ar->hw_params.fw.dir,
  1109. filename);
  1110. if (IS_ERR(ar->normal_mode_fw.board))
  1111. return PTR_ERR(ar->normal_mode_fw.board);
  1112. data = ar->normal_mode_fw.board->data;
  1113. len = ar->normal_mode_fw.board->size;
  1114. /* magic has extra null byte padded */
  1115. magic_len = strlen(ATH10K_BOARD_MAGIC) + 1;
  1116. if (len < magic_len) {
  1117. ath10k_err(ar, "failed to find magic value in %s/%s, file too short: %zu\n",
  1118. ar->hw_params.fw.dir, filename, len);
  1119. ret = -EINVAL;
  1120. goto err;
  1121. }
  1122. if (memcmp(data, ATH10K_BOARD_MAGIC, magic_len)) {
  1123. ath10k_err(ar, "found invalid board magic\n");
  1124. ret = -EINVAL;
  1125. goto err;
  1126. }
  1127. /* magic is padded to 4 bytes */
  1128. magic_len = ALIGN(magic_len, 4);
  1129. if (len < magic_len) {
  1130. ath10k_err(ar, "failed: %s/%s too small to contain board data, len: %zu\n",
  1131. ar->hw_params.fw.dir, filename, len);
  1132. ret = -EINVAL;
  1133. goto err;
  1134. }
  1135. data += magic_len;
  1136. len -= magic_len;
  1137. while (len > sizeof(struct ath10k_fw_ie)) {
  1138. hdr = (struct ath10k_fw_ie *)data;
  1139. ie_id = le32_to_cpu(hdr->id);
  1140. ie_len = le32_to_cpu(hdr->len);
  1141. len -= sizeof(*hdr);
  1142. data = hdr->data;
  1143. if (len < ALIGN(ie_len, 4)) {
  1144. ath10k_err(ar, "invalid length for board ie_id %d ie_len %zu len %zu\n",
  1145. ie_id, ie_len, len);
  1146. ret = -EINVAL;
  1147. goto err;
  1148. }
  1149. switch (ie_id) {
  1150. case ATH10K_BD_IE_BOARD:
  1151. ret = ath10k_core_parse_bd_ie_board(ar, data, ie_len,
  1152. boardname);
  1153. if (ret == -ENOENT && ar->id.bdf_ext[0] != '\0') {
  1154. /* try default bdf if variant was not found */
  1155. char *s, *v = ",variant=";
  1156. char boardname2[100];
  1157. strlcpy(boardname2, boardname,
  1158. sizeof(boardname2));
  1159. s = strstr(boardname2, v);
  1160. if (s)
  1161. *s = '\0'; /* strip ",variant=%s" */
  1162. ret = ath10k_core_parse_bd_ie_board(ar, data,
  1163. ie_len,
  1164. boardname2);
  1165. }
  1166. if (ret == -ENOENT)
  1167. /* no match found, continue */
  1168. break;
  1169. else if (ret)
  1170. /* there was an error, bail out */
  1171. goto err;
  1172. /* board data found */
  1173. goto out;
  1174. }
  1175. /* jump over the padding */
  1176. ie_len = ALIGN(ie_len, 4);
  1177. len -= ie_len;
  1178. data += ie_len;
  1179. }
  1180. out:
  1181. if (!ar->normal_mode_fw.board_data || !ar->normal_mode_fw.board_len) {
  1182. ath10k_err(ar,
  1183. "failed to fetch board data for %s from %s/%s\n",
  1184. boardname, ar->hw_params.fw.dir, filename);
  1185. ret = -ENODATA;
  1186. goto err;
  1187. }
  1188. return 0;
  1189. err:
  1190. ath10k_core_free_board_files(ar);
  1191. return ret;
  1192. }
  1193. static int ath10k_core_create_board_name(struct ath10k *ar, char *name,
  1194. size_t name_len)
  1195. {
  1196. /* strlen(',variant=') + strlen(ar->id.bdf_ext) */
  1197. char variant[9 + ATH10K_SMBIOS_BDF_EXT_STR_LENGTH] = { 0 };
  1198. if (ar->id.bdf_ext[0] != '\0')
  1199. scnprintf(variant, sizeof(variant), ",variant=%s",
  1200. ar->id.bdf_ext);
  1201. if (ar->id.bmi_ids_valid) {
  1202. scnprintf(name, name_len,
  1203. "bus=%s,bmi-chip-id=%d,bmi-board-id=%d%s",
  1204. ath10k_bus_str(ar->hif.bus),
  1205. ar->id.bmi_chip_id,
  1206. ar->id.bmi_board_id, variant);
  1207. goto out;
  1208. }
  1209. scnprintf(name, name_len,
  1210. "bus=%s,vendor=%04x,device=%04x,subsystem-vendor=%04x,subsystem-device=%04x%s",
  1211. ath10k_bus_str(ar->hif.bus),
  1212. ar->id.vendor, ar->id.device,
  1213. ar->id.subsystem_vendor, ar->id.subsystem_device, variant);
  1214. out:
  1215. ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot using board name '%s'\n", name);
  1216. return 0;
  1217. }
  1218. static int ath10k_core_fetch_board_file(struct ath10k *ar)
  1219. {
  1220. char boardname[100];
  1221. int ret;
  1222. ret = ath10k_core_create_board_name(ar, boardname, sizeof(boardname));
  1223. if (ret) {
  1224. ath10k_err(ar, "failed to create board name: %d", ret);
  1225. return ret;
  1226. }
  1227. ar->bd_api = 2;
  1228. ret = ath10k_core_fetch_board_data_api_n(ar, boardname,
  1229. ATH10K_BOARD_API2_FILE);
  1230. if (!ret)
  1231. goto success;
  1232. ar->bd_api = 1;
  1233. ret = ath10k_core_fetch_board_data_api_1(ar);
  1234. if (ret) {
  1235. ath10k_err(ar, "failed to fetch board-2.bin or board.bin from %s\n",
  1236. ar->hw_params.fw.dir);
  1237. return ret;
  1238. }
  1239. success:
  1240. ath10k_dbg(ar, ATH10K_DBG_BOOT, "using board api %d\n", ar->bd_api);
  1241. return 0;
  1242. }
  1243. int ath10k_core_fetch_firmware_api_n(struct ath10k *ar, const char *name,
  1244. struct ath10k_fw_file *fw_file)
  1245. {
  1246. size_t magic_len, len, ie_len;
  1247. int ie_id, i, index, bit, ret;
  1248. struct ath10k_fw_ie *hdr;
  1249. const u8 *data;
  1250. __le32 *timestamp, *version;
  1251. /* first fetch the firmware file (firmware-*.bin) */
  1252. fw_file->firmware = ath10k_fetch_fw_file(ar, ar->hw_params.fw.dir,
  1253. name);
  1254. if (IS_ERR(fw_file->firmware))
  1255. return PTR_ERR(fw_file->firmware);
  1256. data = fw_file->firmware->data;
  1257. len = fw_file->firmware->size;
  1258. /* magic also includes the null byte, check that as well */
  1259. magic_len = strlen(ATH10K_FIRMWARE_MAGIC) + 1;
  1260. if (len < magic_len) {
  1261. ath10k_err(ar, "firmware file '%s/%s' too small to contain magic: %zu\n",
  1262. ar->hw_params.fw.dir, name, len);
  1263. ret = -EINVAL;
  1264. goto err;
  1265. }
  1266. if (memcmp(data, ATH10K_FIRMWARE_MAGIC, magic_len) != 0) {
  1267. ath10k_err(ar, "invalid firmware magic\n");
  1268. ret = -EINVAL;
  1269. goto err;
  1270. }
  1271. /* jump over the padding */
  1272. magic_len = ALIGN(magic_len, 4);
  1273. len -= magic_len;
  1274. data += magic_len;
  1275. /* loop elements */
  1276. while (len > sizeof(struct ath10k_fw_ie)) {
  1277. hdr = (struct ath10k_fw_ie *)data;
  1278. ie_id = le32_to_cpu(hdr->id);
  1279. ie_len = le32_to_cpu(hdr->len);
  1280. len -= sizeof(*hdr);
  1281. data += sizeof(*hdr);
  1282. if (len < ie_len) {
  1283. ath10k_err(ar, "invalid length for FW IE %d (%zu < %zu)\n",
  1284. ie_id, len, ie_len);
  1285. ret = -EINVAL;
  1286. goto err;
  1287. }
  1288. switch (ie_id) {
  1289. case ATH10K_FW_IE_FW_VERSION:
  1290. if (ie_len > sizeof(fw_file->fw_version) - 1)
  1291. break;
  1292. memcpy(fw_file->fw_version, data, ie_len);
  1293. fw_file->fw_version[ie_len] = '\0';
  1294. ath10k_dbg(ar, ATH10K_DBG_BOOT,
  1295. "found fw version %s\n",
  1296. fw_file->fw_version);
  1297. break;
  1298. case ATH10K_FW_IE_TIMESTAMP:
  1299. if (ie_len != sizeof(u32))
  1300. break;
  1301. timestamp = (__le32 *)data;
  1302. ath10k_dbg(ar, ATH10K_DBG_BOOT, "found fw timestamp %d\n",
  1303. le32_to_cpup(timestamp));
  1304. break;
  1305. case ATH10K_FW_IE_FEATURES:
  1306. ath10k_dbg(ar, ATH10K_DBG_BOOT,
  1307. "found firmware features ie (%zd B)\n",
  1308. ie_len);
  1309. for (i = 0; i < ATH10K_FW_FEATURE_COUNT; i++) {
  1310. index = i / 8;
  1311. bit = i % 8;
  1312. if (index == ie_len)
  1313. break;
  1314. if (data[index] & (1 << bit)) {
  1315. ath10k_dbg(ar, ATH10K_DBG_BOOT,
  1316. "Enabling feature bit: %i\n",
  1317. i);
  1318. __set_bit(i, fw_file->fw_features);
  1319. }
  1320. }
  1321. ath10k_dbg_dump(ar, ATH10K_DBG_BOOT, "features", "",
  1322. fw_file->fw_features,
  1323. sizeof(fw_file->fw_features));
  1324. break;
  1325. case ATH10K_FW_IE_FW_IMAGE:
  1326. ath10k_dbg(ar, ATH10K_DBG_BOOT,
  1327. "found fw image ie (%zd B)\n",
  1328. ie_len);
  1329. fw_file->firmware_data = data;
  1330. fw_file->firmware_len = ie_len;
  1331. break;
  1332. case ATH10K_FW_IE_OTP_IMAGE:
  1333. ath10k_dbg(ar, ATH10K_DBG_BOOT,
  1334. "found otp image ie (%zd B)\n",
  1335. ie_len);
  1336. fw_file->otp_data = data;
  1337. fw_file->otp_len = ie_len;
  1338. break;
  1339. case ATH10K_FW_IE_WMI_OP_VERSION:
  1340. if (ie_len != sizeof(u32))
  1341. break;
  1342. version = (__le32 *)data;
  1343. fw_file->wmi_op_version = le32_to_cpup(version);
  1344. ath10k_dbg(ar, ATH10K_DBG_BOOT, "found fw ie wmi op version %d\n",
  1345. fw_file->wmi_op_version);
  1346. break;
  1347. case ATH10K_FW_IE_HTT_OP_VERSION:
  1348. if (ie_len != sizeof(u32))
  1349. break;
  1350. version = (__le32 *)data;
  1351. fw_file->htt_op_version = le32_to_cpup(version);
  1352. ath10k_dbg(ar, ATH10K_DBG_BOOT, "found fw ie htt op version %d\n",
  1353. fw_file->htt_op_version);
  1354. break;
  1355. case ATH10K_FW_IE_FW_CODE_SWAP_IMAGE:
  1356. ath10k_dbg(ar, ATH10K_DBG_BOOT,
  1357. "found fw code swap image ie (%zd B)\n",
  1358. ie_len);
  1359. fw_file->codeswap_data = data;
  1360. fw_file->codeswap_len = ie_len;
  1361. break;
  1362. default:
  1363. ath10k_warn(ar, "Unknown FW IE: %u\n",
  1364. le32_to_cpu(hdr->id));
  1365. break;
  1366. }
  1367. /* jump over the padding */
  1368. ie_len = ALIGN(ie_len, 4);
  1369. len -= ie_len;
  1370. data += ie_len;
  1371. }
  1372. if (!test_bit(ATH10K_FW_FEATURE_NON_BMI, fw_file->fw_features) &&
  1373. (!fw_file->firmware_data || !fw_file->firmware_len)) {
  1374. ath10k_warn(ar, "No ATH10K_FW_IE_FW_IMAGE found from '%s/%s', skipping\n",
  1375. ar->hw_params.fw.dir, name);
  1376. ret = -ENOMEDIUM;
  1377. goto err;
  1378. }
  1379. return 0;
  1380. err:
  1381. ath10k_core_free_firmware_files(ar);
  1382. return ret;
  1383. }
  1384. static void ath10k_core_get_fw_name(struct ath10k *ar, char *fw_name,
  1385. size_t fw_name_len, int fw_api)
  1386. {
  1387. switch (ar->hif.bus) {
  1388. case ATH10K_BUS_SDIO:
  1389. case ATH10K_BUS_USB:
  1390. scnprintf(fw_name, fw_name_len, "%s-%s-%d.bin",
  1391. ATH10K_FW_FILE_BASE, ath10k_bus_str(ar->hif.bus),
  1392. fw_api);
  1393. break;
  1394. case ATH10K_BUS_PCI:
  1395. case ATH10K_BUS_AHB:
  1396. case ATH10K_BUS_SNOC:
  1397. scnprintf(fw_name, fw_name_len, "%s-%d.bin",
  1398. ATH10K_FW_FILE_BASE, fw_api);
  1399. break;
  1400. }
  1401. }
  1402. static int ath10k_core_fetch_firmware_files(struct ath10k *ar)
  1403. {
  1404. int ret, i;
  1405. char fw_name[100];
  1406. /* calibration file is optional, don't check for any errors */
  1407. ath10k_fetch_cal_file(ar);
  1408. for (i = ATH10K_FW_API_MAX; i >= ATH10K_FW_API_MIN; i--) {
  1409. ar->fw_api = i;
  1410. ath10k_dbg(ar, ATH10K_DBG_BOOT, "trying fw api %d\n",
  1411. ar->fw_api);
  1412. ath10k_core_get_fw_name(ar, fw_name, sizeof(fw_name), ar->fw_api);
  1413. ret = ath10k_core_fetch_firmware_api_n(ar, fw_name,
  1414. &ar->normal_mode_fw.fw_file);
  1415. if (!ret)
  1416. goto success;
  1417. }
  1418. /* we end up here if we couldn't fetch any firmware */
  1419. ath10k_err(ar, "Failed to find firmware-N.bin (N between %d and %d) from %s: %d",
  1420. ATH10K_FW_API_MIN, ATH10K_FW_API_MAX, ar->hw_params.fw.dir,
  1421. ret);
  1422. return ret;
  1423. success:
  1424. ath10k_dbg(ar, ATH10K_DBG_BOOT, "using fw api %d\n", ar->fw_api);
  1425. return 0;
  1426. }
  1427. static int ath10k_core_pre_cal_download(struct ath10k *ar)
  1428. {
  1429. int ret;
  1430. ret = ath10k_download_cal_file(ar, ar->pre_cal_file);
  1431. if (ret == 0) {
  1432. ar->cal_mode = ATH10K_PRE_CAL_MODE_FILE;
  1433. goto success;
  1434. }
  1435. ath10k_dbg(ar, ATH10K_DBG_BOOT,
  1436. "boot did not find a pre calibration file, try DT next: %d\n",
  1437. ret);
  1438. ret = ath10k_download_cal_dt(ar, "qcom,ath10k-pre-calibration-data");
  1439. if (ret) {
  1440. ath10k_dbg(ar, ATH10K_DBG_BOOT,
  1441. "unable to load pre cal data from DT: %d\n", ret);
  1442. return ret;
  1443. }
  1444. ar->cal_mode = ATH10K_PRE_CAL_MODE_DT;
  1445. success:
  1446. ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot using calibration mode %s\n",
  1447. ath10k_cal_mode_str(ar->cal_mode));
  1448. return 0;
  1449. }
  1450. static int ath10k_core_pre_cal_config(struct ath10k *ar)
  1451. {
  1452. int ret;
  1453. ret = ath10k_core_pre_cal_download(ar);
  1454. if (ret) {
  1455. ath10k_dbg(ar, ATH10K_DBG_BOOT,
  1456. "failed to load pre cal data: %d\n", ret);
  1457. return ret;
  1458. }
  1459. ret = ath10k_core_get_board_id_from_otp(ar);
  1460. if (ret) {
  1461. ath10k_err(ar, "failed to get board id: %d\n", ret);
  1462. return ret;
  1463. }
  1464. ret = ath10k_download_and_run_otp(ar);
  1465. if (ret) {
  1466. ath10k_err(ar, "failed to run otp: %d\n", ret);
  1467. return ret;
  1468. }
  1469. ath10k_dbg(ar, ATH10K_DBG_BOOT,
  1470. "pre cal configuration done successfully\n");
  1471. return 0;
  1472. }
  1473. static int ath10k_download_cal_data(struct ath10k *ar)
  1474. {
  1475. int ret;
  1476. ret = ath10k_core_pre_cal_config(ar);
  1477. if (ret == 0)
  1478. return 0;
  1479. ath10k_dbg(ar, ATH10K_DBG_BOOT,
  1480. "pre cal download procedure failed, try cal file: %d\n",
  1481. ret);
  1482. ret = ath10k_download_cal_file(ar, ar->cal_file);
  1483. if (ret == 0) {
  1484. ar->cal_mode = ATH10K_CAL_MODE_FILE;
  1485. goto done;
  1486. }
  1487. ath10k_dbg(ar, ATH10K_DBG_BOOT,
  1488. "boot did not find a calibration file, try DT next: %d\n",
  1489. ret);
  1490. ret = ath10k_download_cal_dt(ar, "qcom,ath10k-calibration-data");
  1491. if (ret == 0) {
  1492. ar->cal_mode = ATH10K_CAL_MODE_DT;
  1493. goto done;
  1494. }
  1495. ath10k_dbg(ar, ATH10K_DBG_BOOT,
  1496. "boot did not find DT entry, try target EEPROM next: %d\n",
  1497. ret);
  1498. ret = ath10k_download_cal_eeprom(ar);
  1499. if (ret == 0) {
  1500. ar->cal_mode = ATH10K_CAL_MODE_EEPROM;
  1501. goto done;
  1502. }
  1503. ath10k_dbg(ar, ATH10K_DBG_BOOT,
  1504. "boot did not find target EEPROM entry, try OTP next: %d\n",
  1505. ret);
  1506. ret = ath10k_download_and_run_otp(ar);
  1507. if (ret) {
  1508. ath10k_err(ar, "failed to run otp: %d\n", ret);
  1509. return ret;
  1510. }
  1511. ar->cal_mode = ATH10K_CAL_MODE_OTP;
  1512. done:
  1513. ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot using calibration mode %s\n",
  1514. ath10k_cal_mode_str(ar->cal_mode));
  1515. return 0;
  1516. }
  1517. static int ath10k_init_uart(struct ath10k *ar)
  1518. {
  1519. int ret;
  1520. /*
  1521. * Explicitly setting UART prints to zero as target turns it on
  1522. * based on scratch registers.
  1523. */
  1524. ret = ath10k_bmi_write32(ar, hi_serial_enable, 0);
  1525. if (ret) {
  1526. ath10k_warn(ar, "could not disable UART prints (%d)\n", ret);
  1527. return ret;
  1528. }
  1529. if (!uart_print)
  1530. return 0;
  1531. ret = ath10k_bmi_write32(ar, hi_dbg_uart_txpin, ar->hw_params.uart_pin);
  1532. if (ret) {
  1533. ath10k_warn(ar, "could not enable UART prints (%d)\n", ret);
  1534. return ret;
  1535. }
  1536. ret = ath10k_bmi_write32(ar, hi_serial_enable, 1);
  1537. if (ret) {
  1538. ath10k_warn(ar, "could not enable UART prints (%d)\n", ret);
  1539. return ret;
  1540. }
  1541. /* Set the UART baud rate to 19200. */
  1542. ret = ath10k_bmi_write32(ar, hi_desired_baud_rate, 19200);
  1543. if (ret) {
  1544. ath10k_warn(ar, "could not set the baud rate (%d)\n", ret);
  1545. return ret;
  1546. }
  1547. ath10k_info(ar, "UART prints enabled\n");
  1548. return 0;
  1549. }
  1550. static int ath10k_init_hw_params(struct ath10k *ar)
  1551. {
  1552. const struct ath10k_hw_params *uninitialized_var(hw_params);
  1553. int i;
  1554. for (i = 0; i < ARRAY_SIZE(ath10k_hw_params_list); i++) {
  1555. hw_params = &ath10k_hw_params_list[i];
  1556. if (hw_params->id == ar->target_version &&
  1557. hw_params->dev_id == ar->dev_id)
  1558. break;
  1559. }
  1560. if (i == ARRAY_SIZE(ath10k_hw_params_list)) {
  1561. ath10k_err(ar, "Unsupported hardware version: 0x%x\n",
  1562. ar->target_version);
  1563. return -EINVAL;
  1564. }
  1565. ar->hw_params = *hw_params;
  1566. ath10k_dbg(ar, ATH10K_DBG_BOOT, "Hardware name %s version 0x%x\n",
  1567. ar->hw_params.name, ar->target_version);
  1568. return 0;
  1569. }
  1570. static void ath10k_core_restart(struct work_struct *work)
  1571. {
  1572. struct ath10k *ar = container_of(work, struct ath10k, restart_work);
  1573. int ret;
  1574. set_bit(ATH10K_FLAG_CRASH_FLUSH, &ar->dev_flags);
  1575. /* Place a barrier to make sure the compiler doesn't reorder
  1576. * CRASH_FLUSH and calling other functions.
  1577. */
  1578. barrier();
  1579. ieee80211_stop_queues(ar->hw);
  1580. ath10k_drain_tx(ar);
  1581. complete(&ar->scan.started);
  1582. complete(&ar->scan.completed);
  1583. complete(&ar->scan.on_channel);
  1584. complete(&ar->offchan_tx_completed);
  1585. complete(&ar->install_key_done);
  1586. complete(&ar->vdev_setup_done);
  1587. complete(&ar->thermal.wmi_sync);
  1588. complete(&ar->bss_survey_done);
  1589. wake_up(&ar->htt.empty_tx_wq);
  1590. wake_up(&ar->wmi.tx_credits_wq);
  1591. wake_up(&ar->peer_mapping_wq);
  1592. /* TODO: We can have one instance of cancelling coverage_class_work by
  1593. * moving it to ath10k_halt(), so that both stop() and restart() would
  1594. * call that but it takes conf_mutex() and if we call cancel_work_sync()
  1595. * with conf_mutex it will deadlock.
  1596. */
  1597. cancel_work_sync(&ar->set_coverage_class_work);
  1598. mutex_lock(&ar->conf_mutex);
  1599. switch (ar->state) {
  1600. case ATH10K_STATE_ON:
  1601. ar->state = ATH10K_STATE_RESTARTING;
  1602. ath10k_halt(ar);
  1603. ath10k_scan_finish(ar);
  1604. ieee80211_restart_hw(ar->hw);
  1605. break;
  1606. case ATH10K_STATE_OFF:
  1607. /* this can happen if driver is being unloaded
  1608. * or if the crash happens during FW probing
  1609. */
  1610. ath10k_warn(ar, "cannot restart a device that hasn't been started\n");
  1611. break;
  1612. case ATH10K_STATE_RESTARTING:
  1613. /* hw restart might be requested from multiple places */
  1614. break;
  1615. case ATH10K_STATE_RESTARTED:
  1616. ar->state = ATH10K_STATE_WEDGED;
  1617. /* fall through */
  1618. case ATH10K_STATE_WEDGED:
  1619. ath10k_warn(ar, "device is wedged, will not restart\n");
  1620. break;
  1621. case ATH10K_STATE_UTF:
  1622. ath10k_warn(ar, "firmware restart in UTF mode not supported\n");
  1623. break;
  1624. }
  1625. mutex_unlock(&ar->conf_mutex);
  1626. ret = ath10k_coredump_submit(ar);
  1627. if (ret)
  1628. ath10k_warn(ar, "failed to send firmware crash dump via devcoredump: %d",
  1629. ret);
  1630. }
  1631. static void ath10k_core_set_coverage_class_work(struct work_struct *work)
  1632. {
  1633. struct ath10k *ar = container_of(work, struct ath10k,
  1634. set_coverage_class_work);
  1635. if (ar->hw_params.hw_ops->set_coverage_class)
  1636. ar->hw_params.hw_ops->set_coverage_class(ar, -1);
  1637. }
  1638. static int ath10k_core_init_firmware_features(struct ath10k *ar)
  1639. {
  1640. struct ath10k_fw_file *fw_file = &ar->normal_mode_fw.fw_file;
  1641. if (test_bit(ATH10K_FW_FEATURE_WMI_10_2, fw_file->fw_features) &&
  1642. !test_bit(ATH10K_FW_FEATURE_WMI_10X, fw_file->fw_features)) {
  1643. ath10k_err(ar, "feature bits corrupted: 10.2 feature requires 10.x feature to be set as well");
  1644. return -EINVAL;
  1645. }
  1646. if (fw_file->wmi_op_version >= ATH10K_FW_WMI_OP_VERSION_MAX) {
  1647. ath10k_err(ar, "unsupported WMI OP version (max %d): %d\n",
  1648. ATH10K_FW_WMI_OP_VERSION_MAX, fw_file->wmi_op_version);
  1649. return -EINVAL;
  1650. }
  1651. ar->wmi.rx_decap_mode = ATH10K_HW_TXRX_NATIVE_WIFI;
  1652. switch (ath10k_cryptmode_param) {
  1653. case ATH10K_CRYPT_MODE_HW:
  1654. clear_bit(ATH10K_FLAG_RAW_MODE, &ar->dev_flags);
  1655. clear_bit(ATH10K_FLAG_HW_CRYPTO_DISABLED, &ar->dev_flags);
  1656. break;
  1657. case ATH10K_CRYPT_MODE_SW:
  1658. if (!test_bit(ATH10K_FW_FEATURE_RAW_MODE_SUPPORT,
  1659. fw_file->fw_features)) {
  1660. ath10k_err(ar, "cryptmode > 0 requires raw mode support from firmware");
  1661. return -EINVAL;
  1662. }
  1663. set_bit(ATH10K_FLAG_RAW_MODE, &ar->dev_flags);
  1664. set_bit(ATH10K_FLAG_HW_CRYPTO_DISABLED, &ar->dev_flags);
  1665. break;
  1666. default:
  1667. ath10k_info(ar, "invalid cryptmode: %d\n",
  1668. ath10k_cryptmode_param);
  1669. return -EINVAL;
  1670. }
  1671. ar->htt.max_num_amsdu = ATH10K_HTT_MAX_NUM_AMSDU_DEFAULT;
  1672. ar->htt.max_num_ampdu = ATH10K_HTT_MAX_NUM_AMPDU_DEFAULT;
  1673. if (rawmode) {
  1674. if (!test_bit(ATH10K_FW_FEATURE_RAW_MODE_SUPPORT,
  1675. fw_file->fw_features)) {
  1676. ath10k_err(ar, "rawmode = 1 requires support from firmware");
  1677. return -EINVAL;
  1678. }
  1679. set_bit(ATH10K_FLAG_RAW_MODE, &ar->dev_flags);
  1680. }
  1681. if (test_bit(ATH10K_FLAG_RAW_MODE, &ar->dev_flags)) {
  1682. ar->wmi.rx_decap_mode = ATH10K_HW_TXRX_RAW;
  1683. /* Workaround:
  1684. *
  1685. * Firmware A-MSDU aggregation breaks with RAW Tx encap mode
  1686. * and causes enormous performance issues (malformed frames,
  1687. * etc).
  1688. *
  1689. * Disabling A-MSDU makes RAW mode stable with heavy traffic
  1690. * albeit a bit slower compared to regular operation.
  1691. */
  1692. ar->htt.max_num_amsdu = 1;
  1693. }
  1694. /* Backwards compatibility for firmwares without
  1695. * ATH10K_FW_IE_WMI_OP_VERSION.
  1696. */
  1697. if (fw_file->wmi_op_version == ATH10K_FW_WMI_OP_VERSION_UNSET) {
  1698. if (test_bit(ATH10K_FW_FEATURE_WMI_10X, fw_file->fw_features)) {
  1699. if (test_bit(ATH10K_FW_FEATURE_WMI_10_2,
  1700. fw_file->fw_features))
  1701. fw_file->wmi_op_version = ATH10K_FW_WMI_OP_VERSION_10_2;
  1702. else
  1703. fw_file->wmi_op_version = ATH10K_FW_WMI_OP_VERSION_10_1;
  1704. } else {
  1705. fw_file->wmi_op_version = ATH10K_FW_WMI_OP_VERSION_MAIN;
  1706. }
  1707. }
  1708. switch (fw_file->wmi_op_version) {
  1709. case ATH10K_FW_WMI_OP_VERSION_MAIN:
  1710. ar->max_num_peers = TARGET_NUM_PEERS;
  1711. ar->max_num_stations = TARGET_NUM_STATIONS;
  1712. ar->max_num_vdevs = TARGET_NUM_VDEVS;
  1713. ar->htt.max_num_pending_tx = TARGET_NUM_MSDU_DESC;
  1714. ar->fw_stats_req_mask = WMI_STAT_PDEV | WMI_STAT_VDEV |
  1715. WMI_STAT_PEER;
  1716. ar->max_spatial_stream = WMI_MAX_SPATIAL_STREAM;
  1717. break;
  1718. case ATH10K_FW_WMI_OP_VERSION_10_1:
  1719. case ATH10K_FW_WMI_OP_VERSION_10_2:
  1720. case ATH10K_FW_WMI_OP_VERSION_10_2_4:
  1721. if (ath10k_peer_stats_enabled(ar)) {
  1722. ar->max_num_peers = TARGET_10X_TX_STATS_NUM_PEERS;
  1723. ar->max_num_stations = TARGET_10X_TX_STATS_NUM_STATIONS;
  1724. } else {
  1725. ar->max_num_peers = TARGET_10X_NUM_PEERS;
  1726. ar->max_num_stations = TARGET_10X_NUM_STATIONS;
  1727. }
  1728. ar->max_num_vdevs = TARGET_10X_NUM_VDEVS;
  1729. ar->htt.max_num_pending_tx = TARGET_10X_NUM_MSDU_DESC;
  1730. ar->fw_stats_req_mask = WMI_STAT_PEER;
  1731. ar->max_spatial_stream = WMI_MAX_SPATIAL_STREAM;
  1732. break;
  1733. case ATH10K_FW_WMI_OP_VERSION_TLV:
  1734. ar->max_num_peers = TARGET_TLV_NUM_PEERS;
  1735. ar->max_num_stations = TARGET_TLV_NUM_STATIONS;
  1736. ar->max_num_vdevs = TARGET_TLV_NUM_VDEVS;
  1737. ar->max_num_tdls_vdevs = TARGET_TLV_NUM_TDLS_VDEVS;
  1738. ar->htt.max_num_pending_tx = TARGET_TLV_NUM_MSDU_DESC;
  1739. ar->wow.max_num_patterns = TARGET_TLV_NUM_WOW_PATTERNS;
  1740. ar->fw_stats_req_mask = WMI_STAT_PDEV | WMI_STAT_VDEV |
  1741. WMI_STAT_PEER;
  1742. ar->max_spatial_stream = WMI_MAX_SPATIAL_STREAM;
  1743. break;
  1744. case ATH10K_FW_WMI_OP_VERSION_10_4:
  1745. ar->max_num_peers = TARGET_10_4_NUM_PEERS;
  1746. ar->max_num_stations = TARGET_10_4_NUM_STATIONS;
  1747. ar->num_active_peers = TARGET_10_4_ACTIVE_PEERS;
  1748. ar->max_num_vdevs = TARGET_10_4_NUM_VDEVS;
  1749. ar->num_tids = TARGET_10_4_TGT_NUM_TIDS;
  1750. ar->fw_stats_req_mask = WMI_10_4_STAT_PEER |
  1751. WMI_10_4_STAT_PEER_EXTD |
  1752. WMI_10_4_STAT_VDEV_EXTD;
  1753. ar->max_spatial_stream = ar->hw_params.max_spatial_stream;
  1754. ar->max_num_tdls_vdevs = TARGET_10_4_NUM_TDLS_VDEVS;
  1755. if (test_bit(ATH10K_FW_FEATURE_PEER_FLOW_CONTROL,
  1756. fw_file->fw_features))
  1757. ar->htt.max_num_pending_tx = TARGET_10_4_NUM_MSDU_DESC_PFC;
  1758. else
  1759. ar->htt.max_num_pending_tx = TARGET_10_4_NUM_MSDU_DESC;
  1760. break;
  1761. case ATH10K_FW_WMI_OP_VERSION_UNSET:
  1762. case ATH10K_FW_WMI_OP_VERSION_MAX:
  1763. WARN_ON(1);
  1764. return -EINVAL;
  1765. }
  1766. /* Backwards compatibility for firmwares without
  1767. * ATH10K_FW_IE_HTT_OP_VERSION.
  1768. */
  1769. if (fw_file->htt_op_version == ATH10K_FW_HTT_OP_VERSION_UNSET) {
  1770. switch (fw_file->wmi_op_version) {
  1771. case ATH10K_FW_WMI_OP_VERSION_MAIN:
  1772. fw_file->htt_op_version = ATH10K_FW_HTT_OP_VERSION_MAIN;
  1773. break;
  1774. case ATH10K_FW_WMI_OP_VERSION_10_1:
  1775. case ATH10K_FW_WMI_OP_VERSION_10_2:
  1776. case ATH10K_FW_WMI_OP_VERSION_10_2_4:
  1777. fw_file->htt_op_version = ATH10K_FW_HTT_OP_VERSION_10_1;
  1778. break;
  1779. case ATH10K_FW_WMI_OP_VERSION_TLV:
  1780. fw_file->htt_op_version = ATH10K_FW_HTT_OP_VERSION_TLV;
  1781. break;
  1782. case ATH10K_FW_WMI_OP_VERSION_10_4:
  1783. case ATH10K_FW_WMI_OP_VERSION_UNSET:
  1784. case ATH10K_FW_WMI_OP_VERSION_MAX:
  1785. ath10k_err(ar, "htt op version not found from fw meta data");
  1786. return -EINVAL;
  1787. }
  1788. }
  1789. return 0;
  1790. }
  1791. static int ath10k_core_reset_rx_filter(struct ath10k *ar)
  1792. {
  1793. int ret;
  1794. int vdev_id;
  1795. int vdev_type;
  1796. int vdev_subtype;
  1797. const u8 *vdev_addr;
  1798. vdev_id = 0;
  1799. vdev_type = WMI_VDEV_TYPE_STA;
  1800. vdev_subtype = ath10k_wmi_get_vdev_subtype(ar, WMI_VDEV_SUBTYPE_NONE);
  1801. vdev_addr = ar->mac_addr;
  1802. ret = ath10k_wmi_vdev_create(ar, vdev_id, vdev_type, vdev_subtype,
  1803. vdev_addr);
  1804. if (ret) {
  1805. ath10k_err(ar, "failed to create dummy vdev: %d\n", ret);
  1806. return ret;
  1807. }
  1808. ret = ath10k_wmi_vdev_delete(ar, vdev_id);
  1809. if (ret) {
  1810. ath10k_err(ar, "failed to delete dummy vdev: %d\n", ret);
  1811. return ret;
  1812. }
  1813. /* WMI and HTT may use separate HIF pipes and are not guaranteed to be
  1814. * serialized properly implicitly.
  1815. *
  1816. * Moreover (most) WMI commands have no explicit acknowledges. It is
  1817. * possible to infer it implicitly by poking firmware with echo
  1818. * command - getting a reply means all preceding comments have been
  1819. * (mostly) processed.
  1820. *
  1821. * In case of vdev create/delete this is sufficient.
  1822. *
  1823. * Without this it's possible to end up with a race when HTT Rx ring is
  1824. * started before vdev create/delete hack is complete allowing a short
  1825. * window of opportunity to receive (and Tx ACK) a bunch of frames.
  1826. */
  1827. ret = ath10k_wmi_barrier(ar);
  1828. if (ret) {
  1829. ath10k_err(ar, "failed to ping firmware: %d\n", ret);
  1830. return ret;
  1831. }
  1832. return 0;
  1833. }
  1834. int ath10k_core_start(struct ath10k *ar, enum ath10k_firmware_mode mode,
  1835. const struct ath10k_fw_components *fw)
  1836. {
  1837. int status;
  1838. u32 val;
  1839. lockdep_assert_held(&ar->conf_mutex);
  1840. clear_bit(ATH10K_FLAG_CRASH_FLUSH, &ar->dev_flags);
  1841. ar->running_fw = fw;
  1842. if (!test_bit(ATH10K_FW_FEATURE_NON_BMI,
  1843. ar->running_fw->fw_file.fw_features)) {
  1844. ath10k_bmi_start(ar);
  1845. if (ath10k_init_configure_target(ar)) {
  1846. status = -EINVAL;
  1847. goto err;
  1848. }
  1849. status = ath10k_download_cal_data(ar);
  1850. if (status)
  1851. goto err;
  1852. /* Some of of qca988x solutions are having global reset issue
  1853. * during target initialization. Bypassing PLL setting before
  1854. * downloading firmware and letting the SoC run on REF_CLK is
  1855. * fixing the problem. Corresponding firmware change is also
  1856. * needed to set the clock source once the target is
  1857. * initialized.
  1858. */
  1859. if (test_bit(ATH10K_FW_FEATURE_SUPPORTS_SKIP_CLOCK_INIT,
  1860. ar->running_fw->fw_file.fw_features)) {
  1861. status = ath10k_bmi_write32(ar, hi_skip_clock_init, 1);
  1862. if (status) {
  1863. ath10k_err(ar, "could not write to skip_clock_init: %d\n",
  1864. status);
  1865. goto err;
  1866. }
  1867. }
  1868. status = ath10k_download_fw(ar);
  1869. if (status)
  1870. goto err;
  1871. status = ath10k_init_uart(ar);
  1872. if (status)
  1873. goto err;
  1874. if (ar->hif.bus == ATH10K_BUS_SDIO)
  1875. ath10k_init_sdio(ar);
  1876. }
  1877. ar->htc.htc_ops.target_send_suspend_complete =
  1878. ath10k_send_suspend_complete;
  1879. status = ath10k_htc_init(ar);
  1880. if (status) {
  1881. ath10k_err(ar, "could not init HTC (%d)\n", status);
  1882. goto err;
  1883. }
  1884. if (!test_bit(ATH10K_FW_FEATURE_NON_BMI,
  1885. ar->running_fw->fw_file.fw_features)) {
  1886. status = ath10k_bmi_done(ar);
  1887. if (status)
  1888. goto err;
  1889. }
  1890. status = ath10k_wmi_attach(ar);
  1891. if (status) {
  1892. ath10k_err(ar, "WMI attach failed: %d\n", status);
  1893. goto err;
  1894. }
  1895. status = ath10k_htt_init(ar);
  1896. if (status) {
  1897. ath10k_err(ar, "failed to init htt: %d\n", status);
  1898. goto err_wmi_detach;
  1899. }
  1900. status = ath10k_htt_tx_start(&ar->htt);
  1901. if (status) {
  1902. ath10k_err(ar, "failed to alloc htt tx: %d\n", status);
  1903. goto err_wmi_detach;
  1904. }
  1905. /* If firmware indicates Full Rx Reorder support it must be used in a
  1906. * slightly different manner. Let HTT code know.
  1907. */
  1908. ar->htt.rx_ring.in_ord_rx = !!(test_bit(WMI_SERVICE_RX_FULL_REORDER,
  1909. ar->wmi.svc_map));
  1910. status = ath10k_htt_rx_alloc(&ar->htt);
  1911. if (status) {
  1912. ath10k_err(ar, "failed to alloc htt rx: %d\n", status);
  1913. goto err_htt_tx_detach;
  1914. }
  1915. status = ath10k_hif_start(ar);
  1916. if (status) {
  1917. ath10k_err(ar, "could not start HIF: %d\n", status);
  1918. goto err_htt_rx_detach;
  1919. }
  1920. status = ath10k_htc_wait_target(&ar->htc);
  1921. if (status) {
  1922. ath10k_err(ar, "failed to connect to HTC: %d\n", status);
  1923. goto err_hif_stop;
  1924. }
  1925. if (mode == ATH10K_FIRMWARE_MODE_NORMAL) {
  1926. status = ath10k_htt_connect(&ar->htt);
  1927. if (status) {
  1928. ath10k_err(ar, "failed to connect htt (%d)\n", status);
  1929. goto err_hif_stop;
  1930. }
  1931. }
  1932. status = ath10k_wmi_connect(ar);
  1933. if (status) {
  1934. ath10k_err(ar, "could not connect wmi: %d\n", status);
  1935. goto err_hif_stop;
  1936. }
  1937. status = ath10k_htc_start(&ar->htc);
  1938. if (status) {
  1939. ath10k_err(ar, "failed to start htc: %d\n", status);
  1940. goto err_hif_stop;
  1941. }
  1942. if (mode == ATH10K_FIRMWARE_MODE_NORMAL) {
  1943. status = ath10k_wmi_wait_for_service_ready(ar);
  1944. if (status) {
  1945. ath10k_warn(ar, "wmi service ready event not received");
  1946. goto err_hif_stop;
  1947. }
  1948. }
  1949. ath10k_dbg(ar, ATH10K_DBG_BOOT, "firmware %s booted\n",
  1950. ar->hw->wiphy->fw_version);
  1951. if (test_bit(WMI_SERVICE_EXT_RES_CFG_SUPPORT, ar->wmi.svc_map) &&
  1952. mode == ATH10K_FIRMWARE_MODE_NORMAL) {
  1953. val = 0;
  1954. if (ath10k_peer_stats_enabled(ar))
  1955. val = WMI_10_4_PEER_STATS;
  1956. /* Enable vdev stats by default */
  1957. val |= WMI_10_4_VDEV_STATS;
  1958. if (test_bit(WMI_SERVICE_BSS_CHANNEL_INFO_64, ar->wmi.svc_map))
  1959. val |= WMI_10_4_BSS_CHANNEL_INFO_64;
  1960. /* 10.4 firmware supports BT-Coex without reloading firmware
  1961. * via pdev param. To support Bluetooth coexistence pdev param,
  1962. * WMI_COEX_GPIO_SUPPORT of extended resource config should be
  1963. * enabled always.
  1964. */
  1965. if (test_bit(WMI_SERVICE_COEX_GPIO, ar->wmi.svc_map) &&
  1966. test_bit(ATH10K_FW_FEATURE_BTCOEX_PARAM,
  1967. ar->running_fw->fw_file.fw_features))
  1968. val |= WMI_10_4_COEX_GPIO_SUPPORT;
  1969. if (test_bit(WMI_SERVICE_TDLS_EXPLICIT_MODE_ONLY,
  1970. ar->wmi.svc_map))
  1971. val |= WMI_10_4_TDLS_EXPLICIT_MODE_ONLY;
  1972. if (test_bit(WMI_SERVICE_TDLS_UAPSD_BUFFER_STA,
  1973. ar->wmi.svc_map))
  1974. val |= WMI_10_4_TDLS_UAPSD_BUFFER_STA;
  1975. status = ath10k_mac_ext_resource_config(ar, val);
  1976. if (status) {
  1977. ath10k_err(ar,
  1978. "failed to send ext resource cfg command : %d\n",
  1979. status);
  1980. goto err_hif_stop;
  1981. }
  1982. }
  1983. status = ath10k_wmi_cmd_init(ar);
  1984. if (status) {
  1985. ath10k_err(ar, "could not send WMI init command (%d)\n",
  1986. status);
  1987. goto err_hif_stop;
  1988. }
  1989. status = ath10k_wmi_wait_for_unified_ready(ar);
  1990. if (status) {
  1991. ath10k_err(ar, "wmi unified ready event not received\n");
  1992. goto err_hif_stop;
  1993. }
  1994. /* Some firmware revisions do not properly set up hardware rx filter
  1995. * registers.
  1996. *
  1997. * A known example from QCA9880 and 10.2.4 is that MAC_PCU_ADDR1_MASK
  1998. * is filled with 0s instead of 1s allowing HW to respond with ACKs to
  1999. * any frames that matches MAC_PCU_RX_FILTER which is also
  2000. * misconfigured to accept anything.
  2001. *
  2002. * The ADDR1 is programmed using internal firmware structure field and
  2003. * can't be (easily/sanely) reached from the driver explicitly. It is
  2004. * possible to implicitly make it correct by creating a dummy vdev and
  2005. * then deleting it.
  2006. */
  2007. if (mode == ATH10K_FIRMWARE_MODE_NORMAL) {
  2008. status = ath10k_core_reset_rx_filter(ar);
  2009. if (status) {
  2010. ath10k_err(ar,
  2011. "failed to reset rx filter: %d\n", status);
  2012. goto err_hif_stop;
  2013. }
  2014. }
  2015. status = ath10k_htt_rx_ring_refill(ar);
  2016. if (status) {
  2017. ath10k_err(ar, "failed to refill htt rx ring: %d\n", status);
  2018. goto err_hif_stop;
  2019. }
  2020. if (ar->max_num_vdevs >= 64)
  2021. ar->free_vdev_map = 0xFFFFFFFFFFFFFFFFLL;
  2022. else
  2023. ar->free_vdev_map = (1LL << ar->max_num_vdevs) - 1;
  2024. INIT_LIST_HEAD(&ar->arvifs);
  2025. /* we don't care about HTT in UTF mode */
  2026. if (mode == ATH10K_FIRMWARE_MODE_NORMAL) {
  2027. status = ath10k_htt_setup(&ar->htt);
  2028. if (status) {
  2029. ath10k_err(ar, "failed to setup htt: %d\n", status);
  2030. goto err_hif_stop;
  2031. }
  2032. }
  2033. status = ath10k_debug_start(ar);
  2034. if (status)
  2035. goto err_hif_stop;
  2036. return 0;
  2037. err_hif_stop:
  2038. ath10k_hif_stop(ar);
  2039. err_htt_rx_detach:
  2040. ath10k_htt_rx_free(&ar->htt);
  2041. err_htt_tx_detach:
  2042. ath10k_htt_tx_free(&ar->htt);
  2043. err_wmi_detach:
  2044. ath10k_wmi_detach(ar);
  2045. err:
  2046. return status;
  2047. }
  2048. EXPORT_SYMBOL(ath10k_core_start);
  2049. int ath10k_wait_for_suspend(struct ath10k *ar, u32 suspend_opt)
  2050. {
  2051. int ret;
  2052. unsigned long time_left;
  2053. reinit_completion(&ar->target_suspend);
  2054. ret = ath10k_wmi_pdev_suspend_target(ar, suspend_opt);
  2055. if (ret) {
  2056. ath10k_warn(ar, "could not suspend target (%d)\n", ret);
  2057. return ret;
  2058. }
  2059. time_left = wait_for_completion_timeout(&ar->target_suspend, 1 * HZ);
  2060. if (!time_left) {
  2061. ath10k_warn(ar, "suspend timed out - target pause event never came\n");
  2062. return -ETIMEDOUT;
  2063. }
  2064. return 0;
  2065. }
  2066. void ath10k_core_stop(struct ath10k *ar)
  2067. {
  2068. lockdep_assert_held(&ar->conf_mutex);
  2069. ath10k_debug_stop(ar);
  2070. /* try to suspend target */
  2071. if (ar->state != ATH10K_STATE_RESTARTING &&
  2072. ar->state != ATH10K_STATE_UTF)
  2073. ath10k_wait_for_suspend(ar, WMI_PDEV_SUSPEND_AND_DISABLE_INTR);
  2074. ath10k_hif_stop(ar);
  2075. ath10k_htt_tx_stop(&ar->htt);
  2076. ath10k_htt_rx_free(&ar->htt);
  2077. ath10k_wmi_detach(ar);
  2078. }
  2079. EXPORT_SYMBOL(ath10k_core_stop);
  2080. /* mac80211 manages fw/hw initialization through start/stop hooks. However in
  2081. * order to know what hw capabilities should be advertised to mac80211 it is
  2082. * necessary to load the firmware (and tear it down immediately since start
  2083. * hook will try to init it again) before registering
  2084. */
  2085. static int ath10k_core_probe_fw(struct ath10k *ar)
  2086. {
  2087. struct bmi_target_info target_info;
  2088. int ret = 0;
  2089. ret = ath10k_hif_power_up(ar);
  2090. if (ret) {
  2091. ath10k_err(ar, "could not power on hif bus (%d)\n", ret);
  2092. return ret;
  2093. }
  2094. switch (ar->hif.bus) {
  2095. case ATH10K_BUS_SDIO:
  2096. memset(&target_info, 0, sizeof(target_info));
  2097. ret = ath10k_bmi_get_target_info_sdio(ar, &target_info);
  2098. if (ret) {
  2099. ath10k_err(ar, "could not get target info (%d)\n", ret);
  2100. goto err_power_down;
  2101. }
  2102. ar->target_version = target_info.version;
  2103. ar->hw->wiphy->hw_version = target_info.version;
  2104. break;
  2105. case ATH10K_BUS_PCI:
  2106. case ATH10K_BUS_AHB:
  2107. case ATH10K_BUS_USB:
  2108. memset(&target_info, 0, sizeof(target_info));
  2109. ret = ath10k_bmi_get_target_info(ar, &target_info);
  2110. if (ret) {
  2111. ath10k_err(ar, "could not get target info (%d)\n", ret);
  2112. goto err_power_down;
  2113. }
  2114. ar->target_version = target_info.version;
  2115. ar->hw->wiphy->hw_version = target_info.version;
  2116. break;
  2117. case ATH10K_BUS_SNOC:
  2118. break;
  2119. default:
  2120. ath10k_err(ar, "incorrect hif bus type: %d\n", ar->hif.bus);
  2121. }
  2122. ret = ath10k_init_hw_params(ar);
  2123. if (ret) {
  2124. ath10k_err(ar, "could not get hw params (%d)\n", ret);
  2125. goto err_power_down;
  2126. }
  2127. ret = ath10k_core_fetch_firmware_files(ar);
  2128. if (ret) {
  2129. ath10k_err(ar, "could not fetch firmware files (%d)\n", ret);
  2130. goto err_power_down;
  2131. }
  2132. BUILD_BUG_ON(sizeof(ar->hw->wiphy->fw_version) !=
  2133. sizeof(ar->normal_mode_fw.fw_file.fw_version));
  2134. memcpy(ar->hw->wiphy->fw_version, ar->normal_mode_fw.fw_file.fw_version,
  2135. sizeof(ar->hw->wiphy->fw_version));
  2136. ath10k_debug_print_hwfw_info(ar);
  2137. if (!test_bit(ATH10K_FW_FEATURE_NON_BMI,
  2138. ar->normal_mode_fw.fw_file.fw_features)) {
  2139. ret = ath10k_core_pre_cal_download(ar);
  2140. if (ret) {
  2141. /* pre calibration data download is not necessary
  2142. * for all the chipsets. Ignore failures and continue.
  2143. */
  2144. ath10k_dbg(ar, ATH10K_DBG_BOOT,
  2145. "could not load pre cal data: %d\n", ret);
  2146. }
  2147. ret = ath10k_core_get_board_id_from_otp(ar);
  2148. if (ret && ret != -EOPNOTSUPP) {
  2149. ath10k_err(ar, "failed to get board id from otp: %d\n",
  2150. ret);
  2151. goto err_free_firmware_files;
  2152. }
  2153. ret = ath10k_core_check_smbios(ar);
  2154. if (ret)
  2155. ath10k_dbg(ar, ATH10K_DBG_BOOT, "SMBIOS bdf variant name not set.\n");
  2156. ret = ath10k_core_check_dt(ar);
  2157. if (ret)
  2158. ath10k_dbg(ar, ATH10K_DBG_BOOT, "DT bdf variant name not set.\n");
  2159. ret = ath10k_core_fetch_board_file(ar);
  2160. if (ret) {
  2161. ath10k_err(ar, "failed to fetch board file: %d\n", ret);
  2162. goto err_free_firmware_files;
  2163. }
  2164. ath10k_debug_print_board_info(ar);
  2165. }
  2166. ret = ath10k_core_init_firmware_features(ar);
  2167. if (ret) {
  2168. ath10k_err(ar, "fatal problem with firmware features: %d\n",
  2169. ret);
  2170. goto err_free_firmware_files;
  2171. }
  2172. if (!test_bit(ATH10K_FW_FEATURE_NON_BMI,
  2173. ar->normal_mode_fw.fw_file.fw_features)) {
  2174. ret = ath10k_swap_code_seg_init(ar,
  2175. &ar->normal_mode_fw.fw_file);
  2176. if (ret) {
  2177. ath10k_err(ar, "failed to initialize code swap segment: %d\n",
  2178. ret);
  2179. goto err_free_firmware_files;
  2180. }
  2181. }
  2182. mutex_lock(&ar->conf_mutex);
  2183. ret = ath10k_core_start(ar, ATH10K_FIRMWARE_MODE_NORMAL,
  2184. &ar->normal_mode_fw);
  2185. if (ret) {
  2186. ath10k_err(ar, "could not init core (%d)\n", ret);
  2187. goto err_unlock;
  2188. }
  2189. ath10k_debug_print_boot_info(ar);
  2190. ath10k_core_stop(ar);
  2191. mutex_unlock(&ar->conf_mutex);
  2192. ath10k_hif_power_down(ar);
  2193. return 0;
  2194. err_unlock:
  2195. mutex_unlock(&ar->conf_mutex);
  2196. err_free_firmware_files:
  2197. ath10k_core_free_firmware_files(ar);
  2198. err_power_down:
  2199. ath10k_hif_power_down(ar);
  2200. return ret;
  2201. }
  2202. static void ath10k_core_register_work(struct work_struct *work)
  2203. {
  2204. struct ath10k *ar = container_of(work, struct ath10k, register_work);
  2205. int status;
  2206. /* peer stats are enabled by default */
  2207. set_bit(ATH10K_FLAG_PEER_STATS, &ar->dev_flags);
  2208. status = ath10k_core_probe_fw(ar);
  2209. if (status) {
  2210. ath10k_err(ar, "could not probe fw (%d)\n", status);
  2211. goto err;
  2212. }
  2213. status = ath10k_mac_register(ar);
  2214. if (status) {
  2215. ath10k_err(ar, "could not register to mac80211 (%d)\n", status);
  2216. goto err_release_fw;
  2217. }
  2218. status = ath10k_coredump_register(ar);
  2219. if (status) {
  2220. ath10k_err(ar, "unable to register coredump\n");
  2221. goto err_unregister_mac;
  2222. }
  2223. status = ath10k_debug_register(ar);
  2224. if (status) {
  2225. ath10k_err(ar, "unable to initialize debugfs\n");
  2226. goto err_unregister_coredump;
  2227. }
  2228. status = ath10k_spectral_create(ar);
  2229. if (status) {
  2230. ath10k_err(ar, "failed to initialize spectral\n");
  2231. goto err_debug_destroy;
  2232. }
  2233. status = ath10k_thermal_register(ar);
  2234. if (status) {
  2235. ath10k_err(ar, "could not register thermal device: %d\n",
  2236. status);
  2237. goto err_spectral_destroy;
  2238. }
  2239. set_bit(ATH10K_FLAG_CORE_REGISTERED, &ar->dev_flags);
  2240. return;
  2241. err_spectral_destroy:
  2242. ath10k_spectral_destroy(ar);
  2243. err_debug_destroy:
  2244. ath10k_debug_destroy(ar);
  2245. err_unregister_coredump:
  2246. ath10k_coredump_unregister(ar);
  2247. err_unregister_mac:
  2248. ath10k_mac_unregister(ar);
  2249. err_release_fw:
  2250. ath10k_core_free_firmware_files(ar);
  2251. err:
  2252. /* TODO: It's probably a good idea to release device from the driver
  2253. * but calling device_release_driver() here will cause a deadlock.
  2254. */
  2255. return;
  2256. }
  2257. int ath10k_core_register(struct ath10k *ar, u32 chip_id)
  2258. {
  2259. ar->chip_id = chip_id;
  2260. queue_work(ar->workqueue, &ar->register_work);
  2261. return 0;
  2262. }
  2263. EXPORT_SYMBOL(ath10k_core_register);
  2264. void ath10k_core_unregister(struct ath10k *ar)
  2265. {
  2266. cancel_work_sync(&ar->register_work);
  2267. if (!test_bit(ATH10K_FLAG_CORE_REGISTERED, &ar->dev_flags))
  2268. return;
  2269. ath10k_thermal_unregister(ar);
  2270. /* Stop spectral before unregistering from mac80211 to remove the
  2271. * relayfs debugfs file cleanly. Otherwise the parent debugfs tree
  2272. * would be already be free'd recursively, leading to a double free.
  2273. */
  2274. ath10k_spectral_destroy(ar);
  2275. /* We must unregister from mac80211 before we stop HTC and HIF.
  2276. * Otherwise we will fail to submit commands to FW and mac80211 will be
  2277. * unhappy about callback failures.
  2278. */
  2279. ath10k_mac_unregister(ar);
  2280. ath10k_testmode_destroy(ar);
  2281. ath10k_core_free_firmware_files(ar);
  2282. ath10k_core_free_board_files(ar);
  2283. ath10k_debug_unregister(ar);
  2284. }
  2285. EXPORT_SYMBOL(ath10k_core_unregister);
  2286. struct ath10k *ath10k_core_create(size_t priv_size, struct device *dev,
  2287. enum ath10k_bus bus,
  2288. enum ath10k_hw_rev hw_rev,
  2289. const struct ath10k_hif_ops *hif_ops)
  2290. {
  2291. struct ath10k *ar;
  2292. int ret;
  2293. ar = ath10k_mac_create(priv_size);
  2294. if (!ar)
  2295. return NULL;
  2296. ar->ath_common.priv = ar;
  2297. ar->ath_common.hw = ar->hw;
  2298. ar->dev = dev;
  2299. ar->hw_rev = hw_rev;
  2300. ar->hif.ops = hif_ops;
  2301. ar->hif.bus = bus;
  2302. switch (hw_rev) {
  2303. case ATH10K_HW_QCA988X:
  2304. case ATH10K_HW_QCA9887:
  2305. ar->regs = &qca988x_regs;
  2306. ar->hw_ce_regs = &qcax_ce_regs;
  2307. ar->hw_values = &qca988x_values;
  2308. break;
  2309. case ATH10K_HW_QCA6174:
  2310. case ATH10K_HW_QCA9377:
  2311. ar->regs = &qca6174_regs;
  2312. ar->hw_ce_regs = &qcax_ce_regs;
  2313. ar->hw_values = &qca6174_values;
  2314. break;
  2315. case ATH10K_HW_QCA99X0:
  2316. case ATH10K_HW_QCA9984:
  2317. ar->regs = &qca99x0_regs;
  2318. ar->hw_ce_regs = &qcax_ce_regs;
  2319. ar->hw_values = &qca99x0_values;
  2320. break;
  2321. case ATH10K_HW_QCA9888:
  2322. ar->regs = &qca99x0_regs;
  2323. ar->hw_ce_regs = &qcax_ce_regs;
  2324. ar->hw_values = &qca9888_values;
  2325. break;
  2326. case ATH10K_HW_QCA4019:
  2327. ar->regs = &qca4019_regs;
  2328. ar->hw_ce_regs = &qcax_ce_regs;
  2329. ar->hw_values = &qca4019_values;
  2330. break;
  2331. case ATH10K_HW_WCN3990:
  2332. ar->regs = &wcn3990_regs;
  2333. ar->hw_ce_regs = &wcn3990_ce_regs;
  2334. ar->hw_values = &wcn3990_values;
  2335. break;
  2336. default:
  2337. ath10k_err(ar, "unsupported core hardware revision %d\n",
  2338. hw_rev);
  2339. ret = -ENOTSUPP;
  2340. goto err_free_mac;
  2341. }
  2342. init_completion(&ar->scan.started);
  2343. init_completion(&ar->scan.completed);
  2344. init_completion(&ar->scan.on_channel);
  2345. init_completion(&ar->target_suspend);
  2346. init_completion(&ar->wow.wakeup_completed);
  2347. init_completion(&ar->install_key_done);
  2348. init_completion(&ar->vdev_setup_done);
  2349. init_completion(&ar->thermal.wmi_sync);
  2350. init_completion(&ar->bss_survey_done);
  2351. INIT_DELAYED_WORK(&ar->scan.timeout, ath10k_scan_timeout_work);
  2352. ar->workqueue = create_singlethread_workqueue("ath10k_wq");
  2353. if (!ar->workqueue)
  2354. goto err_free_mac;
  2355. ar->workqueue_aux = create_singlethread_workqueue("ath10k_aux_wq");
  2356. if (!ar->workqueue_aux)
  2357. goto err_free_wq;
  2358. mutex_init(&ar->conf_mutex);
  2359. spin_lock_init(&ar->data_lock);
  2360. spin_lock_init(&ar->txqs_lock);
  2361. INIT_LIST_HEAD(&ar->txqs);
  2362. INIT_LIST_HEAD(&ar->peers);
  2363. init_waitqueue_head(&ar->peer_mapping_wq);
  2364. init_waitqueue_head(&ar->htt.empty_tx_wq);
  2365. init_waitqueue_head(&ar->wmi.tx_credits_wq);
  2366. init_completion(&ar->offchan_tx_completed);
  2367. INIT_WORK(&ar->offchan_tx_work, ath10k_offchan_tx_work);
  2368. skb_queue_head_init(&ar->offchan_tx_queue);
  2369. INIT_WORK(&ar->wmi_mgmt_tx_work, ath10k_mgmt_over_wmi_tx_work);
  2370. skb_queue_head_init(&ar->wmi_mgmt_tx_queue);
  2371. INIT_WORK(&ar->register_work, ath10k_core_register_work);
  2372. INIT_WORK(&ar->restart_work, ath10k_core_restart);
  2373. INIT_WORK(&ar->set_coverage_class_work,
  2374. ath10k_core_set_coverage_class_work);
  2375. init_dummy_netdev(&ar->napi_dev);
  2376. ret = ath10k_coredump_create(ar);
  2377. if (ret)
  2378. goto err_free_aux_wq;
  2379. ret = ath10k_debug_create(ar);
  2380. if (ret)
  2381. goto err_free_coredump;
  2382. return ar;
  2383. err_free_coredump:
  2384. ath10k_coredump_destroy(ar);
  2385. err_free_aux_wq:
  2386. destroy_workqueue(ar->workqueue_aux);
  2387. err_free_wq:
  2388. destroy_workqueue(ar->workqueue);
  2389. err_free_mac:
  2390. ath10k_mac_destroy(ar);
  2391. return NULL;
  2392. }
  2393. EXPORT_SYMBOL(ath10k_core_create);
  2394. void ath10k_core_destroy(struct ath10k *ar)
  2395. {
  2396. flush_workqueue(ar->workqueue);
  2397. destroy_workqueue(ar->workqueue);
  2398. flush_workqueue(ar->workqueue_aux);
  2399. destroy_workqueue(ar->workqueue_aux);
  2400. ath10k_debug_destroy(ar);
  2401. ath10k_coredump_destroy(ar);
  2402. ath10k_htt_tx_destroy(&ar->htt);
  2403. ath10k_wmi_free_host_mem(ar);
  2404. ath10k_mac_destroy(ar);
  2405. }
  2406. EXPORT_SYMBOL(ath10k_core_destroy);
  2407. MODULE_AUTHOR("Qualcomm Atheros");
  2408. MODULE_DESCRIPTION("Core module for Qualcomm Atheros 802.11ac wireless LAN cards.");
  2409. MODULE_LICENSE("Dual BSD/GPL");