sh_eth.c 83 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472
  1. /* SuperH Ethernet device driver
  2. *
  3. * Copyright (C) 2014 Renesas Electronics Corporation
  4. * Copyright (C) 2006-2012 Nobuhiro Iwamatsu
  5. * Copyright (C) 2008-2014 Renesas Solutions Corp.
  6. * Copyright (C) 2013-2017 Cogent Embedded, Inc.
  7. * Copyright (C) 2014 Codethink Limited
  8. *
  9. * This program is free software; you can redistribute it and/or modify it
  10. * under the terms and conditions of the GNU General Public License,
  11. * version 2, as published by the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope it will be useful, but WITHOUT
  14. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  15. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  16. * more details.
  17. *
  18. * The full GNU General Public License is included in this distribution in
  19. * the file called "COPYING".
  20. */
  21. #include <linux/module.h>
  22. #include <linux/kernel.h>
  23. #include <linux/spinlock.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/dma-mapping.h>
  26. #include <linux/etherdevice.h>
  27. #include <linux/delay.h>
  28. #include <linux/platform_device.h>
  29. #include <linux/mdio-bitbang.h>
  30. #include <linux/netdevice.h>
  31. #include <linux/of.h>
  32. #include <linux/of_device.h>
  33. #include <linux/of_irq.h>
  34. #include <linux/of_net.h>
  35. #include <linux/phy.h>
  36. #include <linux/cache.h>
  37. #include <linux/io.h>
  38. #include <linux/pm_runtime.h>
  39. #include <linux/slab.h>
  40. #include <linux/ethtool.h>
  41. #include <linux/if_vlan.h>
  42. #include <linux/sh_eth.h>
  43. #include <linux/of_mdio.h>
  44. #include "sh_eth.h"
  45. #define SH_ETH_DEF_MSG_ENABLE \
  46. (NETIF_MSG_LINK | \
  47. NETIF_MSG_TIMER | \
  48. NETIF_MSG_RX_ERR| \
  49. NETIF_MSG_TX_ERR)
  50. #define SH_ETH_OFFSET_INVALID ((u16)~0)
  51. #define SH_ETH_OFFSET_DEFAULTS \
  52. [0 ... SH_ETH_MAX_REGISTER_OFFSET - 1] = SH_ETH_OFFSET_INVALID
  53. static const u16 sh_eth_offset_gigabit[SH_ETH_MAX_REGISTER_OFFSET] = {
  54. SH_ETH_OFFSET_DEFAULTS,
  55. [EDSR] = 0x0000,
  56. [EDMR] = 0x0400,
  57. [EDTRR] = 0x0408,
  58. [EDRRR] = 0x0410,
  59. [EESR] = 0x0428,
  60. [EESIPR] = 0x0430,
  61. [TDLAR] = 0x0010,
  62. [TDFAR] = 0x0014,
  63. [TDFXR] = 0x0018,
  64. [TDFFR] = 0x001c,
  65. [RDLAR] = 0x0030,
  66. [RDFAR] = 0x0034,
  67. [RDFXR] = 0x0038,
  68. [RDFFR] = 0x003c,
  69. [TRSCER] = 0x0438,
  70. [RMFCR] = 0x0440,
  71. [TFTR] = 0x0448,
  72. [FDR] = 0x0450,
  73. [RMCR] = 0x0458,
  74. [RPADIR] = 0x0460,
  75. [FCFTR] = 0x0468,
  76. [CSMR] = 0x04E4,
  77. [ECMR] = 0x0500,
  78. [ECSR] = 0x0510,
  79. [ECSIPR] = 0x0518,
  80. [PIR] = 0x0520,
  81. [PSR] = 0x0528,
  82. [PIPR] = 0x052c,
  83. [RFLR] = 0x0508,
  84. [APR] = 0x0554,
  85. [MPR] = 0x0558,
  86. [PFTCR] = 0x055c,
  87. [PFRCR] = 0x0560,
  88. [TPAUSER] = 0x0564,
  89. [GECMR] = 0x05b0,
  90. [BCULR] = 0x05b4,
  91. [MAHR] = 0x05c0,
  92. [MALR] = 0x05c8,
  93. [TROCR] = 0x0700,
  94. [CDCR] = 0x0708,
  95. [LCCR] = 0x0710,
  96. [CEFCR] = 0x0740,
  97. [FRECR] = 0x0748,
  98. [TSFRCR] = 0x0750,
  99. [TLFRCR] = 0x0758,
  100. [RFCR] = 0x0760,
  101. [CERCR] = 0x0768,
  102. [CEECR] = 0x0770,
  103. [MAFCR] = 0x0778,
  104. [RMII_MII] = 0x0790,
  105. [ARSTR] = 0x0000,
  106. [TSU_CTRST] = 0x0004,
  107. [TSU_FWEN0] = 0x0010,
  108. [TSU_FWEN1] = 0x0014,
  109. [TSU_FCM] = 0x0018,
  110. [TSU_BSYSL0] = 0x0020,
  111. [TSU_BSYSL1] = 0x0024,
  112. [TSU_PRISL0] = 0x0028,
  113. [TSU_PRISL1] = 0x002c,
  114. [TSU_FWSL0] = 0x0030,
  115. [TSU_FWSL1] = 0x0034,
  116. [TSU_FWSLC] = 0x0038,
  117. [TSU_QTAGM0] = 0x0040,
  118. [TSU_QTAGM1] = 0x0044,
  119. [TSU_FWSR] = 0x0050,
  120. [TSU_FWINMK] = 0x0054,
  121. [TSU_ADQT0] = 0x0048,
  122. [TSU_ADQT1] = 0x004c,
  123. [TSU_VTAG0] = 0x0058,
  124. [TSU_VTAG1] = 0x005c,
  125. [TSU_ADSBSY] = 0x0060,
  126. [TSU_TEN] = 0x0064,
  127. [TSU_POST1] = 0x0070,
  128. [TSU_POST2] = 0x0074,
  129. [TSU_POST3] = 0x0078,
  130. [TSU_POST4] = 0x007c,
  131. [TSU_ADRH0] = 0x0100,
  132. [TXNLCR0] = 0x0080,
  133. [TXALCR0] = 0x0084,
  134. [RXNLCR0] = 0x0088,
  135. [RXALCR0] = 0x008c,
  136. [FWNLCR0] = 0x0090,
  137. [FWALCR0] = 0x0094,
  138. [TXNLCR1] = 0x00a0,
  139. [TXALCR1] = 0x00a4,
  140. [RXNLCR1] = 0x00a8,
  141. [RXALCR1] = 0x00ac,
  142. [FWNLCR1] = 0x00b0,
  143. [FWALCR1] = 0x00b4,
  144. };
  145. static const u16 sh_eth_offset_fast_rz[SH_ETH_MAX_REGISTER_OFFSET] = {
  146. SH_ETH_OFFSET_DEFAULTS,
  147. [EDSR] = 0x0000,
  148. [EDMR] = 0x0400,
  149. [EDTRR] = 0x0408,
  150. [EDRRR] = 0x0410,
  151. [EESR] = 0x0428,
  152. [EESIPR] = 0x0430,
  153. [TDLAR] = 0x0010,
  154. [TDFAR] = 0x0014,
  155. [TDFXR] = 0x0018,
  156. [TDFFR] = 0x001c,
  157. [RDLAR] = 0x0030,
  158. [RDFAR] = 0x0034,
  159. [RDFXR] = 0x0038,
  160. [RDFFR] = 0x003c,
  161. [TRSCER] = 0x0438,
  162. [RMFCR] = 0x0440,
  163. [TFTR] = 0x0448,
  164. [FDR] = 0x0450,
  165. [RMCR] = 0x0458,
  166. [RPADIR] = 0x0460,
  167. [FCFTR] = 0x0468,
  168. [CSMR] = 0x04E4,
  169. [ECMR] = 0x0500,
  170. [RFLR] = 0x0508,
  171. [ECSR] = 0x0510,
  172. [ECSIPR] = 0x0518,
  173. [PIR] = 0x0520,
  174. [APR] = 0x0554,
  175. [MPR] = 0x0558,
  176. [PFTCR] = 0x055c,
  177. [PFRCR] = 0x0560,
  178. [TPAUSER] = 0x0564,
  179. [MAHR] = 0x05c0,
  180. [MALR] = 0x05c8,
  181. [CEFCR] = 0x0740,
  182. [FRECR] = 0x0748,
  183. [TSFRCR] = 0x0750,
  184. [TLFRCR] = 0x0758,
  185. [RFCR] = 0x0760,
  186. [MAFCR] = 0x0778,
  187. [ARSTR] = 0x0000,
  188. [TSU_CTRST] = 0x0004,
  189. [TSU_FWSLC] = 0x0038,
  190. [TSU_VTAG0] = 0x0058,
  191. [TSU_ADSBSY] = 0x0060,
  192. [TSU_TEN] = 0x0064,
  193. [TSU_POST1] = 0x0070,
  194. [TSU_POST2] = 0x0074,
  195. [TSU_POST3] = 0x0078,
  196. [TSU_POST4] = 0x007c,
  197. [TSU_ADRH0] = 0x0100,
  198. [TXNLCR0] = 0x0080,
  199. [TXALCR0] = 0x0084,
  200. [RXNLCR0] = 0x0088,
  201. [RXALCR0] = 0x008C,
  202. };
  203. static const u16 sh_eth_offset_fast_rcar[SH_ETH_MAX_REGISTER_OFFSET] = {
  204. SH_ETH_OFFSET_DEFAULTS,
  205. [ECMR] = 0x0300,
  206. [RFLR] = 0x0308,
  207. [ECSR] = 0x0310,
  208. [ECSIPR] = 0x0318,
  209. [PIR] = 0x0320,
  210. [PSR] = 0x0328,
  211. [RDMLR] = 0x0340,
  212. [IPGR] = 0x0350,
  213. [APR] = 0x0354,
  214. [MPR] = 0x0358,
  215. [RFCF] = 0x0360,
  216. [TPAUSER] = 0x0364,
  217. [TPAUSECR] = 0x0368,
  218. [MAHR] = 0x03c0,
  219. [MALR] = 0x03c8,
  220. [TROCR] = 0x03d0,
  221. [CDCR] = 0x03d4,
  222. [LCCR] = 0x03d8,
  223. [CNDCR] = 0x03dc,
  224. [CEFCR] = 0x03e4,
  225. [FRECR] = 0x03e8,
  226. [TSFRCR] = 0x03ec,
  227. [TLFRCR] = 0x03f0,
  228. [RFCR] = 0x03f4,
  229. [MAFCR] = 0x03f8,
  230. [EDMR] = 0x0200,
  231. [EDTRR] = 0x0208,
  232. [EDRRR] = 0x0210,
  233. [TDLAR] = 0x0218,
  234. [RDLAR] = 0x0220,
  235. [EESR] = 0x0228,
  236. [EESIPR] = 0x0230,
  237. [TRSCER] = 0x0238,
  238. [RMFCR] = 0x0240,
  239. [TFTR] = 0x0248,
  240. [FDR] = 0x0250,
  241. [RMCR] = 0x0258,
  242. [TFUCR] = 0x0264,
  243. [RFOCR] = 0x0268,
  244. [RMIIMODE] = 0x026c,
  245. [FCFTR] = 0x0270,
  246. [TRIMD] = 0x027c,
  247. };
  248. static const u16 sh_eth_offset_fast_sh4[SH_ETH_MAX_REGISTER_OFFSET] = {
  249. SH_ETH_OFFSET_DEFAULTS,
  250. [ECMR] = 0x0100,
  251. [RFLR] = 0x0108,
  252. [ECSR] = 0x0110,
  253. [ECSIPR] = 0x0118,
  254. [PIR] = 0x0120,
  255. [PSR] = 0x0128,
  256. [RDMLR] = 0x0140,
  257. [IPGR] = 0x0150,
  258. [APR] = 0x0154,
  259. [MPR] = 0x0158,
  260. [TPAUSER] = 0x0164,
  261. [RFCF] = 0x0160,
  262. [TPAUSECR] = 0x0168,
  263. [BCFRR] = 0x016c,
  264. [MAHR] = 0x01c0,
  265. [MALR] = 0x01c8,
  266. [TROCR] = 0x01d0,
  267. [CDCR] = 0x01d4,
  268. [LCCR] = 0x01d8,
  269. [CNDCR] = 0x01dc,
  270. [CEFCR] = 0x01e4,
  271. [FRECR] = 0x01e8,
  272. [TSFRCR] = 0x01ec,
  273. [TLFRCR] = 0x01f0,
  274. [RFCR] = 0x01f4,
  275. [MAFCR] = 0x01f8,
  276. [RTRATE] = 0x01fc,
  277. [EDMR] = 0x0000,
  278. [EDTRR] = 0x0008,
  279. [EDRRR] = 0x0010,
  280. [TDLAR] = 0x0018,
  281. [RDLAR] = 0x0020,
  282. [EESR] = 0x0028,
  283. [EESIPR] = 0x0030,
  284. [TRSCER] = 0x0038,
  285. [RMFCR] = 0x0040,
  286. [TFTR] = 0x0048,
  287. [FDR] = 0x0050,
  288. [RMCR] = 0x0058,
  289. [TFUCR] = 0x0064,
  290. [RFOCR] = 0x0068,
  291. [FCFTR] = 0x0070,
  292. [RPADIR] = 0x0078,
  293. [TRIMD] = 0x007c,
  294. [RBWAR] = 0x00c8,
  295. [RDFAR] = 0x00cc,
  296. [TBRAR] = 0x00d4,
  297. [TDFAR] = 0x00d8,
  298. };
  299. static const u16 sh_eth_offset_fast_sh3_sh2[SH_ETH_MAX_REGISTER_OFFSET] = {
  300. SH_ETH_OFFSET_DEFAULTS,
  301. [EDMR] = 0x0000,
  302. [EDTRR] = 0x0004,
  303. [EDRRR] = 0x0008,
  304. [TDLAR] = 0x000c,
  305. [RDLAR] = 0x0010,
  306. [EESR] = 0x0014,
  307. [EESIPR] = 0x0018,
  308. [TRSCER] = 0x001c,
  309. [RMFCR] = 0x0020,
  310. [TFTR] = 0x0024,
  311. [FDR] = 0x0028,
  312. [RMCR] = 0x002c,
  313. [EDOCR] = 0x0030,
  314. [FCFTR] = 0x0034,
  315. [RPADIR] = 0x0038,
  316. [TRIMD] = 0x003c,
  317. [RBWAR] = 0x0040,
  318. [RDFAR] = 0x0044,
  319. [TBRAR] = 0x004c,
  320. [TDFAR] = 0x0050,
  321. [ECMR] = 0x0160,
  322. [ECSR] = 0x0164,
  323. [ECSIPR] = 0x0168,
  324. [PIR] = 0x016c,
  325. [MAHR] = 0x0170,
  326. [MALR] = 0x0174,
  327. [RFLR] = 0x0178,
  328. [PSR] = 0x017c,
  329. [TROCR] = 0x0180,
  330. [CDCR] = 0x0184,
  331. [LCCR] = 0x0188,
  332. [CNDCR] = 0x018c,
  333. [CEFCR] = 0x0194,
  334. [FRECR] = 0x0198,
  335. [TSFRCR] = 0x019c,
  336. [TLFRCR] = 0x01a0,
  337. [RFCR] = 0x01a4,
  338. [MAFCR] = 0x01a8,
  339. [IPGR] = 0x01b4,
  340. [APR] = 0x01b8,
  341. [MPR] = 0x01bc,
  342. [TPAUSER] = 0x01c4,
  343. [BCFR] = 0x01cc,
  344. [ARSTR] = 0x0000,
  345. [TSU_CTRST] = 0x0004,
  346. [TSU_FWEN0] = 0x0010,
  347. [TSU_FWEN1] = 0x0014,
  348. [TSU_FCM] = 0x0018,
  349. [TSU_BSYSL0] = 0x0020,
  350. [TSU_BSYSL1] = 0x0024,
  351. [TSU_PRISL0] = 0x0028,
  352. [TSU_PRISL1] = 0x002c,
  353. [TSU_FWSL0] = 0x0030,
  354. [TSU_FWSL1] = 0x0034,
  355. [TSU_FWSLC] = 0x0038,
  356. [TSU_QTAGM0] = 0x0040,
  357. [TSU_QTAGM1] = 0x0044,
  358. [TSU_ADQT0] = 0x0048,
  359. [TSU_ADQT1] = 0x004c,
  360. [TSU_FWSR] = 0x0050,
  361. [TSU_FWINMK] = 0x0054,
  362. [TSU_ADSBSY] = 0x0060,
  363. [TSU_TEN] = 0x0064,
  364. [TSU_POST1] = 0x0070,
  365. [TSU_POST2] = 0x0074,
  366. [TSU_POST3] = 0x0078,
  367. [TSU_POST4] = 0x007c,
  368. [TXNLCR0] = 0x0080,
  369. [TXALCR0] = 0x0084,
  370. [RXNLCR0] = 0x0088,
  371. [RXALCR0] = 0x008c,
  372. [FWNLCR0] = 0x0090,
  373. [FWALCR0] = 0x0094,
  374. [TXNLCR1] = 0x00a0,
  375. [TXALCR1] = 0x00a4,
  376. [RXNLCR1] = 0x00a8,
  377. [RXALCR1] = 0x00ac,
  378. [FWNLCR1] = 0x00b0,
  379. [FWALCR1] = 0x00b4,
  380. [TSU_ADRH0] = 0x0100,
  381. };
  382. static void sh_eth_rcv_snd_disable(struct net_device *ndev);
  383. static struct net_device_stats *sh_eth_get_stats(struct net_device *ndev);
  384. static void sh_eth_write(struct net_device *ndev, u32 data, int enum_index)
  385. {
  386. struct sh_eth_private *mdp = netdev_priv(ndev);
  387. u16 offset = mdp->reg_offset[enum_index];
  388. if (WARN_ON(offset == SH_ETH_OFFSET_INVALID))
  389. return;
  390. iowrite32(data, mdp->addr + offset);
  391. }
  392. static u32 sh_eth_read(struct net_device *ndev, int enum_index)
  393. {
  394. struct sh_eth_private *mdp = netdev_priv(ndev);
  395. u16 offset = mdp->reg_offset[enum_index];
  396. if (WARN_ON(offset == SH_ETH_OFFSET_INVALID))
  397. return ~0U;
  398. return ioread32(mdp->addr + offset);
  399. }
  400. static void sh_eth_modify(struct net_device *ndev, int enum_index, u32 clear,
  401. u32 set)
  402. {
  403. sh_eth_write(ndev, (sh_eth_read(ndev, enum_index) & ~clear) | set,
  404. enum_index);
  405. }
  406. static void sh_eth_tsu_write(struct sh_eth_private *mdp, u32 data,
  407. int enum_index)
  408. {
  409. iowrite32(data, mdp->tsu_addr + mdp->reg_offset[enum_index]);
  410. }
  411. static u32 sh_eth_tsu_read(struct sh_eth_private *mdp, int enum_index)
  412. {
  413. return ioread32(mdp->tsu_addr + mdp->reg_offset[enum_index]);
  414. }
  415. static void sh_eth_select_mii(struct net_device *ndev)
  416. {
  417. struct sh_eth_private *mdp = netdev_priv(ndev);
  418. u32 value;
  419. switch (mdp->phy_interface) {
  420. case PHY_INTERFACE_MODE_GMII:
  421. value = 0x2;
  422. break;
  423. case PHY_INTERFACE_MODE_MII:
  424. value = 0x1;
  425. break;
  426. case PHY_INTERFACE_MODE_RMII:
  427. value = 0x0;
  428. break;
  429. default:
  430. netdev_warn(ndev,
  431. "PHY interface mode was not setup. Set to MII.\n");
  432. value = 0x1;
  433. break;
  434. }
  435. sh_eth_write(ndev, value, RMII_MII);
  436. }
  437. static void sh_eth_set_duplex(struct net_device *ndev)
  438. {
  439. struct sh_eth_private *mdp = netdev_priv(ndev);
  440. sh_eth_modify(ndev, ECMR, ECMR_DM, mdp->duplex ? ECMR_DM : 0);
  441. }
  442. static void sh_eth_chip_reset(struct net_device *ndev)
  443. {
  444. struct sh_eth_private *mdp = netdev_priv(ndev);
  445. /* reset device */
  446. sh_eth_tsu_write(mdp, ARSTR_ARST, ARSTR);
  447. mdelay(1);
  448. }
  449. static int sh_eth_soft_reset(struct net_device *ndev)
  450. {
  451. sh_eth_modify(ndev, EDMR, EDMR_SRST_ETHER, EDMR_SRST_ETHER);
  452. mdelay(3);
  453. sh_eth_modify(ndev, EDMR, EDMR_SRST_ETHER, 0);
  454. return 0;
  455. }
  456. static int sh_eth_check_soft_reset(struct net_device *ndev)
  457. {
  458. int cnt;
  459. for (cnt = 100; cnt > 0; cnt--) {
  460. if (!(sh_eth_read(ndev, EDMR) & EDMR_SRST_GETHER))
  461. return 0;
  462. mdelay(1);
  463. }
  464. netdev_err(ndev, "Device reset failed\n");
  465. return -ETIMEDOUT;
  466. }
  467. static int sh_eth_soft_reset_gether(struct net_device *ndev)
  468. {
  469. struct sh_eth_private *mdp = netdev_priv(ndev);
  470. int ret;
  471. sh_eth_write(ndev, EDSR_ENALL, EDSR);
  472. sh_eth_modify(ndev, EDMR, EDMR_SRST_GETHER, EDMR_SRST_GETHER);
  473. ret = sh_eth_check_soft_reset(ndev);
  474. if (ret)
  475. return ret;
  476. /* Table Init */
  477. sh_eth_write(ndev, 0, TDLAR);
  478. sh_eth_write(ndev, 0, TDFAR);
  479. sh_eth_write(ndev, 0, TDFXR);
  480. sh_eth_write(ndev, 0, TDFFR);
  481. sh_eth_write(ndev, 0, RDLAR);
  482. sh_eth_write(ndev, 0, RDFAR);
  483. sh_eth_write(ndev, 0, RDFXR);
  484. sh_eth_write(ndev, 0, RDFFR);
  485. /* Reset HW CRC register */
  486. if (mdp->cd->hw_checksum)
  487. sh_eth_write(ndev, 0, CSMR);
  488. /* Select MII mode */
  489. if (mdp->cd->select_mii)
  490. sh_eth_select_mii(ndev);
  491. return ret;
  492. }
  493. static void sh_eth_set_rate_gether(struct net_device *ndev)
  494. {
  495. struct sh_eth_private *mdp = netdev_priv(ndev);
  496. switch (mdp->speed) {
  497. case 10: /* 10BASE */
  498. sh_eth_write(ndev, GECMR_10, GECMR);
  499. break;
  500. case 100:/* 100BASE */
  501. sh_eth_write(ndev, GECMR_100, GECMR);
  502. break;
  503. case 1000: /* 1000BASE */
  504. sh_eth_write(ndev, GECMR_1000, GECMR);
  505. break;
  506. }
  507. }
  508. #ifdef CONFIG_OF
  509. /* R7S72100 */
  510. static struct sh_eth_cpu_data r7s72100_data = {
  511. .soft_reset = sh_eth_soft_reset_gether,
  512. .chip_reset = sh_eth_chip_reset,
  513. .set_duplex = sh_eth_set_duplex,
  514. .register_type = SH_ETH_REG_FAST_RZ,
  515. .edtrr_trns = EDTRR_TRNS_GETHER,
  516. .ecsr_value = ECSR_ICD,
  517. .ecsipr_value = ECSIPR_ICDIP,
  518. .eesipr_value = EESIPR_TWB1IP | EESIPR_TWBIP | EESIPR_TC1IP |
  519. EESIPR_TABTIP | EESIPR_RABTIP | EESIPR_RFCOFIP |
  520. EESIPR_ECIIP |
  521. EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
  522. EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
  523. EESIPR_RMAFIP | EESIPR_RRFIP |
  524. EESIPR_RTLFIP | EESIPR_RTSFIP |
  525. EESIPR_PREIP | EESIPR_CERFIP,
  526. .tx_check = EESR_TC1 | EESR_FTC,
  527. .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
  528. EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
  529. EESR_TDE,
  530. .fdr_value = 0x0000070f,
  531. .no_psr = 1,
  532. .apr = 1,
  533. .mpr = 1,
  534. .tpauser = 1,
  535. .hw_swap = 1,
  536. .rpadir = 1,
  537. .rpadir_value = 2 << 16,
  538. .no_trimd = 1,
  539. .no_ade = 1,
  540. .xdfar_rw = 1,
  541. .hw_checksum = 1,
  542. .tsu = 1,
  543. .no_tx_cntrs = 1,
  544. };
  545. static void sh_eth_chip_reset_r8a7740(struct net_device *ndev)
  546. {
  547. sh_eth_chip_reset(ndev);
  548. sh_eth_select_mii(ndev);
  549. }
  550. /* R8A7740 */
  551. static struct sh_eth_cpu_data r8a7740_data = {
  552. .soft_reset = sh_eth_soft_reset_gether,
  553. .chip_reset = sh_eth_chip_reset_r8a7740,
  554. .set_duplex = sh_eth_set_duplex,
  555. .set_rate = sh_eth_set_rate_gether,
  556. .register_type = SH_ETH_REG_GIGABIT,
  557. .edtrr_trns = EDTRR_TRNS_GETHER,
  558. .ecsr_value = ECSR_ICD | ECSR_MPD,
  559. .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
  560. .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
  561. EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
  562. EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
  563. 0x0000f000 | EESIPR_CNDIP | EESIPR_DLCIP |
  564. EESIPR_CDIP | EESIPR_TROIP | EESIPR_RMAFIP |
  565. EESIPR_CEEFIP | EESIPR_CELFIP |
  566. EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
  567. EESIPR_PREIP | EESIPR_CERFIP,
  568. .tx_check = EESR_TC1 | EESR_FTC,
  569. .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
  570. EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
  571. EESR_TDE,
  572. .fdr_value = 0x0000070f,
  573. .apr = 1,
  574. .mpr = 1,
  575. .tpauser = 1,
  576. .bculr = 1,
  577. .hw_swap = 1,
  578. .rpadir = 1,
  579. .rpadir_value = 2 << 16,
  580. .no_trimd = 1,
  581. .no_ade = 1,
  582. .xdfar_rw = 1,
  583. .hw_checksum = 1,
  584. .tsu = 1,
  585. .select_mii = 1,
  586. .magic = 1,
  587. .cexcr = 1,
  588. };
  589. /* There is CPU dependent code */
  590. static void sh_eth_set_rate_rcar(struct net_device *ndev)
  591. {
  592. struct sh_eth_private *mdp = netdev_priv(ndev);
  593. switch (mdp->speed) {
  594. case 10: /* 10BASE */
  595. sh_eth_modify(ndev, ECMR, ECMR_ELB, 0);
  596. break;
  597. case 100:/* 100BASE */
  598. sh_eth_modify(ndev, ECMR, ECMR_ELB, ECMR_ELB);
  599. break;
  600. }
  601. }
  602. /* R-Car Gen1 */
  603. static struct sh_eth_cpu_data rcar_gen1_data = {
  604. .soft_reset = sh_eth_soft_reset,
  605. .set_duplex = sh_eth_set_duplex,
  606. .set_rate = sh_eth_set_rate_rcar,
  607. .register_type = SH_ETH_REG_FAST_RCAR,
  608. .edtrr_trns = EDTRR_TRNS_ETHER,
  609. .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
  610. .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
  611. .eesipr_value = EESIPR_RFCOFIP | EESIPR_ADEIP | EESIPR_ECIIP |
  612. EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
  613. EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
  614. EESIPR_RMAFIP | EESIPR_RRFIP |
  615. EESIPR_RTLFIP | EESIPR_RTSFIP |
  616. EESIPR_PREIP | EESIPR_CERFIP,
  617. .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
  618. .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
  619. EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
  620. .fdr_value = 0x00000f0f,
  621. .apr = 1,
  622. .mpr = 1,
  623. .tpauser = 1,
  624. .hw_swap = 1,
  625. .no_xdfar = 1,
  626. };
  627. /* R-Car Gen2 and RZ/G1 */
  628. static struct sh_eth_cpu_data rcar_gen2_data = {
  629. .soft_reset = sh_eth_soft_reset,
  630. .set_duplex = sh_eth_set_duplex,
  631. .set_rate = sh_eth_set_rate_rcar,
  632. .register_type = SH_ETH_REG_FAST_RCAR,
  633. .edtrr_trns = EDTRR_TRNS_ETHER,
  634. .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD | ECSR_MPD,
  635. .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP |
  636. ECSIPR_MPDIP,
  637. .eesipr_value = EESIPR_RFCOFIP | EESIPR_ADEIP | EESIPR_ECIIP |
  638. EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
  639. EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
  640. EESIPR_RMAFIP | EESIPR_RRFIP |
  641. EESIPR_RTLFIP | EESIPR_RTSFIP |
  642. EESIPR_PREIP | EESIPR_CERFIP,
  643. .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
  644. .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
  645. EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
  646. .fdr_value = 0x00000f0f,
  647. .trscer_err_mask = DESC_I_RINT8,
  648. .apr = 1,
  649. .mpr = 1,
  650. .tpauser = 1,
  651. .hw_swap = 1,
  652. .no_xdfar = 1,
  653. .rmiimode = 1,
  654. .magic = 1,
  655. };
  656. #endif /* CONFIG_OF */
  657. static void sh_eth_set_rate_sh7724(struct net_device *ndev)
  658. {
  659. struct sh_eth_private *mdp = netdev_priv(ndev);
  660. switch (mdp->speed) {
  661. case 10: /* 10BASE */
  662. sh_eth_modify(ndev, ECMR, ECMR_RTM, 0);
  663. break;
  664. case 100:/* 100BASE */
  665. sh_eth_modify(ndev, ECMR, ECMR_RTM, ECMR_RTM);
  666. break;
  667. }
  668. }
  669. /* SH7724 */
  670. static struct sh_eth_cpu_data sh7724_data = {
  671. .soft_reset = sh_eth_soft_reset,
  672. .set_duplex = sh_eth_set_duplex,
  673. .set_rate = sh_eth_set_rate_sh7724,
  674. .register_type = SH_ETH_REG_FAST_SH4,
  675. .edtrr_trns = EDTRR_TRNS_ETHER,
  676. .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
  677. .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
  678. .eesipr_value = EESIPR_RFCOFIP | EESIPR_ADEIP | EESIPR_ECIIP |
  679. EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
  680. EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
  681. EESIPR_RMAFIP | EESIPR_RRFIP |
  682. EESIPR_RTLFIP | EESIPR_RTSFIP |
  683. EESIPR_PREIP | EESIPR_CERFIP,
  684. .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
  685. .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
  686. EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
  687. .apr = 1,
  688. .mpr = 1,
  689. .tpauser = 1,
  690. .hw_swap = 1,
  691. .rpadir = 1,
  692. .rpadir_value = 0x00020000, /* NET_IP_ALIGN assumed to be 2 */
  693. };
  694. static void sh_eth_set_rate_sh7757(struct net_device *ndev)
  695. {
  696. struct sh_eth_private *mdp = netdev_priv(ndev);
  697. switch (mdp->speed) {
  698. case 10: /* 10BASE */
  699. sh_eth_write(ndev, 0, RTRATE);
  700. break;
  701. case 100:/* 100BASE */
  702. sh_eth_write(ndev, 1, RTRATE);
  703. break;
  704. }
  705. }
  706. /* SH7757 */
  707. static struct sh_eth_cpu_data sh7757_data = {
  708. .soft_reset = sh_eth_soft_reset,
  709. .set_duplex = sh_eth_set_duplex,
  710. .set_rate = sh_eth_set_rate_sh7757,
  711. .register_type = SH_ETH_REG_FAST_SH4,
  712. .edtrr_trns = EDTRR_TRNS_ETHER,
  713. .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
  714. EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
  715. EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
  716. 0x0000f000 | EESIPR_CNDIP | EESIPR_DLCIP |
  717. EESIPR_CDIP | EESIPR_TROIP | EESIPR_RMAFIP |
  718. EESIPR_CEEFIP | EESIPR_CELFIP |
  719. EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
  720. EESIPR_PREIP | EESIPR_CERFIP,
  721. .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
  722. .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
  723. EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
  724. .irq_flags = IRQF_SHARED,
  725. .apr = 1,
  726. .mpr = 1,
  727. .tpauser = 1,
  728. .hw_swap = 1,
  729. .no_ade = 1,
  730. .rpadir = 1,
  731. .rpadir_value = 2 << 16,
  732. .rtrate = 1,
  733. .dual_port = 1,
  734. };
  735. #define SH_GIGA_ETH_BASE 0xfee00000UL
  736. #define GIGA_MALR(port) (SH_GIGA_ETH_BASE + 0x800 * (port) + 0x05c8)
  737. #define GIGA_MAHR(port) (SH_GIGA_ETH_BASE + 0x800 * (port) + 0x05c0)
  738. static void sh_eth_chip_reset_giga(struct net_device *ndev)
  739. {
  740. u32 mahr[2], malr[2];
  741. int i;
  742. /* save MAHR and MALR */
  743. for (i = 0; i < 2; i++) {
  744. malr[i] = ioread32((void *)GIGA_MALR(i));
  745. mahr[i] = ioread32((void *)GIGA_MAHR(i));
  746. }
  747. sh_eth_chip_reset(ndev);
  748. /* restore MAHR and MALR */
  749. for (i = 0; i < 2; i++) {
  750. iowrite32(malr[i], (void *)GIGA_MALR(i));
  751. iowrite32(mahr[i], (void *)GIGA_MAHR(i));
  752. }
  753. }
  754. static void sh_eth_set_rate_giga(struct net_device *ndev)
  755. {
  756. struct sh_eth_private *mdp = netdev_priv(ndev);
  757. switch (mdp->speed) {
  758. case 10: /* 10BASE */
  759. sh_eth_write(ndev, 0x00000000, GECMR);
  760. break;
  761. case 100:/* 100BASE */
  762. sh_eth_write(ndev, 0x00000010, GECMR);
  763. break;
  764. case 1000: /* 1000BASE */
  765. sh_eth_write(ndev, 0x00000020, GECMR);
  766. break;
  767. }
  768. }
  769. /* SH7757(GETHERC) */
  770. static struct sh_eth_cpu_data sh7757_data_giga = {
  771. .soft_reset = sh_eth_soft_reset_gether,
  772. .chip_reset = sh_eth_chip_reset_giga,
  773. .set_duplex = sh_eth_set_duplex,
  774. .set_rate = sh_eth_set_rate_giga,
  775. .register_type = SH_ETH_REG_GIGABIT,
  776. .edtrr_trns = EDTRR_TRNS_GETHER,
  777. .ecsr_value = ECSR_ICD | ECSR_MPD,
  778. .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
  779. .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
  780. EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
  781. EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
  782. 0x0000f000 | EESIPR_CNDIP | EESIPR_DLCIP |
  783. EESIPR_CDIP | EESIPR_TROIP | EESIPR_RMAFIP |
  784. EESIPR_CEEFIP | EESIPR_CELFIP |
  785. EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
  786. EESIPR_PREIP | EESIPR_CERFIP,
  787. .tx_check = EESR_TC1 | EESR_FTC,
  788. .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
  789. EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
  790. EESR_TDE,
  791. .fdr_value = 0x0000072f,
  792. .irq_flags = IRQF_SHARED,
  793. .apr = 1,
  794. .mpr = 1,
  795. .tpauser = 1,
  796. .bculr = 1,
  797. .hw_swap = 1,
  798. .rpadir = 1,
  799. .rpadir_value = 2 << 16,
  800. .no_trimd = 1,
  801. .no_ade = 1,
  802. .xdfar_rw = 1,
  803. .tsu = 1,
  804. .cexcr = 1,
  805. .dual_port = 1,
  806. };
  807. /* SH7734 */
  808. static struct sh_eth_cpu_data sh7734_data = {
  809. .soft_reset = sh_eth_soft_reset_gether,
  810. .chip_reset = sh_eth_chip_reset,
  811. .set_duplex = sh_eth_set_duplex,
  812. .set_rate = sh_eth_set_rate_gether,
  813. .register_type = SH_ETH_REG_GIGABIT,
  814. .edtrr_trns = EDTRR_TRNS_GETHER,
  815. .ecsr_value = ECSR_ICD | ECSR_MPD,
  816. .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
  817. .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
  818. EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
  819. EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
  820. EESIPR_DLCIP | EESIPR_CDIP | EESIPR_TROIP |
  821. EESIPR_RMAFIP | EESIPR_CEEFIP | EESIPR_CELFIP |
  822. EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
  823. EESIPR_PREIP | EESIPR_CERFIP,
  824. .tx_check = EESR_TC1 | EESR_FTC,
  825. .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
  826. EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
  827. EESR_TDE,
  828. .apr = 1,
  829. .mpr = 1,
  830. .tpauser = 1,
  831. .bculr = 1,
  832. .hw_swap = 1,
  833. .no_trimd = 1,
  834. .no_ade = 1,
  835. .xdfar_rw = 1,
  836. .tsu = 1,
  837. .hw_checksum = 1,
  838. .select_mii = 1,
  839. .magic = 1,
  840. .cexcr = 1,
  841. };
  842. /* SH7763 */
  843. static struct sh_eth_cpu_data sh7763_data = {
  844. .soft_reset = sh_eth_soft_reset_gether,
  845. .chip_reset = sh_eth_chip_reset,
  846. .set_duplex = sh_eth_set_duplex,
  847. .set_rate = sh_eth_set_rate_gether,
  848. .register_type = SH_ETH_REG_GIGABIT,
  849. .edtrr_trns = EDTRR_TRNS_GETHER,
  850. .ecsr_value = ECSR_ICD | ECSR_MPD,
  851. .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
  852. .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
  853. EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
  854. EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
  855. EESIPR_DLCIP | EESIPR_CDIP | EESIPR_TROIP |
  856. EESIPR_RMAFIP | EESIPR_CEEFIP | EESIPR_CELFIP |
  857. EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
  858. EESIPR_PREIP | EESIPR_CERFIP,
  859. .tx_check = EESR_TC1 | EESR_FTC,
  860. .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
  861. EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
  862. .apr = 1,
  863. .mpr = 1,
  864. .tpauser = 1,
  865. .bculr = 1,
  866. .hw_swap = 1,
  867. .no_trimd = 1,
  868. .no_ade = 1,
  869. .xdfar_rw = 1,
  870. .tsu = 1,
  871. .irq_flags = IRQF_SHARED,
  872. .magic = 1,
  873. .cexcr = 1,
  874. .dual_port = 1,
  875. };
  876. static struct sh_eth_cpu_data sh7619_data = {
  877. .soft_reset = sh_eth_soft_reset,
  878. .register_type = SH_ETH_REG_FAST_SH3_SH2,
  879. .edtrr_trns = EDTRR_TRNS_ETHER,
  880. .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
  881. EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
  882. EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
  883. 0x0000f000 | EESIPR_CNDIP | EESIPR_DLCIP |
  884. EESIPR_CDIP | EESIPR_TROIP | EESIPR_RMAFIP |
  885. EESIPR_CEEFIP | EESIPR_CELFIP |
  886. EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
  887. EESIPR_PREIP | EESIPR_CERFIP,
  888. .apr = 1,
  889. .mpr = 1,
  890. .tpauser = 1,
  891. .hw_swap = 1,
  892. };
  893. static struct sh_eth_cpu_data sh771x_data = {
  894. .soft_reset = sh_eth_soft_reset,
  895. .register_type = SH_ETH_REG_FAST_SH3_SH2,
  896. .edtrr_trns = EDTRR_TRNS_ETHER,
  897. .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
  898. EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
  899. EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
  900. 0x0000f000 | EESIPR_CNDIP | EESIPR_DLCIP |
  901. EESIPR_CDIP | EESIPR_TROIP | EESIPR_RMAFIP |
  902. EESIPR_CEEFIP | EESIPR_CELFIP |
  903. EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
  904. EESIPR_PREIP | EESIPR_CERFIP,
  905. .tsu = 1,
  906. .dual_port = 1,
  907. };
  908. static void sh_eth_set_default_cpu_data(struct sh_eth_cpu_data *cd)
  909. {
  910. if (!cd->ecsr_value)
  911. cd->ecsr_value = DEFAULT_ECSR_INIT;
  912. if (!cd->ecsipr_value)
  913. cd->ecsipr_value = DEFAULT_ECSIPR_INIT;
  914. if (!cd->fcftr_value)
  915. cd->fcftr_value = DEFAULT_FIFO_F_D_RFF |
  916. DEFAULT_FIFO_F_D_RFD;
  917. if (!cd->fdr_value)
  918. cd->fdr_value = DEFAULT_FDR_INIT;
  919. if (!cd->tx_check)
  920. cd->tx_check = DEFAULT_TX_CHECK;
  921. if (!cd->eesr_err_check)
  922. cd->eesr_err_check = DEFAULT_EESR_ERR_CHECK;
  923. if (!cd->trscer_err_mask)
  924. cd->trscer_err_mask = DEFAULT_TRSCER_ERR_MASK;
  925. }
  926. static void sh_eth_set_receive_align(struct sk_buff *skb)
  927. {
  928. uintptr_t reserve = (uintptr_t)skb->data & (SH_ETH_RX_ALIGN - 1);
  929. if (reserve)
  930. skb_reserve(skb, SH_ETH_RX_ALIGN - reserve);
  931. }
  932. /* Program the hardware MAC address from dev->dev_addr. */
  933. static void update_mac_address(struct net_device *ndev)
  934. {
  935. sh_eth_write(ndev,
  936. (ndev->dev_addr[0] << 24) | (ndev->dev_addr[1] << 16) |
  937. (ndev->dev_addr[2] << 8) | (ndev->dev_addr[3]), MAHR);
  938. sh_eth_write(ndev,
  939. (ndev->dev_addr[4] << 8) | (ndev->dev_addr[5]), MALR);
  940. }
  941. /* Get MAC address from SuperH MAC address register
  942. *
  943. * SuperH's Ethernet device doesn't have 'ROM' to MAC address.
  944. * This driver get MAC address that use by bootloader(U-boot or sh-ipl+g).
  945. * When you want use this device, you must set MAC address in bootloader.
  946. *
  947. */
  948. static void read_mac_address(struct net_device *ndev, unsigned char *mac)
  949. {
  950. if (mac[0] || mac[1] || mac[2] || mac[3] || mac[4] || mac[5]) {
  951. memcpy(ndev->dev_addr, mac, ETH_ALEN);
  952. } else {
  953. u32 mahr = sh_eth_read(ndev, MAHR);
  954. u32 malr = sh_eth_read(ndev, MALR);
  955. ndev->dev_addr[0] = (mahr >> 24) & 0xFF;
  956. ndev->dev_addr[1] = (mahr >> 16) & 0xFF;
  957. ndev->dev_addr[2] = (mahr >> 8) & 0xFF;
  958. ndev->dev_addr[3] = (mahr >> 0) & 0xFF;
  959. ndev->dev_addr[4] = (malr >> 8) & 0xFF;
  960. ndev->dev_addr[5] = (malr >> 0) & 0xFF;
  961. }
  962. }
  963. struct bb_info {
  964. void (*set_gate)(void *addr);
  965. struct mdiobb_ctrl ctrl;
  966. void *addr;
  967. };
  968. static void sh_mdio_ctrl(struct mdiobb_ctrl *ctrl, u32 mask, int set)
  969. {
  970. struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
  971. u32 pir;
  972. if (bitbang->set_gate)
  973. bitbang->set_gate(bitbang->addr);
  974. pir = ioread32(bitbang->addr);
  975. if (set)
  976. pir |= mask;
  977. else
  978. pir &= ~mask;
  979. iowrite32(pir, bitbang->addr);
  980. }
  981. /* Data I/O pin control */
  982. static void sh_mmd_ctrl(struct mdiobb_ctrl *ctrl, int bit)
  983. {
  984. sh_mdio_ctrl(ctrl, PIR_MMD, bit);
  985. }
  986. /* Set bit data*/
  987. static void sh_set_mdio(struct mdiobb_ctrl *ctrl, int bit)
  988. {
  989. sh_mdio_ctrl(ctrl, PIR_MDO, bit);
  990. }
  991. /* Get bit data*/
  992. static int sh_get_mdio(struct mdiobb_ctrl *ctrl)
  993. {
  994. struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
  995. if (bitbang->set_gate)
  996. bitbang->set_gate(bitbang->addr);
  997. return (ioread32(bitbang->addr) & PIR_MDI) != 0;
  998. }
  999. /* MDC pin control */
  1000. static void sh_mdc_ctrl(struct mdiobb_ctrl *ctrl, int bit)
  1001. {
  1002. sh_mdio_ctrl(ctrl, PIR_MDC, bit);
  1003. }
  1004. /* mdio bus control struct */
  1005. static struct mdiobb_ops bb_ops = {
  1006. .owner = THIS_MODULE,
  1007. .set_mdc = sh_mdc_ctrl,
  1008. .set_mdio_dir = sh_mmd_ctrl,
  1009. .set_mdio_data = sh_set_mdio,
  1010. .get_mdio_data = sh_get_mdio,
  1011. };
  1012. /* free Tx skb function */
  1013. static int sh_eth_tx_free(struct net_device *ndev, bool sent_only)
  1014. {
  1015. struct sh_eth_private *mdp = netdev_priv(ndev);
  1016. struct sh_eth_txdesc *txdesc;
  1017. int free_num = 0;
  1018. int entry;
  1019. bool sent;
  1020. for (; mdp->cur_tx - mdp->dirty_tx > 0; mdp->dirty_tx++) {
  1021. entry = mdp->dirty_tx % mdp->num_tx_ring;
  1022. txdesc = &mdp->tx_ring[entry];
  1023. sent = !(txdesc->status & cpu_to_le32(TD_TACT));
  1024. if (sent_only && !sent)
  1025. break;
  1026. /* TACT bit must be checked before all the following reads */
  1027. dma_rmb();
  1028. netif_info(mdp, tx_done, ndev,
  1029. "tx entry %d status 0x%08x\n",
  1030. entry, le32_to_cpu(txdesc->status));
  1031. /* Free the original skb. */
  1032. if (mdp->tx_skbuff[entry]) {
  1033. dma_unmap_single(&mdp->pdev->dev,
  1034. le32_to_cpu(txdesc->addr),
  1035. le32_to_cpu(txdesc->len) >> 16,
  1036. DMA_TO_DEVICE);
  1037. dev_kfree_skb_irq(mdp->tx_skbuff[entry]);
  1038. mdp->tx_skbuff[entry] = NULL;
  1039. free_num++;
  1040. }
  1041. txdesc->status = cpu_to_le32(TD_TFP);
  1042. if (entry >= mdp->num_tx_ring - 1)
  1043. txdesc->status |= cpu_to_le32(TD_TDLE);
  1044. if (sent) {
  1045. ndev->stats.tx_packets++;
  1046. ndev->stats.tx_bytes += le32_to_cpu(txdesc->len) >> 16;
  1047. }
  1048. }
  1049. return free_num;
  1050. }
  1051. /* free skb and descriptor buffer */
  1052. static void sh_eth_ring_free(struct net_device *ndev)
  1053. {
  1054. struct sh_eth_private *mdp = netdev_priv(ndev);
  1055. int ringsize, i;
  1056. if (mdp->rx_ring) {
  1057. for (i = 0; i < mdp->num_rx_ring; i++) {
  1058. if (mdp->rx_skbuff[i]) {
  1059. struct sh_eth_rxdesc *rxdesc = &mdp->rx_ring[i];
  1060. dma_unmap_single(&mdp->pdev->dev,
  1061. le32_to_cpu(rxdesc->addr),
  1062. ALIGN(mdp->rx_buf_sz, 32),
  1063. DMA_FROM_DEVICE);
  1064. }
  1065. }
  1066. ringsize = sizeof(struct sh_eth_rxdesc) * mdp->num_rx_ring;
  1067. dma_free_coherent(&mdp->pdev->dev, ringsize, mdp->rx_ring,
  1068. mdp->rx_desc_dma);
  1069. mdp->rx_ring = NULL;
  1070. }
  1071. /* Free Rx skb ringbuffer */
  1072. if (mdp->rx_skbuff) {
  1073. for (i = 0; i < mdp->num_rx_ring; i++)
  1074. dev_kfree_skb(mdp->rx_skbuff[i]);
  1075. }
  1076. kfree(mdp->rx_skbuff);
  1077. mdp->rx_skbuff = NULL;
  1078. if (mdp->tx_ring) {
  1079. sh_eth_tx_free(ndev, false);
  1080. ringsize = sizeof(struct sh_eth_txdesc) * mdp->num_tx_ring;
  1081. dma_free_coherent(&mdp->pdev->dev, ringsize, mdp->tx_ring,
  1082. mdp->tx_desc_dma);
  1083. mdp->tx_ring = NULL;
  1084. }
  1085. /* Free Tx skb ringbuffer */
  1086. kfree(mdp->tx_skbuff);
  1087. mdp->tx_skbuff = NULL;
  1088. }
  1089. /* format skb and descriptor buffer */
  1090. static void sh_eth_ring_format(struct net_device *ndev)
  1091. {
  1092. struct sh_eth_private *mdp = netdev_priv(ndev);
  1093. int i;
  1094. struct sk_buff *skb;
  1095. struct sh_eth_rxdesc *rxdesc = NULL;
  1096. struct sh_eth_txdesc *txdesc = NULL;
  1097. int rx_ringsize = sizeof(*rxdesc) * mdp->num_rx_ring;
  1098. int tx_ringsize = sizeof(*txdesc) * mdp->num_tx_ring;
  1099. int skbuff_size = mdp->rx_buf_sz + SH_ETH_RX_ALIGN + 32 - 1;
  1100. dma_addr_t dma_addr;
  1101. u32 buf_len;
  1102. mdp->cur_rx = 0;
  1103. mdp->cur_tx = 0;
  1104. mdp->dirty_rx = 0;
  1105. mdp->dirty_tx = 0;
  1106. memset(mdp->rx_ring, 0, rx_ringsize);
  1107. /* build Rx ring buffer */
  1108. for (i = 0; i < mdp->num_rx_ring; i++) {
  1109. /* skb */
  1110. mdp->rx_skbuff[i] = NULL;
  1111. skb = netdev_alloc_skb(ndev, skbuff_size);
  1112. if (skb == NULL)
  1113. break;
  1114. sh_eth_set_receive_align(skb);
  1115. /* The size of the buffer is a multiple of 32 bytes. */
  1116. buf_len = ALIGN(mdp->rx_buf_sz, 32);
  1117. dma_addr = dma_map_single(&mdp->pdev->dev, skb->data, buf_len,
  1118. DMA_FROM_DEVICE);
  1119. if (dma_mapping_error(&mdp->pdev->dev, dma_addr)) {
  1120. kfree_skb(skb);
  1121. break;
  1122. }
  1123. mdp->rx_skbuff[i] = skb;
  1124. /* RX descriptor */
  1125. rxdesc = &mdp->rx_ring[i];
  1126. rxdesc->len = cpu_to_le32(buf_len << 16);
  1127. rxdesc->addr = cpu_to_le32(dma_addr);
  1128. rxdesc->status = cpu_to_le32(RD_RACT | RD_RFP);
  1129. /* Rx descriptor address set */
  1130. if (i == 0) {
  1131. sh_eth_write(ndev, mdp->rx_desc_dma, RDLAR);
  1132. if (mdp->cd->xdfar_rw)
  1133. sh_eth_write(ndev, mdp->rx_desc_dma, RDFAR);
  1134. }
  1135. }
  1136. mdp->dirty_rx = (u32) (i - mdp->num_rx_ring);
  1137. /* Mark the last entry as wrapping the ring. */
  1138. if (rxdesc)
  1139. rxdesc->status |= cpu_to_le32(RD_RDLE);
  1140. memset(mdp->tx_ring, 0, tx_ringsize);
  1141. /* build Tx ring buffer */
  1142. for (i = 0; i < mdp->num_tx_ring; i++) {
  1143. mdp->tx_skbuff[i] = NULL;
  1144. txdesc = &mdp->tx_ring[i];
  1145. txdesc->status = cpu_to_le32(TD_TFP);
  1146. txdesc->len = cpu_to_le32(0);
  1147. if (i == 0) {
  1148. /* Tx descriptor address set */
  1149. sh_eth_write(ndev, mdp->tx_desc_dma, TDLAR);
  1150. if (mdp->cd->xdfar_rw)
  1151. sh_eth_write(ndev, mdp->tx_desc_dma, TDFAR);
  1152. }
  1153. }
  1154. txdesc->status |= cpu_to_le32(TD_TDLE);
  1155. }
  1156. /* Get skb and descriptor buffer */
  1157. static int sh_eth_ring_init(struct net_device *ndev)
  1158. {
  1159. struct sh_eth_private *mdp = netdev_priv(ndev);
  1160. int rx_ringsize, tx_ringsize;
  1161. /* +26 gets the maximum ethernet encapsulation, +7 & ~7 because the
  1162. * card needs room to do 8 byte alignment, +2 so we can reserve
  1163. * the first 2 bytes, and +16 gets room for the status word from the
  1164. * card.
  1165. */
  1166. mdp->rx_buf_sz = (ndev->mtu <= 1492 ? PKT_BUF_SZ :
  1167. (((ndev->mtu + 26 + 7) & ~7) + 2 + 16));
  1168. if (mdp->cd->rpadir)
  1169. mdp->rx_buf_sz += NET_IP_ALIGN;
  1170. /* Allocate RX and TX skb rings */
  1171. mdp->rx_skbuff = kcalloc(mdp->num_rx_ring, sizeof(*mdp->rx_skbuff),
  1172. GFP_KERNEL);
  1173. if (!mdp->rx_skbuff)
  1174. return -ENOMEM;
  1175. mdp->tx_skbuff = kcalloc(mdp->num_tx_ring, sizeof(*mdp->tx_skbuff),
  1176. GFP_KERNEL);
  1177. if (!mdp->tx_skbuff)
  1178. goto ring_free;
  1179. /* Allocate all Rx descriptors. */
  1180. rx_ringsize = sizeof(struct sh_eth_rxdesc) * mdp->num_rx_ring;
  1181. mdp->rx_ring = dma_alloc_coherent(&mdp->pdev->dev, rx_ringsize,
  1182. &mdp->rx_desc_dma, GFP_KERNEL);
  1183. if (!mdp->rx_ring)
  1184. goto ring_free;
  1185. mdp->dirty_rx = 0;
  1186. /* Allocate all Tx descriptors. */
  1187. tx_ringsize = sizeof(struct sh_eth_txdesc) * mdp->num_tx_ring;
  1188. mdp->tx_ring = dma_alloc_coherent(&mdp->pdev->dev, tx_ringsize,
  1189. &mdp->tx_desc_dma, GFP_KERNEL);
  1190. if (!mdp->tx_ring)
  1191. goto ring_free;
  1192. return 0;
  1193. ring_free:
  1194. /* Free Rx and Tx skb ring buffer and DMA buffer */
  1195. sh_eth_ring_free(ndev);
  1196. return -ENOMEM;
  1197. }
  1198. static int sh_eth_dev_init(struct net_device *ndev)
  1199. {
  1200. struct sh_eth_private *mdp = netdev_priv(ndev);
  1201. int ret;
  1202. /* Soft Reset */
  1203. ret = mdp->cd->soft_reset(ndev);
  1204. if (ret)
  1205. return ret;
  1206. if (mdp->cd->rmiimode)
  1207. sh_eth_write(ndev, 0x1, RMIIMODE);
  1208. /* Descriptor format */
  1209. sh_eth_ring_format(ndev);
  1210. if (mdp->cd->rpadir)
  1211. sh_eth_write(ndev, mdp->cd->rpadir_value, RPADIR);
  1212. /* all sh_eth int mask */
  1213. sh_eth_write(ndev, 0, EESIPR);
  1214. #if defined(__LITTLE_ENDIAN)
  1215. if (mdp->cd->hw_swap)
  1216. sh_eth_write(ndev, EDMR_EL, EDMR);
  1217. else
  1218. #endif
  1219. sh_eth_write(ndev, 0, EDMR);
  1220. /* FIFO size set */
  1221. sh_eth_write(ndev, mdp->cd->fdr_value, FDR);
  1222. sh_eth_write(ndev, 0, TFTR);
  1223. /* Frame recv control (enable multiple-packets per rx irq) */
  1224. sh_eth_write(ndev, RMCR_RNC, RMCR);
  1225. sh_eth_write(ndev, mdp->cd->trscer_err_mask, TRSCER);
  1226. if (mdp->cd->bculr)
  1227. sh_eth_write(ndev, 0x800, BCULR); /* Burst sycle set */
  1228. sh_eth_write(ndev, mdp->cd->fcftr_value, FCFTR);
  1229. if (!mdp->cd->no_trimd)
  1230. sh_eth_write(ndev, 0, TRIMD);
  1231. /* Recv frame limit set register */
  1232. sh_eth_write(ndev, ndev->mtu + ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN,
  1233. RFLR);
  1234. sh_eth_modify(ndev, EESR, 0, 0);
  1235. mdp->irq_enabled = true;
  1236. sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
  1237. /* PAUSE Prohibition */
  1238. sh_eth_write(ndev, ECMR_ZPF | (mdp->duplex ? ECMR_DM : 0) |
  1239. ECMR_TE | ECMR_RE, ECMR);
  1240. if (mdp->cd->set_rate)
  1241. mdp->cd->set_rate(ndev);
  1242. /* E-MAC Status Register clear */
  1243. sh_eth_write(ndev, mdp->cd->ecsr_value, ECSR);
  1244. /* E-MAC Interrupt Enable register */
  1245. sh_eth_write(ndev, mdp->cd->ecsipr_value, ECSIPR);
  1246. /* Set MAC address */
  1247. update_mac_address(ndev);
  1248. /* mask reset */
  1249. if (mdp->cd->apr)
  1250. sh_eth_write(ndev, APR_AP, APR);
  1251. if (mdp->cd->mpr)
  1252. sh_eth_write(ndev, MPR_MP, MPR);
  1253. if (mdp->cd->tpauser)
  1254. sh_eth_write(ndev, TPAUSER_UNLIMITED, TPAUSER);
  1255. /* Setting the Rx mode will start the Rx process. */
  1256. sh_eth_write(ndev, EDRRR_R, EDRRR);
  1257. return ret;
  1258. }
  1259. static void sh_eth_dev_exit(struct net_device *ndev)
  1260. {
  1261. struct sh_eth_private *mdp = netdev_priv(ndev);
  1262. int i;
  1263. /* Deactivate all TX descriptors, so DMA should stop at next
  1264. * packet boundary if it's currently running
  1265. */
  1266. for (i = 0; i < mdp->num_tx_ring; i++)
  1267. mdp->tx_ring[i].status &= ~cpu_to_le32(TD_TACT);
  1268. /* Disable TX FIFO egress to MAC */
  1269. sh_eth_rcv_snd_disable(ndev);
  1270. /* Stop RX DMA at next packet boundary */
  1271. sh_eth_write(ndev, 0, EDRRR);
  1272. /* Aside from TX DMA, we can't tell when the hardware is
  1273. * really stopped, so we need to reset to make sure.
  1274. * Before doing that, wait for long enough to *probably*
  1275. * finish transmitting the last packet and poll stats.
  1276. */
  1277. msleep(2); /* max frame time at 10 Mbps < 1250 us */
  1278. sh_eth_get_stats(ndev);
  1279. mdp->cd->soft_reset(ndev);
  1280. /* Set MAC address again */
  1281. update_mac_address(ndev);
  1282. }
  1283. /* Packet receive function */
  1284. static int sh_eth_rx(struct net_device *ndev, u32 intr_status, int *quota)
  1285. {
  1286. struct sh_eth_private *mdp = netdev_priv(ndev);
  1287. struct sh_eth_rxdesc *rxdesc;
  1288. int entry = mdp->cur_rx % mdp->num_rx_ring;
  1289. int boguscnt = (mdp->dirty_rx + mdp->num_rx_ring) - mdp->cur_rx;
  1290. int limit;
  1291. struct sk_buff *skb;
  1292. u32 desc_status;
  1293. int skbuff_size = mdp->rx_buf_sz + SH_ETH_RX_ALIGN + 32 - 1;
  1294. dma_addr_t dma_addr;
  1295. u16 pkt_len;
  1296. u32 buf_len;
  1297. boguscnt = min(boguscnt, *quota);
  1298. limit = boguscnt;
  1299. rxdesc = &mdp->rx_ring[entry];
  1300. while (!(rxdesc->status & cpu_to_le32(RD_RACT))) {
  1301. /* RACT bit must be checked before all the following reads */
  1302. dma_rmb();
  1303. desc_status = le32_to_cpu(rxdesc->status);
  1304. pkt_len = le32_to_cpu(rxdesc->len) & RD_RFL;
  1305. if (--boguscnt < 0)
  1306. break;
  1307. netif_info(mdp, rx_status, ndev,
  1308. "rx entry %d status 0x%08x len %d\n",
  1309. entry, desc_status, pkt_len);
  1310. if (!(desc_status & RDFEND))
  1311. ndev->stats.rx_length_errors++;
  1312. /* In case of almost all GETHER/ETHERs, the Receive Frame State
  1313. * (RFS) bits in the Receive Descriptor 0 are from bit 9 to
  1314. * bit 0. However, in case of the R8A7740 and R7S72100
  1315. * the RFS bits are from bit 25 to bit 16. So, the
  1316. * driver needs right shifting by 16.
  1317. */
  1318. if (mdp->cd->hw_checksum)
  1319. desc_status >>= 16;
  1320. skb = mdp->rx_skbuff[entry];
  1321. if (desc_status & (RD_RFS1 | RD_RFS2 | RD_RFS3 | RD_RFS4 |
  1322. RD_RFS5 | RD_RFS6 | RD_RFS10)) {
  1323. ndev->stats.rx_errors++;
  1324. if (desc_status & RD_RFS1)
  1325. ndev->stats.rx_crc_errors++;
  1326. if (desc_status & RD_RFS2)
  1327. ndev->stats.rx_frame_errors++;
  1328. if (desc_status & RD_RFS3)
  1329. ndev->stats.rx_length_errors++;
  1330. if (desc_status & RD_RFS4)
  1331. ndev->stats.rx_length_errors++;
  1332. if (desc_status & RD_RFS6)
  1333. ndev->stats.rx_missed_errors++;
  1334. if (desc_status & RD_RFS10)
  1335. ndev->stats.rx_over_errors++;
  1336. } else if (skb) {
  1337. dma_addr = le32_to_cpu(rxdesc->addr);
  1338. if (!mdp->cd->hw_swap)
  1339. sh_eth_soft_swap(
  1340. phys_to_virt(ALIGN(dma_addr, 4)),
  1341. pkt_len + 2);
  1342. mdp->rx_skbuff[entry] = NULL;
  1343. if (mdp->cd->rpadir)
  1344. skb_reserve(skb, NET_IP_ALIGN);
  1345. dma_unmap_single(&mdp->pdev->dev, dma_addr,
  1346. ALIGN(mdp->rx_buf_sz, 32),
  1347. DMA_FROM_DEVICE);
  1348. skb_put(skb, pkt_len);
  1349. skb->protocol = eth_type_trans(skb, ndev);
  1350. netif_receive_skb(skb);
  1351. ndev->stats.rx_packets++;
  1352. ndev->stats.rx_bytes += pkt_len;
  1353. if (desc_status & RD_RFS8)
  1354. ndev->stats.multicast++;
  1355. }
  1356. entry = (++mdp->cur_rx) % mdp->num_rx_ring;
  1357. rxdesc = &mdp->rx_ring[entry];
  1358. }
  1359. /* Refill the Rx ring buffers. */
  1360. for (; mdp->cur_rx - mdp->dirty_rx > 0; mdp->dirty_rx++) {
  1361. entry = mdp->dirty_rx % mdp->num_rx_ring;
  1362. rxdesc = &mdp->rx_ring[entry];
  1363. /* The size of the buffer is 32 byte boundary. */
  1364. buf_len = ALIGN(mdp->rx_buf_sz, 32);
  1365. rxdesc->len = cpu_to_le32(buf_len << 16);
  1366. if (mdp->rx_skbuff[entry] == NULL) {
  1367. skb = netdev_alloc_skb(ndev, skbuff_size);
  1368. if (skb == NULL)
  1369. break; /* Better luck next round. */
  1370. sh_eth_set_receive_align(skb);
  1371. dma_addr = dma_map_single(&mdp->pdev->dev, skb->data,
  1372. buf_len, DMA_FROM_DEVICE);
  1373. if (dma_mapping_error(&mdp->pdev->dev, dma_addr)) {
  1374. kfree_skb(skb);
  1375. break;
  1376. }
  1377. mdp->rx_skbuff[entry] = skb;
  1378. skb_checksum_none_assert(skb);
  1379. rxdesc->addr = cpu_to_le32(dma_addr);
  1380. }
  1381. dma_wmb(); /* RACT bit must be set after all the above writes */
  1382. if (entry >= mdp->num_rx_ring - 1)
  1383. rxdesc->status |=
  1384. cpu_to_le32(RD_RACT | RD_RFP | RD_RDLE);
  1385. else
  1386. rxdesc->status |= cpu_to_le32(RD_RACT | RD_RFP);
  1387. }
  1388. /* Restart Rx engine if stopped. */
  1389. /* If we don't need to check status, don't. -KDU */
  1390. if (!(sh_eth_read(ndev, EDRRR) & EDRRR_R)) {
  1391. /* fix the values for the next receiving if RDE is set */
  1392. if (intr_status & EESR_RDE && !mdp->cd->no_xdfar) {
  1393. u32 count = (sh_eth_read(ndev, RDFAR) -
  1394. sh_eth_read(ndev, RDLAR)) >> 4;
  1395. mdp->cur_rx = count;
  1396. mdp->dirty_rx = count;
  1397. }
  1398. sh_eth_write(ndev, EDRRR_R, EDRRR);
  1399. }
  1400. *quota -= limit - boguscnt - 1;
  1401. return *quota <= 0;
  1402. }
  1403. static void sh_eth_rcv_snd_disable(struct net_device *ndev)
  1404. {
  1405. /* disable tx and rx */
  1406. sh_eth_modify(ndev, ECMR, ECMR_RE | ECMR_TE, 0);
  1407. }
  1408. static void sh_eth_rcv_snd_enable(struct net_device *ndev)
  1409. {
  1410. /* enable tx and rx */
  1411. sh_eth_modify(ndev, ECMR, ECMR_RE | ECMR_TE, ECMR_RE | ECMR_TE);
  1412. }
  1413. /* E-MAC interrupt handler */
  1414. static void sh_eth_emac_interrupt(struct net_device *ndev)
  1415. {
  1416. struct sh_eth_private *mdp = netdev_priv(ndev);
  1417. u32 felic_stat;
  1418. u32 link_stat;
  1419. felic_stat = sh_eth_read(ndev, ECSR) & sh_eth_read(ndev, ECSIPR);
  1420. sh_eth_write(ndev, felic_stat, ECSR); /* clear int */
  1421. if (felic_stat & ECSR_ICD)
  1422. ndev->stats.tx_carrier_errors++;
  1423. if (felic_stat & ECSR_MPD)
  1424. pm_wakeup_event(&mdp->pdev->dev, 0);
  1425. if (felic_stat & ECSR_LCHNG) {
  1426. /* Link Changed */
  1427. if (mdp->cd->no_psr || mdp->no_ether_link)
  1428. return;
  1429. link_stat = sh_eth_read(ndev, PSR);
  1430. if (mdp->ether_link_active_low)
  1431. link_stat = ~link_stat;
  1432. if (!(link_stat & PHY_ST_LINK)) {
  1433. sh_eth_rcv_snd_disable(ndev);
  1434. } else {
  1435. /* Link Up */
  1436. sh_eth_modify(ndev, EESIPR, EESIPR_ECIIP, 0);
  1437. /* clear int */
  1438. sh_eth_modify(ndev, ECSR, 0, 0);
  1439. sh_eth_modify(ndev, EESIPR, EESIPR_ECIIP, EESIPR_ECIIP);
  1440. /* enable tx and rx */
  1441. sh_eth_rcv_snd_enable(ndev);
  1442. }
  1443. }
  1444. }
  1445. /* error control function */
  1446. static void sh_eth_error(struct net_device *ndev, u32 intr_status)
  1447. {
  1448. struct sh_eth_private *mdp = netdev_priv(ndev);
  1449. u32 mask;
  1450. if (intr_status & EESR_TWB) {
  1451. /* Unused write back interrupt */
  1452. if (intr_status & EESR_TABT) { /* Transmit Abort int */
  1453. ndev->stats.tx_aborted_errors++;
  1454. netif_err(mdp, tx_err, ndev, "Transmit Abort\n");
  1455. }
  1456. }
  1457. if (intr_status & EESR_RABT) {
  1458. /* Receive Abort int */
  1459. if (intr_status & EESR_RFRMER) {
  1460. /* Receive Frame Overflow int */
  1461. ndev->stats.rx_frame_errors++;
  1462. }
  1463. }
  1464. if (intr_status & EESR_TDE) {
  1465. /* Transmit Descriptor Empty int */
  1466. ndev->stats.tx_fifo_errors++;
  1467. netif_err(mdp, tx_err, ndev, "Transmit Descriptor Empty\n");
  1468. }
  1469. if (intr_status & EESR_TFE) {
  1470. /* FIFO under flow */
  1471. ndev->stats.tx_fifo_errors++;
  1472. netif_err(mdp, tx_err, ndev, "Transmit FIFO Under flow\n");
  1473. }
  1474. if (intr_status & EESR_RDE) {
  1475. /* Receive Descriptor Empty int */
  1476. ndev->stats.rx_over_errors++;
  1477. }
  1478. if (intr_status & EESR_RFE) {
  1479. /* Receive FIFO Overflow int */
  1480. ndev->stats.rx_fifo_errors++;
  1481. }
  1482. if (!mdp->cd->no_ade && (intr_status & EESR_ADE)) {
  1483. /* Address Error */
  1484. ndev->stats.tx_fifo_errors++;
  1485. netif_err(mdp, tx_err, ndev, "Address Error\n");
  1486. }
  1487. mask = EESR_TWB | EESR_TABT | EESR_ADE | EESR_TDE | EESR_TFE;
  1488. if (mdp->cd->no_ade)
  1489. mask &= ~EESR_ADE;
  1490. if (intr_status & mask) {
  1491. /* Tx error */
  1492. u32 edtrr = sh_eth_read(ndev, EDTRR);
  1493. /* dmesg */
  1494. netdev_err(ndev, "TX error. status=%8.8x cur_tx=%8.8x dirty_tx=%8.8x state=%8.8x EDTRR=%8.8x.\n",
  1495. intr_status, mdp->cur_tx, mdp->dirty_tx,
  1496. (u32)ndev->state, edtrr);
  1497. /* dirty buffer free */
  1498. sh_eth_tx_free(ndev, true);
  1499. /* SH7712 BUG */
  1500. if (edtrr ^ mdp->cd->edtrr_trns) {
  1501. /* tx dma start */
  1502. sh_eth_write(ndev, mdp->cd->edtrr_trns, EDTRR);
  1503. }
  1504. /* wakeup */
  1505. netif_wake_queue(ndev);
  1506. }
  1507. }
  1508. static irqreturn_t sh_eth_interrupt(int irq, void *netdev)
  1509. {
  1510. struct net_device *ndev = netdev;
  1511. struct sh_eth_private *mdp = netdev_priv(ndev);
  1512. struct sh_eth_cpu_data *cd = mdp->cd;
  1513. irqreturn_t ret = IRQ_NONE;
  1514. u32 intr_status, intr_enable;
  1515. spin_lock(&mdp->lock);
  1516. /* Get interrupt status */
  1517. intr_status = sh_eth_read(ndev, EESR);
  1518. /* Mask it with the interrupt mask, forcing ECI interrupt to be always
  1519. * enabled since it's the one that comes thru regardless of the mask,
  1520. * and we need to fully handle it in sh_eth_emac_interrupt() in order
  1521. * to quench it as it doesn't get cleared by just writing 1 to the ECI
  1522. * bit...
  1523. */
  1524. intr_enable = sh_eth_read(ndev, EESIPR);
  1525. intr_status &= intr_enable | EESIPR_ECIIP;
  1526. if (intr_status & (EESR_RX_CHECK | cd->tx_check | EESR_ECI |
  1527. cd->eesr_err_check))
  1528. ret = IRQ_HANDLED;
  1529. else
  1530. goto out;
  1531. if (unlikely(!mdp->irq_enabled)) {
  1532. sh_eth_write(ndev, 0, EESIPR);
  1533. goto out;
  1534. }
  1535. if (intr_status & EESR_RX_CHECK) {
  1536. if (napi_schedule_prep(&mdp->napi)) {
  1537. /* Mask Rx interrupts */
  1538. sh_eth_write(ndev, intr_enable & ~EESR_RX_CHECK,
  1539. EESIPR);
  1540. __napi_schedule(&mdp->napi);
  1541. } else {
  1542. netdev_warn(ndev,
  1543. "ignoring interrupt, status 0x%08x, mask 0x%08x.\n",
  1544. intr_status, intr_enable);
  1545. }
  1546. }
  1547. /* Tx Check */
  1548. if (intr_status & cd->tx_check) {
  1549. /* Clear Tx interrupts */
  1550. sh_eth_write(ndev, intr_status & cd->tx_check, EESR);
  1551. sh_eth_tx_free(ndev, true);
  1552. netif_wake_queue(ndev);
  1553. }
  1554. /* E-MAC interrupt */
  1555. if (intr_status & EESR_ECI)
  1556. sh_eth_emac_interrupt(ndev);
  1557. if (intr_status & cd->eesr_err_check) {
  1558. /* Clear error interrupts */
  1559. sh_eth_write(ndev, intr_status & cd->eesr_err_check, EESR);
  1560. sh_eth_error(ndev, intr_status);
  1561. }
  1562. out:
  1563. spin_unlock(&mdp->lock);
  1564. return ret;
  1565. }
  1566. static int sh_eth_poll(struct napi_struct *napi, int budget)
  1567. {
  1568. struct sh_eth_private *mdp = container_of(napi, struct sh_eth_private,
  1569. napi);
  1570. struct net_device *ndev = napi->dev;
  1571. int quota = budget;
  1572. u32 intr_status;
  1573. for (;;) {
  1574. intr_status = sh_eth_read(ndev, EESR);
  1575. if (!(intr_status & EESR_RX_CHECK))
  1576. break;
  1577. /* Clear Rx interrupts */
  1578. sh_eth_write(ndev, intr_status & EESR_RX_CHECK, EESR);
  1579. if (sh_eth_rx(ndev, intr_status, &quota))
  1580. goto out;
  1581. }
  1582. napi_complete(napi);
  1583. /* Reenable Rx interrupts */
  1584. if (mdp->irq_enabled)
  1585. sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
  1586. out:
  1587. return budget - quota;
  1588. }
  1589. /* PHY state control function */
  1590. static void sh_eth_adjust_link(struct net_device *ndev)
  1591. {
  1592. struct sh_eth_private *mdp = netdev_priv(ndev);
  1593. struct phy_device *phydev = ndev->phydev;
  1594. int new_state = 0;
  1595. if (phydev->link) {
  1596. if (phydev->duplex != mdp->duplex) {
  1597. new_state = 1;
  1598. mdp->duplex = phydev->duplex;
  1599. if (mdp->cd->set_duplex)
  1600. mdp->cd->set_duplex(ndev);
  1601. }
  1602. if (phydev->speed != mdp->speed) {
  1603. new_state = 1;
  1604. mdp->speed = phydev->speed;
  1605. if (mdp->cd->set_rate)
  1606. mdp->cd->set_rate(ndev);
  1607. }
  1608. if (!mdp->link) {
  1609. sh_eth_modify(ndev, ECMR, ECMR_TXF, 0);
  1610. new_state = 1;
  1611. mdp->link = phydev->link;
  1612. if (mdp->cd->no_psr || mdp->no_ether_link)
  1613. sh_eth_rcv_snd_enable(ndev);
  1614. }
  1615. } else if (mdp->link) {
  1616. new_state = 1;
  1617. mdp->link = 0;
  1618. mdp->speed = 0;
  1619. mdp->duplex = -1;
  1620. if (mdp->cd->no_psr || mdp->no_ether_link)
  1621. sh_eth_rcv_snd_disable(ndev);
  1622. }
  1623. if (new_state && netif_msg_link(mdp))
  1624. phy_print_status(phydev);
  1625. }
  1626. /* PHY init function */
  1627. static int sh_eth_phy_init(struct net_device *ndev)
  1628. {
  1629. struct device_node *np = ndev->dev.parent->of_node;
  1630. struct sh_eth_private *mdp = netdev_priv(ndev);
  1631. struct phy_device *phydev;
  1632. mdp->link = 0;
  1633. mdp->speed = 0;
  1634. mdp->duplex = -1;
  1635. /* Try connect to PHY */
  1636. if (np) {
  1637. struct device_node *pn;
  1638. pn = of_parse_phandle(np, "phy-handle", 0);
  1639. phydev = of_phy_connect(ndev, pn,
  1640. sh_eth_adjust_link, 0,
  1641. mdp->phy_interface);
  1642. of_node_put(pn);
  1643. if (!phydev)
  1644. phydev = ERR_PTR(-ENOENT);
  1645. } else {
  1646. char phy_id[MII_BUS_ID_SIZE + 3];
  1647. snprintf(phy_id, sizeof(phy_id), PHY_ID_FMT,
  1648. mdp->mii_bus->id, mdp->phy_id);
  1649. phydev = phy_connect(ndev, phy_id, sh_eth_adjust_link,
  1650. mdp->phy_interface);
  1651. }
  1652. if (IS_ERR(phydev)) {
  1653. netdev_err(ndev, "failed to connect PHY\n");
  1654. return PTR_ERR(phydev);
  1655. }
  1656. /* mask with MAC supported features */
  1657. if (mdp->cd->register_type != SH_ETH_REG_GIGABIT) {
  1658. int err = phy_set_max_speed(phydev, SPEED_100);
  1659. if (err) {
  1660. netdev_err(ndev, "failed to limit PHY to 100 Mbit/s\n");
  1661. phy_disconnect(phydev);
  1662. return err;
  1663. }
  1664. }
  1665. phy_attached_info(phydev);
  1666. return 0;
  1667. }
  1668. /* PHY control start function */
  1669. static int sh_eth_phy_start(struct net_device *ndev)
  1670. {
  1671. int ret;
  1672. ret = sh_eth_phy_init(ndev);
  1673. if (ret)
  1674. return ret;
  1675. phy_start(ndev->phydev);
  1676. return 0;
  1677. }
  1678. static int sh_eth_get_link_ksettings(struct net_device *ndev,
  1679. struct ethtool_link_ksettings *cmd)
  1680. {
  1681. struct sh_eth_private *mdp = netdev_priv(ndev);
  1682. unsigned long flags;
  1683. if (!ndev->phydev)
  1684. return -ENODEV;
  1685. spin_lock_irqsave(&mdp->lock, flags);
  1686. phy_ethtool_ksettings_get(ndev->phydev, cmd);
  1687. spin_unlock_irqrestore(&mdp->lock, flags);
  1688. return 0;
  1689. }
  1690. static int sh_eth_set_link_ksettings(struct net_device *ndev,
  1691. const struct ethtool_link_ksettings *cmd)
  1692. {
  1693. struct sh_eth_private *mdp = netdev_priv(ndev);
  1694. unsigned long flags;
  1695. int ret;
  1696. if (!ndev->phydev)
  1697. return -ENODEV;
  1698. spin_lock_irqsave(&mdp->lock, flags);
  1699. /* disable tx and rx */
  1700. sh_eth_rcv_snd_disable(ndev);
  1701. ret = phy_ethtool_ksettings_set(ndev->phydev, cmd);
  1702. if (ret)
  1703. goto error_exit;
  1704. if (cmd->base.duplex == DUPLEX_FULL)
  1705. mdp->duplex = 1;
  1706. else
  1707. mdp->duplex = 0;
  1708. if (mdp->cd->set_duplex)
  1709. mdp->cd->set_duplex(ndev);
  1710. error_exit:
  1711. mdelay(1);
  1712. /* enable tx and rx */
  1713. sh_eth_rcv_snd_enable(ndev);
  1714. spin_unlock_irqrestore(&mdp->lock, flags);
  1715. return ret;
  1716. }
  1717. /* If it is ever necessary to increase SH_ETH_REG_DUMP_MAX_REGS, the
  1718. * version must be bumped as well. Just adding registers up to that
  1719. * limit is fine, as long as the existing register indices don't
  1720. * change.
  1721. */
  1722. #define SH_ETH_REG_DUMP_VERSION 1
  1723. #define SH_ETH_REG_DUMP_MAX_REGS 256
  1724. static size_t __sh_eth_get_regs(struct net_device *ndev, u32 *buf)
  1725. {
  1726. struct sh_eth_private *mdp = netdev_priv(ndev);
  1727. struct sh_eth_cpu_data *cd = mdp->cd;
  1728. u32 *valid_map;
  1729. size_t len;
  1730. BUILD_BUG_ON(SH_ETH_MAX_REGISTER_OFFSET > SH_ETH_REG_DUMP_MAX_REGS);
  1731. /* Dump starts with a bitmap that tells ethtool which
  1732. * registers are defined for this chip.
  1733. */
  1734. len = DIV_ROUND_UP(SH_ETH_REG_DUMP_MAX_REGS, 32);
  1735. if (buf) {
  1736. valid_map = buf;
  1737. buf += len;
  1738. } else {
  1739. valid_map = NULL;
  1740. }
  1741. /* Add a register to the dump, if it has a defined offset.
  1742. * This automatically skips most undefined registers, but for
  1743. * some it is also necessary to check a capability flag in
  1744. * struct sh_eth_cpu_data.
  1745. */
  1746. #define mark_reg_valid(reg) valid_map[reg / 32] |= 1U << (reg % 32)
  1747. #define add_reg_from(reg, read_expr) do { \
  1748. if (mdp->reg_offset[reg] != SH_ETH_OFFSET_INVALID) { \
  1749. if (buf) { \
  1750. mark_reg_valid(reg); \
  1751. *buf++ = read_expr; \
  1752. } \
  1753. ++len; \
  1754. } \
  1755. } while (0)
  1756. #define add_reg(reg) add_reg_from(reg, sh_eth_read(ndev, reg))
  1757. #define add_tsu_reg(reg) add_reg_from(reg, sh_eth_tsu_read(mdp, reg))
  1758. add_reg(EDSR);
  1759. add_reg(EDMR);
  1760. add_reg(EDTRR);
  1761. add_reg(EDRRR);
  1762. add_reg(EESR);
  1763. add_reg(EESIPR);
  1764. add_reg(TDLAR);
  1765. add_reg(TDFAR);
  1766. add_reg(TDFXR);
  1767. add_reg(TDFFR);
  1768. add_reg(RDLAR);
  1769. add_reg(RDFAR);
  1770. add_reg(RDFXR);
  1771. add_reg(RDFFR);
  1772. add_reg(TRSCER);
  1773. add_reg(RMFCR);
  1774. add_reg(TFTR);
  1775. add_reg(FDR);
  1776. add_reg(RMCR);
  1777. add_reg(TFUCR);
  1778. add_reg(RFOCR);
  1779. if (cd->rmiimode)
  1780. add_reg(RMIIMODE);
  1781. add_reg(FCFTR);
  1782. if (cd->rpadir)
  1783. add_reg(RPADIR);
  1784. if (!cd->no_trimd)
  1785. add_reg(TRIMD);
  1786. add_reg(ECMR);
  1787. add_reg(ECSR);
  1788. add_reg(ECSIPR);
  1789. add_reg(PIR);
  1790. if (!cd->no_psr)
  1791. add_reg(PSR);
  1792. add_reg(RDMLR);
  1793. add_reg(RFLR);
  1794. add_reg(IPGR);
  1795. if (cd->apr)
  1796. add_reg(APR);
  1797. if (cd->mpr)
  1798. add_reg(MPR);
  1799. add_reg(RFCR);
  1800. add_reg(RFCF);
  1801. if (cd->tpauser)
  1802. add_reg(TPAUSER);
  1803. add_reg(TPAUSECR);
  1804. add_reg(GECMR);
  1805. if (cd->bculr)
  1806. add_reg(BCULR);
  1807. add_reg(MAHR);
  1808. add_reg(MALR);
  1809. add_reg(TROCR);
  1810. add_reg(CDCR);
  1811. add_reg(LCCR);
  1812. add_reg(CNDCR);
  1813. add_reg(CEFCR);
  1814. add_reg(FRECR);
  1815. add_reg(TSFRCR);
  1816. add_reg(TLFRCR);
  1817. add_reg(CERCR);
  1818. add_reg(CEECR);
  1819. add_reg(MAFCR);
  1820. if (cd->rtrate)
  1821. add_reg(RTRATE);
  1822. if (cd->hw_checksum)
  1823. add_reg(CSMR);
  1824. if (cd->select_mii)
  1825. add_reg(RMII_MII);
  1826. if (cd->tsu) {
  1827. add_tsu_reg(ARSTR);
  1828. add_tsu_reg(TSU_CTRST);
  1829. add_tsu_reg(TSU_FWEN0);
  1830. add_tsu_reg(TSU_FWEN1);
  1831. add_tsu_reg(TSU_FCM);
  1832. add_tsu_reg(TSU_BSYSL0);
  1833. add_tsu_reg(TSU_BSYSL1);
  1834. add_tsu_reg(TSU_PRISL0);
  1835. add_tsu_reg(TSU_PRISL1);
  1836. add_tsu_reg(TSU_FWSL0);
  1837. add_tsu_reg(TSU_FWSL1);
  1838. add_tsu_reg(TSU_FWSLC);
  1839. add_tsu_reg(TSU_QTAGM0);
  1840. add_tsu_reg(TSU_QTAGM1);
  1841. add_tsu_reg(TSU_FWSR);
  1842. add_tsu_reg(TSU_FWINMK);
  1843. add_tsu_reg(TSU_ADQT0);
  1844. add_tsu_reg(TSU_ADQT1);
  1845. add_tsu_reg(TSU_VTAG0);
  1846. add_tsu_reg(TSU_VTAG1);
  1847. add_tsu_reg(TSU_ADSBSY);
  1848. add_tsu_reg(TSU_TEN);
  1849. add_tsu_reg(TSU_POST1);
  1850. add_tsu_reg(TSU_POST2);
  1851. add_tsu_reg(TSU_POST3);
  1852. add_tsu_reg(TSU_POST4);
  1853. /* This is the start of a table, not just a single register. */
  1854. if (buf) {
  1855. unsigned int i;
  1856. mark_reg_valid(TSU_ADRH0);
  1857. for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES * 2; i++)
  1858. *buf++ = ioread32(mdp->tsu_addr +
  1859. mdp->reg_offset[TSU_ADRH0] +
  1860. i * 4);
  1861. }
  1862. len += SH_ETH_TSU_CAM_ENTRIES * 2;
  1863. }
  1864. #undef mark_reg_valid
  1865. #undef add_reg_from
  1866. #undef add_reg
  1867. #undef add_tsu_reg
  1868. return len * 4;
  1869. }
  1870. static int sh_eth_get_regs_len(struct net_device *ndev)
  1871. {
  1872. return __sh_eth_get_regs(ndev, NULL);
  1873. }
  1874. static void sh_eth_get_regs(struct net_device *ndev, struct ethtool_regs *regs,
  1875. void *buf)
  1876. {
  1877. struct sh_eth_private *mdp = netdev_priv(ndev);
  1878. regs->version = SH_ETH_REG_DUMP_VERSION;
  1879. pm_runtime_get_sync(&mdp->pdev->dev);
  1880. __sh_eth_get_regs(ndev, buf);
  1881. pm_runtime_put_sync(&mdp->pdev->dev);
  1882. }
  1883. static int sh_eth_nway_reset(struct net_device *ndev)
  1884. {
  1885. struct sh_eth_private *mdp = netdev_priv(ndev);
  1886. unsigned long flags;
  1887. int ret;
  1888. if (!ndev->phydev)
  1889. return -ENODEV;
  1890. spin_lock_irqsave(&mdp->lock, flags);
  1891. ret = phy_start_aneg(ndev->phydev);
  1892. spin_unlock_irqrestore(&mdp->lock, flags);
  1893. return ret;
  1894. }
  1895. static u32 sh_eth_get_msglevel(struct net_device *ndev)
  1896. {
  1897. struct sh_eth_private *mdp = netdev_priv(ndev);
  1898. return mdp->msg_enable;
  1899. }
  1900. static void sh_eth_set_msglevel(struct net_device *ndev, u32 value)
  1901. {
  1902. struct sh_eth_private *mdp = netdev_priv(ndev);
  1903. mdp->msg_enable = value;
  1904. }
  1905. static const char sh_eth_gstrings_stats[][ETH_GSTRING_LEN] = {
  1906. "rx_current", "tx_current",
  1907. "rx_dirty", "tx_dirty",
  1908. };
  1909. #define SH_ETH_STATS_LEN ARRAY_SIZE(sh_eth_gstrings_stats)
  1910. static int sh_eth_get_sset_count(struct net_device *netdev, int sset)
  1911. {
  1912. switch (sset) {
  1913. case ETH_SS_STATS:
  1914. return SH_ETH_STATS_LEN;
  1915. default:
  1916. return -EOPNOTSUPP;
  1917. }
  1918. }
  1919. static void sh_eth_get_ethtool_stats(struct net_device *ndev,
  1920. struct ethtool_stats *stats, u64 *data)
  1921. {
  1922. struct sh_eth_private *mdp = netdev_priv(ndev);
  1923. int i = 0;
  1924. /* device-specific stats */
  1925. data[i++] = mdp->cur_rx;
  1926. data[i++] = mdp->cur_tx;
  1927. data[i++] = mdp->dirty_rx;
  1928. data[i++] = mdp->dirty_tx;
  1929. }
  1930. static void sh_eth_get_strings(struct net_device *ndev, u32 stringset, u8 *data)
  1931. {
  1932. switch (stringset) {
  1933. case ETH_SS_STATS:
  1934. memcpy(data, *sh_eth_gstrings_stats,
  1935. sizeof(sh_eth_gstrings_stats));
  1936. break;
  1937. }
  1938. }
  1939. static void sh_eth_get_ringparam(struct net_device *ndev,
  1940. struct ethtool_ringparam *ring)
  1941. {
  1942. struct sh_eth_private *mdp = netdev_priv(ndev);
  1943. ring->rx_max_pending = RX_RING_MAX;
  1944. ring->tx_max_pending = TX_RING_MAX;
  1945. ring->rx_pending = mdp->num_rx_ring;
  1946. ring->tx_pending = mdp->num_tx_ring;
  1947. }
  1948. static int sh_eth_set_ringparam(struct net_device *ndev,
  1949. struct ethtool_ringparam *ring)
  1950. {
  1951. struct sh_eth_private *mdp = netdev_priv(ndev);
  1952. int ret;
  1953. if (ring->tx_pending > TX_RING_MAX ||
  1954. ring->rx_pending > RX_RING_MAX ||
  1955. ring->tx_pending < TX_RING_MIN ||
  1956. ring->rx_pending < RX_RING_MIN)
  1957. return -EINVAL;
  1958. if (ring->rx_mini_pending || ring->rx_jumbo_pending)
  1959. return -EINVAL;
  1960. if (netif_running(ndev)) {
  1961. netif_device_detach(ndev);
  1962. netif_tx_disable(ndev);
  1963. /* Serialise with the interrupt handler and NAPI, then
  1964. * disable interrupts. We have to clear the
  1965. * irq_enabled flag first to ensure that interrupts
  1966. * won't be re-enabled.
  1967. */
  1968. mdp->irq_enabled = false;
  1969. synchronize_irq(ndev->irq);
  1970. napi_synchronize(&mdp->napi);
  1971. sh_eth_write(ndev, 0x0000, EESIPR);
  1972. sh_eth_dev_exit(ndev);
  1973. /* Free all the skbuffs in the Rx queue and the DMA buffers. */
  1974. sh_eth_ring_free(ndev);
  1975. }
  1976. /* Set new parameters */
  1977. mdp->num_rx_ring = ring->rx_pending;
  1978. mdp->num_tx_ring = ring->tx_pending;
  1979. if (netif_running(ndev)) {
  1980. ret = sh_eth_ring_init(ndev);
  1981. if (ret < 0) {
  1982. netdev_err(ndev, "%s: sh_eth_ring_init failed.\n",
  1983. __func__);
  1984. return ret;
  1985. }
  1986. ret = sh_eth_dev_init(ndev);
  1987. if (ret < 0) {
  1988. netdev_err(ndev, "%s: sh_eth_dev_init failed.\n",
  1989. __func__);
  1990. return ret;
  1991. }
  1992. netif_device_attach(ndev);
  1993. }
  1994. return 0;
  1995. }
  1996. static void sh_eth_get_wol(struct net_device *ndev, struct ethtool_wolinfo *wol)
  1997. {
  1998. struct sh_eth_private *mdp = netdev_priv(ndev);
  1999. wol->supported = 0;
  2000. wol->wolopts = 0;
  2001. if (mdp->cd->magic) {
  2002. wol->supported = WAKE_MAGIC;
  2003. wol->wolopts = mdp->wol_enabled ? WAKE_MAGIC : 0;
  2004. }
  2005. }
  2006. static int sh_eth_set_wol(struct net_device *ndev, struct ethtool_wolinfo *wol)
  2007. {
  2008. struct sh_eth_private *mdp = netdev_priv(ndev);
  2009. if (!mdp->cd->magic || wol->wolopts & ~WAKE_MAGIC)
  2010. return -EOPNOTSUPP;
  2011. mdp->wol_enabled = !!(wol->wolopts & WAKE_MAGIC);
  2012. device_set_wakeup_enable(&mdp->pdev->dev, mdp->wol_enabled);
  2013. return 0;
  2014. }
  2015. static const struct ethtool_ops sh_eth_ethtool_ops = {
  2016. .get_regs_len = sh_eth_get_regs_len,
  2017. .get_regs = sh_eth_get_regs,
  2018. .nway_reset = sh_eth_nway_reset,
  2019. .get_msglevel = sh_eth_get_msglevel,
  2020. .set_msglevel = sh_eth_set_msglevel,
  2021. .get_link = ethtool_op_get_link,
  2022. .get_strings = sh_eth_get_strings,
  2023. .get_ethtool_stats = sh_eth_get_ethtool_stats,
  2024. .get_sset_count = sh_eth_get_sset_count,
  2025. .get_ringparam = sh_eth_get_ringparam,
  2026. .set_ringparam = sh_eth_set_ringparam,
  2027. .get_link_ksettings = sh_eth_get_link_ksettings,
  2028. .set_link_ksettings = sh_eth_set_link_ksettings,
  2029. .get_wol = sh_eth_get_wol,
  2030. .set_wol = sh_eth_set_wol,
  2031. };
  2032. /* network device open function */
  2033. static int sh_eth_open(struct net_device *ndev)
  2034. {
  2035. struct sh_eth_private *mdp = netdev_priv(ndev);
  2036. int ret;
  2037. pm_runtime_get_sync(&mdp->pdev->dev);
  2038. napi_enable(&mdp->napi);
  2039. ret = request_irq(ndev->irq, sh_eth_interrupt,
  2040. mdp->cd->irq_flags, ndev->name, ndev);
  2041. if (ret) {
  2042. netdev_err(ndev, "Can not assign IRQ number\n");
  2043. goto out_napi_off;
  2044. }
  2045. /* Descriptor set */
  2046. ret = sh_eth_ring_init(ndev);
  2047. if (ret)
  2048. goto out_free_irq;
  2049. /* device init */
  2050. ret = sh_eth_dev_init(ndev);
  2051. if (ret)
  2052. goto out_free_irq;
  2053. /* PHY control start*/
  2054. ret = sh_eth_phy_start(ndev);
  2055. if (ret)
  2056. goto out_free_irq;
  2057. netif_start_queue(ndev);
  2058. mdp->is_opened = 1;
  2059. return ret;
  2060. out_free_irq:
  2061. free_irq(ndev->irq, ndev);
  2062. out_napi_off:
  2063. napi_disable(&mdp->napi);
  2064. pm_runtime_put_sync(&mdp->pdev->dev);
  2065. return ret;
  2066. }
  2067. /* Timeout function */
  2068. static void sh_eth_tx_timeout(struct net_device *ndev)
  2069. {
  2070. struct sh_eth_private *mdp = netdev_priv(ndev);
  2071. struct sh_eth_rxdesc *rxdesc;
  2072. int i;
  2073. netif_stop_queue(ndev);
  2074. netif_err(mdp, timer, ndev,
  2075. "transmit timed out, status %8.8x, resetting...\n",
  2076. sh_eth_read(ndev, EESR));
  2077. /* tx_errors count up */
  2078. ndev->stats.tx_errors++;
  2079. /* Free all the skbuffs in the Rx queue. */
  2080. for (i = 0; i < mdp->num_rx_ring; i++) {
  2081. rxdesc = &mdp->rx_ring[i];
  2082. rxdesc->status = cpu_to_le32(0);
  2083. rxdesc->addr = cpu_to_le32(0xBADF00D0);
  2084. dev_kfree_skb(mdp->rx_skbuff[i]);
  2085. mdp->rx_skbuff[i] = NULL;
  2086. }
  2087. for (i = 0; i < mdp->num_tx_ring; i++) {
  2088. dev_kfree_skb(mdp->tx_skbuff[i]);
  2089. mdp->tx_skbuff[i] = NULL;
  2090. }
  2091. /* device init */
  2092. sh_eth_dev_init(ndev);
  2093. netif_start_queue(ndev);
  2094. }
  2095. /* Packet transmit function */
  2096. static int sh_eth_start_xmit(struct sk_buff *skb, struct net_device *ndev)
  2097. {
  2098. struct sh_eth_private *mdp = netdev_priv(ndev);
  2099. struct sh_eth_txdesc *txdesc;
  2100. dma_addr_t dma_addr;
  2101. u32 entry;
  2102. unsigned long flags;
  2103. spin_lock_irqsave(&mdp->lock, flags);
  2104. if ((mdp->cur_tx - mdp->dirty_tx) >= (mdp->num_tx_ring - 4)) {
  2105. if (!sh_eth_tx_free(ndev, true)) {
  2106. netif_warn(mdp, tx_queued, ndev, "TxFD exhausted.\n");
  2107. netif_stop_queue(ndev);
  2108. spin_unlock_irqrestore(&mdp->lock, flags);
  2109. return NETDEV_TX_BUSY;
  2110. }
  2111. }
  2112. spin_unlock_irqrestore(&mdp->lock, flags);
  2113. if (skb_put_padto(skb, ETH_ZLEN))
  2114. return NETDEV_TX_OK;
  2115. entry = mdp->cur_tx % mdp->num_tx_ring;
  2116. mdp->tx_skbuff[entry] = skb;
  2117. txdesc = &mdp->tx_ring[entry];
  2118. /* soft swap. */
  2119. if (!mdp->cd->hw_swap)
  2120. sh_eth_soft_swap(PTR_ALIGN(skb->data, 4), skb->len + 2);
  2121. dma_addr = dma_map_single(&mdp->pdev->dev, skb->data, skb->len,
  2122. DMA_TO_DEVICE);
  2123. if (dma_mapping_error(&mdp->pdev->dev, dma_addr)) {
  2124. kfree_skb(skb);
  2125. return NETDEV_TX_OK;
  2126. }
  2127. txdesc->addr = cpu_to_le32(dma_addr);
  2128. txdesc->len = cpu_to_le32(skb->len << 16);
  2129. dma_wmb(); /* TACT bit must be set after all the above writes */
  2130. if (entry >= mdp->num_tx_ring - 1)
  2131. txdesc->status |= cpu_to_le32(TD_TACT | TD_TDLE);
  2132. else
  2133. txdesc->status |= cpu_to_le32(TD_TACT);
  2134. mdp->cur_tx++;
  2135. if (!(sh_eth_read(ndev, EDTRR) & mdp->cd->edtrr_trns))
  2136. sh_eth_write(ndev, mdp->cd->edtrr_trns, EDTRR);
  2137. return NETDEV_TX_OK;
  2138. }
  2139. /* The statistics registers have write-clear behaviour, which means we
  2140. * will lose any increment between the read and write. We mitigate
  2141. * this by only clearing when we read a non-zero value, so we will
  2142. * never falsely report a total of zero.
  2143. */
  2144. static void
  2145. sh_eth_update_stat(struct net_device *ndev, unsigned long *stat, int reg)
  2146. {
  2147. u32 delta = sh_eth_read(ndev, reg);
  2148. if (delta) {
  2149. *stat += delta;
  2150. sh_eth_write(ndev, 0, reg);
  2151. }
  2152. }
  2153. static struct net_device_stats *sh_eth_get_stats(struct net_device *ndev)
  2154. {
  2155. struct sh_eth_private *mdp = netdev_priv(ndev);
  2156. if (mdp->cd->no_tx_cntrs)
  2157. return &ndev->stats;
  2158. if (!mdp->is_opened)
  2159. return &ndev->stats;
  2160. sh_eth_update_stat(ndev, &ndev->stats.tx_dropped, TROCR);
  2161. sh_eth_update_stat(ndev, &ndev->stats.collisions, CDCR);
  2162. sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors, LCCR);
  2163. if (mdp->cd->cexcr) {
  2164. sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors,
  2165. CERCR);
  2166. sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors,
  2167. CEECR);
  2168. } else {
  2169. sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors,
  2170. CNDCR);
  2171. }
  2172. return &ndev->stats;
  2173. }
  2174. /* device close function */
  2175. static int sh_eth_close(struct net_device *ndev)
  2176. {
  2177. struct sh_eth_private *mdp = netdev_priv(ndev);
  2178. netif_stop_queue(ndev);
  2179. /* Serialise with the interrupt handler and NAPI, then disable
  2180. * interrupts. We have to clear the irq_enabled flag first to
  2181. * ensure that interrupts won't be re-enabled.
  2182. */
  2183. mdp->irq_enabled = false;
  2184. synchronize_irq(ndev->irq);
  2185. napi_disable(&mdp->napi);
  2186. sh_eth_write(ndev, 0x0000, EESIPR);
  2187. sh_eth_dev_exit(ndev);
  2188. /* PHY Disconnect */
  2189. if (ndev->phydev) {
  2190. phy_stop(ndev->phydev);
  2191. phy_disconnect(ndev->phydev);
  2192. }
  2193. free_irq(ndev->irq, ndev);
  2194. /* Free all the skbuffs in the Rx queue and the DMA buffer. */
  2195. sh_eth_ring_free(ndev);
  2196. pm_runtime_put_sync(&mdp->pdev->dev);
  2197. mdp->is_opened = 0;
  2198. return 0;
  2199. }
  2200. /* ioctl to device function */
  2201. static int sh_eth_do_ioctl(struct net_device *ndev, struct ifreq *rq, int cmd)
  2202. {
  2203. struct phy_device *phydev = ndev->phydev;
  2204. if (!netif_running(ndev))
  2205. return -EINVAL;
  2206. if (!phydev)
  2207. return -ENODEV;
  2208. return phy_mii_ioctl(phydev, rq, cmd);
  2209. }
  2210. static int sh_eth_change_mtu(struct net_device *ndev, int new_mtu)
  2211. {
  2212. if (netif_running(ndev))
  2213. return -EBUSY;
  2214. ndev->mtu = new_mtu;
  2215. netdev_update_features(ndev);
  2216. return 0;
  2217. }
  2218. /* For TSU_POSTn. Please refer to the manual about this (strange) bitfields */
  2219. static void *sh_eth_tsu_get_post_reg_offset(struct sh_eth_private *mdp,
  2220. int entry)
  2221. {
  2222. return sh_eth_tsu_get_offset(mdp, TSU_POST1) + (entry / 8 * 4);
  2223. }
  2224. static u32 sh_eth_tsu_get_post_mask(int entry)
  2225. {
  2226. return 0x0f << (28 - ((entry % 8) * 4));
  2227. }
  2228. static u32 sh_eth_tsu_get_post_bit(struct sh_eth_private *mdp, int entry)
  2229. {
  2230. return (0x08 >> (mdp->port << 1)) << (28 - ((entry % 8) * 4));
  2231. }
  2232. static void sh_eth_tsu_enable_cam_entry_post(struct net_device *ndev,
  2233. int entry)
  2234. {
  2235. struct sh_eth_private *mdp = netdev_priv(ndev);
  2236. u32 tmp;
  2237. void *reg_offset;
  2238. reg_offset = sh_eth_tsu_get_post_reg_offset(mdp, entry);
  2239. tmp = ioread32(reg_offset);
  2240. iowrite32(tmp | sh_eth_tsu_get_post_bit(mdp, entry), reg_offset);
  2241. }
  2242. static bool sh_eth_tsu_disable_cam_entry_post(struct net_device *ndev,
  2243. int entry)
  2244. {
  2245. struct sh_eth_private *mdp = netdev_priv(ndev);
  2246. u32 post_mask, ref_mask, tmp;
  2247. void *reg_offset;
  2248. reg_offset = sh_eth_tsu_get_post_reg_offset(mdp, entry);
  2249. post_mask = sh_eth_tsu_get_post_mask(entry);
  2250. ref_mask = sh_eth_tsu_get_post_bit(mdp, entry) & ~post_mask;
  2251. tmp = ioread32(reg_offset);
  2252. iowrite32(tmp & ~post_mask, reg_offset);
  2253. /* If other port enables, the function returns "true" */
  2254. return tmp & ref_mask;
  2255. }
  2256. static int sh_eth_tsu_busy(struct net_device *ndev)
  2257. {
  2258. int timeout = SH_ETH_TSU_TIMEOUT_MS * 100;
  2259. struct sh_eth_private *mdp = netdev_priv(ndev);
  2260. while ((sh_eth_tsu_read(mdp, TSU_ADSBSY) & TSU_ADSBSY_0)) {
  2261. udelay(10);
  2262. timeout--;
  2263. if (timeout <= 0) {
  2264. netdev_err(ndev, "%s: timeout\n", __func__);
  2265. return -ETIMEDOUT;
  2266. }
  2267. }
  2268. return 0;
  2269. }
  2270. static int sh_eth_tsu_write_entry(struct net_device *ndev, void *reg,
  2271. const u8 *addr)
  2272. {
  2273. u32 val;
  2274. val = addr[0] << 24 | addr[1] << 16 | addr[2] << 8 | addr[3];
  2275. iowrite32(val, reg);
  2276. if (sh_eth_tsu_busy(ndev) < 0)
  2277. return -EBUSY;
  2278. val = addr[4] << 8 | addr[5];
  2279. iowrite32(val, reg + 4);
  2280. if (sh_eth_tsu_busy(ndev) < 0)
  2281. return -EBUSY;
  2282. return 0;
  2283. }
  2284. static void sh_eth_tsu_read_entry(void *reg, u8 *addr)
  2285. {
  2286. u32 val;
  2287. val = ioread32(reg);
  2288. addr[0] = (val >> 24) & 0xff;
  2289. addr[1] = (val >> 16) & 0xff;
  2290. addr[2] = (val >> 8) & 0xff;
  2291. addr[3] = val & 0xff;
  2292. val = ioread32(reg + 4);
  2293. addr[4] = (val >> 8) & 0xff;
  2294. addr[5] = val & 0xff;
  2295. }
  2296. static int sh_eth_tsu_find_entry(struct net_device *ndev, const u8 *addr)
  2297. {
  2298. struct sh_eth_private *mdp = netdev_priv(ndev);
  2299. void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
  2300. int i;
  2301. u8 c_addr[ETH_ALEN];
  2302. for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++, reg_offset += 8) {
  2303. sh_eth_tsu_read_entry(reg_offset, c_addr);
  2304. if (ether_addr_equal(addr, c_addr))
  2305. return i;
  2306. }
  2307. return -ENOENT;
  2308. }
  2309. static int sh_eth_tsu_find_empty(struct net_device *ndev)
  2310. {
  2311. u8 blank[ETH_ALEN];
  2312. int entry;
  2313. memset(blank, 0, sizeof(blank));
  2314. entry = sh_eth_tsu_find_entry(ndev, blank);
  2315. return (entry < 0) ? -ENOMEM : entry;
  2316. }
  2317. static int sh_eth_tsu_disable_cam_entry_table(struct net_device *ndev,
  2318. int entry)
  2319. {
  2320. struct sh_eth_private *mdp = netdev_priv(ndev);
  2321. void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
  2322. int ret;
  2323. u8 blank[ETH_ALEN];
  2324. sh_eth_tsu_write(mdp, sh_eth_tsu_read(mdp, TSU_TEN) &
  2325. ~(1 << (31 - entry)), TSU_TEN);
  2326. memset(blank, 0, sizeof(blank));
  2327. ret = sh_eth_tsu_write_entry(ndev, reg_offset + entry * 8, blank);
  2328. if (ret < 0)
  2329. return ret;
  2330. return 0;
  2331. }
  2332. static int sh_eth_tsu_add_entry(struct net_device *ndev, const u8 *addr)
  2333. {
  2334. struct sh_eth_private *mdp = netdev_priv(ndev);
  2335. void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
  2336. int i, ret;
  2337. if (!mdp->cd->tsu)
  2338. return 0;
  2339. i = sh_eth_tsu_find_entry(ndev, addr);
  2340. if (i < 0) {
  2341. /* No entry found, create one */
  2342. i = sh_eth_tsu_find_empty(ndev);
  2343. if (i < 0)
  2344. return -ENOMEM;
  2345. ret = sh_eth_tsu_write_entry(ndev, reg_offset + i * 8, addr);
  2346. if (ret < 0)
  2347. return ret;
  2348. /* Enable the entry */
  2349. sh_eth_tsu_write(mdp, sh_eth_tsu_read(mdp, TSU_TEN) |
  2350. (1 << (31 - i)), TSU_TEN);
  2351. }
  2352. /* Entry found or created, enable POST */
  2353. sh_eth_tsu_enable_cam_entry_post(ndev, i);
  2354. return 0;
  2355. }
  2356. static int sh_eth_tsu_del_entry(struct net_device *ndev, const u8 *addr)
  2357. {
  2358. struct sh_eth_private *mdp = netdev_priv(ndev);
  2359. int i, ret;
  2360. if (!mdp->cd->tsu)
  2361. return 0;
  2362. i = sh_eth_tsu_find_entry(ndev, addr);
  2363. if (i) {
  2364. /* Entry found */
  2365. if (sh_eth_tsu_disable_cam_entry_post(ndev, i))
  2366. goto done;
  2367. /* Disable the entry if both ports was disabled */
  2368. ret = sh_eth_tsu_disable_cam_entry_table(ndev, i);
  2369. if (ret < 0)
  2370. return ret;
  2371. }
  2372. done:
  2373. return 0;
  2374. }
  2375. static int sh_eth_tsu_purge_all(struct net_device *ndev)
  2376. {
  2377. struct sh_eth_private *mdp = netdev_priv(ndev);
  2378. int i, ret;
  2379. if (!mdp->cd->tsu)
  2380. return 0;
  2381. for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++) {
  2382. if (sh_eth_tsu_disable_cam_entry_post(ndev, i))
  2383. continue;
  2384. /* Disable the entry if both ports was disabled */
  2385. ret = sh_eth_tsu_disable_cam_entry_table(ndev, i);
  2386. if (ret < 0)
  2387. return ret;
  2388. }
  2389. return 0;
  2390. }
  2391. static void sh_eth_tsu_purge_mcast(struct net_device *ndev)
  2392. {
  2393. struct sh_eth_private *mdp = netdev_priv(ndev);
  2394. u8 addr[ETH_ALEN];
  2395. void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
  2396. int i;
  2397. if (!mdp->cd->tsu)
  2398. return;
  2399. for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++, reg_offset += 8) {
  2400. sh_eth_tsu_read_entry(reg_offset, addr);
  2401. if (is_multicast_ether_addr(addr))
  2402. sh_eth_tsu_del_entry(ndev, addr);
  2403. }
  2404. }
  2405. /* Update promiscuous flag and multicast filter */
  2406. static void sh_eth_set_rx_mode(struct net_device *ndev)
  2407. {
  2408. struct sh_eth_private *mdp = netdev_priv(ndev);
  2409. u32 ecmr_bits;
  2410. int mcast_all = 0;
  2411. unsigned long flags;
  2412. spin_lock_irqsave(&mdp->lock, flags);
  2413. /* Initial condition is MCT = 1, PRM = 0.
  2414. * Depending on ndev->flags, set PRM or clear MCT
  2415. */
  2416. ecmr_bits = sh_eth_read(ndev, ECMR) & ~ECMR_PRM;
  2417. if (mdp->cd->tsu)
  2418. ecmr_bits |= ECMR_MCT;
  2419. if (!(ndev->flags & IFF_MULTICAST)) {
  2420. sh_eth_tsu_purge_mcast(ndev);
  2421. mcast_all = 1;
  2422. }
  2423. if (ndev->flags & IFF_ALLMULTI) {
  2424. sh_eth_tsu_purge_mcast(ndev);
  2425. ecmr_bits &= ~ECMR_MCT;
  2426. mcast_all = 1;
  2427. }
  2428. if (ndev->flags & IFF_PROMISC) {
  2429. sh_eth_tsu_purge_all(ndev);
  2430. ecmr_bits = (ecmr_bits & ~ECMR_MCT) | ECMR_PRM;
  2431. } else if (mdp->cd->tsu) {
  2432. struct netdev_hw_addr *ha;
  2433. netdev_for_each_mc_addr(ha, ndev) {
  2434. if (mcast_all && is_multicast_ether_addr(ha->addr))
  2435. continue;
  2436. if (sh_eth_tsu_add_entry(ndev, ha->addr) < 0) {
  2437. if (!mcast_all) {
  2438. sh_eth_tsu_purge_mcast(ndev);
  2439. ecmr_bits &= ~ECMR_MCT;
  2440. mcast_all = 1;
  2441. }
  2442. }
  2443. }
  2444. }
  2445. /* update the ethernet mode */
  2446. sh_eth_write(ndev, ecmr_bits, ECMR);
  2447. spin_unlock_irqrestore(&mdp->lock, flags);
  2448. }
  2449. static int sh_eth_get_vtag_index(struct sh_eth_private *mdp)
  2450. {
  2451. if (!mdp->port)
  2452. return TSU_VTAG0;
  2453. else
  2454. return TSU_VTAG1;
  2455. }
  2456. static int sh_eth_vlan_rx_add_vid(struct net_device *ndev,
  2457. __be16 proto, u16 vid)
  2458. {
  2459. struct sh_eth_private *mdp = netdev_priv(ndev);
  2460. int vtag_reg_index = sh_eth_get_vtag_index(mdp);
  2461. if (unlikely(!mdp->cd->tsu))
  2462. return -EPERM;
  2463. /* No filtering if vid = 0 */
  2464. if (!vid)
  2465. return 0;
  2466. mdp->vlan_num_ids++;
  2467. /* The controller has one VLAN tag HW filter. So, if the filter is
  2468. * already enabled, the driver disables it and the filte
  2469. */
  2470. if (mdp->vlan_num_ids > 1) {
  2471. /* disable VLAN filter */
  2472. sh_eth_tsu_write(mdp, 0, vtag_reg_index);
  2473. return 0;
  2474. }
  2475. sh_eth_tsu_write(mdp, TSU_VTAG_ENABLE | (vid & TSU_VTAG_VID_MASK),
  2476. vtag_reg_index);
  2477. return 0;
  2478. }
  2479. static int sh_eth_vlan_rx_kill_vid(struct net_device *ndev,
  2480. __be16 proto, u16 vid)
  2481. {
  2482. struct sh_eth_private *mdp = netdev_priv(ndev);
  2483. int vtag_reg_index = sh_eth_get_vtag_index(mdp);
  2484. if (unlikely(!mdp->cd->tsu))
  2485. return -EPERM;
  2486. /* No filtering if vid = 0 */
  2487. if (!vid)
  2488. return 0;
  2489. mdp->vlan_num_ids--;
  2490. sh_eth_tsu_write(mdp, 0, vtag_reg_index);
  2491. return 0;
  2492. }
  2493. /* SuperH's TSU register init function */
  2494. static void sh_eth_tsu_init(struct sh_eth_private *mdp)
  2495. {
  2496. if (!mdp->cd->dual_port) {
  2497. sh_eth_tsu_write(mdp, 0, TSU_TEN); /* Disable all CAM entry */
  2498. sh_eth_tsu_write(mdp, TSU_FWSLC_POSTENU | TSU_FWSLC_POSTENL,
  2499. TSU_FWSLC); /* Enable POST registers */
  2500. return;
  2501. }
  2502. sh_eth_tsu_write(mdp, 0, TSU_FWEN0); /* Disable forward(0->1) */
  2503. sh_eth_tsu_write(mdp, 0, TSU_FWEN1); /* Disable forward(1->0) */
  2504. sh_eth_tsu_write(mdp, 0, TSU_FCM); /* forward fifo 3k-3k */
  2505. sh_eth_tsu_write(mdp, 0xc, TSU_BSYSL0);
  2506. sh_eth_tsu_write(mdp, 0xc, TSU_BSYSL1);
  2507. sh_eth_tsu_write(mdp, 0, TSU_PRISL0);
  2508. sh_eth_tsu_write(mdp, 0, TSU_PRISL1);
  2509. sh_eth_tsu_write(mdp, 0, TSU_FWSL0);
  2510. sh_eth_tsu_write(mdp, 0, TSU_FWSL1);
  2511. sh_eth_tsu_write(mdp, TSU_FWSLC_POSTENU | TSU_FWSLC_POSTENL, TSU_FWSLC);
  2512. sh_eth_tsu_write(mdp, 0, TSU_QTAGM0); /* Disable QTAG(0->1) */
  2513. sh_eth_tsu_write(mdp, 0, TSU_QTAGM1); /* Disable QTAG(1->0) */
  2514. sh_eth_tsu_write(mdp, 0, TSU_FWSR); /* all interrupt status clear */
  2515. sh_eth_tsu_write(mdp, 0, TSU_FWINMK); /* Disable all interrupt */
  2516. sh_eth_tsu_write(mdp, 0, TSU_TEN); /* Disable all CAM entry */
  2517. sh_eth_tsu_write(mdp, 0, TSU_POST1); /* Disable CAM entry [ 0- 7] */
  2518. sh_eth_tsu_write(mdp, 0, TSU_POST2); /* Disable CAM entry [ 8-15] */
  2519. sh_eth_tsu_write(mdp, 0, TSU_POST3); /* Disable CAM entry [16-23] */
  2520. sh_eth_tsu_write(mdp, 0, TSU_POST4); /* Disable CAM entry [24-31] */
  2521. }
  2522. /* MDIO bus release function */
  2523. static int sh_mdio_release(struct sh_eth_private *mdp)
  2524. {
  2525. /* unregister mdio bus */
  2526. mdiobus_unregister(mdp->mii_bus);
  2527. /* free bitbang info */
  2528. free_mdio_bitbang(mdp->mii_bus);
  2529. return 0;
  2530. }
  2531. /* MDIO bus init function */
  2532. static int sh_mdio_init(struct sh_eth_private *mdp,
  2533. struct sh_eth_plat_data *pd)
  2534. {
  2535. int ret;
  2536. struct bb_info *bitbang;
  2537. struct platform_device *pdev = mdp->pdev;
  2538. struct device *dev = &mdp->pdev->dev;
  2539. /* create bit control struct for PHY */
  2540. bitbang = devm_kzalloc(dev, sizeof(struct bb_info), GFP_KERNEL);
  2541. if (!bitbang)
  2542. return -ENOMEM;
  2543. /* bitbang init */
  2544. bitbang->addr = mdp->addr + mdp->reg_offset[PIR];
  2545. bitbang->set_gate = pd->set_mdio_gate;
  2546. bitbang->ctrl.ops = &bb_ops;
  2547. /* MII controller setting */
  2548. mdp->mii_bus = alloc_mdio_bitbang(&bitbang->ctrl);
  2549. if (!mdp->mii_bus)
  2550. return -ENOMEM;
  2551. /* Hook up MII support for ethtool */
  2552. mdp->mii_bus->name = "sh_mii";
  2553. mdp->mii_bus->parent = dev;
  2554. snprintf(mdp->mii_bus->id, MII_BUS_ID_SIZE, "%s-%x",
  2555. pdev->name, pdev->id);
  2556. /* register MDIO bus */
  2557. if (dev->of_node) {
  2558. ret = of_mdiobus_register(mdp->mii_bus, dev->of_node);
  2559. } else {
  2560. if (pd->phy_irq > 0)
  2561. mdp->mii_bus->irq[pd->phy] = pd->phy_irq;
  2562. ret = mdiobus_register(mdp->mii_bus);
  2563. }
  2564. if (ret)
  2565. goto out_free_bus;
  2566. return 0;
  2567. out_free_bus:
  2568. free_mdio_bitbang(mdp->mii_bus);
  2569. return ret;
  2570. }
  2571. static const u16 *sh_eth_get_register_offset(int register_type)
  2572. {
  2573. const u16 *reg_offset = NULL;
  2574. switch (register_type) {
  2575. case SH_ETH_REG_GIGABIT:
  2576. reg_offset = sh_eth_offset_gigabit;
  2577. break;
  2578. case SH_ETH_REG_FAST_RZ:
  2579. reg_offset = sh_eth_offset_fast_rz;
  2580. break;
  2581. case SH_ETH_REG_FAST_RCAR:
  2582. reg_offset = sh_eth_offset_fast_rcar;
  2583. break;
  2584. case SH_ETH_REG_FAST_SH4:
  2585. reg_offset = sh_eth_offset_fast_sh4;
  2586. break;
  2587. case SH_ETH_REG_FAST_SH3_SH2:
  2588. reg_offset = sh_eth_offset_fast_sh3_sh2;
  2589. break;
  2590. }
  2591. return reg_offset;
  2592. }
  2593. static const struct net_device_ops sh_eth_netdev_ops = {
  2594. .ndo_open = sh_eth_open,
  2595. .ndo_stop = sh_eth_close,
  2596. .ndo_start_xmit = sh_eth_start_xmit,
  2597. .ndo_get_stats = sh_eth_get_stats,
  2598. .ndo_set_rx_mode = sh_eth_set_rx_mode,
  2599. .ndo_tx_timeout = sh_eth_tx_timeout,
  2600. .ndo_do_ioctl = sh_eth_do_ioctl,
  2601. .ndo_change_mtu = sh_eth_change_mtu,
  2602. .ndo_validate_addr = eth_validate_addr,
  2603. .ndo_set_mac_address = eth_mac_addr,
  2604. };
  2605. static const struct net_device_ops sh_eth_netdev_ops_tsu = {
  2606. .ndo_open = sh_eth_open,
  2607. .ndo_stop = sh_eth_close,
  2608. .ndo_start_xmit = sh_eth_start_xmit,
  2609. .ndo_get_stats = sh_eth_get_stats,
  2610. .ndo_set_rx_mode = sh_eth_set_rx_mode,
  2611. .ndo_vlan_rx_add_vid = sh_eth_vlan_rx_add_vid,
  2612. .ndo_vlan_rx_kill_vid = sh_eth_vlan_rx_kill_vid,
  2613. .ndo_tx_timeout = sh_eth_tx_timeout,
  2614. .ndo_do_ioctl = sh_eth_do_ioctl,
  2615. .ndo_change_mtu = sh_eth_change_mtu,
  2616. .ndo_validate_addr = eth_validate_addr,
  2617. .ndo_set_mac_address = eth_mac_addr,
  2618. };
  2619. #ifdef CONFIG_OF
  2620. static struct sh_eth_plat_data *sh_eth_parse_dt(struct device *dev)
  2621. {
  2622. struct device_node *np = dev->of_node;
  2623. struct sh_eth_plat_data *pdata;
  2624. const char *mac_addr;
  2625. pdata = devm_kzalloc(dev, sizeof(*pdata), GFP_KERNEL);
  2626. if (!pdata)
  2627. return NULL;
  2628. pdata->phy_interface = of_get_phy_mode(np);
  2629. mac_addr = of_get_mac_address(np);
  2630. if (mac_addr)
  2631. memcpy(pdata->mac_addr, mac_addr, ETH_ALEN);
  2632. pdata->no_ether_link =
  2633. of_property_read_bool(np, "renesas,no-ether-link");
  2634. pdata->ether_link_active_low =
  2635. of_property_read_bool(np, "renesas,ether-link-active-low");
  2636. return pdata;
  2637. }
  2638. static const struct of_device_id sh_eth_match_table[] = {
  2639. { .compatible = "renesas,gether-r8a7740", .data = &r8a7740_data },
  2640. { .compatible = "renesas,ether-r8a7743", .data = &rcar_gen2_data },
  2641. { .compatible = "renesas,ether-r8a7745", .data = &rcar_gen2_data },
  2642. { .compatible = "renesas,ether-r8a7778", .data = &rcar_gen1_data },
  2643. { .compatible = "renesas,ether-r8a7779", .data = &rcar_gen1_data },
  2644. { .compatible = "renesas,ether-r8a7790", .data = &rcar_gen2_data },
  2645. { .compatible = "renesas,ether-r8a7791", .data = &rcar_gen2_data },
  2646. { .compatible = "renesas,ether-r8a7793", .data = &rcar_gen2_data },
  2647. { .compatible = "renesas,ether-r8a7794", .data = &rcar_gen2_data },
  2648. { .compatible = "renesas,ether-r7s72100", .data = &r7s72100_data },
  2649. { .compatible = "renesas,rcar-gen1-ether", .data = &rcar_gen1_data },
  2650. { .compatible = "renesas,rcar-gen2-ether", .data = &rcar_gen2_data },
  2651. { }
  2652. };
  2653. MODULE_DEVICE_TABLE(of, sh_eth_match_table);
  2654. #else
  2655. static inline struct sh_eth_plat_data *sh_eth_parse_dt(struct device *dev)
  2656. {
  2657. return NULL;
  2658. }
  2659. #endif
  2660. static int sh_eth_drv_probe(struct platform_device *pdev)
  2661. {
  2662. struct resource *res;
  2663. struct sh_eth_plat_data *pd = dev_get_platdata(&pdev->dev);
  2664. const struct platform_device_id *id = platform_get_device_id(pdev);
  2665. struct sh_eth_private *mdp;
  2666. struct net_device *ndev;
  2667. int ret;
  2668. /* get base addr */
  2669. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  2670. ndev = alloc_etherdev(sizeof(struct sh_eth_private));
  2671. if (!ndev)
  2672. return -ENOMEM;
  2673. pm_runtime_enable(&pdev->dev);
  2674. pm_runtime_get_sync(&pdev->dev);
  2675. ret = platform_get_irq(pdev, 0);
  2676. if (ret < 0)
  2677. goto out_release;
  2678. ndev->irq = ret;
  2679. SET_NETDEV_DEV(ndev, &pdev->dev);
  2680. mdp = netdev_priv(ndev);
  2681. mdp->num_tx_ring = TX_RING_SIZE;
  2682. mdp->num_rx_ring = RX_RING_SIZE;
  2683. mdp->addr = devm_ioremap_resource(&pdev->dev, res);
  2684. if (IS_ERR(mdp->addr)) {
  2685. ret = PTR_ERR(mdp->addr);
  2686. goto out_release;
  2687. }
  2688. ndev->base_addr = res->start;
  2689. spin_lock_init(&mdp->lock);
  2690. mdp->pdev = pdev;
  2691. if (pdev->dev.of_node)
  2692. pd = sh_eth_parse_dt(&pdev->dev);
  2693. if (!pd) {
  2694. dev_err(&pdev->dev, "no platform data\n");
  2695. ret = -EINVAL;
  2696. goto out_release;
  2697. }
  2698. /* get PHY ID */
  2699. mdp->phy_id = pd->phy;
  2700. mdp->phy_interface = pd->phy_interface;
  2701. mdp->no_ether_link = pd->no_ether_link;
  2702. mdp->ether_link_active_low = pd->ether_link_active_low;
  2703. /* set cpu data */
  2704. if (id)
  2705. mdp->cd = (struct sh_eth_cpu_data *)id->driver_data;
  2706. else
  2707. mdp->cd = (struct sh_eth_cpu_data *)of_device_get_match_data(&pdev->dev);
  2708. mdp->reg_offset = sh_eth_get_register_offset(mdp->cd->register_type);
  2709. if (!mdp->reg_offset) {
  2710. dev_err(&pdev->dev, "Unknown register type (%d)\n",
  2711. mdp->cd->register_type);
  2712. ret = -EINVAL;
  2713. goto out_release;
  2714. }
  2715. sh_eth_set_default_cpu_data(mdp->cd);
  2716. /* User's manual states max MTU should be 2048 but due to the
  2717. * alignment calculations in sh_eth_ring_init() the practical
  2718. * MTU is a bit less. Maybe this can be optimized some more.
  2719. */
  2720. ndev->max_mtu = 2000 - (ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN);
  2721. ndev->min_mtu = ETH_MIN_MTU;
  2722. /* set function */
  2723. if (mdp->cd->tsu)
  2724. ndev->netdev_ops = &sh_eth_netdev_ops_tsu;
  2725. else
  2726. ndev->netdev_ops = &sh_eth_netdev_ops;
  2727. ndev->ethtool_ops = &sh_eth_ethtool_ops;
  2728. ndev->watchdog_timeo = TX_TIMEOUT;
  2729. /* debug message level */
  2730. mdp->msg_enable = SH_ETH_DEF_MSG_ENABLE;
  2731. /* read and set MAC address */
  2732. read_mac_address(ndev, pd->mac_addr);
  2733. if (!is_valid_ether_addr(ndev->dev_addr)) {
  2734. dev_warn(&pdev->dev,
  2735. "no valid MAC address supplied, using a random one.\n");
  2736. eth_hw_addr_random(ndev);
  2737. }
  2738. if (mdp->cd->tsu) {
  2739. int port = pdev->id < 0 ? 0 : pdev->id % 2;
  2740. struct resource *rtsu;
  2741. rtsu = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  2742. if (!rtsu) {
  2743. dev_err(&pdev->dev, "no TSU resource\n");
  2744. ret = -ENODEV;
  2745. goto out_release;
  2746. }
  2747. /* We can only request the TSU region for the first port
  2748. * of the two sharing this TSU for the probe to succeed...
  2749. */
  2750. if (port == 0 &&
  2751. !devm_request_mem_region(&pdev->dev, rtsu->start,
  2752. resource_size(rtsu),
  2753. dev_name(&pdev->dev))) {
  2754. dev_err(&pdev->dev, "can't request TSU resource.\n");
  2755. ret = -EBUSY;
  2756. goto out_release;
  2757. }
  2758. /* ioremap the TSU registers */
  2759. mdp->tsu_addr = devm_ioremap(&pdev->dev, rtsu->start,
  2760. resource_size(rtsu));
  2761. if (!mdp->tsu_addr) {
  2762. dev_err(&pdev->dev, "TSU region ioremap() failed.\n");
  2763. ret = -ENOMEM;
  2764. goto out_release;
  2765. }
  2766. mdp->port = port;
  2767. ndev->features = NETIF_F_HW_VLAN_CTAG_FILTER;
  2768. /* Need to init only the first port of the two sharing a TSU */
  2769. if (port == 0) {
  2770. if (mdp->cd->chip_reset)
  2771. mdp->cd->chip_reset(ndev);
  2772. /* TSU init (Init only)*/
  2773. sh_eth_tsu_init(mdp);
  2774. }
  2775. }
  2776. if (mdp->cd->rmiimode)
  2777. sh_eth_write(ndev, 0x1, RMIIMODE);
  2778. /* MDIO bus init */
  2779. ret = sh_mdio_init(mdp, pd);
  2780. if (ret) {
  2781. if (ret != -EPROBE_DEFER)
  2782. dev_err(&pdev->dev, "MDIO init failed: %d\n", ret);
  2783. goto out_release;
  2784. }
  2785. netif_napi_add(ndev, &mdp->napi, sh_eth_poll, 64);
  2786. /* network device register */
  2787. ret = register_netdev(ndev);
  2788. if (ret)
  2789. goto out_napi_del;
  2790. if (mdp->cd->magic)
  2791. device_set_wakeup_capable(&pdev->dev, 1);
  2792. /* print device information */
  2793. netdev_info(ndev, "Base address at 0x%x, %pM, IRQ %d.\n",
  2794. (u32)ndev->base_addr, ndev->dev_addr, ndev->irq);
  2795. pm_runtime_put(&pdev->dev);
  2796. platform_set_drvdata(pdev, ndev);
  2797. return ret;
  2798. out_napi_del:
  2799. netif_napi_del(&mdp->napi);
  2800. sh_mdio_release(mdp);
  2801. out_release:
  2802. /* net_dev free */
  2803. free_netdev(ndev);
  2804. pm_runtime_put(&pdev->dev);
  2805. pm_runtime_disable(&pdev->dev);
  2806. return ret;
  2807. }
  2808. static int sh_eth_drv_remove(struct platform_device *pdev)
  2809. {
  2810. struct net_device *ndev = platform_get_drvdata(pdev);
  2811. struct sh_eth_private *mdp = netdev_priv(ndev);
  2812. unregister_netdev(ndev);
  2813. netif_napi_del(&mdp->napi);
  2814. sh_mdio_release(mdp);
  2815. pm_runtime_disable(&pdev->dev);
  2816. free_netdev(ndev);
  2817. return 0;
  2818. }
  2819. #ifdef CONFIG_PM
  2820. #ifdef CONFIG_PM_SLEEP
  2821. static int sh_eth_wol_setup(struct net_device *ndev)
  2822. {
  2823. struct sh_eth_private *mdp = netdev_priv(ndev);
  2824. /* Only allow ECI interrupts */
  2825. synchronize_irq(ndev->irq);
  2826. napi_disable(&mdp->napi);
  2827. sh_eth_write(ndev, EESIPR_ECIIP, EESIPR);
  2828. /* Enable MagicPacket */
  2829. sh_eth_modify(ndev, ECMR, ECMR_MPDE, ECMR_MPDE);
  2830. return enable_irq_wake(ndev->irq);
  2831. }
  2832. static int sh_eth_wol_restore(struct net_device *ndev)
  2833. {
  2834. struct sh_eth_private *mdp = netdev_priv(ndev);
  2835. int ret;
  2836. napi_enable(&mdp->napi);
  2837. /* Disable MagicPacket */
  2838. sh_eth_modify(ndev, ECMR, ECMR_MPDE, 0);
  2839. /* The device needs to be reset to restore MagicPacket logic
  2840. * for next wakeup. If we close and open the device it will
  2841. * both be reset and all registers restored. This is what
  2842. * happens during suspend and resume without WoL enabled.
  2843. */
  2844. ret = sh_eth_close(ndev);
  2845. if (ret < 0)
  2846. return ret;
  2847. ret = sh_eth_open(ndev);
  2848. if (ret < 0)
  2849. return ret;
  2850. return disable_irq_wake(ndev->irq);
  2851. }
  2852. static int sh_eth_suspend(struct device *dev)
  2853. {
  2854. struct net_device *ndev = dev_get_drvdata(dev);
  2855. struct sh_eth_private *mdp = netdev_priv(ndev);
  2856. int ret = 0;
  2857. if (!netif_running(ndev))
  2858. return 0;
  2859. netif_device_detach(ndev);
  2860. if (mdp->wol_enabled)
  2861. ret = sh_eth_wol_setup(ndev);
  2862. else
  2863. ret = sh_eth_close(ndev);
  2864. return ret;
  2865. }
  2866. static int sh_eth_resume(struct device *dev)
  2867. {
  2868. struct net_device *ndev = dev_get_drvdata(dev);
  2869. struct sh_eth_private *mdp = netdev_priv(ndev);
  2870. int ret = 0;
  2871. if (!netif_running(ndev))
  2872. return 0;
  2873. if (mdp->wol_enabled)
  2874. ret = sh_eth_wol_restore(ndev);
  2875. else
  2876. ret = sh_eth_open(ndev);
  2877. if (ret < 0)
  2878. return ret;
  2879. netif_device_attach(ndev);
  2880. return ret;
  2881. }
  2882. #endif
  2883. static int sh_eth_runtime_nop(struct device *dev)
  2884. {
  2885. /* Runtime PM callback shared between ->runtime_suspend()
  2886. * and ->runtime_resume(). Simply returns success.
  2887. *
  2888. * This driver re-initializes all registers after
  2889. * pm_runtime_get_sync() anyway so there is no need
  2890. * to save and restore registers here.
  2891. */
  2892. return 0;
  2893. }
  2894. static const struct dev_pm_ops sh_eth_dev_pm_ops = {
  2895. SET_SYSTEM_SLEEP_PM_OPS(sh_eth_suspend, sh_eth_resume)
  2896. SET_RUNTIME_PM_OPS(sh_eth_runtime_nop, sh_eth_runtime_nop, NULL)
  2897. };
  2898. #define SH_ETH_PM_OPS (&sh_eth_dev_pm_ops)
  2899. #else
  2900. #define SH_ETH_PM_OPS NULL
  2901. #endif
  2902. static const struct platform_device_id sh_eth_id_table[] = {
  2903. { "sh7619-ether", (kernel_ulong_t)&sh7619_data },
  2904. { "sh771x-ether", (kernel_ulong_t)&sh771x_data },
  2905. { "sh7724-ether", (kernel_ulong_t)&sh7724_data },
  2906. { "sh7734-gether", (kernel_ulong_t)&sh7734_data },
  2907. { "sh7757-ether", (kernel_ulong_t)&sh7757_data },
  2908. { "sh7757-gether", (kernel_ulong_t)&sh7757_data_giga },
  2909. { "sh7763-gether", (kernel_ulong_t)&sh7763_data },
  2910. { }
  2911. };
  2912. MODULE_DEVICE_TABLE(platform, sh_eth_id_table);
  2913. static struct platform_driver sh_eth_driver = {
  2914. .probe = sh_eth_drv_probe,
  2915. .remove = sh_eth_drv_remove,
  2916. .id_table = sh_eth_id_table,
  2917. .driver = {
  2918. .name = CARDNAME,
  2919. .pm = SH_ETH_PM_OPS,
  2920. .of_match_table = of_match_ptr(sh_eth_match_table),
  2921. },
  2922. };
  2923. module_platform_driver(sh_eth_driver);
  2924. MODULE_AUTHOR("Nobuhiro Iwamatsu, Yoshihiro Shimoda");
  2925. MODULE_DESCRIPTION("Renesas SuperH Ethernet driver");
  2926. MODULE_LICENSE("GPL v2");