mr.c 28 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156
  1. /*
  2. * Copyright (c) 2004 Topspin Communications. All rights reserved.
  3. * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies. All rights reserved.
  4. * Copyright (c) 2006, 2007 Cisco Systems, Inc. All rights reserved.
  5. *
  6. * This software is available to you under a choice of one of two
  7. * licenses. You may choose to be licensed under the terms of the GNU
  8. * General Public License (GPL) Version 2, available from the file
  9. * COPYING in the main directory of this source tree, or the
  10. * OpenIB.org BSD license below:
  11. *
  12. * Redistribution and use in source and binary forms, with or
  13. * without modification, are permitted provided that the following
  14. * conditions are met:
  15. *
  16. * - Redistributions of source code must retain the above
  17. * copyright notice, this list of conditions and the following
  18. * disclaimer.
  19. *
  20. * - Redistributions in binary form must reproduce the above
  21. * copyright notice, this list of conditions and the following
  22. * disclaimer in the documentation and/or other materials
  23. * provided with the distribution.
  24. *
  25. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  26. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  27. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  28. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  29. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  30. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  31. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  32. * SOFTWARE.
  33. */
  34. #include <linux/errno.h>
  35. #include <linux/export.h>
  36. #include <linux/slab.h>
  37. #include <linux/kernel.h>
  38. #include <linux/vmalloc.h>
  39. #include <linux/mlx4/cmd.h>
  40. #include "mlx4.h"
  41. #include "icm.h"
  42. static u32 mlx4_buddy_alloc(struct mlx4_buddy *buddy, int order)
  43. {
  44. int o;
  45. int m;
  46. u32 seg;
  47. spin_lock(&buddy->lock);
  48. for (o = order; o <= buddy->max_order; ++o)
  49. if (buddy->num_free[o]) {
  50. m = 1 << (buddy->max_order - o);
  51. seg = find_first_bit(buddy->bits[o], m);
  52. if (seg < m)
  53. goto found;
  54. }
  55. spin_unlock(&buddy->lock);
  56. return -1;
  57. found:
  58. clear_bit(seg, buddy->bits[o]);
  59. --buddy->num_free[o];
  60. while (o > order) {
  61. --o;
  62. seg <<= 1;
  63. set_bit(seg ^ 1, buddy->bits[o]);
  64. ++buddy->num_free[o];
  65. }
  66. spin_unlock(&buddy->lock);
  67. seg <<= order;
  68. return seg;
  69. }
  70. static void mlx4_buddy_free(struct mlx4_buddy *buddy, u32 seg, int order)
  71. {
  72. seg >>= order;
  73. spin_lock(&buddy->lock);
  74. while (test_bit(seg ^ 1, buddy->bits[order])) {
  75. clear_bit(seg ^ 1, buddy->bits[order]);
  76. --buddy->num_free[order];
  77. seg >>= 1;
  78. ++order;
  79. }
  80. set_bit(seg, buddy->bits[order]);
  81. ++buddy->num_free[order];
  82. spin_unlock(&buddy->lock);
  83. }
  84. static int mlx4_buddy_init(struct mlx4_buddy *buddy, int max_order)
  85. {
  86. int i, s;
  87. buddy->max_order = max_order;
  88. spin_lock_init(&buddy->lock);
  89. buddy->bits = kcalloc(buddy->max_order + 1, sizeof(long *),
  90. GFP_KERNEL);
  91. buddy->num_free = kcalloc(buddy->max_order + 1, sizeof(*buddy->num_free),
  92. GFP_KERNEL);
  93. if (!buddy->bits || !buddy->num_free)
  94. goto err_out;
  95. for (i = 0; i <= buddy->max_order; ++i) {
  96. s = BITS_TO_LONGS(1 << (buddy->max_order - i));
  97. buddy->bits[i] = kvmalloc_array(s, sizeof(long), GFP_KERNEL | __GFP_ZERO);
  98. if (!buddy->bits[i])
  99. goto err_out_free;
  100. }
  101. set_bit(0, buddy->bits[buddy->max_order]);
  102. buddy->num_free[buddy->max_order] = 1;
  103. return 0;
  104. err_out_free:
  105. for (i = 0; i <= buddy->max_order; ++i)
  106. kvfree(buddy->bits[i]);
  107. err_out:
  108. kfree(buddy->bits);
  109. kfree(buddy->num_free);
  110. return -ENOMEM;
  111. }
  112. static void mlx4_buddy_cleanup(struct mlx4_buddy *buddy)
  113. {
  114. int i;
  115. for (i = 0; i <= buddy->max_order; ++i)
  116. kvfree(buddy->bits[i]);
  117. kfree(buddy->bits);
  118. kfree(buddy->num_free);
  119. }
  120. u32 __mlx4_alloc_mtt_range(struct mlx4_dev *dev, int order)
  121. {
  122. struct mlx4_mr_table *mr_table = &mlx4_priv(dev)->mr_table;
  123. u32 seg;
  124. int seg_order;
  125. u32 offset;
  126. seg_order = max_t(int, order - log_mtts_per_seg, 0);
  127. seg = mlx4_buddy_alloc(&mr_table->mtt_buddy, seg_order);
  128. if (seg == -1)
  129. return -1;
  130. offset = seg * (1 << log_mtts_per_seg);
  131. if (mlx4_table_get_range(dev, &mr_table->mtt_table, offset,
  132. offset + (1 << order) - 1)) {
  133. mlx4_buddy_free(&mr_table->mtt_buddy, seg, seg_order);
  134. return -1;
  135. }
  136. return offset;
  137. }
  138. static u32 mlx4_alloc_mtt_range(struct mlx4_dev *dev, int order)
  139. {
  140. u64 in_param = 0;
  141. u64 out_param;
  142. int err;
  143. if (mlx4_is_mfunc(dev)) {
  144. set_param_l(&in_param, order);
  145. err = mlx4_cmd_imm(dev, in_param, &out_param, RES_MTT,
  146. RES_OP_RESERVE_AND_MAP,
  147. MLX4_CMD_ALLOC_RES,
  148. MLX4_CMD_TIME_CLASS_A,
  149. MLX4_CMD_WRAPPED);
  150. if (err)
  151. return -1;
  152. return get_param_l(&out_param);
  153. }
  154. return __mlx4_alloc_mtt_range(dev, order);
  155. }
  156. int mlx4_mtt_init(struct mlx4_dev *dev, int npages, int page_shift,
  157. struct mlx4_mtt *mtt)
  158. {
  159. int i;
  160. if (!npages) {
  161. mtt->order = -1;
  162. mtt->page_shift = MLX4_ICM_PAGE_SHIFT;
  163. return 0;
  164. } else
  165. mtt->page_shift = page_shift;
  166. for (mtt->order = 0, i = 1; i < npages; i <<= 1)
  167. ++mtt->order;
  168. mtt->offset = mlx4_alloc_mtt_range(dev, mtt->order);
  169. if (mtt->offset == -1)
  170. return -ENOMEM;
  171. return 0;
  172. }
  173. EXPORT_SYMBOL_GPL(mlx4_mtt_init);
  174. void __mlx4_free_mtt_range(struct mlx4_dev *dev, u32 offset, int order)
  175. {
  176. u32 first_seg;
  177. int seg_order;
  178. struct mlx4_mr_table *mr_table = &mlx4_priv(dev)->mr_table;
  179. seg_order = max_t(int, order - log_mtts_per_seg, 0);
  180. first_seg = offset / (1 << log_mtts_per_seg);
  181. mlx4_buddy_free(&mr_table->mtt_buddy, first_seg, seg_order);
  182. mlx4_table_put_range(dev, &mr_table->mtt_table, offset,
  183. offset + (1 << order) - 1);
  184. }
  185. static void mlx4_free_mtt_range(struct mlx4_dev *dev, u32 offset, int order)
  186. {
  187. u64 in_param = 0;
  188. int err;
  189. if (mlx4_is_mfunc(dev)) {
  190. set_param_l(&in_param, offset);
  191. set_param_h(&in_param, order);
  192. err = mlx4_cmd(dev, in_param, RES_MTT, RES_OP_RESERVE_AND_MAP,
  193. MLX4_CMD_FREE_RES,
  194. MLX4_CMD_TIME_CLASS_A,
  195. MLX4_CMD_WRAPPED);
  196. if (err)
  197. mlx4_warn(dev, "Failed to free mtt range at:%d order:%d\n",
  198. offset, order);
  199. return;
  200. }
  201. __mlx4_free_mtt_range(dev, offset, order);
  202. }
  203. void mlx4_mtt_cleanup(struct mlx4_dev *dev, struct mlx4_mtt *mtt)
  204. {
  205. if (mtt->order < 0)
  206. return;
  207. mlx4_free_mtt_range(dev, mtt->offset, mtt->order);
  208. }
  209. EXPORT_SYMBOL_GPL(mlx4_mtt_cleanup);
  210. u64 mlx4_mtt_addr(struct mlx4_dev *dev, struct mlx4_mtt *mtt)
  211. {
  212. return (u64) mtt->offset * dev->caps.mtt_entry_sz;
  213. }
  214. EXPORT_SYMBOL_GPL(mlx4_mtt_addr);
  215. static u32 hw_index_to_key(u32 ind)
  216. {
  217. return (ind >> 24) | (ind << 8);
  218. }
  219. static u32 key_to_hw_index(u32 key)
  220. {
  221. return (key << 24) | (key >> 8);
  222. }
  223. static int mlx4_SW2HW_MPT(struct mlx4_dev *dev, struct mlx4_cmd_mailbox *mailbox,
  224. int mpt_index)
  225. {
  226. return mlx4_cmd(dev, mailbox->dma, mpt_index,
  227. 0, MLX4_CMD_SW2HW_MPT, MLX4_CMD_TIME_CLASS_B,
  228. MLX4_CMD_WRAPPED);
  229. }
  230. static int mlx4_HW2SW_MPT(struct mlx4_dev *dev, struct mlx4_cmd_mailbox *mailbox,
  231. int mpt_index)
  232. {
  233. return mlx4_cmd_box(dev, 0, mailbox ? mailbox->dma : 0, mpt_index,
  234. !mailbox, MLX4_CMD_HW2SW_MPT,
  235. MLX4_CMD_TIME_CLASS_B, MLX4_CMD_WRAPPED);
  236. }
  237. /* Must protect against concurrent access */
  238. int mlx4_mr_hw_get_mpt(struct mlx4_dev *dev, struct mlx4_mr *mmr,
  239. struct mlx4_mpt_entry ***mpt_entry)
  240. {
  241. int err;
  242. int key = key_to_hw_index(mmr->key) & (dev->caps.num_mpts - 1);
  243. struct mlx4_cmd_mailbox *mailbox = NULL;
  244. if (mmr->enabled != MLX4_MPT_EN_HW)
  245. return -EINVAL;
  246. err = mlx4_HW2SW_MPT(dev, NULL, key);
  247. if (err) {
  248. mlx4_warn(dev, "HW2SW_MPT failed (%d).", err);
  249. mlx4_warn(dev, "Most likely the MR has MWs bound to it.\n");
  250. return err;
  251. }
  252. mmr->enabled = MLX4_MPT_EN_SW;
  253. if (!mlx4_is_mfunc(dev)) {
  254. **mpt_entry = mlx4_table_find(
  255. &mlx4_priv(dev)->mr_table.dmpt_table,
  256. key, NULL);
  257. } else {
  258. mailbox = mlx4_alloc_cmd_mailbox(dev);
  259. if (IS_ERR(mailbox))
  260. return PTR_ERR(mailbox);
  261. err = mlx4_cmd_box(dev, 0, mailbox->dma, key,
  262. 0, MLX4_CMD_QUERY_MPT,
  263. MLX4_CMD_TIME_CLASS_B,
  264. MLX4_CMD_WRAPPED);
  265. if (err)
  266. goto free_mailbox;
  267. *mpt_entry = (struct mlx4_mpt_entry **)&mailbox->buf;
  268. }
  269. if (!(*mpt_entry) || !(**mpt_entry)) {
  270. err = -ENOMEM;
  271. goto free_mailbox;
  272. }
  273. return 0;
  274. free_mailbox:
  275. mlx4_free_cmd_mailbox(dev, mailbox);
  276. return err;
  277. }
  278. EXPORT_SYMBOL_GPL(mlx4_mr_hw_get_mpt);
  279. int mlx4_mr_hw_write_mpt(struct mlx4_dev *dev, struct mlx4_mr *mmr,
  280. struct mlx4_mpt_entry **mpt_entry)
  281. {
  282. int err;
  283. if (!mlx4_is_mfunc(dev)) {
  284. /* Make sure any changes to this entry are flushed */
  285. wmb();
  286. *(u8 *)(*mpt_entry) = MLX4_MPT_STATUS_HW;
  287. /* Make sure the new status is written */
  288. wmb();
  289. err = mlx4_SYNC_TPT(dev);
  290. } else {
  291. int key = key_to_hw_index(mmr->key) & (dev->caps.num_mpts - 1);
  292. struct mlx4_cmd_mailbox *mailbox =
  293. container_of((void *)mpt_entry, struct mlx4_cmd_mailbox,
  294. buf);
  295. err = mlx4_SW2HW_MPT(dev, mailbox, key);
  296. }
  297. if (!err) {
  298. mmr->pd = be32_to_cpu((*mpt_entry)->pd_flags) & MLX4_MPT_PD_MASK;
  299. mmr->enabled = MLX4_MPT_EN_HW;
  300. }
  301. return err;
  302. }
  303. EXPORT_SYMBOL_GPL(mlx4_mr_hw_write_mpt);
  304. void mlx4_mr_hw_put_mpt(struct mlx4_dev *dev,
  305. struct mlx4_mpt_entry **mpt_entry)
  306. {
  307. if (mlx4_is_mfunc(dev)) {
  308. struct mlx4_cmd_mailbox *mailbox =
  309. container_of((void *)mpt_entry, struct mlx4_cmd_mailbox,
  310. buf);
  311. mlx4_free_cmd_mailbox(dev, mailbox);
  312. }
  313. }
  314. EXPORT_SYMBOL_GPL(mlx4_mr_hw_put_mpt);
  315. int mlx4_mr_hw_change_pd(struct mlx4_dev *dev, struct mlx4_mpt_entry *mpt_entry,
  316. u32 pdn)
  317. {
  318. u32 pd_flags = be32_to_cpu(mpt_entry->pd_flags) & ~MLX4_MPT_PD_MASK;
  319. /* The wrapper function will put the slave's id here */
  320. if (mlx4_is_mfunc(dev))
  321. pd_flags &= ~MLX4_MPT_PD_VF_MASK;
  322. mpt_entry->pd_flags = cpu_to_be32(pd_flags |
  323. (pdn & MLX4_MPT_PD_MASK)
  324. | MLX4_MPT_PD_FLAG_EN_INV);
  325. return 0;
  326. }
  327. EXPORT_SYMBOL_GPL(mlx4_mr_hw_change_pd);
  328. int mlx4_mr_hw_change_access(struct mlx4_dev *dev,
  329. struct mlx4_mpt_entry *mpt_entry,
  330. u32 access)
  331. {
  332. u32 flags = (be32_to_cpu(mpt_entry->flags) & ~MLX4_PERM_MASK) |
  333. (access & MLX4_PERM_MASK);
  334. mpt_entry->flags = cpu_to_be32(flags);
  335. return 0;
  336. }
  337. EXPORT_SYMBOL_GPL(mlx4_mr_hw_change_access);
  338. static int mlx4_mr_alloc_reserved(struct mlx4_dev *dev, u32 mridx, u32 pd,
  339. u64 iova, u64 size, u32 access, int npages,
  340. int page_shift, struct mlx4_mr *mr)
  341. {
  342. mr->iova = iova;
  343. mr->size = size;
  344. mr->pd = pd;
  345. mr->access = access;
  346. mr->enabled = MLX4_MPT_DISABLED;
  347. mr->key = hw_index_to_key(mridx);
  348. return mlx4_mtt_init(dev, npages, page_shift, &mr->mtt);
  349. }
  350. static int mlx4_WRITE_MTT(struct mlx4_dev *dev,
  351. struct mlx4_cmd_mailbox *mailbox,
  352. int num_entries)
  353. {
  354. return mlx4_cmd(dev, mailbox->dma, num_entries, 0, MLX4_CMD_WRITE_MTT,
  355. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED);
  356. }
  357. int __mlx4_mpt_reserve(struct mlx4_dev *dev)
  358. {
  359. struct mlx4_priv *priv = mlx4_priv(dev);
  360. return mlx4_bitmap_alloc(&priv->mr_table.mpt_bitmap);
  361. }
  362. static int mlx4_mpt_reserve(struct mlx4_dev *dev)
  363. {
  364. u64 out_param;
  365. if (mlx4_is_mfunc(dev)) {
  366. if (mlx4_cmd_imm(dev, 0, &out_param, RES_MPT, RES_OP_RESERVE,
  367. MLX4_CMD_ALLOC_RES,
  368. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED))
  369. return -1;
  370. return get_param_l(&out_param);
  371. }
  372. return __mlx4_mpt_reserve(dev);
  373. }
  374. void __mlx4_mpt_release(struct mlx4_dev *dev, u32 index)
  375. {
  376. struct mlx4_priv *priv = mlx4_priv(dev);
  377. mlx4_bitmap_free(&priv->mr_table.mpt_bitmap, index, MLX4_NO_RR);
  378. }
  379. static void mlx4_mpt_release(struct mlx4_dev *dev, u32 index)
  380. {
  381. u64 in_param = 0;
  382. if (mlx4_is_mfunc(dev)) {
  383. set_param_l(&in_param, index);
  384. if (mlx4_cmd(dev, in_param, RES_MPT, RES_OP_RESERVE,
  385. MLX4_CMD_FREE_RES,
  386. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED))
  387. mlx4_warn(dev, "Failed to release mr index:%d\n",
  388. index);
  389. return;
  390. }
  391. __mlx4_mpt_release(dev, index);
  392. }
  393. int __mlx4_mpt_alloc_icm(struct mlx4_dev *dev, u32 index)
  394. {
  395. struct mlx4_mr_table *mr_table = &mlx4_priv(dev)->mr_table;
  396. return mlx4_table_get(dev, &mr_table->dmpt_table, index);
  397. }
  398. static int mlx4_mpt_alloc_icm(struct mlx4_dev *dev, u32 index)
  399. {
  400. u64 param = 0;
  401. if (mlx4_is_mfunc(dev)) {
  402. set_param_l(&param, index);
  403. return mlx4_cmd_imm(dev, param, &param, RES_MPT, RES_OP_MAP_ICM,
  404. MLX4_CMD_ALLOC_RES,
  405. MLX4_CMD_TIME_CLASS_A,
  406. MLX4_CMD_WRAPPED);
  407. }
  408. return __mlx4_mpt_alloc_icm(dev, index);
  409. }
  410. void __mlx4_mpt_free_icm(struct mlx4_dev *dev, u32 index)
  411. {
  412. struct mlx4_mr_table *mr_table = &mlx4_priv(dev)->mr_table;
  413. mlx4_table_put(dev, &mr_table->dmpt_table, index);
  414. }
  415. static void mlx4_mpt_free_icm(struct mlx4_dev *dev, u32 index)
  416. {
  417. u64 in_param = 0;
  418. if (mlx4_is_mfunc(dev)) {
  419. set_param_l(&in_param, index);
  420. if (mlx4_cmd(dev, in_param, RES_MPT, RES_OP_MAP_ICM,
  421. MLX4_CMD_FREE_RES, MLX4_CMD_TIME_CLASS_A,
  422. MLX4_CMD_WRAPPED))
  423. mlx4_warn(dev, "Failed to free icm of mr index:%d\n",
  424. index);
  425. return;
  426. }
  427. return __mlx4_mpt_free_icm(dev, index);
  428. }
  429. int mlx4_mr_alloc(struct mlx4_dev *dev, u32 pd, u64 iova, u64 size, u32 access,
  430. int npages, int page_shift, struct mlx4_mr *mr)
  431. {
  432. u32 index;
  433. int err;
  434. index = mlx4_mpt_reserve(dev);
  435. if (index == -1)
  436. return -ENOMEM;
  437. err = mlx4_mr_alloc_reserved(dev, index, pd, iova, size,
  438. access, npages, page_shift, mr);
  439. if (err)
  440. mlx4_mpt_release(dev, index);
  441. return err;
  442. }
  443. EXPORT_SYMBOL_GPL(mlx4_mr_alloc);
  444. static int mlx4_mr_free_reserved(struct mlx4_dev *dev, struct mlx4_mr *mr)
  445. {
  446. int err;
  447. if (mr->enabled == MLX4_MPT_EN_HW) {
  448. err = mlx4_HW2SW_MPT(dev, NULL,
  449. key_to_hw_index(mr->key) &
  450. (dev->caps.num_mpts - 1));
  451. if (err) {
  452. mlx4_warn(dev, "HW2SW_MPT failed (%d), MR has MWs bound to it\n",
  453. err);
  454. return err;
  455. }
  456. mr->enabled = MLX4_MPT_EN_SW;
  457. }
  458. mlx4_mtt_cleanup(dev, &mr->mtt);
  459. return 0;
  460. }
  461. int mlx4_mr_free(struct mlx4_dev *dev, struct mlx4_mr *mr)
  462. {
  463. int ret;
  464. ret = mlx4_mr_free_reserved(dev, mr);
  465. if (ret)
  466. return ret;
  467. if (mr->enabled)
  468. mlx4_mpt_free_icm(dev, key_to_hw_index(mr->key));
  469. mlx4_mpt_release(dev, key_to_hw_index(mr->key));
  470. return 0;
  471. }
  472. EXPORT_SYMBOL_GPL(mlx4_mr_free);
  473. void mlx4_mr_rereg_mem_cleanup(struct mlx4_dev *dev, struct mlx4_mr *mr)
  474. {
  475. mlx4_mtt_cleanup(dev, &mr->mtt);
  476. mr->mtt.order = -1;
  477. }
  478. EXPORT_SYMBOL_GPL(mlx4_mr_rereg_mem_cleanup);
  479. int mlx4_mr_rereg_mem_write(struct mlx4_dev *dev, struct mlx4_mr *mr,
  480. u64 iova, u64 size, int npages,
  481. int page_shift, struct mlx4_mpt_entry *mpt_entry)
  482. {
  483. int err;
  484. err = mlx4_mtt_init(dev, npages, page_shift, &mr->mtt);
  485. if (err)
  486. return err;
  487. mpt_entry->start = cpu_to_be64(iova);
  488. mpt_entry->length = cpu_to_be64(size);
  489. mpt_entry->entity_size = cpu_to_be32(page_shift);
  490. mpt_entry->flags &= ~(cpu_to_be32(MLX4_MPT_FLAG_FREE |
  491. MLX4_MPT_FLAG_SW_OWNS));
  492. if (mr->mtt.order < 0) {
  493. mpt_entry->flags |= cpu_to_be32(MLX4_MPT_FLAG_PHYSICAL);
  494. mpt_entry->mtt_addr = 0;
  495. } else {
  496. mpt_entry->mtt_addr = cpu_to_be64(mlx4_mtt_addr(dev,
  497. &mr->mtt));
  498. if (mr->mtt.page_shift == 0)
  499. mpt_entry->mtt_sz = cpu_to_be32(1 << mr->mtt.order);
  500. }
  501. if (mr->mtt.order >= 0 && mr->mtt.page_shift == 0) {
  502. /* fast register MR in free state */
  503. mpt_entry->flags |= cpu_to_be32(MLX4_MPT_FLAG_FREE);
  504. mpt_entry->pd_flags |= cpu_to_be32(MLX4_MPT_PD_FLAG_FAST_REG |
  505. MLX4_MPT_PD_FLAG_RAE);
  506. } else {
  507. mpt_entry->flags |= cpu_to_be32(MLX4_MPT_FLAG_SW_OWNS);
  508. }
  509. mr->enabled = MLX4_MPT_EN_SW;
  510. return 0;
  511. }
  512. EXPORT_SYMBOL_GPL(mlx4_mr_rereg_mem_write);
  513. int mlx4_mr_enable(struct mlx4_dev *dev, struct mlx4_mr *mr)
  514. {
  515. struct mlx4_cmd_mailbox *mailbox;
  516. struct mlx4_mpt_entry *mpt_entry;
  517. int err;
  518. err = mlx4_mpt_alloc_icm(dev, key_to_hw_index(mr->key));
  519. if (err)
  520. return err;
  521. mailbox = mlx4_alloc_cmd_mailbox(dev);
  522. if (IS_ERR(mailbox)) {
  523. err = PTR_ERR(mailbox);
  524. goto err_table;
  525. }
  526. mpt_entry = mailbox->buf;
  527. mpt_entry->flags = cpu_to_be32(MLX4_MPT_FLAG_MIO |
  528. MLX4_MPT_FLAG_REGION |
  529. mr->access);
  530. mpt_entry->key = cpu_to_be32(key_to_hw_index(mr->key));
  531. mpt_entry->pd_flags = cpu_to_be32(mr->pd | MLX4_MPT_PD_FLAG_EN_INV);
  532. mpt_entry->start = cpu_to_be64(mr->iova);
  533. mpt_entry->length = cpu_to_be64(mr->size);
  534. mpt_entry->entity_size = cpu_to_be32(mr->mtt.page_shift);
  535. if (mr->mtt.order < 0) {
  536. mpt_entry->flags |= cpu_to_be32(MLX4_MPT_FLAG_PHYSICAL);
  537. mpt_entry->mtt_addr = 0;
  538. } else {
  539. mpt_entry->mtt_addr = cpu_to_be64(mlx4_mtt_addr(dev,
  540. &mr->mtt));
  541. }
  542. if (mr->mtt.order >= 0 && mr->mtt.page_shift == 0) {
  543. /* fast register MR in free state */
  544. mpt_entry->flags |= cpu_to_be32(MLX4_MPT_FLAG_FREE);
  545. mpt_entry->pd_flags |= cpu_to_be32(MLX4_MPT_PD_FLAG_FAST_REG |
  546. MLX4_MPT_PD_FLAG_RAE);
  547. mpt_entry->mtt_sz = cpu_to_be32(1 << mr->mtt.order);
  548. } else {
  549. mpt_entry->flags |= cpu_to_be32(MLX4_MPT_FLAG_SW_OWNS);
  550. }
  551. err = mlx4_SW2HW_MPT(dev, mailbox,
  552. key_to_hw_index(mr->key) & (dev->caps.num_mpts - 1));
  553. if (err) {
  554. mlx4_warn(dev, "SW2HW_MPT failed (%d)\n", err);
  555. goto err_cmd;
  556. }
  557. mr->enabled = MLX4_MPT_EN_HW;
  558. mlx4_free_cmd_mailbox(dev, mailbox);
  559. return 0;
  560. err_cmd:
  561. mlx4_free_cmd_mailbox(dev, mailbox);
  562. err_table:
  563. mlx4_mpt_free_icm(dev, key_to_hw_index(mr->key));
  564. return err;
  565. }
  566. EXPORT_SYMBOL_GPL(mlx4_mr_enable);
  567. static int mlx4_write_mtt_chunk(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
  568. int start_index, int npages, u64 *page_list)
  569. {
  570. struct mlx4_priv *priv = mlx4_priv(dev);
  571. __be64 *mtts;
  572. dma_addr_t dma_handle;
  573. int i;
  574. mtts = mlx4_table_find(&priv->mr_table.mtt_table, mtt->offset +
  575. start_index, &dma_handle);
  576. if (!mtts)
  577. return -ENOMEM;
  578. dma_sync_single_for_cpu(&dev->persist->pdev->dev, dma_handle,
  579. npages * sizeof(u64), DMA_TO_DEVICE);
  580. for (i = 0; i < npages; ++i)
  581. mtts[i] = cpu_to_be64(page_list[i] | MLX4_MTT_FLAG_PRESENT);
  582. dma_sync_single_for_device(&dev->persist->pdev->dev, dma_handle,
  583. npages * sizeof(u64), DMA_TO_DEVICE);
  584. return 0;
  585. }
  586. int __mlx4_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
  587. int start_index, int npages, u64 *page_list)
  588. {
  589. int err = 0;
  590. int chunk;
  591. int mtts_per_page;
  592. int max_mtts_first_page;
  593. /* compute how may mtts fit in the first page */
  594. mtts_per_page = PAGE_SIZE / sizeof(u64);
  595. max_mtts_first_page = mtts_per_page - (mtt->offset + start_index)
  596. % mtts_per_page;
  597. chunk = min_t(int, max_mtts_first_page, npages);
  598. while (npages > 0) {
  599. err = mlx4_write_mtt_chunk(dev, mtt, start_index, chunk, page_list);
  600. if (err)
  601. return err;
  602. npages -= chunk;
  603. start_index += chunk;
  604. page_list += chunk;
  605. chunk = min_t(int, mtts_per_page, npages);
  606. }
  607. return err;
  608. }
  609. int mlx4_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
  610. int start_index, int npages, u64 *page_list)
  611. {
  612. struct mlx4_cmd_mailbox *mailbox = NULL;
  613. __be64 *inbox = NULL;
  614. int chunk;
  615. int err = 0;
  616. int i;
  617. if (mtt->order < 0)
  618. return -EINVAL;
  619. if (mlx4_is_mfunc(dev)) {
  620. mailbox = mlx4_alloc_cmd_mailbox(dev);
  621. if (IS_ERR(mailbox))
  622. return PTR_ERR(mailbox);
  623. inbox = mailbox->buf;
  624. while (npages > 0) {
  625. chunk = min_t(int, MLX4_MAILBOX_SIZE / sizeof(u64) - 2,
  626. npages);
  627. inbox[0] = cpu_to_be64(mtt->offset + start_index);
  628. inbox[1] = 0;
  629. for (i = 0; i < chunk; ++i)
  630. inbox[i + 2] = cpu_to_be64(page_list[i] |
  631. MLX4_MTT_FLAG_PRESENT);
  632. err = mlx4_WRITE_MTT(dev, mailbox, chunk);
  633. if (err) {
  634. mlx4_free_cmd_mailbox(dev, mailbox);
  635. return err;
  636. }
  637. npages -= chunk;
  638. start_index += chunk;
  639. page_list += chunk;
  640. }
  641. mlx4_free_cmd_mailbox(dev, mailbox);
  642. return err;
  643. }
  644. return __mlx4_write_mtt(dev, mtt, start_index, npages, page_list);
  645. }
  646. EXPORT_SYMBOL_GPL(mlx4_write_mtt);
  647. int mlx4_buf_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
  648. struct mlx4_buf *buf)
  649. {
  650. u64 *page_list;
  651. int err;
  652. int i;
  653. page_list = kcalloc(buf->npages, sizeof(*page_list), GFP_KERNEL);
  654. if (!page_list)
  655. return -ENOMEM;
  656. for (i = 0; i < buf->npages; ++i)
  657. if (buf->nbufs == 1)
  658. page_list[i] = buf->direct.map + (i << buf->page_shift);
  659. else
  660. page_list[i] = buf->page_list[i].map;
  661. err = mlx4_write_mtt(dev, mtt, 0, buf->npages, page_list);
  662. kfree(page_list);
  663. return err;
  664. }
  665. EXPORT_SYMBOL_GPL(mlx4_buf_write_mtt);
  666. int mlx4_mw_alloc(struct mlx4_dev *dev, u32 pd, enum mlx4_mw_type type,
  667. struct mlx4_mw *mw)
  668. {
  669. u32 index;
  670. if ((type == MLX4_MW_TYPE_1 &&
  671. !(dev->caps.flags & MLX4_DEV_CAP_FLAG_MEM_WINDOW)) ||
  672. (type == MLX4_MW_TYPE_2 &&
  673. !(dev->caps.bmme_flags & MLX4_BMME_FLAG_TYPE_2_WIN)))
  674. return -EOPNOTSUPP;
  675. index = mlx4_mpt_reserve(dev);
  676. if (index == -1)
  677. return -ENOMEM;
  678. mw->key = hw_index_to_key(index);
  679. mw->pd = pd;
  680. mw->type = type;
  681. mw->enabled = MLX4_MPT_DISABLED;
  682. return 0;
  683. }
  684. EXPORT_SYMBOL_GPL(mlx4_mw_alloc);
  685. int mlx4_mw_enable(struct mlx4_dev *dev, struct mlx4_mw *mw)
  686. {
  687. struct mlx4_cmd_mailbox *mailbox;
  688. struct mlx4_mpt_entry *mpt_entry;
  689. int err;
  690. err = mlx4_mpt_alloc_icm(dev, key_to_hw_index(mw->key));
  691. if (err)
  692. return err;
  693. mailbox = mlx4_alloc_cmd_mailbox(dev);
  694. if (IS_ERR(mailbox)) {
  695. err = PTR_ERR(mailbox);
  696. goto err_table;
  697. }
  698. mpt_entry = mailbox->buf;
  699. /* Note that the MLX4_MPT_FLAG_REGION bit in mpt_entry->flags is turned
  700. * off, thus creating a memory window and not a memory region.
  701. */
  702. mpt_entry->key = cpu_to_be32(key_to_hw_index(mw->key));
  703. mpt_entry->pd_flags = cpu_to_be32(mw->pd);
  704. if (mw->type == MLX4_MW_TYPE_2) {
  705. mpt_entry->flags |= cpu_to_be32(MLX4_MPT_FLAG_FREE);
  706. mpt_entry->qpn = cpu_to_be32(MLX4_MPT_QP_FLAG_BOUND_QP);
  707. mpt_entry->pd_flags |= cpu_to_be32(MLX4_MPT_PD_FLAG_EN_INV);
  708. }
  709. err = mlx4_SW2HW_MPT(dev, mailbox,
  710. key_to_hw_index(mw->key) &
  711. (dev->caps.num_mpts - 1));
  712. if (err) {
  713. mlx4_warn(dev, "SW2HW_MPT failed (%d)\n", err);
  714. goto err_cmd;
  715. }
  716. mw->enabled = MLX4_MPT_EN_HW;
  717. mlx4_free_cmd_mailbox(dev, mailbox);
  718. return 0;
  719. err_cmd:
  720. mlx4_free_cmd_mailbox(dev, mailbox);
  721. err_table:
  722. mlx4_mpt_free_icm(dev, key_to_hw_index(mw->key));
  723. return err;
  724. }
  725. EXPORT_SYMBOL_GPL(mlx4_mw_enable);
  726. void mlx4_mw_free(struct mlx4_dev *dev, struct mlx4_mw *mw)
  727. {
  728. int err;
  729. if (mw->enabled == MLX4_MPT_EN_HW) {
  730. err = mlx4_HW2SW_MPT(dev, NULL,
  731. key_to_hw_index(mw->key) &
  732. (dev->caps.num_mpts - 1));
  733. if (err)
  734. mlx4_warn(dev, "xxx HW2SW_MPT failed (%d)\n", err);
  735. mw->enabled = MLX4_MPT_EN_SW;
  736. }
  737. if (mw->enabled)
  738. mlx4_mpt_free_icm(dev, key_to_hw_index(mw->key));
  739. mlx4_mpt_release(dev, key_to_hw_index(mw->key));
  740. }
  741. EXPORT_SYMBOL_GPL(mlx4_mw_free);
  742. int mlx4_init_mr_table(struct mlx4_dev *dev)
  743. {
  744. struct mlx4_priv *priv = mlx4_priv(dev);
  745. struct mlx4_mr_table *mr_table = &priv->mr_table;
  746. int err;
  747. /* Nothing to do for slaves - all MR handling is forwarded
  748. * to the master */
  749. if (mlx4_is_slave(dev))
  750. return 0;
  751. if (!is_power_of_2(dev->caps.num_mpts))
  752. return -EINVAL;
  753. err = mlx4_bitmap_init(&mr_table->mpt_bitmap, dev->caps.num_mpts,
  754. ~0, dev->caps.reserved_mrws, 0);
  755. if (err)
  756. return err;
  757. err = mlx4_buddy_init(&mr_table->mtt_buddy,
  758. ilog2((u32)dev->caps.num_mtts /
  759. (1 << log_mtts_per_seg)));
  760. if (err)
  761. goto err_buddy;
  762. if (dev->caps.reserved_mtts) {
  763. priv->reserved_mtts =
  764. mlx4_alloc_mtt_range(dev,
  765. fls(dev->caps.reserved_mtts - 1));
  766. if (priv->reserved_mtts < 0) {
  767. mlx4_warn(dev, "MTT table of order %u is too small\n",
  768. mr_table->mtt_buddy.max_order);
  769. err = -ENOMEM;
  770. goto err_reserve_mtts;
  771. }
  772. }
  773. return 0;
  774. err_reserve_mtts:
  775. mlx4_buddy_cleanup(&mr_table->mtt_buddy);
  776. err_buddy:
  777. mlx4_bitmap_cleanup(&mr_table->mpt_bitmap);
  778. return err;
  779. }
  780. void mlx4_cleanup_mr_table(struct mlx4_dev *dev)
  781. {
  782. struct mlx4_priv *priv = mlx4_priv(dev);
  783. struct mlx4_mr_table *mr_table = &priv->mr_table;
  784. if (mlx4_is_slave(dev))
  785. return;
  786. if (priv->reserved_mtts >= 0)
  787. mlx4_free_mtt_range(dev, priv->reserved_mtts,
  788. fls(dev->caps.reserved_mtts - 1));
  789. mlx4_buddy_cleanup(&mr_table->mtt_buddy);
  790. mlx4_bitmap_cleanup(&mr_table->mpt_bitmap);
  791. }
  792. static inline int mlx4_check_fmr(struct mlx4_fmr *fmr, u64 *page_list,
  793. int npages, u64 iova)
  794. {
  795. int i, page_mask;
  796. if (npages > fmr->max_pages)
  797. return -EINVAL;
  798. page_mask = (1 << fmr->page_shift) - 1;
  799. /* We are getting page lists, so va must be page aligned. */
  800. if (iova & page_mask)
  801. return -EINVAL;
  802. /* Trust the user not to pass misaligned data in page_list */
  803. if (0)
  804. for (i = 0; i < npages; ++i) {
  805. if (page_list[i] & ~page_mask)
  806. return -EINVAL;
  807. }
  808. if (fmr->maps >= fmr->max_maps)
  809. return -EINVAL;
  810. return 0;
  811. }
  812. int mlx4_map_phys_fmr(struct mlx4_dev *dev, struct mlx4_fmr *fmr, u64 *page_list,
  813. int npages, u64 iova, u32 *lkey, u32 *rkey)
  814. {
  815. u32 key;
  816. int i, err;
  817. err = mlx4_check_fmr(fmr, page_list, npages, iova);
  818. if (err)
  819. return err;
  820. ++fmr->maps;
  821. key = key_to_hw_index(fmr->mr.key);
  822. key += dev->caps.num_mpts;
  823. *lkey = *rkey = fmr->mr.key = hw_index_to_key(key);
  824. *(u8 *) fmr->mpt = MLX4_MPT_STATUS_SW;
  825. /* Make sure MPT status is visible before writing MTT entries */
  826. wmb();
  827. dma_sync_single_for_cpu(&dev->persist->pdev->dev, fmr->dma_handle,
  828. npages * sizeof(u64), DMA_TO_DEVICE);
  829. for (i = 0; i < npages; ++i)
  830. fmr->mtts[i] = cpu_to_be64(page_list[i] | MLX4_MTT_FLAG_PRESENT);
  831. dma_sync_single_for_device(&dev->persist->pdev->dev, fmr->dma_handle,
  832. npages * sizeof(u64), DMA_TO_DEVICE);
  833. fmr->mpt->key = cpu_to_be32(key);
  834. fmr->mpt->lkey = cpu_to_be32(key);
  835. fmr->mpt->length = cpu_to_be64(npages * (1ull << fmr->page_shift));
  836. fmr->mpt->start = cpu_to_be64(iova);
  837. /* Make MTT entries are visible before setting MPT status */
  838. wmb();
  839. *(u8 *) fmr->mpt = MLX4_MPT_STATUS_HW;
  840. /* Make sure MPT status is visible before consumer can use FMR */
  841. wmb();
  842. return 0;
  843. }
  844. EXPORT_SYMBOL_GPL(mlx4_map_phys_fmr);
  845. int mlx4_fmr_alloc(struct mlx4_dev *dev, u32 pd, u32 access, int max_pages,
  846. int max_maps, u8 page_shift, struct mlx4_fmr *fmr)
  847. {
  848. struct mlx4_priv *priv = mlx4_priv(dev);
  849. int err = -ENOMEM;
  850. if (max_maps > dev->caps.max_fmr_maps)
  851. return -EINVAL;
  852. if (page_shift < (ffs(dev->caps.page_size_cap) - 1) || page_shift >= 32)
  853. return -EINVAL;
  854. /* All MTTs must fit in the same page */
  855. if (max_pages * sizeof(*fmr->mtts) > PAGE_SIZE)
  856. return -EINVAL;
  857. fmr->page_shift = page_shift;
  858. fmr->max_pages = max_pages;
  859. fmr->max_maps = max_maps;
  860. fmr->maps = 0;
  861. err = mlx4_mr_alloc(dev, pd, 0, 0, access, max_pages,
  862. page_shift, &fmr->mr);
  863. if (err)
  864. return err;
  865. fmr->mtts = mlx4_table_find(&priv->mr_table.mtt_table,
  866. fmr->mr.mtt.offset,
  867. &fmr->dma_handle);
  868. if (!fmr->mtts) {
  869. err = -ENOMEM;
  870. goto err_free;
  871. }
  872. return 0;
  873. err_free:
  874. (void) mlx4_mr_free(dev, &fmr->mr);
  875. return err;
  876. }
  877. EXPORT_SYMBOL_GPL(mlx4_fmr_alloc);
  878. int mlx4_fmr_enable(struct mlx4_dev *dev, struct mlx4_fmr *fmr)
  879. {
  880. struct mlx4_priv *priv = mlx4_priv(dev);
  881. int err;
  882. err = mlx4_mr_enable(dev, &fmr->mr);
  883. if (err)
  884. return err;
  885. fmr->mpt = mlx4_table_find(&priv->mr_table.dmpt_table,
  886. key_to_hw_index(fmr->mr.key), NULL);
  887. if (!fmr->mpt)
  888. return -ENOMEM;
  889. return 0;
  890. }
  891. EXPORT_SYMBOL_GPL(mlx4_fmr_enable);
  892. void mlx4_fmr_unmap(struct mlx4_dev *dev, struct mlx4_fmr *fmr,
  893. u32 *lkey, u32 *rkey)
  894. {
  895. if (!fmr->maps)
  896. return;
  897. /* To unmap: it is sufficient to take back ownership from HW */
  898. *(u8 *)fmr->mpt = MLX4_MPT_STATUS_SW;
  899. /* Make sure MPT status is visible */
  900. wmb();
  901. fmr->maps = 0;
  902. }
  903. EXPORT_SYMBOL_GPL(mlx4_fmr_unmap);
  904. int mlx4_fmr_free(struct mlx4_dev *dev, struct mlx4_fmr *fmr)
  905. {
  906. int ret;
  907. if (fmr->maps)
  908. return -EBUSY;
  909. if (fmr->mr.enabled == MLX4_MPT_EN_HW) {
  910. /* In case of FMR was enabled and unmapped
  911. * make sure to give ownership of MPT back to HW
  912. * so HW2SW_MPT command will success.
  913. */
  914. *(u8 *)fmr->mpt = MLX4_MPT_STATUS_SW;
  915. /* Make sure MPT status is visible before changing MPT fields */
  916. wmb();
  917. fmr->mpt->length = 0;
  918. fmr->mpt->start = 0;
  919. /* Make sure MPT data is visible after changing MPT status */
  920. wmb();
  921. *(u8 *)fmr->mpt = MLX4_MPT_STATUS_HW;
  922. /* make sure MPT status is visible */
  923. wmb();
  924. }
  925. ret = mlx4_mr_free(dev, &fmr->mr);
  926. if (ret)
  927. return ret;
  928. fmr->mr.enabled = MLX4_MPT_DISABLED;
  929. return 0;
  930. }
  931. EXPORT_SYMBOL_GPL(mlx4_fmr_free);
  932. int mlx4_SYNC_TPT(struct mlx4_dev *dev)
  933. {
  934. return mlx4_cmd(dev, 0, 0, 0, MLX4_CMD_SYNC_TPT,
  935. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  936. }
  937. EXPORT_SYMBOL_GPL(mlx4_SYNC_TPT);