igb.h 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. /* Intel(R) Gigabit Ethernet Linux driver
  3. * Copyright(c) 2007-2014 Intel Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms and conditions of the GNU General Public License,
  7. * version 2, as published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, see <http://www.gnu.org/licenses/>.
  16. *
  17. * The full GNU General Public License is included in this distribution in
  18. * the file called "COPYING".
  19. *
  20. * Contact Information:
  21. * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
  22. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  23. */
  24. /* Linux PRO/1000 Ethernet Driver main header file */
  25. #ifndef _IGB_H_
  26. #define _IGB_H_
  27. #include "e1000_mac.h"
  28. #include "e1000_82575.h"
  29. #include <linux/timecounter.h>
  30. #include <linux/net_tstamp.h>
  31. #include <linux/ptp_clock_kernel.h>
  32. #include <linux/bitops.h>
  33. #include <linux/if_vlan.h>
  34. #include <linux/i2c.h>
  35. #include <linux/i2c-algo-bit.h>
  36. #include <linux/pci.h>
  37. #include <linux/mdio.h>
  38. struct igb_adapter;
  39. #define E1000_PCS_CFG_IGN_SD 1
  40. /* Interrupt defines */
  41. #define IGB_START_ITR 648 /* ~6000 ints/sec */
  42. #define IGB_4K_ITR 980
  43. #define IGB_20K_ITR 196
  44. #define IGB_70K_ITR 56
  45. /* TX/RX descriptor defines */
  46. #define IGB_DEFAULT_TXD 256
  47. #define IGB_DEFAULT_TX_WORK 128
  48. #define IGB_MIN_TXD 80
  49. #define IGB_MAX_TXD 4096
  50. #define IGB_DEFAULT_RXD 256
  51. #define IGB_MIN_RXD 80
  52. #define IGB_MAX_RXD 4096
  53. #define IGB_DEFAULT_ITR 3 /* dynamic */
  54. #define IGB_MAX_ITR_USECS 10000
  55. #define IGB_MIN_ITR_USECS 10
  56. #define NON_Q_VECTORS 1
  57. #define MAX_Q_VECTORS 8
  58. #define MAX_MSIX_ENTRIES 10
  59. /* Transmit and receive queues */
  60. #define IGB_MAX_RX_QUEUES 8
  61. #define IGB_MAX_RX_QUEUES_82575 4
  62. #define IGB_MAX_RX_QUEUES_I211 2
  63. #define IGB_MAX_TX_QUEUES 8
  64. #define IGB_MAX_VF_MC_ENTRIES 30
  65. #define IGB_MAX_VF_FUNCTIONS 8
  66. #define IGB_MAX_VFTA_ENTRIES 128
  67. #define IGB_82576_VF_DEV_ID 0x10CA
  68. #define IGB_I350_VF_DEV_ID 0x1520
  69. /* NVM version defines */
  70. #define IGB_MAJOR_MASK 0xF000
  71. #define IGB_MINOR_MASK 0x0FF0
  72. #define IGB_BUILD_MASK 0x000F
  73. #define IGB_COMB_VER_MASK 0x00FF
  74. #define IGB_MAJOR_SHIFT 12
  75. #define IGB_MINOR_SHIFT 4
  76. #define IGB_COMB_VER_SHFT 8
  77. #define IGB_NVM_VER_INVALID 0xFFFF
  78. #define IGB_ETRACK_SHIFT 16
  79. #define NVM_ETRACK_WORD 0x0042
  80. #define NVM_COMB_VER_OFF 0x0083
  81. #define NVM_COMB_VER_PTR 0x003d
  82. /* Transmit and receive latency (for PTP timestamps) */
  83. #define IGB_I210_TX_LATENCY_10 9542
  84. #define IGB_I210_TX_LATENCY_100 1024
  85. #define IGB_I210_TX_LATENCY_1000 178
  86. #define IGB_I210_RX_LATENCY_10 20662
  87. #define IGB_I210_RX_LATENCY_100 2213
  88. #define IGB_I210_RX_LATENCY_1000 448
  89. struct vf_data_storage {
  90. unsigned char vf_mac_addresses[ETH_ALEN];
  91. u16 vf_mc_hashes[IGB_MAX_VF_MC_ENTRIES];
  92. u16 num_vf_mc_hashes;
  93. u32 flags;
  94. unsigned long last_nack;
  95. u16 pf_vlan; /* When set, guest VLAN config not allowed. */
  96. u16 pf_qos;
  97. u16 tx_rate;
  98. bool spoofchk_enabled;
  99. bool trusted;
  100. };
  101. /* Number of unicast MAC filters reserved for the PF in the RAR registers */
  102. #define IGB_PF_MAC_FILTERS_RESERVED 3
  103. struct vf_mac_filter {
  104. struct list_head l;
  105. int vf;
  106. bool free;
  107. u8 vf_mac[ETH_ALEN];
  108. };
  109. #define IGB_VF_FLAG_CTS 0x00000001 /* VF is clear to send data */
  110. #define IGB_VF_FLAG_UNI_PROMISC 0x00000002 /* VF has unicast promisc */
  111. #define IGB_VF_FLAG_MULTI_PROMISC 0x00000004 /* VF has multicast promisc */
  112. #define IGB_VF_FLAG_PF_SET_MAC 0x00000008 /* PF has set MAC address */
  113. /* RX descriptor control thresholds.
  114. * PTHRESH - MAC will consider prefetch if it has fewer than this number of
  115. * descriptors available in its onboard memory.
  116. * Setting this to 0 disables RX descriptor prefetch.
  117. * HTHRESH - MAC will only prefetch if there are at least this many descriptors
  118. * available in host memory.
  119. * If PTHRESH is 0, this should also be 0.
  120. * WTHRESH - RX descriptor writeback threshold - MAC will delay writing back
  121. * descriptors until either it has this many to write back, or the
  122. * ITR timer expires.
  123. */
  124. #define IGB_RX_PTHRESH ((hw->mac.type == e1000_i354) ? 12 : 8)
  125. #define IGB_RX_HTHRESH 8
  126. #define IGB_TX_PTHRESH ((hw->mac.type == e1000_i354) ? 20 : 8)
  127. #define IGB_TX_HTHRESH 1
  128. #define IGB_RX_WTHRESH ((hw->mac.type == e1000_82576 && \
  129. (adapter->flags & IGB_FLAG_HAS_MSIX)) ? 1 : 4)
  130. #define IGB_TX_WTHRESH ((hw->mac.type == e1000_82576 && \
  131. (adapter->flags & IGB_FLAG_HAS_MSIX)) ? 1 : 16)
  132. /* this is the size past which hardware will drop packets when setting LPE=0 */
  133. #define MAXIMUM_ETHERNET_VLAN_SIZE 1522
  134. /* Supported Rx Buffer Sizes */
  135. #define IGB_RXBUFFER_256 256
  136. #define IGB_RXBUFFER_2048 2048
  137. #define IGB_RXBUFFER_3072 3072
  138. #define IGB_RX_HDR_LEN IGB_RXBUFFER_256
  139. #define IGB_TS_HDR_LEN 16
  140. #define IGB_SKB_PAD (NET_SKB_PAD + NET_IP_ALIGN)
  141. #if (PAGE_SIZE < 8192)
  142. #define IGB_MAX_FRAME_BUILD_SKB \
  143. (SKB_WITH_OVERHEAD(IGB_RXBUFFER_2048) - IGB_SKB_PAD - IGB_TS_HDR_LEN)
  144. #else
  145. #define IGB_MAX_FRAME_BUILD_SKB (IGB_RXBUFFER_2048 - IGB_TS_HDR_LEN)
  146. #endif
  147. /* How many Rx Buffers do we bundle into one write to the hardware ? */
  148. #define IGB_RX_BUFFER_WRITE 16 /* Must be power of 2 */
  149. #define IGB_RX_DMA_ATTR \
  150. (DMA_ATTR_SKIP_CPU_SYNC | DMA_ATTR_WEAK_ORDERING)
  151. #define AUTO_ALL_MODES 0
  152. #define IGB_EEPROM_APME 0x0400
  153. #ifndef IGB_MASTER_SLAVE
  154. /* Switch to override PHY master/slave setting */
  155. #define IGB_MASTER_SLAVE e1000_ms_hw_default
  156. #endif
  157. #define IGB_MNG_VLAN_NONE -1
  158. enum igb_tx_flags {
  159. /* cmd_type flags */
  160. IGB_TX_FLAGS_VLAN = 0x01,
  161. IGB_TX_FLAGS_TSO = 0x02,
  162. IGB_TX_FLAGS_TSTAMP = 0x04,
  163. /* olinfo flags */
  164. IGB_TX_FLAGS_IPV4 = 0x10,
  165. IGB_TX_FLAGS_CSUM = 0x20,
  166. };
  167. /* VLAN info */
  168. #define IGB_TX_FLAGS_VLAN_MASK 0xffff0000
  169. #define IGB_TX_FLAGS_VLAN_SHIFT 16
  170. /* The largest size we can write to the descriptor is 65535. In order to
  171. * maintain a power of two alignment we have to limit ourselves to 32K.
  172. */
  173. #define IGB_MAX_TXD_PWR 15
  174. #define IGB_MAX_DATA_PER_TXD (1u << IGB_MAX_TXD_PWR)
  175. /* Tx Descriptors needed, worst case */
  176. #define TXD_USE_COUNT(S) DIV_ROUND_UP((S), IGB_MAX_DATA_PER_TXD)
  177. #define DESC_NEEDED (MAX_SKB_FRAGS + 4)
  178. /* EEPROM byte offsets */
  179. #define IGB_SFF_8472_SWAP 0x5C
  180. #define IGB_SFF_8472_COMP 0x5E
  181. /* Bitmasks */
  182. #define IGB_SFF_ADDRESSING_MODE 0x4
  183. #define IGB_SFF_8472_UNSUP 0x00
  184. /* wrapper around a pointer to a socket buffer,
  185. * so a DMA handle can be stored along with the buffer
  186. */
  187. struct igb_tx_buffer {
  188. union e1000_adv_tx_desc *next_to_watch;
  189. unsigned long time_stamp;
  190. struct sk_buff *skb;
  191. unsigned int bytecount;
  192. u16 gso_segs;
  193. __be16 protocol;
  194. DEFINE_DMA_UNMAP_ADDR(dma);
  195. DEFINE_DMA_UNMAP_LEN(len);
  196. u32 tx_flags;
  197. };
  198. struct igb_rx_buffer {
  199. dma_addr_t dma;
  200. struct page *page;
  201. #if (BITS_PER_LONG > 32) || (PAGE_SIZE >= 65536)
  202. __u32 page_offset;
  203. #else
  204. __u16 page_offset;
  205. #endif
  206. __u16 pagecnt_bias;
  207. };
  208. struct igb_tx_queue_stats {
  209. u64 packets;
  210. u64 bytes;
  211. u64 restart_queue;
  212. u64 restart_queue2;
  213. };
  214. struct igb_rx_queue_stats {
  215. u64 packets;
  216. u64 bytes;
  217. u64 drops;
  218. u64 csum_err;
  219. u64 alloc_failed;
  220. };
  221. struct igb_ring_container {
  222. struct igb_ring *ring; /* pointer to linked list of rings */
  223. unsigned int total_bytes; /* total bytes processed this int */
  224. unsigned int total_packets; /* total packets processed this int */
  225. u16 work_limit; /* total work allowed per interrupt */
  226. u8 count; /* total number of rings in vector */
  227. u8 itr; /* current ITR setting for ring */
  228. };
  229. struct igb_ring {
  230. struct igb_q_vector *q_vector; /* backlink to q_vector */
  231. struct net_device *netdev; /* back pointer to net_device */
  232. struct device *dev; /* device pointer for dma mapping */
  233. union { /* array of buffer info structs */
  234. struct igb_tx_buffer *tx_buffer_info;
  235. struct igb_rx_buffer *rx_buffer_info;
  236. };
  237. void *desc; /* descriptor ring memory */
  238. unsigned long flags; /* ring specific flags */
  239. void __iomem *tail; /* pointer to ring tail register */
  240. dma_addr_t dma; /* phys address of the ring */
  241. unsigned int size; /* length of desc. ring in bytes */
  242. u16 count; /* number of desc. in the ring */
  243. u8 queue_index; /* logical index of the ring*/
  244. u8 reg_idx; /* physical index of the ring */
  245. bool cbs_enable; /* indicates if CBS is enabled */
  246. s32 idleslope; /* idleSlope in kbps */
  247. s32 sendslope; /* sendSlope in kbps */
  248. s32 hicredit; /* hiCredit in bytes */
  249. s32 locredit; /* loCredit in bytes */
  250. /* everything past this point are written often */
  251. u16 next_to_clean;
  252. u16 next_to_use;
  253. u16 next_to_alloc;
  254. union {
  255. /* TX */
  256. struct {
  257. struct igb_tx_queue_stats tx_stats;
  258. struct u64_stats_sync tx_syncp;
  259. struct u64_stats_sync tx_syncp2;
  260. };
  261. /* RX */
  262. struct {
  263. struct sk_buff *skb;
  264. struct igb_rx_queue_stats rx_stats;
  265. struct u64_stats_sync rx_syncp;
  266. };
  267. };
  268. } ____cacheline_internodealigned_in_smp;
  269. struct igb_q_vector {
  270. struct igb_adapter *adapter; /* backlink */
  271. int cpu; /* CPU for DCA */
  272. u32 eims_value; /* EIMS mask value */
  273. u16 itr_val;
  274. u8 set_itr;
  275. void __iomem *itr_register;
  276. struct igb_ring_container rx, tx;
  277. struct napi_struct napi;
  278. struct rcu_head rcu; /* to avoid race with update stats on free */
  279. char name[IFNAMSIZ + 9];
  280. /* for dynamic allocation of rings associated with this q_vector */
  281. struct igb_ring ring[0] ____cacheline_internodealigned_in_smp;
  282. };
  283. enum e1000_ring_flags_t {
  284. IGB_RING_FLAG_RX_3K_BUFFER,
  285. IGB_RING_FLAG_RX_BUILD_SKB_ENABLED,
  286. IGB_RING_FLAG_RX_SCTP_CSUM,
  287. IGB_RING_FLAG_RX_LB_VLAN_BSWAP,
  288. IGB_RING_FLAG_TX_CTX_IDX,
  289. IGB_RING_FLAG_TX_DETECT_HANG
  290. };
  291. #define ring_uses_large_buffer(ring) \
  292. test_bit(IGB_RING_FLAG_RX_3K_BUFFER, &(ring)->flags)
  293. #define set_ring_uses_large_buffer(ring) \
  294. set_bit(IGB_RING_FLAG_RX_3K_BUFFER, &(ring)->flags)
  295. #define clear_ring_uses_large_buffer(ring) \
  296. clear_bit(IGB_RING_FLAG_RX_3K_BUFFER, &(ring)->flags)
  297. #define ring_uses_build_skb(ring) \
  298. test_bit(IGB_RING_FLAG_RX_BUILD_SKB_ENABLED, &(ring)->flags)
  299. #define set_ring_build_skb_enabled(ring) \
  300. set_bit(IGB_RING_FLAG_RX_BUILD_SKB_ENABLED, &(ring)->flags)
  301. #define clear_ring_build_skb_enabled(ring) \
  302. clear_bit(IGB_RING_FLAG_RX_BUILD_SKB_ENABLED, &(ring)->flags)
  303. static inline unsigned int igb_rx_bufsz(struct igb_ring *ring)
  304. {
  305. #if (PAGE_SIZE < 8192)
  306. if (ring_uses_large_buffer(ring))
  307. return IGB_RXBUFFER_3072;
  308. if (ring_uses_build_skb(ring))
  309. return IGB_MAX_FRAME_BUILD_SKB + IGB_TS_HDR_LEN;
  310. #endif
  311. return IGB_RXBUFFER_2048;
  312. }
  313. static inline unsigned int igb_rx_pg_order(struct igb_ring *ring)
  314. {
  315. #if (PAGE_SIZE < 8192)
  316. if (ring_uses_large_buffer(ring))
  317. return 1;
  318. #endif
  319. return 0;
  320. }
  321. #define igb_rx_pg_size(_ring) (PAGE_SIZE << igb_rx_pg_order(_ring))
  322. #define IGB_TXD_DCMD (E1000_ADVTXD_DCMD_EOP | E1000_ADVTXD_DCMD_RS)
  323. #define IGB_RX_DESC(R, i) \
  324. (&(((union e1000_adv_rx_desc *)((R)->desc))[i]))
  325. #define IGB_TX_DESC(R, i) \
  326. (&(((union e1000_adv_tx_desc *)((R)->desc))[i]))
  327. #define IGB_TX_CTXTDESC(R, i) \
  328. (&(((struct e1000_adv_tx_context_desc *)((R)->desc))[i]))
  329. /* igb_test_staterr - tests bits within Rx descriptor status and error fields */
  330. static inline __le32 igb_test_staterr(union e1000_adv_rx_desc *rx_desc,
  331. const u32 stat_err_bits)
  332. {
  333. return rx_desc->wb.upper.status_error & cpu_to_le32(stat_err_bits);
  334. }
  335. /* igb_desc_unused - calculate if we have unused descriptors */
  336. static inline int igb_desc_unused(struct igb_ring *ring)
  337. {
  338. if (ring->next_to_clean > ring->next_to_use)
  339. return ring->next_to_clean - ring->next_to_use - 1;
  340. return ring->count + ring->next_to_clean - ring->next_to_use - 1;
  341. }
  342. #ifdef CONFIG_IGB_HWMON
  343. #define IGB_HWMON_TYPE_LOC 0
  344. #define IGB_HWMON_TYPE_TEMP 1
  345. #define IGB_HWMON_TYPE_CAUTION 2
  346. #define IGB_HWMON_TYPE_MAX 3
  347. struct hwmon_attr {
  348. struct device_attribute dev_attr;
  349. struct e1000_hw *hw;
  350. struct e1000_thermal_diode_data *sensor;
  351. char name[12];
  352. };
  353. struct hwmon_buff {
  354. struct attribute_group group;
  355. const struct attribute_group *groups[2];
  356. struct attribute *attrs[E1000_MAX_SENSORS * 4 + 1];
  357. struct hwmon_attr hwmon_list[E1000_MAX_SENSORS * 4];
  358. unsigned int n_hwmon;
  359. };
  360. #endif
  361. /* The number of L2 ether-type filter registers, Index 3 is reserved
  362. * for PTP 1588 timestamp
  363. */
  364. #define MAX_ETYPE_FILTER (4 - 1)
  365. /* ETQF filter list: one static filter per filter consumer. This is
  366. * to avoid filter collisions later. Add new filters here!!
  367. *
  368. * Current filters: Filter 3
  369. */
  370. #define IGB_ETQF_FILTER_1588 3
  371. #define IGB_N_EXTTS 2
  372. #define IGB_N_PEROUT 2
  373. #define IGB_N_SDP 4
  374. #define IGB_RETA_SIZE 128
  375. enum igb_filter_match_flags {
  376. IGB_FILTER_FLAG_ETHER_TYPE = 0x1,
  377. IGB_FILTER_FLAG_VLAN_TCI = 0x2,
  378. };
  379. #define IGB_MAX_RXNFC_FILTERS 16
  380. /* RX network flow classification data structure */
  381. struct igb_nfc_input {
  382. /* Byte layout in order, all values with MSB first:
  383. * match_flags - 1 byte
  384. * etype - 2 bytes
  385. * vlan_tci - 2 bytes
  386. */
  387. u8 match_flags;
  388. __be16 etype;
  389. __be16 vlan_tci;
  390. };
  391. struct igb_nfc_filter {
  392. struct hlist_node nfc_node;
  393. struct igb_nfc_input filter;
  394. u16 etype_reg_index;
  395. u16 sw_idx;
  396. u16 action;
  397. };
  398. struct igb_mac_addr {
  399. u8 addr[ETH_ALEN];
  400. u8 queue;
  401. u8 state; /* bitmask */
  402. };
  403. #define IGB_MAC_STATE_DEFAULT 0x1
  404. #define IGB_MAC_STATE_IN_USE 0x2
  405. /* board specific private data structure */
  406. struct igb_adapter {
  407. unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
  408. struct net_device *netdev;
  409. unsigned long state;
  410. unsigned int flags;
  411. unsigned int num_q_vectors;
  412. struct msix_entry msix_entries[MAX_MSIX_ENTRIES];
  413. /* Interrupt Throttle Rate */
  414. u32 rx_itr_setting;
  415. u32 tx_itr_setting;
  416. u16 tx_itr;
  417. u16 rx_itr;
  418. /* TX */
  419. u16 tx_work_limit;
  420. u32 tx_timeout_count;
  421. int num_tx_queues;
  422. struct igb_ring *tx_ring[16];
  423. /* RX */
  424. int num_rx_queues;
  425. struct igb_ring *rx_ring[16];
  426. u32 max_frame_size;
  427. u32 min_frame_size;
  428. struct timer_list watchdog_timer;
  429. struct timer_list phy_info_timer;
  430. u16 mng_vlan_id;
  431. u32 bd_number;
  432. u32 wol;
  433. u32 en_mng_pt;
  434. u16 link_speed;
  435. u16 link_duplex;
  436. u8 __iomem *io_addr; /* Mainly for iounmap use */
  437. struct work_struct reset_task;
  438. struct work_struct watchdog_task;
  439. bool fc_autoneg;
  440. u8 tx_timeout_factor;
  441. struct timer_list blink_timer;
  442. unsigned long led_status;
  443. /* OS defined structs */
  444. struct pci_dev *pdev;
  445. spinlock_t stats64_lock;
  446. struct rtnl_link_stats64 stats64;
  447. /* structs defined in e1000_hw.h */
  448. struct e1000_hw hw;
  449. struct e1000_hw_stats stats;
  450. struct e1000_phy_info phy_info;
  451. u32 test_icr;
  452. struct igb_ring test_tx_ring;
  453. struct igb_ring test_rx_ring;
  454. int msg_enable;
  455. struct igb_q_vector *q_vector[MAX_Q_VECTORS];
  456. u32 eims_enable_mask;
  457. u32 eims_other;
  458. /* to not mess up cache alignment, always add to the bottom */
  459. u16 tx_ring_count;
  460. u16 rx_ring_count;
  461. unsigned int vfs_allocated_count;
  462. struct vf_data_storage *vf_data;
  463. int vf_rate_link_speed;
  464. u32 rss_queues;
  465. u32 wvbr;
  466. u32 *shadow_vfta;
  467. struct ptp_clock *ptp_clock;
  468. struct ptp_clock_info ptp_caps;
  469. struct delayed_work ptp_overflow_work;
  470. struct work_struct ptp_tx_work;
  471. struct sk_buff *ptp_tx_skb;
  472. struct hwtstamp_config tstamp_config;
  473. unsigned long ptp_tx_start;
  474. unsigned long last_rx_ptp_check;
  475. unsigned long last_rx_timestamp;
  476. unsigned int ptp_flags;
  477. spinlock_t tmreg_lock;
  478. struct cyclecounter cc;
  479. struct timecounter tc;
  480. u32 tx_hwtstamp_timeouts;
  481. u32 tx_hwtstamp_skipped;
  482. u32 rx_hwtstamp_cleared;
  483. bool pps_sys_wrap_on;
  484. struct ptp_pin_desc sdp_config[IGB_N_SDP];
  485. struct {
  486. struct timespec64 start;
  487. struct timespec64 period;
  488. } perout[IGB_N_PEROUT];
  489. char fw_version[32];
  490. #ifdef CONFIG_IGB_HWMON
  491. struct hwmon_buff *igb_hwmon_buff;
  492. bool ets;
  493. #endif
  494. struct i2c_algo_bit_data i2c_algo;
  495. struct i2c_adapter i2c_adap;
  496. struct i2c_client *i2c_client;
  497. u32 rss_indir_tbl_init;
  498. u8 rss_indir_tbl[IGB_RETA_SIZE];
  499. unsigned long link_check_timeout;
  500. int copper_tries;
  501. struct e1000_info ei;
  502. u16 eee_advert;
  503. /* RX network flow classification support */
  504. struct hlist_head nfc_filter_list;
  505. unsigned int nfc_filter_count;
  506. /* lock for RX network flow classification filter */
  507. spinlock_t nfc_lock;
  508. bool etype_bitmap[MAX_ETYPE_FILTER];
  509. struct igb_mac_addr *mac_table;
  510. struct vf_mac_filter vf_macs;
  511. struct vf_mac_filter *vf_mac_list;
  512. };
  513. /* flags controlling PTP/1588 function */
  514. #define IGB_PTP_ENABLED BIT(0)
  515. #define IGB_PTP_OVERFLOW_CHECK BIT(1)
  516. #define IGB_FLAG_HAS_MSI BIT(0)
  517. #define IGB_FLAG_DCA_ENABLED BIT(1)
  518. #define IGB_FLAG_QUAD_PORT_A BIT(2)
  519. #define IGB_FLAG_QUEUE_PAIRS BIT(3)
  520. #define IGB_FLAG_DMAC BIT(4)
  521. #define IGB_FLAG_RSS_FIELD_IPV4_UDP BIT(6)
  522. #define IGB_FLAG_RSS_FIELD_IPV6_UDP BIT(7)
  523. #define IGB_FLAG_WOL_SUPPORTED BIT(8)
  524. #define IGB_FLAG_NEED_LINK_UPDATE BIT(9)
  525. #define IGB_FLAG_MEDIA_RESET BIT(10)
  526. #define IGB_FLAG_MAS_CAPABLE BIT(11)
  527. #define IGB_FLAG_MAS_ENABLE BIT(12)
  528. #define IGB_FLAG_HAS_MSIX BIT(13)
  529. #define IGB_FLAG_EEE BIT(14)
  530. #define IGB_FLAG_VLAN_PROMISC BIT(15)
  531. #define IGB_FLAG_RX_LEGACY BIT(16)
  532. #define IGB_FLAG_FQTSS BIT(17)
  533. /* Media Auto Sense */
  534. #define IGB_MAS_ENABLE_0 0X0001
  535. #define IGB_MAS_ENABLE_1 0X0002
  536. #define IGB_MAS_ENABLE_2 0X0004
  537. #define IGB_MAS_ENABLE_3 0X0008
  538. /* DMA Coalescing defines */
  539. #define IGB_MIN_TXPBSIZE 20408
  540. #define IGB_TX_BUF_4096 4096
  541. #define IGB_DMCTLX_DCFLUSH_DIS 0x80000000 /* Disable DMA Coal Flush */
  542. #define IGB_82576_TSYNC_SHIFT 19
  543. enum e1000_state_t {
  544. __IGB_TESTING,
  545. __IGB_RESETTING,
  546. __IGB_DOWN,
  547. __IGB_PTP_TX_IN_PROGRESS,
  548. };
  549. enum igb_boards {
  550. board_82575,
  551. };
  552. extern char igb_driver_name[];
  553. extern char igb_driver_version[];
  554. int igb_open(struct net_device *netdev);
  555. int igb_close(struct net_device *netdev);
  556. int igb_up(struct igb_adapter *);
  557. void igb_down(struct igb_adapter *);
  558. void igb_reinit_locked(struct igb_adapter *);
  559. void igb_reset(struct igb_adapter *);
  560. int igb_reinit_queues(struct igb_adapter *);
  561. void igb_write_rss_indir_tbl(struct igb_adapter *);
  562. int igb_set_spd_dplx(struct igb_adapter *, u32, u8);
  563. int igb_setup_tx_resources(struct igb_ring *);
  564. int igb_setup_rx_resources(struct igb_ring *);
  565. void igb_free_tx_resources(struct igb_ring *);
  566. void igb_free_rx_resources(struct igb_ring *);
  567. void igb_configure_tx_ring(struct igb_adapter *, struct igb_ring *);
  568. void igb_configure_rx_ring(struct igb_adapter *, struct igb_ring *);
  569. void igb_setup_tctl(struct igb_adapter *);
  570. void igb_setup_rctl(struct igb_adapter *);
  571. netdev_tx_t igb_xmit_frame_ring(struct sk_buff *, struct igb_ring *);
  572. void igb_alloc_rx_buffers(struct igb_ring *, u16);
  573. void igb_update_stats(struct igb_adapter *);
  574. bool igb_has_link(struct igb_adapter *adapter);
  575. void igb_set_ethtool_ops(struct net_device *);
  576. void igb_power_up_link(struct igb_adapter *);
  577. void igb_set_fw_version(struct igb_adapter *);
  578. void igb_ptp_init(struct igb_adapter *adapter);
  579. void igb_ptp_stop(struct igb_adapter *adapter);
  580. void igb_ptp_reset(struct igb_adapter *adapter);
  581. void igb_ptp_suspend(struct igb_adapter *adapter);
  582. void igb_ptp_rx_hang(struct igb_adapter *adapter);
  583. void igb_ptp_tx_hang(struct igb_adapter *adapter);
  584. void igb_ptp_rx_rgtstamp(struct igb_q_vector *q_vector, struct sk_buff *skb);
  585. void igb_ptp_rx_pktstamp(struct igb_q_vector *q_vector, void *va,
  586. struct sk_buff *skb);
  587. int igb_ptp_set_ts_config(struct net_device *netdev, struct ifreq *ifr);
  588. int igb_ptp_get_ts_config(struct net_device *netdev, struct ifreq *ifr);
  589. void igb_set_flag_queue_pairs(struct igb_adapter *, const u32);
  590. unsigned int igb_get_max_rss_queues(struct igb_adapter *);
  591. #ifdef CONFIG_IGB_HWMON
  592. void igb_sysfs_exit(struct igb_adapter *adapter);
  593. int igb_sysfs_init(struct igb_adapter *adapter);
  594. #endif
  595. static inline s32 igb_reset_phy(struct e1000_hw *hw)
  596. {
  597. if (hw->phy.ops.reset)
  598. return hw->phy.ops.reset(hw);
  599. return 0;
  600. }
  601. static inline s32 igb_read_phy_reg(struct e1000_hw *hw, u32 offset, u16 *data)
  602. {
  603. if (hw->phy.ops.read_reg)
  604. return hw->phy.ops.read_reg(hw, offset, data);
  605. return 0;
  606. }
  607. static inline s32 igb_write_phy_reg(struct e1000_hw *hw, u32 offset, u16 data)
  608. {
  609. if (hw->phy.ops.write_reg)
  610. return hw->phy.ops.write_reg(hw, offset, data);
  611. return 0;
  612. }
  613. static inline s32 igb_get_phy_info(struct e1000_hw *hw)
  614. {
  615. if (hw->phy.ops.get_phy_info)
  616. return hw->phy.ops.get_phy_info(hw);
  617. return 0;
  618. }
  619. static inline struct netdev_queue *txring_txq(const struct igb_ring *tx_ring)
  620. {
  621. return netdev_get_tx_queue(tx_ring->netdev, tx_ring->queue_index);
  622. }
  623. int igb_add_filter(struct igb_adapter *adapter,
  624. struct igb_nfc_filter *input);
  625. int igb_erase_filter(struct igb_adapter *adapter,
  626. struct igb_nfc_filter *input);
  627. #endif /* _IGB_H_ */