i40e_ptp.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*******************************************************************************
  3. *
  4. * Intel Ethernet Controller XL710 Family Linux Driver
  5. * Copyright(c) 2013 - 2014 Intel Corporation.
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms and conditions of the GNU General Public License,
  9. * version 2, as published by the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along
  17. * with this program. If not, see <http://www.gnu.org/licenses/>.
  18. *
  19. * The full GNU General Public License is included in this distribution in
  20. * the file called "COPYING".
  21. *
  22. * Contact Information:
  23. * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
  24. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  25. *
  26. ******************************************************************************/
  27. #include "i40e.h"
  28. #include <linux/ptp_classify.h>
  29. /* The XL710 timesync is very much like Intel's 82599 design when it comes to
  30. * the fundamental clock design. However, the clock operations are much simpler
  31. * in the XL710 because the device supports a full 64 bits of nanoseconds.
  32. * Because the field is so wide, we can forgo the cycle counter and just
  33. * operate with the nanosecond field directly without fear of overflow.
  34. *
  35. * Much like the 82599, the update period is dependent upon the link speed:
  36. * At 40Gb link or no link, the period is 1.6ns.
  37. * At 10Gb link, the period is multiplied by 2. (3.2ns)
  38. * At 1Gb link, the period is multiplied by 20. (32ns)
  39. * 1588 functionality is not supported at 100Mbps.
  40. */
  41. #define I40E_PTP_40GB_INCVAL 0x0199999999ULL
  42. #define I40E_PTP_10GB_INCVAL 0x0333333333ULL
  43. #define I40E_PTP_1GB_INCVAL 0x2000000000ULL
  44. #define I40E_PRTTSYN_CTL1_TSYNTYPE_V1 BIT(I40E_PRTTSYN_CTL1_TSYNTYPE_SHIFT)
  45. #define I40E_PRTTSYN_CTL1_TSYNTYPE_V2 (2 << \
  46. I40E_PRTTSYN_CTL1_TSYNTYPE_SHIFT)
  47. /**
  48. * i40e_ptp_read - Read the PHC time from the device
  49. * @pf: Board private structure
  50. * @ts: timespec structure to hold the current time value
  51. *
  52. * This function reads the PRTTSYN_TIME registers and stores them in a
  53. * timespec. However, since the registers are 64 bits of nanoseconds, we must
  54. * convert the result to a timespec before we can return.
  55. **/
  56. static void i40e_ptp_read(struct i40e_pf *pf, struct timespec64 *ts)
  57. {
  58. struct i40e_hw *hw = &pf->hw;
  59. u32 hi, lo;
  60. u64 ns;
  61. /* The timer latches on the lowest register read. */
  62. lo = rd32(hw, I40E_PRTTSYN_TIME_L);
  63. hi = rd32(hw, I40E_PRTTSYN_TIME_H);
  64. ns = (((u64)hi) << 32) | lo;
  65. *ts = ns_to_timespec64(ns);
  66. }
  67. /**
  68. * i40e_ptp_write - Write the PHC time to the device
  69. * @pf: Board private structure
  70. * @ts: timespec structure that holds the new time value
  71. *
  72. * This function writes the PRTTSYN_TIME registers with the user value. Since
  73. * we receive a timespec from the stack, we must convert that timespec into
  74. * nanoseconds before programming the registers.
  75. **/
  76. static void i40e_ptp_write(struct i40e_pf *pf, const struct timespec64 *ts)
  77. {
  78. struct i40e_hw *hw = &pf->hw;
  79. u64 ns = timespec64_to_ns(ts);
  80. /* The timer will not update until the high register is written, so
  81. * write the low register first.
  82. */
  83. wr32(hw, I40E_PRTTSYN_TIME_L, ns & 0xFFFFFFFF);
  84. wr32(hw, I40E_PRTTSYN_TIME_H, ns >> 32);
  85. }
  86. /**
  87. * i40e_ptp_convert_to_hwtstamp - Convert device clock to system time
  88. * @hwtstamps: Timestamp structure to update
  89. * @timestamp: Timestamp from the hardware
  90. *
  91. * We need to convert the NIC clock value into a hwtstamp which can be used by
  92. * the upper level timestamping functions. Since the timestamp is simply a 64-
  93. * bit nanosecond value, we can call ns_to_ktime directly to handle this.
  94. **/
  95. static void i40e_ptp_convert_to_hwtstamp(struct skb_shared_hwtstamps *hwtstamps,
  96. u64 timestamp)
  97. {
  98. memset(hwtstamps, 0, sizeof(*hwtstamps));
  99. hwtstamps->hwtstamp = ns_to_ktime(timestamp);
  100. }
  101. /**
  102. * i40e_ptp_adjfreq - Adjust the PHC frequency
  103. * @ptp: The PTP clock structure
  104. * @ppb: Parts per billion adjustment from the base
  105. *
  106. * Adjust the frequency of the PHC by the indicated parts per billion from the
  107. * base frequency.
  108. **/
  109. static int i40e_ptp_adjfreq(struct ptp_clock_info *ptp, s32 ppb)
  110. {
  111. struct i40e_pf *pf = container_of(ptp, struct i40e_pf, ptp_caps);
  112. struct i40e_hw *hw = &pf->hw;
  113. u64 adj, freq, diff;
  114. int neg_adj = 0;
  115. if (ppb < 0) {
  116. neg_adj = 1;
  117. ppb = -ppb;
  118. }
  119. smp_mb(); /* Force any pending update before accessing. */
  120. adj = READ_ONCE(pf->ptp_base_adj);
  121. freq = adj;
  122. freq *= ppb;
  123. diff = div_u64(freq, 1000000000ULL);
  124. if (neg_adj)
  125. adj -= diff;
  126. else
  127. adj += diff;
  128. wr32(hw, I40E_PRTTSYN_INC_L, adj & 0xFFFFFFFF);
  129. wr32(hw, I40E_PRTTSYN_INC_H, adj >> 32);
  130. return 0;
  131. }
  132. /**
  133. * i40e_ptp_adjtime - Adjust the PHC time
  134. * @ptp: The PTP clock structure
  135. * @delta: Offset in nanoseconds to adjust the PHC time by
  136. *
  137. * Adjust the frequency of the PHC by the indicated parts per billion from the
  138. * base frequency.
  139. **/
  140. static int i40e_ptp_adjtime(struct ptp_clock_info *ptp, s64 delta)
  141. {
  142. struct i40e_pf *pf = container_of(ptp, struct i40e_pf, ptp_caps);
  143. struct timespec64 now;
  144. mutex_lock(&pf->tmreg_lock);
  145. i40e_ptp_read(pf, &now);
  146. timespec64_add_ns(&now, delta);
  147. i40e_ptp_write(pf, (const struct timespec64 *)&now);
  148. mutex_unlock(&pf->tmreg_lock);
  149. return 0;
  150. }
  151. /**
  152. * i40e_ptp_gettime - Get the time of the PHC
  153. * @ptp: The PTP clock structure
  154. * @ts: timespec structure to hold the current time value
  155. *
  156. * Read the device clock and return the correct value on ns, after converting it
  157. * into a timespec struct.
  158. **/
  159. static int i40e_ptp_gettime(struct ptp_clock_info *ptp, struct timespec64 *ts)
  160. {
  161. struct i40e_pf *pf = container_of(ptp, struct i40e_pf, ptp_caps);
  162. mutex_lock(&pf->tmreg_lock);
  163. i40e_ptp_read(pf, ts);
  164. mutex_unlock(&pf->tmreg_lock);
  165. return 0;
  166. }
  167. /**
  168. * i40e_ptp_settime - Set the time of the PHC
  169. * @ptp: The PTP clock structure
  170. * @ts: timespec structure that holds the new time value
  171. *
  172. * Set the device clock to the user input value. The conversion from timespec
  173. * to ns happens in the write function.
  174. **/
  175. static int i40e_ptp_settime(struct ptp_clock_info *ptp,
  176. const struct timespec64 *ts)
  177. {
  178. struct i40e_pf *pf = container_of(ptp, struct i40e_pf, ptp_caps);
  179. mutex_lock(&pf->tmreg_lock);
  180. i40e_ptp_write(pf, ts);
  181. mutex_unlock(&pf->tmreg_lock);
  182. return 0;
  183. }
  184. /**
  185. * i40e_ptp_feature_enable - Enable/disable ancillary features of the PHC subsystem
  186. * @ptp: The PTP clock structure
  187. * @rq: The requested feature to change
  188. * @on: Enable/disable flag
  189. *
  190. * The XL710 does not support any of the ancillary features of the PHC
  191. * subsystem, so this function may just return.
  192. **/
  193. static int i40e_ptp_feature_enable(struct ptp_clock_info *ptp,
  194. struct ptp_clock_request *rq, int on)
  195. {
  196. return -EOPNOTSUPP;
  197. }
  198. /**
  199. * i40e_ptp_update_latch_events - Read I40E_PRTTSYN_STAT_1 and latch events
  200. * @pf: the PF data structure
  201. *
  202. * This function reads I40E_PRTTSYN_STAT_1 and updates the corresponding timers
  203. * for noticed latch events. This allows the driver to keep track of the first
  204. * time a latch event was noticed which will be used to help clear out Rx
  205. * timestamps for packets that got dropped or lost.
  206. *
  207. * This function will return the current value of I40E_PRTTSYN_STAT_1 and is
  208. * expected to be called only while under the ptp_rx_lock.
  209. **/
  210. static u32 i40e_ptp_get_rx_events(struct i40e_pf *pf)
  211. {
  212. struct i40e_hw *hw = &pf->hw;
  213. u32 prttsyn_stat, new_latch_events;
  214. int i;
  215. prttsyn_stat = rd32(hw, I40E_PRTTSYN_STAT_1);
  216. new_latch_events = prttsyn_stat & ~pf->latch_event_flags;
  217. /* Update the jiffies time for any newly latched timestamp. This
  218. * ensures that we store the time that we first discovered a timestamp
  219. * was latched by the hardware. The service task will later determine
  220. * if we should free the latch and drop that timestamp should too much
  221. * time pass. This flow ensures that we only update jiffies for new
  222. * events latched since the last time we checked, and not all events
  223. * currently latched, so that the service task accounting remains
  224. * accurate.
  225. */
  226. for (i = 0; i < 4; i++) {
  227. if (new_latch_events & BIT(i))
  228. pf->latch_events[i] = jiffies;
  229. }
  230. /* Finally, we store the current status of the Rx timestamp latches */
  231. pf->latch_event_flags = prttsyn_stat;
  232. return prttsyn_stat;
  233. }
  234. /**
  235. * i40e_ptp_rx_hang - Detect error case when Rx timestamp registers are hung
  236. * @pf: The PF private data structure
  237. * @vsi: The VSI with the rings relevant to 1588
  238. *
  239. * This watchdog task is scheduled to detect error case where hardware has
  240. * dropped an Rx packet that was timestamped when the ring is full. The
  241. * particular error is rare but leaves the device in a state unable to timestamp
  242. * any future packets.
  243. **/
  244. void i40e_ptp_rx_hang(struct i40e_pf *pf)
  245. {
  246. struct i40e_hw *hw = &pf->hw;
  247. unsigned int i, cleared = 0;
  248. /* Since we cannot turn off the Rx timestamp logic if the device is
  249. * configured for Tx timestamping, we check if Rx timestamping is
  250. * configured. We don't want to spuriously warn about Rx timestamp
  251. * hangs if we don't care about the timestamps.
  252. */
  253. if (!(pf->flags & I40E_FLAG_PTP) || !pf->ptp_rx)
  254. return;
  255. spin_lock_bh(&pf->ptp_rx_lock);
  256. /* Update current latch times for Rx events */
  257. i40e_ptp_get_rx_events(pf);
  258. /* Check all the currently latched Rx events and see whether they have
  259. * been latched for over a second. It is assumed that any timestamp
  260. * should have been cleared within this time, or else it was captured
  261. * for a dropped frame that the driver never received. Thus, we will
  262. * clear any timestamp that has been latched for over 1 second.
  263. */
  264. for (i = 0; i < 4; i++) {
  265. if ((pf->latch_event_flags & BIT(i)) &&
  266. time_is_before_jiffies(pf->latch_events[i] + HZ)) {
  267. rd32(hw, I40E_PRTTSYN_RXTIME_H(i));
  268. pf->latch_event_flags &= ~BIT(i);
  269. cleared++;
  270. }
  271. }
  272. spin_unlock_bh(&pf->ptp_rx_lock);
  273. /* Log a warning if more than 2 timestamps got dropped in the same
  274. * check. We don't want to warn about all drops because it can occur
  275. * in normal scenarios such as PTP frames on multicast addresses we
  276. * aren't listening to. However, administrator should know if this is
  277. * the reason packets aren't receiving timestamps.
  278. */
  279. if (cleared > 2)
  280. dev_dbg(&pf->pdev->dev,
  281. "Dropped %d missed RXTIME timestamp events\n",
  282. cleared);
  283. /* Finally, update the rx_hwtstamp_cleared counter */
  284. pf->rx_hwtstamp_cleared += cleared;
  285. }
  286. /**
  287. * i40e_ptp_tx_hang - Detect error case when Tx timestamp register is hung
  288. * @pf: The PF private data structure
  289. *
  290. * This watchdog task is run periodically to make sure that we clear the Tx
  291. * timestamp logic if we don't obtain a timestamp in a reasonable amount of
  292. * time. It is unexpected in the normal case but if it occurs it results in
  293. * permanently prevent timestamps of future packets
  294. **/
  295. void i40e_ptp_tx_hang(struct i40e_pf *pf)
  296. {
  297. if (!(pf->flags & I40E_FLAG_PTP) || !pf->ptp_tx)
  298. return;
  299. /* Nothing to do if we're not already waiting for a timestamp */
  300. if (!test_bit(__I40E_PTP_TX_IN_PROGRESS, pf->state))
  301. return;
  302. /* We already have a handler routine which is run when we are notified
  303. * of a Tx timestamp in the hardware. If we don't get an interrupt
  304. * within a second it is reasonable to assume that we never will.
  305. */
  306. if (time_is_before_jiffies(pf->ptp_tx_start + HZ)) {
  307. dev_kfree_skb_any(pf->ptp_tx_skb);
  308. pf->ptp_tx_skb = NULL;
  309. clear_bit_unlock(__I40E_PTP_TX_IN_PROGRESS, pf->state);
  310. pf->tx_hwtstamp_timeouts++;
  311. }
  312. }
  313. /**
  314. * i40e_ptp_tx_hwtstamp - Utility function which returns the Tx timestamp
  315. * @pf: Board private structure
  316. *
  317. * Read the value of the Tx timestamp from the registers, convert it into a
  318. * value consumable by the stack, and store that result into the shhwtstamps
  319. * struct before returning it up the stack.
  320. **/
  321. void i40e_ptp_tx_hwtstamp(struct i40e_pf *pf)
  322. {
  323. struct skb_shared_hwtstamps shhwtstamps;
  324. struct sk_buff *skb = pf->ptp_tx_skb;
  325. struct i40e_hw *hw = &pf->hw;
  326. u32 hi, lo;
  327. u64 ns;
  328. if (!(pf->flags & I40E_FLAG_PTP) || !pf->ptp_tx)
  329. return;
  330. /* don't attempt to timestamp if we don't have an skb */
  331. if (!pf->ptp_tx_skb)
  332. return;
  333. lo = rd32(hw, I40E_PRTTSYN_TXTIME_L);
  334. hi = rd32(hw, I40E_PRTTSYN_TXTIME_H);
  335. ns = (((u64)hi) << 32) | lo;
  336. i40e_ptp_convert_to_hwtstamp(&shhwtstamps, ns);
  337. /* Clear the bit lock as soon as possible after reading the register,
  338. * and prior to notifying the stack via skb_tstamp_tx(). Otherwise
  339. * applications might wake up and attempt to request another transmit
  340. * timestamp prior to the bit lock being cleared.
  341. */
  342. pf->ptp_tx_skb = NULL;
  343. clear_bit_unlock(__I40E_PTP_TX_IN_PROGRESS, pf->state);
  344. /* Notify the stack and free the skb after we've unlocked */
  345. skb_tstamp_tx(skb, &shhwtstamps);
  346. dev_kfree_skb_any(skb);
  347. }
  348. /**
  349. * i40e_ptp_rx_hwtstamp - Utility function which checks for an Rx timestamp
  350. * @pf: Board private structure
  351. * @skb: Particular skb to send timestamp with
  352. * @index: Index into the receive timestamp registers for the timestamp
  353. *
  354. * The XL710 receives a notification in the receive descriptor with an offset
  355. * into the set of RXTIME registers where the timestamp is for that skb. This
  356. * function goes and fetches the receive timestamp from that offset, if a valid
  357. * one exists. The RXTIME registers are in ns, so we must convert the result
  358. * first.
  359. **/
  360. void i40e_ptp_rx_hwtstamp(struct i40e_pf *pf, struct sk_buff *skb, u8 index)
  361. {
  362. u32 prttsyn_stat, hi, lo;
  363. struct i40e_hw *hw;
  364. u64 ns;
  365. /* Since we cannot turn off the Rx timestamp logic if the device is
  366. * doing Tx timestamping, check if Rx timestamping is configured.
  367. */
  368. if (!(pf->flags & I40E_FLAG_PTP) || !pf->ptp_rx)
  369. return;
  370. hw = &pf->hw;
  371. spin_lock_bh(&pf->ptp_rx_lock);
  372. /* Get current Rx events and update latch times */
  373. prttsyn_stat = i40e_ptp_get_rx_events(pf);
  374. /* TODO: Should we warn about missing Rx timestamp event? */
  375. if (!(prttsyn_stat & BIT(index))) {
  376. spin_unlock_bh(&pf->ptp_rx_lock);
  377. return;
  378. }
  379. /* Clear the latched event since we're about to read its register */
  380. pf->latch_event_flags &= ~BIT(index);
  381. lo = rd32(hw, I40E_PRTTSYN_RXTIME_L(index));
  382. hi = rd32(hw, I40E_PRTTSYN_RXTIME_H(index));
  383. spin_unlock_bh(&pf->ptp_rx_lock);
  384. ns = (((u64)hi) << 32) | lo;
  385. i40e_ptp_convert_to_hwtstamp(skb_hwtstamps(skb), ns);
  386. }
  387. /**
  388. * i40e_ptp_set_increment - Utility function to update clock increment rate
  389. * @pf: Board private structure
  390. *
  391. * During a link change, the DMA frequency that drives the 1588 logic will
  392. * change. In order to keep the PRTTSYN_TIME registers in units of nanoseconds,
  393. * we must update the increment value per clock tick.
  394. **/
  395. void i40e_ptp_set_increment(struct i40e_pf *pf)
  396. {
  397. struct i40e_link_status *hw_link_info;
  398. struct i40e_hw *hw = &pf->hw;
  399. u64 incval;
  400. hw_link_info = &hw->phy.link_info;
  401. i40e_aq_get_link_info(&pf->hw, true, NULL, NULL);
  402. switch (hw_link_info->link_speed) {
  403. case I40E_LINK_SPEED_10GB:
  404. incval = I40E_PTP_10GB_INCVAL;
  405. break;
  406. case I40E_LINK_SPEED_1GB:
  407. incval = I40E_PTP_1GB_INCVAL;
  408. break;
  409. case I40E_LINK_SPEED_100MB:
  410. {
  411. static int warn_once;
  412. if (!warn_once) {
  413. dev_warn(&pf->pdev->dev,
  414. "1588 functionality is not supported at 100 Mbps. Stopping the PHC.\n");
  415. warn_once++;
  416. }
  417. incval = 0;
  418. break;
  419. }
  420. case I40E_LINK_SPEED_40GB:
  421. default:
  422. incval = I40E_PTP_40GB_INCVAL;
  423. break;
  424. }
  425. /* Write the new increment value into the increment register. The
  426. * hardware will not update the clock until both registers have been
  427. * written.
  428. */
  429. wr32(hw, I40E_PRTTSYN_INC_L, incval & 0xFFFFFFFF);
  430. wr32(hw, I40E_PRTTSYN_INC_H, incval >> 32);
  431. /* Update the base adjustement value. */
  432. WRITE_ONCE(pf->ptp_base_adj, incval);
  433. smp_mb(); /* Force the above update. */
  434. }
  435. /**
  436. * i40e_ptp_get_ts_config - ioctl interface to read the HW timestamping
  437. * @pf: Board private structure
  438. * @ifreq: ioctl data
  439. *
  440. * Obtain the current hardware timestamping settigs as requested. To do this,
  441. * keep a shadow copy of the timestamp settings rather than attempting to
  442. * deconstruct it from the registers.
  443. **/
  444. int i40e_ptp_get_ts_config(struct i40e_pf *pf, struct ifreq *ifr)
  445. {
  446. struct hwtstamp_config *config = &pf->tstamp_config;
  447. if (!(pf->flags & I40E_FLAG_PTP))
  448. return -EOPNOTSUPP;
  449. return copy_to_user(ifr->ifr_data, config, sizeof(*config)) ?
  450. -EFAULT : 0;
  451. }
  452. /**
  453. * i40e_ptp_set_timestamp_mode - setup hardware for requested timestamp mode
  454. * @pf: Board private structure
  455. * @config: hwtstamp settings requested or saved
  456. *
  457. * Control hardware registers to enter the specific mode requested by the
  458. * user. Also used during reset path to ensure that timestamp settings are
  459. * maintained.
  460. *
  461. * Note: modifies config in place, and may update the requested mode to be
  462. * more broad if the specific filter is not directly supported.
  463. **/
  464. static int i40e_ptp_set_timestamp_mode(struct i40e_pf *pf,
  465. struct hwtstamp_config *config)
  466. {
  467. struct i40e_hw *hw = &pf->hw;
  468. u32 tsyntype, regval;
  469. /* Reserved for future extensions. */
  470. if (config->flags)
  471. return -EINVAL;
  472. switch (config->tx_type) {
  473. case HWTSTAMP_TX_OFF:
  474. pf->ptp_tx = false;
  475. break;
  476. case HWTSTAMP_TX_ON:
  477. pf->ptp_tx = true;
  478. break;
  479. default:
  480. return -ERANGE;
  481. }
  482. switch (config->rx_filter) {
  483. case HWTSTAMP_FILTER_NONE:
  484. pf->ptp_rx = false;
  485. /* We set the type to V1, but do not enable UDP packet
  486. * recognition. In this way, we should be as close to
  487. * disabling PTP Rx timestamps as possible since V1 packets
  488. * are always UDP, since L2 packets are a V2 feature.
  489. */
  490. tsyntype = I40E_PRTTSYN_CTL1_TSYNTYPE_V1;
  491. break;
  492. case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
  493. case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
  494. case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
  495. if (!(pf->hw_features & I40E_HW_PTP_L4_CAPABLE))
  496. return -ERANGE;
  497. pf->ptp_rx = true;
  498. tsyntype = I40E_PRTTSYN_CTL1_V1MESSTYPE0_MASK |
  499. I40E_PRTTSYN_CTL1_TSYNTYPE_V1 |
  500. I40E_PRTTSYN_CTL1_UDP_ENA_MASK;
  501. config->rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
  502. break;
  503. case HWTSTAMP_FILTER_PTP_V2_EVENT:
  504. case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
  505. case HWTSTAMP_FILTER_PTP_V2_SYNC:
  506. case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
  507. case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
  508. case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
  509. if (!(pf->hw_features & I40E_HW_PTP_L4_CAPABLE))
  510. return -ERANGE;
  511. /* fall through */
  512. case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
  513. case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
  514. case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
  515. pf->ptp_rx = true;
  516. tsyntype = I40E_PRTTSYN_CTL1_V2MESSTYPE0_MASK |
  517. I40E_PRTTSYN_CTL1_TSYNTYPE_V2;
  518. if (pf->hw_features & I40E_HW_PTP_L4_CAPABLE) {
  519. tsyntype |= I40E_PRTTSYN_CTL1_UDP_ENA_MASK;
  520. config->rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
  521. } else {
  522. config->rx_filter = HWTSTAMP_FILTER_PTP_V2_L2_EVENT;
  523. }
  524. break;
  525. case HWTSTAMP_FILTER_NTP_ALL:
  526. case HWTSTAMP_FILTER_ALL:
  527. default:
  528. return -ERANGE;
  529. }
  530. /* Clear out all 1588-related registers to clear and unlatch them. */
  531. spin_lock_bh(&pf->ptp_rx_lock);
  532. rd32(hw, I40E_PRTTSYN_STAT_0);
  533. rd32(hw, I40E_PRTTSYN_TXTIME_H);
  534. rd32(hw, I40E_PRTTSYN_RXTIME_H(0));
  535. rd32(hw, I40E_PRTTSYN_RXTIME_H(1));
  536. rd32(hw, I40E_PRTTSYN_RXTIME_H(2));
  537. rd32(hw, I40E_PRTTSYN_RXTIME_H(3));
  538. pf->latch_event_flags = 0;
  539. spin_unlock_bh(&pf->ptp_rx_lock);
  540. /* Enable/disable the Tx timestamp interrupt based on user input. */
  541. regval = rd32(hw, I40E_PRTTSYN_CTL0);
  542. if (pf->ptp_tx)
  543. regval |= I40E_PRTTSYN_CTL0_TXTIME_INT_ENA_MASK;
  544. else
  545. regval &= ~I40E_PRTTSYN_CTL0_TXTIME_INT_ENA_MASK;
  546. wr32(hw, I40E_PRTTSYN_CTL0, regval);
  547. regval = rd32(hw, I40E_PFINT_ICR0_ENA);
  548. if (pf->ptp_tx)
  549. regval |= I40E_PFINT_ICR0_ENA_TIMESYNC_MASK;
  550. else
  551. regval &= ~I40E_PFINT_ICR0_ENA_TIMESYNC_MASK;
  552. wr32(hw, I40E_PFINT_ICR0_ENA, regval);
  553. /* Although there is no simple on/off switch for Rx, we "disable" Rx
  554. * timestamps by setting to V1 only mode and clear the UDP
  555. * recognition. This ought to disable all PTP Rx timestamps as V1
  556. * packets are always over UDP. Note that software is configured to
  557. * ignore Rx timestamps via the pf->ptp_rx flag.
  558. */
  559. regval = rd32(hw, I40E_PRTTSYN_CTL1);
  560. /* clear everything but the enable bit */
  561. regval &= I40E_PRTTSYN_CTL1_TSYNENA_MASK;
  562. /* now enable bits for desired Rx timestamps */
  563. regval |= tsyntype;
  564. wr32(hw, I40E_PRTTSYN_CTL1, regval);
  565. return 0;
  566. }
  567. /**
  568. * i40e_ptp_set_ts_config - ioctl interface to control the HW timestamping
  569. * @pf: Board private structure
  570. * @ifreq: ioctl data
  571. *
  572. * Respond to the user filter requests and make the appropriate hardware
  573. * changes here. The XL710 cannot support splitting of the Tx/Rx timestamping
  574. * logic, so keep track in software of whether to indicate these timestamps
  575. * or not.
  576. *
  577. * It is permissible to "upgrade" the user request to a broader filter, as long
  578. * as the user receives the timestamps they care about and the user is notified
  579. * the filter has been broadened.
  580. **/
  581. int i40e_ptp_set_ts_config(struct i40e_pf *pf, struct ifreq *ifr)
  582. {
  583. struct hwtstamp_config config;
  584. int err;
  585. if (!(pf->flags & I40E_FLAG_PTP))
  586. return -EOPNOTSUPP;
  587. if (copy_from_user(&config, ifr->ifr_data, sizeof(config)))
  588. return -EFAULT;
  589. err = i40e_ptp_set_timestamp_mode(pf, &config);
  590. if (err)
  591. return err;
  592. /* save these settings for future reference */
  593. pf->tstamp_config = config;
  594. return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ?
  595. -EFAULT : 0;
  596. }
  597. /**
  598. * i40e_ptp_create_clock - Create PTP clock device for userspace
  599. * @pf: Board private structure
  600. *
  601. * This function creates a new PTP clock device. It only creates one if we
  602. * don't already have one, so it is safe to call. Will return error if it
  603. * can't create one, but success if we already have a device. Should be used
  604. * by i40e_ptp_init to create clock initially, and prevent global resets from
  605. * creating new clock devices.
  606. **/
  607. static long i40e_ptp_create_clock(struct i40e_pf *pf)
  608. {
  609. /* no need to create a clock device if we already have one */
  610. if (!IS_ERR_OR_NULL(pf->ptp_clock))
  611. return 0;
  612. strncpy(pf->ptp_caps.name, i40e_driver_name, sizeof(pf->ptp_caps.name));
  613. pf->ptp_caps.owner = THIS_MODULE;
  614. pf->ptp_caps.max_adj = 999999999;
  615. pf->ptp_caps.n_ext_ts = 0;
  616. pf->ptp_caps.pps = 0;
  617. pf->ptp_caps.adjfreq = i40e_ptp_adjfreq;
  618. pf->ptp_caps.adjtime = i40e_ptp_adjtime;
  619. pf->ptp_caps.gettime64 = i40e_ptp_gettime;
  620. pf->ptp_caps.settime64 = i40e_ptp_settime;
  621. pf->ptp_caps.enable = i40e_ptp_feature_enable;
  622. /* Attempt to register the clock before enabling the hardware. */
  623. pf->ptp_clock = ptp_clock_register(&pf->ptp_caps, &pf->pdev->dev);
  624. if (IS_ERR(pf->ptp_clock))
  625. return PTR_ERR(pf->ptp_clock);
  626. /* clear the hwtstamp settings here during clock create, instead of
  627. * during regular init, so that we can maintain settings across a
  628. * reset or suspend.
  629. */
  630. pf->tstamp_config.rx_filter = HWTSTAMP_FILTER_NONE;
  631. pf->tstamp_config.tx_type = HWTSTAMP_TX_OFF;
  632. return 0;
  633. }
  634. /**
  635. * i40e_ptp_init - Initialize the 1588 support after device probe or reset
  636. * @pf: Board private structure
  637. *
  638. * This function sets device up for 1588 support. The first time it is run, it
  639. * will create a PHC clock device. It does not create a clock device if one
  640. * already exists. It also reconfigures the device after a reset.
  641. **/
  642. void i40e_ptp_init(struct i40e_pf *pf)
  643. {
  644. struct net_device *netdev = pf->vsi[pf->lan_vsi]->netdev;
  645. struct i40e_hw *hw = &pf->hw;
  646. u32 pf_id;
  647. long err;
  648. /* Only one PF is assigned to control 1588 logic per port. Do not
  649. * enable any support for PFs not assigned via PRTTSYN_CTL0.PF_ID
  650. */
  651. pf_id = (rd32(hw, I40E_PRTTSYN_CTL0) & I40E_PRTTSYN_CTL0_PF_ID_MASK) >>
  652. I40E_PRTTSYN_CTL0_PF_ID_SHIFT;
  653. if (hw->pf_id != pf_id) {
  654. pf->flags &= ~I40E_FLAG_PTP;
  655. dev_info(&pf->pdev->dev, "%s: PTP not supported on %s\n",
  656. __func__,
  657. netdev->name);
  658. return;
  659. }
  660. mutex_init(&pf->tmreg_lock);
  661. spin_lock_init(&pf->ptp_rx_lock);
  662. /* ensure we have a clock device */
  663. err = i40e_ptp_create_clock(pf);
  664. if (err) {
  665. pf->ptp_clock = NULL;
  666. dev_err(&pf->pdev->dev, "%s: ptp_clock_register failed\n",
  667. __func__);
  668. } else if (pf->ptp_clock) {
  669. struct timespec64 ts;
  670. u32 regval;
  671. if (pf->hw.debug_mask & I40E_DEBUG_LAN)
  672. dev_info(&pf->pdev->dev, "PHC enabled\n");
  673. pf->flags |= I40E_FLAG_PTP;
  674. /* Ensure the clocks are running. */
  675. regval = rd32(hw, I40E_PRTTSYN_CTL0);
  676. regval |= I40E_PRTTSYN_CTL0_TSYNENA_MASK;
  677. wr32(hw, I40E_PRTTSYN_CTL0, regval);
  678. regval = rd32(hw, I40E_PRTTSYN_CTL1);
  679. regval |= I40E_PRTTSYN_CTL1_TSYNENA_MASK;
  680. wr32(hw, I40E_PRTTSYN_CTL1, regval);
  681. /* Set the increment value per clock tick. */
  682. i40e_ptp_set_increment(pf);
  683. /* reset timestamping mode */
  684. i40e_ptp_set_timestamp_mode(pf, &pf->tstamp_config);
  685. /* Set the clock value. */
  686. ts = ktime_to_timespec64(ktime_get_real());
  687. i40e_ptp_settime(&pf->ptp_caps, &ts);
  688. }
  689. }
  690. /**
  691. * i40e_ptp_stop - Disable the driver/hardware support and unregister the PHC
  692. * @pf: Board private structure
  693. *
  694. * This function handles the cleanup work required from the initialization by
  695. * clearing out the important information and unregistering the PHC.
  696. **/
  697. void i40e_ptp_stop(struct i40e_pf *pf)
  698. {
  699. pf->flags &= ~I40E_FLAG_PTP;
  700. pf->ptp_tx = false;
  701. pf->ptp_rx = false;
  702. if (pf->ptp_tx_skb) {
  703. dev_kfree_skb_any(pf->ptp_tx_skb);
  704. pf->ptp_tx_skb = NULL;
  705. clear_bit_unlock(__I40E_PTP_TX_IN_PROGRESS, pf->state);
  706. }
  707. if (pf->ptp_clock) {
  708. ptp_clock_unregister(pf->ptp_clock);
  709. pf->ptp_clock = NULL;
  710. dev_info(&pf->pdev->dev, "%s: removed PHC on %s\n", __func__,
  711. pf->vsi[pf->lan_vsi]->netdev->name);
  712. }
  713. }