ich8lan.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. /* Intel PRO/1000 Linux driver
  3. * Copyright(c) 1999 - 2015 Intel Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms and conditions of the GNU General Public License,
  7. * version 2, as published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * The full GNU General Public License is included in this distribution in
  15. * the file called "COPYING".
  16. *
  17. * Contact Information:
  18. * Linux NICS <linux.nics@intel.com>
  19. * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
  20. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  21. */
  22. #ifndef _E1000E_ICH8LAN_H_
  23. #define _E1000E_ICH8LAN_H_
  24. #define ICH_FLASH_GFPREG 0x0000
  25. #define ICH_FLASH_HSFSTS 0x0004
  26. #define ICH_FLASH_HSFCTL 0x0006
  27. #define ICH_FLASH_FADDR 0x0008
  28. #define ICH_FLASH_FDATA0 0x0010
  29. #define ICH_FLASH_PR0 0x0074
  30. /* Requires up to 10 seconds when MNG might be accessing part. */
  31. #define ICH_FLASH_READ_COMMAND_TIMEOUT 10000000
  32. #define ICH_FLASH_WRITE_COMMAND_TIMEOUT 10000000
  33. #define ICH_FLASH_ERASE_COMMAND_TIMEOUT 10000000
  34. #define ICH_FLASH_LINEAR_ADDR_MASK 0x00FFFFFF
  35. #define ICH_FLASH_CYCLE_REPEAT_COUNT 10
  36. #define ICH_CYCLE_READ 0
  37. #define ICH_CYCLE_WRITE 2
  38. #define ICH_CYCLE_ERASE 3
  39. #define FLASH_GFPREG_BASE_MASK 0x1FFF
  40. #define FLASH_SECTOR_ADDR_SHIFT 12
  41. #define ICH_FLASH_SEG_SIZE_256 256
  42. #define ICH_FLASH_SEG_SIZE_4K 4096
  43. #define ICH_FLASH_SEG_SIZE_8K 8192
  44. #define ICH_FLASH_SEG_SIZE_64K 65536
  45. #define E1000_ICH_FWSM_RSPCIPHY 0x00000040 /* Reset PHY on PCI Reset */
  46. /* FW established a valid mode */
  47. #define E1000_ICH_FWSM_FW_VALID 0x00008000
  48. #define E1000_ICH_FWSM_PCIM2PCI 0x01000000 /* ME PCIm-to-PCI active */
  49. #define E1000_ICH_FWSM_PCIM2PCI_COUNT 2000
  50. #define E1000_ICH_MNG_IAMT_MODE 0x2
  51. #define E1000_FWSM_WLOCK_MAC_MASK 0x0380
  52. #define E1000_FWSM_WLOCK_MAC_SHIFT 7
  53. #define E1000_FWSM_ULP_CFG_DONE 0x00000400 /* Low power cfg done */
  54. /* Shared Receive Address Registers */
  55. #define E1000_SHRAL_PCH_LPT(_i) (0x05408 + ((_i) * 8))
  56. #define E1000_SHRAH_PCH_LPT(_i) (0x0540C + ((_i) * 8))
  57. #define E1000_H2ME 0x05B50 /* Host to ME */
  58. #define E1000_H2ME_ULP 0x00000800 /* ULP Indication Bit */
  59. #define E1000_H2ME_ENFORCE_SETTINGS 0x00001000 /* Enforce Settings */
  60. #define ID_LED_DEFAULT_ICH8LAN ((ID_LED_DEF1_DEF2 << 12) | \
  61. (ID_LED_OFF1_OFF2 << 8) | \
  62. (ID_LED_OFF1_ON2 << 4) | \
  63. (ID_LED_DEF1_DEF2))
  64. #define E1000_ICH_NVM_SIG_WORD 0x13u
  65. #define E1000_ICH_NVM_SIG_MASK 0xC000u
  66. #define E1000_ICH_NVM_VALID_SIG_MASK 0xC0u
  67. #define E1000_ICH_NVM_SIG_VALUE 0x80u
  68. #define E1000_ICH8_LAN_INIT_TIMEOUT 1500
  69. /* FEXT register bit definition */
  70. #define E1000_FEXT_PHY_CABLE_DISCONNECTED 0x00000004
  71. #define E1000_FEXTNVM_SW_CONFIG 1
  72. #define E1000_FEXTNVM_SW_CONFIG_ICH8M (1 << 27) /* different on ICH8M */
  73. #define E1000_FEXTNVM3_PHY_CFG_COUNTER_MASK 0x0C000000
  74. #define E1000_FEXTNVM3_PHY_CFG_COUNTER_50MSEC 0x08000000
  75. #define E1000_FEXTNVM4_BEACON_DURATION_MASK 0x7
  76. #define E1000_FEXTNVM4_BEACON_DURATION_8USEC 0x7
  77. #define E1000_FEXTNVM4_BEACON_DURATION_16USEC 0x3
  78. #define E1000_FEXTNVM6_REQ_PLL_CLK 0x00000100
  79. #define E1000_FEXTNVM6_ENABLE_K1_ENTRY_CONDITION 0x00000200
  80. #define E1000_FEXTNVM6_K1_OFF_ENABLE 0x80000000
  81. /* bit for disabling packet buffer read */
  82. #define E1000_FEXTNVM7_DISABLE_PB_READ 0x00040000
  83. #define E1000_FEXTNVM7_SIDE_CLK_UNGATE 0x00000004
  84. #define E1000_FEXTNVM7_DISABLE_SMB_PERST 0x00000020
  85. #define E1000_FEXTNVM9_IOSFSB_CLKGATE_DIS 0x00000800
  86. #define E1000_FEXTNVM9_IOSFSB_CLKREQ_DIS 0x00001000
  87. #define E1000_FEXTNVM11_DISABLE_PB_READ 0x00000200
  88. #define E1000_FEXTNVM11_DISABLE_MULR_FIX 0x00002000
  89. /* bit24: RXDCTL thresholds granularity: 0 - cache lines, 1 - descriptors */
  90. #define E1000_RXDCTL_THRESH_UNIT_DESC 0x01000000
  91. #define K1_ENTRY_LATENCY 0
  92. #define K1_MIN_TIME 1
  93. #define NVM_SIZE_MULTIPLIER 4096 /*multiplier for NVMS field */
  94. #define E1000_FLASH_BASE_ADDR 0xE000 /*offset of NVM access regs */
  95. #define E1000_CTRL_EXT_NVMVS 0x3 /*NVM valid sector */
  96. #define E1000_TARC0_CB_MULTIQ_3_REQ 0x30000000
  97. #define E1000_TARC0_CB_MULTIQ_2_REQ 0x20000000
  98. #define PCIE_ICH8_SNOOP_ALL PCIE_NO_SNOOP_ALL
  99. #define E1000_ICH_RAR_ENTRIES 7
  100. #define E1000_PCH2_RAR_ENTRIES 5 /* RAR[0], SHRA[0-3] */
  101. #define E1000_PCH_LPT_RAR_ENTRIES 12 /* RAR[0], SHRA[0-10] */
  102. #define PHY_PAGE_SHIFT 5
  103. #define PHY_REG(page, reg) (((page) << PHY_PAGE_SHIFT) | \
  104. ((reg) & MAX_PHY_REG_ADDRESS))
  105. #define IGP3_KMRN_DIAG PHY_REG(770, 19) /* KMRN Diagnostic */
  106. #define IGP3_VR_CTRL PHY_REG(776, 18) /* Voltage Regulator Control */
  107. #define IGP3_KMRN_DIAG_PCS_LOCK_LOSS 0x0002
  108. #define IGP3_VR_CTRL_DEV_POWERDOWN_MODE_MASK 0x0300
  109. #define IGP3_VR_CTRL_MODE_SHUTDOWN 0x0200
  110. /* PHY Wakeup Registers and defines */
  111. #define BM_PORT_GEN_CFG PHY_REG(BM_PORT_CTRL_PAGE, 17)
  112. #define BM_RCTL PHY_REG(BM_WUC_PAGE, 0)
  113. #define BM_WUC PHY_REG(BM_WUC_PAGE, 1)
  114. #define BM_WUFC PHY_REG(BM_WUC_PAGE, 2)
  115. #define BM_WUS PHY_REG(BM_WUC_PAGE, 3)
  116. #define BM_RAR_L(_i) (BM_PHY_REG(BM_WUC_PAGE, 16 + ((_i) << 2)))
  117. #define BM_RAR_M(_i) (BM_PHY_REG(BM_WUC_PAGE, 17 + ((_i) << 2)))
  118. #define BM_RAR_H(_i) (BM_PHY_REG(BM_WUC_PAGE, 18 + ((_i) << 2)))
  119. #define BM_RAR_CTRL(_i) (BM_PHY_REG(BM_WUC_PAGE, 19 + ((_i) << 2)))
  120. #define BM_MTA(_i) (BM_PHY_REG(BM_WUC_PAGE, 128 + ((_i) << 1)))
  121. #define BM_RCTL_UPE 0x0001 /* Unicast Promiscuous Mode */
  122. #define BM_RCTL_MPE 0x0002 /* Multicast Promiscuous Mode */
  123. #define BM_RCTL_MO_SHIFT 3 /* Multicast Offset Shift */
  124. #define BM_RCTL_MO_MASK (3 << 3) /* Multicast Offset Mask */
  125. #define BM_RCTL_BAM 0x0020 /* Broadcast Accept Mode */
  126. #define BM_RCTL_PMCF 0x0040 /* Pass MAC Control Frames */
  127. #define BM_RCTL_RFCE 0x0080 /* Rx Flow Control Enable */
  128. #define HV_LED_CONFIG PHY_REG(768, 30) /* LED Configuration */
  129. #define HV_MUX_DATA_CTRL PHY_REG(776, 16)
  130. #define HV_MUX_DATA_CTRL_GEN_TO_MAC 0x0400
  131. #define HV_MUX_DATA_CTRL_FORCE_SPEED 0x0004
  132. #define HV_STATS_PAGE 778
  133. /* Half-duplex collision counts */
  134. #define HV_SCC_UPPER PHY_REG(HV_STATS_PAGE, 16) /* Single Collision */
  135. #define HV_SCC_LOWER PHY_REG(HV_STATS_PAGE, 17)
  136. #define HV_ECOL_UPPER PHY_REG(HV_STATS_PAGE, 18) /* Excessive Coll. */
  137. #define HV_ECOL_LOWER PHY_REG(HV_STATS_PAGE, 19)
  138. #define HV_MCC_UPPER PHY_REG(HV_STATS_PAGE, 20) /* Multiple Collision */
  139. #define HV_MCC_LOWER PHY_REG(HV_STATS_PAGE, 21)
  140. #define HV_LATECOL_UPPER PHY_REG(HV_STATS_PAGE, 23) /* Late Collision */
  141. #define HV_LATECOL_LOWER PHY_REG(HV_STATS_PAGE, 24)
  142. #define HV_COLC_UPPER PHY_REG(HV_STATS_PAGE, 25) /* Collision */
  143. #define HV_COLC_LOWER PHY_REG(HV_STATS_PAGE, 26)
  144. #define HV_DC_UPPER PHY_REG(HV_STATS_PAGE, 27) /* Defer Count */
  145. #define HV_DC_LOWER PHY_REG(HV_STATS_PAGE, 28)
  146. #define HV_TNCRS_UPPER PHY_REG(HV_STATS_PAGE, 29) /* Tx with no CRS */
  147. #define HV_TNCRS_LOWER PHY_REG(HV_STATS_PAGE, 30)
  148. #define E1000_FCRTV_PCH 0x05F40 /* PCH Flow Control Refresh Timer Value */
  149. #define E1000_NVM_K1_CONFIG 0x1B /* NVM K1 Config Word */
  150. #define E1000_NVM_K1_ENABLE 0x1 /* NVM Enable K1 bit */
  151. /* SMBus Control Phy Register */
  152. #define CV_SMB_CTRL PHY_REG(769, 23)
  153. #define CV_SMB_CTRL_FORCE_SMBUS 0x0001
  154. /* I218 Ultra Low Power Configuration 1 Register */
  155. #define I218_ULP_CONFIG1 PHY_REG(779, 16)
  156. #define I218_ULP_CONFIG1_START 0x0001 /* Start auto ULP config */
  157. #define I218_ULP_CONFIG1_IND 0x0004 /* Pwr up from ULP indication */
  158. #define I218_ULP_CONFIG1_STICKY_ULP 0x0010 /* Set sticky ULP mode */
  159. #define I218_ULP_CONFIG1_INBAND_EXIT 0x0020 /* Inband on ULP exit */
  160. #define I218_ULP_CONFIG1_WOL_HOST 0x0040 /* WoL Host on ULP exit */
  161. #define I218_ULP_CONFIG1_RESET_TO_SMBUS 0x0100 /* Reset to SMBus mode */
  162. /* enable ULP even if when phy powered down via lanphypc */
  163. #define I218_ULP_CONFIG1_EN_ULP_LANPHYPC 0x0400
  164. /* disable clear of sticky ULP on PERST */
  165. #define I218_ULP_CONFIG1_DIS_CLR_STICKY_ON_PERST 0x0800
  166. #define I218_ULP_CONFIG1_DISABLE_SMB_PERST 0x1000 /* Disable on PERST# */
  167. /* SMBus Address Phy Register */
  168. #define HV_SMB_ADDR PHY_REG(768, 26)
  169. #define HV_SMB_ADDR_MASK 0x007F
  170. #define HV_SMB_ADDR_PEC_EN 0x0200
  171. #define HV_SMB_ADDR_VALID 0x0080
  172. #define HV_SMB_ADDR_FREQ_MASK 0x1100
  173. #define HV_SMB_ADDR_FREQ_LOW_SHIFT 8
  174. #define HV_SMB_ADDR_FREQ_HIGH_SHIFT 12
  175. /* Strapping Option Register - RO */
  176. #define E1000_STRAP 0x0000C
  177. #define E1000_STRAP_SMBUS_ADDRESS_MASK 0x00FE0000
  178. #define E1000_STRAP_SMBUS_ADDRESS_SHIFT 17
  179. #define E1000_STRAP_SMT_FREQ_MASK 0x00003000
  180. #define E1000_STRAP_SMT_FREQ_SHIFT 12
  181. /* OEM Bits Phy Register */
  182. #define HV_OEM_BITS PHY_REG(768, 25)
  183. #define HV_OEM_BITS_LPLU 0x0004 /* Low Power Link Up */
  184. #define HV_OEM_BITS_GBE_DIS 0x0040 /* Gigabit Disable */
  185. #define HV_OEM_BITS_RESTART_AN 0x0400 /* Restart Auto-negotiation */
  186. /* KMRN Mode Control */
  187. #define HV_KMRN_MODE_CTRL PHY_REG(769, 16)
  188. #define HV_KMRN_MDIO_SLOW 0x0400
  189. /* KMRN FIFO Control and Status */
  190. #define HV_KMRN_FIFO_CTRLSTA PHY_REG(770, 16)
  191. #define HV_KMRN_FIFO_CTRLSTA_PREAMBLE_MASK 0x7000
  192. #define HV_KMRN_FIFO_CTRLSTA_PREAMBLE_SHIFT 12
  193. /* PHY Power Management Control */
  194. #define HV_PM_CTRL PHY_REG(770, 17)
  195. #define HV_PM_CTRL_PLL_STOP_IN_K1_GIGA 0x100
  196. #define HV_PM_CTRL_K1_ENABLE 0x4000
  197. #define I217_PLL_CLOCK_GATE_REG PHY_REG(772, 28)
  198. #define I217_PLL_CLOCK_GATE_MASK 0x07FF
  199. #define SW_FLAG_TIMEOUT 1000 /* SW Semaphore flag timeout in ms */
  200. /* Inband Control */
  201. #define I217_INBAND_CTRL PHY_REG(770, 18)
  202. #define I217_INBAND_CTRL_LINK_STAT_TX_TIMEOUT_MASK 0x3F00
  203. #define I217_INBAND_CTRL_LINK_STAT_TX_TIMEOUT_SHIFT 8
  204. /* Low Power Idle GPIO Control */
  205. #define I217_LPI_GPIO_CTRL PHY_REG(772, 18)
  206. #define I217_LPI_GPIO_CTRL_AUTO_EN_LPI 0x0800
  207. /* PHY Low Power Idle Control */
  208. #define I82579_LPI_CTRL PHY_REG(772, 20)
  209. #define I82579_LPI_CTRL_100_ENABLE 0x2000
  210. #define I82579_LPI_CTRL_1000_ENABLE 0x4000
  211. #define I82579_LPI_CTRL_ENABLE_MASK 0x6000
  212. #define I82579_LPI_CTRL_FORCE_PLL_LOCK_COUNT 0x80
  213. /* Extended Management Interface (EMI) Registers */
  214. #define I82579_EMI_ADDR 0x10
  215. #define I82579_EMI_DATA 0x11
  216. #define I82579_LPI_UPDATE_TIMER 0x4805 /* in 40ns units + 40 ns base value */
  217. #define I82579_MSE_THRESHOLD 0x084F /* 82579 Mean Square Error Threshold */
  218. #define I82577_MSE_THRESHOLD 0x0887 /* 82577 Mean Square Error Threshold */
  219. #define I82579_MSE_LINK_DOWN 0x2411 /* MSE count before dropping link */
  220. #define I82579_RX_CONFIG 0x3412 /* Receive configuration */
  221. #define I82579_LPI_PLL_SHUT 0x4412 /* LPI PLL Shut Enable */
  222. #define I82579_EEE_PCS_STATUS 0x182E /* IEEE MMD Register 3.1 >> 8 */
  223. #define I82579_EEE_CAPABILITY 0x0410 /* IEEE MMD Register 3.20 */
  224. #define I82579_EEE_ADVERTISEMENT 0x040E /* IEEE MMD Register 7.60 */
  225. #define I82579_EEE_LP_ABILITY 0x040F /* IEEE MMD Register 7.61 */
  226. #define I82579_EEE_100_SUPPORTED (1 << 1) /* 100BaseTx EEE */
  227. #define I82579_EEE_1000_SUPPORTED (1 << 2) /* 1000BaseTx EEE */
  228. #define I82579_LPI_100_PLL_SHUT (1 << 2) /* 100M LPI PLL Shut Enabled */
  229. #define I217_EEE_PCS_STATUS 0x9401 /* IEEE MMD Register 3.1 */
  230. #define I217_EEE_CAPABILITY 0x8000 /* IEEE MMD Register 3.20 */
  231. #define I217_EEE_ADVERTISEMENT 0x8001 /* IEEE MMD Register 7.60 */
  232. #define I217_EEE_LP_ABILITY 0x8002 /* IEEE MMD Register 7.61 */
  233. #define I217_RX_CONFIG 0xB20C /* Receive configuration */
  234. #define E1000_EEE_RX_LPI_RCVD 0x0400 /* Tx LP idle received */
  235. #define E1000_EEE_TX_LPI_RCVD 0x0800 /* Rx LP idle received */
  236. /* Intel Rapid Start Technology Support */
  237. #define I217_PROXY_CTRL BM_PHY_REG(BM_WUC_PAGE, 70)
  238. #define I217_PROXY_CTRL_AUTO_DISABLE 0x0080
  239. #define I217_SxCTRL PHY_REG(BM_PORT_CTRL_PAGE, 28)
  240. #define I217_SxCTRL_ENABLE_LPI_RESET 0x1000
  241. #define I217_CGFREG PHY_REG(772, 29)
  242. #define I217_CGFREG_ENABLE_MTA_RESET 0x0002
  243. #define I217_MEMPWR PHY_REG(772, 26)
  244. #define I217_MEMPWR_DISABLE_SMB_RELEASE 0x0010
  245. /* Receive Address Initial CRC Calculation */
  246. #define E1000_PCH_RAICC(_n) (0x05F50 + ((_n) * 4))
  247. /* Latency Tolerance Reporting */
  248. #define E1000_LTRV 0x000F8
  249. #define E1000_LTRV_SCALE_MAX 5
  250. #define E1000_LTRV_SCALE_FACTOR 5
  251. #define E1000_LTRV_REQ_SHIFT 15
  252. #define E1000_LTRV_NOSNOOP_SHIFT 16
  253. #define E1000_LTRV_SEND (1 << 30)
  254. /* Proprietary Latency Tolerance Reporting PCI Capability */
  255. #define E1000_PCI_LTR_CAP_LPT 0xA8
  256. void e1000e_write_protect_nvm_ich8lan(struct e1000_hw *hw);
  257. void e1000e_set_kmrn_lock_loss_workaround_ich8lan(struct e1000_hw *hw,
  258. bool state);
  259. void e1000e_igp3_phy_powerdown_workaround_ich8lan(struct e1000_hw *hw);
  260. void e1000e_gig_downshift_workaround_ich8lan(struct e1000_hw *hw);
  261. void e1000_suspend_workarounds_ich8lan(struct e1000_hw *hw);
  262. void e1000_resume_workarounds_pchlan(struct e1000_hw *hw);
  263. s32 e1000_configure_k1_ich8lan(struct e1000_hw *hw, bool k1_enable);
  264. void e1000_copy_rx_addrs_to_phy_ich8lan(struct e1000_hw *hw);
  265. s32 e1000_lv_jumbo_workaround_ich8lan(struct e1000_hw *hw, bool enable);
  266. s32 e1000_read_emi_reg_locked(struct e1000_hw *hw, u16 addr, u16 *data);
  267. s32 e1000_write_emi_reg_locked(struct e1000_hw *hw, u16 addr, u16 data);
  268. s32 e1000_set_eee_pchlan(struct e1000_hw *hw);
  269. s32 e1000_enable_ulp_lpt_lp(struct e1000_hw *hw, bool to_sx);
  270. #endif /* _E1000E_ICH8LAN_H_ */