t4fw_api.h 122 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999
  1. /*
  2. * This file is part of the Chelsio T4 Ethernet driver for Linux.
  3. *
  4. * Copyright (c) 2009-2016 Chelsio Communications, Inc. All rights reserved.
  5. *
  6. * This software is available to you under a choice of one of two
  7. * licenses. You may choose to be licensed under the terms of the GNU
  8. * General Public License (GPL) Version 2, available from the file
  9. * COPYING in the main directory of this source tree, or the
  10. * OpenIB.org BSD license below:
  11. *
  12. * Redistribution and use in source and binary forms, with or
  13. * without modification, are permitted provided that the following
  14. * conditions are met:
  15. *
  16. * - Redistributions of source code must retain the above
  17. * copyright notice, this list of conditions and the following
  18. * disclaimer.
  19. *
  20. * - Redistributions in binary form must reproduce the above
  21. * copyright notice, this list of conditions and the following
  22. * disclaimer in the documentation and/or other materials
  23. * provided with the distribution.
  24. *
  25. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  26. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  27. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  28. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  29. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  30. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  31. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  32. * SOFTWARE.
  33. */
  34. #ifndef _T4FW_INTERFACE_H_
  35. #define _T4FW_INTERFACE_H_
  36. enum fw_retval {
  37. FW_SUCCESS = 0, /* completed successfully */
  38. FW_EPERM = 1, /* operation not permitted */
  39. FW_ENOENT = 2, /* no such file or directory */
  40. FW_EIO = 5, /* input/output error; hw bad */
  41. FW_ENOEXEC = 8, /* exec format error; inv microcode */
  42. FW_EAGAIN = 11, /* try again */
  43. FW_ENOMEM = 12, /* out of memory */
  44. FW_EFAULT = 14, /* bad address; fw bad */
  45. FW_EBUSY = 16, /* resource busy */
  46. FW_EEXIST = 17, /* file exists */
  47. FW_ENODEV = 19, /* no such device */
  48. FW_EINVAL = 22, /* invalid argument */
  49. FW_ENOSPC = 28, /* no space left on device */
  50. FW_ENOSYS = 38, /* functionality not implemented */
  51. FW_ENODATA = 61, /* no data available */
  52. FW_EPROTO = 71, /* protocol error */
  53. FW_EADDRINUSE = 98, /* address already in use */
  54. FW_EADDRNOTAVAIL = 99, /* cannot assigned requested address */
  55. FW_ENETDOWN = 100, /* network is down */
  56. FW_ENETUNREACH = 101, /* network is unreachable */
  57. FW_ENOBUFS = 105, /* no buffer space available */
  58. FW_ETIMEDOUT = 110, /* timeout */
  59. FW_EINPROGRESS = 115, /* fw internal */
  60. FW_SCSI_ABORT_REQUESTED = 128, /* */
  61. FW_SCSI_ABORT_TIMEDOUT = 129, /* */
  62. FW_SCSI_ABORTED = 130, /* */
  63. FW_SCSI_CLOSE_REQUESTED = 131, /* */
  64. FW_ERR_LINK_DOWN = 132, /* */
  65. FW_RDEV_NOT_READY = 133, /* */
  66. FW_ERR_RDEV_LOST = 134, /* */
  67. FW_ERR_RDEV_LOGO = 135, /* */
  68. FW_FCOE_NO_XCHG = 136, /* */
  69. FW_SCSI_RSP_ERR = 137, /* */
  70. FW_ERR_RDEV_IMPL_LOGO = 138, /* */
  71. FW_SCSI_UNDER_FLOW_ERR = 139, /* */
  72. FW_SCSI_OVER_FLOW_ERR = 140, /* */
  73. FW_SCSI_DDP_ERR = 141, /* DDP error*/
  74. FW_SCSI_TASK_ERR = 142, /* No SCSI tasks available */
  75. };
  76. #define FW_T4VF_SGE_BASE_ADDR 0x0000
  77. #define FW_T4VF_MPS_BASE_ADDR 0x0100
  78. #define FW_T4VF_PL_BASE_ADDR 0x0200
  79. #define FW_T4VF_MBDATA_BASE_ADDR 0x0240
  80. #define FW_T4VF_CIM_BASE_ADDR 0x0300
  81. enum fw_wr_opcodes {
  82. FW_FILTER_WR = 0x02,
  83. FW_ULPTX_WR = 0x04,
  84. FW_TP_WR = 0x05,
  85. FW_ETH_TX_PKT_WR = 0x08,
  86. FW_OFLD_CONNECTION_WR = 0x2f,
  87. FW_FLOWC_WR = 0x0a,
  88. FW_OFLD_TX_DATA_WR = 0x0b,
  89. FW_CMD_WR = 0x10,
  90. FW_ETH_TX_PKT_VM_WR = 0x11,
  91. FW_RI_RES_WR = 0x0c,
  92. FW_RI_INIT_WR = 0x0d,
  93. FW_RI_RDMA_WRITE_WR = 0x14,
  94. FW_RI_SEND_WR = 0x15,
  95. FW_RI_RDMA_READ_WR = 0x16,
  96. FW_RI_RECV_WR = 0x17,
  97. FW_RI_BIND_MW_WR = 0x18,
  98. FW_RI_FR_NSMR_WR = 0x19,
  99. FW_RI_FR_NSMR_TPTE_WR = 0x20,
  100. FW_RI_RDMA_WRITE_CMPL_WR = 0x21,
  101. FW_RI_INV_LSTAG_WR = 0x1a,
  102. FW_ISCSI_TX_DATA_WR = 0x45,
  103. FW_PTP_TX_PKT_WR = 0x46,
  104. FW_TLSTX_DATA_WR = 0x68,
  105. FW_CRYPTO_LOOKASIDE_WR = 0X6d,
  106. FW_LASTC2E_WR = 0x70,
  107. FW_FILTER2_WR = 0x77
  108. };
  109. struct fw_wr_hdr {
  110. __be32 hi;
  111. __be32 lo;
  112. };
  113. /* work request opcode (hi) */
  114. #define FW_WR_OP_S 24
  115. #define FW_WR_OP_M 0xff
  116. #define FW_WR_OP_V(x) ((x) << FW_WR_OP_S)
  117. #define FW_WR_OP_G(x) (((x) >> FW_WR_OP_S) & FW_WR_OP_M)
  118. /* atomic flag (hi) - firmware encapsulates CPLs in CPL_BARRIER */
  119. #define FW_WR_ATOMIC_S 23
  120. #define FW_WR_ATOMIC_V(x) ((x) << FW_WR_ATOMIC_S)
  121. /* flush flag (hi) - firmware flushes flushable work request buffered
  122. * in the flow context.
  123. */
  124. #define FW_WR_FLUSH_S 22
  125. #define FW_WR_FLUSH_V(x) ((x) << FW_WR_FLUSH_S)
  126. /* completion flag (hi) - firmware generates a cpl_fw6_ack */
  127. #define FW_WR_COMPL_S 21
  128. #define FW_WR_COMPL_V(x) ((x) << FW_WR_COMPL_S)
  129. #define FW_WR_COMPL_F FW_WR_COMPL_V(1U)
  130. /* work request immediate data length (hi) */
  131. #define FW_WR_IMMDLEN_S 0
  132. #define FW_WR_IMMDLEN_M 0xff
  133. #define FW_WR_IMMDLEN_V(x) ((x) << FW_WR_IMMDLEN_S)
  134. /* egress queue status update to associated ingress queue entry (lo) */
  135. #define FW_WR_EQUIQ_S 31
  136. #define FW_WR_EQUIQ_V(x) ((x) << FW_WR_EQUIQ_S)
  137. #define FW_WR_EQUIQ_F FW_WR_EQUIQ_V(1U)
  138. /* egress queue status update to egress queue status entry (lo) */
  139. #define FW_WR_EQUEQ_S 30
  140. #define FW_WR_EQUEQ_V(x) ((x) << FW_WR_EQUEQ_S)
  141. #define FW_WR_EQUEQ_F FW_WR_EQUEQ_V(1U)
  142. /* flow context identifier (lo) */
  143. #define FW_WR_FLOWID_S 8
  144. #define FW_WR_FLOWID_V(x) ((x) << FW_WR_FLOWID_S)
  145. /* length in units of 16-bytes (lo) */
  146. #define FW_WR_LEN16_S 0
  147. #define FW_WR_LEN16_V(x) ((x) << FW_WR_LEN16_S)
  148. #define HW_TPL_FR_MT_PR_IV_P_FC 0X32B
  149. #define HW_TPL_FR_MT_PR_OV_P_FC 0X327
  150. /* filter wr reply code in cookie in CPL_SET_TCB_RPL */
  151. enum fw_filter_wr_cookie {
  152. FW_FILTER_WR_SUCCESS,
  153. FW_FILTER_WR_FLT_ADDED,
  154. FW_FILTER_WR_FLT_DELETED,
  155. FW_FILTER_WR_SMT_TBL_FULL,
  156. FW_FILTER_WR_EINVAL,
  157. };
  158. struct fw_filter_wr {
  159. __be32 op_pkd;
  160. __be32 len16_pkd;
  161. __be64 r3;
  162. __be32 tid_to_iq;
  163. __be32 del_filter_to_l2tix;
  164. __be16 ethtype;
  165. __be16 ethtypem;
  166. __u8 frag_to_ovlan_vldm;
  167. __u8 smac_sel;
  168. __be16 rx_chan_rx_rpl_iq;
  169. __be32 maci_to_matchtypem;
  170. __u8 ptcl;
  171. __u8 ptclm;
  172. __u8 ttyp;
  173. __u8 ttypm;
  174. __be16 ivlan;
  175. __be16 ivlanm;
  176. __be16 ovlan;
  177. __be16 ovlanm;
  178. __u8 lip[16];
  179. __u8 lipm[16];
  180. __u8 fip[16];
  181. __u8 fipm[16];
  182. __be16 lp;
  183. __be16 lpm;
  184. __be16 fp;
  185. __be16 fpm;
  186. __be16 r7;
  187. __u8 sma[6];
  188. };
  189. struct fw_filter2_wr {
  190. __be32 op_pkd;
  191. __be32 len16_pkd;
  192. __be64 r3;
  193. __be32 tid_to_iq;
  194. __be32 del_filter_to_l2tix;
  195. __be16 ethtype;
  196. __be16 ethtypem;
  197. __u8 frag_to_ovlan_vldm;
  198. __u8 smac_sel;
  199. __be16 rx_chan_rx_rpl_iq;
  200. __be32 maci_to_matchtypem;
  201. __u8 ptcl;
  202. __u8 ptclm;
  203. __u8 ttyp;
  204. __u8 ttypm;
  205. __be16 ivlan;
  206. __be16 ivlanm;
  207. __be16 ovlan;
  208. __be16 ovlanm;
  209. __u8 lip[16];
  210. __u8 lipm[16];
  211. __u8 fip[16];
  212. __u8 fipm[16];
  213. __be16 lp;
  214. __be16 lpm;
  215. __be16 fp;
  216. __be16 fpm;
  217. __be16 r7;
  218. __u8 sma[6];
  219. __be16 r8;
  220. __u8 filter_type_swapmac;
  221. __u8 natmode_to_ulp_type;
  222. __be16 newlport;
  223. __be16 newfport;
  224. __u8 newlip[16];
  225. __u8 newfip[16];
  226. __be32 natseqcheck;
  227. __be32 r9;
  228. __be64 r10;
  229. __be64 r11;
  230. __be64 r12;
  231. __be64 r13;
  232. };
  233. #define FW_FILTER_WR_TID_S 12
  234. #define FW_FILTER_WR_TID_M 0xfffff
  235. #define FW_FILTER_WR_TID_V(x) ((x) << FW_FILTER_WR_TID_S)
  236. #define FW_FILTER_WR_TID_G(x) \
  237. (((x) >> FW_FILTER_WR_TID_S) & FW_FILTER_WR_TID_M)
  238. #define FW_FILTER_WR_RQTYPE_S 11
  239. #define FW_FILTER_WR_RQTYPE_M 0x1
  240. #define FW_FILTER_WR_RQTYPE_V(x) ((x) << FW_FILTER_WR_RQTYPE_S)
  241. #define FW_FILTER_WR_RQTYPE_G(x) \
  242. (((x) >> FW_FILTER_WR_RQTYPE_S) & FW_FILTER_WR_RQTYPE_M)
  243. #define FW_FILTER_WR_RQTYPE_F FW_FILTER_WR_RQTYPE_V(1U)
  244. #define FW_FILTER_WR_NOREPLY_S 10
  245. #define FW_FILTER_WR_NOREPLY_M 0x1
  246. #define FW_FILTER_WR_NOREPLY_V(x) ((x) << FW_FILTER_WR_NOREPLY_S)
  247. #define FW_FILTER_WR_NOREPLY_G(x) \
  248. (((x) >> FW_FILTER_WR_NOREPLY_S) & FW_FILTER_WR_NOREPLY_M)
  249. #define FW_FILTER_WR_NOREPLY_F FW_FILTER_WR_NOREPLY_V(1U)
  250. #define FW_FILTER_WR_IQ_S 0
  251. #define FW_FILTER_WR_IQ_M 0x3ff
  252. #define FW_FILTER_WR_IQ_V(x) ((x) << FW_FILTER_WR_IQ_S)
  253. #define FW_FILTER_WR_IQ_G(x) \
  254. (((x) >> FW_FILTER_WR_IQ_S) & FW_FILTER_WR_IQ_M)
  255. #define FW_FILTER_WR_DEL_FILTER_S 31
  256. #define FW_FILTER_WR_DEL_FILTER_M 0x1
  257. #define FW_FILTER_WR_DEL_FILTER_V(x) ((x) << FW_FILTER_WR_DEL_FILTER_S)
  258. #define FW_FILTER_WR_DEL_FILTER_G(x) \
  259. (((x) >> FW_FILTER_WR_DEL_FILTER_S) & FW_FILTER_WR_DEL_FILTER_M)
  260. #define FW_FILTER_WR_DEL_FILTER_F FW_FILTER_WR_DEL_FILTER_V(1U)
  261. #define FW_FILTER_WR_RPTTID_S 25
  262. #define FW_FILTER_WR_RPTTID_M 0x1
  263. #define FW_FILTER_WR_RPTTID_V(x) ((x) << FW_FILTER_WR_RPTTID_S)
  264. #define FW_FILTER_WR_RPTTID_G(x) \
  265. (((x) >> FW_FILTER_WR_RPTTID_S) & FW_FILTER_WR_RPTTID_M)
  266. #define FW_FILTER_WR_RPTTID_F FW_FILTER_WR_RPTTID_V(1U)
  267. #define FW_FILTER_WR_DROP_S 24
  268. #define FW_FILTER_WR_DROP_M 0x1
  269. #define FW_FILTER_WR_DROP_V(x) ((x) << FW_FILTER_WR_DROP_S)
  270. #define FW_FILTER_WR_DROP_G(x) \
  271. (((x) >> FW_FILTER_WR_DROP_S) & FW_FILTER_WR_DROP_M)
  272. #define FW_FILTER_WR_DROP_F FW_FILTER_WR_DROP_V(1U)
  273. #define FW_FILTER_WR_DIRSTEER_S 23
  274. #define FW_FILTER_WR_DIRSTEER_M 0x1
  275. #define FW_FILTER_WR_DIRSTEER_V(x) ((x) << FW_FILTER_WR_DIRSTEER_S)
  276. #define FW_FILTER_WR_DIRSTEER_G(x) \
  277. (((x) >> FW_FILTER_WR_DIRSTEER_S) & FW_FILTER_WR_DIRSTEER_M)
  278. #define FW_FILTER_WR_DIRSTEER_F FW_FILTER_WR_DIRSTEER_V(1U)
  279. #define FW_FILTER_WR_MASKHASH_S 22
  280. #define FW_FILTER_WR_MASKHASH_M 0x1
  281. #define FW_FILTER_WR_MASKHASH_V(x) ((x) << FW_FILTER_WR_MASKHASH_S)
  282. #define FW_FILTER_WR_MASKHASH_G(x) \
  283. (((x) >> FW_FILTER_WR_MASKHASH_S) & FW_FILTER_WR_MASKHASH_M)
  284. #define FW_FILTER_WR_MASKHASH_F FW_FILTER_WR_MASKHASH_V(1U)
  285. #define FW_FILTER_WR_DIRSTEERHASH_S 21
  286. #define FW_FILTER_WR_DIRSTEERHASH_M 0x1
  287. #define FW_FILTER_WR_DIRSTEERHASH_V(x) ((x) << FW_FILTER_WR_DIRSTEERHASH_S)
  288. #define FW_FILTER_WR_DIRSTEERHASH_G(x) \
  289. (((x) >> FW_FILTER_WR_DIRSTEERHASH_S) & FW_FILTER_WR_DIRSTEERHASH_M)
  290. #define FW_FILTER_WR_DIRSTEERHASH_F FW_FILTER_WR_DIRSTEERHASH_V(1U)
  291. #define FW_FILTER_WR_LPBK_S 20
  292. #define FW_FILTER_WR_LPBK_M 0x1
  293. #define FW_FILTER_WR_LPBK_V(x) ((x) << FW_FILTER_WR_LPBK_S)
  294. #define FW_FILTER_WR_LPBK_G(x) \
  295. (((x) >> FW_FILTER_WR_LPBK_S) & FW_FILTER_WR_LPBK_M)
  296. #define FW_FILTER_WR_LPBK_F FW_FILTER_WR_LPBK_V(1U)
  297. #define FW_FILTER_WR_DMAC_S 19
  298. #define FW_FILTER_WR_DMAC_M 0x1
  299. #define FW_FILTER_WR_DMAC_V(x) ((x) << FW_FILTER_WR_DMAC_S)
  300. #define FW_FILTER_WR_DMAC_G(x) \
  301. (((x) >> FW_FILTER_WR_DMAC_S) & FW_FILTER_WR_DMAC_M)
  302. #define FW_FILTER_WR_DMAC_F FW_FILTER_WR_DMAC_V(1U)
  303. #define FW_FILTER_WR_SMAC_S 18
  304. #define FW_FILTER_WR_SMAC_M 0x1
  305. #define FW_FILTER_WR_SMAC_V(x) ((x) << FW_FILTER_WR_SMAC_S)
  306. #define FW_FILTER_WR_SMAC_G(x) \
  307. (((x) >> FW_FILTER_WR_SMAC_S) & FW_FILTER_WR_SMAC_M)
  308. #define FW_FILTER_WR_SMAC_F FW_FILTER_WR_SMAC_V(1U)
  309. #define FW_FILTER_WR_INSVLAN_S 17
  310. #define FW_FILTER_WR_INSVLAN_M 0x1
  311. #define FW_FILTER_WR_INSVLAN_V(x) ((x) << FW_FILTER_WR_INSVLAN_S)
  312. #define FW_FILTER_WR_INSVLAN_G(x) \
  313. (((x) >> FW_FILTER_WR_INSVLAN_S) & FW_FILTER_WR_INSVLAN_M)
  314. #define FW_FILTER_WR_INSVLAN_F FW_FILTER_WR_INSVLAN_V(1U)
  315. #define FW_FILTER_WR_RMVLAN_S 16
  316. #define FW_FILTER_WR_RMVLAN_M 0x1
  317. #define FW_FILTER_WR_RMVLAN_V(x) ((x) << FW_FILTER_WR_RMVLAN_S)
  318. #define FW_FILTER_WR_RMVLAN_G(x) \
  319. (((x) >> FW_FILTER_WR_RMVLAN_S) & FW_FILTER_WR_RMVLAN_M)
  320. #define FW_FILTER_WR_RMVLAN_F FW_FILTER_WR_RMVLAN_V(1U)
  321. #define FW_FILTER_WR_HITCNTS_S 15
  322. #define FW_FILTER_WR_HITCNTS_M 0x1
  323. #define FW_FILTER_WR_HITCNTS_V(x) ((x) << FW_FILTER_WR_HITCNTS_S)
  324. #define FW_FILTER_WR_HITCNTS_G(x) \
  325. (((x) >> FW_FILTER_WR_HITCNTS_S) & FW_FILTER_WR_HITCNTS_M)
  326. #define FW_FILTER_WR_HITCNTS_F FW_FILTER_WR_HITCNTS_V(1U)
  327. #define FW_FILTER_WR_TXCHAN_S 13
  328. #define FW_FILTER_WR_TXCHAN_M 0x3
  329. #define FW_FILTER_WR_TXCHAN_V(x) ((x) << FW_FILTER_WR_TXCHAN_S)
  330. #define FW_FILTER_WR_TXCHAN_G(x) \
  331. (((x) >> FW_FILTER_WR_TXCHAN_S) & FW_FILTER_WR_TXCHAN_M)
  332. #define FW_FILTER_WR_PRIO_S 12
  333. #define FW_FILTER_WR_PRIO_M 0x1
  334. #define FW_FILTER_WR_PRIO_V(x) ((x) << FW_FILTER_WR_PRIO_S)
  335. #define FW_FILTER_WR_PRIO_G(x) \
  336. (((x) >> FW_FILTER_WR_PRIO_S) & FW_FILTER_WR_PRIO_M)
  337. #define FW_FILTER_WR_PRIO_F FW_FILTER_WR_PRIO_V(1U)
  338. #define FW_FILTER_WR_L2TIX_S 0
  339. #define FW_FILTER_WR_L2TIX_M 0xfff
  340. #define FW_FILTER_WR_L2TIX_V(x) ((x) << FW_FILTER_WR_L2TIX_S)
  341. #define FW_FILTER_WR_L2TIX_G(x) \
  342. (((x) >> FW_FILTER_WR_L2TIX_S) & FW_FILTER_WR_L2TIX_M)
  343. #define FW_FILTER_WR_FRAG_S 7
  344. #define FW_FILTER_WR_FRAG_M 0x1
  345. #define FW_FILTER_WR_FRAG_V(x) ((x) << FW_FILTER_WR_FRAG_S)
  346. #define FW_FILTER_WR_FRAG_G(x) \
  347. (((x) >> FW_FILTER_WR_FRAG_S) & FW_FILTER_WR_FRAG_M)
  348. #define FW_FILTER_WR_FRAG_F FW_FILTER_WR_FRAG_V(1U)
  349. #define FW_FILTER_WR_FRAGM_S 6
  350. #define FW_FILTER_WR_FRAGM_M 0x1
  351. #define FW_FILTER_WR_FRAGM_V(x) ((x) << FW_FILTER_WR_FRAGM_S)
  352. #define FW_FILTER_WR_FRAGM_G(x) \
  353. (((x) >> FW_FILTER_WR_FRAGM_S) & FW_FILTER_WR_FRAGM_M)
  354. #define FW_FILTER_WR_FRAGM_F FW_FILTER_WR_FRAGM_V(1U)
  355. #define FW_FILTER_WR_IVLAN_VLD_S 5
  356. #define FW_FILTER_WR_IVLAN_VLD_M 0x1
  357. #define FW_FILTER_WR_IVLAN_VLD_V(x) ((x) << FW_FILTER_WR_IVLAN_VLD_S)
  358. #define FW_FILTER_WR_IVLAN_VLD_G(x) \
  359. (((x) >> FW_FILTER_WR_IVLAN_VLD_S) & FW_FILTER_WR_IVLAN_VLD_M)
  360. #define FW_FILTER_WR_IVLAN_VLD_F FW_FILTER_WR_IVLAN_VLD_V(1U)
  361. #define FW_FILTER_WR_OVLAN_VLD_S 4
  362. #define FW_FILTER_WR_OVLAN_VLD_M 0x1
  363. #define FW_FILTER_WR_OVLAN_VLD_V(x) ((x) << FW_FILTER_WR_OVLAN_VLD_S)
  364. #define FW_FILTER_WR_OVLAN_VLD_G(x) \
  365. (((x) >> FW_FILTER_WR_OVLAN_VLD_S) & FW_FILTER_WR_OVLAN_VLD_M)
  366. #define FW_FILTER_WR_OVLAN_VLD_F FW_FILTER_WR_OVLAN_VLD_V(1U)
  367. #define FW_FILTER_WR_IVLAN_VLDM_S 3
  368. #define FW_FILTER_WR_IVLAN_VLDM_M 0x1
  369. #define FW_FILTER_WR_IVLAN_VLDM_V(x) ((x) << FW_FILTER_WR_IVLAN_VLDM_S)
  370. #define FW_FILTER_WR_IVLAN_VLDM_G(x) \
  371. (((x) >> FW_FILTER_WR_IVLAN_VLDM_S) & FW_FILTER_WR_IVLAN_VLDM_M)
  372. #define FW_FILTER_WR_IVLAN_VLDM_F FW_FILTER_WR_IVLAN_VLDM_V(1U)
  373. #define FW_FILTER_WR_OVLAN_VLDM_S 2
  374. #define FW_FILTER_WR_OVLAN_VLDM_M 0x1
  375. #define FW_FILTER_WR_OVLAN_VLDM_V(x) ((x) << FW_FILTER_WR_OVLAN_VLDM_S)
  376. #define FW_FILTER_WR_OVLAN_VLDM_G(x) \
  377. (((x) >> FW_FILTER_WR_OVLAN_VLDM_S) & FW_FILTER_WR_OVLAN_VLDM_M)
  378. #define FW_FILTER_WR_OVLAN_VLDM_F FW_FILTER_WR_OVLAN_VLDM_V(1U)
  379. #define FW_FILTER_WR_RX_CHAN_S 15
  380. #define FW_FILTER_WR_RX_CHAN_M 0x1
  381. #define FW_FILTER_WR_RX_CHAN_V(x) ((x) << FW_FILTER_WR_RX_CHAN_S)
  382. #define FW_FILTER_WR_RX_CHAN_G(x) \
  383. (((x) >> FW_FILTER_WR_RX_CHAN_S) & FW_FILTER_WR_RX_CHAN_M)
  384. #define FW_FILTER_WR_RX_CHAN_F FW_FILTER_WR_RX_CHAN_V(1U)
  385. #define FW_FILTER_WR_RX_RPL_IQ_S 0
  386. #define FW_FILTER_WR_RX_RPL_IQ_M 0x3ff
  387. #define FW_FILTER_WR_RX_RPL_IQ_V(x) ((x) << FW_FILTER_WR_RX_RPL_IQ_S)
  388. #define FW_FILTER_WR_RX_RPL_IQ_G(x) \
  389. (((x) >> FW_FILTER_WR_RX_RPL_IQ_S) & FW_FILTER_WR_RX_RPL_IQ_M)
  390. #define FW_FILTER2_WR_FILTER_TYPE_S 1
  391. #define FW_FILTER2_WR_FILTER_TYPE_M 0x1
  392. #define FW_FILTER2_WR_FILTER_TYPE_V(x) ((x) << FW_FILTER2_WR_FILTER_TYPE_S)
  393. #define FW_FILTER2_WR_FILTER_TYPE_G(x) \
  394. (((x) >> FW_FILTER2_WR_FILTER_TYPE_S) & FW_FILTER2_WR_FILTER_TYPE_M)
  395. #define FW_FILTER2_WR_FILTER_TYPE_F FW_FILTER2_WR_FILTER_TYPE_V(1U)
  396. #define FW_FILTER2_WR_NATMODE_S 5
  397. #define FW_FILTER2_WR_NATMODE_M 0x7
  398. #define FW_FILTER2_WR_NATMODE_V(x) ((x) << FW_FILTER2_WR_NATMODE_S)
  399. #define FW_FILTER2_WR_NATMODE_G(x) \
  400. (((x) >> FW_FILTER2_WR_NATMODE_S) & FW_FILTER2_WR_NATMODE_M)
  401. #define FW_FILTER2_WR_NATFLAGCHECK_S 4
  402. #define FW_FILTER2_WR_NATFLAGCHECK_M 0x1
  403. #define FW_FILTER2_WR_NATFLAGCHECK_V(x) ((x) << FW_FILTER2_WR_NATFLAGCHECK_S)
  404. #define FW_FILTER2_WR_NATFLAGCHECK_G(x) \
  405. (((x) >> FW_FILTER2_WR_NATFLAGCHECK_S) & FW_FILTER2_WR_NATFLAGCHECK_M)
  406. #define FW_FILTER2_WR_NATFLAGCHECK_F FW_FILTER2_WR_NATFLAGCHECK_V(1U)
  407. #define FW_FILTER2_WR_ULP_TYPE_S 0
  408. #define FW_FILTER2_WR_ULP_TYPE_M 0xf
  409. #define FW_FILTER2_WR_ULP_TYPE_V(x) ((x) << FW_FILTER2_WR_ULP_TYPE_S)
  410. #define FW_FILTER2_WR_ULP_TYPE_G(x) \
  411. (((x) >> FW_FILTER2_WR_ULP_TYPE_S) & FW_FILTER2_WR_ULP_TYPE_M)
  412. #define FW_FILTER_WR_MACI_S 23
  413. #define FW_FILTER_WR_MACI_M 0x1ff
  414. #define FW_FILTER_WR_MACI_V(x) ((x) << FW_FILTER_WR_MACI_S)
  415. #define FW_FILTER_WR_MACI_G(x) \
  416. (((x) >> FW_FILTER_WR_MACI_S) & FW_FILTER_WR_MACI_M)
  417. #define FW_FILTER_WR_MACIM_S 14
  418. #define FW_FILTER_WR_MACIM_M 0x1ff
  419. #define FW_FILTER_WR_MACIM_V(x) ((x) << FW_FILTER_WR_MACIM_S)
  420. #define FW_FILTER_WR_MACIM_G(x) \
  421. (((x) >> FW_FILTER_WR_MACIM_S) & FW_FILTER_WR_MACIM_M)
  422. #define FW_FILTER_WR_FCOE_S 13
  423. #define FW_FILTER_WR_FCOE_M 0x1
  424. #define FW_FILTER_WR_FCOE_V(x) ((x) << FW_FILTER_WR_FCOE_S)
  425. #define FW_FILTER_WR_FCOE_G(x) \
  426. (((x) >> FW_FILTER_WR_FCOE_S) & FW_FILTER_WR_FCOE_M)
  427. #define FW_FILTER_WR_FCOE_F FW_FILTER_WR_FCOE_V(1U)
  428. #define FW_FILTER_WR_FCOEM_S 12
  429. #define FW_FILTER_WR_FCOEM_M 0x1
  430. #define FW_FILTER_WR_FCOEM_V(x) ((x) << FW_FILTER_WR_FCOEM_S)
  431. #define FW_FILTER_WR_FCOEM_G(x) \
  432. (((x) >> FW_FILTER_WR_FCOEM_S) & FW_FILTER_WR_FCOEM_M)
  433. #define FW_FILTER_WR_FCOEM_F FW_FILTER_WR_FCOEM_V(1U)
  434. #define FW_FILTER_WR_PORT_S 9
  435. #define FW_FILTER_WR_PORT_M 0x7
  436. #define FW_FILTER_WR_PORT_V(x) ((x) << FW_FILTER_WR_PORT_S)
  437. #define FW_FILTER_WR_PORT_G(x) \
  438. (((x) >> FW_FILTER_WR_PORT_S) & FW_FILTER_WR_PORT_M)
  439. #define FW_FILTER_WR_PORTM_S 6
  440. #define FW_FILTER_WR_PORTM_M 0x7
  441. #define FW_FILTER_WR_PORTM_V(x) ((x) << FW_FILTER_WR_PORTM_S)
  442. #define FW_FILTER_WR_PORTM_G(x) \
  443. (((x) >> FW_FILTER_WR_PORTM_S) & FW_FILTER_WR_PORTM_M)
  444. #define FW_FILTER_WR_MATCHTYPE_S 3
  445. #define FW_FILTER_WR_MATCHTYPE_M 0x7
  446. #define FW_FILTER_WR_MATCHTYPE_V(x) ((x) << FW_FILTER_WR_MATCHTYPE_S)
  447. #define FW_FILTER_WR_MATCHTYPE_G(x) \
  448. (((x) >> FW_FILTER_WR_MATCHTYPE_S) & FW_FILTER_WR_MATCHTYPE_M)
  449. #define FW_FILTER_WR_MATCHTYPEM_S 0
  450. #define FW_FILTER_WR_MATCHTYPEM_M 0x7
  451. #define FW_FILTER_WR_MATCHTYPEM_V(x) ((x) << FW_FILTER_WR_MATCHTYPEM_S)
  452. #define FW_FILTER_WR_MATCHTYPEM_G(x) \
  453. (((x) >> FW_FILTER_WR_MATCHTYPEM_S) & FW_FILTER_WR_MATCHTYPEM_M)
  454. struct fw_ulptx_wr {
  455. __be32 op_to_compl;
  456. __be32 flowid_len16;
  457. u64 cookie;
  458. };
  459. #define FW_ULPTX_WR_DATA_S 28
  460. #define FW_ULPTX_WR_DATA_M 0x1
  461. #define FW_ULPTX_WR_DATA_V(x) ((x) << FW_ULPTX_WR_DATA_S)
  462. #define FW_ULPTX_WR_DATA_G(x) \
  463. (((x) >> FW_ULPTX_WR_DATA_S) & FW_ULPTX_WR_DATA_M)
  464. #define FW_ULPTX_WR_DATA_F FW_ULPTX_WR_DATA_V(1U)
  465. struct fw_tp_wr {
  466. __be32 op_to_immdlen;
  467. __be32 flowid_len16;
  468. u64 cookie;
  469. };
  470. struct fw_eth_tx_pkt_wr {
  471. __be32 op_immdlen;
  472. __be32 equiq_to_len16;
  473. __be64 r3;
  474. };
  475. struct fw_ofld_connection_wr {
  476. __be32 op_compl;
  477. __be32 len16_pkd;
  478. __u64 cookie;
  479. __be64 r2;
  480. __be64 r3;
  481. struct fw_ofld_connection_le {
  482. __be32 version_cpl;
  483. __be32 filter;
  484. __be32 r1;
  485. __be16 lport;
  486. __be16 pport;
  487. union fw_ofld_connection_leip {
  488. struct fw_ofld_connection_le_ipv4 {
  489. __be32 pip;
  490. __be32 lip;
  491. __be64 r0;
  492. __be64 r1;
  493. __be64 r2;
  494. } ipv4;
  495. struct fw_ofld_connection_le_ipv6 {
  496. __be64 pip_hi;
  497. __be64 pip_lo;
  498. __be64 lip_hi;
  499. __be64 lip_lo;
  500. } ipv6;
  501. } u;
  502. } le;
  503. struct fw_ofld_connection_tcb {
  504. __be32 t_state_to_astid;
  505. __be16 cplrxdataack_cplpassacceptrpl;
  506. __be16 rcv_adv;
  507. __be32 rcv_nxt;
  508. __be32 tx_max;
  509. __be64 opt0;
  510. __be32 opt2;
  511. __be32 r1;
  512. __be64 r2;
  513. __be64 r3;
  514. } tcb;
  515. };
  516. #define FW_OFLD_CONNECTION_WR_VERSION_S 31
  517. #define FW_OFLD_CONNECTION_WR_VERSION_M 0x1
  518. #define FW_OFLD_CONNECTION_WR_VERSION_V(x) \
  519. ((x) << FW_OFLD_CONNECTION_WR_VERSION_S)
  520. #define FW_OFLD_CONNECTION_WR_VERSION_G(x) \
  521. (((x) >> FW_OFLD_CONNECTION_WR_VERSION_S) & \
  522. FW_OFLD_CONNECTION_WR_VERSION_M)
  523. #define FW_OFLD_CONNECTION_WR_VERSION_F \
  524. FW_OFLD_CONNECTION_WR_VERSION_V(1U)
  525. #define FW_OFLD_CONNECTION_WR_CPL_S 30
  526. #define FW_OFLD_CONNECTION_WR_CPL_M 0x1
  527. #define FW_OFLD_CONNECTION_WR_CPL_V(x) ((x) << FW_OFLD_CONNECTION_WR_CPL_S)
  528. #define FW_OFLD_CONNECTION_WR_CPL_G(x) \
  529. (((x) >> FW_OFLD_CONNECTION_WR_CPL_S) & FW_OFLD_CONNECTION_WR_CPL_M)
  530. #define FW_OFLD_CONNECTION_WR_CPL_F FW_OFLD_CONNECTION_WR_CPL_V(1U)
  531. #define FW_OFLD_CONNECTION_WR_T_STATE_S 28
  532. #define FW_OFLD_CONNECTION_WR_T_STATE_M 0xf
  533. #define FW_OFLD_CONNECTION_WR_T_STATE_V(x) \
  534. ((x) << FW_OFLD_CONNECTION_WR_T_STATE_S)
  535. #define FW_OFLD_CONNECTION_WR_T_STATE_G(x) \
  536. (((x) >> FW_OFLD_CONNECTION_WR_T_STATE_S) & \
  537. FW_OFLD_CONNECTION_WR_T_STATE_M)
  538. #define FW_OFLD_CONNECTION_WR_RCV_SCALE_S 24
  539. #define FW_OFLD_CONNECTION_WR_RCV_SCALE_M 0xf
  540. #define FW_OFLD_CONNECTION_WR_RCV_SCALE_V(x) \
  541. ((x) << FW_OFLD_CONNECTION_WR_RCV_SCALE_S)
  542. #define FW_OFLD_CONNECTION_WR_RCV_SCALE_G(x) \
  543. (((x) >> FW_OFLD_CONNECTION_WR_RCV_SCALE_S) & \
  544. FW_OFLD_CONNECTION_WR_RCV_SCALE_M)
  545. #define FW_OFLD_CONNECTION_WR_ASTID_S 0
  546. #define FW_OFLD_CONNECTION_WR_ASTID_M 0xffffff
  547. #define FW_OFLD_CONNECTION_WR_ASTID_V(x) \
  548. ((x) << FW_OFLD_CONNECTION_WR_ASTID_S)
  549. #define FW_OFLD_CONNECTION_WR_ASTID_G(x) \
  550. (((x) >> FW_OFLD_CONNECTION_WR_ASTID_S) & FW_OFLD_CONNECTION_WR_ASTID_M)
  551. #define FW_OFLD_CONNECTION_WR_CPLRXDATAACK_S 15
  552. #define FW_OFLD_CONNECTION_WR_CPLRXDATAACK_M 0x1
  553. #define FW_OFLD_CONNECTION_WR_CPLRXDATAACK_V(x) \
  554. ((x) << FW_OFLD_CONNECTION_WR_CPLRXDATAACK_S)
  555. #define FW_OFLD_CONNECTION_WR_CPLRXDATAACK_G(x) \
  556. (((x) >> FW_OFLD_CONNECTION_WR_CPLRXDATAACK_S) & \
  557. FW_OFLD_CONNECTION_WR_CPLRXDATAACK_M)
  558. #define FW_OFLD_CONNECTION_WR_CPLRXDATAACK_F \
  559. FW_OFLD_CONNECTION_WR_CPLRXDATAACK_V(1U)
  560. #define FW_OFLD_CONNECTION_WR_CPLPASSACCEPTRPL_S 14
  561. #define FW_OFLD_CONNECTION_WR_CPLPASSACCEPTRPL_M 0x1
  562. #define FW_OFLD_CONNECTION_WR_CPLPASSACCEPTRPL_V(x) \
  563. ((x) << FW_OFLD_CONNECTION_WR_CPLPASSACCEPTRPL_S)
  564. #define FW_OFLD_CONNECTION_WR_CPLPASSACCEPTRPL_G(x) \
  565. (((x) >> FW_OFLD_CONNECTION_WR_CPLPASSACCEPTRPL_S) & \
  566. FW_OFLD_CONNECTION_WR_CPLPASSACCEPTRPL_M)
  567. #define FW_OFLD_CONNECTION_WR_CPLPASSACCEPTRPL_F \
  568. FW_OFLD_CONNECTION_WR_CPLPASSACCEPTRPL_V(1U)
  569. enum fw_flowc_mnem_tcpstate {
  570. FW_FLOWC_MNEM_TCPSTATE_CLOSED = 0, /* illegal */
  571. FW_FLOWC_MNEM_TCPSTATE_LISTEN = 1, /* illegal */
  572. FW_FLOWC_MNEM_TCPSTATE_SYNSENT = 2, /* illegal */
  573. FW_FLOWC_MNEM_TCPSTATE_SYNRECEIVED = 3, /* illegal */
  574. FW_FLOWC_MNEM_TCPSTATE_ESTABLISHED = 4, /* default */
  575. FW_FLOWC_MNEM_TCPSTATE_CLOSEWAIT = 5, /* got peer close already */
  576. FW_FLOWC_MNEM_TCPSTATE_FINWAIT1 = 6, /* haven't gotten ACK for FIN and
  577. * will resend FIN - equiv ESTAB
  578. */
  579. FW_FLOWC_MNEM_TCPSTATE_CLOSING = 7, /* haven't gotten ACK for FIN and
  580. * will resend FIN but have
  581. * received FIN
  582. */
  583. FW_FLOWC_MNEM_TCPSTATE_LASTACK = 8, /* haven't gotten ACK for FIN and
  584. * will resend FIN but have
  585. * received FIN
  586. */
  587. FW_FLOWC_MNEM_TCPSTATE_FINWAIT2 = 9, /* sent FIN and got FIN + ACK,
  588. * waiting for FIN
  589. */
  590. FW_FLOWC_MNEM_TCPSTATE_TIMEWAIT = 10, /* not expected */
  591. };
  592. enum fw_flowc_mnem {
  593. FW_FLOWC_MNEM_PFNVFN, /* PFN [15:8] VFN [7:0] */
  594. FW_FLOWC_MNEM_CH,
  595. FW_FLOWC_MNEM_PORT,
  596. FW_FLOWC_MNEM_IQID,
  597. FW_FLOWC_MNEM_SNDNXT,
  598. FW_FLOWC_MNEM_RCVNXT,
  599. FW_FLOWC_MNEM_SNDBUF,
  600. FW_FLOWC_MNEM_MSS,
  601. FW_FLOWC_MNEM_TXDATAPLEN_MAX,
  602. FW_FLOWC_MNEM_TCPSTATE,
  603. FW_FLOWC_MNEM_EOSTATE,
  604. FW_FLOWC_MNEM_SCHEDCLASS,
  605. FW_FLOWC_MNEM_DCBPRIO,
  606. FW_FLOWC_MNEM_SND_SCALE,
  607. FW_FLOWC_MNEM_RCV_SCALE,
  608. FW_FLOWC_MNEM_ULD_MODE,
  609. FW_FLOWC_MNEM_MAX,
  610. };
  611. struct fw_flowc_mnemval {
  612. u8 mnemonic;
  613. u8 r4[3];
  614. __be32 val;
  615. };
  616. struct fw_flowc_wr {
  617. __be32 op_to_nparams;
  618. __be32 flowid_len16;
  619. struct fw_flowc_mnemval mnemval[0];
  620. };
  621. #define FW_FLOWC_WR_NPARAMS_S 0
  622. #define FW_FLOWC_WR_NPARAMS_V(x) ((x) << FW_FLOWC_WR_NPARAMS_S)
  623. struct fw_ofld_tx_data_wr {
  624. __be32 op_to_immdlen;
  625. __be32 flowid_len16;
  626. __be32 plen;
  627. __be32 tunnel_to_proxy;
  628. };
  629. #define FW_OFLD_TX_DATA_WR_ALIGNPLD_S 30
  630. #define FW_OFLD_TX_DATA_WR_ALIGNPLD_V(x) ((x) << FW_OFLD_TX_DATA_WR_ALIGNPLD_S)
  631. #define FW_OFLD_TX_DATA_WR_ALIGNPLD_F FW_OFLD_TX_DATA_WR_ALIGNPLD_V(1U)
  632. #define FW_OFLD_TX_DATA_WR_SHOVE_S 29
  633. #define FW_OFLD_TX_DATA_WR_SHOVE_V(x) ((x) << FW_OFLD_TX_DATA_WR_SHOVE_S)
  634. #define FW_OFLD_TX_DATA_WR_SHOVE_F FW_OFLD_TX_DATA_WR_SHOVE_V(1U)
  635. #define FW_OFLD_TX_DATA_WR_TUNNEL_S 19
  636. #define FW_OFLD_TX_DATA_WR_TUNNEL_V(x) ((x) << FW_OFLD_TX_DATA_WR_TUNNEL_S)
  637. #define FW_OFLD_TX_DATA_WR_SAVE_S 18
  638. #define FW_OFLD_TX_DATA_WR_SAVE_V(x) ((x) << FW_OFLD_TX_DATA_WR_SAVE_S)
  639. #define FW_OFLD_TX_DATA_WR_FLUSH_S 17
  640. #define FW_OFLD_TX_DATA_WR_FLUSH_V(x) ((x) << FW_OFLD_TX_DATA_WR_FLUSH_S)
  641. #define FW_OFLD_TX_DATA_WR_FLUSH_F FW_OFLD_TX_DATA_WR_FLUSH_V(1U)
  642. #define FW_OFLD_TX_DATA_WR_URGENT_S 16
  643. #define FW_OFLD_TX_DATA_WR_URGENT_V(x) ((x) << FW_OFLD_TX_DATA_WR_URGENT_S)
  644. #define FW_OFLD_TX_DATA_WR_MORE_S 15
  645. #define FW_OFLD_TX_DATA_WR_MORE_V(x) ((x) << FW_OFLD_TX_DATA_WR_MORE_S)
  646. #define FW_OFLD_TX_DATA_WR_ULPMODE_S 10
  647. #define FW_OFLD_TX_DATA_WR_ULPMODE_V(x) ((x) << FW_OFLD_TX_DATA_WR_ULPMODE_S)
  648. #define FW_OFLD_TX_DATA_WR_ULPSUBMODE_S 6
  649. #define FW_OFLD_TX_DATA_WR_ULPSUBMODE_V(x) \
  650. ((x) << FW_OFLD_TX_DATA_WR_ULPSUBMODE_S)
  651. struct fw_cmd_wr {
  652. __be32 op_dma;
  653. __be32 len16_pkd;
  654. __be64 cookie_daddr;
  655. };
  656. #define FW_CMD_WR_DMA_S 17
  657. #define FW_CMD_WR_DMA_V(x) ((x) << FW_CMD_WR_DMA_S)
  658. struct fw_eth_tx_pkt_vm_wr {
  659. __be32 op_immdlen;
  660. __be32 equiq_to_len16;
  661. __be32 r3[2];
  662. u8 ethmacdst[6];
  663. u8 ethmacsrc[6];
  664. __be16 ethtype;
  665. __be16 vlantci;
  666. };
  667. #define FW_CMD_MAX_TIMEOUT 10000
  668. /*
  669. * If a host driver does a HELLO and discovers that there's already a MASTER
  670. * selected, we may have to wait for that MASTER to finish issuing RESET,
  671. * configuration and INITIALIZE commands. Also, there's a possibility that
  672. * our own HELLO may get lost if it happens right as the MASTER is issuign a
  673. * RESET command, so we need to be willing to make a few retries of our HELLO.
  674. */
  675. #define FW_CMD_HELLO_TIMEOUT (3 * FW_CMD_MAX_TIMEOUT)
  676. #define FW_CMD_HELLO_RETRIES 3
  677. enum fw_cmd_opcodes {
  678. FW_LDST_CMD = 0x01,
  679. FW_RESET_CMD = 0x03,
  680. FW_HELLO_CMD = 0x04,
  681. FW_BYE_CMD = 0x05,
  682. FW_INITIALIZE_CMD = 0x06,
  683. FW_CAPS_CONFIG_CMD = 0x07,
  684. FW_PARAMS_CMD = 0x08,
  685. FW_PFVF_CMD = 0x09,
  686. FW_IQ_CMD = 0x10,
  687. FW_EQ_MNGT_CMD = 0x11,
  688. FW_EQ_ETH_CMD = 0x12,
  689. FW_EQ_CTRL_CMD = 0x13,
  690. FW_EQ_OFLD_CMD = 0x21,
  691. FW_VI_CMD = 0x14,
  692. FW_VI_MAC_CMD = 0x15,
  693. FW_VI_RXMODE_CMD = 0x16,
  694. FW_VI_ENABLE_CMD = 0x17,
  695. FW_ACL_MAC_CMD = 0x18,
  696. FW_ACL_VLAN_CMD = 0x19,
  697. FW_VI_STATS_CMD = 0x1a,
  698. FW_PORT_CMD = 0x1b,
  699. FW_PORT_STATS_CMD = 0x1c,
  700. FW_PORT_LB_STATS_CMD = 0x1d,
  701. FW_PORT_TRACE_CMD = 0x1e,
  702. FW_PORT_TRACE_MMAP_CMD = 0x1f,
  703. FW_RSS_IND_TBL_CMD = 0x20,
  704. FW_RSS_GLB_CONFIG_CMD = 0x22,
  705. FW_RSS_VI_CONFIG_CMD = 0x23,
  706. FW_SCHED_CMD = 0x24,
  707. FW_DEVLOG_CMD = 0x25,
  708. FW_CLIP_CMD = 0x28,
  709. FW_PTP_CMD = 0x3e,
  710. FW_HMA_CMD = 0x3f,
  711. FW_LASTC2E_CMD = 0x40,
  712. FW_ERROR_CMD = 0x80,
  713. FW_DEBUG_CMD = 0x81,
  714. };
  715. enum fw_cmd_cap {
  716. FW_CMD_CAP_PF = 0x01,
  717. FW_CMD_CAP_DMAQ = 0x02,
  718. FW_CMD_CAP_PORT = 0x04,
  719. FW_CMD_CAP_PORTPROMISC = 0x08,
  720. FW_CMD_CAP_PORTSTATS = 0x10,
  721. FW_CMD_CAP_VF = 0x80,
  722. };
  723. /*
  724. * Generic command header flit0
  725. */
  726. struct fw_cmd_hdr {
  727. __be32 hi;
  728. __be32 lo;
  729. };
  730. #define FW_CMD_OP_S 24
  731. #define FW_CMD_OP_M 0xff
  732. #define FW_CMD_OP_V(x) ((x) << FW_CMD_OP_S)
  733. #define FW_CMD_OP_G(x) (((x) >> FW_CMD_OP_S) & FW_CMD_OP_M)
  734. #define FW_CMD_REQUEST_S 23
  735. #define FW_CMD_REQUEST_V(x) ((x) << FW_CMD_REQUEST_S)
  736. #define FW_CMD_REQUEST_F FW_CMD_REQUEST_V(1U)
  737. #define FW_CMD_READ_S 22
  738. #define FW_CMD_READ_V(x) ((x) << FW_CMD_READ_S)
  739. #define FW_CMD_READ_F FW_CMD_READ_V(1U)
  740. #define FW_CMD_WRITE_S 21
  741. #define FW_CMD_WRITE_V(x) ((x) << FW_CMD_WRITE_S)
  742. #define FW_CMD_WRITE_F FW_CMD_WRITE_V(1U)
  743. #define FW_CMD_EXEC_S 20
  744. #define FW_CMD_EXEC_V(x) ((x) << FW_CMD_EXEC_S)
  745. #define FW_CMD_EXEC_F FW_CMD_EXEC_V(1U)
  746. #define FW_CMD_RAMASK_S 20
  747. #define FW_CMD_RAMASK_V(x) ((x) << FW_CMD_RAMASK_S)
  748. #define FW_CMD_RETVAL_S 8
  749. #define FW_CMD_RETVAL_M 0xff
  750. #define FW_CMD_RETVAL_V(x) ((x) << FW_CMD_RETVAL_S)
  751. #define FW_CMD_RETVAL_G(x) (((x) >> FW_CMD_RETVAL_S) & FW_CMD_RETVAL_M)
  752. #define FW_CMD_LEN16_S 0
  753. #define FW_CMD_LEN16_V(x) ((x) << FW_CMD_LEN16_S)
  754. #define FW_LEN16(fw_struct) FW_CMD_LEN16_V(sizeof(fw_struct) / 16)
  755. enum fw_ldst_addrspc {
  756. FW_LDST_ADDRSPC_FIRMWARE = 0x0001,
  757. FW_LDST_ADDRSPC_SGE_EGRC = 0x0008,
  758. FW_LDST_ADDRSPC_SGE_INGC = 0x0009,
  759. FW_LDST_ADDRSPC_SGE_FLMC = 0x000a,
  760. FW_LDST_ADDRSPC_SGE_CONMC = 0x000b,
  761. FW_LDST_ADDRSPC_TP_PIO = 0x0010,
  762. FW_LDST_ADDRSPC_TP_TM_PIO = 0x0011,
  763. FW_LDST_ADDRSPC_TP_MIB = 0x0012,
  764. FW_LDST_ADDRSPC_MDIO = 0x0018,
  765. FW_LDST_ADDRSPC_MPS = 0x0020,
  766. FW_LDST_ADDRSPC_FUNC = 0x0028,
  767. FW_LDST_ADDRSPC_FUNC_PCIE = 0x0029,
  768. FW_LDST_ADDRSPC_I2C = 0x0038,
  769. };
  770. enum fw_ldst_mps_fid {
  771. FW_LDST_MPS_ATRB,
  772. FW_LDST_MPS_RPLC
  773. };
  774. enum fw_ldst_func_access_ctl {
  775. FW_LDST_FUNC_ACC_CTL_VIID,
  776. FW_LDST_FUNC_ACC_CTL_FID
  777. };
  778. enum fw_ldst_func_mod_index {
  779. FW_LDST_FUNC_MPS
  780. };
  781. struct fw_ldst_cmd {
  782. __be32 op_to_addrspace;
  783. __be32 cycles_to_len16;
  784. union fw_ldst {
  785. struct fw_ldst_addrval {
  786. __be32 addr;
  787. __be32 val;
  788. } addrval;
  789. struct fw_ldst_idctxt {
  790. __be32 physid;
  791. __be32 msg_ctxtflush;
  792. __be32 ctxt_data7;
  793. __be32 ctxt_data6;
  794. __be32 ctxt_data5;
  795. __be32 ctxt_data4;
  796. __be32 ctxt_data3;
  797. __be32 ctxt_data2;
  798. __be32 ctxt_data1;
  799. __be32 ctxt_data0;
  800. } idctxt;
  801. struct fw_ldst_mdio {
  802. __be16 paddr_mmd;
  803. __be16 raddr;
  804. __be16 vctl;
  805. __be16 rval;
  806. } mdio;
  807. struct fw_ldst_cim_rq {
  808. u8 req_first64[8];
  809. u8 req_second64[8];
  810. u8 resp_first64[8];
  811. u8 resp_second64[8];
  812. __be32 r3[2];
  813. } cim_rq;
  814. union fw_ldst_mps {
  815. struct fw_ldst_mps_rplc {
  816. __be16 fid_idx;
  817. __be16 rplcpf_pkd;
  818. __be32 rplc255_224;
  819. __be32 rplc223_192;
  820. __be32 rplc191_160;
  821. __be32 rplc159_128;
  822. __be32 rplc127_96;
  823. __be32 rplc95_64;
  824. __be32 rplc63_32;
  825. __be32 rplc31_0;
  826. } rplc;
  827. struct fw_ldst_mps_atrb {
  828. __be16 fid_mpsid;
  829. __be16 r2[3];
  830. __be32 r3[2];
  831. __be32 r4;
  832. __be32 atrb;
  833. __be16 vlan[16];
  834. } atrb;
  835. } mps;
  836. struct fw_ldst_func {
  837. u8 access_ctl;
  838. u8 mod_index;
  839. __be16 ctl_id;
  840. __be32 offset;
  841. __be64 data0;
  842. __be64 data1;
  843. } func;
  844. struct fw_ldst_pcie {
  845. u8 ctrl_to_fn;
  846. u8 bnum;
  847. u8 r;
  848. u8 ext_r;
  849. u8 select_naccess;
  850. u8 pcie_fn;
  851. __be16 nset_pkd;
  852. __be32 data[12];
  853. } pcie;
  854. struct fw_ldst_i2c_deprecated {
  855. u8 pid_pkd;
  856. u8 base;
  857. u8 boffset;
  858. u8 data;
  859. __be32 r9;
  860. } i2c_deprecated;
  861. struct fw_ldst_i2c {
  862. u8 pid;
  863. u8 did;
  864. u8 boffset;
  865. u8 blen;
  866. __be32 r9;
  867. __u8 data[48];
  868. } i2c;
  869. struct fw_ldst_le {
  870. __be32 index;
  871. __be32 r9;
  872. u8 val[33];
  873. u8 r11[7];
  874. } le;
  875. } u;
  876. };
  877. #define FW_LDST_CMD_ADDRSPACE_S 0
  878. #define FW_LDST_CMD_ADDRSPACE_V(x) ((x) << FW_LDST_CMD_ADDRSPACE_S)
  879. #define FW_LDST_CMD_MSG_S 31
  880. #define FW_LDST_CMD_MSG_V(x) ((x) << FW_LDST_CMD_MSG_S)
  881. #define FW_LDST_CMD_CTXTFLUSH_S 30
  882. #define FW_LDST_CMD_CTXTFLUSH_V(x) ((x) << FW_LDST_CMD_CTXTFLUSH_S)
  883. #define FW_LDST_CMD_CTXTFLUSH_F FW_LDST_CMD_CTXTFLUSH_V(1U)
  884. #define FW_LDST_CMD_PADDR_S 8
  885. #define FW_LDST_CMD_PADDR_V(x) ((x) << FW_LDST_CMD_PADDR_S)
  886. #define FW_LDST_CMD_MMD_S 0
  887. #define FW_LDST_CMD_MMD_V(x) ((x) << FW_LDST_CMD_MMD_S)
  888. #define FW_LDST_CMD_FID_S 15
  889. #define FW_LDST_CMD_FID_V(x) ((x) << FW_LDST_CMD_FID_S)
  890. #define FW_LDST_CMD_IDX_S 0
  891. #define FW_LDST_CMD_IDX_V(x) ((x) << FW_LDST_CMD_IDX_S)
  892. #define FW_LDST_CMD_RPLCPF_S 0
  893. #define FW_LDST_CMD_RPLCPF_V(x) ((x) << FW_LDST_CMD_RPLCPF_S)
  894. #define FW_LDST_CMD_LC_S 4
  895. #define FW_LDST_CMD_LC_V(x) ((x) << FW_LDST_CMD_LC_S)
  896. #define FW_LDST_CMD_LC_F FW_LDST_CMD_LC_V(1U)
  897. #define FW_LDST_CMD_FN_S 0
  898. #define FW_LDST_CMD_FN_V(x) ((x) << FW_LDST_CMD_FN_S)
  899. #define FW_LDST_CMD_NACCESS_S 0
  900. #define FW_LDST_CMD_NACCESS_V(x) ((x) << FW_LDST_CMD_NACCESS_S)
  901. struct fw_reset_cmd {
  902. __be32 op_to_write;
  903. __be32 retval_len16;
  904. __be32 val;
  905. __be32 halt_pkd;
  906. };
  907. #define FW_RESET_CMD_HALT_S 31
  908. #define FW_RESET_CMD_HALT_M 0x1
  909. #define FW_RESET_CMD_HALT_V(x) ((x) << FW_RESET_CMD_HALT_S)
  910. #define FW_RESET_CMD_HALT_G(x) \
  911. (((x) >> FW_RESET_CMD_HALT_S) & FW_RESET_CMD_HALT_M)
  912. #define FW_RESET_CMD_HALT_F FW_RESET_CMD_HALT_V(1U)
  913. enum fw_hellow_cmd {
  914. fw_hello_cmd_stage_os = 0x0
  915. };
  916. struct fw_hello_cmd {
  917. __be32 op_to_write;
  918. __be32 retval_len16;
  919. __be32 err_to_clearinit;
  920. __be32 fwrev;
  921. };
  922. #define FW_HELLO_CMD_ERR_S 31
  923. #define FW_HELLO_CMD_ERR_V(x) ((x) << FW_HELLO_CMD_ERR_S)
  924. #define FW_HELLO_CMD_ERR_F FW_HELLO_CMD_ERR_V(1U)
  925. #define FW_HELLO_CMD_INIT_S 30
  926. #define FW_HELLO_CMD_INIT_V(x) ((x) << FW_HELLO_CMD_INIT_S)
  927. #define FW_HELLO_CMD_INIT_F FW_HELLO_CMD_INIT_V(1U)
  928. #define FW_HELLO_CMD_MASTERDIS_S 29
  929. #define FW_HELLO_CMD_MASTERDIS_V(x) ((x) << FW_HELLO_CMD_MASTERDIS_S)
  930. #define FW_HELLO_CMD_MASTERFORCE_S 28
  931. #define FW_HELLO_CMD_MASTERFORCE_V(x) ((x) << FW_HELLO_CMD_MASTERFORCE_S)
  932. #define FW_HELLO_CMD_MBMASTER_S 24
  933. #define FW_HELLO_CMD_MBMASTER_M 0xfU
  934. #define FW_HELLO_CMD_MBMASTER_V(x) ((x) << FW_HELLO_CMD_MBMASTER_S)
  935. #define FW_HELLO_CMD_MBMASTER_G(x) \
  936. (((x) >> FW_HELLO_CMD_MBMASTER_S) & FW_HELLO_CMD_MBMASTER_M)
  937. #define FW_HELLO_CMD_MBASYNCNOTINT_S 23
  938. #define FW_HELLO_CMD_MBASYNCNOTINT_V(x) ((x) << FW_HELLO_CMD_MBASYNCNOTINT_S)
  939. #define FW_HELLO_CMD_MBASYNCNOT_S 20
  940. #define FW_HELLO_CMD_MBASYNCNOT_V(x) ((x) << FW_HELLO_CMD_MBASYNCNOT_S)
  941. #define FW_HELLO_CMD_STAGE_S 17
  942. #define FW_HELLO_CMD_STAGE_V(x) ((x) << FW_HELLO_CMD_STAGE_S)
  943. #define FW_HELLO_CMD_CLEARINIT_S 16
  944. #define FW_HELLO_CMD_CLEARINIT_V(x) ((x) << FW_HELLO_CMD_CLEARINIT_S)
  945. #define FW_HELLO_CMD_CLEARINIT_F FW_HELLO_CMD_CLEARINIT_V(1U)
  946. struct fw_bye_cmd {
  947. __be32 op_to_write;
  948. __be32 retval_len16;
  949. __be64 r3;
  950. };
  951. struct fw_initialize_cmd {
  952. __be32 op_to_write;
  953. __be32 retval_len16;
  954. __be64 r3;
  955. };
  956. enum fw_caps_config_hm {
  957. FW_CAPS_CONFIG_HM_PCIE = 0x00000001,
  958. FW_CAPS_CONFIG_HM_PL = 0x00000002,
  959. FW_CAPS_CONFIG_HM_SGE = 0x00000004,
  960. FW_CAPS_CONFIG_HM_CIM = 0x00000008,
  961. FW_CAPS_CONFIG_HM_ULPTX = 0x00000010,
  962. FW_CAPS_CONFIG_HM_TP = 0x00000020,
  963. FW_CAPS_CONFIG_HM_ULPRX = 0x00000040,
  964. FW_CAPS_CONFIG_HM_PMRX = 0x00000080,
  965. FW_CAPS_CONFIG_HM_PMTX = 0x00000100,
  966. FW_CAPS_CONFIG_HM_MC = 0x00000200,
  967. FW_CAPS_CONFIG_HM_LE = 0x00000400,
  968. FW_CAPS_CONFIG_HM_MPS = 0x00000800,
  969. FW_CAPS_CONFIG_HM_XGMAC = 0x00001000,
  970. FW_CAPS_CONFIG_HM_CPLSWITCH = 0x00002000,
  971. FW_CAPS_CONFIG_HM_T4DBG = 0x00004000,
  972. FW_CAPS_CONFIG_HM_MI = 0x00008000,
  973. FW_CAPS_CONFIG_HM_I2CM = 0x00010000,
  974. FW_CAPS_CONFIG_HM_NCSI = 0x00020000,
  975. FW_CAPS_CONFIG_HM_SMB = 0x00040000,
  976. FW_CAPS_CONFIG_HM_MA = 0x00080000,
  977. FW_CAPS_CONFIG_HM_EDRAM = 0x00100000,
  978. FW_CAPS_CONFIG_HM_PMU = 0x00200000,
  979. FW_CAPS_CONFIG_HM_UART = 0x00400000,
  980. FW_CAPS_CONFIG_HM_SF = 0x00800000,
  981. };
  982. enum fw_caps_config_nbm {
  983. FW_CAPS_CONFIG_NBM_IPMI = 0x00000001,
  984. FW_CAPS_CONFIG_NBM_NCSI = 0x00000002,
  985. };
  986. enum fw_caps_config_link {
  987. FW_CAPS_CONFIG_LINK_PPP = 0x00000001,
  988. FW_CAPS_CONFIG_LINK_QFC = 0x00000002,
  989. FW_CAPS_CONFIG_LINK_DCBX = 0x00000004,
  990. };
  991. enum fw_caps_config_switch {
  992. FW_CAPS_CONFIG_SWITCH_INGRESS = 0x00000001,
  993. FW_CAPS_CONFIG_SWITCH_EGRESS = 0x00000002,
  994. };
  995. enum fw_caps_config_nic {
  996. FW_CAPS_CONFIG_NIC = 0x00000001,
  997. FW_CAPS_CONFIG_NIC_VM = 0x00000002,
  998. FW_CAPS_CONFIG_NIC_HASHFILTER = 0x00000020,
  999. };
  1000. enum fw_caps_config_ofld {
  1001. FW_CAPS_CONFIG_OFLD = 0x00000001,
  1002. };
  1003. enum fw_caps_config_rdma {
  1004. FW_CAPS_CONFIG_RDMA_RDDP = 0x00000001,
  1005. FW_CAPS_CONFIG_RDMA_RDMAC = 0x00000002,
  1006. };
  1007. enum fw_caps_config_iscsi {
  1008. FW_CAPS_CONFIG_ISCSI_INITIATOR_PDU = 0x00000001,
  1009. FW_CAPS_CONFIG_ISCSI_TARGET_PDU = 0x00000002,
  1010. FW_CAPS_CONFIG_ISCSI_INITIATOR_CNXOFLD = 0x00000004,
  1011. FW_CAPS_CONFIG_ISCSI_TARGET_CNXOFLD = 0x00000008,
  1012. };
  1013. enum fw_caps_config_crypto {
  1014. FW_CAPS_CONFIG_CRYPTO_LOOKASIDE = 0x00000001,
  1015. FW_CAPS_CONFIG_TLS_INLINE = 0x00000002,
  1016. FW_CAPS_CONFIG_IPSEC_INLINE = 0x00000004,
  1017. };
  1018. enum fw_caps_config_fcoe {
  1019. FW_CAPS_CONFIG_FCOE_INITIATOR = 0x00000001,
  1020. FW_CAPS_CONFIG_FCOE_TARGET = 0x00000002,
  1021. FW_CAPS_CONFIG_FCOE_CTRL_OFLD = 0x00000004,
  1022. };
  1023. enum fw_memtype_cf {
  1024. FW_MEMTYPE_CF_EDC0 = 0x0,
  1025. FW_MEMTYPE_CF_EDC1 = 0x1,
  1026. FW_MEMTYPE_CF_EXTMEM = 0x2,
  1027. FW_MEMTYPE_CF_FLASH = 0x4,
  1028. FW_MEMTYPE_CF_INTERNAL = 0x5,
  1029. FW_MEMTYPE_CF_EXTMEM1 = 0x6,
  1030. FW_MEMTYPE_CF_HMA = 0x7,
  1031. };
  1032. struct fw_caps_config_cmd {
  1033. __be32 op_to_write;
  1034. __be32 cfvalid_to_len16;
  1035. __be32 r2;
  1036. __be32 hwmbitmap;
  1037. __be16 nbmcaps;
  1038. __be16 linkcaps;
  1039. __be16 switchcaps;
  1040. __be16 r3;
  1041. __be16 niccaps;
  1042. __be16 ofldcaps;
  1043. __be16 rdmacaps;
  1044. __be16 cryptocaps;
  1045. __be16 iscsicaps;
  1046. __be16 fcoecaps;
  1047. __be32 cfcsum;
  1048. __be32 finiver;
  1049. __be32 finicsum;
  1050. };
  1051. #define FW_CAPS_CONFIG_CMD_CFVALID_S 27
  1052. #define FW_CAPS_CONFIG_CMD_CFVALID_V(x) ((x) << FW_CAPS_CONFIG_CMD_CFVALID_S)
  1053. #define FW_CAPS_CONFIG_CMD_CFVALID_F FW_CAPS_CONFIG_CMD_CFVALID_V(1U)
  1054. #define FW_CAPS_CONFIG_CMD_MEMTYPE_CF_S 24
  1055. #define FW_CAPS_CONFIG_CMD_MEMTYPE_CF_V(x) \
  1056. ((x) << FW_CAPS_CONFIG_CMD_MEMTYPE_CF_S)
  1057. #define FW_CAPS_CONFIG_CMD_MEMADDR64K_CF_S 16
  1058. #define FW_CAPS_CONFIG_CMD_MEMADDR64K_CF_V(x) \
  1059. ((x) << FW_CAPS_CONFIG_CMD_MEMADDR64K_CF_S)
  1060. /*
  1061. * params command mnemonics
  1062. */
  1063. enum fw_params_mnem {
  1064. FW_PARAMS_MNEM_DEV = 1, /* device params */
  1065. FW_PARAMS_MNEM_PFVF = 2, /* function params */
  1066. FW_PARAMS_MNEM_REG = 3, /* limited register access */
  1067. FW_PARAMS_MNEM_DMAQ = 4, /* dma queue params */
  1068. FW_PARAMS_MNEM_CHNET = 5, /* chnet params */
  1069. FW_PARAMS_MNEM_LAST
  1070. };
  1071. /*
  1072. * device parameters
  1073. */
  1074. enum fw_params_param_dev {
  1075. FW_PARAMS_PARAM_DEV_CCLK = 0x00, /* chip core clock in khz */
  1076. FW_PARAMS_PARAM_DEV_PORTVEC = 0x01, /* the port vector */
  1077. FW_PARAMS_PARAM_DEV_NTID = 0x02, /* reads the number of TIDs
  1078. * allocated by the device's
  1079. * Lookup Engine
  1080. */
  1081. FW_PARAMS_PARAM_DEV_FLOWC_BUFFIFO_SZ = 0x03,
  1082. FW_PARAMS_PARAM_DEV_INTVER_NIC = 0x04,
  1083. FW_PARAMS_PARAM_DEV_INTVER_VNIC = 0x05,
  1084. FW_PARAMS_PARAM_DEV_INTVER_OFLD = 0x06,
  1085. FW_PARAMS_PARAM_DEV_INTVER_RI = 0x07,
  1086. FW_PARAMS_PARAM_DEV_INTVER_ISCSIPDU = 0x08,
  1087. FW_PARAMS_PARAM_DEV_INTVER_ISCSI = 0x09,
  1088. FW_PARAMS_PARAM_DEV_INTVER_FCOE = 0x0A,
  1089. FW_PARAMS_PARAM_DEV_FWREV = 0x0B,
  1090. FW_PARAMS_PARAM_DEV_TPREV = 0x0C,
  1091. FW_PARAMS_PARAM_DEV_CF = 0x0D,
  1092. FW_PARAMS_PARAM_DEV_PHYFW = 0x0F,
  1093. FW_PARAMS_PARAM_DEV_DIAG = 0x11,
  1094. FW_PARAMS_PARAM_DEV_MAXORDIRD_QP = 0x13, /* max supported QP IRD/ORD */
  1095. FW_PARAMS_PARAM_DEV_MAXIRD_ADAPTER = 0x14, /* max supported adap IRD */
  1096. FW_PARAMS_PARAM_DEV_ULPTX_MEMWRITE_DSGL = 0x17,
  1097. FW_PARAMS_PARAM_DEV_FWCACHE = 0x18,
  1098. FW_PARAMS_PARAM_DEV_SCFGREV = 0x1A,
  1099. FW_PARAMS_PARAM_DEV_VPDREV = 0x1B,
  1100. FW_PARAMS_PARAM_DEV_RI_FR_NSMR_TPTE_WR = 0x1C,
  1101. FW_PARAMS_PARAM_DEV_FILTER2_WR = 0x1D,
  1102. FW_PARAMS_PARAM_DEV_MPSBGMAP = 0x1E,
  1103. FW_PARAMS_PARAM_DEV_HMA_SIZE = 0x20,
  1104. FW_PARAMS_PARAM_DEV_RDMA_WRITE_WITH_IMM = 0x21,
  1105. FW_PARAMS_PARAM_DEV_RI_WRITE_CMPL_WR = 0x24,
  1106. };
  1107. /*
  1108. * physical and virtual function parameters
  1109. */
  1110. enum fw_params_param_pfvf {
  1111. FW_PARAMS_PARAM_PFVF_RWXCAPS = 0x00,
  1112. FW_PARAMS_PARAM_PFVF_ROUTE_START = 0x01,
  1113. FW_PARAMS_PARAM_PFVF_ROUTE_END = 0x02,
  1114. FW_PARAMS_PARAM_PFVF_CLIP_START = 0x03,
  1115. FW_PARAMS_PARAM_PFVF_CLIP_END = 0x04,
  1116. FW_PARAMS_PARAM_PFVF_FILTER_START = 0x05,
  1117. FW_PARAMS_PARAM_PFVF_FILTER_END = 0x06,
  1118. FW_PARAMS_PARAM_PFVF_SERVER_START = 0x07,
  1119. FW_PARAMS_PARAM_PFVF_SERVER_END = 0x08,
  1120. FW_PARAMS_PARAM_PFVF_TDDP_START = 0x09,
  1121. FW_PARAMS_PARAM_PFVF_TDDP_END = 0x0A,
  1122. FW_PARAMS_PARAM_PFVF_ISCSI_START = 0x0B,
  1123. FW_PARAMS_PARAM_PFVF_ISCSI_END = 0x0C,
  1124. FW_PARAMS_PARAM_PFVF_STAG_START = 0x0D,
  1125. FW_PARAMS_PARAM_PFVF_STAG_END = 0x0E,
  1126. FW_PARAMS_PARAM_PFVF_RQ_START = 0x1F,
  1127. FW_PARAMS_PARAM_PFVF_RQ_END = 0x10,
  1128. FW_PARAMS_PARAM_PFVF_PBL_START = 0x11,
  1129. FW_PARAMS_PARAM_PFVF_PBL_END = 0x12,
  1130. FW_PARAMS_PARAM_PFVF_L2T_START = 0x13,
  1131. FW_PARAMS_PARAM_PFVF_L2T_END = 0x14,
  1132. FW_PARAMS_PARAM_PFVF_SQRQ_START = 0x15,
  1133. FW_PARAMS_PARAM_PFVF_SQRQ_END = 0x16,
  1134. FW_PARAMS_PARAM_PFVF_CQ_START = 0x17,
  1135. FW_PARAMS_PARAM_PFVF_CQ_END = 0x18,
  1136. FW_PARAMS_PARAM_PFVF_SRQ_START = 0x19,
  1137. FW_PARAMS_PARAM_PFVF_SRQ_END = 0x1A,
  1138. FW_PARAMS_PARAM_PFVF_SCHEDCLASS_ETH = 0x20,
  1139. FW_PARAMS_PARAM_PFVF_VIID = 0x24,
  1140. FW_PARAMS_PARAM_PFVF_CPMASK = 0x25,
  1141. FW_PARAMS_PARAM_PFVF_OCQ_START = 0x26,
  1142. FW_PARAMS_PARAM_PFVF_OCQ_END = 0x27,
  1143. FW_PARAMS_PARAM_PFVF_CONM_MAP = 0x28,
  1144. FW_PARAMS_PARAM_PFVF_IQFLINT_START = 0x29,
  1145. FW_PARAMS_PARAM_PFVF_IQFLINT_END = 0x2A,
  1146. FW_PARAMS_PARAM_PFVF_EQ_START = 0x2B,
  1147. FW_PARAMS_PARAM_PFVF_EQ_END = 0x2C,
  1148. FW_PARAMS_PARAM_PFVF_ACTIVE_FILTER_START = 0x2D,
  1149. FW_PARAMS_PARAM_PFVF_ACTIVE_FILTER_END = 0x2E,
  1150. FW_PARAMS_PARAM_PFVF_ETHOFLD_START = 0x2F,
  1151. FW_PARAMS_PARAM_PFVF_ETHOFLD_END = 0x30,
  1152. FW_PARAMS_PARAM_PFVF_CPLFW4MSG_ENCAP = 0x31,
  1153. FW_PARAMS_PARAM_PFVF_HPFILTER_START = 0x32,
  1154. FW_PARAMS_PARAM_PFVF_HPFILTER_END = 0x33,
  1155. FW_PARAMS_PARAM_PFVF_TLS_START = 0x34,
  1156. FW_PARAMS_PARAM_PFVF_TLS_END = 0x35,
  1157. FW_PARAMS_PARAM_PFVF_NCRYPTO_LOOKASIDE = 0x39,
  1158. FW_PARAMS_PARAM_PFVF_PORT_CAPS32 = 0x3A,
  1159. };
  1160. /*
  1161. * dma queue parameters
  1162. */
  1163. enum fw_params_param_dmaq {
  1164. FW_PARAMS_PARAM_DMAQ_IQ_DCAEN_DCACPU = 0x00,
  1165. FW_PARAMS_PARAM_DMAQ_IQ_INTCNTTHRESH = 0x01,
  1166. FW_PARAMS_PARAM_DMAQ_EQ_CMPLIQID_MNGT = 0x10,
  1167. FW_PARAMS_PARAM_DMAQ_EQ_CMPLIQID_CTRL = 0x11,
  1168. FW_PARAMS_PARAM_DMAQ_EQ_SCHEDCLASS_ETH = 0x12,
  1169. FW_PARAMS_PARAM_DMAQ_EQ_DCBPRIO_ETH = 0x13,
  1170. FW_PARAMS_PARAM_DMAQ_CONM_CTXT = 0x20,
  1171. };
  1172. enum fw_params_param_dev_phyfw {
  1173. FW_PARAMS_PARAM_DEV_PHYFW_DOWNLOAD = 0x00,
  1174. FW_PARAMS_PARAM_DEV_PHYFW_VERSION = 0x01,
  1175. };
  1176. enum fw_params_param_dev_diag {
  1177. FW_PARAM_DEV_DIAG_TMP = 0x00,
  1178. FW_PARAM_DEV_DIAG_VDD = 0x01,
  1179. };
  1180. enum fw_params_param_dev_fwcache {
  1181. FW_PARAM_DEV_FWCACHE_FLUSH = 0x00,
  1182. FW_PARAM_DEV_FWCACHE_FLUSHINV = 0x01,
  1183. };
  1184. #define FW_PARAMS_MNEM_S 24
  1185. #define FW_PARAMS_MNEM_V(x) ((x) << FW_PARAMS_MNEM_S)
  1186. #define FW_PARAMS_PARAM_X_S 16
  1187. #define FW_PARAMS_PARAM_X_V(x) ((x) << FW_PARAMS_PARAM_X_S)
  1188. #define FW_PARAMS_PARAM_Y_S 8
  1189. #define FW_PARAMS_PARAM_Y_M 0xffU
  1190. #define FW_PARAMS_PARAM_Y_V(x) ((x) << FW_PARAMS_PARAM_Y_S)
  1191. #define FW_PARAMS_PARAM_Y_G(x) (((x) >> FW_PARAMS_PARAM_Y_S) &\
  1192. FW_PARAMS_PARAM_Y_M)
  1193. #define FW_PARAMS_PARAM_Z_S 0
  1194. #define FW_PARAMS_PARAM_Z_M 0xffu
  1195. #define FW_PARAMS_PARAM_Z_V(x) ((x) << FW_PARAMS_PARAM_Z_S)
  1196. #define FW_PARAMS_PARAM_Z_G(x) (((x) >> FW_PARAMS_PARAM_Z_S) &\
  1197. FW_PARAMS_PARAM_Z_M)
  1198. #define FW_PARAMS_PARAM_XYZ_S 0
  1199. #define FW_PARAMS_PARAM_XYZ_V(x) ((x) << FW_PARAMS_PARAM_XYZ_S)
  1200. #define FW_PARAMS_PARAM_YZ_S 0
  1201. #define FW_PARAMS_PARAM_YZ_V(x) ((x) << FW_PARAMS_PARAM_YZ_S)
  1202. struct fw_params_cmd {
  1203. __be32 op_to_vfn;
  1204. __be32 retval_len16;
  1205. struct fw_params_param {
  1206. __be32 mnem;
  1207. __be32 val;
  1208. } param[7];
  1209. };
  1210. #define FW_PARAMS_CMD_PFN_S 8
  1211. #define FW_PARAMS_CMD_PFN_V(x) ((x) << FW_PARAMS_CMD_PFN_S)
  1212. #define FW_PARAMS_CMD_VFN_S 0
  1213. #define FW_PARAMS_CMD_VFN_V(x) ((x) << FW_PARAMS_CMD_VFN_S)
  1214. struct fw_pfvf_cmd {
  1215. __be32 op_to_vfn;
  1216. __be32 retval_len16;
  1217. __be32 niqflint_niq;
  1218. __be32 type_to_neq;
  1219. __be32 tc_to_nexactf;
  1220. __be32 r_caps_to_nethctrl;
  1221. __be16 nricq;
  1222. __be16 nriqp;
  1223. __be32 r4;
  1224. };
  1225. #define FW_PFVF_CMD_PFN_S 8
  1226. #define FW_PFVF_CMD_PFN_V(x) ((x) << FW_PFVF_CMD_PFN_S)
  1227. #define FW_PFVF_CMD_VFN_S 0
  1228. #define FW_PFVF_CMD_VFN_V(x) ((x) << FW_PFVF_CMD_VFN_S)
  1229. #define FW_PFVF_CMD_NIQFLINT_S 20
  1230. #define FW_PFVF_CMD_NIQFLINT_M 0xfff
  1231. #define FW_PFVF_CMD_NIQFLINT_V(x) ((x) << FW_PFVF_CMD_NIQFLINT_S)
  1232. #define FW_PFVF_CMD_NIQFLINT_G(x) \
  1233. (((x) >> FW_PFVF_CMD_NIQFLINT_S) & FW_PFVF_CMD_NIQFLINT_M)
  1234. #define FW_PFVF_CMD_NIQ_S 0
  1235. #define FW_PFVF_CMD_NIQ_M 0xfffff
  1236. #define FW_PFVF_CMD_NIQ_V(x) ((x) << FW_PFVF_CMD_NIQ_S)
  1237. #define FW_PFVF_CMD_NIQ_G(x) \
  1238. (((x) >> FW_PFVF_CMD_NIQ_S) & FW_PFVF_CMD_NIQ_M)
  1239. #define FW_PFVF_CMD_TYPE_S 31
  1240. #define FW_PFVF_CMD_TYPE_M 0x1
  1241. #define FW_PFVF_CMD_TYPE_V(x) ((x) << FW_PFVF_CMD_TYPE_S)
  1242. #define FW_PFVF_CMD_TYPE_G(x) \
  1243. (((x) >> FW_PFVF_CMD_TYPE_S) & FW_PFVF_CMD_TYPE_M)
  1244. #define FW_PFVF_CMD_TYPE_F FW_PFVF_CMD_TYPE_V(1U)
  1245. #define FW_PFVF_CMD_CMASK_S 24
  1246. #define FW_PFVF_CMD_CMASK_M 0xf
  1247. #define FW_PFVF_CMD_CMASK_V(x) ((x) << FW_PFVF_CMD_CMASK_S)
  1248. #define FW_PFVF_CMD_CMASK_G(x) \
  1249. (((x) >> FW_PFVF_CMD_CMASK_S) & FW_PFVF_CMD_CMASK_M)
  1250. #define FW_PFVF_CMD_PMASK_S 20
  1251. #define FW_PFVF_CMD_PMASK_M 0xf
  1252. #define FW_PFVF_CMD_PMASK_V(x) ((x) << FW_PFVF_CMD_PMASK_S)
  1253. #define FW_PFVF_CMD_PMASK_G(x) \
  1254. (((x) >> FW_PFVF_CMD_PMASK_S) & FW_PFVF_CMD_PMASK_M)
  1255. #define FW_PFVF_CMD_NEQ_S 0
  1256. #define FW_PFVF_CMD_NEQ_M 0xfffff
  1257. #define FW_PFVF_CMD_NEQ_V(x) ((x) << FW_PFVF_CMD_NEQ_S)
  1258. #define FW_PFVF_CMD_NEQ_G(x) \
  1259. (((x) >> FW_PFVF_CMD_NEQ_S) & FW_PFVF_CMD_NEQ_M)
  1260. #define FW_PFVF_CMD_TC_S 24
  1261. #define FW_PFVF_CMD_TC_M 0xff
  1262. #define FW_PFVF_CMD_TC_V(x) ((x) << FW_PFVF_CMD_TC_S)
  1263. #define FW_PFVF_CMD_TC_G(x) (((x) >> FW_PFVF_CMD_TC_S) & FW_PFVF_CMD_TC_M)
  1264. #define FW_PFVF_CMD_NVI_S 16
  1265. #define FW_PFVF_CMD_NVI_M 0xff
  1266. #define FW_PFVF_CMD_NVI_V(x) ((x) << FW_PFVF_CMD_NVI_S)
  1267. #define FW_PFVF_CMD_NVI_G(x) (((x) >> FW_PFVF_CMD_NVI_S) & FW_PFVF_CMD_NVI_M)
  1268. #define FW_PFVF_CMD_NEXACTF_S 0
  1269. #define FW_PFVF_CMD_NEXACTF_M 0xffff
  1270. #define FW_PFVF_CMD_NEXACTF_V(x) ((x) << FW_PFVF_CMD_NEXACTF_S)
  1271. #define FW_PFVF_CMD_NEXACTF_G(x) \
  1272. (((x) >> FW_PFVF_CMD_NEXACTF_S) & FW_PFVF_CMD_NEXACTF_M)
  1273. #define FW_PFVF_CMD_R_CAPS_S 24
  1274. #define FW_PFVF_CMD_R_CAPS_M 0xff
  1275. #define FW_PFVF_CMD_R_CAPS_V(x) ((x) << FW_PFVF_CMD_R_CAPS_S)
  1276. #define FW_PFVF_CMD_R_CAPS_G(x) \
  1277. (((x) >> FW_PFVF_CMD_R_CAPS_S) & FW_PFVF_CMD_R_CAPS_M)
  1278. #define FW_PFVF_CMD_WX_CAPS_S 16
  1279. #define FW_PFVF_CMD_WX_CAPS_M 0xff
  1280. #define FW_PFVF_CMD_WX_CAPS_V(x) ((x) << FW_PFVF_CMD_WX_CAPS_S)
  1281. #define FW_PFVF_CMD_WX_CAPS_G(x) \
  1282. (((x) >> FW_PFVF_CMD_WX_CAPS_S) & FW_PFVF_CMD_WX_CAPS_M)
  1283. #define FW_PFVF_CMD_NETHCTRL_S 0
  1284. #define FW_PFVF_CMD_NETHCTRL_M 0xffff
  1285. #define FW_PFVF_CMD_NETHCTRL_V(x) ((x) << FW_PFVF_CMD_NETHCTRL_S)
  1286. #define FW_PFVF_CMD_NETHCTRL_G(x) \
  1287. (((x) >> FW_PFVF_CMD_NETHCTRL_S) & FW_PFVF_CMD_NETHCTRL_M)
  1288. enum fw_iq_type {
  1289. FW_IQ_TYPE_FL_INT_CAP,
  1290. FW_IQ_TYPE_NO_FL_INT_CAP
  1291. };
  1292. struct fw_iq_cmd {
  1293. __be32 op_to_vfn;
  1294. __be32 alloc_to_len16;
  1295. __be16 physiqid;
  1296. __be16 iqid;
  1297. __be16 fl0id;
  1298. __be16 fl1id;
  1299. __be32 type_to_iqandstindex;
  1300. __be16 iqdroprss_to_iqesize;
  1301. __be16 iqsize;
  1302. __be64 iqaddr;
  1303. __be32 iqns_to_fl0congen;
  1304. __be16 fl0dcaen_to_fl0cidxfthresh;
  1305. __be16 fl0size;
  1306. __be64 fl0addr;
  1307. __be32 fl1cngchmap_to_fl1congen;
  1308. __be16 fl1dcaen_to_fl1cidxfthresh;
  1309. __be16 fl1size;
  1310. __be64 fl1addr;
  1311. };
  1312. #define FW_IQ_CMD_PFN_S 8
  1313. #define FW_IQ_CMD_PFN_V(x) ((x) << FW_IQ_CMD_PFN_S)
  1314. #define FW_IQ_CMD_VFN_S 0
  1315. #define FW_IQ_CMD_VFN_V(x) ((x) << FW_IQ_CMD_VFN_S)
  1316. #define FW_IQ_CMD_ALLOC_S 31
  1317. #define FW_IQ_CMD_ALLOC_V(x) ((x) << FW_IQ_CMD_ALLOC_S)
  1318. #define FW_IQ_CMD_ALLOC_F FW_IQ_CMD_ALLOC_V(1U)
  1319. #define FW_IQ_CMD_FREE_S 30
  1320. #define FW_IQ_CMD_FREE_V(x) ((x) << FW_IQ_CMD_FREE_S)
  1321. #define FW_IQ_CMD_FREE_F FW_IQ_CMD_FREE_V(1U)
  1322. #define FW_IQ_CMD_MODIFY_S 29
  1323. #define FW_IQ_CMD_MODIFY_V(x) ((x) << FW_IQ_CMD_MODIFY_S)
  1324. #define FW_IQ_CMD_MODIFY_F FW_IQ_CMD_MODIFY_V(1U)
  1325. #define FW_IQ_CMD_IQSTART_S 28
  1326. #define FW_IQ_CMD_IQSTART_V(x) ((x) << FW_IQ_CMD_IQSTART_S)
  1327. #define FW_IQ_CMD_IQSTART_F FW_IQ_CMD_IQSTART_V(1U)
  1328. #define FW_IQ_CMD_IQSTOP_S 27
  1329. #define FW_IQ_CMD_IQSTOP_V(x) ((x) << FW_IQ_CMD_IQSTOP_S)
  1330. #define FW_IQ_CMD_IQSTOP_F FW_IQ_CMD_IQSTOP_V(1U)
  1331. #define FW_IQ_CMD_TYPE_S 29
  1332. #define FW_IQ_CMD_TYPE_V(x) ((x) << FW_IQ_CMD_TYPE_S)
  1333. #define FW_IQ_CMD_IQASYNCH_S 28
  1334. #define FW_IQ_CMD_IQASYNCH_V(x) ((x) << FW_IQ_CMD_IQASYNCH_S)
  1335. #define FW_IQ_CMD_VIID_S 16
  1336. #define FW_IQ_CMD_VIID_V(x) ((x) << FW_IQ_CMD_VIID_S)
  1337. #define FW_IQ_CMD_IQANDST_S 15
  1338. #define FW_IQ_CMD_IQANDST_V(x) ((x) << FW_IQ_CMD_IQANDST_S)
  1339. #define FW_IQ_CMD_IQANUS_S 14
  1340. #define FW_IQ_CMD_IQANUS_V(x) ((x) << FW_IQ_CMD_IQANUS_S)
  1341. #define FW_IQ_CMD_IQANUD_S 12
  1342. #define FW_IQ_CMD_IQANUD_V(x) ((x) << FW_IQ_CMD_IQANUD_S)
  1343. #define FW_IQ_CMD_IQANDSTINDEX_S 0
  1344. #define FW_IQ_CMD_IQANDSTINDEX_V(x) ((x) << FW_IQ_CMD_IQANDSTINDEX_S)
  1345. #define FW_IQ_CMD_IQDROPRSS_S 15
  1346. #define FW_IQ_CMD_IQDROPRSS_V(x) ((x) << FW_IQ_CMD_IQDROPRSS_S)
  1347. #define FW_IQ_CMD_IQDROPRSS_F FW_IQ_CMD_IQDROPRSS_V(1U)
  1348. #define FW_IQ_CMD_IQGTSMODE_S 14
  1349. #define FW_IQ_CMD_IQGTSMODE_V(x) ((x) << FW_IQ_CMD_IQGTSMODE_S)
  1350. #define FW_IQ_CMD_IQGTSMODE_F FW_IQ_CMD_IQGTSMODE_V(1U)
  1351. #define FW_IQ_CMD_IQPCIECH_S 12
  1352. #define FW_IQ_CMD_IQPCIECH_V(x) ((x) << FW_IQ_CMD_IQPCIECH_S)
  1353. #define FW_IQ_CMD_IQDCAEN_S 11
  1354. #define FW_IQ_CMD_IQDCAEN_V(x) ((x) << FW_IQ_CMD_IQDCAEN_S)
  1355. #define FW_IQ_CMD_IQDCACPU_S 6
  1356. #define FW_IQ_CMD_IQDCACPU_V(x) ((x) << FW_IQ_CMD_IQDCACPU_S)
  1357. #define FW_IQ_CMD_IQINTCNTTHRESH_S 4
  1358. #define FW_IQ_CMD_IQINTCNTTHRESH_V(x) ((x) << FW_IQ_CMD_IQINTCNTTHRESH_S)
  1359. #define FW_IQ_CMD_IQO_S 3
  1360. #define FW_IQ_CMD_IQO_V(x) ((x) << FW_IQ_CMD_IQO_S)
  1361. #define FW_IQ_CMD_IQO_F FW_IQ_CMD_IQO_V(1U)
  1362. #define FW_IQ_CMD_IQCPRIO_S 2
  1363. #define FW_IQ_CMD_IQCPRIO_V(x) ((x) << FW_IQ_CMD_IQCPRIO_S)
  1364. #define FW_IQ_CMD_IQESIZE_S 0
  1365. #define FW_IQ_CMD_IQESIZE_V(x) ((x) << FW_IQ_CMD_IQESIZE_S)
  1366. #define FW_IQ_CMD_IQNS_S 31
  1367. #define FW_IQ_CMD_IQNS_V(x) ((x) << FW_IQ_CMD_IQNS_S)
  1368. #define FW_IQ_CMD_IQRO_S 30
  1369. #define FW_IQ_CMD_IQRO_V(x) ((x) << FW_IQ_CMD_IQRO_S)
  1370. #define FW_IQ_CMD_IQFLINTIQHSEN_S 28
  1371. #define FW_IQ_CMD_IQFLINTIQHSEN_V(x) ((x) << FW_IQ_CMD_IQFLINTIQHSEN_S)
  1372. #define FW_IQ_CMD_IQFLINTCONGEN_S 27
  1373. #define FW_IQ_CMD_IQFLINTCONGEN_V(x) ((x) << FW_IQ_CMD_IQFLINTCONGEN_S)
  1374. #define FW_IQ_CMD_IQFLINTCONGEN_F FW_IQ_CMD_IQFLINTCONGEN_V(1U)
  1375. #define FW_IQ_CMD_IQFLINTISCSIC_S 26
  1376. #define FW_IQ_CMD_IQFLINTISCSIC_V(x) ((x) << FW_IQ_CMD_IQFLINTISCSIC_S)
  1377. #define FW_IQ_CMD_FL0CNGCHMAP_S 20
  1378. #define FW_IQ_CMD_FL0CNGCHMAP_V(x) ((x) << FW_IQ_CMD_FL0CNGCHMAP_S)
  1379. #define FW_IQ_CMD_FL0CACHELOCK_S 15
  1380. #define FW_IQ_CMD_FL0CACHELOCK_V(x) ((x) << FW_IQ_CMD_FL0CACHELOCK_S)
  1381. #define FW_IQ_CMD_FL0DBP_S 14
  1382. #define FW_IQ_CMD_FL0DBP_V(x) ((x) << FW_IQ_CMD_FL0DBP_S)
  1383. #define FW_IQ_CMD_FL0DATANS_S 13
  1384. #define FW_IQ_CMD_FL0DATANS_V(x) ((x) << FW_IQ_CMD_FL0DATANS_S)
  1385. #define FW_IQ_CMD_FL0DATARO_S 12
  1386. #define FW_IQ_CMD_FL0DATARO_V(x) ((x) << FW_IQ_CMD_FL0DATARO_S)
  1387. #define FW_IQ_CMD_FL0DATARO_F FW_IQ_CMD_FL0DATARO_V(1U)
  1388. #define FW_IQ_CMD_FL0CONGCIF_S 11
  1389. #define FW_IQ_CMD_FL0CONGCIF_V(x) ((x) << FW_IQ_CMD_FL0CONGCIF_S)
  1390. #define FW_IQ_CMD_FL0CONGCIF_F FW_IQ_CMD_FL0CONGCIF_V(1U)
  1391. #define FW_IQ_CMD_FL0ONCHIP_S 10
  1392. #define FW_IQ_CMD_FL0ONCHIP_V(x) ((x) << FW_IQ_CMD_FL0ONCHIP_S)
  1393. #define FW_IQ_CMD_FL0STATUSPGNS_S 9
  1394. #define FW_IQ_CMD_FL0STATUSPGNS_V(x) ((x) << FW_IQ_CMD_FL0STATUSPGNS_S)
  1395. #define FW_IQ_CMD_FL0STATUSPGRO_S 8
  1396. #define FW_IQ_CMD_FL0STATUSPGRO_V(x) ((x) << FW_IQ_CMD_FL0STATUSPGRO_S)
  1397. #define FW_IQ_CMD_FL0FETCHNS_S 7
  1398. #define FW_IQ_CMD_FL0FETCHNS_V(x) ((x) << FW_IQ_CMD_FL0FETCHNS_S)
  1399. #define FW_IQ_CMD_FL0FETCHRO_S 6
  1400. #define FW_IQ_CMD_FL0FETCHRO_V(x) ((x) << FW_IQ_CMD_FL0FETCHRO_S)
  1401. #define FW_IQ_CMD_FL0FETCHRO_F FW_IQ_CMD_FL0FETCHRO_V(1U)
  1402. #define FW_IQ_CMD_FL0HOSTFCMODE_S 4
  1403. #define FW_IQ_CMD_FL0HOSTFCMODE_V(x) ((x) << FW_IQ_CMD_FL0HOSTFCMODE_S)
  1404. #define FW_IQ_CMD_FL0CPRIO_S 3
  1405. #define FW_IQ_CMD_FL0CPRIO_V(x) ((x) << FW_IQ_CMD_FL0CPRIO_S)
  1406. #define FW_IQ_CMD_FL0PADEN_S 2
  1407. #define FW_IQ_CMD_FL0PADEN_V(x) ((x) << FW_IQ_CMD_FL0PADEN_S)
  1408. #define FW_IQ_CMD_FL0PADEN_F FW_IQ_CMD_FL0PADEN_V(1U)
  1409. #define FW_IQ_CMD_FL0PACKEN_S 1
  1410. #define FW_IQ_CMD_FL0PACKEN_V(x) ((x) << FW_IQ_CMD_FL0PACKEN_S)
  1411. #define FW_IQ_CMD_FL0PACKEN_F FW_IQ_CMD_FL0PACKEN_V(1U)
  1412. #define FW_IQ_CMD_FL0CONGEN_S 0
  1413. #define FW_IQ_CMD_FL0CONGEN_V(x) ((x) << FW_IQ_CMD_FL0CONGEN_S)
  1414. #define FW_IQ_CMD_FL0CONGEN_F FW_IQ_CMD_FL0CONGEN_V(1U)
  1415. #define FW_IQ_CMD_FL0DCAEN_S 15
  1416. #define FW_IQ_CMD_FL0DCAEN_V(x) ((x) << FW_IQ_CMD_FL0DCAEN_S)
  1417. #define FW_IQ_CMD_FL0DCACPU_S 10
  1418. #define FW_IQ_CMD_FL0DCACPU_V(x) ((x) << FW_IQ_CMD_FL0DCACPU_S)
  1419. #define FW_IQ_CMD_FL0FBMIN_S 7
  1420. #define FW_IQ_CMD_FL0FBMIN_V(x) ((x) << FW_IQ_CMD_FL0FBMIN_S)
  1421. #define FW_IQ_CMD_FL0FBMAX_S 4
  1422. #define FW_IQ_CMD_FL0FBMAX_V(x) ((x) << FW_IQ_CMD_FL0FBMAX_S)
  1423. #define FW_IQ_CMD_FL0CIDXFTHRESHO_S 3
  1424. #define FW_IQ_CMD_FL0CIDXFTHRESHO_V(x) ((x) << FW_IQ_CMD_FL0CIDXFTHRESHO_S)
  1425. #define FW_IQ_CMD_FL0CIDXFTHRESHO_F FW_IQ_CMD_FL0CIDXFTHRESHO_V(1U)
  1426. #define FW_IQ_CMD_FL0CIDXFTHRESH_S 0
  1427. #define FW_IQ_CMD_FL0CIDXFTHRESH_V(x) ((x) << FW_IQ_CMD_FL0CIDXFTHRESH_S)
  1428. #define FW_IQ_CMD_FL1CNGCHMAP_S 20
  1429. #define FW_IQ_CMD_FL1CNGCHMAP_V(x) ((x) << FW_IQ_CMD_FL1CNGCHMAP_S)
  1430. #define FW_IQ_CMD_FL1CACHELOCK_S 15
  1431. #define FW_IQ_CMD_FL1CACHELOCK_V(x) ((x) << FW_IQ_CMD_FL1CACHELOCK_S)
  1432. #define FW_IQ_CMD_FL1DBP_S 14
  1433. #define FW_IQ_CMD_FL1DBP_V(x) ((x) << FW_IQ_CMD_FL1DBP_S)
  1434. #define FW_IQ_CMD_FL1DATANS_S 13
  1435. #define FW_IQ_CMD_FL1DATANS_V(x) ((x) << FW_IQ_CMD_FL1DATANS_S)
  1436. #define FW_IQ_CMD_FL1DATARO_S 12
  1437. #define FW_IQ_CMD_FL1DATARO_V(x) ((x) << FW_IQ_CMD_FL1DATARO_S)
  1438. #define FW_IQ_CMD_FL1CONGCIF_S 11
  1439. #define FW_IQ_CMD_FL1CONGCIF_V(x) ((x) << FW_IQ_CMD_FL1CONGCIF_S)
  1440. #define FW_IQ_CMD_FL1ONCHIP_S 10
  1441. #define FW_IQ_CMD_FL1ONCHIP_V(x) ((x) << FW_IQ_CMD_FL1ONCHIP_S)
  1442. #define FW_IQ_CMD_FL1STATUSPGNS_S 9
  1443. #define FW_IQ_CMD_FL1STATUSPGNS_V(x) ((x) << FW_IQ_CMD_FL1STATUSPGNS_S)
  1444. #define FW_IQ_CMD_FL1STATUSPGRO_S 8
  1445. #define FW_IQ_CMD_FL1STATUSPGRO_V(x) ((x) << FW_IQ_CMD_FL1STATUSPGRO_S)
  1446. #define FW_IQ_CMD_FL1FETCHNS_S 7
  1447. #define FW_IQ_CMD_FL1FETCHNS_V(x) ((x) << FW_IQ_CMD_FL1FETCHNS_S)
  1448. #define FW_IQ_CMD_FL1FETCHRO_S 6
  1449. #define FW_IQ_CMD_FL1FETCHRO_V(x) ((x) << FW_IQ_CMD_FL1FETCHRO_S)
  1450. #define FW_IQ_CMD_FL1HOSTFCMODE_S 4
  1451. #define FW_IQ_CMD_FL1HOSTFCMODE_V(x) ((x) << FW_IQ_CMD_FL1HOSTFCMODE_S)
  1452. #define FW_IQ_CMD_FL1CPRIO_S 3
  1453. #define FW_IQ_CMD_FL1CPRIO_V(x) ((x) << FW_IQ_CMD_FL1CPRIO_S)
  1454. #define FW_IQ_CMD_FL1PADEN_S 2
  1455. #define FW_IQ_CMD_FL1PADEN_V(x) ((x) << FW_IQ_CMD_FL1PADEN_S)
  1456. #define FW_IQ_CMD_FL1PADEN_F FW_IQ_CMD_FL1PADEN_V(1U)
  1457. #define FW_IQ_CMD_FL1PACKEN_S 1
  1458. #define FW_IQ_CMD_FL1PACKEN_V(x) ((x) << FW_IQ_CMD_FL1PACKEN_S)
  1459. #define FW_IQ_CMD_FL1PACKEN_F FW_IQ_CMD_FL1PACKEN_V(1U)
  1460. #define FW_IQ_CMD_FL1CONGEN_S 0
  1461. #define FW_IQ_CMD_FL1CONGEN_V(x) ((x) << FW_IQ_CMD_FL1CONGEN_S)
  1462. #define FW_IQ_CMD_FL1CONGEN_F FW_IQ_CMD_FL1CONGEN_V(1U)
  1463. #define FW_IQ_CMD_FL1DCAEN_S 15
  1464. #define FW_IQ_CMD_FL1DCAEN_V(x) ((x) << FW_IQ_CMD_FL1DCAEN_S)
  1465. #define FW_IQ_CMD_FL1DCACPU_S 10
  1466. #define FW_IQ_CMD_FL1DCACPU_V(x) ((x) << FW_IQ_CMD_FL1DCACPU_S)
  1467. #define FW_IQ_CMD_FL1FBMIN_S 7
  1468. #define FW_IQ_CMD_FL1FBMIN_V(x) ((x) << FW_IQ_CMD_FL1FBMIN_S)
  1469. #define FW_IQ_CMD_FL1FBMAX_S 4
  1470. #define FW_IQ_CMD_FL1FBMAX_V(x) ((x) << FW_IQ_CMD_FL1FBMAX_S)
  1471. #define FW_IQ_CMD_FL1CIDXFTHRESHO_S 3
  1472. #define FW_IQ_CMD_FL1CIDXFTHRESHO_V(x) ((x) << FW_IQ_CMD_FL1CIDXFTHRESHO_S)
  1473. #define FW_IQ_CMD_FL1CIDXFTHRESHO_F FW_IQ_CMD_FL1CIDXFTHRESHO_V(1U)
  1474. #define FW_IQ_CMD_FL1CIDXFTHRESH_S 0
  1475. #define FW_IQ_CMD_FL1CIDXFTHRESH_V(x) ((x) << FW_IQ_CMD_FL1CIDXFTHRESH_S)
  1476. struct fw_eq_eth_cmd {
  1477. __be32 op_to_vfn;
  1478. __be32 alloc_to_len16;
  1479. __be32 eqid_pkd;
  1480. __be32 physeqid_pkd;
  1481. __be32 fetchszm_to_iqid;
  1482. __be32 dcaen_to_eqsize;
  1483. __be64 eqaddr;
  1484. __be32 viid_pkd;
  1485. __be32 r8_lo;
  1486. __be64 r9;
  1487. };
  1488. #define FW_EQ_ETH_CMD_PFN_S 8
  1489. #define FW_EQ_ETH_CMD_PFN_V(x) ((x) << FW_EQ_ETH_CMD_PFN_S)
  1490. #define FW_EQ_ETH_CMD_VFN_S 0
  1491. #define FW_EQ_ETH_CMD_VFN_V(x) ((x) << FW_EQ_ETH_CMD_VFN_S)
  1492. #define FW_EQ_ETH_CMD_ALLOC_S 31
  1493. #define FW_EQ_ETH_CMD_ALLOC_V(x) ((x) << FW_EQ_ETH_CMD_ALLOC_S)
  1494. #define FW_EQ_ETH_CMD_ALLOC_F FW_EQ_ETH_CMD_ALLOC_V(1U)
  1495. #define FW_EQ_ETH_CMD_FREE_S 30
  1496. #define FW_EQ_ETH_CMD_FREE_V(x) ((x) << FW_EQ_ETH_CMD_FREE_S)
  1497. #define FW_EQ_ETH_CMD_FREE_F FW_EQ_ETH_CMD_FREE_V(1U)
  1498. #define FW_EQ_ETH_CMD_MODIFY_S 29
  1499. #define FW_EQ_ETH_CMD_MODIFY_V(x) ((x) << FW_EQ_ETH_CMD_MODIFY_S)
  1500. #define FW_EQ_ETH_CMD_MODIFY_F FW_EQ_ETH_CMD_MODIFY_V(1U)
  1501. #define FW_EQ_ETH_CMD_EQSTART_S 28
  1502. #define FW_EQ_ETH_CMD_EQSTART_V(x) ((x) << FW_EQ_ETH_CMD_EQSTART_S)
  1503. #define FW_EQ_ETH_CMD_EQSTART_F FW_EQ_ETH_CMD_EQSTART_V(1U)
  1504. #define FW_EQ_ETH_CMD_EQSTOP_S 27
  1505. #define FW_EQ_ETH_CMD_EQSTOP_V(x) ((x) << FW_EQ_ETH_CMD_EQSTOP_S)
  1506. #define FW_EQ_ETH_CMD_EQSTOP_F FW_EQ_ETH_CMD_EQSTOP_V(1U)
  1507. #define FW_EQ_ETH_CMD_EQID_S 0
  1508. #define FW_EQ_ETH_CMD_EQID_M 0xfffff
  1509. #define FW_EQ_ETH_CMD_EQID_V(x) ((x) << FW_EQ_ETH_CMD_EQID_S)
  1510. #define FW_EQ_ETH_CMD_EQID_G(x) \
  1511. (((x) >> FW_EQ_ETH_CMD_EQID_S) & FW_EQ_ETH_CMD_EQID_M)
  1512. #define FW_EQ_ETH_CMD_PHYSEQID_S 0
  1513. #define FW_EQ_ETH_CMD_PHYSEQID_M 0xfffff
  1514. #define FW_EQ_ETH_CMD_PHYSEQID_V(x) ((x) << FW_EQ_ETH_CMD_PHYSEQID_S)
  1515. #define FW_EQ_ETH_CMD_PHYSEQID_G(x) \
  1516. (((x) >> FW_EQ_ETH_CMD_PHYSEQID_S) & FW_EQ_ETH_CMD_PHYSEQID_M)
  1517. #define FW_EQ_ETH_CMD_FETCHSZM_S 26
  1518. #define FW_EQ_ETH_CMD_FETCHSZM_V(x) ((x) << FW_EQ_ETH_CMD_FETCHSZM_S)
  1519. #define FW_EQ_ETH_CMD_FETCHSZM_F FW_EQ_ETH_CMD_FETCHSZM_V(1U)
  1520. #define FW_EQ_ETH_CMD_STATUSPGNS_S 25
  1521. #define FW_EQ_ETH_CMD_STATUSPGNS_V(x) ((x) << FW_EQ_ETH_CMD_STATUSPGNS_S)
  1522. #define FW_EQ_ETH_CMD_STATUSPGRO_S 24
  1523. #define FW_EQ_ETH_CMD_STATUSPGRO_V(x) ((x) << FW_EQ_ETH_CMD_STATUSPGRO_S)
  1524. #define FW_EQ_ETH_CMD_FETCHNS_S 23
  1525. #define FW_EQ_ETH_CMD_FETCHNS_V(x) ((x) << FW_EQ_ETH_CMD_FETCHNS_S)
  1526. #define FW_EQ_ETH_CMD_FETCHRO_S 22
  1527. #define FW_EQ_ETH_CMD_FETCHRO_V(x) ((x) << FW_EQ_ETH_CMD_FETCHRO_S)
  1528. #define FW_EQ_ETH_CMD_FETCHRO_F FW_EQ_ETH_CMD_FETCHRO_V(1U)
  1529. #define FW_EQ_ETH_CMD_HOSTFCMODE_S 20
  1530. #define FW_EQ_ETH_CMD_HOSTFCMODE_V(x) ((x) << FW_EQ_ETH_CMD_HOSTFCMODE_S)
  1531. #define FW_EQ_ETH_CMD_CPRIO_S 19
  1532. #define FW_EQ_ETH_CMD_CPRIO_V(x) ((x) << FW_EQ_ETH_CMD_CPRIO_S)
  1533. #define FW_EQ_ETH_CMD_ONCHIP_S 18
  1534. #define FW_EQ_ETH_CMD_ONCHIP_V(x) ((x) << FW_EQ_ETH_CMD_ONCHIP_S)
  1535. #define FW_EQ_ETH_CMD_PCIECHN_S 16
  1536. #define FW_EQ_ETH_CMD_PCIECHN_V(x) ((x) << FW_EQ_ETH_CMD_PCIECHN_S)
  1537. #define FW_EQ_ETH_CMD_IQID_S 0
  1538. #define FW_EQ_ETH_CMD_IQID_V(x) ((x) << FW_EQ_ETH_CMD_IQID_S)
  1539. #define FW_EQ_ETH_CMD_DCAEN_S 31
  1540. #define FW_EQ_ETH_CMD_DCAEN_V(x) ((x) << FW_EQ_ETH_CMD_DCAEN_S)
  1541. #define FW_EQ_ETH_CMD_DCACPU_S 26
  1542. #define FW_EQ_ETH_CMD_DCACPU_V(x) ((x) << FW_EQ_ETH_CMD_DCACPU_S)
  1543. #define FW_EQ_ETH_CMD_FBMIN_S 23
  1544. #define FW_EQ_ETH_CMD_FBMIN_V(x) ((x) << FW_EQ_ETH_CMD_FBMIN_S)
  1545. #define FW_EQ_ETH_CMD_FBMAX_S 20
  1546. #define FW_EQ_ETH_CMD_FBMAX_V(x) ((x) << FW_EQ_ETH_CMD_FBMAX_S)
  1547. #define FW_EQ_ETH_CMD_CIDXFTHRESHO_S 19
  1548. #define FW_EQ_ETH_CMD_CIDXFTHRESHO_V(x) ((x) << FW_EQ_ETH_CMD_CIDXFTHRESHO_S)
  1549. #define FW_EQ_ETH_CMD_CIDXFTHRESH_S 16
  1550. #define FW_EQ_ETH_CMD_CIDXFTHRESH_V(x) ((x) << FW_EQ_ETH_CMD_CIDXFTHRESH_S)
  1551. #define FW_EQ_ETH_CMD_EQSIZE_S 0
  1552. #define FW_EQ_ETH_CMD_EQSIZE_V(x) ((x) << FW_EQ_ETH_CMD_EQSIZE_S)
  1553. #define FW_EQ_ETH_CMD_AUTOEQUEQE_S 30
  1554. #define FW_EQ_ETH_CMD_AUTOEQUEQE_V(x) ((x) << FW_EQ_ETH_CMD_AUTOEQUEQE_S)
  1555. #define FW_EQ_ETH_CMD_AUTOEQUEQE_F FW_EQ_ETH_CMD_AUTOEQUEQE_V(1U)
  1556. #define FW_EQ_ETH_CMD_VIID_S 16
  1557. #define FW_EQ_ETH_CMD_VIID_V(x) ((x) << FW_EQ_ETH_CMD_VIID_S)
  1558. struct fw_eq_ctrl_cmd {
  1559. __be32 op_to_vfn;
  1560. __be32 alloc_to_len16;
  1561. __be32 cmpliqid_eqid;
  1562. __be32 physeqid_pkd;
  1563. __be32 fetchszm_to_iqid;
  1564. __be32 dcaen_to_eqsize;
  1565. __be64 eqaddr;
  1566. };
  1567. #define FW_EQ_CTRL_CMD_PFN_S 8
  1568. #define FW_EQ_CTRL_CMD_PFN_V(x) ((x) << FW_EQ_CTRL_CMD_PFN_S)
  1569. #define FW_EQ_CTRL_CMD_VFN_S 0
  1570. #define FW_EQ_CTRL_CMD_VFN_V(x) ((x) << FW_EQ_CTRL_CMD_VFN_S)
  1571. #define FW_EQ_CTRL_CMD_ALLOC_S 31
  1572. #define FW_EQ_CTRL_CMD_ALLOC_V(x) ((x) << FW_EQ_CTRL_CMD_ALLOC_S)
  1573. #define FW_EQ_CTRL_CMD_ALLOC_F FW_EQ_CTRL_CMD_ALLOC_V(1U)
  1574. #define FW_EQ_CTRL_CMD_FREE_S 30
  1575. #define FW_EQ_CTRL_CMD_FREE_V(x) ((x) << FW_EQ_CTRL_CMD_FREE_S)
  1576. #define FW_EQ_CTRL_CMD_FREE_F FW_EQ_CTRL_CMD_FREE_V(1U)
  1577. #define FW_EQ_CTRL_CMD_MODIFY_S 29
  1578. #define FW_EQ_CTRL_CMD_MODIFY_V(x) ((x) << FW_EQ_CTRL_CMD_MODIFY_S)
  1579. #define FW_EQ_CTRL_CMD_MODIFY_F FW_EQ_CTRL_CMD_MODIFY_V(1U)
  1580. #define FW_EQ_CTRL_CMD_EQSTART_S 28
  1581. #define FW_EQ_CTRL_CMD_EQSTART_V(x) ((x) << FW_EQ_CTRL_CMD_EQSTART_S)
  1582. #define FW_EQ_CTRL_CMD_EQSTART_F FW_EQ_CTRL_CMD_EQSTART_V(1U)
  1583. #define FW_EQ_CTRL_CMD_EQSTOP_S 27
  1584. #define FW_EQ_CTRL_CMD_EQSTOP_V(x) ((x) << FW_EQ_CTRL_CMD_EQSTOP_S)
  1585. #define FW_EQ_CTRL_CMD_EQSTOP_F FW_EQ_CTRL_CMD_EQSTOP_V(1U)
  1586. #define FW_EQ_CTRL_CMD_CMPLIQID_S 20
  1587. #define FW_EQ_CTRL_CMD_CMPLIQID_V(x) ((x) << FW_EQ_CTRL_CMD_CMPLIQID_S)
  1588. #define FW_EQ_CTRL_CMD_EQID_S 0
  1589. #define FW_EQ_CTRL_CMD_EQID_M 0xfffff
  1590. #define FW_EQ_CTRL_CMD_EQID_V(x) ((x) << FW_EQ_CTRL_CMD_EQID_S)
  1591. #define FW_EQ_CTRL_CMD_EQID_G(x) \
  1592. (((x) >> FW_EQ_CTRL_CMD_EQID_S) & FW_EQ_CTRL_CMD_EQID_M)
  1593. #define FW_EQ_CTRL_CMD_PHYSEQID_S 0
  1594. #define FW_EQ_CTRL_CMD_PHYSEQID_M 0xfffff
  1595. #define FW_EQ_CTRL_CMD_PHYSEQID_G(x) \
  1596. (((x) >> FW_EQ_CTRL_CMD_PHYSEQID_S) & FW_EQ_CTRL_CMD_PHYSEQID_M)
  1597. #define FW_EQ_CTRL_CMD_FETCHSZM_S 26
  1598. #define FW_EQ_CTRL_CMD_FETCHSZM_V(x) ((x) << FW_EQ_CTRL_CMD_FETCHSZM_S)
  1599. #define FW_EQ_CTRL_CMD_FETCHSZM_F FW_EQ_CTRL_CMD_FETCHSZM_V(1U)
  1600. #define FW_EQ_CTRL_CMD_STATUSPGNS_S 25
  1601. #define FW_EQ_CTRL_CMD_STATUSPGNS_V(x) ((x) << FW_EQ_CTRL_CMD_STATUSPGNS_S)
  1602. #define FW_EQ_CTRL_CMD_STATUSPGNS_F FW_EQ_CTRL_CMD_STATUSPGNS_V(1U)
  1603. #define FW_EQ_CTRL_CMD_STATUSPGRO_S 24
  1604. #define FW_EQ_CTRL_CMD_STATUSPGRO_V(x) ((x) << FW_EQ_CTRL_CMD_STATUSPGRO_S)
  1605. #define FW_EQ_CTRL_CMD_STATUSPGRO_F FW_EQ_CTRL_CMD_STATUSPGRO_V(1U)
  1606. #define FW_EQ_CTRL_CMD_FETCHNS_S 23
  1607. #define FW_EQ_CTRL_CMD_FETCHNS_V(x) ((x) << FW_EQ_CTRL_CMD_FETCHNS_S)
  1608. #define FW_EQ_CTRL_CMD_FETCHNS_F FW_EQ_CTRL_CMD_FETCHNS_V(1U)
  1609. #define FW_EQ_CTRL_CMD_FETCHRO_S 22
  1610. #define FW_EQ_CTRL_CMD_FETCHRO_V(x) ((x) << FW_EQ_CTRL_CMD_FETCHRO_S)
  1611. #define FW_EQ_CTRL_CMD_FETCHRO_F FW_EQ_CTRL_CMD_FETCHRO_V(1U)
  1612. #define FW_EQ_CTRL_CMD_HOSTFCMODE_S 20
  1613. #define FW_EQ_CTRL_CMD_HOSTFCMODE_V(x) ((x) << FW_EQ_CTRL_CMD_HOSTFCMODE_S)
  1614. #define FW_EQ_CTRL_CMD_CPRIO_S 19
  1615. #define FW_EQ_CTRL_CMD_CPRIO_V(x) ((x) << FW_EQ_CTRL_CMD_CPRIO_S)
  1616. #define FW_EQ_CTRL_CMD_ONCHIP_S 18
  1617. #define FW_EQ_CTRL_CMD_ONCHIP_V(x) ((x) << FW_EQ_CTRL_CMD_ONCHIP_S)
  1618. #define FW_EQ_CTRL_CMD_PCIECHN_S 16
  1619. #define FW_EQ_CTRL_CMD_PCIECHN_V(x) ((x) << FW_EQ_CTRL_CMD_PCIECHN_S)
  1620. #define FW_EQ_CTRL_CMD_IQID_S 0
  1621. #define FW_EQ_CTRL_CMD_IQID_V(x) ((x) << FW_EQ_CTRL_CMD_IQID_S)
  1622. #define FW_EQ_CTRL_CMD_DCAEN_S 31
  1623. #define FW_EQ_CTRL_CMD_DCAEN_V(x) ((x) << FW_EQ_CTRL_CMD_DCAEN_S)
  1624. #define FW_EQ_CTRL_CMD_DCACPU_S 26
  1625. #define FW_EQ_CTRL_CMD_DCACPU_V(x) ((x) << FW_EQ_CTRL_CMD_DCACPU_S)
  1626. #define FW_EQ_CTRL_CMD_FBMIN_S 23
  1627. #define FW_EQ_CTRL_CMD_FBMIN_V(x) ((x) << FW_EQ_CTRL_CMD_FBMIN_S)
  1628. #define FW_EQ_CTRL_CMD_FBMAX_S 20
  1629. #define FW_EQ_CTRL_CMD_FBMAX_V(x) ((x) << FW_EQ_CTRL_CMD_FBMAX_S)
  1630. #define FW_EQ_CTRL_CMD_CIDXFTHRESHO_S 19
  1631. #define FW_EQ_CTRL_CMD_CIDXFTHRESHO_V(x) \
  1632. ((x) << FW_EQ_CTRL_CMD_CIDXFTHRESHO_S)
  1633. #define FW_EQ_CTRL_CMD_CIDXFTHRESH_S 16
  1634. #define FW_EQ_CTRL_CMD_CIDXFTHRESH_V(x) ((x) << FW_EQ_CTRL_CMD_CIDXFTHRESH_S)
  1635. #define FW_EQ_CTRL_CMD_EQSIZE_S 0
  1636. #define FW_EQ_CTRL_CMD_EQSIZE_V(x) ((x) << FW_EQ_CTRL_CMD_EQSIZE_S)
  1637. struct fw_eq_ofld_cmd {
  1638. __be32 op_to_vfn;
  1639. __be32 alloc_to_len16;
  1640. __be32 eqid_pkd;
  1641. __be32 physeqid_pkd;
  1642. __be32 fetchszm_to_iqid;
  1643. __be32 dcaen_to_eqsize;
  1644. __be64 eqaddr;
  1645. };
  1646. #define FW_EQ_OFLD_CMD_PFN_S 8
  1647. #define FW_EQ_OFLD_CMD_PFN_V(x) ((x) << FW_EQ_OFLD_CMD_PFN_S)
  1648. #define FW_EQ_OFLD_CMD_VFN_S 0
  1649. #define FW_EQ_OFLD_CMD_VFN_V(x) ((x) << FW_EQ_OFLD_CMD_VFN_S)
  1650. #define FW_EQ_OFLD_CMD_ALLOC_S 31
  1651. #define FW_EQ_OFLD_CMD_ALLOC_V(x) ((x) << FW_EQ_OFLD_CMD_ALLOC_S)
  1652. #define FW_EQ_OFLD_CMD_ALLOC_F FW_EQ_OFLD_CMD_ALLOC_V(1U)
  1653. #define FW_EQ_OFLD_CMD_FREE_S 30
  1654. #define FW_EQ_OFLD_CMD_FREE_V(x) ((x) << FW_EQ_OFLD_CMD_FREE_S)
  1655. #define FW_EQ_OFLD_CMD_FREE_F FW_EQ_OFLD_CMD_FREE_V(1U)
  1656. #define FW_EQ_OFLD_CMD_MODIFY_S 29
  1657. #define FW_EQ_OFLD_CMD_MODIFY_V(x) ((x) << FW_EQ_OFLD_CMD_MODIFY_S)
  1658. #define FW_EQ_OFLD_CMD_MODIFY_F FW_EQ_OFLD_CMD_MODIFY_V(1U)
  1659. #define FW_EQ_OFLD_CMD_EQSTART_S 28
  1660. #define FW_EQ_OFLD_CMD_EQSTART_V(x) ((x) << FW_EQ_OFLD_CMD_EQSTART_S)
  1661. #define FW_EQ_OFLD_CMD_EQSTART_F FW_EQ_OFLD_CMD_EQSTART_V(1U)
  1662. #define FW_EQ_OFLD_CMD_EQSTOP_S 27
  1663. #define FW_EQ_OFLD_CMD_EQSTOP_V(x) ((x) << FW_EQ_OFLD_CMD_EQSTOP_S)
  1664. #define FW_EQ_OFLD_CMD_EQSTOP_F FW_EQ_OFLD_CMD_EQSTOP_V(1U)
  1665. #define FW_EQ_OFLD_CMD_EQID_S 0
  1666. #define FW_EQ_OFLD_CMD_EQID_M 0xfffff
  1667. #define FW_EQ_OFLD_CMD_EQID_V(x) ((x) << FW_EQ_OFLD_CMD_EQID_S)
  1668. #define FW_EQ_OFLD_CMD_EQID_G(x) \
  1669. (((x) >> FW_EQ_OFLD_CMD_EQID_S) & FW_EQ_OFLD_CMD_EQID_M)
  1670. #define FW_EQ_OFLD_CMD_PHYSEQID_S 0
  1671. #define FW_EQ_OFLD_CMD_PHYSEQID_M 0xfffff
  1672. #define FW_EQ_OFLD_CMD_PHYSEQID_G(x) \
  1673. (((x) >> FW_EQ_OFLD_CMD_PHYSEQID_S) & FW_EQ_OFLD_CMD_PHYSEQID_M)
  1674. #define FW_EQ_OFLD_CMD_FETCHSZM_S 26
  1675. #define FW_EQ_OFLD_CMD_FETCHSZM_V(x) ((x) << FW_EQ_OFLD_CMD_FETCHSZM_S)
  1676. #define FW_EQ_OFLD_CMD_STATUSPGNS_S 25
  1677. #define FW_EQ_OFLD_CMD_STATUSPGNS_V(x) ((x) << FW_EQ_OFLD_CMD_STATUSPGNS_S)
  1678. #define FW_EQ_OFLD_CMD_STATUSPGRO_S 24
  1679. #define FW_EQ_OFLD_CMD_STATUSPGRO_V(x) ((x) << FW_EQ_OFLD_CMD_STATUSPGRO_S)
  1680. #define FW_EQ_OFLD_CMD_FETCHNS_S 23
  1681. #define FW_EQ_OFLD_CMD_FETCHNS_V(x) ((x) << FW_EQ_OFLD_CMD_FETCHNS_S)
  1682. #define FW_EQ_OFLD_CMD_FETCHRO_S 22
  1683. #define FW_EQ_OFLD_CMD_FETCHRO_V(x) ((x) << FW_EQ_OFLD_CMD_FETCHRO_S)
  1684. #define FW_EQ_OFLD_CMD_FETCHRO_F FW_EQ_OFLD_CMD_FETCHRO_V(1U)
  1685. #define FW_EQ_OFLD_CMD_HOSTFCMODE_S 20
  1686. #define FW_EQ_OFLD_CMD_HOSTFCMODE_V(x) ((x) << FW_EQ_OFLD_CMD_HOSTFCMODE_S)
  1687. #define FW_EQ_OFLD_CMD_CPRIO_S 19
  1688. #define FW_EQ_OFLD_CMD_CPRIO_V(x) ((x) << FW_EQ_OFLD_CMD_CPRIO_S)
  1689. #define FW_EQ_OFLD_CMD_ONCHIP_S 18
  1690. #define FW_EQ_OFLD_CMD_ONCHIP_V(x) ((x) << FW_EQ_OFLD_CMD_ONCHIP_S)
  1691. #define FW_EQ_OFLD_CMD_PCIECHN_S 16
  1692. #define FW_EQ_OFLD_CMD_PCIECHN_V(x) ((x) << FW_EQ_OFLD_CMD_PCIECHN_S)
  1693. #define FW_EQ_OFLD_CMD_IQID_S 0
  1694. #define FW_EQ_OFLD_CMD_IQID_V(x) ((x) << FW_EQ_OFLD_CMD_IQID_S)
  1695. #define FW_EQ_OFLD_CMD_DCAEN_S 31
  1696. #define FW_EQ_OFLD_CMD_DCAEN_V(x) ((x) << FW_EQ_OFLD_CMD_DCAEN_S)
  1697. #define FW_EQ_OFLD_CMD_DCACPU_S 26
  1698. #define FW_EQ_OFLD_CMD_DCACPU_V(x) ((x) << FW_EQ_OFLD_CMD_DCACPU_S)
  1699. #define FW_EQ_OFLD_CMD_FBMIN_S 23
  1700. #define FW_EQ_OFLD_CMD_FBMIN_V(x) ((x) << FW_EQ_OFLD_CMD_FBMIN_S)
  1701. #define FW_EQ_OFLD_CMD_FBMAX_S 20
  1702. #define FW_EQ_OFLD_CMD_FBMAX_V(x) ((x) << FW_EQ_OFLD_CMD_FBMAX_S)
  1703. #define FW_EQ_OFLD_CMD_CIDXFTHRESHO_S 19
  1704. #define FW_EQ_OFLD_CMD_CIDXFTHRESHO_V(x) \
  1705. ((x) << FW_EQ_OFLD_CMD_CIDXFTHRESHO_S)
  1706. #define FW_EQ_OFLD_CMD_CIDXFTHRESH_S 16
  1707. #define FW_EQ_OFLD_CMD_CIDXFTHRESH_V(x) ((x) << FW_EQ_OFLD_CMD_CIDXFTHRESH_S)
  1708. #define FW_EQ_OFLD_CMD_EQSIZE_S 0
  1709. #define FW_EQ_OFLD_CMD_EQSIZE_V(x) ((x) << FW_EQ_OFLD_CMD_EQSIZE_S)
  1710. /*
  1711. * Macros for VIID parsing:
  1712. * VIID - [10:8] PFN, [7] VI Valid, [6:0] VI number
  1713. */
  1714. #define FW_VIID_PFN_S 8
  1715. #define FW_VIID_PFN_M 0x7
  1716. #define FW_VIID_PFN_G(x) (((x) >> FW_VIID_PFN_S) & FW_VIID_PFN_M)
  1717. #define FW_VIID_VIVLD_S 7
  1718. #define FW_VIID_VIVLD_M 0x1
  1719. #define FW_VIID_VIVLD_G(x) (((x) >> FW_VIID_VIVLD_S) & FW_VIID_VIVLD_M)
  1720. #define FW_VIID_VIN_S 0
  1721. #define FW_VIID_VIN_M 0x7F
  1722. #define FW_VIID_VIN_G(x) (((x) >> FW_VIID_VIN_S) & FW_VIID_VIN_M)
  1723. struct fw_vi_cmd {
  1724. __be32 op_to_vfn;
  1725. __be32 alloc_to_len16;
  1726. __be16 type_viid;
  1727. u8 mac[6];
  1728. u8 portid_pkd;
  1729. u8 nmac;
  1730. u8 nmac0[6];
  1731. __be16 rsssize_pkd;
  1732. u8 nmac1[6];
  1733. __be16 idsiiq_pkd;
  1734. u8 nmac2[6];
  1735. __be16 idseiq_pkd;
  1736. u8 nmac3[6];
  1737. __be64 r9;
  1738. __be64 r10;
  1739. };
  1740. #define FW_VI_CMD_PFN_S 8
  1741. #define FW_VI_CMD_PFN_V(x) ((x) << FW_VI_CMD_PFN_S)
  1742. #define FW_VI_CMD_VFN_S 0
  1743. #define FW_VI_CMD_VFN_V(x) ((x) << FW_VI_CMD_VFN_S)
  1744. #define FW_VI_CMD_ALLOC_S 31
  1745. #define FW_VI_CMD_ALLOC_V(x) ((x) << FW_VI_CMD_ALLOC_S)
  1746. #define FW_VI_CMD_ALLOC_F FW_VI_CMD_ALLOC_V(1U)
  1747. #define FW_VI_CMD_FREE_S 30
  1748. #define FW_VI_CMD_FREE_V(x) ((x) << FW_VI_CMD_FREE_S)
  1749. #define FW_VI_CMD_FREE_F FW_VI_CMD_FREE_V(1U)
  1750. #define FW_VI_CMD_VIID_S 0
  1751. #define FW_VI_CMD_VIID_M 0xfff
  1752. #define FW_VI_CMD_VIID_V(x) ((x) << FW_VI_CMD_VIID_S)
  1753. #define FW_VI_CMD_VIID_G(x) (((x) >> FW_VI_CMD_VIID_S) & FW_VI_CMD_VIID_M)
  1754. #define FW_VI_CMD_PORTID_S 4
  1755. #define FW_VI_CMD_PORTID_M 0xf
  1756. #define FW_VI_CMD_PORTID_V(x) ((x) << FW_VI_CMD_PORTID_S)
  1757. #define FW_VI_CMD_PORTID_G(x) \
  1758. (((x) >> FW_VI_CMD_PORTID_S) & FW_VI_CMD_PORTID_M)
  1759. #define FW_VI_CMD_RSSSIZE_S 0
  1760. #define FW_VI_CMD_RSSSIZE_M 0x7ff
  1761. #define FW_VI_CMD_RSSSIZE_G(x) \
  1762. (((x) >> FW_VI_CMD_RSSSIZE_S) & FW_VI_CMD_RSSSIZE_M)
  1763. /* Special VI_MAC command index ids */
  1764. #define FW_VI_MAC_ADD_MAC 0x3FF
  1765. #define FW_VI_MAC_ADD_PERSIST_MAC 0x3FE
  1766. #define FW_VI_MAC_MAC_BASED_FREE 0x3FD
  1767. #define FW_VI_MAC_ID_BASED_FREE 0x3FC
  1768. #define FW_CLS_TCAM_NUM_ENTRIES 336
  1769. enum fw_vi_mac_smac {
  1770. FW_VI_MAC_MPS_TCAM_ENTRY,
  1771. FW_VI_MAC_MPS_TCAM_ONLY,
  1772. FW_VI_MAC_SMT_ONLY,
  1773. FW_VI_MAC_SMT_AND_MPSTCAM
  1774. };
  1775. enum fw_vi_mac_result {
  1776. FW_VI_MAC_R_SUCCESS,
  1777. FW_VI_MAC_R_F_NONEXISTENT_NOMEM,
  1778. FW_VI_MAC_R_SMAC_FAIL,
  1779. FW_VI_MAC_R_F_ACL_CHECK
  1780. };
  1781. enum fw_vi_mac_entry_types {
  1782. FW_VI_MAC_TYPE_EXACTMAC,
  1783. FW_VI_MAC_TYPE_HASHVEC,
  1784. FW_VI_MAC_TYPE_RAW,
  1785. FW_VI_MAC_TYPE_EXACTMAC_VNI,
  1786. };
  1787. struct fw_vi_mac_cmd {
  1788. __be32 op_to_viid;
  1789. __be32 freemacs_to_len16;
  1790. union fw_vi_mac {
  1791. struct fw_vi_mac_exact {
  1792. __be16 valid_to_idx;
  1793. u8 macaddr[6];
  1794. } exact[7];
  1795. struct fw_vi_mac_hash {
  1796. __be64 hashvec;
  1797. } hash;
  1798. struct fw_vi_mac_raw {
  1799. __be32 raw_idx_pkd;
  1800. __be32 data0_pkd;
  1801. __be32 data1[2];
  1802. __be64 data0m_pkd;
  1803. __be32 data1m[2];
  1804. } raw;
  1805. } u;
  1806. };
  1807. #define FW_VI_MAC_CMD_VIID_S 0
  1808. #define FW_VI_MAC_CMD_VIID_V(x) ((x) << FW_VI_MAC_CMD_VIID_S)
  1809. #define FW_VI_MAC_CMD_FREEMACS_S 31
  1810. #define FW_VI_MAC_CMD_FREEMACS_V(x) ((x) << FW_VI_MAC_CMD_FREEMACS_S)
  1811. #define FW_VI_MAC_CMD_ENTRY_TYPE_S 23
  1812. #define FW_VI_MAC_CMD_ENTRY_TYPE_M 0x7
  1813. #define FW_VI_MAC_CMD_ENTRY_TYPE_V(x) ((x) << FW_VI_MAC_CMD_ENTRY_TYPE_S)
  1814. #define FW_VI_MAC_CMD_ENTRY_TYPE_G(x) \
  1815. (((x) >> FW_VI_MAC_CMD_ENTRY_TYPE_S) & FW_VI_MAC_CMD_ENTRY_TYPE_M)
  1816. #define FW_VI_MAC_CMD_HASHVECEN_S 23
  1817. #define FW_VI_MAC_CMD_HASHVECEN_V(x) ((x) << FW_VI_MAC_CMD_HASHVECEN_S)
  1818. #define FW_VI_MAC_CMD_HASHVECEN_F FW_VI_MAC_CMD_HASHVECEN_V(1U)
  1819. #define FW_VI_MAC_CMD_HASHUNIEN_S 22
  1820. #define FW_VI_MAC_CMD_HASHUNIEN_V(x) ((x) << FW_VI_MAC_CMD_HASHUNIEN_S)
  1821. #define FW_VI_MAC_CMD_VALID_S 15
  1822. #define FW_VI_MAC_CMD_VALID_V(x) ((x) << FW_VI_MAC_CMD_VALID_S)
  1823. #define FW_VI_MAC_CMD_VALID_F FW_VI_MAC_CMD_VALID_V(1U)
  1824. #define FW_VI_MAC_CMD_PRIO_S 12
  1825. #define FW_VI_MAC_CMD_PRIO_V(x) ((x) << FW_VI_MAC_CMD_PRIO_S)
  1826. #define FW_VI_MAC_CMD_SMAC_RESULT_S 10
  1827. #define FW_VI_MAC_CMD_SMAC_RESULT_M 0x3
  1828. #define FW_VI_MAC_CMD_SMAC_RESULT_V(x) ((x) << FW_VI_MAC_CMD_SMAC_RESULT_S)
  1829. #define FW_VI_MAC_CMD_SMAC_RESULT_G(x) \
  1830. (((x) >> FW_VI_MAC_CMD_SMAC_RESULT_S) & FW_VI_MAC_CMD_SMAC_RESULT_M)
  1831. #define FW_VI_MAC_CMD_IDX_S 0
  1832. #define FW_VI_MAC_CMD_IDX_M 0x3ff
  1833. #define FW_VI_MAC_CMD_IDX_V(x) ((x) << FW_VI_MAC_CMD_IDX_S)
  1834. #define FW_VI_MAC_CMD_IDX_G(x) \
  1835. (((x) >> FW_VI_MAC_CMD_IDX_S) & FW_VI_MAC_CMD_IDX_M)
  1836. #define FW_VI_MAC_CMD_RAW_IDX_S 16
  1837. #define FW_VI_MAC_CMD_RAW_IDX_M 0xffff
  1838. #define FW_VI_MAC_CMD_RAW_IDX_V(x) ((x) << FW_VI_MAC_CMD_RAW_IDX_S)
  1839. #define FW_VI_MAC_CMD_RAW_IDX_G(x) \
  1840. (((x) >> FW_VI_MAC_CMD_RAW_IDX_S) & FW_VI_MAC_CMD_RAW_IDX_M)
  1841. #define FW_RXMODE_MTU_NO_CHG 65535
  1842. struct fw_vi_rxmode_cmd {
  1843. __be32 op_to_viid;
  1844. __be32 retval_len16;
  1845. __be32 mtu_to_vlanexen;
  1846. __be32 r4_lo;
  1847. };
  1848. #define FW_VI_RXMODE_CMD_VIID_S 0
  1849. #define FW_VI_RXMODE_CMD_VIID_V(x) ((x) << FW_VI_RXMODE_CMD_VIID_S)
  1850. #define FW_VI_RXMODE_CMD_MTU_S 16
  1851. #define FW_VI_RXMODE_CMD_MTU_M 0xffff
  1852. #define FW_VI_RXMODE_CMD_MTU_V(x) ((x) << FW_VI_RXMODE_CMD_MTU_S)
  1853. #define FW_VI_RXMODE_CMD_PROMISCEN_S 14
  1854. #define FW_VI_RXMODE_CMD_PROMISCEN_M 0x3
  1855. #define FW_VI_RXMODE_CMD_PROMISCEN_V(x) ((x) << FW_VI_RXMODE_CMD_PROMISCEN_S)
  1856. #define FW_VI_RXMODE_CMD_ALLMULTIEN_S 12
  1857. #define FW_VI_RXMODE_CMD_ALLMULTIEN_M 0x3
  1858. #define FW_VI_RXMODE_CMD_ALLMULTIEN_V(x) \
  1859. ((x) << FW_VI_RXMODE_CMD_ALLMULTIEN_S)
  1860. #define FW_VI_RXMODE_CMD_BROADCASTEN_S 10
  1861. #define FW_VI_RXMODE_CMD_BROADCASTEN_M 0x3
  1862. #define FW_VI_RXMODE_CMD_BROADCASTEN_V(x) \
  1863. ((x) << FW_VI_RXMODE_CMD_BROADCASTEN_S)
  1864. #define FW_VI_RXMODE_CMD_VLANEXEN_S 8
  1865. #define FW_VI_RXMODE_CMD_VLANEXEN_M 0x3
  1866. #define FW_VI_RXMODE_CMD_VLANEXEN_V(x) ((x) << FW_VI_RXMODE_CMD_VLANEXEN_S)
  1867. struct fw_vi_enable_cmd {
  1868. __be32 op_to_viid;
  1869. __be32 ien_to_len16;
  1870. __be16 blinkdur;
  1871. __be16 r3;
  1872. __be32 r4;
  1873. };
  1874. #define FW_VI_ENABLE_CMD_VIID_S 0
  1875. #define FW_VI_ENABLE_CMD_VIID_V(x) ((x) << FW_VI_ENABLE_CMD_VIID_S)
  1876. #define FW_VI_ENABLE_CMD_IEN_S 31
  1877. #define FW_VI_ENABLE_CMD_IEN_V(x) ((x) << FW_VI_ENABLE_CMD_IEN_S)
  1878. #define FW_VI_ENABLE_CMD_EEN_S 30
  1879. #define FW_VI_ENABLE_CMD_EEN_V(x) ((x) << FW_VI_ENABLE_CMD_EEN_S)
  1880. #define FW_VI_ENABLE_CMD_LED_S 29
  1881. #define FW_VI_ENABLE_CMD_LED_V(x) ((x) << FW_VI_ENABLE_CMD_LED_S)
  1882. #define FW_VI_ENABLE_CMD_LED_F FW_VI_ENABLE_CMD_LED_V(1U)
  1883. #define FW_VI_ENABLE_CMD_DCB_INFO_S 28
  1884. #define FW_VI_ENABLE_CMD_DCB_INFO_V(x) ((x) << FW_VI_ENABLE_CMD_DCB_INFO_S)
  1885. /* VI VF stats offset definitions */
  1886. #define VI_VF_NUM_STATS 16
  1887. enum fw_vi_stats_vf_index {
  1888. FW_VI_VF_STAT_TX_BCAST_BYTES_IX,
  1889. FW_VI_VF_STAT_TX_BCAST_FRAMES_IX,
  1890. FW_VI_VF_STAT_TX_MCAST_BYTES_IX,
  1891. FW_VI_VF_STAT_TX_MCAST_FRAMES_IX,
  1892. FW_VI_VF_STAT_TX_UCAST_BYTES_IX,
  1893. FW_VI_VF_STAT_TX_UCAST_FRAMES_IX,
  1894. FW_VI_VF_STAT_TX_DROP_FRAMES_IX,
  1895. FW_VI_VF_STAT_TX_OFLD_BYTES_IX,
  1896. FW_VI_VF_STAT_TX_OFLD_FRAMES_IX,
  1897. FW_VI_VF_STAT_RX_BCAST_BYTES_IX,
  1898. FW_VI_VF_STAT_RX_BCAST_FRAMES_IX,
  1899. FW_VI_VF_STAT_RX_MCAST_BYTES_IX,
  1900. FW_VI_VF_STAT_RX_MCAST_FRAMES_IX,
  1901. FW_VI_VF_STAT_RX_UCAST_BYTES_IX,
  1902. FW_VI_VF_STAT_RX_UCAST_FRAMES_IX,
  1903. FW_VI_VF_STAT_RX_ERR_FRAMES_IX
  1904. };
  1905. /* VI PF stats offset definitions */
  1906. #define VI_PF_NUM_STATS 17
  1907. enum fw_vi_stats_pf_index {
  1908. FW_VI_PF_STAT_TX_BCAST_BYTES_IX,
  1909. FW_VI_PF_STAT_TX_BCAST_FRAMES_IX,
  1910. FW_VI_PF_STAT_TX_MCAST_BYTES_IX,
  1911. FW_VI_PF_STAT_TX_MCAST_FRAMES_IX,
  1912. FW_VI_PF_STAT_TX_UCAST_BYTES_IX,
  1913. FW_VI_PF_STAT_TX_UCAST_FRAMES_IX,
  1914. FW_VI_PF_STAT_TX_OFLD_BYTES_IX,
  1915. FW_VI_PF_STAT_TX_OFLD_FRAMES_IX,
  1916. FW_VI_PF_STAT_RX_BYTES_IX,
  1917. FW_VI_PF_STAT_RX_FRAMES_IX,
  1918. FW_VI_PF_STAT_RX_BCAST_BYTES_IX,
  1919. FW_VI_PF_STAT_RX_BCAST_FRAMES_IX,
  1920. FW_VI_PF_STAT_RX_MCAST_BYTES_IX,
  1921. FW_VI_PF_STAT_RX_MCAST_FRAMES_IX,
  1922. FW_VI_PF_STAT_RX_UCAST_BYTES_IX,
  1923. FW_VI_PF_STAT_RX_UCAST_FRAMES_IX,
  1924. FW_VI_PF_STAT_RX_ERR_FRAMES_IX
  1925. };
  1926. struct fw_vi_stats_cmd {
  1927. __be32 op_to_viid;
  1928. __be32 retval_len16;
  1929. union fw_vi_stats {
  1930. struct fw_vi_stats_ctl {
  1931. __be16 nstats_ix;
  1932. __be16 r6;
  1933. __be32 r7;
  1934. __be64 stat0;
  1935. __be64 stat1;
  1936. __be64 stat2;
  1937. __be64 stat3;
  1938. __be64 stat4;
  1939. __be64 stat5;
  1940. } ctl;
  1941. struct fw_vi_stats_pf {
  1942. __be64 tx_bcast_bytes;
  1943. __be64 tx_bcast_frames;
  1944. __be64 tx_mcast_bytes;
  1945. __be64 tx_mcast_frames;
  1946. __be64 tx_ucast_bytes;
  1947. __be64 tx_ucast_frames;
  1948. __be64 tx_offload_bytes;
  1949. __be64 tx_offload_frames;
  1950. __be64 rx_pf_bytes;
  1951. __be64 rx_pf_frames;
  1952. __be64 rx_bcast_bytes;
  1953. __be64 rx_bcast_frames;
  1954. __be64 rx_mcast_bytes;
  1955. __be64 rx_mcast_frames;
  1956. __be64 rx_ucast_bytes;
  1957. __be64 rx_ucast_frames;
  1958. __be64 rx_err_frames;
  1959. } pf;
  1960. struct fw_vi_stats_vf {
  1961. __be64 tx_bcast_bytes;
  1962. __be64 tx_bcast_frames;
  1963. __be64 tx_mcast_bytes;
  1964. __be64 tx_mcast_frames;
  1965. __be64 tx_ucast_bytes;
  1966. __be64 tx_ucast_frames;
  1967. __be64 tx_drop_frames;
  1968. __be64 tx_offload_bytes;
  1969. __be64 tx_offload_frames;
  1970. __be64 rx_bcast_bytes;
  1971. __be64 rx_bcast_frames;
  1972. __be64 rx_mcast_bytes;
  1973. __be64 rx_mcast_frames;
  1974. __be64 rx_ucast_bytes;
  1975. __be64 rx_ucast_frames;
  1976. __be64 rx_err_frames;
  1977. } vf;
  1978. } u;
  1979. };
  1980. #define FW_VI_STATS_CMD_VIID_S 0
  1981. #define FW_VI_STATS_CMD_VIID_V(x) ((x) << FW_VI_STATS_CMD_VIID_S)
  1982. #define FW_VI_STATS_CMD_NSTATS_S 12
  1983. #define FW_VI_STATS_CMD_NSTATS_V(x) ((x) << FW_VI_STATS_CMD_NSTATS_S)
  1984. #define FW_VI_STATS_CMD_IX_S 0
  1985. #define FW_VI_STATS_CMD_IX_V(x) ((x) << FW_VI_STATS_CMD_IX_S)
  1986. struct fw_acl_mac_cmd {
  1987. __be32 op_to_vfn;
  1988. __be32 en_to_len16;
  1989. u8 nmac;
  1990. u8 r3[7];
  1991. __be16 r4;
  1992. u8 macaddr0[6];
  1993. __be16 r5;
  1994. u8 macaddr1[6];
  1995. __be16 r6;
  1996. u8 macaddr2[6];
  1997. __be16 r7;
  1998. u8 macaddr3[6];
  1999. };
  2000. #define FW_ACL_MAC_CMD_PFN_S 8
  2001. #define FW_ACL_MAC_CMD_PFN_V(x) ((x) << FW_ACL_MAC_CMD_PFN_S)
  2002. #define FW_ACL_MAC_CMD_VFN_S 0
  2003. #define FW_ACL_MAC_CMD_VFN_V(x) ((x) << FW_ACL_MAC_CMD_VFN_S)
  2004. #define FW_ACL_MAC_CMD_EN_S 31
  2005. #define FW_ACL_MAC_CMD_EN_V(x) ((x) << FW_ACL_MAC_CMD_EN_S)
  2006. struct fw_acl_vlan_cmd {
  2007. __be32 op_to_vfn;
  2008. __be32 en_to_len16;
  2009. u8 nvlan;
  2010. u8 dropnovlan_fm;
  2011. u8 r3_lo[6];
  2012. __be16 vlanid[16];
  2013. };
  2014. #define FW_ACL_VLAN_CMD_PFN_S 8
  2015. #define FW_ACL_VLAN_CMD_PFN_V(x) ((x) << FW_ACL_VLAN_CMD_PFN_S)
  2016. #define FW_ACL_VLAN_CMD_VFN_S 0
  2017. #define FW_ACL_VLAN_CMD_VFN_V(x) ((x) << FW_ACL_VLAN_CMD_VFN_S)
  2018. #define FW_ACL_VLAN_CMD_EN_S 31
  2019. #define FW_ACL_VLAN_CMD_EN_M 0x1
  2020. #define FW_ACL_VLAN_CMD_EN_V(x) ((x) << FW_ACL_VLAN_CMD_EN_S)
  2021. #define FW_ACL_VLAN_CMD_EN_G(x) \
  2022. (((x) >> S_FW_ACL_VLAN_CMD_EN_S) & FW_ACL_VLAN_CMD_EN_M)
  2023. #define FW_ACL_VLAN_CMD_EN_F FW_ACL_VLAN_CMD_EN_V(1U)
  2024. #define FW_ACL_VLAN_CMD_DROPNOVLAN_S 7
  2025. #define FW_ACL_VLAN_CMD_DROPNOVLAN_V(x) ((x) << FW_ACL_VLAN_CMD_DROPNOVLAN_S)
  2026. #define FW_ACL_VLAN_CMD_FM_S 6
  2027. #define FW_ACL_VLAN_CMD_FM_M 0x1
  2028. #define FW_ACL_VLAN_CMD_FM_V(x) ((x) << FW_ACL_VLAN_CMD_FM_S)
  2029. #define FW_ACL_VLAN_CMD_FM_G(x) \
  2030. (((x) >> FW_ACL_VLAN_CMD_FM_S) & FW_ACL_VLAN_CMD_FM_M)
  2031. #define FW_ACL_VLAN_CMD_FM_F FW_ACL_VLAN_CMD_FM_V(1U)
  2032. /* old 16-bit port capabilities bitmap (fw_port_cap16_t) */
  2033. enum fw_port_cap {
  2034. FW_PORT_CAP_SPEED_100M = 0x0001,
  2035. FW_PORT_CAP_SPEED_1G = 0x0002,
  2036. FW_PORT_CAP_SPEED_25G = 0x0004,
  2037. FW_PORT_CAP_SPEED_10G = 0x0008,
  2038. FW_PORT_CAP_SPEED_40G = 0x0010,
  2039. FW_PORT_CAP_SPEED_100G = 0x0020,
  2040. FW_PORT_CAP_FC_RX = 0x0040,
  2041. FW_PORT_CAP_FC_TX = 0x0080,
  2042. FW_PORT_CAP_ANEG = 0x0100,
  2043. FW_PORT_CAP_MDIX = 0x0200,
  2044. FW_PORT_CAP_MDIAUTO = 0x0400,
  2045. FW_PORT_CAP_FEC_RS = 0x0800,
  2046. FW_PORT_CAP_FEC_BASER_RS = 0x1000,
  2047. FW_PORT_CAP_FEC_RESERVED = 0x2000,
  2048. FW_PORT_CAP_802_3_PAUSE = 0x4000,
  2049. FW_PORT_CAP_802_3_ASM_DIR = 0x8000,
  2050. };
  2051. #define FW_PORT_CAP_SPEED_S 0
  2052. #define FW_PORT_CAP_SPEED_M 0x3f
  2053. #define FW_PORT_CAP_SPEED_V(x) ((x) << FW_PORT_CAP_SPEED_S)
  2054. #define FW_PORT_CAP_SPEED_G(x) \
  2055. (((x) >> FW_PORT_CAP_SPEED_S) & FW_PORT_CAP_SPEED_M)
  2056. enum fw_port_mdi {
  2057. FW_PORT_CAP_MDI_UNCHANGED,
  2058. FW_PORT_CAP_MDI_AUTO,
  2059. FW_PORT_CAP_MDI_F_STRAIGHT,
  2060. FW_PORT_CAP_MDI_F_CROSSOVER
  2061. };
  2062. #define FW_PORT_CAP_MDI_S 9
  2063. #define FW_PORT_CAP_MDI_V(x) ((x) << FW_PORT_CAP_MDI_S)
  2064. /* new 32-bit port capabilities bitmap (fw_port_cap32_t) */
  2065. #define FW_PORT_CAP32_SPEED_100M 0x00000001UL
  2066. #define FW_PORT_CAP32_SPEED_1G 0x00000002UL
  2067. #define FW_PORT_CAP32_SPEED_10G 0x00000004UL
  2068. #define FW_PORT_CAP32_SPEED_25G 0x00000008UL
  2069. #define FW_PORT_CAP32_SPEED_40G 0x00000010UL
  2070. #define FW_PORT_CAP32_SPEED_50G 0x00000020UL
  2071. #define FW_PORT_CAP32_SPEED_100G 0x00000040UL
  2072. #define FW_PORT_CAP32_SPEED_200G 0x00000080UL
  2073. #define FW_PORT_CAP32_SPEED_400G 0x00000100UL
  2074. #define FW_PORT_CAP32_SPEED_RESERVED1 0x00000200UL
  2075. #define FW_PORT_CAP32_SPEED_RESERVED2 0x00000400UL
  2076. #define FW_PORT_CAP32_SPEED_RESERVED3 0x00000800UL
  2077. #define FW_PORT_CAP32_RESERVED1 0x0000f000UL
  2078. #define FW_PORT_CAP32_FC_RX 0x00010000UL
  2079. #define FW_PORT_CAP32_FC_TX 0x00020000UL
  2080. #define FW_PORT_CAP32_802_3_PAUSE 0x00040000UL
  2081. #define FW_PORT_CAP32_802_3_ASM_DIR 0x00080000UL
  2082. #define FW_PORT_CAP32_ANEG 0x00100000UL
  2083. #define FW_PORT_CAP32_MDIX 0x00200000UL
  2084. #define FW_PORT_CAP32_MDIAUTO 0x00400000UL
  2085. #define FW_PORT_CAP32_FEC_RS 0x00800000UL
  2086. #define FW_PORT_CAP32_FEC_BASER_RS 0x01000000UL
  2087. #define FW_PORT_CAP32_FEC_RESERVED1 0x02000000UL
  2088. #define FW_PORT_CAP32_FEC_RESERVED2 0x04000000UL
  2089. #define FW_PORT_CAP32_FEC_RESERVED3 0x08000000UL
  2090. #define FW_PORT_CAP32_RESERVED2 0xf0000000UL
  2091. #define FW_PORT_CAP32_SPEED_S 0
  2092. #define FW_PORT_CAP32_SPEED_M 0xfff
  2093. #define FW_PORT_CAP32_SPEED_V(x) ((x) << FW_PORT_CAP32_SPEED_S)
  2094. #define FW_PORT_CAP32_SPEED_G(x) \
  2095. (((x) >> FW_PORT_CAP32_SPEED_S) & FW_PORT_CAP32_SPEED_M)
  2096. #define FW_PORT_CAP32_FC_S 16
  2097. #define FW_PORT_CAP32_FC_M 0x3
  2098. #define FW_PORT_CAP32_FC_V(x) ((x) << FW_PORT_CAP32_FC_S)
  2099. #define FW_PORT_CAP32_FC_G(x) \
  2100. (((x) >> FW_PORT_CAP32_FC_S) & FW_PORT_CAP32_FC_M)
  2101. #define FW_PORT_CAP32_802_3_S 18
  2102. #define FW_PORT_CAP32_802_3_M 0x3
  2103. #define FW_PORT_CAP32_802_3_V(x) ((x) << FW_PORT_CAP32_802_3_S)
  2104. #define FW_PORT_CAP32_802_3_G(x) \
  2105. (((x) >> FW_PORT_CAP32_802_3_S) & FW_PORT_CAP32_802_3_M)
  2106. #define FW_PORT_CAP32_ANEG_S 20
  2107. #define FW_PORT_CAP32_ANEG_M 0x1
  2108. #define FW_PORT_CAP32_ANEG_V(x) ((x) << FW_PORT_CAP32_ANEG_S)
  2109. #define FW_PORT_CAP32_ANEG_G(x) \
  2110. (((x) >> FW_PORT_CAP32_ANEG_S) & FW_PORT_CAP32_ANEG_M)
  2111. enum fw_port_mdi32 {
  2112. FW_PORT_CAP32_MDI_UNCHANGED,
  2113. FW_PORT_CAP32_MDI_AUTO,
  2114. FW_PORT_CAP32_MDI_F_STRAIGHT,
  2115. FW_PORT_CAP32_MDI_F_CROSSOVER
  2116. };
  2117. #define FW_PORT_CAP32_MDI_S 21
  2118. #define FW_PORT_CAP32_MDI_M 3
  2119. #define FW_PORT_CAP32_MDI_V(x) ((x) << FW_PORT_CAP32_MDI_S)
  2120. #define FW_PORT_CAP32_MDI_G(x) \
  2121. (((x) >> FW_PORT_CAP32_MDI_S) & FW_PORT_CAP32_MDI_M)
  2122. #define FW_PORT_CAP32_FEC_S 23
  2123. #define FW_PORT_CAP32_FEC_M 0x1f
  2124. #define FW_PORT_CAP32_FEC_V(x) ((x) << FW_PORT_CAP32_FEC_S)
  2125. #define FW_PORT_CAP32_FEC_G(x) \
  2126. (((x) >> FW_PORT_CAP32_FEC_S) & FW_PORT_CAP32_FEC_M)
  2127. /* macros to isolate various 32-bit Port Capabilities sub-fields */
  2128. #define CAP32_SPEED(__cap32) \
  2129. (FW_PORT_CAP32_SPEED_V(FW_PORT_CAP32_SPEED_M) & __cap32)
  2130. #define CAP32_FEC(__cap32) \
  2131. (FW_PORT_CAP32_FEC_V(FW_PORT_CAP32_FEC_M) & __cap32)
  2132. enum fw_port_action {
  2133. FW_PORT_ACTION_L1_CFG = 0x0001,
  2134. FW_PORT_ACTION_L2_CFG = 0x0002,
  2135. FW_PORT_ACTION_GET_PORT_INFO = 0x0003,
  2136. FW_PORT_ACTION_L2_PPP_CFG = 0x0004,
  2137. FW_PORT_ACTION_L2_DCB_CFG = 0x0005,
  2138. FW_PORT_ACTION_DCB_READ_TRANS = 0x0006,
  2139. FW_PORT_ACTION_DCB_READ_RECV = 0x0007,
  2140. FW_PORT_ACTION_DCB_READ_DET = 0x0008,
  2141. FW_PORT_ACTION_L1_CFG32 = 0x0009,
  2142. FW_PORT_ACTION_GET_PORT_INFO32 = 0x000a,
  2143. FW_PORT_ACTION_LOW_PWR_TO_NORMAL = 0x0010,
  2144. FW_PORT_ACTION_L1_LOW_PWR_EN = 0x0011,
  2145. FW_PORT_ACTION_L2_WOL_MODE_EN = 0x0012,
  2146. FW_PORT_ACTION_LPBK_TO_NORMAL = 0x0020,
  2147. FW_PORT_ACTION_L1_LPBK = 0x0021,
  2148. FW_PORT_ACTION_L1_PMA_LPBK = 0x0022,
  2149. FW_PORT_ACTION_L1_PCS_LPBK = 0x0023,
  2150. FW_PORT_ACTION_L1_PHYXS_CSIDE_LPBK = 0x0024,
  2151. FW_PORT_ACTION_L1_PHYXS_ESIDE_LPBK = 0x0025,
  2152. FW_PORT_ACTION_PHY_RESET = 0x0040,
  2153. FW_PORT_ACTION_PMA_RESET = 0x0041,
  2154. FW_PORT_ACTION_PCS_RESET = 0x0042,
  2155. FW_PORT_ACTION_PHYXS_RESET = 0x0043,
  2156. FW_PORT_ACTION_DTEXS_REEST = 0x0044,
  2157. FW_PORT_ACTION_AN_RESET = 0x0045
  2158. };
  2159. enum fw_port_l2cfg_ctlbf {
  2160. FW_PORT_L2_CTLBF_OVLAN0 = 0x01,
  2161. FW_PORT_L2_CTLBF_OVLAN1 = 0x02,
  2162. FW_PORT_L2_CTLBF_OVLAN2 = 0x04,
  2163. FW_PORT_L2_CTLBF_OVLAN3 = 0x08,
  2164. FW_PORT_L2_CTLBF_IVLAN = 0x10,
  2165. FW_PORT_L2_CTLBF_TXIPG = 0x20
  2166. };
  2167. enum fw_port_dcb_versions {
  2168. FW_PORT_DCB_VER_UNKNOWN,
  2169. FW_PORT_DCB_VER_CEE1D0,
  2170. FW_PORT_DCB_VER_CEE1D01,
  2171. FW_PORT_DCB_VER_IEEE,
  2172. FW_PORT_DCB_VER_AUTO = 7
  2173. };
  2174. enum fw_port_dcb_cfg {
  2175. FW_PORT_DCB_CFG_PG = 0x01,
  2176. FW_PORT_DCB_CFG_PFC = 0x02,
  2177. FW_PORT_DCB_CFG_APPL = 0x04
  2178. };
  2179. enum fw_port_dcb_cfg_rc {
  2180. FW_PORT_DCB_CFG_SUCCESS = 0x0,
  2181. FW_PORT_DCB_CFG_ERROR = 0x1
  2182. };
  2183. enum fw_port_dcb_type {
  2184. FW_PORT_DCB_TYPE_PGID = 0x00,
  2185. FW_PORT_DCB_TYPE_PGRATE = 0x01,
  2186. FW_PORT_DCB_TYPE_PRIORATE = 0x02,
  2187. FW_PORT_DCB_TYPE_PFC = 0x03,
  2188. FW_PORT_DCB_TYPE_APP_ID = 0x04,
  2189. FW_PORT_DCB_TYPE_CONTROL = 0x05,
  2190. };
  2191. enum fw_port_dcb_feature_state {
  2192. FW_PORT_DCB_FEATURE_STATE_PENDING = 0x0,
  2193. FW_PORT_DCB_FEATURE_STATE_SUCCESS = 0x1,
  2194. FW_PORT_DCB_FEATURE_STATE_ERROR = 0x2,
  2195. FW_PORT_DCB_FEATURE_STATE_TIMEOUT = 0x3,
  2196. };
  2197. struct fw_port_cmd {
  2198. __be32 op_to_portid;
  2199. __be32 action_to_len16;
  2200. union fw_port {
  2201. struct fw_port_l1cfg {
  2202. __be32 rcap;
  2203. __be32 r;
  2204. } l1cfg;
  2205. struct fw_port_l2cfg {
  2206. __u8 ctlbf;
  2207. __u8 ovlan3_to_ivlan0;
  2208. __be16 ivlantype;
  2209. __be16 txipg_force_pinfo;
  2210. __be16 mtu;
  2211. __be16 ovlan0mask;
  2212. __be16 ovlan0type;
  2213. __be16 ovlan1mask;
  2214. __be16 ovlan1type;
  2215. __be16 ovlan2mask;
  2216. __be16 ovlan2type;
  2217. __be16 ovlan3mask;
  2218. __be16 ovlan3type;
  2219. } l2cfg;
  2220. struct fw_port_info {
  2221. __be32 lstatus_to_modtype;
  2222. __be16 pcap;
  2223. __be16 acap;
  2224. __be16 mtu;
  2225. __u8 cbllen;
  2226. __u8 auxlinfo;
  2227. __u8 dcbxdis_pkd;
  2228. __u8 r8_lo;
  2229. __be16 lpacap;
  2230. __be64 r9;
  2231. } info;
  2232. struct fw_port_diags {
  2233. __u8 diagop;
  2234. __u8 r[3];
  2235. __be32 diagval;
  2236. } diags;
  2237. union fw_port_dcb {
  2238. struct fw_port_dcb_pgid {
  2239. __u8 type;
  2240. __u8 apply_pkd;
  2241. __u8 r10_lo[2];
  2242. __be32 pgid;
  2243. __be64 r11;
  2244. } pgid;
  2245. struct fw_port_dcb_pgrate {
  2246. __u8 type;
  2247. __u8 apply_pkd;
  2248. __u8 r10_lo[5];
  2249. __u8 num_tcs_supported;
  2250. __u8 pgrate[8];
  2251. __u8 tsa[8];
  2252. } pgrate;
  2253. struct fw_port_dcb_priorate {
  2254. __u8 type;
  2255. __u8 apply_pkd;
  2256. __u8 r10_lo[6];
  2257. __u8 strict_priorate[8];
  2258. } priorate;
  2259. struct fw_port_dcb_pfc {
  2260. __u8 type;
  2261. __u8 pfcen;
  2262. __u8 r10[5];
  2263. __u8 max_pfc_tcs;
  2264. __be64 r11;
  2265. } pfc;
  2266. struct fw_port_app_priority {
  2267. __u8 type;
  2268. __u8 r10[2];
  2269. __u8 idx;
  2270. __u8 user_prio_map;
  2271. __u8 sel_field;
  2272. __be16 protocolid;
  2273. __be64 r12;
  2274. } app_priority;
  2275. struct fw_port_dcb_control {
  2276. __u8 type;
  2277. __u8 all_syncd_pkd;
  2278. __be16 dcb_version_to_app_state;
  2279. __be32 r11;
  2280. __be64 r12;
  2281. } control;
  2282. } dcb;
  2283. struct fw_port_l1cfg32 {
  2284. __be32 rcap32;
  2285. __be32 r;
  2286. } l1cfg32;
  2287. struct fw_port_info32 {
  2288. __be32 lstatus32_to_cbllen32;
  2289. __be32 auxlinfo32_mtu32;
  2290. __be32 linkattr32;
  2291. __be32 pcaps32;
  2292. __be32 acaps32;
  2293. __be32 lpacaps32;
  2294. } info32;
  2295. } u;
  2296. };
  2297. #define FW_PORT_CMD_READ_S 22
  2298. #define FW_PORT_CMD_READ_V(x) ((x) << FW_PORT_CMD_READ_S)
  2299. #define FW_PORT_CMD_READ_F FW_PORT_CMD_READ_V(1U)
  2300. #define FW_PORT_CMD_PORTID_S 0
  2301. #define FW_PORT_CMD_PORTID_M 0xf
  2302. #define FW_PORT_CMD_PORTID_V(x) ((x) << FW_PORT_CMD_PORTID_S)
  2303. #define FW_PORT_CMD_PORTID_G(x) \
  2304. (((x) >> FW_PORT_CMD_PORTID_S) & FW_PORT_CMD_PORTID_M)
  2305. #define FW_PORT_CMD_ACTION_S 16
  2306. #define FW_PORT_CMD_ACTION_M 0xffff
  2307. #define FW_PORT_CMD_ACTION_V(x) ((x) << FW_PORT_CMD_ACTION_S)
  2308. #define FW_PORT_CMD_ACTION_G(x) \
  2309. (((x) >> FW_PORT_CMD_ACTION_S) & FW_PORT_CMD_ACTION_M)
  2310. #define FW_PORT_CMD_OVLAN3_S 7
  2311. #define FW_PORT_CMD_OVLAN3_V(x) ((x) << FW_PORT_CMD_OVLAN3_S)
  2312. #define FW_PORT_CMD_OVLAN2_S 6
  2313. #define FW_PORT_CMD_OVLAN2_V(x) ((x) << FW_PORT_CMD_OVLAN2_S)
  2314. #define FW_PORT_CMD_OVLAN1_S 5
  2315. #define FW_PORT_CMD_OVLAN1_V(x) ((x) << FW_PORT_CMD_OVLAN1_S)
  2316. #define FW_PORT_CMD_OVLAN0_S 4
  2317. #define FW_PORT_CMD_OVLAN0_V(x) ((x) << FW_PORT_CMD_OVLAN0_S)
  2318. #define FW_PORT_CMD_IVLAN0_S 3
  2319. #define FW_PORT_CMD_IVLAN0_V(x) ((x) << FW_PORT_CMD_IVLAN0_S)
  2320. #define FW_PORT_CMD_TXIPG_S 3
  2321. #define FW_PORT_CMD_TXIPG_V(x) ((x) << FW_PORT_CMD_TXIPG_S)
  2322. #define FW_PORT_CMD_LSTATUS_S 31
  2323. #define FW_PORT_CMD_LSTATUS_M 0x1
  2324. #define FW_PORT_CMD_LSTATUS_V(x) ((x) << FW_PORT_CMD_LSTATUS_S)
  2325. #define FW_PORT_CMD_LSTATUS_G(x) \
  2326. (((x) >> FW_PORT_CMD_LSTATUS_S) & FW_PORT_CMD_LSTATUS_M)
  2327. #define FW_PORT_CMD_LSTATUS_F FW_PORT_CMD_LSTATUS_V(1U)
  2328. #define FW_PORT_CMD_LSPEED_S 24
  2329. #define FW_PORT_CMD_LSPEED_M 0x3f
  2330. #define FW_PORT_CMD_LSPEED_V(x) ((x) << FW_PORT_CMD_LSPEED_S)
  2331. #define FW_PORT_CMD_LSPEED_G(x) \
  2332. (((x) >> FW_PORT_CMD_LSPEED_S) & FW_PORT_CMD_LSPEED_M)
  2333. #define FW_PORT_CMD_TXPAUSE_S 23
  2334. #define FW_PORT_CMD_TXPAUSE_V(x) ((x) << FW_PORT_CMD_TXPAUSE_S)
  2335. #define FW_PORT_CMD_TXPAUSE_F FW_PORT_CMD_TXPAUSE_V(1U)
  2336. #define FW_PORT_CMD_RXPAUSE_S 22
  2337. #define FW_PORT_CMD_RXPAUSE_V(x) ((x) << FW_PORT_CMD_RXPAUSE_S)
  2338. #define FW_PORT_CMD_RXPAUSE_F FW_PORT_CMD_RXPAUSE_V(1U)
  2339. #define FW_PORT_CMD_MDIOCAP_S 21
  2340. #define FW_PORT_CMD_MDIOCAP_V(x) ((x) << FW_PORT_CMD_MDIOCAP_S)
  2341. #define FW_PORT_CMD_MDIOCAP_F FW_PORT_CMD_MDIOCAP_V(1U)
  2342. #define FW_PORT_CMD_MDIOADDR_S 16
  2343. #define FW_PORT_CMD_MDIOADDR_M 0x1f
  2344. #define FW_PORT_CMD_MDIOADDR_G(x) \
  2345. (((x) >> FW_PORT_CMD_MDIOADDR_S) & FW_PORT_CMD_MDIOADDR_M)
  2346. #define FW_PORT_CMD_LPTXPAUSE_S 15
  2347. #define FW_PORT_CMD_LPTXPAUSE_V(x) ((x) << FW_PORT_CMD_LPTXPAUSE_S)
  2348. #define FW_PORT_CMD_LPTXPAUSE_F FW_PORT_CMD_LPTXPAUSE_V(1U)
  2349. #define FW_PORT_CMD_LPRXPAUSE_S 14
  2350. #define FW_PORT_CMD_LPRXPAUSE_V(x) ((x) << FW_PORT_CMD_LPRXPAUSE_S)
  2351. #define FW_PORT_CMD_LPRXPAUSE_F FW_PORT_CMD_LPRXPAUSE_V(1U)
  2352. #define FW_PORT_CMD_PTYPE_S 8
  2353. #define FW_PORT_CMD_PTYPE_M 0x1f
  2354. #define FW_PORT_CMD_PTYPE_G(x) \
  2355. (((x) >> FW_PORT_CMD_PTYPE_S) & FW_PORT_CMD_PTYPE_M)
  2356. #define FW_PORT_CMD_LINKDNRC_S 5
  2357. #define FW_PORT_CMD_LINKDNRC_M 0x7
  2358. #define FW_PORT_CMD_LINKDNRC_G(x) \
  2359. (((x) >> FW_PORT_CMD_LINKDNRC_S) & FW_PORT_CMD_LINKDNRC_M)
  2360. #define FW_PORT_CMD_MODTYPE_S 0
  2361. #define FW_PORT_CMD_MODTYPE_M 0x1f
  2362. #define FW_PORT_CMD_MODTYPE_V(x) ((x) << FW_PORT_CMD_MODTYPE_S)
  2363. #define FW_PORT_CMD_MODTYPE_G(x) \
  2364. (((x) >> FW_PORT_CMD_MODTYPE_S) & FW_PORT_CMD_MODTYPE_M)
  2365. #define FW_PORT_CMD_DCBXDIS_S 7
  2366. #define FW_PORT_CMD_DCBXDIS_V(x) ((x) << FW_PORT_CMD_DCBXDIS_S)
  2367. #define FW_PORT_CMD_DCBXDIS_F FW_PORT_CMD_DCBXDIS_V(1U)
  2368. #define FW_PORT_CMD_APPLY_S 7
  2369. #define FW_PORT_CMD_APPLY_V(x) ((x) << FW_PORT_CMD_APPLY_S)
  2370. #define FW_PORT_CMD_APPLY_F FW_PORT_CMD_APPLY_V(1U)
  2371. #define FW_PORT_CMD_ALL_SYNCD_S 7
  2372. #define FW_PORT_CMD_ALL_SYNCD_V(x) ((x) << FW_PORT_CMD_ALL_SYNCD_S)
  2373. #define FW_PORT_CMD_ALL_SYNCD_F FW_PORT_CMD_ALL_SYNCD_V(1U)
  2374. #define FW_PORT_CMD_DCB_VERSION_S 12
  2375. #define FW_PORT_CMD_DCB_VERSION_M 0x7
  2376. #define FW_PORT_CMD_DCB_VERSION_G(x) \
  2377. (((x) >> FW_PORT_CMD_DCB_VERSION_S) & FW_PORT_CMD_DCB_VERSION_M)
  2378. #define FW_PORT_CMD_LSTATUS32_S 31
  2379. #define FW_PORT_CMD_LSTATUS32_M 0x1
  2380. #define FW_PORT_CMD_LSTATUS32_V(x) ((x) << FW_PORT_CMD_LSTATUS32_S)
  2381. #define FW_PORT_CMD_LSTATUS32_G(x) \
  2382. (((x) >> FW_PORT_CMD_LSTATUS32_S) & FW_PORT_CMD_LSTATUS32_M)
  2383. #define FW_PORT_CMD_LSTATUS32_F FW_PORT_CMD_LSTATUS32_V(1U)
  2384. #define FW_PORT_CMD_LINKDNRC32_S 28
  2385. #define FW_PORT_CMD_LINKDNRC32_M 0x7
  2386. #define FW_PORT_CMD_LINKDNRC32_V(x) ((x) << FW_PORT_CMD_LINKDNRC32_S)
  2387. #define FW_PORT_CMD_LINKDNRC32_G(x) \
  2388. (((x) >> FW_PORT_CMD_LINKDNRC32_S) & FW_PORT_CMD_LINKDNRC32_M)
  2389. #define FW_PORT_CMD_DCBXDIS32_S 27
  2390. #define FW_PORT_CMD_DCBXDIS32_M 0x1
  2391. #define FW_PORT_CMD_DCBXDIS32_V(x) ((x) << FW_PORT_CMD_DCBXDIS32_S)
  2392. #define FW_PORT_CMD_DCBXDIS32_G(x) \
  2393. (((x) >> FW_PORT_CMD_DCBXDIS32_S) & FW_PORT_CMD_DCBXDIS32_M)
  2394. #define FW_PORT_CMD_DCBXDIS32_F FW_PORT_CMD_DCBXDIS32_V(1U)
  2395. #define FW_PORT_CMD_MDIOCAP32_S 26
  2396. #define FW_PORT_CMD_MDIOCAP32_M 0x1
  2397. #define FW_PORT_CMD_MDIOCAP32_V(x) ((x) << FW_PORT_CMD_MDIOCAP32_S)
  2398. #define FW_PORT_CMD_MDIOCAP32_G(x) \
  2399. (((x) >> FW_PORT_CMD_MDIOCAP32_S) & FW_PORT_CMD_MDIOCAP32_M)
  2400. #define FW_PORT_CMD_MDIOCAP32_F FW_PORT_CMD_MDIOCAP32_V(1U)
  2401. #define FW_PORT_CMD_MDIOADDR32_S 21
  2402. #define FW_PORT_CMD_MDIOADDR32_M 0x1f
  2403. #define FW_PORT_CMD_MDIOADDR32_V(x) ((x) << FW_PORT_CMD_MDIOADDR32_S)
  2404. #define FW_PORT_CMD_MDIOADDR32_G(x) \
  2405. (((x) >> FW_PORT_CMD_MDIOADDR32_S) & FW_PORT_CMD_MDIOADDR32_M)
  2406. #define FW_PORT_CMD_PORTTYPE32_S 13
  2407. #define FW_PORT_CMD_PORTTYPE32_M 0xff
  2408. #define FW_PORT_CMD_PORTTYPE32_V(x) ((x) << FW_PORT_CMD_PORTTYPE32_S)
  2409. #define FW_PORT_CMD_PORTTYPE32_G(x) \
  2410. (((x) >> FW_PORT_CMD_PORTTYPE32_S) & FW_PORT_CMD_PORTTYPE32_M)
  2411. #define FW_PORT_CMD_MODTYPE32_S 8
  2412. #define FW_PORT_CMD_MODTYPE32_M 0x1f
  2413. #define FW_PORT_CMD_MODTYPE32_V(x) ((x) << FW_PORT_CMD_MODTYPE32_S)
  2414. #define FW_PORT_CMD_MODTYPE32_G(x) \
  2415. (((x) >> FW_PORT_CMD_MODTYPE32_S) & FW_PORT_CMD_MODTYPE32_M)
  2416. #define FW_PORT_CMD_CBLLEN32_S 0
  2417. #define FW_PORT_CMD_CBLLEN32_M 0xff
  2418. #define FW_PORT_CMD_CBLLEN32_V(x) ((x) << FW_PORT_CMD_CBLLEN32_S)
  2419. #define FW_PORT_CMD_CBLLEN32_G(x) \
  2420. (((x) >> FW_PORT_CMD_CBLLEN32_S) & FW_PORT_CMD_CBLLEN32_M)
  2421. #define FW_PORT_CMD_AUXLINFO32_S 24
  2422. #define FW_PORT_CMD_AUXLINFO32_M 0xff
  2423. #define FW_PORT_CMD_AUXLINFO32_V(x) ((x) << FW_PORT_CMD_AUXLINFO32_S)
  2424. #define FW_PORT_CMD_AUXLINFO32_G(x) \
  2425. (((x) >> FW_PORT_CMD_AUXLINFO32_S) & FW_PORT_CMD_AUXLINFO32_M)
  2426. #define FW_PORT_AUXLINFO32_KX4_S 2
  2427. #define FW_PORT_AUXLINFO32_KX4_M 0x1
  2428. #define FW_PORT_AUXLINFO32_KX4_V(x) \
  2429. ((x) << FW_PORT_AUXLINFO32_KX4_S)
  2430. #define FW_PORT_AUXLINFO32_KX4_G(x) \
  2431. (((x) >> FW_PORT_AUXLINFO32_KX4_S) & FW_PORT_AUXLINFO32_KX4_M)
  2432. #define FW_PORT_AUXLINFO32_KX4_F FW_PORT_AUXLINFO32_KX4_V(1U)
  2433. #define FW_PORT_AUXLINFO32_KR_S 1
  2434. #define FW_PORT_AUXLINFO32_KR_M 0x1
  2435. #define FW_PORT_AUXLINFO32_KR_V(x) \
  2436. ((x) << FW_PORT_AUXLINFO32_KR_S)
  2437. #define FW_PORT_AUXLINFO32_KR_G(x) \
  2438. (((x) >> FW_PORT_AUXLINFO32_KR_S) & FW_PORT_AUXLINFO32_KR_M)
  2439. #define FW_PORT_AUXLINFO32_KR_F FW_PORT_AUXLINFO32_KR_V(1U)
  2440. #define FW_PORT_CMD_MTU32_S 0
  2441. #define FW_PORT_CMD_MTU32_M 0xffff
  2442. #define FW_PORT_CMD_MTU32_V(x) ((x) << FW_PORT_CMD_MTU32_S)
  2443. #define FW_PORT_CMD_MTU32_G(x) \
  2444. (((x) >> FW_PORT_CMD_MTU32_S) & FW_PORT_CMD_MTU32_M)
  2445. enum fw_port_type {
  2446. FW_PORT_TYPE_FIBER_XFI,
  2447. FW_PORT_TYPE_FIBER_XAUI,
  2448. FW_PORT_TYPE_BT_SGMII,
  2449. FW_PORT_TYPE_BT_XFI,
  2450. FW_PORT_TYPE_BT_XAUI,
  2451. FW_PORT_TYPE_KX4,
  2452. FW_PORT_TYPE_CX4,
  2453. FW_PORT_TYPE_KX,
  2454. FW_PORT_TYPE_KR,
  2455. FW_PORT_TYPE_SFP,
  2456. FW_PORT_TYPE_BP_AP,
  2457. FW_PORT_TYPE_BP4_AP,
  2458. FW_PORT_TYPE_QSFP_10G,
  2459. FW_PORT_TYPE_QSA,
  2460. FW_PORT_TYPE_QSFP,
  2461. FW_PORT_TYPE_BP40_BA,
  2462. FW_PORT_TYPE_KR4_100G,
  2463. FW_PORT_TYPE_CR4_QSFP,
  2464. FW_PORT_TYPE_CR_QSFP,
  2465. FW_PORT_TYPE_CR2_QSFP,
  2466. FW_PORT_TYPE_SFP28,
  2467. FW_PORT_TYPE_KR_SFP28,
  2468. FW_PORT_TYPE_KR_XLAUI,
  2469. FW_PORT_TYPE_NONE = FW_PORT_CMD_PTYPE_M
  2470. };
  2471. enum fw_port_module_type {
  2472. FW_PORT_MOD_TYPE_NA,
  2473. FW_PORT_MOD_TYPE_LR,
  2474. FW_PORT_MOD_TYPE_SR,
  2475. FW_PORT_MOD_TYPE_ER,
  2476. FW_PORT_MOD_TYPE_TWINAX_PASSIVE,
  2477. FW_PORT_MOD_TYPE_TWINAX_ACTIVE,
  2478. FW_PORT_MOD_TYPE_LRM,
  2479. FW_PORT_MOD_TYPE_ERROR = FW_PORT_CMD_MODTYPE_M - 3,
  2480. FW_PORT_MOD_TYPE_UNKNOWN = FW_PORT_CMD_MODTYPE_M - 2,
  2481. FW_PORT_MOD_TYPE_NOTSUPPORTED = FW_PORT_CMD_MODTYPE_M - 1,
  2482. FW_PORT_MOD_TYPE_NONE = FW_PORT_CMD_MODTYPE_M
  2483. };
  2484. enum fw_port_mod_sub_type {
  2485. FW_PORT_MOD_SUB_TYPE_NA,
  2486. FW_PORT_MOD_SUB_TYPE_MV88E114X = 0x1,
  2487. FW_PORT_MOD_SUB_TYPE_TN8022 = 0x2,
  2488. FW_PORT_MOD_SUB_TYPE_AQ1202 = 0x3,
  2489. FW_PORT_MOD_SUB_TYPE_88x3120 = 0x4,
  2490. FW_PORT_MOD_SUB_TYPE_BCM84834 = 0x5,
  2491. FW_PORT_MOD_SUB_TYPE_BT_VSC8634 = 0x8,
  2492. /* The following will never been in the VPD. They are TWINAX cable
  2493. * lengths decoded from SFP+ module i2c PROMs. These should
  2494. * almost certainly go somewhere else ...
  2495. */
  2496. FW_PORT_MOD_SUB_TYPE_TWINAX_1 = 0x9,
  2497. FW_PORT_MOD_SUB_TYPE_TWINAX_3 = 0xA,
  2498. FW_PORT_MOD_SUB_TYPE_TWINAX_5 = 0xB,
  2499. FW_PORT_MOD_SUB_TYPE_TWINAX_7 = 0xC,
  2500. };
  2501. enum fw_port_stats_tx_index {
  2502. FW_STAT_TX_PORT_BYTES_IX = 0,
  2503. FW_STAT_TX_PORT_FRAMES_IX,
  2504. FW_STAT_TX_PORT_BCAST_IX,
  2505. FW_STAT_TX_PORT_MCAST_IX,
  2506. FW_STAT_TX_PORT_UCAST_IX,
  2507. FW_STAT_TX_PORT_ERROR_IX,
  2508. FW_STAT_TX_PORT_64B_IX,
  2509. FW_STAT_TX_PORT_65B_127B_IX,
  2510. FW_STAT_TX_PORT_128B_255B_IX,
  2511. FW_STAT_TX_PORT_256B_511B_IX,
  2512. FW_STAT_TX_PORT_512B_1023B_IX,
  2513. FW_STAT_TX_PORT_1024B_1518B_IX,
  2514. FW_STAT_TX_PORT_1519B_MAX_IX,
  2515. FW_STAT_TX_PORT_DROP_IX,
  2516. FW_STAT_TX_PORT_PAUSE_IX,
  2517. FW_STAT_TX_PORT_PPP0_IX,
  2518. FW_STAT_TX_PORT_PPP1_IX,
  2519. FW_STAT_TX_PORT_PPP2_IX,
  2520. FW_STAT_TX_PORT_PPP3_IX,
  2521. FW_STAT_TX_PORT_PPP4_IX,
  2522. FW_STAT_TX_PORT_PPP5_IX,
  2523. FW_STAT_TX_PORT_PPP6_IX,
  2524. FW_STAT_TX_PORT_PPP7_IX,
  2525. FW_NUM_PORT_TX_STATS
  2526. };
  2527. enum fw_port_stat_rx_index {
  2528. FW_STAT_RX_PORT_BYTES_IX = 0,
  2529. FW_STAT_RX_PORT_FRAMES_IX,
  2530. FW_STAT_RX_PORT_BCAST_IX,
  2531. FW_STAT_RX_PORT_MCAST_IX,
  2532. FW_STAT_RX_PORT_UCAST_IX,
  2533. FW_STAT_RX_PORT_MTU_ERROR_IX,
  2534. FW_STAT_RX_PORT_MTU_CRC_ERROR_IX,
  2535. FW_STAT_RX_PORT_CRC_ERROR_IX,
  2536. FW_STAT_RX_PORT_LEN_ERROR_IX,
  2537. FW_STAT_RX_PORT_SYM_ERROR_IX,
  2538. FW_STAT_RX_PORT_64B_IX,
  2539. FW_STAT_RX_PORT_65B_127B_IX,
  2540. FW_STAT_RX_PORT_128B_255B_IX,
  2541. FW_STAT_RX_PORT_256B_511B_IX,
  2542. FW_STAT_RX_PORT_512B_1023B_IX,
  2543. FW_STAT_RX_PORT_1024B_1518B_IX,
  2544. FW_STAT_RX_PORT_1519B_MAX_IX,
  2545. FW_STAT_RX_PORT_PAUSE_IX,
  2546. FW_STAT_RX_PORT_PPP0_IX,
  2547. FW_STAT_RX_PORT_PPP1_IX,
  2548. FW_STAT_RX_PORT_PPP2_IX,
  2549. FW_STAT_RX_PORT_PPP3_IX,
  2550. FW_STAT_RX_PORT_PPP4_IX,
  2551. FW_STAT_RX_PORT_PPP5_IX,
  2552. FW_STAT_RX_PORT_PPP6_IX,
  2553. FW_STAT_RX_PORT_PPP7_IX,
  2554. FW_STAT_RX_PORT_LESS_64B_IX,
  2555. FW_STAT_RX_PORT_MAC_ERROR_IX,
  2556. FW_NUM_PORT_RX_STATS
  2557. };
  2558. /* port stats */
  2559. #define FW_NUM_PORT_STATS (FW_NUM_PORT_TX_STATS + FW_NUM_PORT_RX_STATS)
  2560. struct fw_port_stats_cmd {
  2561. __be32 op_to_portid;
  2562. __be32 retval_len16;
  2563. union fw_port_stats {
  2564. struct fw_port_stats_ctl {
  2565. u8 nstats_bg_bm;
  2566. u8 tx_ix;
  2567. __be16 r6;
  2568. __be32 r7;
  2569. __be64 stat0;
  2570. __be64 stat1;
  2571. __be64 stat2;
  2572. __be64 stat3;
  2573. __be64 stat4;
  2574. __be64 stat5;
  2575. } ctl;
  2576. struct fw_port_stats_all {
  2577. __be64 tx_bytes;
  2578. __be64 tx_frames;
  2579. __be64 tx_bcast;
  2580. __be64 tx_mcast;
  2581. __be64 tx_ucast;
  2582. __be64 tx_error;
  2583. __be64 tx_64b;
  2584. __be64 tx_65b_127b;
  2585. __be64 tx_128b_255b;
  2586. __be64 tx_256b_511b;
  2587. __be64 tx_512b_1023b;
  2588. __be64 tx_1024b_1518b;
  2589. __be64 tx_1519b_max;
  2590. __be64 tx_drop;
  2591. __be64 tx_pause;
  2592. __be64 tx_ppp0;
  2593. __be64 tx_ppp1;
  2594. __be64 tx_ppp2;
  2595. __be64 tx_ppp3;
  2596. __be64 tx_ppp4;
  2597. __be64 tx_ppp5;
  2598. __be64 tx_ppp6;
  2599. __be64 tx_ppp7;
  2600. __be64 rx_bytes;
  2601. __be64 rx_frames;
  2602. __be64 rx_bcast;
  2603. __be64 rx_mcast;
  2604. __be64 rx_ucast;
  2605. __be64 rx_mtu_error;
  2606. __be64 rx_mtu_crc_error;
  2607. __be64 rx_crc_error;
  2608. __be64 rx_len_error;
  2609. __be64 rx_sym_error;
  2610. __be64 rx_64b;
  2611. __be64 rx_65b_127b;
  2612. __be64 rx_128b_255b;
  2613. __be64 rx_256b_511b;
  2614. __be64 rx_512b_1023b;
  2615. __be64 rx_1024b_1518b;
  2616. __be64 rx_1519b_max;
  2617. __be64 rx_pause;
  2618. __be64 rx_ppp0;
  2619. __be64 rx_ppp1;
  2620. __be64 rx_ppp2;
  2621. __be64 rx_ppp3;
  2622. __be64 rx_ppp4;
  2623. __be64 rx_ppp5;
  2624. __be64 rx_ppp6;
  2625. __be64 rx_ppp7;
  2626. __be64 rx_less_64b;
  2627. __be64 rx_bg_drop;
  2628. __be64 rx_bg_trunc;
  2629. } all;
  2630. } u;
  2631. };
  2632. /* port loopback stats */
  2633. #define FW_NUM_LB_STATS 16
  2634. enum fw_port_lb_stats_index {
  2635. FW_STAT_LB_PORT_BYTES_IX,
  2636. FW_STAT_LB_PORT_FRAMES_IX,
  2637. FW_STAT_LB_PORT_BCAST_IX,
  2638. FW_STAT_LB_PORT_MCAST_IX,
  2639. FW_STAT_LB_PORT_UCAST_IX,
  2640. FW_STAT_LB_PORT_ERROR_IX,
  2641. FW_STAT_LB_PORT_64B_IX,
  2642. FW_STAT_LB_PORT_65B_127B_IX,
  2643. FW_STAT_LB_PORT_128B_255B_IX,
  2644. FW_STAT_LB_PORT_256B_511B_IX,
  2645. FW_STAT_LB_PORT_512B_1023B_IX,
  2646. FW_STAT_LB_PORT_1024B_1518B_IX,
  2647. FW_STAT_LB_PORT_1519B_MAX_IX,
  2648. FW_STAT_LB_PORT_DROP_FRAMES_IX
  2649. };
  2650. struct fw_port_lb_stats_cmd {
  2651. __be32 op_to_lbport;
  2652. __be32 retval_len16;
  2653. union fw_port_lb_stats {
  2654. struct fw_port_lb_stats_ctl {
  2655. u8 nstats_bg_bm;
  2656. u8 ix_pkd;
  2657. __be16 r6;
  2658. __be32 r7;
  2659. __be64 stat0;
  2660. __be64 stat1;
  2661. __be64 stat2;
  2662. __be64 stat3;
  2663. __be64 stat4;
  2664. __be64 stat5;
  2665. } ctl;
  2666. struct fw_port_lb_stats_all {
  2667. __be64 tx_bytes;
  2668. __be64 tx_frames;
  2669. __be64 tx_bcast;
  2670. __be64 tx_mcast;
  2671. __be64 tx_ucast;
  2672. __be64 tx_error;
  2673. __be64 tx_64b;
  2674. __be64 tx_65b_127b;
  2675. __be64 tx_128b_255b;
  2676. __be64 tx_256b_511b;
  2677. __be64 tx_512b_1023b;
  2678. __be64 tx_1024b_1518b;
  2679. __be64 tx_1519b_max;
  2680. __be64 rx_lb_drop;
  2681. __be64 rx_lb_trunc;
  2682. } all;
  2683. } u;
  2684. };
  2685. enum fw_ptp_subop {
  2686. /* none */
  2687. FW_PTP_SC_INIT_TIMER = 0x00,
  2688. FW_PTP_SC_TX_TYPE = 0x01,
  2689. /* init */
  2690. FW_PTP_SC_RXTIME_STAMP = 0x08,
  2691. FW_PTP_SC_RDRX_TYPE = 0x09,
  2692. /* ts */
  2693. FW_PTP_SC_ADJ_FREQ = 0x10,
  2694. FW_PTP_SC_ADJ_TIME = 0x11,
  2695. FW_PTP_SC_ADJ_FTIME = 0x12,
  2696. FW_PTP_SC_WALL_CLOCK = 0x13,
  2697. FW_PTP_SC_GET_TIME = 0x14,
  2698. FW_PTP_SC_SET_TIME = 0x15,
  2699. };
  2700. struct fw_ptp_cmd {
  2701. __be32 op_to_portid;
  2702. __be32 retval_len16;
  2703. union fw_ptp {
  2704. struct fw_ptp_sc {
  2705. __u8 sc;
  2706. __u8 r3[7];
  2707. } scmd;
  2708. struct fw_ptp_init {
  2709. __u8 sc;
  2710. __u8 txchan;
  2711. __be16 absid;
  2712. __be16 mode;
  2713. __be16 r3;
  2714. } init;
  2715. struct fw_ptp_ts {
  2716. __u8 sc;
  2717. __u8 sign;
  2718. __be16 r3;
  2719. __be32 ppb;
  2720. __be64 tm;
  2721. } ts;
  2722. } u;
  2723. __be64 r3;
  2724. };
  2725. #define FW_PTP_CMD_PORTID_S 0
  2726. #define FW_PTP_CMD_PORTID_M 0xf
  2727. #define FW_PTP_CMD_PORTID_V(x) ((x) << FW_PTP_CMD_PORTID_S)
  2728. #define FW_PTP_CMD_PORTID_G(x) \
  2729. (((x) >> FW_PTP_CMD_PORTID_S) & FW_PTP_CMD_PORTID_M)
  2730. struct fw_rss_ind_tbl_cmd {
  2731. __be32 op_to_viid;
  2732. __be32 retval_len16;
  2733. __be16 niqid;
  2734. __be16 startidx;
  2735. __be32 r3;
  2736. __be32 iq0_to_iq2;
  2737. __be32 iq3_to_iq5;
  2738. __be32 iq6_to_iq8;
  2739. __be32 iq9_to_iq11;
  2740. __be32 iq12_to_iq14;
  2741. __be32 iq15_to_iq17;
  2742. __be32 iq18_to_iq20;
  2743. __be32 iq21_to_iq23;
  2744. __be32 iq24_to_iq26;
  2745. __be32 iq27_to_iq29;
  2746. __be32 iq30_iq31;
  2747. __be32 r15_lo;
  2748. };
  2749. #define FW_RSS_IND_TBL_CMD_VIID_S 0
  2750. #define FW_RSS_IND_TBL_CMD_VIID_V(x) ((x) << FW_RSS_IND_TBL_CMD_VIID_S)
  2751. #define FW_RSS_IND_TBL_CMD_IQ0_S 20
  2752. #define FW_RSS_IND_TBL_CMD_IQ0_V(x) ((x) << FW_RSS_IND_TBL_CMD_IQ0_S)
  2753. #define FW_RSS_IND_TBL_CMD_IQ1_S 10
  2754. #define FW_RSS_IND_TBL_CMD_IQ1_V(x) ((x) << FW_RSS_IND_TBL_CMD_IQ1_S)
  2755. #define FW_RSS_IND_TBL_CMD_IQ2_S 0
  2756. #define FW_RSS_IND_TBL_CMD_IQ2_V(x) ((x) << FW_RSS_IND_TBL_CMD_IQ2_S)
  2757. struct fw_rss_glb_config_cmd {
  2758. __be32 op_to_write;
  2759. __be32 retval_len16;
  2760. union fw_rss_glb_config {
  2761. struct fw_rss_glb_config_manual {
  2762. __be32 mode_pkd;
  2763. __be32 r3;
  2764. __be64 r4;
  2765. __be64 r5;
  2766. } manual;
  2767. struct fw_rss_glb_config_basicvirtual {
  2768. __be32 mode_pkd;
  2769. __be32 synmapen_to_hashtoeplitz;
  2770. __be64 r8;
  2771. __be64 r9;
  2772. } basicvirtual;
  2773. } u;
  2774. };
  2775. #define FW_RSS_GLB_CONFIG_CMD_MODE_S 28
  2776. #define FW_RSS_GLB_CONFIG_CMD_MODE_M 0xf
  2777. #define FW_RSS_GLB_CONFIG_CMD_MODE_V(x) ((x) << FW_RSS_GLB_CONFIG_CMD_MODE_S)
  2778. #define FW_RSS_GLB_CONFIG_CMD_MODE_G(x) \
  2779. (((x) >> FW_RSS_GLB_CONFIG_CMD_MODE_S) & FW_RSS_GLB_CONFIG_CMD_MODE_M)
  2780. #define FW_RSS_GLB_CONFIG_CMD_MODE_MANUAL 0
  2781. #define FW_RSS_GLB_CONFIG_CMD_MODE_BASICVIRTUAL 1
  2782. #define FW_RSS_GLB_CONFIG_CMD_SYNMAPEN_S 8
  2783. #define FW_RSS_GLB_CONFIG_CMD_SYNMAPEN_V(x) \
  2784. ((x) << FW_RSS_GLB_CONFIG_CMD_SYNMAPEN_S)
  2785. #define FW_RSS_GLB_CONFIG_CMD_SYNMAPEN_F \
  2786. FW_RSS_GLB_CONFIG_CMD_SYNMAPEN_V(1U)
  2787. #define FW_RSS_GLB_CONFIG_CMD_SYN4TUPENIPV6_S 7
  2788. #define FW_RSS_GLB_CONFIG_CMD_SYN4TUPENIPV6_V(x) \
  2789. ((x) << FW_RSS_GLB_CONFIG_CMD_SYN4TUPENIPV6_S)
  2790. #define FW_RSS_GLB_CONFIG_CMD_SYN4TUPENIPV6_F \
  2791. FW_RSS_GLB_CONFIG_CMD_SYN4TUPENIPV6_V(1U)
  2792. #define FW_RSS_GLB_CONFIG_CMD_SYN2TUPENIPV6_S 6
  2793. #define FW_RSS_GLB_CONFIG_CMD_SYN2TUPENIPV6_V(x) \
  2794. ((x) << FW_RSS_GLB_CONFIG_CMD_SYN2TUPENIPV6_S)
  2795. #define FW_RSS_GLB_CONFIG_CMD_SYN2TUPENIPV6_F \
  2796. FW_RSS_GLB_CONFIG_CMD_SYN2TUPENIPV6_V(1U)
  2797. #define FW_RSS_GLB_CONFIG_CMD_SYN4TUPENIPV4_S 5
  2798. #define FW_RSS_GLB_CONFIG_CMD_SYN4TUPENIPV4_V(x) \
  2799. ((x) << FW_RSS_GLB_CONFIG_CMD_SYN4TUPENIPV4_S)
  2800. #define FW_RSS_GLB_CONFIG_CMD_SYN4TUPENIPV4_F \
  2801. FW_RSS_GLB_CONFIG_CMD_SYN4TUPENIPV4_V(1U)
  2802. #define FW_RSS_GLB_CONFIG_CMD_SYN2TUPENIPV4_S 4
  2803. #define FW_RSS_GLB_CONFIG_CMD_SYN2TUPENIPV4_V(x) \
  2804. ((x) << FW_RSS_GLB_CONFIG_CMD_SYN2TUPENIPV4_S)
  2805. #define FW_RSS_GLB_CONFIG_CMD_SYN2TUPENIPV4_F \
  2806. FW_RSS_GLB_CONFIG_CMD_SYN2TUPENIPV4_V(1U)
  2807. #define FW_RSS_GLB_CONFIG_CMD_OFDMAPEN_S 3
  2808. #define FW_RSS_GLB_CONFIG_CMD_OFDMAPEN_V(x) \
  2809. ((x) << FW_RSS_GLB_CONFIG_CMD_OFDMAPEN_S)
  2810. #define FW_RSS_GLB_CONFIG_CMD_OFDMAPEN_F \
  2811. FW_RSS_GLB_CONFIG_CMD_OFDMAPEN_V(1U)
  2812. #define FW_RSS_GLB_CONFIG_CMD_TNLMAPEN_S 2
  2813. #define FW_RSS_GLB_CONFIG_CMD_TNLMAPEN_V(x) \
  2814. ((x) << FW_RSS_GLB_CONFIG_CMD_TNLMAPEN_S)
  2815. #define FW_RSS_GLB_CONFIG_CMD_TNLMAPEN_F \
  2816. FW_RSS_GLB_CONFIG_CMD_TNLMAPEN_V(1U)
  2817. #define FW_RSS_GLB_CONFIG_CMD_TNLALLLKP_S 1
  2818. #define FW_RSS_GLB_CONFIG_CMD_TNLALLLKP_V(x) \
  2819. ((x) << FW_RSS_GLB_CONFIG_CMD_TNLALLLKP_S)
  2820. #define FW_RSS_GLB_CONFIG_CMD_TNLALLLKP_F \
  2821. FW_RSS_GLB_CONFIG_CMD_TNLALLLKP_V(1U)
  2822. #define FW_RSS_GLB_CONFIG_CMD_HASHTOEPLITZ_S 0
  2823. #define FW_RSS_GLB_CONFIG_CMD_HASHTOEPLITZ_V(x) \
  2824. ((x) << FW_RSS_GLB_CONFIG_CMD_HASHTOEPLITZ_S)
  2825. #define FW_RSS_GLB_CONFIG_CMD_HASHTOEPLITZ_F \
  2826. FW_RSS_GLB_CONFIG_CMD_HASHTOEPLITZ_V(1U)
  2827. struct fw_rss_vi_config_cmd {
  2828. __be32 op_to_viid;
  2829. #define FW_RSS_VI_CONFIG_CMD_VIID(x) ((x) << 0)
  2830. __be32 retval_len16;
  2831. union fw_rss_vi_config {
  2832. struct fw_rss_vi_config_manual {
  2833. __be64 r3;
  2834. __be64 r4;
  2835. __be64 r5;
  2836. } manual;
  2837. struct fw_rss_vi_config_basicvirtual {
  2838. __be32 r6;
  2839. __be32 defaultq_to_udpen;
  2840. __be64 r9;
  2841. __be64 r10;
  2842. } basicvirtual;
  2843. } u;
  2844. };
  2845. #define FW_RSS_VI_CONFIG_CMD_VIID_S 0
  2846. #define FW_RSS_VI_CONFIG_CMD_VIID_V(x) ((x) << FW_RSS_VI_CONFIG_CMD_VIID_S)
  2847. #define FW_RSS_VI_CONFIG_CMD_DEFAULTQ_S 16
  2848. #define FW_RSS_VI_CONFIG_CMD_DEFAULTQ_M 0x3ff
  2849. #define FW_RSS_VI_CONFIG_CMD_DEFAULTQ_V(x) \
  2850. ((x) << FW_RSS_VI_CONFIG_CMD_DEFAULTQ_S)
  2851. #define FW_RSS_VI_CONFIG_CMD_DEFAULTQ_G(x) \
  2852. (((x) >> FW_RSS_VI_CONFIG_CMD_DEFAULTQ_S) & \
  2853. FW_RSS_VI_CONFIG_CMD_DEFAULTQ_M)
  2854. #define FW_RSS_VI_CONFIG_CMD_IP6FOURTUPEN_S 4
  2855. #define FW_RSS_VI_CONFIG_CMD_IP6FOURTUPEN_V(x) \
  2856. ((x) << FW_RSS_VI_CONFIG_CMD_IP6FOURTUPEN_S)
  2857. #define FW_RSS_VI_CONFIG_CMD_IP6FOURTUPEN_F \
  2858. FW_RSS_VI_CONFIG_CMD_IP6FOURTUPEN_V(1U)
  2859. #define FW_RSS_VI_CONFIG_CMD_IP6TWOTUPEN_S 3
  2860. #define FW_RSS_VI_CONFIG_CMD_IP6TWOTUPEN_V(x) \
  2861. ((x) << FW_RSS_VI_CONFIG_CMD_IP6TWOTUPEN_S)
  2862. #define FW_RSS_VI_CONFIG_CMD_IP6TWOTUPEN_F \
  2863. FW_RSS_VI_CONFIG_CMD_IP6TWOTUPEN_V(1U)
  2864. #define FW_RSS_VI_CONFIG_CMD_IP4FOURTUPEN_S 2
  2865. #define FW_RSS_VI_CONFIG_CMD_IP4FOURTUPEN_V(x) \
  2866. ((x) << FW_RSS_VI_CONFIG_CMD_IP4FOURTUPEN_S)
  2867. #define FW_RSS_VI_CONFIG_CMD_IP4FOURTUPEN_F \
  2868. FW_RSS_VI_CONFIG_CMD_IP4FOURTUPEN_V(1U)
  2869. #define FW_RSS_VI_CONFIG_CMD_IP4TWOTUPEN_S 1
  2870. #define FW_RSS_VI_CONFIG_CMD_IP4TWOTUPEN_V(x) \
  2871. ((x) << FW_RSS_VI_CONFIG_CMD_IP4TWOTUPEN_S)
  2872. #define FW_RSS_VI_CONFIG_CMD_IP4TWOTUPEN_F \
  2873. FW_RSS_VI_CONFIG_CMD_IP4TWOTUPEN_V(1U)
  2874. #define FW_RSS_VI_CONFIG_CMD_UDPEN_S 0
  2875. #define FW_RSS_VI_CONFIG_CMD_UDPEN_V(x) ((x) << FW_RSS_VI_CONFIG_CMD_UDPEN_S)
  2876. #define FW_RSS_VI_CONFIG_CMD_UDPEN_F FW_RSS_VI_CONFIG_CMD_UDPEN_V(1U)
  2877. enum fw_sched_sc {
  2878. FW_SCHED_SC_PARAMS = 1,
  2879. };
  2880. struct fw_sched_cmd {
  2881. __be32 op_to_write;
  2882. __be32 retval_len16;
  2883. union fw_sched {
  2884. struct fw_sched_config {
  2885. __u8 sc;
  2886. __u8 type;
  2887. __u8 minmaxen;
  2888. __u8 r3[5];
  2889. __u8 nclasses[4];
  2890. __be32 r4;
  2891. } config;
  2892. struct fw_sched_params {
  2893. __u8 sc;
  2894. __u8 type;
  2895. __u8 level;
  2896. __u8 mode;
  2897. __u8 unit;
  2898. __u8 rate;
  2899. __u8 ch;
  2900. __u8 cl;
  2901. __be32 min;
  2902. __be32 max;
  2903. __be16 weight;
  2904. __be16 pktsize;
  2905. __be16 burstsize;
  2906. __be16 r4;
  2907. } params;
  2908. } u;
  2909. };
  2910. struct fw_clip_cmd {
  2911. __be32 op_to_write;
  2912. __be32 alloc_to_len16;
  2913. __be64 ip_hi;
  2914. __be64 ip_lo;
  2915. __be32 r4[2];
  2916. };
  2917. #define FW_CLIP_CMD_ALLOC_S 31
  2918. #define FW_CLIP_CMD_ALLOC_V(x) ((x) << FW_CLIP_CMD_ALLOC_S)
  2919. #define FW_CLIP_CMD_ALLOC_F FW_CLIP_CMD_ALLOC_V(1U)
  2920. #define FW_CLIP_CMD_FREE_S 30
  2921. #define FW_CLIP_CMD_FREE_V(x) ((x) << FW_CLIP_CMD_FREE_S)
  2922. #define FW_CLIP_CMD_FREE_F FW_CLIP_CMD_FREE_V(1U)
  2923. enum fw_error_type {
  2924. FW_ERROR_TYPE_EXCEPTION = 0x0,
  2925. FW_ERROR_TYPE_HWMODULE = 0x1,
  2926. FW_ERROR_TYPE_WR = 0x2,
  2927. FW_ERROR_TYPE_ACL = 0x3,
  2928. };
  2929. struct fw_error_cmd {
  2930. __be32 op_to_type;
  2931. __be32 len16_pkd;
  2932. union fw_error {
  2933. struct fw_error_exception {
  2934. __be32 info[6];
  2935. } exception;
  2936. struct fw_error_hwmodule {
  2937. __be32 regaddr;
  2938. __be32 regval;
  2939. } hwmodule;
  2940. struct fw_error_wr {
  2941. __be16 cidx;
  2942. __be16 pfn_vfn;
  2943. __be32 eqid;
  2944. u8 wrhdr[16];
  2945. } wr;
  2946. struct fw_error_acl {
  2947. __be16 cidx;
  2948. __be16 pfn_vfn;
  2949. __be32 eqid;
  2950. __be16 mv_pkd;
  2951. u8 val[6];
  2952. __be64 r4;
  2953. } acl;
  2954. } u;
  2955. };
  2956. struct fw_debug_cmd {
  2957. __be32 op_type;
  2958. __be32 len16_pkd;
  2959. union fw_debug {
  2960. struct fw_debug_assert {
  2961. __be32 fcid;
  2962. __be32 line;
  2963. __be32 x;
  2964. __be32 y;
  2965. u8 filename_0_7[8];
  2966. u8 filename_8_15[8];
  2967. __be64 r3;
  2968. } assert;
  2969. struct fw_debug_prt {
  2970. __be16 dprtstridx;
  2971. __be16 r3[3];
  2972. __be32 dprtstrparam0;
  2973. __be32 dprtstrparam1;
  2974. __be32 dprtstrparam2;
  2975. __be32 dprtstrparam3;
  2976. } prt;
  2977. } u;
  2978. };
  2979. #define FW_DEBUG_CMD_TYPE_S 0
  2980. #define FW_DEBUG_CMD_TYPE_M 0xff
  2981. #define FW_DEBUG_CMD_TYPE_G(x) \
  2982. (((x) >> FW_DEBUG_CMD_TYPE_S) & FW_DEBUG_CMD_TYPE_M)
  2983. struct fw_hma_cmd {
  2984. __be32 op_pkd;
  2985. __be32 retval_len16;
  2986. __be32 mode_to_pcie_params;
  2987. __be32 naddr_size;
  2988. __be32 addr_size_pkd;
  2989. __be32 r6;
  2990. __be64 phy_address[5];
  2991. };
  2992. #define FW_HMA_CMD_MODE_S 31
  2993. #define FW_HMA_CMD_MODE_M 0x1
  2994. #define FW_HMA_CMD_MODE_V(x) ((x) << FW_HMA_CMD_MODE_S)
  2995. #define FW_HMA_CMD_MODE_G(x) \
  2996. (((x) >> FW_HMA_CMD_MODE_S) & FW_HMA_CMD_MODE_M)
  2997. #define FW_HMA_CMD_MODE_F FW_HMA_CMD_MODE_V(1U)
  2998. #define FW_HMA_CMD_SOC_S 30
  2999. #define FW_HMA_CMD_SOC_M 0x1
  3000. #define FW_HMA_CMD_SOC_V(x) ((x) << FW_HMA_CMD_SOC_S)
  3001. #define FW_HMA_CMD_SOC_G(x) (((x) >> FW_HMA_CMD_SOC_S) & FW_HMA_CMD_SOC_M)
  3002. #define FW_HMA_CMD_SOC_F FW_HMA_CMD_SOC_V(1U)
  3003. #define FW_HMA_CMD_EOC_S 29
  3004. #define FW_HMA_CMD_EOC_M 0x1
  3005. #define FW_HMA_CMD_EOC_V(x) ((x) << FW_HMA_CMD_EOC_S)
  3006. #define FW_HMA_CMD_EOC_G(x) (((x) >> FW_HMA_CMD_EOC_S) & FW_HMA_CMD_EOC_M)
  3007. #define FW_HMA_CMD_EOC_F FW_HMA_CMD_EOC_V(1U)
  3008. #define FW_HMA_CMD_PCIE_PARAMS_S 0
  3009. #define FW_HMA_CMD_PCIE_PARAMS_M 0x7ffffff
  3010. #define FW_HMA_CMD_PCIE_PARAMS_V(x) ((x) << FW_HMA_CMD_PCIE_PARAMS_S)
  3011. #define FW_HMA_CMD_PCIE_PARAMS_G(x) \
  3012. (((x) >> FW_HMA_CMD_PCIE_PARAMS_S) & FW_HMA_CMD_PCIE_PARAMS_M)
  3013. #define FW_HMA_CMD_NADDR_S 12
  3014. #define FW_HMA_CMD_NADDR_M 0x3f
  3015. #define FW_HMA_CMD_NADDR_V(x) ((x) << FW_HMA_CMD_NADDR_S)
  3016. #define FW_HMA_CMD_NADDR_G(x) \
  3017. (((x) >> FW_HMA_CMD_NADDR_S) & FW_HMA_CMD_NADDR_M)
  3018. #define FW_HMA_CMD_SIZE_S 0
  3019. #define FW_HMA_CMD_SIZE_M 0xfff
  3020. #define FW_HMA_CMD_SIZE_V(x) ((x) << FW_HMA_CMD_SIZE_S)
  3021. #define FW_HMA_CMD_SIZE_G(x) \
  3022. (((x) >> FW_HMA_CMD_SIZE_S) & FW_HMA_CMD_SIZE_M)
  3023. #define FW_HMA_CMD_ADDR_SIZE_S 11
  3024. #define FW_HMA_CMD_ADDR_SIZE_M 0x1fffff
  3025. #define FW_HMA_CMD_ADDR_SIZE_V(x) ((x) << FW_HMA_CMD_ADDR_SIZE_S)
  3026. #define FW_HMA_CMD_ADDR_SIZE_G(x) \
  3027. (((x) >> FW_HMA_CMD_ADDR_SIZE_S) & FW_HMA_CMD_ADDR_SIZE_M)
  3028. enum pcie_fw_eval {
  3029. PCIE_FW_EVAL_CRASH = 0,
  3030. };
  3031. #define PCIE_FW_ERR_S 31
  3032. #define PCIE_FW_ERR_V(x) ((x) << PCIE_FW_ERR_S)
  3033. #define PCIE_FW_ERR_F PCIE_FW_ERR_V(1U)
  3034. #define PCIE_FW_INIT_S 30
  3035. #define PCIE_FW_INIT_V(x) ((x) << PCIE_FW_INIT_S)
  3036. #define PCIE_FW_INIT_F PCIE_FW_INIT_V(1U)
  3037. #define PCIE_FW_HALT_S 29
  3038. #define PCIE_FW_HALT_V(x) ((x) << PCIE_FW_HALT_S)
  3039. #define PCIE_FW_HALT_F PCIE_FW_HALT_V(1U)
  3040. #define PCIE_FW_EVAL_S 24
  3041. #define PCIE_FW_EVAL_M 0x7
  3042. #define PCIE_FW_EVAL_G(x) (((x) >> PCIE_FW_EVAL_S) & PCIE_FW_EVAL_M)
  3043. #define PCIE_FW_MASTER_VLD_S 15
  3044. #define PCIE_FW_MASTER_VLD_V(x) ((x) << PCIE_FW_MASTER_VLD_S)
  3045. #define PCIE_FW_MASTER_VLD_F PCIE_FW_MASTER_VLD_V(1U)
  3046. #define PCIE_FW_MASTER_S 12
  3047. #define PCIE_FW_MASTER_M 0x7
  3048. #define PCIE_FW_MASTER_V(x) ((x) << PCIE_FW_MASTER_S)
  3049. #define PCIE_FW_MASTER_G(x) (((x) >> PCIE_FW_MASTER_S) & PCIE_FW_MASTER_M)
  3050. struct fw_hdr {
  3051. u8 ver;
  3052. u8 chip; /* terminator chip type */
  3053. __be16 len512; /* bin length in units of 512-bytes */
  3054. __be32 fw_ver; /* firmware version */
  3055. __be32 tp_microcode_ver;
  3056. u8 intfver_nic;
  3057. u8 intfver_vnic;
  3058. u8 intfver_ofld;
  3059. u8 intfver_ri;
  3060. u8 intfver_iscsipdu;
  3061. u8 intfver_iscsi;
  3062. u8 intfver_fcoepdu;
  3063. u8 intfver_fcoe;
  3064. __u32 reserved2;
  3065. __u32 reserved3;
  3066. __u32 reserved4;
  3067. __be32 flags;
  3068. __be32 reserved6[23];
  3069. };
  3070. enum fw_hdr_chip {
  3071. FW_HDR_CHIP_T4,
  3072. FW_HDR_CHIP_T5,
  3073. FW_HDR_CHIP_T6
  3074. };
  3075. #define FW_HDR_FW_VER_MAJOR_S 24
  3076. #define FW_HDR_FW_VER_MAJOR_M 0xff
  3077. #define FW_HDR_FW_VER_MAJOR_V(x) \
  3078. ((x) << FW_HDR_FW_VER_MAJOR_S)
  3079. #define FW_HDR_FW_VER_MAJOR_G(x) \
  3080. (((x) >> FW_HDR_FW_VER_MAJOR_S) & FW_HDR_FW_VER_MAJOR_M)
  3081. #define FW_HDR_FW_VER_MINOR_S 16
  3082. #define FW_HDR_FW_VER_MINOR_M 0xff
  3083. #define FW_HDR_FW_VER_MINOR_V(x) \
  3084. ((x) << FW_HDR_FW_VER_MINOR_S)
  3085. #define FW_HDR_FW_VER_MINOR_G(x) \
  3086. (((x) >> FW_HDR_FW_VER_MINOR_S) & FW_HDR_FW_VER_MINOR_M)
  3087. #define FW_HDR_FW_VER_MICRO_S 8
  3088. #define FW_HDR_FW_VER_MICRO_M 0xff
  3089. #define FW_HDR_FW_VER_MICRO_V(x) \
  3090. ((x) << FW_HDR_FW_VER_MICRO_S)
  3091. #define FW_HDR_FW_VER_MICRO_G(x) \
  3092. (((x) >> FW_HDR_FW_VER_MICRO_S) & FW_HDR_FW_VER_MICRO_M)
  3093. #define FW_HDR_FW_VER_BUILD_S 0
  3094. #define FW_HDR_FW_VER_BUILD_M 0xff
  3095. #define FW_HDR_FW_VER_BUILD_V(x) \
  3096. ((x) << FW_HDR_FW_VER_BUILD_S)
  3097. #define FW_HDR_FW_VER_BUILD_G(x) \
  3098. (((x) >> FW_HDR_FW_VER_BUILD_S) & FW_HDR_FW_VER_BUILD_M)
  3099. enum fw_hdr_intfver {
  3100. FW_HDR_INTFVER_NIC = 0x00,
  3101. FW_HDR_INTFVER_VNIC = 0x00,
  3102. FW_HDR_INTFVER_OFLD = 0x00,
  3103. FW_HDR_INTFVER_RI = 0x00,
  3104. FW_HDR_INTFVER_ISCSIPDU = 0x00,
  3105. FW_HDR_INTFVER_ISCSI = 0x00,
  3106. FW_HDR_INTFVER_FCOEPDU = 0x00,
  3107. FW_HDR_INTFVER_FCOE = 0x00,
  3108. };
  3109. enum fw_hdr_flags {
  3110. FW_HDR_FLAGS_RESET_HALT = 0x00000001,
  3111. };
  3112. /* length of the formatting string */
  3113. #define FW_DEVLOG_FMT_LEN 192
  3114. /* maximum number of the formatting string parameters */
  3115. #define FW_DEVLOG_FMT_PARAMS_NUM 8
  3116. /* priority levels */
  3117. enum fw_devlog_level {
  3118. FW_DEVLOG_LEVEL_EMERG = 0x0,
  3119. FW_DEVLOG_LEVEL_CRIT = 0x1,
  3120. FW_DEVLOG_LEVEL_ERR = 0x2,
  3121. FW_DEVLOG_LEVEL_NOTICE = 0x3,
  3122. FW_DEVLOG_LEVEL_INFO = 0x4,
  3123. FW_DEVLOG_LEVEL_DEBUG = 0x5,
  3124. FW_DEVLOG_LEVEL_MAX = 0x5,
  3125. };
  3126. /* facilities that may send a log message */
  3127. enum fw_devlog_facility {
  3128. FW_DEVLOG_FACILITY_CORE = 0x00,
  3129. FW_DEVLOG_FACILITY_CF = 0x01,
  3130. FW_DEVLOG_FACILITY_SCHED = 0x02,
  3131. FW_DEVLOG_FACILITY_TIMER = 0x04,
  3132. FW_DEVLOG_FACILITY_RES = 0x06,
  3133. FW_DEVLOG_FACILITY_HW = 0x08,
  3134. FW_DEVLOG_FACILITY_FLR = 0x10,
  3135. FW_DEVLOG_FACILITY_DMAQ = 0x12,
  3136. FW_DEVLOG_FACILITY_PHY = 0x14,
  3137. FW_DEVLOG_FACILITY_MAC = 0x16,
  3138. FW_DEVLOG_FACILITY_PORT = 0x18,
  3139. FW_DEVLOG_FACILITY_VI = 0x1A,
  3140. FW_DEVLOG_FACILITY_FILTER = 0x1C,
  3141. FW_DEVLOG_FACILITY_ACL = 0x1E,
  3142. FW_DEVLOG_FACILITY_TM = 0x20,
  3143. FW_DEVLOG_FACILITY_QFC = 0x22,
  3144. FW_DEVLOG_FACILITY_DCB = 0x24,
  3145. FW_DEVLOG_FACILITY_ETH = 0x26,
  3146. FW_DEVLOG_FACILITY_OFLD = 0x28,
  3147. FW_DEVLOG_FACILITY_RI = 0x2A,
  3148. FW_DEVLOG_FACILITY_ISCSI = 0x2C,
  3149. FW_DEVLOG_FACILITY_FCOE = 0x2E,
  3150. FW_DEVLOG_FACILITY_FOISCSI = 0x30,
  3151. FW_DEVLOG_FACILITY_FOFCOE = 0x32,
  3152. FW_DEVLOG_FACILITY_CHNET = 0x34,
  3153. FW_DEVLOG_FACILITY_MAX = 0x34,
  3154. };
  3155. /* log message format */
  3156. struct fw_devlog_e {
  3157. __be64 timestamp;
  3158. __be32 seqno;
  3159. __be16 reserved1;
  3160. __u8 level;
  3161. __u8 facility;
  3162. __u8 fmt[FW_DEVLOG_FMT_LEN];
  3163. __be32 params[FW_DEVLOG_FMT_PARAMS_NUM];
  3164. __be32 reserved3[4];
  3165. };
  3166. struct fw_devlog_cmd {
  3167. __be32 op_to_write;
  3168. __be32 retval_len16;
  3169. __u8 level;
  3170. __u8 r2[7];
  3171. __be32 memtype_devlog_memaddr16_devlog;
  3172. __be32 memsize_devlog;
  3173. __be32 r3[2];
  3174. };
  3175. #define FW_DEVLOG_CMD_MEMTYPE_DEVLOG_S 28
  3176. #define FW_DEVLOG_CMD_MEMTYPE_DEVLOG_M 0xf
  3177. #define FW_DEVLOG_CMD_MEMTYPE_DEVLOG_G(x) \
  3178. (((x) >> FW_DEVLOG_CMD_MEMTYPE_DEVLOG_S) & \
  3179. FW_DEVLOG_CMD_MEMTYPE_DEVLOG_M)
  3180. #define FW_DEVLOG_CMD_MEMADDR16_DEVLOG_S 0
  3181. #define FW_DEVLOG_CMD_MEMADDR16_DEVLOG_M 0xfffffff
  3182. #define FW_DEVLOG_CMD_MEMADDR16_DEVLOG_G(x) \
  3183. (((x) >> FW_DEVLOG_CMD_MEMADDR16_DEVLOG_S) & \
  3184. FW_DEVLOG_CMD_MEMADDR16_DEVLOG_M)
  3185. /* P C I E F W P F 7 R E G I S T E R */
  3186. /* PF7 stores the Firmware Device Log parameters which allows Host Drivers to
  3187. * access the "devlog" which needing to contact firmware. The encoding is
  3188. * mostly the same as that returned by the DEVLOG command except for the size
  3189. * which is encoded as the number of entries in multiples-1 of 128 here rather
  3190. * than the memory size as is done in the DEVLOG command. Thus, 0 means 128
  3191. * and 15 means 2048. This of course in turn constrains the allowed values
  3192. * for the devlog size ...
  3193. */
  3194. #define PCIE_FW_PF_DEVLOG 7
  3195. #define PCIE_FW_PF_DEVLOG_NENTRIES128_S 28
  3196. #define PCIE_FW_PF_DEVLOG_NENTRIES128_M 0xf
  3197. #define PCIE_FW_PF_DEVLOG_NENTRIES128_V(x) \
  3198. ((x) << PCIE_FW_PF_DEVLOG_NENTRIES128_S)
  3199. #define PCIE_FW_PF_DEVLOG_NENTRIES128_G(x) \
  3200. (((x) >> PCIE_FW_PF_DEVLOG_NENTRIES128_S) & \
  3201. PCIE_FW_PF_DEVLOG_NENTRIES128_M)
  3202. #define PCIE_FW_PF_DEVLOG_ADDR16_S 4
  3203. #define PCIE_FW_PF_DEVLOG_ADDR16_M 0xffffff
  3204. #define PCIE_FW_PF_DEVLOG_ADDR16_V(x) ((x) << PCIE_FW_PF_DEVLOG_ADDR16_S)
  3205. #define PCIE_FW_PF_DEVLOG_ADDR16_G(x) \
  3206. (((x) >> PCIE_FW_PF_DEVLOG_ADDR16_S) & PCIE_FW_PF_DEVLOG_ADDR16_M)
  3207. #define PCIE_FW_PF_DEVLOG_MEMTYPE_S 0
  3208. #define PCIE_FW_PF_DEVLOG_MEMTYPE_M 0xf
  3209. #define PCIE_FW_PF_DEVLOG_MEMTYPE_V(x) ((x) << PCIE_FW_PF_DEVLOG_MEMTYPE_S)
  3210. #define PCIE_FW_PF_DEVLOG_MEMTYPE_G(x) \
  3211. (((x) >> PCIE_FW_PF_DEVLOG_MEMTYPE_S) & PCIE_FW_PF_DEVLOG_MEMTYPE_M)
  3212. #define MAX_IMM_OFLD_TX_DATA_WR_LEN (0xff + sizeof(struct fw_ofld_tx_data_wr))
  3213. struct fw_crypto_lookaside_wr {
  3214. __be32 op_to_cctx_size;
  3215. __be32 len16_pkd;
  3216. __be32 session_id;
  3217. __be32 rx_chid_to_rx_q_id;
  3218. __be32 key_addr;
  3219. __be32 pld_size_hash_size;
  3220. __be64 cookie;
  3221. };
  3222. #define FW_CRYPTO_LOOKASIDE_WR_OPCODE_S 24
  3223. #define FW_CRYPTO_LOOKASIDE_WR_OPCODE_M 0xff
  3224. #define FW_CRYPTO_LOOKASIDE_WR_OPCODE_V(x) \
  3225. ((x) << FW_CRYPTO_LOOKASIDE_WR_OPCODE_S)
  3226. #define FW_CRYPTO_LOOKASIDE_WR_OPCODE_G(x) \
  3227. (((x) >> FW_CRYPTO_LOOKASIDE_WR_OPCODE_S) & \
  3228. FW_CRYPTO_LOOKASIDE_WR_OPCODE_M)
  3229. #define FW_CRYPTO_LOOKASIDE_WR_COMPL_S 23
  3230. #define FW_CRYPTO_LOOKASIDE_WR_COMPL_M 0x1
  3231. #define FW_CRYPTO_LOOKASIDE_WR_COMPL_V(x) \
  3232. ((x) << FW_CRYPTO_LOOKASIDE_WR_COMPL_S)
  3233. #define FW_CRYPTO_LOOKASIDE_WR_COMPL_G(x) \
  3234. (((x) >> FW_CRYPTO_LOOKASIDE_WR_COMPL_S) & \
  3235. FW_CRYPTO_LOOKASIDE_WR_COMPL_M)
  3236. #define FW_CRYPTO_LOOKASIDE_WR_COMPL_F FW_CRYPTO_LOOKASIDE_WR_COMPL_V(1U)
  3237. #define FW_CRYPTO_LOOKASIDE_WR_IMM_LEN_S 15
  3238. #define FW_CRYPTO_LOOKASIDE_WR_IMM_LEN_M 0xff
  3239. #define FW_CRYPTO_LOOKASIDE_WR_IMM_LEN_V(x) \
  3240. ((x) << FW_CRYPTO_LOOKASIDE_WR_IMM_LEN_S)
  3241. #define FW_CRYPTO_LOOKASIDE_WR_IMM_LEN_G(x) \
  3242. (((x) >> FW_CRYPTO_LOOKASIDE_WR_IMM_LEN_S) & \
  3243. FW_CRYPTO_LOOKASIDE_WR_IMM_LEN_M)
  3244. #define FW_CRYPTO_LOOKASIDE_WR_CCTX_LOC_S 5
  3245. #define FW_CRYPTO_LOOKASIDE_WR_CCTX_LOC_M 0x3
  3246. #define FW_CRYPTO_LOOKASIDE_WR_CCTX_LOC_V(x) \
  3247. ((x) << FW_CRYPTO_LOOKASIDE_WR_CCTX_LOC_S)
  3248. #define FW_CRYPTO_LOOKASIDE_WR_CCTX_LOC_G(x) \
  3249. (((x) >> FW_CRYPTO_LOOKASIDE_WR_CCTX_LOC_S) & \
  3250. FW_CRYPTO_LOOKASIDE_WR_CCTX_LOC_M)
  3251. #define FW_CRYPTO_LOOKASIDE_WR_CCTX_SIZE_S 0
  3252. #define FW_CRYPTO_LOOKASIDE_WR_CCTX_SIZE_M 0x1f
  3253. #define FW_CRYPTO_LOOKASIDE_WR_CCTX_SIZE_V(x) \
  3254. ((x) << FW_CRYPTO_LOOKASIDE_WR_CCTX_SIZE_S)
  3255. #define FW_CRYPTO_LOOKASIDE_WR_CCTX_SIZE_G(x) \
  3256. (((x) >> FW_CRYPTO_LOOKASIDE_WR_CCTX_SIZE_S) & \
  3257. FW_CRYPTO_LOOKASIDE_WR_CCTX_SIZE_M)
  3258. #define FW_CRYPTO_LOOKASIDE_WR_LEN16_S 0
  3259. #define FW_CRYPTO_LOOKASIDE_WR_LEN16_M 0xff
  3260. #define FW_CRYPTO_LOOKASIDE_WR_LEN16_V(x) \
  3261. ((x) << FW_CRYPTO_LOOKASIDE_WR_LEN16_S)
  3262. #define FW_CRYPTO_LOOKASIDE_WR_LEN16_G(x) \
  3263. (((x) >> FW_CRYPTO_LOOKASIDE_WR_LEN16_S) & \
  3264. FW_CRYPTO_LOOKASIDE_WR_LEN16_M)
  3265. #define FW_CRYPTO_LOOKASIDE_WR_RX_CHID_S 29
  3266. #define FW_CRYPTO_LOOKASIDE_WR_RX_CHID_M 0x3
  3267. #define FW_CRYPTO_LOOKASIDE_WR_RX_CHID_V(x) \
  3268. ((x) << FW_CRYPTO_LOOKASIDE_WR_RX_CHID_S)
  3269. #define FW_CRYPTO_LOOKASIDE_WR_RX_CHID_G(x) \
  3270. (((x) >> FW_CRYPTO_LOOKASIDE_WR_RX_CHID_S) & \
  3271. FW_CRYPTO_LOOKASIDE_WR_RX_CHID_M)
  3272. #define FW_CRYPTO_LOOKASIDE_WR_LCB_S 27
  3273. #define FW_CRYPTO_LOOKASIDE_WR_LCB_M 0x3
  3274. #define FW_CRYPTO_LOOKASIDE_WR_LCB_V(x) \
  3275. ((x) << FW_CRYPTO_LOOKASIDE_WR_LCB_S)
  3276. #define FW_CRYPTO_LOOKASIDE_WR_LCB_G(x) \
  3277. (((x) >> FW_CRYPTO_LOOKASIDE_WR_LCB_S) & FW_CRYPTO_LOOKASIDE_WR_LCB_M)
  3278. #define FW_CRYPTO_LOOKASIDE_WR_PHASH_S 25
  3279. #define FW_CRYPTO_LOOKASIDE_WR_PHASH_M 0x3
  3280. #define FW_CRYPTO_LOOKASIDE_WR_PHASH_V(x) \
  3281. ((x) << FW_CRYPTO_LOOKASIDE_WR_PHASH_S)
  3282. #define FW_CRYPTO_LOOKASIDE_WR_PHASH_G(x) \
  3283. (((x) >> FW_CRYPTO_LOOKASIDE_WR_PHASH_S) & \
  3284. FW_CRYPTO_LOOKASIDE_WR_PHASH_M)
  3285. #define FW_CRYPTO_LOOKASIDE_WR_IV_S 23
  3286. #define FW_CRYPTO_LOOKASIDE_WR_IV_M 0x3
  3287. #define FW_CRYPTO_LOOKASIDE_WR_IV_V(x) \
  3288. ((x) << FW_CRYPTO_LOOKASIDE_WR_IV_S)
  3289. #define FW_CRYPTO_LOOKASIDE_WR_IV_G(x) \
  3290. (((x) >> FW_CRYPTO_LOOKASIDE_WR_IV_S) & FW_CRYPTO_LOOKASIDE_WR_IV_M)
  3291. #define FW_CRYPTO_LOOKASIDE_WR_FQIDX_S 15
  3292. #define FW_CRYPTO_LOOKASIDE_WR_FQIDX_M 0xff
  3293. #define FW_CRYPTO_LOOKASIDE_WR_FQIDX_V(x) \
  3294. ((x) << FW_CRYPTO_LOOKASIDE_WR_FQIDX_S)
  3295. #define FW_CRYPTO_LOOKASIDE_WR_FQIDX_G(x) \
  3296. (((x) >> FW_CRYPTO_LOOKASIDE_WR_FQIDX_S) & \
  3297. FW_CRYPTO_LOOKASIDE_WR_FQIDX_M)
  3298. #define FW_CRYPTO_LOOKASIDE_WR_TX_CH_S 10
  3299. #define FW_CRYPTO_LOOKASIDE_WR_TX_CH_M 0x3
  3300. #define FW_CRYPTO_LOOKASIDE_WR_TX_CH_V(x) \
  3301. ((x) << FW_CRYPTO_LOOKASIDE_WR_TX_CH_S)
  3302. #define FW_CRYPTO_LOOKASIDE_WR_TX_CH_G(x) \
  3303. (((x) >> FW_CRYPTO_LOOKASIDE_WR_TX_CH_S) & \
  3304. FW_CRYPTO_LOOKASIDE_WR_TX_CH_M)
  3305. #define FW_CRYPTO_LOOKASIDE_WR_RX_Q_ID_S 0
  3306. #define FW_CRYPTO_LOOKASIDE_WR_RX_Q_ID_M 0x3ff
  3307. #define FW_CRYPTO_LOOKASIDE_WR_RX_Q_ID_V(x) \
  3308. ((x) << FW_CRYPTO_LOOKASIDE_WR_RX_Q_ID_S)
  3309. #define FW_CRYPTO_LOOKASIDE_WR_RX_Q_ID_G(x) \
  3310. (((x) >> FW_CRYPTO_LOOKASIDE_WR_RX_Q_ID_S) & \
  3311. FW_CRYPTO_LOOKASIDE_WR_RX_Q_ID_M)
  3312. #define FW_CRYPTO_LOOKASIDE_WR_PLD_SIZE_S 24
  3313. #define FW_CRYPTO_LOOKASIDE_WR_PLD_SIZE_M 0xff
  3314. #define FW_CRYPTO_LOOKASIDE_WR_PLD_SIZE_V(x) \
  3315. ((x) << FW_CRYPTO_LOOKASIDE_WR_PLD_SIZE_S)
  3316. #define FW_CRYPTO_LOOKASIDE_WR_PLD_SIZE_G(x) \
  3317. (((x) >> FW_CRYPTO_LOOKASIDE_WR_PLD_SIZE_S) & \
  3318. FW_CRYPTO_LOOKASIDE_WR_PLD_SIZE_M)
  3319. #define FW_CRYPTO_LOOKASIDE_WR_HASH_SIZE_S 17
  3320. #define FW_CRYPTO_LOOKASIDE_WR_HASH_SIZE_M 0x7f
  3321. #define FW_CRYPTO_LOOKASIDE_WR_HASH_SIZE_V(x) \
  3322. ((x) << FW_CRYPTO_LOOKASIDE_WR_HASH_SIZE_S)
  3323. #define FW_CRYPTO_LOOKASIDE_WR_HASH_SIZE_G(x) \
  3324. (((x) >> FW_CRYPTO_LOOKASIDE_WR_HASH_SIZE_S) & \
  3325. FW_CRYPTO_LOOKASIDE_WR_HASH_SIZE_M)
  3326. struct fw_tlstx_data_wr {
  3327. __be32 op_to_immdlen;
  3328. __be32 flowid_len16;
  3329. __be32 plen;
  3330. __be32 lsodisable_to_flags;
  3331. __be32 r5;
  3332. __be32 ctxloc_to_exp;
  3333. __be16 mfs;
  3334. __be16 adjustedplen_pkd;
  3335. __be16 expinplenmax_pkd;
  3336. u8 pdusinplenmax_pkd;
  3337. u8 r10;
  3338. };
  3339. #define FW_TLSTX_DATA_WR_OPCODE_S 24
  3340. #define FW_TLSTX_DATA_WR_OPCODE_M 0xff
  3341. #define FW_TLSTX_DATA_WR_OPCODE_V(x) ((x) << FW_TLSTX_DATA_WR_OPCODE_S)
  3342. #define FW_TLSTX_DATA_WR_OPCODE_G(x) \
  3343. (((x) >> FW_TLSTX_DATA_WR_OPCODE_S) & FW_TLSTX_DATA_WR_OPCODE_M)
  3344. #define FW_TLSTX_DATA_WR_COMPL_S 21
  3345. #define FW_TLSTX_DATA_WR_COMPL_M 0x1
  3346. #define FW_TLSTX_DATA_WR_COMPL_V(x) ((x) << FW_TLSTX_DATA_WR_COMPL_S)
  3347. #define FW_TLSTX_DATA_WR_COMPL_G(x) \
  3348. (((x) >> FW_TLSTX_DATA_WR_COMPL_S) & FW_TLSTX_DATA_WR_COMPL_M)
  3349. #define FW_TLSTX_DATA_WR_COMPL_F FW_TLSTX_DATA_WR_COMPL_V(1U)
  3350. #define FW_TLSTX_DATA_WR_IMMDLEN_S 0
  3351. #define FW_TLSTX_DATA_WR_IMMDLEN_M 0xff
  3352. #define FW_TLSTX_DATA_WR_IMMDLEN_V(x) ((x) << FW_TLSTX_DATA_WR_IMMDLEN_S)
  3353. #define FW_TLSTX_DATA_WR_IMMDLEN_G(x) \
  3354. (((x) >> FW_TLSTX_DATA_WR_IMMDLEN_S) & FW_TLSTX_DATA_WR_IMMDLEN_M)
  3355. #define FW_TLSTX_DATA_WR_FLOWID_S 8
  3356. #define FW_TLSTX_DATA_WR_FLOWID_M 0xfffff
  3357. #define FW_TLSTX_DATA_WR_FLOWID_V(x) ((x) << FW_TLSTX_DATA_WR_FLOWID_S)
  3358. #define FW_TLSTX_DATA_WR_FLOWID_G(x) \
  3359. (((x) >> FW_TLSTX_DATA_WR_FLOWID_S) & FW_TLSTX_DATA_WR_FLOWID_M)
  3360. #define FW_TLSTX_DATA_WR_LEN16_S 0
  3361. #define FW_TLSTX_DATA_WR_LEN16_M 0xff
  3362. #define FW_TLSTX_DATA_WR_LEN16_V(x) ((x) << FW_TLSTX_DATA_WR_LEN16_S)
  3363. #define FW_TLSTX_DATA_WR_LEN16_G(x) \
  3364. (((x) >> FW_TLSTX_DATA_WR_LEN16_S) & FW_TLSTX_DATA_WR_LEN16_M)
  3365. #define FW_TLSTX_DATA_WR_LSODISABLE_S 31
  3366. #define FW_TLSTX_DATA_WR_LSODISABLE_M 0x1
  3367. #define FW_TLSTX_DATA_WR_LSODISABLE_V(x) \
  3368. ((x) << FW_TLSTX_DATA_WR_LSODISABLE_S)
  3369. #define FW_TLSTX_DATA_WR_LSODISABLE_G(x) \
  3370. (((x) >> FW_TLSTX_DATA_WR_LSODISABLE_S) & FW_TLSTX_DATA_WR_LSODISABLE_M)
  3371. #define FW_TLSTX_DATA_WR_LSODISABLE_F FW_TLSTX_DATA_WR_LSODISABLE_V(1U)
  3372. #define FW_TLSTX_DATA_WR_ALIGNPLD_S 30
  3373. #define FW_TLSTX_DATA_WR_ALIGNPLD_M 0x1
  3374. #define FW_TLSTX_DATA_WR_ALIGNPLD_V(x) ((x) << FW_TLSTX_DATA_WR_ALIGNPLD_S)
  3375. #define FW_TLSTX_DATA_WR_ALIGNPLD_G(x) \
  3376. (((x) >> FW_TLSTX_DATA_WR_ALIGNPLD_S) & FW_TLSTX_DATA_WR_ALIGNPLD_M)
  3377. #define FW_TLSTX_DATA_WR_ALIGNPLD_F FW_TLSTX_DATA_WR_ALIGNPLD_V(1U)
  3378. #define FW_TLSTX_DATA_WR_ALIGNPLDSHOVE_S 29
  3379. #define FW_TLSTX_DATA_WR_ALIGNPLDSHOVE_M 0x1
  3380. #define FW_TLSTX_DATA_WR_ALIGNPLDSHOVE_V(x) \
  3381. ((x) << FW_TLSTX_DATA_WR_ALIGNPLDSHOVE_S)
  3382. #define FW_TLSTX_DATA_WR_ALIGNPLDSHOVE_G(x) \
  3383. (((x) >> FW_TLSTX_DATA_WR_ALIGNPLDSHOVE_S) & \
  3384. FW_TLSTX_DATA_WR_ALIGNPLDSHOVE_M)
  3385. #define FW_TLSTX_DATA_WR_ALIGNPLDSHOVE_F FW_TLSTX_DATA_WR_ALIGNPLDSHOVE_V(1U)
  3386. #define FW_TLSTX_DATA_WR_FLAGS_S 0
  3387. #define FW_TLSTX_DATA_WR_FLAGS_M 0xfffffff
  3388. #define FW_TLSTX_DATA_WR_FLAGS_V(x) ((x) << FW_TLSTX_DATA_WR_FLAGS_S)
  3389. #define FW_TLSTX_DATA_WR_FLAGS_G(x) \
  3390. (((x) >> FW_TLSTX_DATA_WR_FLAGS_S) & FW_TLSTX_DATA_WR_FLAGS_M)
  3391. #define FW_TLSTX_DATA_WR_CTXLOC_S 30
  3392. #define FW_TLSTX_DATA_WR_CTXLOC_M 0x3
  3393. #define FW_TLSTX_DATA_WR_CTXLOC_V(x) ((x) << FW_TLSTX_DATA_WR_CTXLOC_S)
  3394. #define FW_TLSTX_DATA_WR_CTXLOC_G(x) \
  3395. (((x) >> FW_TLSTX_DATA_WR_CTXLOC_S) & FW_TLSTX_DATA_WR_CTXLOC_M)
  3396. #define FW_TLSTX_DATA_WR_IVDSGL_S 29
  3397. #define FW_TLSTX_DATA_WR_IVDSGL_M 0x1
  3398. #define FW_TLSTX_DATA_WR_IVDSGL_V(x) ((x) << FW_TLSTX_DATA_WR_IVDSGL_S)
  3399. #define FW_TLSTX_DATA_WR_IVDSGL_G(x) \
  3400. (((x) >> FW_TLSTX_DATA_WR_IVDSGL_S) & FW_TLSTX_DATA_WR_IVDSGL_M)
  3401. #define FW_TLSTX_DATA_WR_IVDSGL_F FW_TLSTX_DATA_WR_IVDSGL_V(1U)
  3402. #define FW_TLSTX_DATA_WR_KEYSIZE_S 24
  3403. #define FW_TLSTX_DATA_WR_KEYSIZE_M 0x1f
  3404. #define FW_TLSTX_DATA_WR_KEYSIZE_V(x) ((x) << FW_TLSTX_DATA_WR_KEYSIZE_S)
  3405. #define FW_TLSTX_DATA_WR_KEYSIZE_G(x) \
  3406. (((x) >> FW_TLSTX_DATA_WR_KEYSIZE_S) & FW_TLSTX_DATA_WR_KEYSIZE_M)
  3407. #define FW_TLSTX_DATA_WR_NUMIVS_S 14
  3408. #define FW_TLSTX_DATA_WR_NUMIVS_M 0xff
  3409. #define FW_TLSTX_DATA_WR_NUMIVS_V(x) ((x) << FW_TLSTX_DATA_WR_NUMIVS_S)
  3410. #define FW_TLSTX_DATA_WR_NUMIVS_G(x) \
  3411. (((x) >> FW_TLSTX_DATA_WR_NUMIVS_S) & FW_TLSTX_DATA_WR_NUMIVS_M)
  3412. #define FW_TLSTX_DATA_WR_EXP_S 0
  3413. #define FW_TLSTX_DATA_WR_EXP_M 0x3fff
  3414. #define FW_TLSTX_DATA_WR_EXP_V(x) ((x) << FW_TLSTX_DATA_WR_EXP_S)
  3415. #define FW_TLSTX_DATA_WR_EXP_G(x) \
  3416. (((x) >> FW_TLSTX_DATA_WR_EXP_S) & FW_TLSTX_DATA_WR_EXP_M)
  3417. #define FW_TLSTX_DATA_WR_ADJUSTEDPLEN_S 1
  3418. #define FW_TLSTX_DATA_WR_ADJUSTEDPLEN_V(x) \
  3419. ((x) << FW_TLSTX_DATA_WR_ADJUSTEDPLEN_S)
  3420. #define FW_TLSTX_DATA_WR_EXPINPLENMAX_S 4
  3421. #define FW_TLSTX_DATA_WR_EXPINPLENMAX_V(x) \
  3422. ((x) << FW_TLSTX_DATA_WR_EXPINPLENMAX_S)
  3423. #define FW_TLSTX_DATA_WR_PDUSINPLENMAX_S 2
  3424. #define FW_TLSTX_DATA_WR_PDUSINPLENMAX_V(x) \
  3425. ((x) << FW_TLSTX_DATA_WR_PDUSINPLENMAX_S)
  3426. #endif /* _T4FW_INTERFACE_H_ */