tg3.c 468 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406840784088409841084118412841384148415841684178418841984208421842284238424842584268427842884298430843184328433843484358436843784388439844084418442844384448445844684478448844984508451845284538454845584568457845884598460846184628463846484658466846784688469847084718472847384748475847684778478847984808481848284838484848584868487848884898490849184928493849484958496849784988499850085018502850385048505850685078508850985108511851285138514851585168517851885198520852185228523852485258526852785288529853085318532853385348535853685378538853985408541854285438544854585468547854885498550855185528553855485558556855785588559856085618562856385648565856685678568856985708571857285738574857585768577857885798580858185828583858485858586858785888589859085918592859385948595859685978598859986008601860286038604860586068607860886098610861186128613861486158616861786188619862086218622862386248625862686278628862986308631863286338634863586368637863886398640864186428643864486458646864786488649865086518652865386548655865686578658865986608661866286638664866586668667866886698670867186728673867486758676867786788679868086818682868386848685868686878688868986908691869286938694869586968697869886998700870187028703870487058706870787088709871087118712871387148715871687178718871987208721872287238724872587268727872887298730873187328733873487358736873787388739874087418742874387448745874687478748874987508751875287538754875587568757875887598760876187628763876487658766876787688769877087718772877387748775877687778778877987808781878287838784878587868787878887898790879187928793879487958796879787988799880088018802880388048805880688078808880988108811881288138814881588168817881888198820882188228823882488258826882788288829883088318832883388348835883688378838883988408841884288438844884588468847884888498850885188528853885488558856885788588859886088618862886388648865886688678868886988708871887288738874887588768877887888798880888188828883888488858886888788888889889088918892889388948895889688978898889989008901890289038904890589068907890889098910891189128913891489158916891789188919892089218922892389248925892689278928892989308931893289338934893589368937893889398940894189428943894489458946894789488949895089518952895389548955895689578958895989608961896289638964896589668967896889698970897189728973897489758976897789788979898089818982898389848985898689878988898989908991899289938994899589968997899889999000900190029003900490059006900790089009901090119012901390149015901690179018901990209021902290239024902590269027902890299030903190329033903490359036903790389039904090419042904390449045904690479048904990509051905290539054905590569057905890599060906190629063906490659066906790689069907090719072907390749075907690779078907990809081908290839084908590869087908890899090909190929093909490959096909790989099910091019102910391049105910691079108910991109111911291139114911591169117911891199120912191229123912491259126912791289129913091319132913391349135913691379138913991409141914291439144914591469147914891499150915191529153915491559156915791589159916091619162916391649165916691679168916991709171917291739174917591769177917891799180918191829183918491859186918791889189919091919192919391949195919691979198919992009201920292039204920592069207920892099210921192129213921492159216921792189219922092219222922392249225922692279228922992309231923292339234923592369237923892399240924192429243924492459246924792489249925092519252925392549255925692579258925992609261926292639264926592669267926892699270927192729273927492759276927792789279928092819282928392849285928692879288928992909291929292939294929592969297929892999300930193029303930493059306930793089309931093119312931393149315931693179318931993209321932293239324932593269327932893299330933193329333933493359336933793389339934093419342934393449345934693479348934993509351935293539354935593569357935893599360936193629363936493659366936793689369937093719372937393749375937693779378937993809381938293839384938593869387938893899390939193929393939493959396939793989399940094019402940394049405940694079408940994109411941294139414941594169417941894199420942194229423942494259426942794289429943094319432943394349435943694379438943994409441944294439444944594469447944894499450945194529453945494559456945794589459946094619462946394649465946694679468946994709471947294739474947594769477947894799480948194829483948494859486948794889489949094919492949394949495949694979498949995009501950295039504950595069507950895099510951195129513951495159516951795189519952095219522952395249525952695279528952995309531953295339534953595369537953895399540954195429543954495459546954795489549955095519552955395549555955695579558955995609561956295639564956595669567956895699570957195729573957495759576957795789579958095819582958395849585958695879588958995909591959295939594959595969597959895999600960196029603960496059606960796089609961096119612961396149615961696179618961996209621962296239624962596269627962896299630963196329633963496359636963796389639964096419642964396449645964696479648964996509651965296539654965596569657965896599660966196629663966496659666966796689669967096719672967396749675967696779678967996809681968296839684968596869687968896899690969196929693969496959696969796989699970097019702970397049705970697079708970997109711971297139714971597169717971897199720972197229723972497259726972797289729973097319732973397349735973697379738973997409741974297439744974597469747974897499750975197529753975497559756975797589759976097619762976397649765976697679768976997709771977297739774977597769777977897799780978197829783978497859786978797889789979097919792979397949795979697979798979998009801980298039804980598069807980898099810981198129813981498159816981798189819982098219822982398249825982698279828982998309831983298339834983598369837983898399840984198429843984498459846984798489849985098519852985398549855985698579858985998609861986298639864986598669867986898699870987198729873987498759876987798789879988098819882988398849885988698879888988998909891989298939894989598969897989898999900990199029903990499059906990799089909991099119912991399149915991699179918991999209921992299239924992599269927992899299930993199329933993499359936993799389939994099419942994399449945994699479948994999509951995299539954995599569957995899599960996199629963996499659966996799689969997099719972997399749975997699779978997999809981998299839984998599869987998899899990999199929993999499959996999799989999100001000110002100031000410005100061000710008100091001010011100121001310014100151001610017100181001910020100211002210023100241002510026100271002810029100301003110032100331003410035100361003710038100391004010041100421004310044100451004610047100481004910050100511005210053100541005510056100571005810059100601006110062100631006410065100661006710068100691007010071100721007310074100751007610077100781007910080100811008210083100841008510086100871008810089100901009110092100931009410095100961009710098100991010010101101021010310104101051010610107101081010910110101111011210113101141011510116101171011810119101201012110122101231012410125101261012710128101291013010131101321013310134101351013610137101381013910140101411014210143101441014510146101471014810149101501015110152101531015410155101561015710158101591016010161101621016310164101651016610167101681016910170101711017210173101741017510176101771017810179101801018110182101831018410185101861018710188101891019010191101921019310194101951019610197101981019910200102011020210203102041020510206102071020810209102101021110212102131021410215102161021710218102191022010221102221022310224102251022610227102281022910230102311023210233102341023510236102371023810239102401024110242102431024410245102461024710248102491025010251102521025310254102551025610257102581025910260102611026210263102641026510266102671026810269102701027110272102731027410275102761027710278102791028010281102821028310284102851028610287102881028910290102911029210293102941029510296102971029810299103001030110302103031030410305103061030710308103091031010311103121031310314103151031610317103181031910320103211032210323103241032510326103271032810329103301033110332103331033410335103361033710338103391034010341103421034310344103451034610347103481034910350103511035210353103541035510356103571035810359103601036110362103631036410365103661036710368103691037010371103721037310374103751037610377103781037910380103811038210383103841038510386103871038810389103901039110392103931039410395103961039710398103991040010401104021040310404104051040610407104081040910410104111041210413104141041510416104171041810419104201042110422104231042410425104261042710428104291043010431104321043310434104351043610437104381043910440104411044210443104441044510446104471044810449104501045110452104531045410455104561045710458104591046010461104621046310464104651046610467104681046910470104711047210473104741047510476104771047810479104801048110482104831048410485104861048710488104891049010491104921049310494104951049610497104981049910500105011050210503105041050510506105071050810509105101051110512105131051410515105161051710518105191052010521105221052310524105251052610527105281052910530105311053210533105341053510536105371053810539105401054110542105431054410545105461054710548105491055010551105521055310554105551055610557105581055910560105611056210563105641056510566105671056810569105701057110572105731057410575105761057710578105791058010581105821058310584105851058610587105881058910590105911059210593105941059510596105971059810599106001060110602106031060410605106061060710608106091061010611106121061310614106151061610617106181061910620106211062210623106241062510626106271062810629106301063110632106331063410635106361063710638106391064010641106421064310644106451064610647106481064910650106511065210653106541065510656106571065810659106601066110662106631066410665106661066710668106691067010671106721067310674106751067610677106781067910680106811068210683106841068510686106871068810689106901069110692106931069410695106961069710698106991070010701107021070310704107051070610707107081070910710107111071210713107141071510716107171071810719107201072110722107231072410725107261072710728107291073010731107321073310734107351073610737107381073910740107411074210743107441074510746107471074810749107501075110752107531075410755107561075710758107591076010761107621076310764107651076610767107681076910770107711077210773107741077510776107771077810779107801078110782107831078410785107861078710788107891079010791107921079310794107951079610797107981079910800108011080210803108041080510806108071080810809108101081110812108131081410815108161081710818108191082010821108221082310824108251082610827108281082910830108311083210833108341083510836108371083810839108401084110842108431084410845108461084710848108491085010851108521085310854108551085610857108581085910860108611086210863108641086510866108671086810869108701087110872108731087410875108761087710878108791088010881108821088310884108851088610887108881088910890108911089210893108941089510896108971089810899109001090110902109031090410905109061090710908109091091010911109121091310914109151091610917109181091910920109211092210923109241092510926109271092810929109301093110932109331093410935109361093710938109391094010941109421094310944109451094610947109481094910950109511095210953109541095510956109571095810959109601096110962109631096410965109661096710968109691097010971109721097310974109751097610977109781097910980109811098210983109841098510986109871098810989109901099110992109931099410995109961099710998109991100011001110021100311004110051100611007110081100911010110111101211013110141101511016110171101811019110201102111022110231102411025110261102711028110291103011031110321103311034110351103611037110381103911040110411104211043110441104511046110471104811049110501105111052110531105411055110561105711058110591106011061110621106311064110651106611067110681106911070110711107211073110741107511076110771107811079110801108111082110831108411085110861108711088110891109011091110921109311094110951109611097110981109911100111011110211103111041110511106111071110811109111101111111112111131111411115111161111711118111191112011121111221112311124111251112611127111281112911130111311113211133111341113511136111371113811139111401114111142111431114411145111461114711148111491115011151111521115311154111551115611157111581115911160111611116211163111641116511166111671116811169111701117111172111731117411175111761117711178111791118011181111821118311184111851118611187111881118911190111911119211193111941119511196111971119811199112001120111202112031120411205112061120711208112091121011211112121121311214112151121611217112181121911220112211122211223112241122511226112271122811229112301123111232112331123411235112361123711238112391124011241112421124311244112451124611247112481124911250112511125211253112541125511256112571125811259112601126111262112631126411265112661126711268112691127011271112721127311274112751127611277112781127911280112811128211283112841128511286112871128811289112901129111292112931129411295112961129711298112991130011301113021130311304113051130611307113081130911310113111131211313113141131511316113171131811319113201132111322113231132411325113261132711328113291133011331113321133311334113351133611337113381133911340113411134211343113441134511346113471134811349113501135111352113531135411355113561135711358113591136011361113621136311364113651136611367113681136911370113711137211373113741137511376113771137811379113801138111382113831138411385113861138711388113891139011391113921139311394113951139611397113981139911400114011140211403114041140511406114071140811409114101141111412114131141411415114161141711418114191142011421114221142311424114251142611427114281142911430114311143211433114341143511436114371143811439114401144111442114431144411445114461144711448114491145011451114521145311454114551145611457114581145911460114611146211463114641146511466114671146811469114701147111472114731147411475114761147711478114791148011481114821148311484114851148611487114881148911490114911149211493114941149511496114971149811499115001150111502115031150411505115061150711508115091151011511115121151311514115151151611517115181151911520115211152211523115241152511526115271152811529115301153111532115331153411535115361153711538115391154011541115421154311544115451154611547115481154911550115511155211553115541155511556115571155811559115601156111562115631156411565115661156711568115691157011571115721157311574115751157611577115781157911580115811158211583115841158511586115871158811589115901159111592115931159411595115961159711598115991160011601116021160311604116051160611607116081160911610116111161211613116141161511616116171161811619116201162111622116231162411625116261162711628116291163011631116321163311634116351163611637116381163911640116411164211643116441164511646116471164811649116501165111652116531165411655116561165711658116591166011661116621166311664116651166611667116681166911670116711167211673116741167511676116771167811679116801168111682116831168411685116861168711688116891169011691116921169311694116951169611697116981169911700117011170211703117041170511706117071170811709117101171111712117131171411715117161171711718117191172011721117221172311724117251172611727117281172911730117311173211733117341173511736117371173811739117401174111742117431174411745117461174711748117491175011751117521175311754117551175611757117581175911760117611176211763117641176511766117671176811769117701177111772117731177411775117761177711778117791178011781117821178311784117851178611787117881178911790117911179211793117941179511796117971179811799118001180111802118031180411805118061180711808118091181011811118121181311814118151181611817118181181911820118211182211823118241182511826118271182811829118301183111832118331183411835118361183711838118391184011841118421184311844118451184611847118481184911850118511185211853118541185511856118571185811859118601186111862118631186411865118661186711868118691187011871118721187311874118751187611877118781187911880118811188211883118841188511886118871188811889118901189111892118931189411895118961189711898118991190011901119021190311904119051190611907119081190911910119111191211913119141191511916119171191811919119201192111922119231192411925119261192711928119291193011931119321193311934119351193611937119381193911940119411194211943119441194511946119471194811949119501195111952119531195411955119561195711958119591196011961119621196311964119651196611967119681196911970119711197211973119741197511976119771197811979119801198111982119831198411985119861198711988119891199011991119921199311994119951199611997119981199912000120011200212003120041200512006120071200812009120101201112012120131201412015120161201712018120191202012021120221202312024120251202612027120281202912030120311203212033120341203512036120371203812039120401204112042120431204412045120461204712048120491205012051120521205312054120551205612057120581205912060120611206212063120641206512066120671206812069120701207112072120731207412075120761207712078120791208012081120821208312084120851208612087120881208912090120911209212093120941209512096120971209812099121001210112102121031210412105121061210712108121091211012111121121211312114121151211612117121181211912120121211212212123121241212512126121271212812129121301213112132121331213412135121361213712138121391214012141121421214312144121451214612147121481214912150121511215212153121541215512156121571215812159121601216112162121631216412165121661216712168121691217012171121721217312174121751217612177121781217912180121811218212183121841218512186121871218812189121901219112192121931219412195121961219712198121991220012201122021220312204122051220612207122081220912210122111221212213122141221512216122171221812219122201222112222122231222412225122261222712228122291223012231122321223312234122351223612237122381223912240122411224212243122441224512246122471224812249122501225112252122531225412255122561225712258122591226012261122621226312264122651226612267122681226912270122711227212273122741227512276122771227812279122801228112282122831228412285122861228712288122891229012291122921229312294122951229612297122981229912300123011230212303123041230512306123071230812309123101231112312123131231412315123161231712318123191232012321123221232312324123251232612327123281232912330123311233212333123341233512336123371233812339123401234112342123431234412345123461234712348123491235012351123521235312354123551235612357123581235912360123611236212363123641236512366123671236812369123701237112372123731237412375123761237712378123791238012381123821238312384123851238612387123881238912390123911239212393123941239512396123971239812399124001240112402124031240412405124061240712408124091241012411124121241312414124151241612417124181241912420124211242212423124241242512426124271242812429124301243112432124331243412435124361243712438124391244012441124421244312444124451244612447124481244912450124511245212453124541245512456124571245812459124601246112462124631246412465124661246712468124691247012471124721247312474124751247612477124781247912480124811248212483124841248512486124871248812489124901249112492124931249412495124961249712498124991250012501125021250312504125051250612507125081250912510125111251212513125141251512516125171251812519125201252112522125231252412525125261252712528125291253012531125321253312534125351253612537125381253912540125411254212543125441254512546125471254812549125501255112552125531255412555125561255712558125591256012561125621256312564125651256612567125681256912570125711257212573125741257512576125771257812579125801258112582125831258412585125861258712588125891259012591125921259312594125951259612597125981259912600126011260212603126041260512606126071260812609126101261112612126131261412615126161261712618126191262012621126221262312624126251262612627126281262912630126311263212633126341263512636126371263812639126401264112642126431264412645126461264712648126491265012651126521265312654126551265612657126581265912660126611266212663126641266512666126671266812669126701267112672126731267412675126761267712678126791268012681126821268312684126851268612687126881268912690126911269212693126941269512696126971269812699127001270112702127031270412705127061270712708127091271012711127121271312714127151271612717127181271912720127211272212723127241272512726127271272812729127301273112732127331273412735127361273712738127391274012741127421274312744127451274612747127481274912750127511275212753127541275512756127571275812759127601276112762127631276412765127661276712768127691277012771127721277312774127751277612777127781277912780127811278212783127841278512786127871278812789127901279112792127931279412795127961279712798127991280012801128021280312804128051280612807128081280912810128111281212813128141281512816128171281812819128201282112822128231282412825128261282712828128291283012831128321283312834128351283612837128381283912840128411284212843128441284512846128471284812849128501285112852128531285412855128561285712858128591286012861128621286312864128651286612867128681286912870128711287212873128741287512876128771287812879128801288112882128831288412885128861288712888128891289012891128921289312894128951289612897128981289912900129011290212903129041290512906129071290812909129101291112912129131291412915129161291712918129191292012921129221292312924129251292612927129281292912930129311293212933129341293512936129371293812939129401294112942129431294412945129461294712948129491295012951129521295312954129551295612957129581295912960129611296212963129641296512966129671296812969129701297112972129731297412975129761297712978129791298012981129821298312984129851298612987129881298912990129911299212993129941299512996129971299812999130001300113002130031300413005130061300713008130091301013011130121301313014130151301613017130181301913020130211302213023130241302513026130271302813029130301303113032130331303413035130361303713038130391304013041130421304313044130451304613047130481304913050130511305213053130541305513056130571305813059130601306113062130631306413065130661306713068130691307013071130721307313074130751307613077130781307913080130811308213083130841308513086130871308813089130901309113092130931309413095130961309713098130991310013101131021310313104131051310613107131081310913110131111311213113131141311513116131171311813119131201312113122131231312413125131261312713128131291313013131131321313313134131351313613137131381313913140131411314213143131441314513146131471314813149131501315113152131531315413155131561315713158131591316013161131621316313164131651316613167131681316913170131711317213173131741317513176131771317813179131801318113182131831318413185131861318713188131891319013191131921319313194131951319613197131981319913200132011320213203132041320513206132071320813209132101321113212132131321413215132161321713218132191322013221132221322313224132251322613227132281322913230132311323213233132341323513236132371323813239132401324113242132431324413245132461324713248132491325013251132521325313254132551325613257132581325913260132611326213263132641326513266132671326813269132701327113272132731327413275132761327713278132791328013281132821328313284132851328613287132881328913290132911329213293132941329513296132971329813299133001330113302133031330413305133061330713308133091331013311133121331313314133151331613317133181331913320133211332213323133241332513326133271332813329133301333113332133331333413335133361333713338133391334013341133421334313344133451334613347133481334913350133511335213353133541335513356133571335813359133601336113362133631336413365133661336713368133691337013371133721337313374133751337613377133781337913380133811338213383133841338513386133871338813389133901339113392133931339413395133961339713398133991340013401134021340313404134051340613407134081340913410134111341213413134141341513416134171341813419134201342113422134231342413425134261342713428134291343013431134321343313434134351343613437134381343913440134411344213443134441344513446134471344813449134501345113452134531345413455134561345713458134591346013461134621346313464134651346613467134681346913470134711347213473134741347513476134771347813479134801348113482134831348413485134861348713488134891349013491134921349313494134951349613497134981349913500135011350213503135041350513506135071350813509135101351113512135131351413515135161351713518135191352013521135221352313524135251352613527135281352913530135311353213533135341353513536135371353813539135401354113542135431354413545135461354713548135491355013551135521355313554135551355613557135581355913560135611356213563135641356513566135671356813569135701357113572135731357413575135761357713578135791358013581135821358313584135851358613587135881358913590135911359213593135941359513596135971359813599136001360113602136031360413605136061360713608136091361013611136121361313614136151361613617136181361913620136211362213623136241362513626136271362813629136301363113632136331363413635136361363713638136391364013641136421364313644136451364613647136481364913650136511365213653136541365513656136571365813659136601366113662136631366413665136661366713668136691367013671136721367313674136751367613677136781367913680136811368213683136841368513686136871368813689136901369113692136931369413695136961369713698136991370013701137021370313704137051370613707137081370913710137111371213713137141371513716137171371813719137201372113722137231372413725137261372713728137291373013731137321373313734137351373613737137381373913740137411374213743137441374513746137471374813749137501375113752137531375413755137561375713758137591376013761137621376313764137651376613767137681376913770137711377213773137741377513776137771377813779137801378113782137831378413785137861378713788137891379013791137921379313794137951379613797137981379913800138011380213803138041380513806138071380813809138101381113812138131381413815138161381713818138191382013821138221382313824138251382613827138281382913830138311383213833138341383513836138371383813839138401384113842138431384413845138461384713848138491385013851138521385313854138551385613857138581385913860138611386213863138641386513866138671386813869138701387113872138731387413875138761387713878138791388013881138821388313884138851388613887138881388913890138911389213893138941389513896138971389813899139001390113902139031390413905139061390713908139091391013911139121391313914139151391613917139181391913920139211392213923139241392513926139271392813929139301393113932139331393413935139361393713938139391394013941139421394313944139451394613947139481394913950139511395213953139541395513956139571395813959139601396113962139631396413965139661396713968139691397013971139721397313974139751397613977139781397913980139811398213983139841398513986139871398813989139901399113992139931399413995139961399713998139991400014001140021400314004140051400614007140081400914010140111401214013140141401514016140171401814019140201402114022140231402414025140261402714028140291403014031140321403314034140351403614037140381403914040140411404214043140441404514046140471404814049140501405114052140531405414055140561405714058140591406014061140621406314064140651406614067140681406914070140711407214073140741407514076140771407814079140801408114082140831408414085140861408714088140891409014091140921409314094140951409614097140981409914100141011410214103141041410514106141071410814109141101411114112141131411414115141161411714118141191412014121141221412314124141251412614127141281412914130141311413214133141341413514136141371413814139141401414114142141431414414145141461414714148141491415014151141521415314154141551415614157141581415914160141611416214163141641416514166141671416814169141701417114172141731417414175141761417714178141791418014181141821418314184141851418614187141881418914190141911419214193141941419514196141971419814199142001420114202142031420414205142061420714208142091421014211142121421314214142151421614217142181421914220142211422214223142241422514226142271422814229142301423114232142331423414235142361423714238142391424014241142421424314244142451424614247142481424914250142511425214253142541425514256142571425814259142601426114262142631426414265142661426714268142691427014271142721427314274142751427614277142781427914280142811428214283142841428514286142871428814289142901429114292142931429414295142961429714298142991430014301143021430314304143051430614307143081430914310143111431214313143141431514316143171431814319143201432114322143231432414325143261432714328143291433014331143321433314334143351433614337143381433914340143411434214343143441434514346143471434814349143501435114352143531435414355143561435714358143591436014361143621436314364143651436614367143681436914370143711437214373143741437514376143771437814379143801438114382143831438414385143861438714388143891439014391143921439314394143951439614397143981439914400144011440214403144041440514406144071440814409144101441114412144131441414415144161441714418144191442014421144221442314424144251442614427144281442914430144311443214433144341443514436144371443814439144401444114442144431444414445144461444714448144491445014451144521445314454144551445614457144581445914460144611446214463144641446514466144671446814469144701447114472144731447414475144761447714478144791448014481144821448314484144851448614487144881448914490144911449214493144941449514496144971449814499145001450114502145031450414505145061450714508145091451014511145121451314514145151451614517145181451914520145211452214523145241452514526145271452814529145301453114532145331453414535145361453714538145391454014541145421454314544145451454614547145481454914550145511455214553145541455514556145571455814559145601456114562145631456414565145661456714568145691457014571145721457314574145751457614577145781457914580145811458214583145841458514586145871458814589145901459114592145931459414595145961459714598145991460014601146021460314604146051460614607146081460914610146111461214613146141461514616146171461814619146201462114622146231462414625146261462714628146291463014631146321463314634146351463614637146381463914640146411464214643146441464514646146471464814649146501465114652146531465414655146561465714658146591466014661146621466314664146651466614667146681466914670146711467214673146741467514676146771467814679146801468114682146831468414685146861468714688146891469014691146921469314694146951469614697146981469914700147011470214703147041470514706147071470814709147101471114712147131471414715147161471714718147191472014721147221472314724147251472614727147281472914730147311473214733147341473514736147371473814739147401474114742147431474414745147461474714748147491475014751147521475314754147551475614757147581475914760147611476214763147641476514766147671476814769147701477114772147731477414775147761477714778147791478014781147821478314784147851478614787147881478914790147911479214793147941479514796147971479814799148001480114802148031480414805148061480714808148091481014811148121481314814148151481614817148181481914820148211482214823148241482514826148271482814829148301483114832148331483414835148361483714838148391484014841148421484314844148451484614847148481484914850148511485214853148541485514856148571485814859148601486114862148631486414865148661486714868148691487014871148721487314874148751487614877148781487914880148811488214883148841488514886148871488814889148901489114892148931489414895148961489714898148991490014901149021490314904149051490614907149081490914910149111491214913149141491514916149171491814919149201492114922149231492414925149261492714928149291493014931149321493314934149351493614937149381493914940149411494214943149441494514946149471494814949149501495114952149531495414955149561495714958149591496014961149621496314964149651496614967149681496914970149711497214973149741497514976149771497814979149801498114982149831498414985149861498714988149891499014991149921499314994149951499614997149981499915000150011500215003150041500515006150071500815009150101501115012150131501415015150161501715018150191502015021150221502315024150251502615027150281502915030150311503215033150341503515036150371503815039150401504115042150431504415045150461504715048150491505015051150521505315054150551505615057150581505915060150611506215063150641506515066150671506815069150701507115072150731507415075150761507715078150791508015081150821508315084150851508615087150881508915090150911509215093150941509515096150971509815099151001510115102151031510415105151061510715108151091511015111151121511315114151151511615117151181511915120151211512215123151241512515126151271512815129151301513115132151331513415135151361513715138151391514015141151421514315144151451514615147151481514915150151511515215153151541515515156151571515815159151601516115162151631516415165151661516715168151691517015171151721517315174151751517615177151781517915180151811518215183151841518515186151871518815189151901519115192151931519415195151961519715198151991520015201152021520315204152051520615207152081520915210152111521215213152141521515216152171521815219152201522115222152231522415225152261522715228152291523015231152321523315234152351523615237152381523915240152411524215243152441524515246152471524815249152501525115252152531525415255152561525715258152591526015261152621526315264152651526615267152681526915270152711527215273152741527515276152771527815279152801528115282152831528415285152861528715288152891529015291152921529315294152951529615297152981529915300153011530215303153041530515306153071530815309153101531115312153131531415315153161531715318153191532015321153221532315324153251532615327153281532915330153311533215333153341533515336153371533815339153401534115342153431534415345153461534715348153491535015351153521535315354153551535615357153581535915360153611536215363153641536515366153671536815369153701537115372153731537415375153761537715378153791538015381153821538315384153851538615387153881538915390153911539215393153941539515396153971539815399154001540115402154031540415405154061540715408154091541015411154121541315414154151541615417154181541915420154211542215423154241542515426154271542815429154301543115432154331543415435154361543715438154391544015441154421544315444154451544615447154481544915450154511545215453154541545515456154571545815459154601546115462154631546415465154661546715468154691547015471154721547315474154751547615477154781547915480154811548215483154841548515486154871548815489154901549115492154931549415495154961549715498154991550015501155021550315504155051550615507155081550915510155111551215513155141551515516155171551815519155201552115522155231552415525155261552715528155291553015531155321553315534155351553615537155381553915540155411554215543155441554515546155471554815549155501555115552155531555415555155561555715558155591556015561155621556315564155651556615567155681556915570155711557215573155741557515576155771557815579155801558115582155831558415585155861558715588155891559015591155921559315594155951559615597155981559915600156011560215603156041560515606156071560815609156101561115612156131561415615156161561715618156191562015621156221562315624156251562615627156281562915630156311563215633156341563515636156371563815639156401564115642156431564415645156461564715648156491565015651156521565315654156551565615657156581565915660156611566215663156641566515666156671566815669156701567115672156731567415675156761567715678156791568015681156821568315684156851568615687156881568915690156911569215693156941569515696156971569815699157001570115702157031570415705157061570715708157091571015711157121571315714157151571615717157181571915720157211572215723157241572515726157271572815729157301573115732157331573415735157361573715738157391574015741157421574315744157451574615747157481574915750157511575215753157541575515756157571575815759157601576115762157631576415765157661576715768157691577015771157721577315774157751577615777157781577915780157811578215783157841578515786157871578815789157901579115792157931579415795157961579715798157991580015801158021580315804158051580615807158081580915810158111581215813158141581515816158171581815819158201582115822158231582415825158261582715828158291583015831158321583315834158351583615837158381583915840158411584215843158441584515846158471584815849158501585115852158531585415855158561585715858158591586015861158621586315864158651586615867158681586915870158711587215873158741587515876158771587815879158801588115882158831588415885158861588715888158891589015891158921589315894158951589615897158981589915900159011590215903159041590515906159071590815909159101591115912159131591415915159161591715918159191592015921159221592315924159251592615927159281592915930159311593215933159341593515936159371593815939159401594115942159431594415945159461594715948159491595015951159521595315954159551595615957159581595915960159611596215963159641596515966159671596815969159701597115972159731597415975159761597715978159791598015981159821598315984159851598615987159881598915990159911599215993159941599515996159971599815999160001600116002160031600416005160061600716008160091601016011160121601316014160151601616017160181601916020160211602216023160241602516026160271602816029160301603116032160331603416035160361603716038160391604016041160421604316044160451604616047160481604916050160511605216053160541605516056160571605816059160601606116062160631606416065160661606716068160691607016071160721607316074160751607616077160781607916080160811608216083160841608516086160871608816089160901609116092160931609416095160961609716098160991610016101161021610316104161051610616107161081610916110161111611216113161141611516116161171611816119161201612116122161231612416125161261612716128161291613016131161321613316134161351613616137161381613916140161411614216143161441614516146161471614816149161501615116152161531615416155161561615716158161591616016161161621616316164161651616616167161681616916170161711617216173161741617516176161771617816179161801618116182161831618416185161861618716188161891619016191161921619316194161951619616197161981619916200162011620216203162041620516206162071620816209162101621116212162131621416215162161621716218162191622016221162221622316224162251622616227162281622916230162311623216233162341623516236162371623816239162401624116242162431624416245162461624716248162491625016251162521625316254162551625616257162581625916260162611626216263162641626516266162671626816269162701627116272162731627416275162761627716278162791628016281162821628316284162851628616287162881628916290162911629216293162941629516296162971629816299163001630116302163031630416305163061630716308163091631016311163121631316314163151631616317163181631916320163211632216323163241632516326163271632816329163301633116332163331633416335163361633716338163391634016341163421634316344163451634616347163481634916350163511635216353163541635516356163571635816359163601636116362163631636416365163661636716368163691637016371163721637316374163751637616377163781637916380163811638216383163841638516386163871638816389163901639116392163931639416395163961639716398163991640016401164021640316404164051640616407164081640916410164111641216413164141641516416164171641816419164201642116422164231642416425164261642716428164291643016431164321643316434164351643616437164381643916440164411644216443164441644516446164471644816449164501645116452164531645416455164561645716458164591646016461164621646316464164651646616467164681646916470164711647216473164741647516476164771647816479164801648116482164831648416485164861648716488164891649016491164921649316494164951649616497164981649916500165011650216503165041650516506165071650816509165101651116512165131651416515165161651716518165191652016521165221652316524165251652616527165281652916530165311653216533165341653516536165371653816539165401654116542165431654416545165461654716548165491655016551165521655316554165551655616557165581655916560165611656216563165641656516566165671656816569165701657116572165731657416575165761657716578165791658016581165821658316584165851658616587165881658916590165911659216593165941659516596165971659816599166001660116602166031660416605166061660716608166091661016611166121661316614166151661616617166181661916620166211662216623166241662516626166271662816629166301663116632166331663416635166361663716638166391664016641166421664316644166451664616647166481664916650166511665216653166541665516656166571665816659166601666116662166631666416665166661666716668166691667016671166721667316674166751667616677166781667916680166811668216683166841668516686166871668816689166901669116692166931669416695166961669716698166991670016701167021670316704167051670616707167081670916710167111671216713167141671516716167171671816719167201672116722167231672416725167261672716728167291673016731167321673316734167351673616737167381673916740167411674216743167441674516746167471674816749167501675116752167531675416755167561675716758167591676016761167621676316764167651676616767167681676916770167711677216773167741677516776167771677816779167801678116782167831678416785167861678716788167891679016791167921679316794167951679616797167981679916800168011680216803168041680516806168071680816809168101681116812168131681416815168161681716818168191682016821168221682316824168251682616827168281682916830168311683216833168341683516836168371683816839168401684116842168431684416845168461684716848168491685016851168521685316854168551685616857168581685916860168611686216863168641686516866168671686816869168701687116872168731687416875168761687716878168791688016881168821688316884168851688616887168881688916890168911689216893168941689516896168971689816899169001690116902169031690416905169061690716908169091691016911169121691316914169151691616917169181691916920169211692216923169241692516926169271692816929169301693116932169331693416935169361693716938169391694016941169421694316944169451694616947169481694916950169511695216953169541695516956169571695816959169601696116962169631696416965169661696716968169691697016971169721697316974169751697616977169781697916980169811698216983169841698516986169871698816989169901699116992169931699416995169961699716998169991700017001170021700317004170051700617007170081700917010170111701217013170141701517016170171701817019170201702117022170231702417025170261702717028170291703017031170321703317034170351703617037170381703917040170411704217043170441704517046170471704817049170501705117052170531705417055170561705717058170591706017061170621706317064170651706617067170681706917070170711707217073170741707517076170771707817079170801708117082170831708417085170861708717088170891709017091170921709317094170951709617097170981709917100171011710217103171041710517106171071710817109171101711117112171131711417115171161711717118171191712017121171221712317124171251712617127171281712917130171311713217133171341713517136171371713817139171401714117142171431714417145171461714717148171491715017151171521715317154171551715617157171581715917160171611716217163171641716517166171671716817169171701717117172171731717417175171761717717178171791718017181171821718317184171851718617187171881718917190171911719217193171941719517196171971719817199172001720117202172031720417205172061720717208172091721017211172121721317214172151721617217172181721917220172211722217223172241722517226172271722817229172301723117232172331723417235172361723717238172391724017241172421724317244172451724617247172481724917250172511725217253172541725517256172571725817259172601726117262172631726417265172661726717268172691727017271172721727317274172751727617277172781727917280172811728217283172841728517286172871728817289172901729117292172931729417295172961729717298172991730017301173021730317304173051730617307173081730917310173111731217313173141731517316173171731817319173201732117322173231732417325173261732717328173291733017331173321733317334173351733617337173381733917340173411734217343173441734517346173471734817349173501735117352173531735417355173561735717358173591736017361173621736317364173651736617367173681736917370173711737217373173741737517376173771737817379173801738117382173831738417385173861738717388173891739017391173921739317394173951739617397173981739917400174011740217403174041740517406174071740817409174101741117412174131741417415174161741717418174191742017421174221742317424174251742617427174281742917430174311743217433174341743517436174371743817439174401744117442174431744417445174461744717448174491745017451174521745317454174551745617457174581745917460174611746217463174641746517466174671746817469174701747117472174731747417475174761747717478174791748017481174821748317484174851748617487174881748917490174911749217493174941749517496174971749817499175001750117502175031750417505175061750717508175091751017511175121751317514175151751617517175181751917520175211752217523175241752517526175271752817529175301753117532175331753417535175361753717538175391754017541175421754317544175451754617547175481754917550175511755217553175541755517556175571755817559175601756117562175631756417565175661756717568175691757017571175721757317574175751757617577175781757917580175811758217583175841758517586175871758817589175901759117592175931759417595175961759717598175991760017601176021760317604176051760617607176081760917610176111761217613176141761517616176171761817619176201762117622176231762417625176261762717628176291763017631176321763317634176351763617637176381763917640176411764217643176441764517646176471764817649176501765117652176531765417655176561765717658176591766017661176621766317664176651766617667176681766917670176711767217673176741767517676176771767817679176801768117682176831768417685176861768717688176891769017691176921769317694176951769617697176981769917700177011770217703177041770517706177071770817709177101771117712177131771417715177161771717718177191772017721177221772317724177251772617727177281772917730177311773217733177341773517736177371773817739177401774117742177431774417745177461774717748177491775017751177521775317754177551775617757177581775917760177611776217763177641776517766177671776817769177701777117772177731777417775177761777717778177791778017781177821778317784177851778617787177881778917790177911779217793177941779517796177971779817799178001780117802178031780417805178061780717808178091781017811178121781317814178151781617817178181781917820178211782217823178241782517826178271782817829178301783117832178331783417835178361783717838178391784017841178421784317844178451784617847178481784917850178511785217853178541785517856178571785817859178601786117862178631786417865178661786717868178691787017871178721787317874178751787617877178781787917880178811788217883178841788517886178871788817889178901789117892178931789417895178961789717898178991790017901179021790317904179051790617907179081790917910179111791217913179141791517916179171791817919179201792117922179231792417925179261792717928179291793017931179321793317934179351793617937179381793917940179411794217943179441794517946179471794817949179501795117952179531795417955179561795717958179591796017961179621796317964179651796617967179681796917970179711797217973179741797517976179771797817979179801798117982179831798417985179861798717988179891799017991179921799317994179951799617997179981799918000180011800218003180041800518006180071800818009180101801118012180131801418015180161801718018180191802018021180221802318024180251802618027180281802918030180311803218033180341803518036180371803818039180401804118042180431804418045180461804718048180491805018051180521805318054180551805618057180581805918060180611806218063180641806518066180671806818069180701807118072180731807418075180761807718078180791808018081180821808318084180851808618087180881808918090180911809218093180941809518096180971809818099181001810118102181031810418105181061810718108181091811018111181121811318114181151811618117181181811918120181211812218123181241812518126181271812818129181301813118132181331813418135181361813718138181391814018141181421814318144181451814618147181481814918150181511815218153181541815518156181571815818159181601816118162181631816418165181661816718168181691817018171181721817318174181751817618177181781817918180181811818218183181841818518186181871818818189181901819118192181931819418195181961819718198181991820018201182021820318204182051820618207182081820918210182111821218213182141821518216182171821818219182201822118222182231822418225182261822718228182291823018231182321823318234182351823618237182381823918240182411824218243182441824518246182471824818249182501825118252182531825418255182561825718258182591826018261182621826318264182651826618267182681826918270182711827218273182741827518276182771827818279182801828118282182831828418285182861828718288182891829018291182921829318294182951829618297182981829918300183011830218303183041830518306183071830818309183101831118312183131831418315183161831718318183191832018321183221832318324183251832618327183281832918330183311833218333183341833518336
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2016 Broadcom Corporation.
  8. * Copyright (C) 2016-2017 Broadcom Limited.
  9. *
  10. * Firmware is:
  11. * Derived from proprietary unpublished source code,
  12. * Copyright (C) 2000-2016 Broadcom Corporation.
  13. * Copyright (C) 2016-2017 Broadcom Ltd.
  14. *
  15. * Permission is hereby granted for the distribution of this firmware
  16. * data in hexadecimal or equivalent format, provided this copyright
  17. * notice is accompanying it.
  18. */
  19. #include <linux/module.h>
  20. #include <linux/moduleparam.h>
  21. #include <linux/stringify.h>
  22. #include <linux/kernel.h>
  23. #include <linux/sched/signal.h>
  24. #include <linux/types.h>
  25. #include <linux/compiler.h>
  26. #include <linux/slab.h>
  27. #include <linux/delay.h>
  28. #include <linux/in.h>
  29. #include <linux/interrupt.h>
  30. #include <linux/ioport.h>
  31. #include <linux/pci.h>
  32. #include <linux/netdevice.h>
  33. #include <linux/etherdevice.h>
  34. #include <linux/skbuff.h>
  35. #include <linux/ethtool.h>
  36. #include <linux/mdio.h>
  37. #include <linux/mii.h>
  38. #include <linux/phy.h>
  39. #include <linux/brcmphy.h>
  40. #include <linux/if.h>
  41. #include <linux/if_vlan.h>
  42. #include <linux/ip.h>
  43. #include <linux/tcp.h>
  44. #include <linux/workqueue.h>
  45. #include <linux/prefetch.h>
  46. #include <linux/dma-mapping.h>
  47. #include <linux/firmware.h>
  48. #include <linux/ssb/ssb_driver_gige.h>
  49. #include <linux/hwmon.h>
  50. #include <linux/hwmon-sysfs.h>
  51. #include <net/checksum.h>
  52. #include <net/ip.h>
  53. #include <linux/io.h>
  54. #include <asm/byteorder.h>
  55. #include <linux/uaccess.h>
  56. #include <uapi/linux/net_tstamp.h>
  57. #include <linux/ptp_clock_kernel.h>
  58. #ifdef CONFIG_SPARC
  59. #include <asm/idprom.h>
  60. #include <asm/prom.h>
  61. #endif
  62. #define BAR_0 0
  63. #define BAR_2 2
  64. #include "tg3.h"
  65. /* Functions & macros to verify TG3_FLAGS types */
  66. static inline int _tg3_flag(enum TG3_FLAGS flag, unsigned long *bits)
  67. {
  68. return test_bit(flag, bits);
  69. }
  70. static inline void _tg3_flag_set(enum TG3_FLAGS flag, unsigned long *bits)
  71. {
  72. set_bit(flag, bits);
  73. }
  74. static inline void _tg3_flag_clear(enum TG3_FLAGS flag, unsigned long *bits)
  75. {
  76. clear_bit(flag, bits);
  77. }
  78. #define tg3_flag(tp, flag) \
  79. _tg3_flag(TG3_FLAG_##flag, (tp)->tg3_flags)
  80. #define tg3_flag_set(tp, flag) \
  81. _tg3_flag_set(TG3_FLAG_##flag, (tp)->tg3_flags)
  82. #define tg3_flag_clear(tp, flag) \
  83. _tg3_flag_clear(TG3_FLAG_##flag, (tp)->tg3_flags)
  84. #define DRV_MODULE_NAME "tg3"
  85. #define TG3_MAJ_NUM 3
  86. #define TG3_MIN_NUM 137
  87. #define DRV_MODULE_VERSION \
  88. __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
  89. #define DRV_MODULE_RELDATE "May 11, 2014"
  90. #define RESET_KIND_SHUTDOWN 0
  91. #define RESET_KIND_INIT 1
  92. #define RESET_KIND_SUSPEND 2
  93. #define TG3_DEF_RX_MODE 0
  94. #define TG3_DEF_TX_MODE 0
  95. #define TG3_DEF_MSG_ENABLE \
  96. (NETIF_MSG_DRV | \
  97. NETIF_MSG_PROBE | \
  98. NETIF_MSG_LINK | \
  99. NETIF_MSG_TIMER | \
  100. NETIF_MSG_IFDOWN | \
  101. NETIF_MSG_IFUP | \
  102. NETIF_MSG_RX_ERR | \
  103. NETIF_MSG_TX_ERR)
  104. #define TG3_GRC_LCLCTL_PWRSW_DELAY 100
  105. /* length of time before we decide the hardware is borked,
  106. * and dev->tx_timeout() should be called to fix the problem
  107. */
  108. #define TG3_TX_TIMEOUT (5 * HZ)
  109. /* hardware minimum and maximum for a single frame's data payload */
  110. #define TG3_MIN_MTU ETH_ZLEN
  111. #define TG3_MAX_MTU(tp) \
  112. (tg3_flag(tp, JUMBO_CAPABLE) ? 9000 : 1500)
  113. /* These numbers seem to be hard coded in the NIC firmware somehow.
  114. * You can't change the ring sizes, but you can change where you place
  115. * them in the NIC onboard memory.
  116. */
  117. #define TG3_RX_STD_RING_SIZE(tp) \
  118. (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
  119. TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
  120. #define TG3_DEF_RX_RING_PENDING 200
  121. #define TG3_RX_JMB_RING_SIZE(tp) \
  122. (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
  123. TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
  124. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  125. /* Do not place this n-ring entries value into the tp struct itself,
  126. * we really want to expose these constants to GCC so that modulo et
  127. * al. operations are done with shifts and masks instead of with
  128. * hw multiply/modulo instructions. Another solution would be to
  129. * replace things like '% foo' with '& (foo - 1)'.
  130. */
  131. #define TG3_TX_RING_SIZE 512
  132. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  133. #define TG3_RX_STD_RING_BYTES(tp) \
  134. (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
  135. #define TG3_RX_JMB_RING_BYTES(tp) \
  136. (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
  137. #define TG3_RX_RCB_RING_BYTES(tp) \
  138. (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
  139. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  140. TG3_TX_RING_SIZE)
  141. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  142. #define TG3_DMA_BYTE_ENAB 64
  143. #define TG3_RX_STD_DMA_SZ 1536
  144. #define TG3_RX_JMB_DMA_SZ 9046
  145. #define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
  146. #define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
  147. #define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
  148. #define TG3_RX_STD_BUFF_RING_SIZE(tp) \
  149. (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
  150. #define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
  151. (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
  152. /* Due to a hardware bug, the 5701 can only DMA to memory addresses
  153. * that are at least dword aligned when used in PCIX mode. The driver
  154. * works around this bug by double copying the packet. This workaround
  155. * is built into the normal double copy length check for efficiency.
  156. *
  157. * However, the double copy is only necessary on those architectures
  158. * where unaligned memory accesses are inefficient. For those architectures
  159. * where unaligned memory accesses incur little penalty, we can reintegrate
  160. * the 5701 in the normal rx path. Doing so saves a device structure
  161. * dereference by hardcoding the double copy threshold in place.
  162. */
  163. #define TG3_RX_COPY_THRESHOLD 256
  164. #if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
  165. #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
  166. #else
  167. #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
  168. #endif
  169. #if (NET_IP_ALIGN != 0)
  170. #define TG3_RX_OFFSET(tp) ((tp)->rx_offset)
  171. #else
  172. #define TG3_RX_OFFSET(tp) (NET_SKB_PAD)
  173. #endif
  174. /* minimum number of free TX descriptors required to wake up TX process */
  175. #define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
  176. #define TG3_TX_BD_DMA_MAX_2K 2048
  177. #define TG3_TX_BD_DMA_MAX_4K 4096
  178. #define TG3_RAW_IP_ALIGN 2
  179. #define TG3_MAX_UCAST_ADDR(tp) (tg3_flag((tp), ENABLE_ASF) ? 2 : 3)
  180. #define TG3_UCAST_ADDR_IDX(tp) (tg3_flag((tp), ENABLE_ASF) ? 2 : 1)
  181. #define TG3_FW_UPDATE_TIMEOUT_SEC 5
  182. #define TG3_FW_UPDATE_FREQ_SEC (TG3_FW_UPDATE_TIMEOUT_SEC / 2)
  183. #define FIRMWARE_TG3 "tigon/tg3.bin"
  184. #define FIRMWARE_TG357766 "tigon/tg357766.bin"
  185. #define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
  186. #define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
  187. static char version[] =
  188. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
  189. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  190. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  191. MODULE_LICENSE("GPL");
  192. MODULE_VERSION(DRV_MODULE_VERSION);
  193. MODULE_FIRMWARE(FIRMWARE_TG3);
  194. MODULE_FIRMWARE(FIRMWARE_TG3TSO);
  195. MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
  196. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  197. module_param(tg3_debug, int, 0);
  198. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  199. #define TG3_DRV_DATA_FLAG_10_100_ONLY 0x0001
  200. #define TG3_DRV_DATA_FLAG_5705_10_100 0x0002
  201. static const struct pci_device_id tg3_pci_tbl[] = {
  202. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  203. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  204. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  205. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  206. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  207. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  208. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  209. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  210. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  211. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  212. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  213. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  214. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  215. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  216. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  217. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  218. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  219. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  220. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901),
  221. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
  222. TG3_DRV_DATA_FLAG_5705_10_100},
  223. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2),
  224. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
  225. TG3_DRV_DATA_FLAG_5705_10_100},
  226. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  227. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F),
  228. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
  229. TG3_DRV_DATA_FLAG_5705_10_100},
  230. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  231. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  232. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750)},
  233. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  234. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  235. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F),
  236. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  237. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  238. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  239. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  240. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  241. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F),
  242. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  243. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  244. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  245. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  246. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  247. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  248. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  249. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  250. {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5787M,
  251. PCI_VENDOR_ID_LENOVO,
  252. TG3PCI_SUBDEVICE_ID_LENOVO_5787M),
  253. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  254. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  255. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F),
  256. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  257. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  258. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  259. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  260. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  261. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  262. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  263. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  264. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  265. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  266. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  267. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  268. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  269. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  270. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  271. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  272. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  273. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
  274. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
  275. {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780,
  276. PCI_VENDOR_ID_AI, TG3PCI_SUBDEVICE_ID_ACER_57780_A),
  277. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  278. {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780,
  279. PCI_VENDOR_ID_AI, TG3PCI_SUBDEVICE_ID_ACER_57780_B),
  280. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  281. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
  282. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
  283. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790),
  284. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  285. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
  286. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
  287. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717_C)},
  288. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
  289. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
  290. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
  291. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
  292. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
  293. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791),
  294. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  295. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795),
  296. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  297. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
  298. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5720)},
  299. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57762)},
  300. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57766)},
  301. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5762)},
  302. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5725)},
  303. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5727)},
  304. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57764)},
  305. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57767)},
  306. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57787)},
  307. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57782)},
  308. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57786)},
  309. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  310. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  311. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  312. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  313. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  314. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  315. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  316. {PCI_DEVICE(0x10cf, 0x11a2)}, /* Fujitsu 1000base-SX with BCM5703SKHB */
  317. {}
  318. };
  319. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  320. static const struct {
  321. const char string[ETH_GSTRING_LEN];
  322. } ethtool_stats_keys[] = {
  323. { "rx_octets" },
  324. { "rx_fragments" },
  325. { "rx_ucast_packets" },
  326. { "rx_mcast_packets" },
  327. { "rx_bcast_packets" },
  328. { "rx_fcs_errors" },
  329. { "rx_align_errors" },
  330. { "rx_xon_pause_rcvd" },
  331. { "rx_xoff_pause_rcvd" },
  332. { "rx_mac_ctrl_rcvd" },
  333. { "rx_xoff_entered" },
  334. { "rx_frame_too_long_errors" },
  335. { "rx_jabbers" },
  336. { "rx_undersize_packets" },
  337. { "rx_in_length_errors" },
  338. { "rx_out_length_errors" },
  339. { "rx_64_or_less_octet_packets" },
  340. { "rx_65_to_127_octet_packets" },
  341. { "rx_128_to_255_octet_packets" },
  342. { "rx_256_to_511_octet_packets" },
  343. { "rx_512_to_1023_octet_packets" },
  344. { "rx_1024_to_1522_octet_packets" },
  345. { "rx_1523_to_2047_octet_packets" },
  346. { "rx_2048_to_4095_octet_packets" },
  347. { "rx_4096_to_8191_octet_packets" },
  348. { "rx_8192_to_9022_octet_packets" },
  349. { "tx_octets" },
  350. { "tx_collisions" },
  351. { "tx_xon_sent" },
  352. { "tx_xoff_sent" },
  353. { "tx_flow_control" },
  354. { "tx_mac_errors" },
  355. { "tx_single_collisions" },
  356. { "tx_mult_collisions" },
  357. { "tx_deferred" },
  358. { "tx_excessive_collisions" },
  359. { "tx_late_collisions" },
  360. { "tx_collide_2times" },
  361. { "tx_collide_3times" },
  362. { "tx_collide_4times" },
  363. { "tx_collide_5times" },
  364. { "tx_collide_6times" },
  365. { "tx_collide_7times" },
  366. { "tx_collide_8times" },
  367. { "tx_collide_9times" },
  368. { "tx_collide_10times" },
  369. { "tx_collide_11times" },
  370. { "tx_collide_12times" },
  371. { "tx_collide_13times" },
  372. { "tx_collide_14times" },
  373. { "tx_collide_15times" },
  374. { "tx_ucast_packets" },
  375. { "tx_mcast_packets" },
  376. { "tx_bcast_packets" },
  377. { "tx_carrier_sense_errors" },
  378. { "tx_discards" },
  379. { "tx_errors" },
  380. { "dma_writeq_full" },
  381. { "dma_write_prioq_full" },
  382. { "rxbds_empty" },
  383. { "rx_discards" },
  384. { "rx_errors" },
  385. { "rx_threshold_hit" },
  386. { "dma_readq_full" },
  387. { "dma_read_prioq_full" },
  388. { "tx_comp_queue_full" },
  389. { "ring_set_send_prod_index" },
  390. { "ring_status_update" },
  391. { "nic_irqs" },
  392. { "nic_avoided_irqs" },
  393. { "nic_tx_threshold_hit" },
  394. { "mbuf_lwm_thresh_hit" },
  395. };
  396. #define TG3_NUM_STATS ARRAY_SIZE(ethtool_stats_keys)
  397. #define TG3_NVRAM_TEST 0
  398. #define TG3_LINK_TEST 1
  399. #define TG3_REGISTER_TEST 2
  400. #define TG3_MEMORY_TEST 3
  401. #define TG3_MAC_LOOPB_TEST 4
  402. #define TG3_PHY_LOOPB_TEST 5
  403. #define TG3_EXT_LOOPB_TEST 6
  404. #define TG3_INTERRUPT_TEST 7
  405. static const struct {
  406. const char string[ETH_GSTRING_LEN];
  407. } ethtool_test_keys[] = {
  408. [TG3_NVRAM_TEST] = { "nvram test (online) " },
  409. [TG3_LINK_TEST] = { "link test (online) " },
  410. [TG3_REGISTER_TEST] = { "register test (offline)" },
  411. [TG3_MEMORY_TEST] = { "memory test (offline)" },
  412. [TG3_MAC_LOOPB_TEST] = { "mac loopback test (offline)" },
  413. [TG3_PHY_LOOPB_TEST] = { "phy loopback test (offline)" },
  414. [TG3_EXT_LOOPB_TEST] = { "ext loopback test (offline)" },
  415. [TG3_INTERRUPT_TEST] = { "interrupt test (offline)" },
  416. };
  417. #define TG3_NUM_TEST ARRAY_SIZE(ethtool_test_keys)
  418. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  419. {
  420. writel(val, tp->regs + off);
  421. }
  422. static u32 tg3_read32(struct tg3 *tp, u32 off)
  423. {
  424. return readl(tp->regs + off);
  425. }
  426. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  427. {
  428. writel(val, tp->aperegs + off);
  429. }
  430. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  431. {
  432. return readl(tp->aperegs + off);
  433. }
  434. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  435. {
  436. unsigned long flags;
  437. spin_lock_irqsave(&tp->indirect_lock, flags);
  438. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  439. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  440. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  441. }
  442. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  443. {
  444. writel(val, tp->regs + off);
  445. readl(tp->regs + off);
  446. }
  447. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  448. {
  449. unsigned long flags;
  450. u32 val;
  451. spin_lock_irqsave(&tp->indirect_lock, flags);
  452. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  453. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  454. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  455. return val;
  456. }
  457. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  458. {
  459. unsigned long flags;
  460. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  461. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  462. TG3_64BIT_REG_LOW, val);
  463. return;
  464. }
  465. if (off == TG3_RX_STD_PROD_IDX_REG) {
  466. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  467. TG3_64BIT_REG_LOW, val);
  468. return;
  469. }
  470. spin_lock_irqsave(&tp->indirect_lock, flags);
  471. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  472. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  473. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  474. /* In indirect mode when disabling interrupts, we also need
  475. * to clear the interrupt bit in the GRC local ctrl register.
  476. */
  477. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  478. (val == 0x1)) {
  479. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  480. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  481. }
  482. }
  483. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  484. {
  485. unsigned long flags;
  486. u32 val;
  487. spin_lock_irqsave(&tp->indirect_lock, flags);
  488. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  489. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  490. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  491. return val;
  492. }
  493. /* usec_wait specifies the wait time in usec when writing to certain registers
  494. * where it is unsafe to read back the register without some delay.
  495. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  496. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  497. */
  498. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  499. {
  500. if (tg3_flag(tp, PCIX_TARGET_HWBUG) || tg3_flag(tp, ICH_WORKAROUND))
  501. /* Non-posted methods */
  502. tp->write32(tp, off, val);
  503. else {
  504. /* Posted method */
  505. tg3_write32(tp, off, val);
  506. if (usec_wait)
  507. udelay(usec_wait);
  508. tp->read32(tp, off);
  509. }
  510. /* Wait again after the read for the posted method to guarantee that
  511. * the wait time is met.
  512. */
  513. if (usec_wait)
  514. udelay(usec_wait);
  515. }
  516. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  517. {
  518. tp->write32_mbox(tp, off, val);
  519. if (tg3_flag(tp, FLUSH_POSTED_WRITES) ||
  520. (!tg3_flag(tp, MBOX_WRITE_REORDER) &&
  521. !tg3_flag(tp, ICH_WORKAROUND)))
  522. tp->read32_mbox(tp, off);
  523. }
  524. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  525. {
  526. void __iomem *mbox = tp->regs + off;
  527. writel(val, mbox);
  528. if (tg3_flag(tp, TXD_MBOX_HWBUG))
  529. writel(val, mbox);
  530. if (tg3_flag(tp, MBOX_WRITE_REORDER) ||
  531. tg3_flag(tp, FLUSH_POSTED_WRITES))
  532. readl(mbox);
  533. }
  534. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  535. {
  536. return readl(tp->regs + off + GRCMBOX_BASE);
  537. }
  538. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  539. {
  540. writel(val, tp->regs + off + GRCMBOX_BASE);
  541. }
  542. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  543. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  544. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  545. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  546. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  547. #define tw32(reg, val) tp->write32(tp, reg, val)
  548. #define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
  549. #define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
  550. #define tr32(reg) tp->read32(tp, reg)
  551. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  552. {
  553. unsigned long flags;
  554. if (tg3_asic_rev(tp) == ASIC_REV_5906 &&
  555. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  556. return;
  557. spin_lock_irqsave(&tp->indirect_lock, flags);
  558. if (tg3_flag(tp, SRAM_USE_CONFIG)) {
  559. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  560. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  561. /* Always leave this as zero. */
  562. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  563. } else {
  564. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  565. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  566. /* Always leave this as zero. */
  567. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  568. }
  569. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  570. }
  571. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  572. {
  573. unsigned long flags;
  574. if (tg3_asic_rev(tp) == ASIC_REV_5906 &&
  575. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  576. *val = 0;
  577. return;
  578. }
  579. spin_lock_irqsave(&tp->indirect_lock, flags);
  580. if (tg3_flag(tp, SRAM_USE_CONFIG)) {
  581. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  582. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  583. /* Always leave this as zero. */
  584. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  585. } else {
  586. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  587. *val = tr32(TG3PCI_MEM_WIN_DATA);
  588. /* Always leave this as zero. */
  589. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  590. }
  591. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  592. }
  593. static void tg3_ape_lock_init(struct tg3 *tp)
  594. {
  595. int i;
  596. u32 regbase, bit;
  597. if (tg3_asic_rev(tp) == ASIC_REV_5761)
  598. regbase = TG3_APE_LOCK_GRANT;
  599. else
  600. regbase = TG3_APE_PER_LOCK_GRANT;
  601. /* Make sure the driver hasn't any stale locks. */
  602. for (i = TG3_APE_LOCK_PHY0; i <= TG3_APE_LOCK_GPIO; i++) {
  603. switch (i) {
  604. case TG3_APE_LOCK_PHY0:
  605. case TG3_APE_LOCK_PHY1:
  606. case TG3_APE_LOCK_PHY2:
  607. case TG3_APE_LOCK_PHY3:
  608. bit = APE_LOCK_GRANT_DRIVER;
  609. break;
  610. default:
  611. if (!tp->pci_fn)
  612. bit = APE_LOCK_GRANT_DRIVER;
  613. else
  614. bit = 1 << tp->pci_fn;
  615. }
  616. tg3_ape_write32(tp, regbase + 4 * i, bit);
  617. }
  618. }
  619. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  620. {
  621. int i, off;
  622. int ret = 0;
  623. u32 status, req, gnt, bit;
  624. if (!tg3_flag(tp, ENABLE_APE))
  625. return 0;
  626. switch (locknum) {
  627. case TG3_APE_LOCK_GPIO:
  628. if (tg3_asic_rev(tp) == ASIC_REV_5761)
  629. return 0;
  630. case TG3_APE_LOCK_GRC:
  631. case TG3_APE_LOCK_MEM:
  632. if (!tp->pci_fn)
  633. bit = APE_LOCK_REQ_DRIVER;
  634. else
  635. bit = 1 << tp->pci_fn;
  636. break;
  637. case TG3_APE_LOCK_PHY0:
  638. case TG3_APE_LOCK_PHY1:
  639. case TG3_APE_LOCK_PHY2:
  640. case TG3_APE_LOCK_PHY3:
  641. bit = APE_LOCK_REQ_DRIVER;
  642. break;
  643. default:
  644. return -EINVAL;
  645. }
  646. if (tg3_asic_rev(tp) == ASIC_REV_5761) {
  647. req = TG3_APE_LOCK_REQ;
  648. gnt = TG3_APE_LOCK_GRANT;
  649. } else {
  650. req = TG3_APE_PER_LOCK_REQ;
  651. gnt = TG3_APE_PER_LOCK_GRANT;
  652. }
  653. off = 4 * locknum;
  654. tg3_ape_write32(tp, req + off, bit);
  655. /* Wait for up to 1 millisecond to acquire lock. */
  656. for (i = 0; i < 100; i++) {
  657. status = tg3_ape_read32(tp, gnt + off);
  658. if (status == bit)
  659. break;
  660. if (pci_channel_offline(tp->pdev))
  661. break;
  662. udelay(10);
  663. }
  664. if (status != bit) {
  665. /* Revoke the lock request. */
  666. tg3_ape_write32(tp, gnt + off, bit);
  667. ret = -EBUSY;
  668. }
  669. return ret;
  670. }
  671. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  672. {
  673. u32 gnt, bit;
  674. if (!tg3_flag(tp, ENABLE_APE))
  675. return;
  676. switch (locknum) {
  677. case TG3_APE_LOCK_GPIO:
  678. if (tg3_asic_rev(tp) == ASIC_REV_5761)
  679. return;
  680. case TG3_APE_LOCK_GRC:
  681. case TG3_APE_LOCK_MEM:
  682. if (!tp->pci_fn)
  683. bit = APE_LOCK_GRANT_DRIVER;
  684. else
  685. bit = 1 << tp->pci_fn;
  686. break;
  687. case TG3_APE_LOCK_PHY0:
  688. case TG3_APE_LOCK_PHY1:
  689. case TG3_APE_LOCK_PHY2:
  690. case TG3_APE_LOCK_PHY3:
  691. bit = APE_LOCK_GRANT_DRIVER;
  692. break;
  693. default:
  694. return;
  695. }
  696. if (tg3_asic_rev(tp) == ASIC_REV_5761)
  697. gnt = TG3_APE_LOCK_GRANT;
  698. else
  699. gnt = TG3_APE_PER_LOCK_GRANT;
  700. tg3_ape_write32(tp, gnt + 4 * locknum, bit);
  701. }
  702. static int tg3_ape_event_lock(struct tg3 *tp, u32 timeout_us)
  703. {
  704. u32 apedata;
  705. while (timeout_us) {
  706. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  707. return -EBUSY;
  708. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  709. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  710. break;
  711. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  712. udelay(10);
  713. timeout_us -= (timeout_us > 10) ? 10 : timeout_us;
  714. }
  715. return timeout_us ? 0 : -EBUSY;
  716. }
  717. #ifdef CONFIG_TIGON3_HWMON
  718. static int tg3_ape_wait_for_event(struct tg3 *tp, u32 timeout_us)
  719. {
  720. u32 i, apedata;
  721. for (i = 0; i < timeout_us / 10; i++) {
  722. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  723. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  724. break;
  725. udelay(10);
  726. }
  727. return i == timeout_us / 10;
  728. }
  729. static int tg3_ape_scratchpad_read(struct tg3 *tp, u32 *data, u32 base_off,
  730. u32 len)
  731. {
  732. int err;
  733. u32 i, bufoff, msgoff, maxlen, apedata;
  734. if (!tg3_flag(tp, APE_HAS_NCSI))
  735. return 0;
  736. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  737. if (apedata != APE_SEG_SIG_MAGIC)
  738. return -ENODEV;
  739. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  740. if (!(apedata & APE_FW_STATUS_READY))
  741. return -EAGAIN;
  742. bufoff = tg3_ape_read32(tp, TG3_APE_SEG_MSG_BUF_OFF) +
  743. TG3_APE_SHMEM_BASE;
  744. msgoff = bufoff + 2 * sizeof(u32);
  745. maxlen = tg3_ape_read32(tp, TG3_APE_SEG_MSG_BUF_LEN);
  746. while (len) {
  747. u32 length;
  748. /* Cap xfer sizes to scratchpad limits. */
  749. length = (len > maxlen) ? maxlen : len;
  750. len -= length;
  751. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  752. if (!(apedata & APE_FW_STATUS_READY))
  753. return -EAGAIN;
  754. /* Wait for up to 1 msec for APE to service previous event. */
  755. err = tg3_ape_event_lock(tp, 1000);
  756. if (err)
  757. return err;
  758. apedata = APE_EVENT_STATUS_DRIVER_EVNT |
  759. APE_EVENT_STATUS_SCRTCHPD_READ |
  760. APE_EVENT_STATUS_EVENT_PENDING;
  761. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS, apedata);
  762. tg3_ape_write32(tp, bufoff, base_off);
  763. tg3_ape_write32(tp, bufoff + sizeof(u32), length);
  764. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  765. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  766. base_off += length;
  767. if (tg3_ape_wait_for_event(tp, 30000))
  768. return -EAGAIN;
  769. for (i = 0; length; i += 4, length -= 4) {
  770. u32 val = tg3_ape_read32(tp, msgoff + i);
  771. memcpy(data, &val, sizeof(u32));
  772. data++;
  773. }
  774. }
  775. return 0;
  776. }
  777. #endif
  778. static int tg3_ape_send_event(struct tg3 *tp, u32 event)
  779. {
  780. int err;
  781. u32 apedata;
  782. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  783. if (apedata != APE_SEG_SIG_MAGIC)
  784. return -EAGAIN;
  785. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  786. if (!(apedata & APE_FW_STATUS_READY))
  787. return -EAGAIN;
  788. /* Wait for up to 20 millisecond for APE to service previous event. */
  789. err = tg3_ape_event_lock(tp, 20000);
  790. if (err)
  791. return err;
  792. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  793. event | APE_EVENT_STATUS_EVENT_PENDING);
  794. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  795. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  796. return 0;
  797. }
  798. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  799. {
  800. u32 event;
  801. u32 apedata;
  802. if (!tg3_flag(tp, ENABLE_APE))
  803. return;
  804. switch (kind) {
  805. case RESET_KIND_INIT:
  806. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_COUNT, tp->ape_hb++);
  807. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  808. APE_HOST_SEG_SIG_MAGIC);
  809. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  810. APE_HOST_SEG_LEN_MAGIC);
  811. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  812. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  813. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  814. APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
  815. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  816. APE_HOST_BEHAV_NO_PHYLOCK);
  817. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
  818. TG3_APE_HOST_DRVR_STATE_START);
  819. event = APE_EVENT_STATUS_STATE_START;
  820. break;
  821. case RESET_KIND_SHUTDOWN:
  822. if (device_may_wakeup(&tp->pdev->dev) &&
  823. tg3_flag(tp, WOL_ENABLE)) {
  824. tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
  825. TG3_APE_HOST_WOL_SPEED_AUTO);
  826. apedata = TG3_APE_HOST_DRVR_STATE_WOL;
  827. } else
  828. apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
  829. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
  830. event = APE_EVENT_STATUS_STATE_UNLOAD;
  831. break;
  832. default:
  833. return;
  834. }
  835. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  836. tg3_ape_send_event(tp, event);
  837. }
  838. static void tg3_send_ape_heartbeat(struct tg3 *tp,
  839. unsigned long interval)
  840. {
  841. /* Check if hb interval has exceeded */
  842. if (!tg3_flag(tp, ENABLE_APE) ||
  843. time_before(jiffies, tp->ape_hb_jiffies + interval))
  844. return;
  845. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_COUNT, tp->ape_hb++);
  846. tp->ape_hb_jiffies = jiffies;
  847. }
  848. static void tg3_disable_ints(struct tg3 *tp)
  849. {
  850. int i;
  851. tw32(TG3PCI_MISC_HOST_CTRL,
  852. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  853. for (i = 0; i < tp->irq_max; i++)
  854. tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
  855. }
  856. static void tg3_enable_ints(struct tg3 *tp)
  857. {
  858. int i;
  859. tp->irq_sync = 0;
  860. wmb();
  861. tw32(TG3PCI_MISC_HOST_CTRL,
  862. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  863. tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
  864. for (i = 0; i < tp->irq_cnt; i++) {
  865. struct tg3_napi *tnapi = &tp->napi[i];
  866. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  867. if (tg3_flag(tp, 1SHOT_MSI))
  868. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  869. tp->coal_now |= tnapi->coal_now;
  870. }
  871. /* Force an initial interrupt */
  872. if (!tg3_flag(tp, TAGGED_STATUS) &&
  873. (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
  874. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  875. else
  876. tw32(HOSTCC_MODE, tp->coal_now);
  877. tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
  878. }
  879. static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
  880. {
  881. struct tg3 *tp = tnapi->tp;
  882. struct tg3_hw_status *sblk = tnapi->hw_status;
  883. unsigned int work_exists = 0;
  884. /* check for phy events */
  885. if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
  886. if (sblk->status & SD_STATUS_LINK_CHG)
  887. work_exists = 1;
  888. }
  889. /* check for TX work to do */
  890. if (sblk->idx[0].tx_consumer != tnapi->tx_cons)
  891. work_exists = 1;
  892. /* check for RX work to do */
  893. if (tnapi->rx_rcb_prod_idx &&
  894. *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  895. work_exists = 1;
  896. return work_exists;
  897. }
  898. /* tg3_int_reenable
  899. * similar to tg3_enable_ints, but it accurately determines whether there
  900. * is new work pending and can return without flushing the PIO write
  901. * which reenables interrupts
  902. */
  903. static void tg3_int_reenable(struct tg3_napi *tnapi)
  904. {
  905. struct tg3 *tp = tnapi->tp;
  906. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  907. mmiowb();
  908. /* When doing tagged status, this work check is unnecessary.
  909. * The last_tag we write above tells the chip which piece of
  910. * work we've completed.
  911. */
  912. if (!tg3_flag(tp, TAGGED_STATUS) && tg3_has_work(tnapi))
  913. tw32(HOSTCC_MODE, tp->coalesce_mode |
  914. HOSTCC_MODE_ENABLE | tnapi->coal_now);
  915. }
  916. static void tg3_switch_clocks(struct tg3 *tp)
  917. {
  918. u32 clock_ctrl;
  919. u32 orig_clock_ctrl;
  920. if (tg3_flag(tp, CPMU_PRESENT) || tg3_flag(tp, 5780_CLASS))
  921. return;
  922. clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  923. orig_clock_ctrl = clock_ctrl;
  924. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  925. CLOCK_CTRL_CLKRUN_OENABLE |
  926. 0x1f);
  927. tp->pci_clock_ctrl = clock_ctrl;
  928. if (tg3_flag(tp, 5705_PLUS)) {
  929. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  930. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  931. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  932. }
  933. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  934. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  935. clock_ctrl |
  936. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  937. 40);
  938. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  939. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  940. 40);
  941. }
  942. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  943. }
  944. #define PHY_BUSY_LOOPS 5000
  945. static int __tg3_readphy(struct tg3 *tp, unsigned int phy_addr, int reg,
  946. u32 *val)
  947. {
  948. u32 frame_val;
  949. unsigned int loops;
  950. int ret;
  951. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  952. tw32_f(MAC_MI_MODE,
  953. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  954. udelay(80);
  955. }
  956. tg3_ape_lock(tp, tp->phy_ape_lock);
  957. *val = 0x0;
  958. frame_val = ((phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  959. MI_COM_PHY_ADDR_MASK);
  960. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  961. MI_COM_REG_ADDR_MASK);
  962. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  963. tw32_f(MAC_MI_COM, frame_val);
  964. loops = PHY_BUSY_LOOPS;
  965. while (loops != 0) {
  966. udelay(10);
  967. frame_val = tr32(MAC_MI_COM);
  968. if ((frame_val & MI_COM_BUSY) == 0) {
  969. udelay(5);
  970. frame_val = tr32(MAC_MI_COM);
  971. break;
  972. }
  973. loops -= 1;
  974. }
  975. ret = -EBUSY;
  976. if (loops != 0) {
  977. *val = frame_val & MI_COM_DATA_MASK;
  978. ret = 0;
  979. }
  980. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  981. tw32_f(MAC_MI_MODE, tp->mi_mode);
  982. udelay(80);
  983. }
  984. tg3_ape_unlock(tp, tp->phy_ape_lock);
  985. return ret;
  986. }
  987. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  988. {
  989. return __tg3_readphy(tp, tp->phy_addr, reg, val);
  990. }
  991. static int __tg3_writephy(struct tg3 *tp, unsigned int phy_addr, int reg,
  992. u32 val)
  993. {
  994. u32 frame_val;
  995. unsigned int loops;
  996. int ret;
  997. if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  998. (reg == MII_CTRL1000 || reg == MII_TG3_AUX_CTRL))
  999. return 0;
  1000. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  1001. tw32_f(MAC_MI_MODE,
  1002. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  1003. udelay(80);
  1004. }
  1005. tg3_ape_lock(tp, tp->phy_ape_lock);
  1006. frame_val = ((phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  1007. MI_COM_PHY_ADDR_MASK);
  1008. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  1009. MI_COM_REG_ADDR_MASK);
  1010. frame_val |= (val & MI_COM_DATA_MASK);
  1011. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  1012. tw32_f(MAC_MI_COM, frame_val);
  1013. loops = PHY_BUSY_LOOPS;
  1014. while (loops != 0) {
  1015. udelay(10);
  1016. frame_val = tr32(MAC_MI_COM);
  1017. if ((frame_val & MI_COM_BUSY) == 0) {
  1018. udelay(5);
  1019. frame_val = tr32(MAC_MI_COM);
  1020. break;
  1021. }
  1022. loops -= 1;
  1023. }
  1024. ret = -EBUSY;
  1025. if (loops != 0)
  1026. ret = 0;
  1027. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  1028. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1029. udelay(80);
  1030. }
  1031. tg3_ape_unlock(tp, tp->phy_ape_lock);
  1032. return ret;
  1033. }
  1034. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  1035. {
  1036. return __tg3_writephy(tp, tp->phy_addr, reg, val);
  1037. }
  1038. static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
  1039. {
  1040. int err;
  1041. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  1042. if (err)
  1043. goto done;
  1044. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  1045. if (err)
  1046. goto done;
  1047. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  1048. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  1049. if (err)
  1050. goto done;
  1051. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
  1052. done:
  1053. return err;
  1054. }
  1055. static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
  1056. {
  1057. int err;
  1058. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  1059. if (err)
  1060. goto done;
  1061. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  1062. if (err)
  1063. goto done;
  1064. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  1065. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  1066. if (err)
  1067. goto done;
  1068. err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
  1069. done:
  1070. return err;
  1071. }
  1072. static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
  1073. {
  1074. int err;
  1075. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1076. if (!err)
  1077. err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
  1078. return err;
  1079. }
  1080. static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  1081. {
  1082. int err;
  1083. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1084. if (!err)
  1085. err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  1086. return err;
  1087. }
  1088. static int tg3_phy_auxctl_read(struct tg3 *tp, int reg, u32 *val)
  1089. {
  1090. int err;
  1091. err = tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1092. (reg << MII_TG3_AUXCTL_MISC_RDSEL_SHIFT) |
  1093. MII_TG3_AUXCTL_SHDWSEL_MISC);
  1094. if (!err)
  1095. err = tg3_readphy(tp, MII_TG3_AUX_CTRL, val);
  1096. return err;
  1097. }
  1098. static int tg3_phy_auxctl_write(struct tg3 *tp, int reg, u32 set)
  1099. {
  1100. if (reg == MII_TG3_AUXCTL_SHDWSEL_MISC)
  1101. set |= MII_TG3_AUXCTL_MISC_WREN;
  1102. return tg3_writephy(tp, MII_TG3_AUX_CTRL, set | reg);
  1103. }
  1104. static int tg3_phy_toggle_auxctl_smdsp(struct tg3 *tp, bool enable)
  1105. {
  1106. u32 val;
  1107. int err;
  1108. err = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  1109. if (err)
  1110. return err;
  1111. if (enable)
  1112. val |= MII_TG3_AUXCTL_ACTL_SMDSP_ENA;
  1113. else
  1114. val &= ~MII_TG3_AUXCTL_ACTL_SMDSP_ENA;
  1115. err = tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  1116. val | MII_TG3_AUXCTL_ACTL_TX_6DB);
  1117. return err;
  1118. }
  1119. static int tg3_phy_shdw_write(struct tg3 *tp, int reg, u32 val)
  1120. {
  1121. return tg3_writephy(tp, MII_TG3_MISC_SHDW,
  1122. reg | val | MII_TG3_MISC_SHDW_WREN);
  1123. }
  1124. static int tg3_bmcr_reset(struct tg3 *tp)
  1125. {
  1126. u32 phy_control;
  1127. int limit, err;
  1128. /* OK, reset it, and poll the BMCR_RESET bit until it
  1129. * clears or we time out.
  1130. */
  1131. phy_control = BMCR_RESET;
  1132. err = tg3_writephy(tp, MII_BMCR, phy_control);
  1133. if (err != 0)
  1134. return -EBUSY;
  1135. limit = 5000;
  1136. while (limit--) {
  1137. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  1138. if (err != 0)
  1139. return -EBUSY;
  1140. if ((phy_control & BMCR_RESET) == 0) {
  1141. udelay(40);
  1142. break;
  1143. }
  1144. udelay(10);
  1145. }
  1146. if (limit < 0)
  1147. return -EBUSY;
  1148. return 0;
  1149. }
  1150. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  1151. {
  1152. struct tg3 *tp = bp->priv;
  1153. u32 val;
  1154. spin_lock_bh(&tp->lock);
  1155. if (__tg3_readphy(tp, mii_id, reg, &val))
  1156. val = -EIO;
  1157. spin_unlock_bh(&tp->lock);
  1158. return val;
  1159. }
  1160. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  1161. {
  1162. struct tg3 *tp = bp->priv;
  1163. u32 ret = 0;
  1164. spin_lock_bh(&tp->lock);
  1165. if (__tg3_writephy(tp, mii_id, reg, val))
  1166. ret = -EIO;
  1167. spin_unlock_bh(&tp->lock);
  1168. return ret;
  1169. }
  1170. static void tg3_mdio_config_5785(struct tg3 *tp)
  1171. {
  1172. u32 val;
  1173. struct phy_device *phydev;
  1174. phydev = mdiobus_get_phy(tp->mdio_bus, tp->phy_addr);
  1175. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  1176. case PHY_ID_BCM50610:
  1177. case PHY_ID_BCM50610M:
  1178. val = MAC_PHYCFG2_50610_LED_MODES;
  1179. break;
  1180. case PHY_ID_BCMAC131:
  1181. val = MAC_PHYCFG2_AC131_LED_MODES;
  1182. break;
  1183. case PHY_ID_RTL8211C:
  1184. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  1185. break;
  1186. case PHY_ID_RTL8201E:
  1187. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  1188. break;
  1189. default:
  1190. return;
  1191. }
  1192. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  1193. tw32(MAC_PHYCFG2, val);
  1194. val = tr32(MAC_PHYCFG1);
  1195. val &= ~(MAC_PHYCFG1_RGMII_INT |
  1196. MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
  1197. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
  1198. tw32(MAC_PHYCFG1, val);
  1199. return;
  1200. }
  1201. if (!tg3_flag(tp, RGMII_INBAND_DISABLE))
  1202. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  1203. MAC_PHYCFG2_FMODE_MASK_MASK |
  1204. MAC_PHYCFG2_GMODE_MASK_MASK |
  1205. MAC_PHYCFG2_ACT_MASK_MASK |
  1206. MAC_PHYCFG2_QUAL_MASK_MASK |
  1207. MAC_PHYCFG2_INBAND_ENABLE;
  1208. tw32(MAC_PHYCFG2, val);
  1209. val = tr32(MAC_PHYCFG1);
  1210. val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
  1211. MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
  1212. if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
  1213. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1214. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  1215. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1216. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  1217. }
  1218. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
  1219. MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
  1220. tw32(MAC_PHYCFG1, val);
  1221. val = tr32(MAC_EXT_RGMII_MODE);
  1222. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  1223. MAC_RGMII_MODE_RX_QUALITY |
  1224. MAC_RGMII_MODE_RX_ACTIVITY |
  1225. MAC_RGMII_MODE_RX_ENG_DET |
  1226. MAC_RGMII_MODE_TX_ENABLE |
  1227. MAC_RGMII_MODE_TX_LOWPWR |
  1228. MAC_RGMII_MODE_TX_RESET);
  1229. if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
  1230. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1231. val |= MAC_RGMII_MODE_RX_INT_B |
  1232. MAC_RGMII_MODE_RX_QUALITY |
  1233. MAC_RGMII_MODE_RX_ACTIVITY |
  1234. MAC_RGMII_MODE_RX_ENG_DET;
  1235. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1236. val |= MAC_RGMII_MODE_TX_ENABLE |
  1237. MAC_RGMII_MODE_TX_LOWPWR |
  1238. MAC_RGMII_MODE_TX_RESET;
  1239. }
  1240. tw32(MAC_EXT_RGMII_MODE, val);
  1241. }
  1242. static void tg3_mdio_start(struct tg3 *tp)
  1243. {
  1244. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  1245. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1246. udelay(80);
  1247. if (tg3_flag(tp, MDIOBUS_INITED) &&
  1248. tg3_asic_rev(tp) == ASIC_REV_5785)
  1249. tg3_mdio_config_5785(tp);
  1250. }
  1251. static int tg3_mdio_init(struct tg3 *tp)
  1252. {
  1253. int i;
  1254. u32 reg;
  1255. struct phy_device *phydev;
  1256. if (tg3_flag(tp, 5717_PLUS)) {
  1257. u32 is_serdes;
  1258. tp->phy_addr = tp->pci_fn + 1;
  1259. if (tg3_chip_rev_id(tp) != CHIPREV_ID_5717_A0)
  1260. is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
  1261. else
  1262. is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
  1263. TG3_CPMU_PHY_STRAP_IS_SERDES;
  1264. if (is_serdes)
  1265. tp->phy_addr += 7;
  1266. } else if (tg3_flag(tp, IS_SSB_CORE) && tg3_flag(tp, ROBOSWITCH)) {
  1267. int addr;
  1268. addr = ssb_gige_get_phyaddr(tp->pdev);
  1269. if (addr < 0)
  1270. return addr;
  1271. tp->phy_addr = addr;
  1272. } else
  1273. tp->phy_addr = TG3_PHY_MII_ADDR;
  1274. tg3_mdio_start(tp);
  1275. if (!tg3_flag(tp, USE_PHYLIB) || tg3_flag(tp, MDIOBUS_INITED))
  1276. return 0;
  1277. tp->mdio_bus = mdiobus_alloc();
  1278. if (tp->mdio_bus == NULL)
  1279. return -ENOMEM;
  1280. tp->mdio_bus->name = "tg3 mdio bus";
  1281. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  1282. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  1283. tp->mdio_bus->priv = tp;
  1284. tp->mdio_bus->parent = &tp->pdev->dev;
  1285. tp->mdio_bus->read = &tg3_mdio_read;
  1286. tp->mdio_bus->write = &tg3_mdio_write;
  1287. tp->mdio_bus->phy_mask = ~(1 << tp->phy_addr);
  1288. /* The bus registration will look for all the PHYs on the mdio bus.
  1289. * Unfortunately, it does not ensure the PHY is powered up before
  1290. * accessing the PHY ID registers. A chip reset is the
  1291. * quickest way to bring the device back to an operational state..
  1292. */
  1293. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  1294. tg3_bmcr_reset(tp);
  1295. i = mdiobus_register(tp->mdio_bus);
  1296. if (i) {
  1297. dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
  1298. mdiobus_free(tp->mdio_bus);
  1299. return i;
  1300. }
  1301. phydev = mdiobus_get_phy(tp->mdio_bus, tp->phy_addr);
  1302. if (!phydev || !phydev->drv) {
  1303. dev_warn(&tp->pdev->dev, "No PHY devices\n");
  1304. mdiobus_unregister(tp->mdio_bus);
  1305. mdiobus_free(tp->mdio_bus);
  1306. return -ENODEV;
  1307. }
  1308. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  1309. case PHY_ID_BCM57780:
  1310. phydev->interface = PHY_INTERFACE_MODE_GMII;
  1311. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1312. break;
  1313. case PHY_ID_BCM50610:
  1314. case PHY_ID_BCM50610M:
  1315. phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
  1316. PHY_BRCM_RX_REFCLK_UNUSED |
  1317. PHY_BRCM_DIS_TXCRXC_NOENRGY |
  1318. PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1319. if (tg3_flag(tp, RGMII_INBAND_DISABLE))
  1320. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  1321. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1322. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  1323. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1324. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  1325. /* fallthru */
  1326. case PHY_ID_RTL8211C:
  1327. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  1328. break;
  1329. case PHY_ID_RTL8201E:
  1330. case PHY_ID_BCMAC131:
  1331. phydev->interface = PHY_INTERFACE_MODE_MII;
  1332. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1333. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  1334. break;
  1335. }
  1336. tg3_flag_set(tp, MDIOBUS_INITED);
  1337. if (tg3_asic_rev(tp) == ASIC_REV_5785)
  1338. tg3_mdio_config_5785(tp);
  1339. return 0;
  1340. }
  1341. static void tg3_mdio_fini(struct tg3 *tp)
  1342. {
  1343. if (tg3_flag(tp, MDIOBUS_INITED)) {
  1344. tg3_flag_clear(tp, MDIOBUS_INITED);
  1345. mdiobus_unregister(tp->mdio_bus);
  1346. mdiobus_free(tp->mdio_bus);
  1347. }
  1348. }
  1349. /* tp->lock is held. */
  1350. static inline void tg3_generate_fw_event(struct tg3 *tp)
  1351. {
  1352. u32 val;
  1353. val = tr32(GRC_RX_CPU_EVENT);
  1354. val |= GRC_RX_CPU_DRIVER_EVENT;
  1355. tw32_f(GRC_RX_CPU_EVENT, val);
  1356. tp->last_event_jiffies = jiffies;
  1357. }
  1358. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  1359. /* tp->lock is held. */
  1360. static void tg3_wait_for_event_ack(struct tg3 *tp)
  1361. {
  1362. int i;
  1363. unsigned int delay_cnt;
  1364. long time_remain;
  1365. /* If enough time has passed, no wait is necessary. */
  1366. time_remain = (long)(tp->last_event_jiffies + 1 +
  1367. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  1368. (long)jiffies;
  1369. if (time_remain < 0)
  1370. return;
  1371. /* Check if we can shorten the wait time. */
  1372. delay_cnt = jiffies_to_usecs(time_remain);
  1373. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  1374. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  1375. delay_cnt = (delay_cnt >> 3) + 1;
  1376. for (i = 0; i < delay_cnt; i++) {
  1377. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  1378. break;
  1379. if (pci_channel_offline(tp->pdev))
  1380. break;
  1381. udelay(8);
  1382. }
  1383. }
  1384. /* tp->lock is held. */
  1385. static void tg3_phy_gather_ump_data(struct tg3 *tp, u32 *data)
  1386. {
  1387. u32 reg, val;
  1388. val = 0;
  1389. if (!tg3_readphy(tp, MII_BMCR, &reg))
  1390. val = reg << 16;
  1391. if (!tg3_readphy(tp, MII_BMSR, &reg))
  1392. val |= (reg & 0xffff);
  1393. *data++ = val;
  1394. val = 0;
  1395. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  1396. val = reg << 16;
  1397. if (!tg3_readphy(tp, MII_LPA, &reg))
  1398. val |= (reg & 0xffff);
  1399. *data++ = val;
  1400. val = 0;
  1401. if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
  1402. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  1403. val = reg << 16;
  1404. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  1405. val |= (reg & 0xffff);
  1406. }
  1407. *data++ = val;
  1408. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  1409. val = reg << 16;
  1410. else
  1411. val = 0;
  1412. *data++ = val;
  1413. }
  1414. /* tp->lock is held. */
  1415. static void tg3_ump_link_report(struct tg3 *tp)
  1416. {
  1417. u32 data[4];
  1418. if (!tg3_flag(tp, 5780_CLASS) || !tg3_flag(tp, ENABLE_ASF))
  1419. return;
  1420. tg3_phy_gather_ump_data(tp, data);
  1421. tg3_wait_for_event_ack(tp);
  1422. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  1423. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  1424. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x0, data[0]);
  1425. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x4, data[1]);
  1426. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x8, data[2]);
  1427. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0xc, data[3]);
  1428. tg3_generate_fw_event(tp);
  1429. }
  1430. /* tp->lock is held. */
  1431. static void tg3_stop_fw(struct tg3 *tp)
  1432. {
  1433. if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
  1434. /* Wait for RX cpu to ACK the previous event. */
  1435. tg3_wait_for_event_ack(tp);
  1436. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  1437. tg3_generate_fw_event(tp);
  1438. /* Wait for RX cpu to ACK this event. */
  1439. tg3_wait_for_event_ack(tp);
  1440. }
  1441. }
  1442. /* tp->lock is held. */
  1443. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  1444. {
  1445. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  1446. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  1447. if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
  1448. switch (kind) {
  1449. case RESET_KIND_INIT:
  1450. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1451. DRV_STATE_START);
  1452. break;
  1453. case RESET_KIND_SHUTDOWN:
  1454. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1455. DRV_STATE_UNLOAD);
  1456. break;
  1457. case RESET_KIND_SUSPEND:
  1458. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1459. DRV_STATE_SUSPEND);
  1460. break;
  1461. default:
  1462. break;
  1463. }
  1464. }
  1465. }
  1466. /* tp->lock is held. */
  1467. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  1468. {
  1469. if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
  1470. switch (kind) {
  1471. case RESET_KIND_INIT:
  1472. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1473. DRV_STATE_START_DONE);
  1474. break;
  1475. case RESET_KIND_SHUTDOWN:
  1476. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1477. DRV_STATE_UNLOAD_DONE);
  1478. break;
  1479. default:
  1480. break;
  1481. }
  1482. }
  1483. }
  1484. /* tp->lock is held. */
  1485. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  1486. {
  1487. if (tg3_flag(tp, ENABLE_ASF)) {
  1488. switch (kind) {
  1489. case RESET_KIND_INIT:
  1490. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1491. DRV_STATE_START);
  1492. break;
  1493. case RESET_KIND_SHUTDOWN:
  1494. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1495. DRV_STATE_UNLOAD);
  1496. break;
  1497. case RESET_KIND_SUSPEND:
  1498. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1499. DRV_STATE_SUSPEND);
  1500. break;
  1501. default:
  1502. break;
  1503. }
  1504. }
  1505. }
  1506. static int tg3_poll_fw(struct tg3 *tp)
  1507. {
  1508. int i;
  1509. u32 val;
  1510. if (tg3_flag(tp, NO_FWARE_REPORTED))
  1511. return 0;
  1512. if (tg3_flag(tp, IS_SSB_CORE)) {
  1513. /* We don't use firmware. */
  1514. return 0;
  1515. }
  1516. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  1517. /* Wait up to 20ms for init done. */
  1518. for (i = 0; i < 200; i++) {
  1519. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  1520. return 0;
  1521. if (pci_channel_offline(tp->pdev))
  1522. return -ENODEV;
  1523. udelay(100);
  1524. }
  1525. return -ENODEV;
  1526. }
  1527. /* Wait for firmware initialization to complete. */
  1528. for (i = 0; i < 100000; i++) {
  1529. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  1530. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  1531. break;
  1532. if (pci_channel_offline(tp->pdev)) {
  1533. if (!tg3_flag(tp, NO_FWARE_REPORTED)) {
  1534. tg3_flag_set(tp, NO_FWARE_REPORTED);
  1535. netdev_info(tp->dev, "No firmware running\n");
  1536. }
  1537. break;
  1538. }
  1539. udelay(10);
  1540. }
  1541. /* Chip might not be fitted with firmware. Some Sun onboard
  1542. * parts are configured like that. So don't signal the timeout
  1543. * of the above loop as an error, but do report the lack of
  1544. * running firmware once.
  1545. */
  1546. if (i >= 100000 && !tg3_flag(tp, NO_FWARE_REPORTED)) {
  1547. tg3_flag_set(tp, NO_FWARE_REPORTED);
  1548. netdev_info(tp->dev, "No firmware running\n");
  1549. }
  1550. if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0) {
  1551. /* The 57765 A0 needs a little more
  1552. * time to do some important work.
  1553. */
  1554. mdelay(10);
  1555. }
  1556. return 0;
  1557. }
  1558. static void tg3_link_report(struct tg3 *tp)
  1559. {
  1560. if (!netif_carrier_ok(tp->dev)) {
  1561. netif_info(tp, link, tp->dev, "Link is down\n");
  1562. tg3_ump_link_report(tp);
  1563. } else if (netif_msg_link(tp)) {
  1564. netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
  1565. (tp->link_config.active_speed == SPEED_1000 ?
  1566. 1000 :
  1567. (tp->link_config.active_speed == SPEED_100 ?
  1568. 100 : 10)),
  1569. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1570. "full" : "half"));
  1571. netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
  1572. (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
  1573. "on" : "off",
  1574. (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
  1575. "on" : "off");
  1576. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
  1577. netdev_info(tp->dev, "EEE is %s\n",
  1578. tp->setlpicnt ? "enabled" : "disabled");
  1579. tg3_ump_link_report(tp);
  1580. }
  1581. tp->link_up = netif_carrier_ok(tp->dev);
  1582. }
  1583. static u32 tg3_decode_flowctrl_1000T(u32 adv)
  1584. {
  1585. u32 flowctrl = 0;
  1586. if (adv & ADVERTISE_PAUSE_CAP) {
  1587. flowctrl |= FLOW_CTRL_RX;
  1588. if (!(adv & ADVERTISE_PAUSE_ASYM))
  1589. flowctrl |= FLOW_CTRL_TX;
  1590. } else if (adv & ADVERTISE_PAUSE_ASYM)
  1591. flowctrl |= FLOW_CTRL_TX;
  1592. return flowctrl;
  1593. }
  1594. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1595. {
  1596. u16 miireg;
  1597. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1598. miireg = ADVERTISE_1000XPAUSE;
  1599. else if (flow_ctrl & FLOW_CTRL_TX)
  1600. miireg = ADVERTISE_1000XPSE_ASYM;
  1601. else if (flow_ctrl & FLOW_CTRL_RX)
  1602. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1603. else
  1604. miireg = 0;
  1605. return miireg;
  1606. }
  1607. static u32 tg3_decode_flowctrl_1000X(u32 adv)
  1608. {
  1609. u32 flowctrl = 0;
  1610. if (adv & ADVERTISE_1000XPAUSE) {
  1611. flowctrl |= FLOW_CTRL_RX;
  1612. if (!(adv & ADVERTISE_1000XPSE_ASYM))
  1613. flowctrl |= FLOW_CTRL_TX;
  1614. } else if (adv & ADVERTISE_1000XPSE_ASYM)
  1615. flowctrl |= FLOW_CTRL_TX;
  1616. return flowctrl;
  1617. }
  1618. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1619. {
  1620. u8 cap = 0;
  1621. if (lcladv & rmtadv & ADVERTISE_1000XPAUSE) {
  1622. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1623. } else if (lcladv & rmtadv & ADVERTISE_1000XPSE_ASYM) {
  1624. if (lcladv & ADVERTISE_1000XPAUSE)
  1625. cap = FLOW_CTRL_RX;
  1626. if (rmtadv & ADVERTISE_1000XPAUSE)
  1627. cap = FLOW_CTRL_TX;
  1628. }
  1629. return cap;
  1630. }
  1631. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1632. {
  1633. u8 autoneg;
  1634. u8 flowctrl = 0;
  1635. u32 old_rx_mode = tp->rx_mode;
  1636. u32 old_tx_mode = tp->tx_mode;
  1637. if (tg3_flag(tp, USE_PHYLIB))
  1638. autoneg = mdiobus_get_phy(tp->mdio_bus, tp->phy_addr)->autoneg;
  1639. else
  1640. autoneg = tp->link_config.autoneg;
  1641. if (autoneg == AUTONEG_ENABLE && tg3_flag(tp, PAUSE_AUTONEG)) {
  1642. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  1643. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1644. else
  1645. flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  1646. } else
  1647. flowctrl = tp->link_config.flowctrl;
  1648. tp->link_config.active_flowctrl = flowctrl;
  1649. if (flowctrl & FLOW_CTRL_RX)
  1650. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1651. else
  1652. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1653. if (old_rx_mode != tp->rx_mode)
  1654. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1655. if (flowctrl & FLOW_CTRL_TX)
  1656. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1657. else
  1658. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1659. if (old_tx_mode != tp->tx_mode)
  1660. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1661. }
  1662. static void tg3_adjust_link(struct net_device *dev)
  1663. {
  1664. u8 oldflowctrl, linkmesg = 0;
  1665. u32 mac_mode, lcl_adv, rmt_adv;
  1666. struct tg3 *tp = netdev_priv(dev);
  1667. struct phy_device *phydev = mdiobus_get_phy(tp->mdio_bus, tp->phy_addr);
  1668. spin_lock_bh(&tp->lock);
  1669. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1670. MAC_MODE_HALF_DUPLEX);
  1671. oldflowctrl = tp->link_config.active_flowctrl;
  1672. if (phydev->link) {
  1673. lcl_adv = 0;
  1674. rmt_adv = 0;
  1675. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1676. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1677. else if (phydev->speed == SPEED_1000 ||
  1678. tg3_asic_rev(tp) != ASIC_REV_5785)
  1679. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1680. else
  1681. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1682. if (phydev->duplex == DUPLEX_HALF)
  1683. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1684. else {
  1685. lcl_adv = mii_advertise_flowctrl(
  1686. tp->link_config.flowctrl);
  1687. if (phydev->pause)
  1688. rmt_adv = LPA_PAUSE_CAP;
  1689. if (phydev->asym_pause)
  1690. rmt_adv |= LPA_PAUSE_ASYM;
  1691. }
  1692. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1693. } else
  1694. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1695. if (mac_mode != tp->mac_mode) {
  1696. tp->mac_mode = mac_mode;
  1697. tw32_f(MAC_MODE, tp->mac_mode);
  1698. udelay(40);
  1699. }
  1700. if (tg3_asic_rev(tp) == ASIC_REV_5785) {
  1701. if (phydev->speed == SPEED_10)
  1702. tw32(MAC_MI_STAT,
  1703. MAC_MI_STAT_10MBPS_MODE |
  1704. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1705. else
  1706. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1707. }
  1708. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1709. tw32(MAC_TX_LENGTHS,
  1710. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1711. (6 << TX_LENGTHS_IPG_SHIFT) |
  1712. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1713. else
  1714. tw32(MAC_TX_LENGTHS,
  1715. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1716. (6 << TX_LENGTHS_IPG_SHIFT) |
  1717. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1718. if (phydev->link != tp->old_link ||
  1719. phydev->speed != tp->link_config.active_speed ||
  1720. phydev->duplex != tp->link_config.active_duplex ||
  1721. oldflowctrl != tp->link_config.active_flowctrl)
  1722. linkmesg = 1;
  1723. tp->old_link = phydev->link;
  1724. tp->link_config.active_speed = phydev->speed;
  1725. tp->link_config.active_duplex = phydev->duplex;
  1726. spin_unlock_bh(&tp->lock);
  1727. if (linkmesg)
  1728. tg3_link_report(tp);
  1729. }
  1730. static int tg3_phy_init(struct tg3 *tp)
  1731. {
  1732. struct phy_device *phydev;
  1733. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
  1734. return 0;
  1735. /* Bring the PHY back to a known state. */
  1736. tg3_bmcr_reset(tp);
  1737. phydev = mdiobus_get_phy(tp->mdio_bus, tp->phy_addr);
  1738. /* Attach the MAC to the PHY. */
  1739. phydev = phy_connect(tp->dev, phydev_name(phydev),
  1740. tg3_adjust_link, phydev->interface);
  1741. if (IS_ERR(phydev)) {
  1742. dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
  1743. return PTR_ERR(phydev);
  1744. }
  1745. /* Mask with MAC supported features. */
  1746. switch (phydev->interface) {
  1747. case PHY_INTERFACE_MODE_GMII:
  1748. case PHY_INTERFACE_MODE_RGMII:
  1749. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  1750. phydev->supported &= (PHY_GBIT_FEATURES |
  1751. SUPPORTED_Pause |
  1752. SUPPORTED_Asym_Pause);
  1753. break;
  1754. }
  1755. /* fallthru */
  1756. case PHY_INTERFACE_MODE_MII:
  1757. phydev->supported &= (PHY_BASIC_FEATURES |
  1758. SUPPORTED_Pause |
  1759. SUPPORTED_Asym_Pause);
  1760. break;
  1761. default:
  1762. phy_disconnect(mdiobus_get_phy(tp->mdio_bus, tp->phy_addr));
  1763. return -EINVAL;
  1764. }
  1765. tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
  1766. phydev->advertising = phydev->supported;
  1767. phy_attached_info(phydev);
  1768. return 0;
  1769. }
  1770. static void tg3_phy_start(struct tg3 *tp)
  1771. {
  1772. struct phy_device *phydev;
  1773. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1774. return;
  1775. phydev = mdiobus_get_phy(tp->mdio_bus, tp->phy_addr);
  1776. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  1777. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  1778. phydev->speed = tp->link_config.speed;
  1779. phydev->duplex = tp->link_config.duplex;
  1780. phydev->autoneg = tp->link_config.autoneg;
  1781. phydev->advertising = tp->link_config.advertising;
  1782. }
  1783. phy_start(phydev);
  1784. phy_start_aneg(phydev);
  1785. }
  1786. static void tg3_phy_stop(struct tg3 *tp)
  1787. {
  1788. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1789. return;
  1790. phy_stop(mdiobus_get_phy(tp->mdio_bus, tp->phy_addr));
  1791. }
  1792. static void tg3_phy_fini(struct tg3 *tp)
  1793. {
  1794. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  1795. phy_disconnect(mdiobus_get_phy(tp->mdio_bus, tp->phy_addr));
  1796. tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
  1797. }
  1798. }
  1799. static int tg3_phy_set_extloopbk(struct tg3 *tp)
  1800. {
  1801. int err;
  1802. u32 val;
  1803. if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  1804. return 0;
  1805. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  1806. /* Cannot do read-modify-write on 5401 */
  1807. err = tg3_phy_auxctl_write(tp,
  1808. MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  1809. MII_TG3_AUXCTL_ACTL_EXTLOOPBK |
  1810. 0x4c20);
  1811. goto done;
  1812. }
  1813. err = tg3_phy_auxctl_read(tp,
  1814. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  1815. if (err)
  1816. return err;
  1817. val |= MII_TG3_AUXCTL_ACTL_EXTLOOPBK;
  1818. err = tg3_phy_auxctl_write(tp,
  1819. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, val);
  1820. done:
  1821. return err;
  1822. }
  1823. static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
  1824. {
  1825. u32 phytest;
  1826. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1827. u32 phy;
  1828. tg3_writephy(tp, MII_TG3_FET_TEST,
  1829. phytest | MII_TG3_FET_SHADOW_EN);
  1830. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
  1831. if (enable)
  1832. phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1833. else
  1834. phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1835. tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
  1836. }
  1837. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1838. }
  1839. }
  1840. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1841. {
  1842. u32 reg;
  1843. if (!tg3_flag(tp, 5705_PLUS) ||
  1844. (tg3_flag(tp, 5717_PLUS) &&
  1845. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
  1846. return;
  1847. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1848. tg3_phy_fet_toggle_apd(tp, enable);
  1849. return;
  1850. }
  1851. reg = MII_TG3_MISC_SHDW_SCR5_LPED |
  1852. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1853. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1854. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1855. if (tg3_asic_rev(tp) != ASIC_REV_5784 || !enable)
  1856. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1857. tg3_phy_shdw_write(tp, MII_TG3_MISC_SHDW_SCR5_SEL, reg);
  1858. reg = MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1859. if (enable)
  1860. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1861. tg3_phy_shdw_write(tp, MII_TG3_MISC_SHDW_APD_SEL, reg);
  1862. }
  1863. static void tg3_phy_toggle_automdix(struct tg3 *tp, bool enable)
  1864. {
  1865. u32 phy;
  1866. if (!tg3_flag(tp, 5705_PLUS) ||
  1867. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  1868. return;
  1869. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1870. u32 ephy;
  1871. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
  1872. u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
  1873. tg3_writephy(tp, MII_TG3_FET_TEST,
  1874. ephy | MII_TG3_FET_SHADOW_EN);
  1875. if (!tg3_readphy(tp, reg, &phy)) {
  1876. if (enable)
  1877. phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1878. else
  1879. phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1880. tg3_writephy(tp, reg, phy);
  1881. }
  1882. tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
  1883. }
  1884. } else {
  1885. int ret;
  1886. ret = tg3_phy_auxctl_read(tp,
  1887. MII_TG3_AUXCTL_SHDWSEL_MISC, &phy);
  1888. if (!ret) {
  1889. if (enable)
  1890. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1891. else
  1892. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1893. tg3_phy_auxctl_write(tp,
  1894. MII_TG3_AUXCTL_SHDWSEL_MISC, phy);
  1895. }
  1896. }
  1897. }
  1898. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1899. {
  1900. int ret;
  1901. u32 val;
  1902. if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
  1903. return;
  1904. ret = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_MISC, &val);
  1905. if (!ret)
  1906. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_MISC,
  1907. val | MII_TG3_AUXCTL_MISC_WIRESPD_EN);
  1908. }
  1909. static void tg3_phy_apply_otp(struct tg3 *tp)
  1910. {
  1911. u32 otp, phy;
  1912. if (!tp->phy_otp)
  1913. return;
  1914. otp = tp->phy_otp;
  1915. if (tg3_phy_toggle_auxctl_smdsp(tp, true))
  1916. return;
  1917. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1918. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1919. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1920. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1921. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1922. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1923. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1924. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1925. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1926. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1927. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1928. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1929. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1930. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1931. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1932. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1933. tg3_phy_toggle_auxctl_smdsp(tp, false);
  1934. }
  1935. static void tg3_eee_pull_config(struct tg3 *tp, struct ethtool_eee *eee)
  1936. {
  1937. u32 val;
  1938. struct ethtool_eee *dest = &tp->eee;
  1939. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  1940. return;
  1941. if (eee)
  1942. dest = eee;
  1943. if (tg3_phy_cl45_read(tp, MDIO_MMD_AN, TG3_CL45_D7_EEERES_STAT, &val))
  1944. return;
  1945. /* Pull eee_active */
  1946. if (val == TG3_CL45_D7_EEERES_STAT_LP_1000T ||
  1947. val == TG3_CL45_D7_EEERES_STAT_LP_100TX) {
  1948. dest->eee_active = 1;
  1949. } else
  1950. dest->eee_active = 0;
  1951. /* Pull lp advertised settings */
  1952. if (tg3_phy_cl45_read(tp, MDIO_MMD_AN, MDIO_AN_EEE_LPABLE, &val))
  1953. return;
  1954. dest->lp_advertised = mmd_eee_adv_to_ethtool_adv_t(val);
  1955. /* Pull advertised and eee_enabled settings */
  1956. if (tg3_phy_cl45_read(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, &val))
  1957. return;
  1958. dest->eee_enabled = !!val;
  1959. dest->advertised = mmd_eee_adv_to_ethtool_adv_t(val);
  1960. /* Pull tx_lpi_enabled */
  1961. val = tr32(TG3_CPMU_EEE_MODE);
  1962. dest->tx_lpi_enabled = !!(val & TG3_CPMU_EEEMD_LPI_IN_TX);
  1963. /* Pull lpi timer value */
  1964. dest->tx_lpi_timer = tr32(TG3_CPMU_EEE_DBTMR1) & 0xffff;
  1965. }
  1966. static void tg3_phy_eee_adjust(struct tg3 *tp, bool current_link_up)
  1967. {
  1968. u32 val;
  1969. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  1970. return;
  1971. tp->setlpicnt = 0;
  1972. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  1973. current_link_up &&
  1974. tp->link_config.active_duplex == DUPLEX_FULL &&
  1975. (tp->link_config.active_speed == SPEED_100 ||
  1976. tp->link_config.active_speed == SPEED_1000)) {
  1977. u32 eeectl;
  1978. if (tp->link_config.active_speed == SPEED_1000)
  1979. eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
  1980. else
  1981. eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
  1982. tw32(TG3_CPMU_EEE_CTRL, eeectl);
  1983. tg3_eee_pull_config(tp, NULL);
  1984. if (tp->eee.eee_active)
  1985. tp->setlpicnt = 2;
  1986. }
  1987. if (!tp->setlpicnt) {
  1988. if (current_link_up &&
  1989. !tg3_phy_toggle_auxctl_smdsp(tp, true)) {
  1990. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, 0x0000);
  1991. tg3_phy_toggle_auxctl_smdsp(tp, false);
  1992. }
  1993. val = tr32(TG3_CPMU_EEE_MODE);
  1994. tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  1995. }
  1996. }
  1997. static void tg3_phy_eee_enable(struct tg3 *tp)
  1998. {
  1999. u32 val;
  2000. if (tp->link_config.active_speed == SPEED_1000 &&
  2001. (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  2002. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  2003. tg3_flag(tp, 57765_CLASS)) &&
  2004. !tg3_phy_toggle_auxctl_smdsp(tp, true)) {
  2005. val = MII_TG3_DSP_TAP26_ALNOKO |
  2006. MII_TG3_DSP_TAP26_RMRXSTO;
  2007. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
  2008. tg3_phy_toggle_auxctl_smdsp(tp, false);
  2009. }
  2010. val = tr32(TG3_CPMU_EEE_MODE);
  2011. tw32(TG3_CPMU_EEE_MODE, val | TG3_CPMU_EEEMD_LPI_ENABLE);
  2012. }
  2013. static int tg3_wait_macro_done(struct tg3 *tp)
  2014. {
  2015. int limit = 100;
  2016. while (limit--) {
  2017. u32 tmp32;
  2018. if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
  2019. if ((tmp32 & 0x1000) == 0)
  2020. break;
  2021. }
  2022. }
  2023. if (limit < 0)
  2024. return -EBUSY;
  2025. return 0;
  2026. }
  2027. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  2028. {
  2029. static const u32 test_pat[4][6] = {
  2030. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  2031. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  2032. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  2033. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  2034. };
  2035. int chan;
  2036. for (chan = 0; chan < 4; chan++) {
  2037. int i;
  2038. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  2039. (chan * 0x2000) | 0x0200);
  2040. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  2041. for (i = 0; i < 6; i++)
  2042. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  2043. test_pat[chan][i]);
  2044. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  2045. if (tg3_wait_macro_done(tp)) {
  2046. *resetp = 1;
  2047. return -EBUSY;
  2048. }
  2049. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  2050. (chan * 0x2000) | 0x0200);
  2051. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
  2052. if (tg3_wait_macro_done(tp)) {
  2053. *resetp = 1;
  2054. return -EBUSY;
  2055. }
  2056. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
  2057. if (tg3_wait_macro_done(tp)) {
  2058. *resetp = 1;
  2059. return -EBUSY;
  2060. }
  2061. for (i = 0; i < 6; i += 2) {
  2062. u32 low, high;
  2063. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  2064. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  2065. tg3_wait_macro_done(tp)) {
  2066. *resetp = 1;
  2067. return -EBUSY;
  2068. }
  2069. low &= 0x7fff;
  2070. high &= 0x000f;
  2071. if (low != test_pat[chan][i] ||
  2072. high != test_pat[chan][i+1]) {
  2073. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  2074. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  2075. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  2076. return -EBUSY;
  2077. }
  2078. }
  2079. }
  2080. return 0;
  2081. }
  2082. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  2083. {
  2084. int chan;
  2085. for (chan = 0; chan < 4; chan++) {
  2086. int i;
  2087. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  2088. (chan * 0x2000) | 0x0200);
  2089. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  2090. for (i = 0; i < 6; i++)
  2091. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  2092. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  2093. if (tg3_wait_macro_done(tp))
  2094. return -EBUSY;
  2095. }
  2096. return 0;
  2097. }
  2098. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  2099. {
  2100. u32 reg32, phy9_orig;
  2101. int retries, do_phy_reset, err;
  2102. retries = 10;
  2103. do_phy_reset = 1;
  2104. do {
  2105. if (do_phy_reset) {
  2106. err = tg3_bmcr_reset(tp);
  2107. if (err)
  2108. return err;
  2109. do_phy_reset = 0;
  2110. }
  2111. /* Disable transmitter and interrupt. */
  2112. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  2113. continue;
  2114. reg32 |= 0x3000;
  2115. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  2116. /* Set full-duplex, 1000 mbps. */
  2117. tg3_writephy(tp, MII_BMCR,
  2118. BMCR_FULLDPLX | BMCR_SPEED1000);
  2119. /* Set to master mode. */
  2120. if (tg3_readphy(tp, MII_CTRL1000, &phy9_orig))
  2121. continue;
  2122. tg3_writephy(tp, MII_CTRL1000,
  2123. CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
  2124. err = tg3_phy_toggle_auxctl_smdsp(tp, true);
  2125. if (err)
  2126. return err;
  2127. /* Block the PHY control access. */
  2128. tg3_phydsp_write(tp, 0x8005, 0x0800);
  2129. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  2130. if (!err)
  2131. break;
  2132. } while (--retries);
  2133. err = tg3_phy_reset_chanpat(tp);
  2134. if (err)
  2135. return err;
  2136. tg3_phydsp_write(tp, 0x8005, 0x0000);
  2137. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  2138. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
  2139. tg3_phy_toggle_auxctl_smdsp(tp, false);
  2140. tg3_writephy(tp, MII_CTRL1000, phy9_orig);
  2141. err = tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32);
  2142. if (err)
  2143. return err;
  2144. reg32 &= ~0x3000;
  2145. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  2146. return 0;
  2147. }
  2148. static void tg3_carrier_off(struct tg3 *tp)
  2149. {
  2150. netif_carrier_off(tp->dev);
  2151. tp->link_up = false;
  2152. }
  2153. static void tg3_warn_mgmt_link_flap(struct tg3 *tp)
  2154. {
  2155. if (tg3_flag(tp, ENABLE_ASF))
  2156. netdev_warn(tp->dev,
  2157. "Management side-band traffic will be interrupted during phy settings change\n");
  2158. }
  2159. /* This will reset the tigon3 PHY if there is no valid
  2160. * link unless the FORCE argument is non-zero.
  2161. */
  2162. static int tg3_phy_reset(struct tg3 *tp)
  2163. {
  2164. u32 val, cpmuctrl;
  2165. int err;
  2166. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  2167. val = tr32(GRC_MISC_CFG);
  2168. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  2169. udelay(40);
  2170. }
  2171. err = tg3_readphy(tp, MII_BMSR, &val);
  2172. err |= tg3_readphy(tp, MII_BMSR, &val);
  2173. if (err != 0)
  2174. return -EBUSY;
  2175. if (netif_running(tp->dev) && tp->link_up) {
  2176. netif_carrier_off(tp->dev);
  2177. tg3_link_report(tp);
  2178. }
  2179. if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
  2180. tg3_asic_rev(tp) == ASIC_REV_5704 ||
  2181. tg3_asic_rev(tp) == ASIC_REV_5705) {
  2182. err = tg3_phy_reset_5703_4_5(tp);
  2183. if (err)
  2184. return err;
  2185. goto out;
  2186. }
  2187. cpmuctrl = 0;
  2188. if (tg3_asic_rev(tp) == ASIC_REV_5784 &&
  2189. tg3_chip_rev(tp) != CHIPREV_5784_AX) {
  2190. cpmuctrl = tr32(TG3_CPMU_CTRL);
  2191. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  2192. tw32(TG3_CPMU_CTRL,
  2193. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  2194. }
  2195. err = tg3_bmcr_reset(tp);
  2196. if (err)
  2197. return err;
  2198. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  2199. val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  2200. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
  2201. tw32(TG3_CPMU_CTRL, cpmuctrl);
  2202. }
  2203. if (tg3_chip_rev(tp) == CHIPREV_5784_AX ||
  2204. tg3_chip_rev(tp) == CHIPREV_5761_AX) {
  2205. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  2206. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  2207. CPMU_LSPD_1000MB_MACCLK_12_5) {
  2208. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  2209. udelay(40);
  2210. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  2211. }
  2212. }
  2213. if (tg3_flag(tp, 5717_PLUS) &&
  2214. (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
  2215. return 0;
  2216. tg3_phy_apply_otp(tp);
  2217. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  2218. tg3_phy_toggle_apd(tp, true);
  2219. else
  2220. tg3_phy_toggle_apd(tp, false);
  2221. out:
  2222. if ((tp->phy_flags & TG3_PHYFLG_ADC_BUG) &&
  2223. !tg3_phy_toggle_auxctl_smdsp(tp, true)) {
  2224. tg3_phydsp_write(tp, 0x201f, 0x2aaa);
  2225. tg3_phydsp_write(tp, 0x000a, 0x0323);
  2226. tg3_phy_toggle_auxctl_smdsp(tp, false);
  2227. }
  2228. if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
  2229. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  2230. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  2231. }
  2232. if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
  2233. if (!tg3_phy_toggle_auxctl_smdsp(tp, true)) {
  2234. tg3_phydsp_write(tp, 0x000a, 0x310b);
  2235. tg3_phydsp_write(tp, 0x201f, 0x9506);
  2236. tg3_phydsp_write(tp, 0x401f, 0x14e2);
  2237. tg3_phy_toggle_auxctl_smdsp(tp, false);
  2238. }
  2239. } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
  2240. if (!tg3_phy_toggle_auxctl_smdsp(tp, true)) {
  2241. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  2242. if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
  2243. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  2244. tg3_writephy(tp, MII_TG3_TEST1,
  2245. MII_TG3_TEST1_TRIM_EN | 0x4);
  2246. } else
  2247. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  2248. tg3_phy_toggle_auxctl_smdsp(tp, false);
  2249. }
  2250. }
  2251. /* Set Extended packet length bit (bit 14) on all chips that */
  2252. /* support jumbo frames */
  2253. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  2254. /* Cannot do read-modify-write on 5401 */
  2255. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
  2256. } else if (tg3_flag(tp, JUMBO_CAPABLE)) {
  2257. /* Set bit 14 with read-modify-write to preserve other bits */
  2258. err = tg3_phy_auxctl_read(tp,
  2259. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  2260. if (!err)
  2261. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  2262. val | MII_TG3_AUXCTL_ACTL_EXTPKTLEN);
  2263. }
  2264. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  2265. * jumbo frames transmission.
  2266. */
  2267. if (tg3_flag(tp, JUMBO_CAPABLE)) {
  2268. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
  2269. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2270. val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  2271. }
  2272. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  2273. /* adjust output voltage */
  2274. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
  2275. }
  2276. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5762_A0)
  2277. tg3_phydsp_write(tp, 0xffb, 0x4000);
  2278. tg3_phy_toggle_automdix(tp, true);
  2279. tg3_phy_set_wirespeed(tp);
  2280. return 0;
  2281. }
  2282. #define TG3_GPIO_MSG_DRVR_PRES 0x00000001
  2283. #define TG3_GPIO_MSG_NEED_VAUX 0x00000002
  2284. #define TG3_GPIO_MSG_MASK (TG3_GPIO_MSG_DRVR_PRES | \
  2285. TG3_GPIO_MSG_NEED_VAUX)
  2286. #define TG3_GPIO_MSG_ALL_DRVR_PRES_MASK \
  2287. ((TG3_GPIO_MSG_DRVR_PRES << 0) | \
  2288. (TG3_GPIO_MSG_DRVR_PRES << 4) | \
  2289. (TG3_GPIO_MSG_DRVR_PRES << 8) | \
  2290. (TG3_GPIO_MSG_DRVR_PRES << 12))
  2291. #define TG3_GPIO_MSG_ALL_NEED_VAUX_MASK \
  2292. ((TG3_GPIO_MSG_NEED_VAUX << 0) | \
  2293. (TG3_GPIO_MSG_NEED_VAUX << 4) | \
  2294. (TG3_GPIO_MSG_NEED_VAUX << 8) | \
  2295. (TG3_GPIO_MSG_NEED_VAUX << 12))
  2296. static inline u32 tg3_set_function_status(struct tg3 *tp, u32 newstat)
  2297. {
  2298. u32 status, shift;
  2299. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  2300. tg3_asic_rev(tp) == ASIC_REV_5719)
  2301. status = tg3_ape_read32(tp, TG3_APE_GPIO_MSG);
  2302. else
  2303. status = tr32(TG3_CPMU_DRV_STATUS);
  2304. shift = TG3_APE_GPIO_MSG_SHIFT + 4 * tp->pci_fn;
  2305. status &= ~(TG3_GPIO_MSG_MASK << shift);
  2306. status |= (newstat << shift);
  2307. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  2308. tg3_asic_rev(tp) == ASIC_REV_5719)
  2309. tg3_ape_write32(tp, TG3_APE_GPIO_MSG, status);
  2310. else
  2311. tw32(TG3_CPMU_DRV_STATUS, status);
  2312. return status >> TG3_APE_GPIO_MSG_SHIFT;
  2313. }
  2314. static inline int tg3_pwrsrc_switch_to_vmain(struct tg3 *tp)
  2315. {
  2316. if (!tg3_flag(tp, IS_NIC))
  2317. return 0;
  2318. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  2319. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  2320. tg3_asic_rev(tp) == ASIC_REV_5720) {
  2321. if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
  2322. return -EIO;
  2323. tg3_set_function_status(tp, TG3_GPIO_MSG_DRVR_PRES);
  2324. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
  2325. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2326. tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
  2327. } else {
  2328. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
  2329. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2330. }
  2331. return 0;
  2332. }
  2333. static void tg3_pwrsrc_die_with_vmain(struct tg3 *tp)
  2334. {
  2335. u32 grc_local_ctrl;
  2336. if (!tg3_flag(tp, IS_NIC) ||
  2337. tg3_asic_rev(tp) == ASIC_REV_5700 ||
  2338. tg3_asic_rev(tp) == ASIC_REV_5701)
  2339. return;
  2340. grc_local_ctrl = tp->grc_local_ctrl | GRC_LCLCTRL_GPIO_OE1;
  2341. tw32_wait_f(GRC_LOCAL_CTRL,
  2342. grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
  2343. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2344. tw32_wait_f(GRC_LOCAL_CTRL,
  2345. grc_local_ctrl,
  2346. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2347. tw32_wait_f(GRC_LOCAL_CTRL,
  2348. grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
  2349. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2350. }
  2351. static void tg3_pwrsrc_switch_to_vaux(struct tg3 *tp)
  2352. {
  2353. if (!tg3_flag(tp, IS_NIC))
  2354. return;
  2355. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  2356. tg3_asic_rev(tp) == ASIC_REV_5701) {
  2357. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  2358. (GRC_LCLCTRL_GPIO_OE0 |
  2359. GRC_LCLCTRL_GPIO_OE1 |
  2360. GRC_LCLCTRL_GPIO_OE2 |
  2361. GRC_LCLCTRL_GPIO_OUTPUT0 |
  2362. GRC_LCLCTRL_GPIO_OUTPUT1),
  2363. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2364. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  2365. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  2366. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  2367. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  2368. GRC_LCLCTRL_GPIO_OE1 |
  2369. GRC_LCLCTRL_GPIO_OE2 |
  2370. GRC_LCLCTRL_GPIO_OUTPUT0 |
  2371. GRC_LCLCTRL_GPIO_OUTPUT1 |
  2372. tp->grc_local_ctrl;
  2373. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2374. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2375. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  2376. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2377. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2378. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  2379. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2380. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2381. } else {
  2382. u32 no_gpio2;
  2383. u32 grc_local_ctrl = 0;
  2384. /* Workaround to prevent overdrawing Amps. */
  2385. if (tg3_asic_rev(tp) == ASIC_REV_5714) {
  2386. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  2387. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  2388. grc_local_ctrl,
  2389. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2390. }
  2391. /* On 5753 and variants, GPIO2 cannot be used. */
  2392. no_gpio2 = tp->nic_sram_data_cfg &
  2393. NIC_SRAM_DATA_CFG_NO_GPIO2;
  2394. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  2395. GRC_LCLCTRL_GPIO_OE1 |
  2396. GRC_LCLCTRL_GPIO_OE2 |
  2397. GRC_LCLCTRL_GPIO_OUTPUT1 |
  2398. GRC_LCLCTRL_GPIO_OUTPUT2;
  2399. if (no_gpio2) {
  2400. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  2401. GRC_LCLCTRL_GPIO_OUTPUT2);
  2402. }
  2403. tw32_wait_f(GRC_LOCAL_CTRL,
  2404. tp->grc_local_ctrl | grc_local_ctrl,
  2405. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2406. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  2407. tw32_wait_f(GRC_LOCAL_CTRL,
  2408. tp->grc_local_ctrl | grc_local_ctrl,
  2409. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2410. if (!no_gpio2) {
  2411. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  2412. tw32_wait_f(GRC_LOCAL_CTRL,
  2413. tp->grc_local_ctrl | grc_local_ctrl,
  2414. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2415. }
  2416. }
  2417. }
  2418. static void tg3_frob_aux_power_5717(struct tg3 *tp, bool wol_enable)
  2419. {
  2420. u32 msg = 0;
  2421. /* Serialize power state transitions */
  2422. if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
  2423. return;
  2424. if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE) || wol_enable)
  2425. msg = TG3_GPIO_MSG_NEED_VAUX;
  2426. msg = tg3_set_function_status(tp, msg);
  2427. if (msg & TG3_GPIO_MSG_ALL_DRVR_PRES_MASK)
  2428. goto done;
  2429. if (msg & TG3_GPIO_MSG_ALL_NEED_VAUX_MASK)
  2430. tg3_pwrsrc_switch_to_vaux(tp);
  2431. else
  2432. tg3_pwrsrc_die_with_vmain(tp);
  2433. done:
  2434. tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
  2435. }
  2436. static void tg3_frob_aux_power(struct tg3 *tp, bool include_wol)
  2437. {
  2438. bool need_vaux = false;
  2439. /* The GPIOs do something completely different on 57765. */
  2440. if (!tg3_flag(tp, IS_NIC) || tg3_flag(tp, 57765_CLASS))
  2441. return;
  2442. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  2443. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  2444. tg3_asic_rev(tp) == ASIC_REV_5720) {
  2445. tg3_frob_aux_power_5717(tp, include_wol ?
  2446. tg3_flag(tp, WOL_ENABLE) != 0 : 0);
  2447. return;
  2448. }
  2449. if (tp->pdev_peer && tp->pdev_peer != tp->pdev) {
  2450. struct net_device *dev_peer;
  2451. dev_peer = pci_get_drvdata(tp->pdev_peer);
  2452. /* remove_one() may have been run on the peer. */
  2453. if (dev_peer) {
  2454. struct tg3 *tp_peer = netdev_priv(dev_peer);
  2455. if (tg3_flag(tp_peer, INIT_COMPLETE))
  2456. return;
  2457. if ((include_wol && tg3_flag(tp_peer, WOL_ENABLE)) ||
  2458. tg3_flag(tp_peer, ENABLE_ASF))
  2459. need_vaux = true;
  2460. }
  2461. }
  2462. if ((include_wol && tg3_flag(tp, WOL_ENABLE)) ||
  2463. tg3_flag(tp, ENABLE_ASF))
  2464. need_vaux = true;
  2465. if (need_vaux)
  2466. tg3_pwrsrc_switch_to_vaux(tp);
  2467. else
  2468. tg3_pwrsrc_die_with_vmain(tp);
  2469. }
  2470. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  2471. {
  2472. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  2473. return 1;
  2474. else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
  2475. if (speed != SPEED_10)
  2476. return 1;
  2477. } else if (speed == SPEED_10)
  2478. return 1;
  2479. return 0;
  2480. }
  2481. static bool tg3_phy_power_bug(struct tg3 *tp)
  2482. {
  2483. switch (tg3_asic_rev(tp)) {
  2484. case ASIC_REV_5700:
  2485. case ASIC_REV_5704:
  2486. return true;
  2487. case ASIC_REV_5780:
  2488. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  2489. return true;
  2490. return false;
  2491. case ASIC_REV_5717:
  2492. if (!tp->pci_fn)
  2493. return true;
  2494. return false;
  2495. case ASIC_REV_5719:
  2496. case ASIC_REV_5720:
  2497. if ((tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  2498. !tp->pci_fn)
  2499. return true;
  2500. return false;
  2501. }
  2502. return false;
  2503. }
  2504. static bool tg3_phy_led_bug(struct tg3 *tp)
  2505. {
  2506. switch (tg3_asic_rev(tp)) {
  2507. case ASIC_REV_5719:
  2508. case ASIC_REV_5720:
  2509. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  2510. !tp->pci_fn)
  2511. return true;
  2512. return false;
  2513. }
  2514. return false;
  2515. }
  2516. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  2517. {
  2518. u32 val;
  2519. if (tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN)
  2520. return;
  2521. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  2522. if (tg3_asic_rev(tp) == ASIC_REV_5704) {
  2523. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  2524. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  2525. sg_dig_ctrl |=
  2526. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  2527. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  2528. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  2529. }
  2530. return;
  2531. }
  2532. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  2533. tg3_bmcr_reset(tp);
  2534. val = tr32(GRC_MISC_CFG);
  2535. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  2536. udelay(40);
  2537. return;
  2538. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  2539. u32 phytest;
  2540. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  2541. u32 phy;
  2542. tg3_writephy(tp, MII_ADVERTISE, 0);
  2543. tg3_writephy(tp, MII_BMCR,
  2544. BMCR_ANENABLE | BMCR_ANRESTART);
  2545. tg3_writephy(tp, MII_TG3_FET_TEST,
  2546. phytest | MII_TG3_FET_SHADOW_EN);
  2547. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
  2548. phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
  2549. tg3_writephy(tp,
  2550. MII_TG3_FET_SHDW_AUXMODE4,
  2551. phy);
  2552. }
  2553. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  2554. }
  2555. return;
  2556. } else if (do_low_power) {
  2557. if (!tg3_phy_led_bug(tp))
  2558. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2559. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  2560. val = MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  2561. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  2562. MII_TG3_AUXCTL_PCTL_VREG_11V;
  2563. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, val);
  2564. }
  2565. /* The PHY should not be powered down on some chips because
  2566. * of bugs.
  2567. */
  2568. if (tg3_phy_power_bug(tp))
  2569. return;
  2570. if (tg3_chip_rev(tp) == CHIPREV_5784_AX ||
  2571. tg3_chip_rev(tp) == CHIPREV_5761_AX) {
  2572. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  2573. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  2574. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  2575. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  2576. }
  2577. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  2578. }
  2579. /* tp->lock is held. */
  2580. static int tg3_nvram_lock(struct tg3 *tp)
  2581. {
  2582. if (tg3_flag(tp, NVRAM)) {
  2583. int i;
  2584. if (tp->nvram_lock_cnt == 0) {
  2585. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  2586. for (i = 0; i < 8000; i++) {
  2587. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  2588. break;
  2589. udelay(20);
  2590. }
  2591. if (i == 8000) {
  2592. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  2593. return -ENODEV;
  2594. }
  2595. }
  2596. tp->nvram_lock_cnt++;
  2597. }
  2598. return 0;
  2599. }
  2600. /* tp->lock is held. */
  2601. static void tg3_nvram_unlock(struct tg3 *tp)
  2602. {
  2603. if (tg3_flag(tp, NVRAM)) {
  2604. if (tp->nvram_lock_cnt > 0)
  2605. tp->nvram_lock_cnt--;
  2606. if (tp->nvram_lock_cnt == 0)
  2607. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  2608. }
  2609. }
  2610. /* tp->lock is held. */
  2611. static void tg3_enable_nvram_access(struct tg3 *tp)
  2612. {
  2613. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
  2614. u32 nvaccess = tr32(NVRAM_ACCESS);
  2615. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  2616. }
  2617. }
  2618. /* tp->lock is held. */
  2619. static void tg3_disable_nvram_access(struct tg3 *tp)
  2620. {
  2621. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
  2622. u32 nvaccess = tr32(NVRAM_ACCESS);
  2623. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  2624. }
  2625. }
  2626. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  2627. u32 offset, u32 *val)
  2628. {
  2629. u32 tmp;
  2630. int i;
  2631. if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
  2632. return -EINVAL;
  2633. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  2634. EEPROM_ADDR_DEVID_MASK |
  2635. EEPROM_ADDR_READ);
  2636. tw32(GRC_EEPROM_ADDR,
  2637. tmp |
  2638. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  2639. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  2640. EEPROM_ADDR_ADDR_MASK) |
  2641. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  2642. for (i = 0; i < 1000; i++) {
  2643. tmp = tr32(GRC_EEPROM_ADDR);
  2644. if (tmp & EEPROM_ADDR_COMPLETE)
  2645. break;
  2646. msleep(1);
  2647. }
  2648. if (!(tmp & EEPROM_ADDR_COMPLETE))
  2649. return -EBUSY;
  2650. tmp = tr32(GRC_EEPROM_DATA);
  2651. /*
  2652. * The data will always be opposite the native endian
  2653. * format. Perform a blind byteswap to compensate.
  2654. */
  2655. *val = swab32(tmp);
  2656. return 0;
  2657. }
  2658. #define NVRAM_CMD_TIMEOUT 10000
  2659. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  2660. {
  2661. int i;
  2662. tw32(NVRAM_CMD, nvram_cmd);
  2663. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  2664. usleep_range(10, 40);
  2665. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  2666. udelay(10);
  2667. break;
  2668. }
  2669. }
  2670. if (i == NVRAM_CMD_TIMEOUT)
  2671. return -EBUSY;
  2672. return 0;
  2673. }
  2674. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  2675. {
  2676. if (tg3_flag(tp, NVRAM) &&
  2677. tg3_flag(tp, NVRAM_BUFFERED) &&
  2678. tg3_flag(tp, FLASH) &&
  2679. !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
  2680. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2681. addr = ((addr / tp->nvram_pagesize) <<
  2682. ATMEL_AT45DB0X1B_PAGE_POS) +
  2683. (addr % tp->nvram_pagesize);
  2684. return addr;
  2685. }
  2686. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  2687. {
  2688. if (tg3_flag(tp, NVRAM) &&
  2689. tg3_flag(tp, NVRAM_BUFFERED) &&
  2690. tg3_flag(tp, FLASH) &&
  2691. !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
  2692. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2693. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  2694. tp->nvram_pagesize) +
  2695. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  2696. return addr;
  2697. }
  2698. /* NOTE: Data read in from NVRAM is byteswapped according to
  2699. * the byteswapping settings for all other register accesses.
  2700. * tg3 devices are BE devices, so on a BE machine, the data
  2701. * returned will be exactly as it is seen in NVRAM. On a LE
  2702. * machine, the 32-bit value will be byteswapped.
  2703. */
  2704. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  2705. {
  2706. int ret;
  2707. if (!tg3_flag(tp, NVRAM))
  2708. return tg3_nvram_read_using_eeprom(tp, offset, val);
  2709. offset = tg3_nvram_phys_addr(tp, offset);
  2710. if (offset > NVRAM_ADDR_MSK)
  2711. return -EINVAL;
  2712. ret = tg3_nvram_lock(tp);
  2713. if (ret)
  2714. return ret;
  2715. tg3_enable_nvram_access(tp);
  2716. tw32(NVRAM_ADDR, offset);
  2717. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  2718. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  2719. if (ret == 0)
  2720. *val = tr32(NVRAM_RDDATA);
  2721. tg3_disable_nvram_access(tp);
  2722. tg3_nvram_unlock(tp);
  2723. return ret;
  2724. }
  2725. /* Ensures NVRAM data is in bytestream format. */
  2726. static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
  2727. {
  2728. u32 v;
  2729. int res = tg3_nvram_read(tp, offset, &v);
  2730. if (!res)
  2731. *val = cpu_to_be32(v);
  2732. return res;
  2733. }
  2734. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  2735. u32 offset, u32 len, u8 *buf)
  2736. {
  2737. int i, j, rc = 0;
  2738. u32 val;
  2739. for (i = 0; i < len; i += 4) {
  2740. u32 addr;
  2741. __be32 data;
  2742. addr = offset + i;
  2743. memcpy(&data, buf + i, 4);
  2744. /*
  2745. * The SEEPROM interface expects the data to always be opposite
  2746. * the native endian format. We accomplish this by reversing
  2747. * all the operations that would have been performed on the
  2748. * data from a call to tg3_nvram_read_be32().
  2749. */
  2750. tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
  2751. val = tr32(GRC_EEPROM_ADDR);
  2752. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  2753. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  2754. EEPROM_ADDR_READ);
  2755. tw32(GRC_EEPROM_ADDR, val |
  2756. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  2757. (addr & EEPROM_ADDR_ADDR_MASK) |
  2758. EEPROM_ADDR_START |
  2759. EEPROM_ADDR_WRITE);
  2760. for (j = 0; j < 1000; j++) {
  2761. val = tr32(GRC_EEPROM_ADDR);
  2762. if (val & EEPROM_ADDR_COMPLETE)
  2763. break;
  2764. msleep(1);
  2765. }
  2766. if (!(val & EEPROM_ADDR_COMPLETE)) {
  2767. rc = -EBUSY;
  2768. break;
  2769. }
  2770. }
  2771. return rc;
  2772. }
  2773. /* offset and length are dword aligned */
  2774. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  2775. u8 *buf)
  2776. {
  2777. int ret = 0;
  2778. u32 pagesize = tp->nvram_pagesize;
  2779. u32 pagemask = pagesize - 1;
  2780. u32 nvram_cmd;
  2781. u8 *tmp;
  2782. tmp = kmalloc(pagesize, GFP_KERNEL);
  2783. if (tmp == NULL)
  2784. return -ENOMEM;
  2785. while (len) {
  2786. int j;
  2787. u32 phy_addr, page_off, size;
  2788. phy_addr = offset & ~pagemask;
  2789. for (j = 0; j < pagesize; j += 4) {
  2790. ret = tg3_nvram_read_be32(tp, phy_addr + j,
  2791. (__be32 *) (tmp + j));
  2792. if (ret)
  2793. break;
  2794. }
  2795. if (ret)
  2796. break;
  2797. page_off = offset & pagemask;
  2798. size = pagesize;
  2799. if (len < size)
  2800. size = len;
  2801. len -= size;
  2802. memcpy(tmp + page_off, buf, size);
  2803. offset = offset + (pagesize - page_off);
  2804. tg3_enable_nvram_access(tp);
  2805. /*
  2806. * Before we can erase the flash page, we need
  2807. * to issue a special "write enable" command.
  2808. */
  2809. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2810. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  2811. break;
  2812. /* Erase the target page */
  2813. tw32(NVRAM_ADDR, phy_addr);
  2814. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  2815. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  2816. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  2817. break;
  2818. /* Issue another write enable to start the write. */
  2819. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2820. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  2821. break;
  2822. for (j = 0; j < pagesize; j += 4) {
  2823. __be32 data;
  2824. data = *((__be32 *) (tmp + j));
  2825. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  2826. tw32(NVRAM_ADDR, phy_addr + j);
  2827. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  2828. NVRAM_CMD_WR;
  2829. if (j == 0)
  2830. nvram_cmd |= NVRAM_CMD_FIRST;
  2831. else if (j == (pagesize - 4))
  2832. nvram_cmd |= NVRAM_CMD_LAST;
  2833. ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
  2834. if (ret)
  2835. break;
  2836. }
  2837. if (ret)
  2838. break;
  2839. }
  2840. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2841. tg3_nvram_exec_cmd(tp, nvram_cmd);
  2842. kfree(tmp);
  2843. return ret;
  2844. }
  2845. /* offset and length are dword aligned */
  2846. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  2847. u8 *buf)
  2848. {
  2849. int i, ret = 0;
  2850. for (i = 0; i < len; i += 4, offset += 4) {
  2851. u32 page_off, phy_addr, nvram_cmd;
  2852. __be32 data;
  2853. memcpy(&data, buf + i, 4);
  2854. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  2855. page_off = offset % tp->nvram_pagesize;
  2856. phy_addr = tg3_nvram_phys_addr(tp, offset);
  2857. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  2858. if (page_off == 0 || i == 0)
  2859. nvram_cmd |= NVRAM_CMD_FIRST;
  2860. if (page_off == (tp->nvram_pagesize - 4))
  2861. nvram_cmd |= NVRAM_CMD_LAST;
  2862. if (i == (len - 4))
  2863. nvram_cmd |= NVRAM_CMD_LAST;
  2864. if ((nvram_cmd & NVRAM_CMD_FIRST) ||
  2865. !tg3_flag(tp, FLASH) ||
  2866. !tg3_flag(tp, 57765_PLUS))
  2867. tw32(NVRAM_ADDR, phy_addr);
  2868. if (tg3_asic_rev(tp) != ASIC_REV_5752 &&
  2869. !tg3_flag(tp, 5755_PLUS) &&
  2870. (tp->nvram_jedecnum == JEDEC_ST) &&
  2871. (nvram_cmd & NVRAM_CMD_FIRST)) {
  2872. u32 cmd;
  2873. cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2874. ret = tg3_nvram_exec_cmd(tp, cmd);
  2875. if (ret)
  2876. break;
  2877. }
  2878. if (!tg3_flag(tp, FLASH)) {
  2879. /* We always do complete word writes to eeprom. */
  2880. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  2881. }
  2882. ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
  2883. if (ret)
  2884. break;
  2885. }
  2886. return ret;
  2887. }
  2888. /* offset and length are dword aligned */
  2889. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  2890. {
  2891. int ret;
  2892. if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
  2893. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  2894. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  2895. udelay(40);
  2896. }
  2897. if (!tg3_flag(tp, NVRAM)) {
  2898. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  2899. } else {
  2900. u32 grc_mode;
  2901. ret = tg3_nvram_lock(tp);
  2902. if (ret)
  2903. return ret;
  2904. tg3_enable_nvram_access(tp);
  2905. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM))
  2906. tw32(NVRAM_WRITE1, 0x406);
  2907. grc_mode = tr32(GRC_MODE);
  2908. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  2909. if (tg3_flag(tp, NVRAM_BUFFERED) || !tg3_flag(tp, FLASH)) {
  2910. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  2911. buf);
  2912. } else {
  2913. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  2914. buf);
  2915. }
  2916. grc_mode = tr32(GRC_MODE);
  2917. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  2918. tg3_disable_nvram_access(tp);
  2919. tg3_nvram_unlock(tp);
  2920. }
  2921. if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
  2922. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  2923. udelay(40);
  2924. }
  2925. return ret;
  2926. }
  2927. #define RX_CPU_SCRATCH_BASE 0x30000
  2928. #define RX_CPU_SCRATCH_SIZE 0x04000
  2929. #define TX_CPU_SCRATCH_BASE 0x34000
  2930. #define TX_CPU_SCRATCH_SIZE 0x04000
  2931. /* tp->lock is held. */
  2932. static int tg3_pause_cpu(struct tg3 *tp, u32 cpu_base)
  2933. {
  2934. int i;
  2935. const int iters = 10000;
  2936. for (i = 0; i < iters; i++) {
  2937. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2938. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  2939. if (tr32(cpu_base + CPU_MODE) & CPU_MODE_HALT)
  2940. break;
  2941. if (pci_channel_offline(tp->pdev))
  2942. return -EBUSY;
  2943. }
  2944. return (i == iters) ? -EBUSY : 0;
  2945. }
  2946. /* tp->lock is held. */
  2947. static int tg3_rxcpu_pause(struct tg3 *tp)
  2948. {
  2949. int rc = tg3_pause_cpu(tp, RX_CPU_BASE);
  2950. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  2951. tw32_f(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  2952. udelay(10);
  2953. return rc;
  2954. }
  2955. /* tp->lock is held. */
  2956. static int tg3_txcpu_pause(struct tg3 *tp)
  2957. {
  2958. return tg3_pause_cpu(tp, TX_CPU_BASE);
  2959. }
  2960. /* tp->lock is held. */
  2961. static void tg3_resume_cpu(struct tg3 *tp, u32 cpu_base)
  2962. {
  2963. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2964. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  2965. }
  2966. /* tp->lock is held. */
  2967. static void tg3_rxcpu_resume(struct tg3 *tp)
  2968. {
  2969. tg3_resume_cpu(tp, RX_CPU_BASE);
  2970. }
  2971. /* tp->lock is held. */
  2972. static int tg3_halt_cpu(struct tg3 *tp, u32 cpu_base)
  2973. {
  2974. int rc;
  2975. BUG_ON(cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS));
  2976. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  2977. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  2978. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  2979. return 0;
  2980. }
  2981. if (cpu_base == RX_CPU_BASE) {
  2982. rc = tg3_rxcpu_pause(tp);
  2983. } else {
  2984. /*
  2985. * There is only an Rx CPU for the 5750 derivative in the
  2986. * BCM4785.
  2987. */
  2988. if (tg3_flag(tp, IS_SSB_CORE))
  2989. return 0;
  2990. rc = tg3_txcpu_pause(tp);
  2991. }
  2992. if (rc) {
  2993. netdev_err(tp->dev, "%s timed out, %s CPU\n",
  2994. __func__, cpu_base == RX_CPU_BASE ? "RX" : "TX");
  2995. return -ENODEV;
  2996. }
  2997. /* Clear firmware's nvram arbitration. */
  2998. if (tg3_flag(tp, NVRAM))
  2999. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  3000. return 0;
  3001. }
  3002. static int tg3_fw_data_len(struct tg3 *tp,
  3003. const struct tg3_firmware_hdr *fw_hdr)
  3004. {
  3005. int fw_len;
  3006. /* Non fragmented firmware have one firmware header followed by a
  3007. * contiguous chunk of data to be written. The length field in that
  3008. * header is not the length of data to be written but the complete
  3009. * length of the bss. The data length is determined based on
  3010. * tp->fw->size minus headers.
  3011. *
  3012. * Fragmented firmware have a main header followed by multiple
  3013. * fragments. Each fragment is identical to non fragmented firmware
  3014. * with a firmware header followed by a contiguous chunk of data. In
  3015. * the main header, the length field is unused and set to 0xffffffff.
  3016. * In each fragment header the length is the entire size of that
  3017. * fragment i.e. fragment data + header length. Data length is
  3018. * therefore length field in the header minus TG3_FW_HDR_LEN.
  3019. */
  3020. if (tp->fw_len == 0xffffffff)
  3021. fw_len = be32_to_cpu(fw_hdr->len);
  3022. else
  3023. fw_len = tp->fw->size;
  3024. return (fw_len - TG3_FW_HDR_LEN) / sizeof(u32);
  3025. }
  3026. /* tp->lock is held. */
  3027. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base,
  3028. u32 cpu_scratch_base, int cpu_scratch_size,
  3029. const struct tg3_firmware_hdr *fw_hdr)
  3030. {
  3031. int err, i;
  3032. void (*write_op)(struct tg3 *, u32, u32);
  3033. int total_len = tp->fw->size;
  3034. if (cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS)) {
  3035. netdev_err(tp->dev,
  3036. "%s: Trying to load TX cpu firmware which is 5705\n",
  3037. __func__);
  3038. return -EINVAL;
  3039. }
  3040. if (tg3_flag(tp, 5705_PLUS) && tg3_asic_rev(tp) != ASIC_REV_57766)
  3041. write_op = tg3_write_mem;
  3042. else
  3043. write_op = tg3_write_indirect_reg32;
  3044. if (tg3_asic_rev(tp) != ASIC_REV_57766) {
  3045. /* It is possible that bootcode is still loading at this point.
  3046. * Get the nvram lock first before halting the cpu.
  3047. */
  3048. int lock_err = tg3_nvram_lock(tp);
  3049. err = tg3_halt_cpu(tp, cpu_base);
  3050. if (!lock_err)
  3051. tg3_nvram_unlock(tp);
  3052. if (err)
  3053. goto out;
  3054. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  3055. write_op(tp, cpu_scratch_base + i, 0);
  3056. tw32(cpu_base + CPU_STATE, 0xffffffff);
  3057. tw32(cpu_base + CPU_MODE,
  3058. tr32(cpu_base + CPU_MODE) | CPU_MODE_HALT);
  3059. } else {
  3060. /* Subtract additional main header for fragmented firmware and
  3061. * advance to the first fragment
  3062. */
  3063. total_len -= TG3_FW_HDR_LEN;
  3064. fw_hdr++;
  3065. }
  3066. do {
  3067. u32 *fw_data = (u32 *)(fw_hdr + 1);
  3068. for (i = 0; i < tg3_fw_data_len(tp, fw_hdr); i++)
  3069. write_op(tp, cpu_scratch_base +
  3070. (be32_to_cpu(fw_hdr->base_addr) & 0xffff) +
  3071. (i * sizeof(u32)),
  3072. be32_to_cpu(fw_data[i]));
  3073. total_len -= be32_to_cpu(fw_hdr->len);
  3074. /* Advance to next fragment */
  3075. fw_hdr = (struct tg3_firmware_hdr *)
  3076. ((void *)fw_hdr + be32_to_cpu(fw_hdr->len));
  3077. } while (total_len > 0);
  3078. err = 0;
  3079. out:
  3080. return err;
  3081. }
  3082. /* tp->lock is held. */
  3083. static int tg3_pause_cpu_and_set_pc(struct tg3 *tp, u32 cpu_base, u32 pc)
  3084. {
  3085. int i;
  3086. const int iters = 5;
  3087. tw32(cpu_base + CPU_STATE, 0xffffffff);
  3088. tw32_f(cpu_base + CPU_PC, pc);
  3089. for (i = 0; i < iters; i++) {
  3090. if (tr32(cpu_base + CPU_PC) == pc)
  3091. break;
  3092. tw32(cpu_base + CPU_STATE, 0xffffffff);
  3093. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  3094. tw32_f(cpu_base + CPU_PC, pc);
  3095. udelay(1000);
  3096. }
  3097. return (i == iters) ? -EBUSY : 0;
  3098. }
  3099. /* tp->lock is held. */
  3100. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  3101. {
  3102. const struct tg3_firmware_hdr *fw_hdr;
  3103. int err;
  3104. fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
  3105. /* Firmware blob starts with version numbers, followed by
  3106. start address and length. We are setting complete length.
  3107. length = end_address_of_bss - start_address_of_text.
  3108. Remainder is the blob to be loaded contiguously
  3109. from start address. */
  3110. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  3111. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  3112. fw_hdr);
  3113. if (err)
  3114. return err;
  3115. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  3116. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  3117. fw_hdr);
  3118. if (err)
  3119. return err;
  3120. /* Now startup only the RX cpu. */
  3121. err = tg3_pause_cpu_and_set_pc(tp, RX_CPU_BASE,
  3122. be32_to_cpu(fw_hdr->base_addr));
  3123. if (err) {
  3124. netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
  3125. "should be %08x\n", __func__,
  3126. tr32(RX_CPU_BASE + CPU_PC),
  3127. be32_to_cpu(fw_hdr->base_addr));
  3128. return -ENODEV;
  3129. }
  3130. tg3_rxcpu_resume(tp);
  3131. return 0;
  3132. }
  3133. static int tg3_validate_rxcpu_state(struct tg3 *tp)
  3134. {
  3135. const int iters = 1000;
  3136. int i;
  3137. u32 val;
  3138. /* Wait for boot code to complete initialization and enter service
  3139. * loop. It is then safe to download service patches
  3140. */
  3141. for (i = 0; i < iters; i++) {
  3142. if (tr32(RX_CPU_HWBKPT) == TG3_SBROM_IN_SERVICE_LOOP)
  3143. break;
  3144. udelay(10);
  3145. }
  3146. if (i == iters) {
  3147. netdev_err(tp->dev, "Boot code not ready for service patches\n");
  3148. return -EBUSY;
  3149. }
  3150. val = tg3_read_indirect_reg32(tp, TG3_57766_FW_HANDSHAKE);
  3151. if (val & 0xff) {
  3152. netdev_warn(tp->dev,
  3153. "Other patches exist. Not downloading EEE patch\n");
  3154. return -EEXIST;
  3155. }
  3156. return 0;
  3157. }
  3158. /* tp->lock is held. */
  3159. static void tg3_load_57766_firmware(struct tg3 *tp)
  3160. {
  3161. struct tg3_firmware_hdr *fw_hdr;
  3162. if (!tg3_flag(tp, NO_NVRAM))
  3163. return;
  3164. if (tg3_validate_rxcpu_state(tp))
  3165. return;
  3166. if (!tp->fw)
  3167. return;
  3168. /* This firmware blob has a different format than older firmware
  3169. * releases as given below. The main difference is we have fragmented
  3170. * data to be written to non-contiguous locations.
  3171. *
  3172. * In the beginning we have a firmware header identical to other
  3173. * firmware which consists of version, base addr and length. The length
  3174. * here is unused and set to 0xffffffff.
  3175. *
  3176. * This is followed by a series of firmware fragments which are
  3177. * individually identical to previous firmware. i.e. they have the
  3178. * firmware header and followed by data for that fragment. The version
  3179. * field of the individual fragment header is unused.
  3180. */
  3181. fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
  3182. if (be32_to_cpu(fw_hdr->base_addr) != TG3_57766_FW_BASE_ADDR)
  3183. return;
  3184. if (tg3_rxcpu_pause(tp))
  3185. return;
  3186. /* tg3_load_firmware_cpu() will always succeed for the 57766 */
  3187. tg3_load_firmware_cpu(tp, 0, TG3_57766_FW_BASE_ADDR, 0, fw_hdr);
  3188. tg3_rxcpu_resume(tp);
  3189. }
  3190. /* tp->lock is held. */
  3191. static int tg3_load_tso_firmware(struct tg3 *tp)
  3192. {
  3193. const struct tg3_firmware_hdr *fw_hdr;
  3194. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  3195. int err;
  3196. if (!tg3_flag(tp, FW_TSO))
  3197. return 0;
  3198. fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
  3199. /* Firmware blob starts with version numbers, followed by
  3200. start address and length. We are setting complete length.
  3201. length = end_address_of_bss - start_address_of_text.
  3202. Remainder is the blob to be loaded contiguously
  3203. from start address. */
  3204. cpu_scratch_size = tp->fw_len;
  3205. if (tg3_asic_rev(tp) == ASIC_REV_5705) {
  3206. cpu_base = RX_CPU_BASE;
  3207. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  3208. } else {
  3209. cpu_base = TX_CPU_BASE;
  3210. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  3211. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  3212. }
  3213. err = tg3_load_firmware_cpu(tp, cpu_base,
  3214. cpu_scratch_base, cpu_scratch_size,
  3215. fw_hdr);
  3216. if (err)
  3217. return err;
  3218. /* Now startup the cpu. */
  3219. err = tg3_pause_cpu_and_set_pc(tp, cpu_base,
  3220. be32_to_cpu(fw_hdr->base_addr));
  3221. if (err) {
  3222. netdev_err(tp->dev,
  3223. "%s fails to set CPU PC, is %08x should be %08x\n",
  3224. __func__, tr32(cpu_base + CPU_PC),
  3225. be32_to_cpu(fw_hdr->base_addr));
  3226. return -ENODEV;
  3227. }
  3228. tg3_resume_cpu(tp, cpu_base);
  3229. return 0;
  3230. }
  3231. /* tp->lock is held. */
  3232. static void __tg3_set_one_mac_addr(struct tg3 *tp, u8 *mac_addr, int index)
  3233. {
  3234. u32 addr_high, addr_low;
  3235. addr_high = ((mac_addr[0] << 8) | mac_addr[1]);
  3236. addr_low = ((mac_addr[2] << 24) | (mac_addr[3] << 16) |
  3237. (mac_addr[4] << 8) | mac_addr[5]);
  3238. if (index < 4) {
  3239. tw32(MAC_ADDR_0_HIGH + (index * 8), addr_high);
  3240. tw32(MAC_ADDR_0_LOW + (index * 8), addr_low);
  3241. } else {
  3242. index -= 4;
  3243. tw32(MAC_EXTADDR_0_HIGH + (index * 8), addr_high);
  3244. tw32(MAC_EXTADDR_0_LOW + (index * 8), addr_low);
  3245. }
  3246. }
  3247. /* tp->lock is held. */
  3248. static void __tg3_set_mac_addr(struct tg3 *tp, bool skip_mac_1)
  3249. {
  3250. u32 addr_high;
  3251. int i;
  3252. for (i = 0; i < 4; i++) {
  3253. if (i == 1 && skip_mac_1)
  3254. continue;
  3255. __tg3_set_one_mac_addr(tp, tp->dev->dev_addr, i);
  3256. }
  3257. if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
  3258. tg3_asic_rev(tp) == ASIC_REV_5704) {
  3259. for (i = 4; i < 16; i++)
  3260. __tg3_set_one_mac_addr(tp, tp->dev->dev_addr, i);
  3261. }
  3262. addr_high = (tp->dev->dev_addr[0] +
  3263. tp->dev->dev_addr[1] +
  3264. tp->dev->dev_addr[2] +
  3265. tp->dev->dev_addr[3] +
  3266. tp->dev->dev_addr[4] +
  3267. tp->dev->dev_addr[5]) &
  3268. TX_BACKOFF_SEED_MASK;
  3269. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  3270. }
  3271. static void tg3_enable_register_access(struct tg3 *tp)
  3272. {
  3273. /*
  3274. * Make sure register accesses (indirect or otherwise) will function
  3275. * correctly.
  3276. */
  3277. pci_write_config_dword(tp->pdev,
  3278. TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
  3279. }
  3280. static int tg3_power_up(struct tg3 *tp)
  3281. {
  3282. int err;
  3283. tg3_enable_register_access(tp);
  3284. err = pci_set_power_state(tp->pdev, PCI_D0);
  3285. if (!err) {
  3286. /* Switch out of Vaux if it is a NIC */
  3287. tg3_pwrsrc_switch_to_vmain(tp);
  3288. } else {
  3289. netdev_err(tp->dev, "Transition to D0 failed\n");
  3290. }
  3291. return err;
  3292. }
  3293. static int tg3_setup_phy(struct tg3 *, bool);
  3294. static int tg3_power_down_prepare(struct tg3 *tp)
  3295. {
  3296. u32 misc_host_ctrl;
  3297. bool device_should_wake, do_low_power;
  3298. tg3_enable_register_access(tp);
  3299. /* Restore the CLKREQ setting. */
  3300. if (tg3_flag(tp, CLKREQ_BUG))
  3301. pcie_capability_set_word(tp->pdev, PCI_EXP_LNKCTL,
  3302. PCI_EXP_LNKCTL_CLKREQ_EN);
  3303. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  3304. tw32(TG3PCI_MISC_HOST_CTRL,
  3305. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  3306. device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
  3307. tg3_flag(tp, WOL_ENABLE);
  3308. if (tg3_flag(tp, USE_PHYLIB)) {
  3309. do_low_power = false;
  3310. if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
  3311. !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  3312. struct phy_device *phydev;
  3313. u32 phyid, advertising;
  3314. phydev = mdiobus_get_phy(tp->mdio_bus, tp->phy_addr);
  3315. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  3316. tp->link_config.speed = phydev->speed;
  3317. tp->link_config.duplex = phydev->duplex;
  3318. tp->link_config.autoneg = phydev->autoneg;
  3319. tp->link_config.advertising = phydev->advertising;
  3320. advertising = ADVERTISED_TP |
  3321. ADVERTISED_Pause |
  3322. ADVERTISED_Autoneg |
  3323. ADVERTISED_10baseT_Half;
  3324. if (tg3_flag(tp, ENABLE_ASF) || device_should_wake) {
  3325. if (tg3_flag(tp, WOL_SPEED_100MB))
  3326. advertising |=
  3327. ADVERTISED_100baseT_Half |
  3328. ADVERTISED_100baseT_Full |
  3329. ADVERTISED_10baseT_Full;
  3330. else
  3331. advertising |= ADVERTISED_10baseT_Full;
  3332. }
  3333. phydev->advertising = advertising;
  3334. phy_start_aneg(phydev);
  3335. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  3336. if (phyid != PHY_ID_BCMAC131) {
  3337. phyid &= PHY_BCM_OUI_MASK;
  3338. if (phyid == PHY_BCM_OUI_1 ||
  3339. phyid == PHY_BCM_OUI_2 ||
  3340. phyid == PHY_BCM_OUI_3)
  3341. do_low_power = true;
  3342. }
  3343. }
  3344. } else {
  3345. do_low_power = true;
  3346. if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER))
  3347. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  3348. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  3349. tg3_setup_phy(tp, false);
  3350. }
  3351. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  3352. u32 val;
  3353. val = tr32(GRC_VCPU_EXT_CTRL);
  3354. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  3355. } else if (!tg3_flag(tp, ENABLE_ASF)) {
  3356. int i;
  3357. u32 val;
  3358. for (i = 0; i < 200; i++) {
  3359. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  3360. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  3361. break;
  3362. msleep(1);
  3363. }
  3364. }
  3365. if (tg3_flag(tp, WOL_CAP))
  3366. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  3367. WOL_DRV_STATE_SHUTDOWN |
  3368. WOL_DRV_WOL |
  3369. WOL_SET_MAGIC_PKT);
  3370. if (device_should_wake) {
  3371. u32 mac_mode;
  3372. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  3373. if (do_low_power &&
  3374. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  3375. tg3_phy_auxctl_write(tp,
  3376. MII_TG3_AUXCTL_SHDWSEL_PWRCTL,
  3377. MII_TG3_AUXCTL_PCTL_WOL_EN |
  3378. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  3379. MII_TG3_AUXCTL_PCTL_CL_AB_TXDAC);
  3380. udelay(40);
  3381. }
  3382. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  3383. mac_mode = MAC_MODE_PORT_MODE_GMII;
  3384. else if (tp->phy_flags &
  3385. TG3_PHYFLG_KEEP_LINK_ON_PWRDN) {
  3386. if (tp->link_config.active_speed == SPEED_1000)
  3387. mac_mode = MAC_MODE_PORT_MODE_GMII;
  3388. else
  3389. mac_mode = MAC_MODE_PORT_MODE_MII;
  3390. } else
  3391. mac_mode = MAC_MODE_PORT_MODE_MII;
  3392. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  3393. if (tg3_asic_rev(tp) == ASIC_REV_5700) {
  3394. u32 speed = tg3_flag(tp, WOL_SPEED_100MB) ?
  3395. SPEED_100 : SPEED_10;
  3396. if (tg3_5700_link_polarity(tp, speed))
  3397. mac_mode |= MAC_MODE_LINK_POLARITY;
  3398. else
  3399. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  3400. }
  3401. } else {
  3402. mac_mode = MAC_MODE_PORT_MODE_TBI;
  3403. }
  3404. if (!tg3_flag(tp, 5750_PLUS))
  3405. tw32(MAC_LED_CTRL, tp->led_ctrl);
  3406. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  3407. if ((tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS)) &&
  3408. (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)))
  3409. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  3410. if (tg3_flag(tp, ENABLE_APE))
  3411. mac_mode |= MAC_MODE_APE_TX_EN |
  3412. MAC_MODE_APE_RX_EN |
  3413. MAC_MODE_TDE_ENABLE;
  3414. tw32_f(MAC_MODE, mac_mode);
  3415. udelay(100);
  3416. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  3417. udelay(10);
  3418. }
  3419. if (!tg3_flag(tp, WOL_SPEED_100MB) &&
  3420. (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  3421. tg3_asic_rev(tp) == ASIC_REV_5701)) {
  3422. u32 base_val;
  3423. base_val = tp->pci_clock_ctrl;
  3424. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  3425. CLOCK_CTRL_TXCLK_DISABLE);
  3426. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  3427. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  3428. } else if (tg3_flag(tp, 5780_CLASS) ||
  3429. tg3_flag(tp, CPMU_PRESENT) ||
  3430. tg3_asic_rev(tp) == ASIC_REV_5906) {
  3431. /* do nothing */
  3432. } else if (!(tg3_flag(tp, 5750_PLUS) && tg3_flag(tp, ENABLE_ASF))) {
  3433. u32 newbits1, newbits2;
  3434. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  3435. tg3_asic_rev(tp) == ASIC_REV_5701) {
  3436. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  3437. CLOCK_CTRL_TXCLK_DISABLE |
  3438. CLOCK_CTRL_ALTCLK);
  3439. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  3440. } else if (tg3_flag(tp, 5705_PLUS)) {
  3441. newbits1 = CLOCK_CTRL_625_CORE;
  3442. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  3443. } else {
  3444. newbits1 = CLOCK_CTRL_ALTCLK;
  3445. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  3446. }
  3447. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  3448. 40);
  3449. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  3450. 40);
  3451. if (!tg3_flag(tp, 5705_PLUS)) {
  3452. u32 newbits3;
  3453. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  3454. tg3_asic_rev(tp) == ASIC_REV_5701) {
  3455. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  3456. CLOCK_CTRL_TXCLK_DISABLE |
  3457. CLOCK_CTRL_44MHZ_CORE);
  3458. } else {
  3459. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  3460. }
  3461. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  3462. tp->pci_clock_ctrl | newbits3, 40);
  3463. }
  3464. }
  3465. if (!(device_should_wake) && !tg3_flag(tp, ENABLE_ASF))
  3466. tg3_power_down_phy(tp, do_low_power);
  3467. tg3_frob_aux_power(tp, true);
  3468. /* Workaround for unstable PLL clock */
  3469. if ((!tg3_flag(tp, IS_SSB_CORE)) &&
  3470. ((tg3_chip_rev(tp) == CHIPREV_5750_AX) ||
  3471. (tg3_chip_rev(tp) == CHIPREV_5750_BX))) {
  3472. u32 val = tr32(0x7d00);
  3473. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  3474. tw32(0x7d00, val);
  3475. if (!tg3_flag(tp, ENABLE_ASF)) {
  3476. int err;
  3477. err = tg3_nvram_lock(tp);
  3478. tg3_halt_cpu(tp, RX_CPU_BASE);
  3479. if (!err)
  3480. tg3_nvram_unlock(tp);
  3481. }
  3482. }
  3483. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  3484. tg3_ape_driver_state_change(tp, RESET_KIND_SHUTDOWN);
  3485. return 0;
  3486. }
  3487. static void tg3_power_down(struct tg3 *tp)
  3488. {
  3489. pci_wake_from_d3(tp->pdev, tg3_flag(tp, WOL_ENABLE));
  3490. pci_set_power_state(tp->pdev, PCI_D3hot);
  3491. }
  3492. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  3493. {
  3494. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  3495. case MII_TG3_AUX_STAT_10HALF:
  3496. *speed = SPEED_10;
  3497. *duplex = DUPLEX_HALF;
  3498. break;
  3499. case MII_TG3_AUX_STAT_10FULL:
  3500. *speed = SPEED_10;
  3501. *duplex = DUPLEX_FULL;
  3502. break;
  3503. case MII_TG3_AUX_STAT_100HALF:
  3504. *speed = SPEED_100;
  3505. *duplex = DUPLEX_HALF;
  3506. break;
  3507. case MII_TG3_AUX_STAT_100FULL:
  3508. *speed = SPEED_100;
  3509. *duplex = DUPLEX_FULL;
  3510. break;
  3511. case MII_TG3_AUX_STAT_1000HALF:
  3512. *speed = SPEED_1000;
  3513. *duplex = DUPLEX_HALF;
  3514. break;
  3515. case MII_TG3_AUX_STAT_1000FULL:
  3516. *speed = SPEED_1000;
  3517. *duplex = DUPLEX_FULL;
  3518. break;
  3519. default:
  3520. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  3521. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  3522. SPEED_10;
  3523. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  3524. DUPLEX_HALF;
  3525. break;
  3526. }
  3527. *speed = SPEED_UNKNOWN;
  3528. *duplex = DUPLEX_UNKNOWN;
  3529. break;
  3530. }
  3531. }
  3532. static int tg3_phy_autoneg_cfg(struct tg3 *tp, u32 advertise, u32 flowctrl)
  3533. {
  3534. int err = 0;
  3535. u32 val, new_adv;
  3536. new_adv = ADVERTISE_CSMA;
  3537. new_adv |= ethtool_adv_to_mii_adv_t(advertise) & ADVERTISE_ALL;
  3538. new_adv |= mii_advertise_flowctrl(flowctrl);
  3539. err = tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3540. if (err)
  3541. goto done;
  3542. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3543. new_adv = ethtool_adv_to_mii_ctrl1000_t(advertise);
  3544. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
  3545. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0)
  3546. new_adv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
  3547. err = tg3_writephy(tp, MII_CTRL1000, new_adv);
  3548. if (err)
  3549. goto done;
  3550. }
  3551. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  3552. goto done;
  3553. tw32(TG3_CPMU_EEE_MODE,
  3554. tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  3555. err = tg3_phy_toggle_auxctl_smdsp(tp, true);
  3556. if (!err) {
  3557. u32 err2;
  3558. val = 0;
  3559. /* Advertise 100-BaseTX EEE ability */
  3560. if (advertise & ADVERTISED_100baseT_Full)
  3561. val |= MDIO_AN_EEE_ADV_100TX;
  3562. /* Advertise 1000-BaseT EEE ability */
  3563. if (advertise & ADVERTISED_1000baseT_Full)
  3564. val |= MDIO_AN_EEE_ADV_1000T;
  3565. if (!tp->eee.eee_enabled) {
  3566. val = 0;
  3567. tp->eee.advertised = 0;
  3568. } else {
  3569. tp->eee.advertised = advertise &
  3570. (ADVERTISED_100baseT_Full |
  3571. ADVERTISED_1000baseT_Full);
  3572. }
  3573. err = tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
  3574. if (err)
  3575. val = 0;
  3576. switch (tg3_asic_rev(tp)) {
  3577. case ASIC_REV_5717:
  3578. case ASIC_REV_57765:
  3579. case ASIC_REV_57766:
  3580. case ASIC_REV_5719:
  3581. /* If we advertised any eee advertisements above... */
  3582. if (val)
  3583. val = MII_TG3_DSP_TAP26_ALNOKO |
  3584. MII_TG3_DSP_TAP26_RMRXSTO |
  3585. MII_TG3_DSP_TAP26_OPCSINPT;
  3586. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
  3587. /* Fall through */
  3588. case ASIC_REV_5720:
  3589. case ASIC_REV_5762:
  3590. if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
  3591. tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
  3592. MII_TG3_DSP_CH34TP2_HIBW01);
  3593. }
  3594. err2 = tg3_phy_toggle_auxctl_smdsp(tp, false);
  3595. if (!err)
  3596. err = err2;
  3597. }
  3598. done:
  3599. return err;
  3600. }
  3601. static void tg3_phy_copper_begin(struct tg3 *tp)
  3602. {
  3603. if (tp->link_config.autoneg == AUTONEG_ENABLE ||
  3604. (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  3605. u32 adv, fc;
  3606. if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
  3607. !(tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN)) {
  3608. adv = ADVERTISED_10baseT_Half |
  3609. ADVERTISED_10baseT_Full;
  3610. if (tg3_flag(tp, WOL_SPEED_100MB))
  3611. adv |= ADVERTISED_100baseT_Half |
  3612. ADVERTISED_100baseT_Full;
  3613. if (tp->phy_flags & TG3_PHYFLG_1G_ON_VAUX_OK) {
  3614. if (!(tp->phy_flags &
  3615. TG3_PHYFLG_DISABLE_1G_HD_ADV))
  3616. adv |= ADVERTISED_1000baseT_Half;
  3617. adv |= ADVERTISED_1000baseT_Full;
  3618. }
  3619. fc = FLOW_CTRL_TX | FLOW_CTRL_RX;
  3620. } else {
  3621. adv = tp->link_config.advertising;
  3622. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  3623. adv &= ~(ADVERTISED_1000baseT_Half |
  3624. ADVERTISED_1000baseT_Full);
  3625. fc = tp->link_config.flowctrl;
  3626. }
  3627. tg3_phy_autoneg_cfg(tp, adv, fc);
  3628. if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
  3629. (tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN)) {
  3630. /* Normally during power down we want to autonegotiate
  3631. * the lowest possible speed for WOL. However, to avoid
  3632. * link flap, we leave it untouched.
  3633. */
  3634. return;
  3635. }
  3636. tg3_writephy(tp, MII_BMCR,
  3637. BMCR_ANENABLE | BMCR_ANRESTART);
  3638. } else {
  3639. int i;
  3640. u32 bmcr, orig_bmcr;
  3641. tp->link_config.active_speed = tp->link_config.speed;
  3642. tp->link_config.active_duplex = tp->link_config.duplex;
  3643. if (tg3_asic_rev(tp) == ASIC_REV_5714) {
  3644. /* With autoneg disabled, 5715 only links up when the
  3645. * advertisement register has the configured speed
  3646. * enabled.
  3647. */
  3648. tg3_writephy(tp, MII_ADVERTISE, ADVERTISE_ALL);
  3649. }
  3650. bmcr = 0;
  3651. switch (tp->link_config.speed) {
  3652. default:
  3653. case SPEED_10:
  3654. break;
  3655. case SPEED_100:
  3656. bmcr |= BMCR_SPEED100;
  3657. break;
  3658. case SPEED_1000:
  3659. bmcr |= BMCR_SPEED1000;
  3660. break;
  3661. }
  3662. if (tp->link_config.duplex == DUPLEX_FULL)
  3663. bmcr |= BMCR_FULLDPLX;
  3664. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  3665. (bmcr != orig_bmcr)) {
  3666. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  3667. for (i = 0; i < 1500; i++) {
  3668. u32 tmp;
  3669. udelay(10);
  3670. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  3671. tg3_readphy(tp, MII_BMSR, &tmp))
  3672. continue;
  3673. if (!(tmp & BMSR_LSTATUS)) {
  3674. udelay(40);
  3675. break;
  3676. }
  3677. }
  3678. tg3_writephy(tp, MII_BMCR, bmcr);
  3679. udelay(40);
  3680. }
  3681. }
  3682. }
  3683. static int tg3_phy_pull_config(struct tg3 *tp)
  3684. {
  3685. int err;
  3686. u32 val;
  3687. err = tg3_readphy(tp, MII_BMCR, &val);
  3688. if (err)
  3689. goto done;
  3690. if (!(val & BMCR_ANENABLE)) {
  3691. tp->link_config.autoneg = AUTONEG_DISABLE;
  3692. tp->link_config.advertising = 0;
  3693. tg3_flag_clear(tp, PAUSE_AUTONEG);
  3694. err = -EIO;
  3695. switch (val & (BMCR_SPEED1000 | BMCR_SPEED100)) {
  3696. case 0:
  3697. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  3698. goto done;
  3699. tp->link_config.speed = SPEED_10;
  3700. break;
  3701. case BMCR_SPEED100:
  3702. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  3703. goto done;
  3704. tp->link_config.speed = SPEED_100;
  3705. break;
  3706. case BMCR_SPEED1000:
  3707. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3708. tp->link_config.speed = SPEED_1000;
  3709. break;
  3710. }
  3711. /* Fall through */
  3712. default:
  3713. goto done;
  3714. }
  3715. if (val & BMCR_FULLDPLX)
  3716. tp->link_config.duplex = DUPLEX_FULL;
  3717. else
  3718. tp->link_config.duplex = DUPLEX_HALF;
  3719. tp->link_config.flowctrl = FLOW_CTRL_RX | FLOW_CTRL_TX;
  3720. err = 0;
  3721. goto done;
  3722. }
  3723. tp->link_config.autoneg = AUTONEG_ENABLE;
  3724. tp->link_config.advertising = ADVERTISED_Autoneg;
  3725. tg3_flag_set(tp, PAUSE_AUTONEG);
  3726. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  3727. u32 adv;
  3728. err = tg3_readphy(tp, MII_ADVERTISE, &val);
  3729. if (err)
  3730. goto done;
  3731. adv = mii_adv_to_ethtool_adv_t(val & ADVERTISE_ALL);
  3732. tp->link_config.advertising |= adv | ADVERTISED_TP;
  3733. tp->link_config.flowctrl = tg3_decode_flowctrl_1000T(val);
  3734. } else {
  3735. tp->link_config.advertising |= ADVERTISED_FIBRE;
  3736. }
  3737. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3738. u32 adv;
  3739. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  3740. err = tg3_readphy(tp, MII_CTRL1000, &val);
  3741. if (err)
  3742. goto done;
  3743. adv = mii_ctrl1000_to_ethtool_adv_t(val);
  3744. } else {
  3745. err = tg3_readphy(tp, MII_ADVERTISE, &val);
  3746. if (err)
  3747. goto done;
  3748. adv = tg3_decode_flowctrl_1000X(val);
  3749. tp->link_config.flowctrl = adv;
  3750. val &= (ADVERTISE_1000XHALF | ADVERTISE_1000XFULL);
  3751. adv = mii_adv_to_ethtool_adv_x(val);
  3752. }
  3753. tp->link_config.advertising |= adv;
  3754. }
  3755. done:
  3756. return err;
  3757. }
  3758. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  3759. {
  3760. int err;
  3761. /* Turn off tap power management. */
  3762. /* Set Extended packet length bit */
  3763. err = tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
  3764. err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
  3765. err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
  3766. err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
  3767. err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
  3768. err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
  3769. udelay(40);
  3770. return err;
  3771. }
  3772. static bool tg3_phy_eee_config_ok(struct tg3 *tp)
  3773. {
  3774. struct ethtool_eee eee;
  3775. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  3776. return true;
  3777. tg3_eee_pull_config(tp, &eee);
  3778. if (tp->eee.eee_enabled) {
  3779. if (tp->eee.advertised != eee.advertised ||
  3780. tp->eee.tx_lpi_timer != eee.tx_lpi_timer ||
  3781. tp->eee.tx_lpi_enabled != eee.tx_lpi_enabled)
  3782. return false;
  3783. } else {
  3784. /* EEE is disabled but we're advertising */
  3785. if (eee.advertised)
  3786. return false;
  3787. }
  3788. return true;
  3789. }
  3790. static bool tg3_phy_copper_an_config_ok(struct tg3 *tp, u32 *lcladv)
  3791. {
  3792. u32 advmsk, tgtadv, advertising;
  3793. advertising = tp->link_config.advertising;
  3794. tgtadv = ethtool_adv_to_mii_adv_t(advertising) & ADVERTISE_ALL;
  3795. advmsk = ADVERTISE_ALL;
  3796. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  3797. tgtadv |= mii_advertise_flowctrl(tp->link_config.flowctrl);
  3798. advmsk |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  3799. }
  3800. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  3801. return false;
  3802. if ((*lcladv & advmsk) != tgtadv)
  3803. return false;
  3804. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3805. u32 tg3_ctrl;
  3806. tgtadv = ethtool_adv_to_mii_ctrl1000_t(advertising);
  3807. if (tg3_readphy(tp, MII_CTRL1000, &tg3_ctrl))
  3808. return false;
  3809. if (tgtadv &&
  3810. (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
  3811. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0)) {
  3812. tgtadv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
  3813. tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL |
  3814. CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
  3815. } else {
  3816. tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL);
  3817. }
  3818. if (tg3_ctrl != tgtadv)
  3819. return false;
  3820. }
  3821. return true;
  3822. }
  3823. static bool tg3_phy_copper_fetch_rmtadv(struct tg3 *tp, u32 *rmtadv)
  3824. {
  3825. u32 lpeth = 0;
  3826. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3827. u32 val;
  3828. if (tg3_readphy(tp, MII_STAT1000, &val))
  3829. return false;
  3830. lpeth = mii_stat1000_to_ethtool_lpa_t(val);
  3831. }
  3832. if (tg3_readphy(tp, MII_LPA, rmtadv))
  3833. return false;
  3834. lpeth |= mii_lpa_to_ethtool_lpa_t(*rmtadv);
  3835. tp->link_config.rmt_adv = lpeth;
  3836. return true;
  3837. }
  3838. static bool tg3_test_and_report_link_chg(struct tg3 *tp, bool curr_link_up)
  3839. {
  3840. if (curr_link_up != tp->link_up) {
  3841. if (curr_link_up) {
  3842. netif_carrier_on(tp->dev);
  3843. } else {
  3844. netif_carrier_off(tp->dev);
  3845. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  3846. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3847. }
  3848. tg3_link_report(tp);
  3849. return true;
  3850. }
  3851. return false;
  3852. }
  3853. static void tg3_clear_mac_status(struct tg3 *tp)
  3854. {
  3855. tw32(MAC_EVENT, 0);
  3856. tw32_f(MAC_STATUS,
  3857. MAC_STATUS_SYNC_CHANGED |
  3858. MAC_STATUS_CFG_CHANGED |
  3859. MAC_STATUS_MI_COMPLETION |
  3860. MAC_STATUS_LNKSTATE_CHANGED);
  3861. udelay(40);
  3862. }
  3863. static void tg3_setup_eee(struct tg3 *tp)
  3864. {
  3865. u32 val;
  3866. val = TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
  3867. TG3_CPMU_EEE_LNKIDL_UART_IDL;
  3868. if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0)
  3869. val |= TG3_CPMU_EEE_LNKIDL_APE_TX_MT;
  3870. tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL, val);
  3871. tw32_f(TG3_CPMU_EEE_CTRL,
  3872. TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
  3873. val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
  3874. (tp->eee.tx_lpi_enabled ? TG3_CPMU_EEEMD_LPI_IN_TX : 0) |
  3875. TG3_CPMU_EEEMD_LPI_IN_RX |
  3876. TG3_CPMU_EEEMD_EEE_ENABLE;
  3877. if (tg3_asic_rev(tp) != ASIC_REV_5717)
  3878. val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
  3879. if (tg3_flag(tp, ENABLE_APE))
  3880. val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
  3881. tw32_f(TG3_CPMU_EEE_MODE, tp->eee.eee_enabled ? val : 0);
  3882. tw32_f(TG3_CPMU_EEE_DBTMR1,
  3883. TG3_CPMU_DBTMR1_PCIEXIT_2047US |
  3884. (tp->eee.tx_lpi_timer & 0xffff));
  3885. tw32_f(TG3_CPMU_EEE_DBTMR2,
  3886. TG3_CPMU_DBTMR2_APE_TX_2047US |
  3887. TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
  3888. }
  3889. static int tg3_setup_copper_phy(struct tg3 *tp, bool force_reset)
  3890. {
  3891. bool current_link_up;
  3892. u32 bmsr, val;
  3893. u32 lcl_adv, rmt_adv;
  3894. u16 current_speed;
  3895. u8 current_duplex;
  3896. int i, err;
  3897. tg3_clear_mac_status(tp);
  3898. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  3899. tw32_f(MAC_MI_MODE,
  3900. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  3901. udelay(80);
  3902. }
  3903. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, 0);
  3904. /* Some third-party PHYs need to be reset on link going
  3905. * down.
  3906. */
  3907. if ((tg3_asic_rev(tp) == ASIC_REV_5703 ||
  3908. tg3_asic_rev(tp) == ASIC_REV_5704 ||
  3909. tg3_asic_rev(tp) == ASIC_REV_5705) &&
  3910. tp->link_up) {
  3911. tg3_readphy(tp, MII_BMSR, &bmsr);
  3912. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3913. !(bmsr & BMSR_LSTATUS))
  3914. force_reset = true;
  3915. }
  3916. if (force_reset)
  3917. tg3_phy_reset(tp);
  3918. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  3919. tg3_readphy(tp, MII_BMSR, &bmsr);
  3920. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  3921. !tg3_flag(tp, INIT_COMPLETE))
  3922. bmsr = 0;
  3923. if (!(bmsr & BMSR_LSTATUS)) {
  3924. err = tg3_init_5401phy_dsp(tp);
  3925. if (err)
  3926. return err;
  3927. tg3_readphy(tp, MII_BMSR, &bmsr);
  3928. for (i = 0; i < 1000; i++) {
  3929. udelay(10);
  3930. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3931. (bmsr & BMSR_LSTATUS)) {
  3932. udelay(40);
  3933. break;
  3934. }
  3935. }
  3936. if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
  3937. TG3_PHY_REV_BCM5401_B0 &&
  3938. !(bmsr & BMSR_LSTATUS) &&
  3939. tp->link_config.active_speed == SPEED_1000) {
  3940. err = tg3_phy_reset(tp);
  3941. if (!err)
  3942. err = tg3_init_5401phy_dsp(tp);
  3943. if (err)
  3944. return err;
  3945. }
  3946. }
  3947. } else if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
  3948. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0) {
  3949. /* 5701 {A0,B0} CRC bug workaround */
  3950. tg3_writephy(tp, 0x15, 0x0a75);
  3951. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  3952. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  3953. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  3954. }
  3955. /* Clear pending interrupts... */
  3956. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  3957. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  3958. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
  3959. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  3960. else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
  3961. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  3962. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  3963. tg3_asic_rev(tp) == ASIC_REV_5701) {
  3964. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  3965. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  3966. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  3967. else
  3968. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  3969. }
  3970. current_link_up = false;
  3971. current_speed = SPEED_UNKNOWN;
  3972. current_duplex = DUPLEX_UNKNOWN;
  3973. tp->phy_flags &= ~TG3_PHYFLG_MDIX_STATE;
  3974. tp->link_config.rmt_adv = 0;
  3975. if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
  3976. err = tg3_phy_auxctl_read(tp,
  3977. MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
  3978. &val);
  3979. if (!err && !(val & (1 << 10))) {
  3980. tg3_phy_auxctl_write(tp,
  3981. MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
  3982. val | (1 << 10));
  3983. goto relink;
  3984. }
  3985. }
  3986. bmsr = 0;
  3987. for (i = 0; i < 100; i++) {
  3988. tg3_readphy(tp, MII_BMSR, &bmsr);
  3989. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3990. (bmsr & BMSR_LSTATUS))
  3991. break;
  3992. udelay(40);
  3993. }
  3994. if (bmsr & BMSR_LSTATUS) {
  3995. u32 aux_stat, bmcr;
  3996. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  3997. for (i = 0; i < 2000; i++) {
  3998. udelay(10);
  3999. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  4000. aux_stat)
  4001. break;
  4002. }
  4003. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  4004. &current_speed,
  4005. &current_duplex);
  4006. bmcr = 0;
  4007. for (i = 0; i < 200; i++) {
  4008. tg3_readphy(tp, MII_BMCR, &bmcr);
  4009. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  4010. continue;
  4011. if (bmcr && bmcr != 0x7fff)
  4012. break;
  4013. udelay(10);
  4014. }
  4015. lcl_adv = 0;
  4016. rmt_adv = 0;
  4017. tp->link_config.active_speed = current_speed;
  4018. tp->link_config.active_duplex = current_duplex;
  4019. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  4020. bool eee_config_ok = tg3_phy_eee_config_ok(tp);
  4021. if ((bmcr & BMCR_ANENABLE) &&
  4022. eee_config_ok &&
  4023. tg3_phy_copper_an_config_ok(tp, &lcl_adv) &&
  4024. tg3_phy_copper_fetch_rmtadv(tp, &rmt_adv))
  4025. current_link_up = true;
  4026. /* EEE settings changes take effect only after a phy
  4027. * reset. If we have skipped a reset due to Link Flap
  4028. * Avoidance being enabled, do it now.
  4029. */
  4030. if (!eee_config_ok &&
  4031. (tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN) &&
  4032. !force_reset) {
  4033. tg3_setup_eee(tp);
  4034. tg3_phy_reset(tp);
  4035. }
  4036. } else {
  4037. if (!(bmcr & BMCR_ANENABLE) &&
  4038. tp->link_config.speed == current_speed &&
  4039. tp->link_config.duplex == current_duplex) {
  4040. current_link_up = true;
  4041. }
  4042. }
  4043. if (current_link_up &&
  4044. tp->link_config.active_duplex == DUPLEX_FULL) {
  4045. u32 reg, bit;
  4046. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  4047. reg = MII_TG3_FET_GEN_STAT;
  4048. bit = MII_TG3_FET_GEN_STAT_MDIXSTAT;
  4049. } else {
  4050. reg = MII_TG3_EXT_STAT;
  4051. bit = MII_TG3_EXT_STAT_MDIX;
  4052. }
  4053. if (!tg3_readphy(tp, reg, &val) && (val & bit))
  4054. tp->phy_flags |= TG3_PHYFLG_MDIX_STATE;
  4055. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  4056. }
  4057. }
  4058. relink:
  4059. if (!current_link_up || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  4060. tg3_phy_copper_begin(tp);
  4061. if (tg3_flag(tp, ROBOSWITCH)) {
  4062. current_link_up = true;
  4063. /* FIXME: when BCM5325 switch is used use 100 MBit/s */
  4064. current_speed = SPEED_1000;
  4065. current_duplex = DUPLEX_FULL;
  4066. tp->link_config.active_speed = current_speed;
  4067. tp->link_config.active_duplex = current_duplex;
  4068. }
  4069. tg3_readphy(tp, MII_BMSR, &bmsr);
  4070. if ((!tg3_readphy(tp, MII_BMSR, &bmsr) && (bmsr & BMSR_LSTATUS)) ||
  4071. (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
  4072. current_link_up = true;
  4073. }
  4074. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  4075. if (current_link_up) {
  4076. if (tp->link_config.active_speed == SPEED_100 ||
  4077. tp->link_config.active_speed == SPEED_10)
  4078. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  4079. else
  4080. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  4081. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  4082. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  4083. else
  4084. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  4085. /* In order for the 5750 core in BCM4785 chip to work properly
  4086. * in RGMII mode, the Led Control Register must be set up.
  4087. */
  4088. if (tg3_flag(tp, RGMII_MODE)) {
  4089. u32 led_ctrl = tr32(MAC_LED_CTRL);
  4090. led_ctrl &= ~(LED_CTRL_1000MBPS_ON | LED_CTRL_100MBPS_ON);
  4091. if (tp->link_config.active_speed == SPEED_10)
  4092. led_ctrl |= LED_CTRL_LNKLED_OVERRIDE;
  4093. else if (tp->link_config.active_speed == SPEED_100)
  4094. led_ctrl |= (LED_CTRL_LNKLED_OVERRIDE |
  4095. LED_CTRL_100MBPS_ON);
  4096. else if (tp->link_config.active_speed == SPEED_1000)
  4097. led_ctrl |= (LED_CTRL_LNKLED_OVERRIDE |
  4098. LED_CTRL_1000MBPS_ON);
  4099. tw32(MAC_LED_CTRL, led_ctrl);
  4100. udelay(40);
  4101. }
  4102. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  4103. if (tp->link_config.active_duplex == DUPLEX_HALF)
  4104. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  4105. if (tg3_asic_rev(tp) == ASIC_REV_5700) {
  4106. if (current_link_up &&
  4107. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  4108. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  4109. else
  4110. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  4111. }
  4112. /* ??? Without this setting Netgear GA302T PHY does not
  4113. * ??? send/receive packets...
  4114. */
  4115. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
  4116. tg3_chip_rev_id(tp) == CHIPREV_ID_5700_ALTIMA) {
  4117. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  4118. tw32_f(MAC_MI_MODE, tp->mi_mode);
  4119. udelay(80);
  4120. }
  4121. tw32_f(MAC_MODE, tp->mac_mode);
  4122. udelay(40);
  4123. tg3_phy_eee_adjust(tp, current_link_up);
  4124. if (tg3_flag(tp, USE_LINKCHG_REG)) {
  4125. /* Polled via timer. */
  4126. tw32_f(MAC_EVENT, 0);
  4127. } else {
  4128. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4129. }
  4130. udelay(40);
  4131. if (tg3_asic_rev(tp) == ASIC_REV_5700 &&
  4132. current_link_up &&
  4133. tp->link_config.active_speed == SPEED_1000 &&
  4134. (tg3_flag(tp, PCIX_MODE) || tg3_flag(tp, PCI_HIGH_SPEED))) {
  4135. udelay(120);
  4136. tw32_f(MAC_STATUS,
  4137. (MAC_STATUS_SYNC_CHANGED |
  4138. MAC_STATUS_CFG_CHANGED));
  4139. udelay(40);
  4140. tg3_write_mem(tp,
  4141. NIC_SRAM_FIRMWARE_MBOX,
  4142. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  4143. }
  4144. /* Prevent send BD corruption. */
  4145. if (tg3_flag(tp, CLKREQ_BUG)) {
  4146. if (tp->link_config.active_speed == SPEED_100 ||
  4147. tp->link_config.active_speed == SPEED_10)
  4148. pcie_capability_clear_word(tp->pdev, PCI_EXP_LNKCTL,
  4149. PCI_EXP_LNKCTL_CLKREQ_EN);
  4150. else
  4151. pcie_capability_set_word(tp->pdev, PCI_EXP_LNKCTL,
  4152. PCI_EXP_LNKCTL_CLKREQ_EN);
  4153. }
  4154. tg3_test_and_report_link_chg(tp, current_link_up);
  4155. return 0;
  4156. }
  4157. struct tg3_fiber_aneginfo {
  4158. int state;
  4159. #define ANEG_STATE_UNKNOWN 0
  4160. #define ANEG_STATE_AN_ENABLE 1
  4161. #define ANEG_STATE_RESTART_INIT 2
  4162. #define ANEG_STATE_RESTART 3
  4163. #define ANEG_STATE_DISABLE_LINK_OK 4
  4164. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  4165. #define ANEG_STATE_ABILITY_DETECT 6
  4166. #define ANEG_STATE_ACK_DETECT_INIT 7
  4167. #define ANEG_STATE_ACK_DETECT 8
  4168. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  4169. #define ANEG_STATE_COMPLETE_ACK 10
  4170. #define ANEG_STATE_IDLE_DETECT_INIT 11
  4171. #define ANEG_STATE_IDLE_DETECT 12
  4172. #define ANEG_STATE_LINK_OK 13
  4173. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  4174. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  4175. u32 flags;
  4176. #define MR_AN_ENABLE 0x00000001
  4177. #define MR_RESTART_AN 0x00000002
  4178. #define MR_AN_COMPLETE 0x00000004
  4179. #define MR_PAGE_RX 0x00000008
  4180. #define MR_NP_LOADED 0x00000010
  4181. #define MR_TOGGLE_TX 0x00000020
  4182. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  4183. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  4184. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  4185. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  4186. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  4187. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  4188. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  4189. #define MR_TOGGLE_RX 0x00002000
  4190. #define MR_NP_RX 0x00004000
  4191. #define MR_LINK_OK 0x80000000
  4192. unsigned long link_time, cur_time;
  4193. u32 ability_match_cfg;
  4194. int ability_match_count;
  4195. char ability_match, idle_match, ack_match;
  4196. u32 txconfig, rxconfig;
  4197. #define ANEG_CFG_NP 0x00000080
  4198. #define ANEG_CFG_ACK 0x00000040
  4199. #define ANEG_CFG_RF2 0x00000020
  4200. #define ANEG_CFG_RF1 0x00000010
  4201. #define ANEG_CFG_PS2 0x00000001
  4202. #define ANEG_CFG_PS1 0x00008000
  4203. #define ANEG_CFG_HD 0x00004000
  4204. #define ANEG_CFG_FD 0x00002000
  4205. #define ANEG_CFG_INVAL 0x00001f06
  4206. };
  4207. #define ANEG_OK 0
  4208. #define ANEG_DONE 1
  4209. #define ANEG_TIMER_ENAB 2
  4210. #define ANEG_FAILED -1
  4211. #define ANEG_STATE_SETTLE_TIME 10000
  4212. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  4213. struct tg3_fiber_aneginfo *ap)
  4214. {
  4215. u16 flowctrl;
  4216. unsigned long delta;
  4217. u32 rx_cfg_reg;
  4218. int ret;
  4219. if (ap->state == ANEG_STATE_UNKNOWN) {
  4220. ap->rxconfig = 0;
  4221. ap->link_time = 0;
  4222. ap->cur_time = 0;
  4223. ap->ability_match_cfg = 0;
  4224. ap->ability_match_count = 0;
  4225. ap->ability_match = 0;
  4226. ap->idle_match = 0;
  4227. ap->ack_match = 0;
  4228. }
  4229. ap->cur_time++;
  4230. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  4231. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  4232. if (rx_cfg_reg != ap->ability_match_cfg) {
  4233. ap->ability_match_cfg = rx_cfg_reg;
  4234. ap->ability_match = 0;
  4235. ap->ability_match_count = 0;
  4236. } else {
  4237. if (++ap->ability_match_count > 1) {
  4238. ap->ability_match = 1;
  4239. ap->ability_match_cfg = rx_cfg_reg;
  4240. }
  4241. }
  4242. if (rx_cfg_reg & ANEG_CFG_ACK)
  4243. ap->ack_match = 1;
  4244. else
  4245. ap->ack_match = 0;
  4246. ap->idle_match = 0;
  4247. } else {
  4248. ap->idle_match = 1;
  4249. ap->ability_match_cfg = 0;
  4250. ap->ability_match_count = 0;
  4251. ap->ability_match = 0;
  4252. ap->ack_match = 0;
  4253. rx_cfg_reg = 0;
  4254. }
  4255. ap->rxconfig = rx_cfg_reg;
  4256. ret = ANEG_OK;
  4257. switch (ap->state) {
  4258. case ANEG_STATE_UNKNOWN:
  4259. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  4260. ap->state = ANEG_STATE_AN_ENABLE;
  4261. /* fallthru */
  4262. case ANEG_STATE_AN_ENABLE:
  4263. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  4264. if (ap->flags & MR_AN_ENABLE) {
  4265. ap->link_time = 0;
  4266. ap->cur_time = 0;
  4267. ap->ability_match_cfg = 0;
  4268. ap->ability_match_count = 0;
  4269. ap->ability_match = 0;
  4270. ap->idle_match = 0;
  4271. ap->ack_match = 0;
  4272. ap->state = ANEG_STATE_RESTART_INIT;
  4273. } else {
  4274. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  4275. }
  4276. break;
  4277. case ANEG_STATE_RESTART_INIT:
  4278. ap->link_time = ap->cur_time;
  4279. ap->flags &= ~(MR_NP_LOADED);
  4280. ap->txconfig = 0;
  4281. tw32(MAC_TX_AUTO_NEG, 0);
  4282. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  4283. tw32_f(MAC_MODE, tp->mac_mode);
  4284. udelay(40);
  4285. ret = ANEG_TIMER_ENAB;
  4286. ap->state = ANEG_STATE_RESTART;
  4287. /* fallthru */
  4288. case ANEG_STATE_RESTART:
  4289. delta = ap->cur_time - ap->link_time;
  4290. if (delta > ANEG_STATE_SETTLE_TIME)
  4291. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  4292. else
  4293. ret = ANEG_TIMER_ENAB;
  4294. break;
  4295. case ANEG_STATE_DISABLE_LINK_OK:
  4296. ret = ANEG_DONE;
  4297. break;
  4298. case ANEG_STATE_ABILITY_DETECT_INIT:
  4299. ap->flags &= ~(MR_TOGGLE_TX);
  4300. ap->txconfig = ANEG_CFG_FD;
  4301. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  4302. if (flowctrl & ADVERTISE_1000XPAUSE)
  4303. ap->txconfig |= ANEG_CFG_PS1;
  4304. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  4305. ap->txconfig |= ANEG_CFG_PS2;
  4306. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  4307. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  4308. tw32_f(MAC_MODE, tp->mac_mode);
  4309. udelay(40);
  4310. ap->state = ANEG_STATE_ABILITY_DETECT;
  4311. break;
  4312. case ANEG_STATE_ABILITY_DETECT:
  4313. if (ap->ability_match != 0 && ap->rxconfig != 0)
  4314. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  4315. break;
  4316. case ANEG_STATE_ACK_DETECT_INIT:
  4317. ap->txconfig |= ANEG_CFG_ACK;
  4318. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  4319. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  4320. tw32_f(MAC_MODE, tp->mac_mode);
  4321. udelay(40);
  4322. ap->state = ANEG_STATE_ACK_DETECT;
  4323. /* fallthru */
  4324. case ANEG_STATE_ACK_DETECT:
  4325. if (ap->ack_match != 0) {
  4326. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  4327. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  4328. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  4329. } else {
  4330. ap->state = ANEG_STATE_AN_ENABLE;
  4331. }
  4332. } else if (ap->ability_match != 0 &&
  4333. ap->rxconfig == 0) {
  4334. ap->state = ANEG_STATE_AN_ENABLE;
  4335. }
  4336. break;
  4337. case ANEG_STATE_COMPLETE_ACK_INIT:
  4338. if (ap->rxconfig & ANEG_CFG_INVAL) {
  4339. ret = ANEG_FAILED;
  4340. break;
  4341. }
  4342. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  4343. MR_LP_ADV_HALF_DUPLEX |
  4344. MR_LP_ADV_SYM_PAUSE |
  4345. MR_LP_ADV_ASYM_PAUSE |
  4346. MR_LP_ADV_REMOTE_FAULT1 |
  4347. MR_LP_ADV_REMOTE_FAULT2 |
  4348. MR_LP_ADV_NEXT_PAGE |
  4349. MR_TOGGLE_RX |
  4350. MR_NP_RX);
  4351. if (ap->rxconfig & ANEG_CFG_FD)
  4352. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  4353. if (ap->rxconfig & ANEG_CFG_HD)
  4354. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  4355. if (ap->rxconfig & ANEG_CFG_PS1)
  4356. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  4357. if (ap->rxconfig & ANEG_CFG_PS2)
  4358. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  4359. if (ap->rxconfig & ANEG_CFG_RF1)
  4360. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  4361. if (ap->rxconfig & ANEG_CFG_RF2)
  4362. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  4363. if (ap->rxconfig & ANEG_CFG_NP)
  4364. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  4365. ap->link_time = ap->cur_time;
  4366. ap->flags ^= (MR_TOGGLE_TX);
  4367. if (ap->rxconfig & 0x0008)
  4368. ap->flags |= MR_TOGGLE_RX;
  4369. if (ap->rxconfig & ANEG_CFG_NP)
  4370. ap->flags |= MR_NP_RX;
  4371. ap->flags |= MR_PAGE_RX;
  4372. ap->state = ANEG_STATE_COMPLETE_ACK;
  4373. ret = ANEG_TIMER_ENAB;
  4374. break;
  4375. case ANEG_STATE_COMPLETE_ACK:
  4376. if (ap->ability_match != 0 &&
  4377. ap->rxconfig == 0) {
  4378. ap->state = ANEG_STATE_AN_ENABLE;
  4379. break;
  4380. }
  4381. delta = ap->cur_time - ap->link_time;
  4382. if (delta > ANEG_STATE_SETTLE_TIME) {
  4383. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  4384. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  4385. } else {
  4386. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  4387. !(ap->flags & MR_NP_RX)) {
  4388. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  4389. } else {
  4390. ret = ANEG_FAILED;
  4391. }
  4392. }
  4393. }
  4394. break;
  4395. case ANEG_STATE_IDLE_DETECT_INIT:
  4396. ap->link_time = ap->cur_time;
  4397. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  4398. tw32_f(MAC_MODE, tp->mac_mode);
  4399. udelay(40);
  4400. ap->state = ANEG_STATE_IDLE_DETECT;
  4401. ret = ANEG_TIMER_ENAB;
  4402. break;
  4403. case ANEG_STATE_IDLE_DETECT:
  4404. if (ap->ability_match != 0 &&
  4405. ap->rxconfig == 0) {
  4406. ap->state = ANEG_STATE_AN_ENABLE;
  4407. break;
  4408. }
  4409. delta = ap->cur_time - ap->link_time;
  4410. if (delta > ANEG_STATE_SETTLE_TIME) {
  4411. /* XXX another gem from the Broadcom driver :( */
  4412. ap->state = ANEG_STATE_LINK_OK;
  4413. }
  4414. break;
  4415. case ANEG_STATE_LINK_OK:
  4416. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  4417. ret = ANEG_DONE;
  4418. break;
  4419. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  4420. /* ??? unimplemented */
  4421. break;
  4422. case ANEG_STATE_NEXT_PAGE_WAIT:
  4423. /* ??? unimplemented */
  4424. break;
  4425. default:
  4426. ret = ANEG_FAILED;
  4427. break;
  4428. }
  4429. return ret;
  4430. }
  4431. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  4432. {
  4433. int res = 0;
  4434. struct tg3_fiber_aneginfo aninfo;
  4435. int status = ANEG_FAILED;
  4436. unsigned int tick;
  4437. u32 tmp;
  4438. tw32_f(MAC_TX_AUTO_NEG, 0);
  4439. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  4440. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  4441. udelay(40);
  4442. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  4443. udelay(40);
  4444. memset(&aninfo, 0, sizeof(aninfo));
  4445. aninfo.flags |= MR_AN_ENABLE;
  4446. aninfo.state = ANEG_STATE_UNKNOWN;
  4447. aninfo.cur_time = 0;
  4448. tick = 0;
  4449. while (++tick < 195000) {
  4450. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  4451. if (status == ANEG_DONE || status == ANEG_FAILED)
  4452. break;
  4453. udelay(1);
  4454. }
  4455. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  4456. tw32_f(MAC_MODE, tp->mac_mode);
  4457. udelay(40);
  4458. *txflags = aninfo.txconfig;
  4459. *rxflags = aninfo.flags;
  4460. if (status == ANEG_DONE &&
  4461. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  4462. MR_LP_ADV_FULL_DUPLEX)))
  4463. res = 1;
  4464. return res;
  4465. }
  4466. static void tg3_init_bcm8002(struct tg3 *tp)
  4467. {
  4468. u32 mac_status = tr32(MAC_STATUS);
  4469. int i;
  4470. /* Reset when initting first time or we have a link. */
  4471. if (tg3_flag(tp, INIT_COMPLETE) &&
  4472. !(mac_status & MAC_STATUS_PCS_SYNCED))
  4473. return;
  4474. /* Set PLL lock range. */
  4475. tg3_writephy(tp, 0x16, 0x8007);
  4476. /* SW reset */
  4477. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  4478. /* Wait for reset to complete. */
  4479. /* XXX schedule_timeout() ... */
  4480. for (i = 0; i < 500; i++)
  4481. udelay(10);
  4482. /* Config mode; select PMA/Ch 1 regs. */
  4483. tg3_writephy(tp, 0x10, 0x8411);
  4484. /* Enable auto-lock and comdet, select txclk for tx. */
  4485. tg3_writephy(tp, 0x11, 0x0a10);
  4486. tg3_writephy(tp, 0x18, 0x00a0);
  4487. tg3_writephy(tp, 0x16, 0x41ff);
  4488. /* Assert and deassert POR. */
  4489. tg3_writephy(tp, 0x13, 0x0400);
  4490. udelay(40);
  4491. tg3_writephy(tp, 0x13, 0x0000);
  4492. tg3_writephy(tp, 0x11, 0x0a50);
  4493. udelay(40);
  4494. tg3_writephy(tp, 0x11, 0x0a10);
  4495. /* Wait for signal to stabilize */
  4496. /* XXX schedule_timeout() ... */
  4497. for (i = 0; i < 15000; i++)
  4498. udelay(10);
  4499. /* Deselect the channel register so we can read the PHYID
  4500. * later.
  4501. */
  4502. tg3_writephy(tp, 0x10, 0x8011);
  4503. }
  4504. static bool tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  4505. {
  4506. u16 flowctrl;
  4507. bool current_link_up;
  4508. u32 sg_dig_ctrl, sg_dig_status;
  4509. u32 serdes_cfg, expected_sg_dig_ctrl;
  4510. int workaround, port_a;
  4511. serdes_cfg = 0;
  4512. expected_sg_dig_ctrl = 0;
  4513. workaround = 0;
  4514. port_a = 1;
  4515. current_link_up = false;
  4516. if (tg3_chip_rev_id(tp) != CHIPREV_ID_5704_A0 &&
  4517. tg3_chip_rev_id(tp) != CHIPREV_ID_5704_A1) {
  4518. workaround = 1;
  4519. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  4520. port_a = 0;
  4521. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  4522. /* preserve bits 20-23 for voltage regulator */
  4523. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  4524. }
  4525. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  4526. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  4527. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  4528. if (workaround) {
  4529. u32 val = serdes_cfg;
  4530. if (port_a)
  4531. val |= 0xc010000;
  4532. else
  4533. val |= 0x4010000;
  4534. tw32_f(MAC_SERDES_CFG, val);
  4535. }
  4536. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  4537. }
  4538. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  4539. tg3_setup_flow_control(tp, 0, 0);
  4540. current_link_up = true;
  4541. }
  4542. goto out;
  4543. }
  4544. /* Want auto-negotiation. */
  4545. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  4546. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  4547. if (flowctrl & ADVERTISE_1000XPAUSE)
  4548. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  4549. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  4550. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  4551. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  4552. if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
  4553. tp->serdes_counter &&
  4554. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  4555. MAC_STATUS_RCVD_CFG)) ==
  4556. MAC_STATUS_PCS_SYNCED)) {
  4557. tp->serdes_counter--;
  4558. current_link_up = true;
  4559. goto out;
  4560. }
  4561. restart_autoneg:
  4562. if (workaround)
  4563. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  4564. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  4565. udelay(5);
  4566. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  4567. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  4568. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4569. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  4570. MAC_STATUS_SIGNAL_DET)) {
  4571. sg_dig_status = tr32(SG_DIG_STATUS);
  4572. mac_status = tr32(MAC_STATUS);
  4573. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  4574. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  4575. u32 local_adv = 0, remote_adv = 0;
  4576. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  4577. local_adv |= ADVERTISE_1000XPAUSE;
  4578. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  4579. local_adv |= ADVERTISE_1000XPSE_ASYM;
  4580. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  4581. remote_adv |= LPA_1000XPAUSE;
  4582. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  4583. remote_adv |= LPA_1000XPAUSE_ASYM;
  4584. tp->link_config.rmt_adv =
  4585. mii_adv_to_ethtool_adv_x(remote_adv);
  4586. tg3_setup_flow_control(tp, local_adv, remote_adv);
  4587. current_link_up = true;
  4588. tp->serdes_counter = 0;
  4589. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4590. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  4591. if (tp->serdes_counter)
  4592. tp->serdes_counter--;
  4593. else {
  4594. if (workaround) {
  4595. u32 val = serdes_cfg;
  4596. if (port_a)
  4597. val |= 0xc010000;
  4598. else
  4599. val |= 0x4010000;
  4600. tw32_f(MAC_SERDES_CFG, val);
  4601. }
  4602. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  4603. udelay(40);
  4604. /* Link parallel detection - link is up */
  4605. /* only if we have PCS_SYNC and not */
  4606. /* receiving config code words */
  4607. mac_status = tr32(MAC_STATUS);
  4608. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  4609. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  4610. tg3_setup_flow_control(tp, 0, 0);
  4611. current_link_up = true;
  4612. tp->phy_flags |=
  4613. TG3_PHYFLG_PARALLEL_DETECT;
  4614. tp->serdes_counter =
  4615. SERDES_PARALLEL_DET_TIMEOUT;
  4616. } else
  4617. goto restart_autoneg;
  4618. }
  4619. }
  4620. } else {
  4621. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  4622. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4623. }
  4624. out:
  4625. return current_link_up;
  4626. }
  4627. static bool tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  4628. {
  4629. bool current_link_up = false;
  4630. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  4631. goto out;
  4632. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  4633. u32 txflags, rxflags;
  4634. int i;
  4635. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  4636. u32 local_adv = 0, remote_adv = 0;
  4637. if (txflags & ANEG_CFG_PS1)
  4638. local_adv |= ADVERTISE_1000XPAUSE;
  4639. if (txflags & ANEG_CFG_PS2)
  4640. local_adv |= ADVERTISE_1000XPSE_ASYM;
  4641. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  4642. remote_adv |= LPA_1000XPAUSE;
  4643. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  4644. remote_adv |= LPA_1000XPAUSE_ASYM;
  4645. tp->link_config.rmt_adv =
  4646. mii_adv_to_ethtool_adv_x(remote_adv);
  4647. tg3_setup_flow_control(tp, local_adv, remote_adv);
  4648. current_link_up = true;
  4649. }
  4650. for (i = 0; i < 30; i++) {
  4651. udelay(20);
  4652. tw32_f(MAC_STATUS,
  4653. (MAC_STATUS_SYNC_CHANGED |
  4654. MAC_STATUS_CFG_CHANGED));
  4655. udelay(40);
  4656. if ((tr32(MAC_STATUS) &
  4657. (MAC_STATUS_SYNC_CHANGED |
  4658. MAC_STATUS_CFG_CHANGED)) == 0)
  4659. break;
  4660. }
  4661. mac_status = tr32(MAC_STATUS);
  4662. if (!current_link_up &&
  4663. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  4664. !(mac_status & MAC_STATUS_RCVD_CFG))
  4665. current_link_up = true;
  4666. } else {
  4667. tg3_setup_flow_control(tp, 0, 0);
  4668. /* Forcing 1000FD link up. */
  4669. current_link_up = true;
  4670. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  4671. udelay(40);
  4672. tw32_f(MAC_MODE, tp->mac_mode);
  4673. udelay(40);
  4674. }
  4675. out:
  4676. return current_link_up;
  4677. }
  4678. static int tg3_setup_fiber_phy(struct tg3 *tp, bool force_reset)
  4679. {
  4680. u32 orig_pause_cfg;
  4681. u16 orig_active_speed;
  4682. u8 orig_active_duplex;
  4683. u32 mac_status;
  4684. bool current_link_up;
  4685. int i;
  4686. orig_pause_cfg = tp->link_config.active_flowctrl;
  4687. orig_active_speed = tp->link_config.active_speed;
  4688. orig_active_duplex = tp->link_config.active_duplex;
  4689. if (!tg3_flag(tp, HW_AUTONEG) &&
  4690. tp->link_up &&
  4691. tg3_flag(tp, INIT_COMPLETE)) {
  4692. mac_status = tr32(MAC_STATUS);
  4693. mac_status &= (MAC_STATUS_PCS_SYNCED |
  4694. MAC_STATUS_SIGNAL_DET |
  4695. MAC_STATUS_CFG_CHANGED |
  4696. MAC_STATUS_RCVD_CFG);
  4697. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  4698. MAC_STATUS_SIGNAL_DET)) {
  4699. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  4700. MAC_STATUS_CFG_CHANGED));
  4701. return 0;
  4702. }
  4703. }
  4704. tw32_f(MAC_TX_AUTO_NEG, 0);
  4705. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  4706. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  4707. tw32_f(MAC_MODE, tp->mac_mode);
  4708. udelay(40);
  4709. if (tp->phy_id == TG3_PHY_ID_BCM8002)
  4710. tg3_init_bcm8002(tp);
  4711. /* Enable link change event even when serdes polling. */
  4712. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4713. udelay(40);
  4714. current_link_up = false;
  4715. tp->link_config.rmt_adv = 0;
  4716. mac_status = tr32(MAC_STATUS);
  4717. if (tg3_flag(tp, HW_AUTONEG))
  4718. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  4719. else
  4720. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  4721. tp->napi[0].hw_status->status =
  4722. (SD_STATUS_UPDATED |
  4723. (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
  4724. for (i = 0; i < 100; i++) {
  4725. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  4726. MAC_STATUS_CFG_CHANGED));
  4727. udelay(5);
  4728. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  4729. MAC_STATUS_CFG_CHANGED |
  4730. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  4731. break;
  4732. }
  4733. mac_status = tr32(MAC_STATUS);
  4734. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  4735. current_link_up = false;
  4736. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  4737. tp->serdes_counter == 0) {
  4738. tw32_f(MAC_MODE, (tp->mac_mode |
  4739. MAC_MODE_SEND_CONFIGS));
  4740. udelay(1);
  4741. tw32_f(MAC_MODE, tp->mac_mode);
  4742. }
  4743. }
  4744. if (current_link_up) {
  4745. tp->link_config.active_speed = SPEED_1000;
  4746. tp->link_config.active_duplex = DUPLEX_FULL;
  4747. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  4748. LED_CTRL_LNKLED_OVERRIDE |
  4749. LED_CTRL_1000MBPS_ON));
  4750. } else {
  4751. tp->link_config.active_speed = SPEED_UNKNOWN;
  4752. tp->link_config.active_duplex = DUPLEX_UNKNOWN;
  4753. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  4754. LED_CTRL_LNKLED_OVERRIDE |
  4755. LED_CTRL_TRAFFIC_OVERRIDE));
  4756. }
  4757. if (!tg3_test_and_report_link_chg(tp, current_link_up)) {
  4758. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  4759. if (orig_pause_cfg != now_pause_cfg ||
  4760. orig_active_speed != tp->link_config.active_speed ||
  4761. orig_active_duplex != tp->link_config.active_duplex)
  4762. tg3_link_report(tp);
  4763. }
  4764. return 0;
  4765. }
  4766. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, bool force_reset)
  4767. {
  4768. int err = 0;
  4769. u32 bmsr, bmcr;
  4770. u16 current_speed = SPEED_UNKNOWN;
  4771. u8 current_duplex = DUPLEX_UNKNOWN;
  4772. bool current_link_up = false;
  4773. u32 local_adv, remote_adv, sgsr;
  4774. if ((tg3_asic_rev(tp) == ASIC_REV_5719 ||
  4775. tg3_asic_rev(tp) == ASIC_REV_5720) &&
  4776. !tg3_readphy(tp, SERDES_TG3_1000X_STATUS, &sgsr) &&
  4777. (sgsr & SERDES_TG3_SGMII_MODE)) {
  4778. if (force_reset)
  4779. tg3_phy_reset(tp);
  4780. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  4781. if (!(sgsr & SERDES_TG3_LINK_UP)) {
  4782. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  4783. } else {
  4784. current_link_up = true;
  4785. if (sgsr & SERDES_TG3_SPEED_1000) {
  4786. current_speed = SPEED_1000;
  4787. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  4788. } else if (sgsr & SERDES_TG3_SPEED_100) {
  4789. current_speed = SPEED_100;
  4790. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  4791. } else {
  4792. current_speed = SPEED_10;
  4793. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  4794. }
  4795. if (sgsr & SERDES_TG3_FULL_DUPLEX)
  4796. current_duplex = DUPLEX_FULL;
  4797. else
  4798. current_duplex = DUPLEX_HALF;
  4799. }
  4800. tw32_f(MAC_MODE, tp->mac_mode);
  4801. udelay(40);
  4802. tg3_clear_mac_status(tp);
  4803. goto fiber_setup_done;
  4804. }
  4805. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  4806. tw32_f(MAC_MODE, tp->mac_mode);
  4807. udelay(40);
  4808. tg3_clear_mac_status(tp);
  4809. if (force_reset)
  4810. tg3_phy_reset(tp);
  4811. tp->link_config.rmt_adv = 0;
  4812. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4813. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4814. if (tg3_asic_rev(tp) == ASIC_REV_5714) {
  4815. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  4816. bmsr |= BMSR_LSTATUS;
  4817. else
  4818. bmsr &= ~BMSR_LSTATUS;
  4819. }
  4820. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  4821. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  4822. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  4823. /* do nothing, just check for link up at the end */
  4824. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  4825. u32 adv, newadv;
  4826. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  4827. newadv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  4828. ADVERTISE_1000XPAUSE |
  4829. ADVERTISE_1000XPSE_ASYM |
  4830. ADVERTISE_SLCT);
  4831. newadv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  4832. newadv |= ethtool_adv_to_mii_adv_x(tp->link_config.advertising);
  4833. if ((newadv != adv) || !(bmcr & BMCR_ANENABLE)) {
  4834. tg3_writephy(tp, MII_ADVERTISE, newadv);
  4835. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  4836. tg3_writephy(tp, MII_BMCR, bmcr);
  4837. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4838. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  4839. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4840. return err;
  4841. }
  4842. } else {
  4843. u32 new_bmcr;
  4844. bmcr &= ~BMCR_SPEED1000;
  4845. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  4846. if (tp->link_config.duplex == DUPLEX_FULL)
  4847. new_bmcr |= BMCR_FULLDPLX;
  4848. if (new_bmcr != bmcr) {
  4849. /* BMCR_SPEED1000 is a reserved bit that needs
  4850. * to be set on write.
  4851. */
  4852. new_bmcr |= BMCR_SPEED1000;
  4853. /* Force a linkdown */
  4854. if (tp->link_up) {
  4855. u32 adv;
  4856. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  4857. adv &= ~(ADVERTISE_1000XFULL |
  4858. ADVERTISE_1000XHALF |
  4859. ADVERTISE_SLCT);
  4860. tg3_writephy(tp, MII_ADVERTISE, adv);
  4861. tg3_writephy(tp, MII_BMCR, bmcr |
  4862. BMCR_ANRESTART |
  4863. BMCR_ANENABLE);
  4864. udelay(10);
  4865. tg3_carrier_off(tp);
  4866. }
  4867. tg3_writephy(tp, MII_BMCR, new_bmcr);
  4868. bmcr = new_bmcr;
  4869. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4870. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4871. if (tg3_asic_rev(tp) == ASIC_REV_5714) {
  4872. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  4873. bmsr |= BMSR_LSTATUS;
  4874. else
  4875. bmsr &= ~BMSR_LSTATUS;
  4876. }
  4877. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4878. }
  4879. }
  4880. if (bmsr & BMSR_LSTATUS) {
  4881. current_speed = SPEED_1000;
  4882. current_link_up = true;
  4883. if (bmcr & BMCR_FULLDPLX)
  4884. current_duplex = DUPLEX_FULL;
  4885. else
  4886. current_duplex = DUPLEX_HALF;
  4887. local_adv = 0;
  4888. remote_adv = 0;
  4889. if (bmcr & BMCR_ANENABLE) {
  4890. u32 common;
  4891. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  4892. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  4893. common = local_adv & remote_adv;
  4894. if (common & (ADVERTISE_1000XHALF |
  4895. ADVERTISE_1000XFULL)) {
  4896. if (common & ADVERTISE_1000XFULL)
  4897. current_duplex = DUPLEX_FULL;
  4898. else
  4899. current_duplex = DUPLEX_HALF;
  4900. tp->link_config.rmt_adv =
  4901. mii_adv_to_ethtool_adv_x(remote_adv);
  4902. } else if (!tg3_flag(tp, 5780_CLASS)) {
  4903. /* Link is up via parallel detect */
  4904. } else {
  4905. current_link_up = false;
  4906. }
  4907. }
  4908. }
  4909. fiber_setup_done:
  4910. if (current_link_up && current_duplex == DUPLEX_FULL)
  4911. tg3_setup_flow_control(tp, local_adv, remote_adv);
  4912. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  4913. if (tp->link_config.active_duplex == DUPLEX_HALF)
  4914. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  4915. tw32_f(MAC_MODE, tp->mac_mode);
  4916. udelay(40);
  4917. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4918. tp->link_config.active_speed = current_speed;
  4919. tp->link_config.active_duplex = current_duplex;
  4920. tg3_test_and_report_link_chg(tp, current_link_up);
  4921. return err;
  4922. }
  4923. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  4924. {
  4925. if (tp->serdes_counter) {
  4926. /* Give autoneg time to complete. */
  4927. tp->serdes_counter--;
  4928. return;
  4929. }
  4930. if (!tp->link_up &&
  4931. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  4932. u32 bmcr;
  4933. tg3_readphy(tp, MII_BMCR, &bmcr);
  4934. if (bmcr & BMCR_ANENABLE) {
  4935. u32 phy1, phy2;
  4936. /* Select shadow register 0x1f */
  4937. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
  4938. tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
  4939. /* Select expansion interrupt status register */
  4940. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  4941. MII_TG3_DSP_EXP1_INT_STAT);
  4942. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4943. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4944. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  4945. /* We have signal detect and not receiving
  4946. * config code words, link is up by parallel
  4947. * detection.
  4948. */
  4949. bmcr &= ~BMCR_ANENABLE;
  4950. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  4951. tg3_writephy(tp, MII_BMCR, bmcr);
  4952. tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
  4953. }
  4954. }
  4955. } else if (tp->link_up &&
  4956. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  4957. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  4958. u32 phy2;
  4959. /* Select expansion interrupt status register */
  4960. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  4961. MII_TG3_DSP_EXP1_INT_STAT);
  4962. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4963. if (phy2 & 0x20) {
  4964. u32 bmcr;
  4965. /* Config code words received, turn on autoneg. */
  4966. tg3_readphy(tp, MII_BMCR, &bmcr);
  4967. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  4968. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4969. }
  4970. }
  4971. }
  4972. static int tg3_setup_phy(struct tg3 *tp, bool force_reset)
  4973. {
  4974. u32 val;
  4975. int err;
  4976. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  4977. err = tg3_setup_fiber_phy(tp, force_reset);
  4978. else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  4979. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  4980. else
  4981. err = tg3_setup_copper_phy(tp, force_reset);
  4982. if (tg3_chip_rev(tp) == CHIPREV_5784_AX) {
  4983. u32 scale;
  4984. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  4985. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  4986. scale = 65;
  4987. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  4988. scale = 6;
  4989. else
  4990. scale = 12;
  4991. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  4992. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  4993. tw32(GRC_MISC_CFG, val);
  4994. }
  4995. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  4996. (6 << TX_LENGTHS_IPG_SHIFT);
  4997. if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
  4998. tg3_asic_rev(tp) == ASIC_REV_5762)
  4999. val |= tr32(MAC_TX_LENGTHS) &
  5000. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  5001. TX_LENGTHS_CNT_DWN_VAL_MSK);
  5002. if (tp->link_config.active_speed == SPEED_1000 &&
  5003. tp->link_config.active_duplex == DUPLEX_HALF)
  5004. tw32(MAC_TX_LENGTHS, val |
  5005. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT));
  5006. else
  5007. tw32(MAC_TX_LENGTHS, val |
  5008. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  5009. if (!tg3_flag(tp, 5705_PLUS)) {
  5010. if (tp->link_up) {
  5011. tw32(HOSTCC_STAT_COAL_TICKS,
  5012. tp->coal.stats_block_coalesce_usecs);
  5013. } else {
  5014. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  5015. }
  5016. }
  5017. if (tg3_flag(tp, ASPM_WORKAROUND)) {
  5018. val = tr32(PCIE_PWR_MGMT_THRESH);
  5019. if (!tp->link_up)
  5020. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  5021. tp->pwrmgmt_thresh;
  5022. else
  5023. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  5024. tw32(PCIE_PWR_MGMT_THRESH, val);
  5025. }
  5026. return err;
  5027. }
  5028. /* tp->lock must be held */
  5029. static u64 tg3_refclk_read(struct tg3 *tp)
  5030. {
  5031. u64 stamp = tr32(TG3_EAV_REF_CLCK_LSB);
  5032. return stamp | (u64)tr32(TG3_EAV_REF_CLCK_MSB) << 32;
  5033. }
  5034. /* tp->lock must be held */
  5035. static void tg3_refclk_write(struct tg3 *tp, u64 newval)
  5036. {
  5037. u32 clock_ctl = tr32(TG3_EAV_REF_CLCK_CTL);
  5038. tw32(TG3_EAV_REF_CLCK_CTL, clock_ctl | TG3_EAV_REF_CLCK_CTL_STOP);
  5039. tw32(TG3_EAV_REF_CLCK_LSB, newval & 0xffffffff);
  5040. tw32(TG3_EAV_REF_CLCK_MSB, newval >> 32);
  5041. tw32_f(TG3_EAV_REF_CLCK_CTL, clock_ctl | TG3_EAV_REF_CLCK_CTL_RESUME);
  5042. }
  5043. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync);
  5044. static inline void tg3_full_unlock(struct tg3 *tp);
  5045. static int tg3_get_ts_info(struct net_device *dev, struct ethtool_ts_info *info)
  5046. {
  5047. struct tg3 *tp = netdev_priv(dev);
  5048. info->so_timestamping = SOF_TIMESTAMPING_TX_SOFTWARE |
  5049. SOF_TIMESTAMPING_RX_SOFTWARE |
  5050. SOF_TIMESTAMPING_SOFTWARE;
  5051. if (tg3_flag(tp, PTP_CAPABLE)) {
  5052. info->so_timestamping |= SOF_TIMESTAMPING_TX_HARDWARE |
  5053. SOF_TIMESTAMPING_RX_HARDWARE |
  5054. SOF_TIMESTAMPING_RAW_HARDWARE;
  5055. }
  5056. if (tp->ptp_clock)
  5057. info->phc_index = ptp_clock_index(tp->ptp_clock);
  5058. else
  5059. info->phc_index = -1;
  5060. info->tx_types = (1 << HWTSTAMP_TX_OFF) | (1 << HWTSTAMP_TX_ON);
  5061. info->rx_filters = (1 << HWTSTAMP_FILTER_NONE) |
  5062. (1 << HWTSTAMP_FILTER_PTP_V1_L4_EVENT) |
  5063. (1 << HWTSTAMP_FILTER_PTP_V2_L2_EVENT) |
  5064. (1 << HWTSTAMP_FILTER_PTP_V2_L4_EVENT);
  5065. return 0;
  5066. }
  5067. static int tg3_ptp_adjfreq(struct ptp_clock_info *ptp, s32 ppb)
  5068. {
  5069. struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
  5070. bool neg_adj = false;
  5071. u32 correction = 0;
  5072. if (ppb < 0) {
  5073. neg_adj = true;
  5074. ppb = -ppb;
  5075. }
  5076. /* Frequency adjustment is performed using hardware with a 24 bit
  5077. * accumulator and a programmable correction value. On each clk, the
  5078. * correction value gets added to the accumulator and when it
  5079. * overflows, the time counter is incremented/decremented.
  5080. *
  5081. * So conversion from ppb to correction value is
  5082. * ppb * (1 << 24) / 1000000000
  5083. */
  5084. correction = div_u64((u64)ppb * (1 << 24), 1000000000ULL) &
  5085. TG3_EAV_REF_CLK_CORRECT_MASK;
  5086. tg3_full_lock(tp, 0);
  5087. if (correction)
  5088. tw32(TG3_EAV_REF_CLK_CORRECT_CTL,
  5089. TG3_EAV_REF_CLK_CORRECT_EN |
  5090. (neg_adj ? TG3_EAV_REF_CLK_CORRECT_NEG : 0) | correction);
  5091. else
  5092. tw32(TG3_EAV_REF_CLK_CORRECT_CTL, 0);
  5093. tg3_full_unlock(tp);
  5094. return 0;
  5095. }
  5096. static int tg3_ptp_adjtime(struct ptp_clock_info *ptp, s64 delta)
  5097. {
  5098. struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
  5099. tg3_full_lock(tp, 0);
  5100. tp->ptp_adjust += delta;
  5101. tg3_full_unlock(tp);
  5102. return 0;
  5103. }
  5104. static int tg3_ptp_gettime(struct ptp_clock_info *ptp, struct timespec64 *ts)
  5105. {
  5106. u64 ns;
  5107. struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
  5108. tg3_full_lock(tp, 0);
  5109. ns = tg3_refclk_read(tp);
  5110. ns += tp->ptp_adjust;
  5111. tg3_full_unlock(tp);
  5112. *ts = ns_to_timespec64(ns);
  5113. return 0;
  5114. }
  5115. static int tg3_ptp_settime(struct ptp_clock_info *ptp,
  5116. const struct timespec64 *ts)
  5117. {
  5118. u64 ns;
  5119. struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
  5120. ns = timespec64_to_ns(ts);
  5121. tg3_full_lock(tp, 0);
  5122. tg3_refclk_write(tp, ns);
  5123. tp->ptp_adjust = 0;
  5124. tg3_full_unlock(tp);
  5125. return 0;
  5126. }
  5127. static int tg3_ptp_enable(struct ptp_clock_info *ptp,
  5128. struct ptp_clock_request *rq, int on)
  5129. {
  5130. struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
  5131. u32 clock_ctl;
  5132. int rval = 0;
  5133. switch (rq->type) {
  5134. case PTP_CLK_REQ_PEROUT:
  5135. if (rq->perout.index != 0)
  5136. return -EINVAL;
  5137. tg3_full_lock(tp, 0);
  5138. clock_ctl = tr32(TG3_EAV_REF_CLCK_CTL);
  5139. clock_ctl &= ~TG3_EAV_CTL_TSYNC_GPIO_MASK;
  5140. if (on) {
  5141. u64 nsec;
  5142. nsec = rq->perout.start.sec * 1000000000ULL +
  5143. rq->perout.start.nsec;
  5144. if (rq->perout.period.sec || rq->perout.period.nsec) {
  5145. netdev_warn(tp->dev,
  5146. "Device supports only a one-shot timesync output, period must be 0\n");
  5147. rval = -EINVAL;
  5148. goto err_out;
  5149. }
  5150. if (nsec & (1ULL << 63)) {
  5151. netdev_warn(tp->dev,
  5152. "Start value (nsec) is over limit. Maximum size of start is only 63 bits\n");
  5153. rval = -EINVAL;
  5154. goto err_out;
  5155. }
  5156. tw32(TG3_EAV_WATCHDOG0_LSB, (nsec & 0xffffffff));
  5157. tw32(TG3_EAV_WATCHDOG0_MSB,
  5158. TG3_EAV_WATCHDOG0_EN |
  5159. ((nsec >> 32) & TG3_EAV_WATCHDOG_MSB_MASK));
  5160. tw32(TG3_EAV_REF_CLCK_CTL,
  5161. clock_ctl | TG3_EAV_CTL_TSYNC_WDOG0);
  5162. } else {
  5163. tw32(TG3_EAV_WATCHDOG0_MSB, 0);
  5164. tw32(TG3_EAV_REF_CLCK_CTL, clock_ctl);
  5165. }
  5166. err_out:
  5167. tg3_full_unlock(tp);
  5168. return rval;
  5169. default:
  5170. break;
  5171. }
  5172. return -EOPNOTSUPP;
  5173. }
  5174. static const struct ptp_clock_info tg3_ptp_caps = {
  5175. .owner = THIS_MODULE,
  5176. .name = "tg3 clock",
  5177. .max_adj = 250000000,
  5178. .n_alarm = 0,
  5179. .n_ext_ts = 0,
  5180. .n_per_out = 1,
  5181. .n_pins = 0,
  5182. .pps = 0,
  5183. .adjfreq = tg3_ptp_adjfreq,
  5184. .adjtime = tg3_ptp_adjtime,
  5185. .gettime64 = tg3_ptp_gettime,
  5186. .settime64 = tg3_ptp_settime,
  5187. .enable = tg3_ptp_enable,
  5188. };
  5189. static void tg3_hwclock_to_timestamp(struct tg3 *tp, u64 hwclock,
  5190. struct skb_shared_hwtstamps *timestamp)
  5191. {
  5192. memset(timestamp, 0, sizeof(struct skb_shared_hwtstamps));
  5193. timestamp->hwtstamp = ns_to_ktime((hwclock & TG3_TSTAMP_MASK) +
  5194. tp->ptp_adjust);
  5195. }
  5196. /* tp->lock must be held */
  5197. static void tg3_ptp_init(struct tg3 *tp)
  5198. {
  5199. if (!tg3_flag(tp, PTP_CAPABLE))
  5200. return;
  5201. /* Initialize the hardware clock to the system time. */
  5202. tg3_refclk_write(tp, ktime_to_ns(ktime_get_real()));
  5203. tp->ptp_adjust = 0;
  5204. tp->ptp_info = tg3_ptp_caps;
  5205. }
  5206. /* tp->lock must be held */
  5207. static void tg3_ptp_resume(struct tg3 *tp)
  5208. {
  5209. if (!tg3_flag(tp, PTP_CAPABLE))
  5210. return;
  5211. tg3_refclk_write(tp, ktime_to_ns(ktime_get_real()) + tp->ptp_adjust);
  5212. tp->ptp_adjust = 0;
  5213. }
  5214. static void tg3_ptp_fini(struct tg3 *tp)
  5215. {
  5216. if (!tg3_flag(tp, PTP_CAPABLE) || !tp->ptp_clock)
  5217. return;
  5218. ptp_clock_unregister(tp->ptp_clock);
  5219. tp->ptp_clock = NULL;
  5220. tp->ptp_adjust = 0;
  5221. }
  5222. static inline int tg3_irq_sync(struct tg3 *tp)
  5223. {
  5224. return tp->irq_sync;
  5225. }
  5226. static inline void tg3_rd32_loop(struct tg3 *tp, u32 *dst, u32 off, u32 len)
  5227. {
  5228. int i;
  5229. dst = (u32 *)((u8 *)dst + off);
  5230. for (i = 0; i < len; i += sizeof(u32))
  5231. *dst++ = tr32(off + i);
  5232. }
  5233. static void tg3_dump_legacy_regs(struct tg3 *tp, u32 *regs)
  5234. {
  5235. tg3_rd32_loop(tp, regs, TG3PCI_VENDOR, 0xb0);
  5236. tg3_rd32_loop(tp, regs, MAILBOX_INTERRUPT_0, 0x200);
  5237. tg3_rd32_loop(tp, regs, MAC_MODE, 0x4f0);
  5238. tg3_rd32_loop(tp, regs, SNDDATAI_MODE, 0xe0);
  5239. tg3_rd32_loop(tp, regs, SNDDATAC_MODE, 0x04);
  5240. tg3_rd32_loop(tp, regs, SNDBDS_MODE, 0x80);
  5241. tg3_rd32_loop(tp, regs, SNDBDI_MODE, 0x48);
  5242. tg3_rd32_loop(tp, regs, SNDBDC_MODE, 0x04);
  5243. tg3_rd32_loop(tp, regs, RCVLPC_MODE, 0x20);
  5244. tg3_rd32_loop(tp, regs, RCVLPC_SELLST_BASE, 0x15c);
  5245. tg3_rd32_loop(tp, regs, RCVDBDI_MODE, 0x0c);
  5246. tg3_rd32_loop(tp, regs, RCVDBDI_JUMBO_BD, 0x3c);
  5247. tg3_rd32_loop(tp, regs, RCVDBDI_BD_PROD_IDX_0, 0x44);
  5248. tg3_rd32_loop(tp, regs, RCVDCC_MODE, 0x04);
  5249. tg3_rd32_loop(tp, regs, RCVBDI_MODE, 0x20);
  5250. tg3_rd32_loop(tp, regs, RCVCC_MODE, 0x14);
  5251. tg3_rd32_loop(tp, regs, RCVLSC_MODE, 0x08);
  5252. tg3_rd32_loop(tp, regs, MBFREE_MODE, 0x08);
  5253. tg3_rd32_loop(tp, regs, HOSTCC_MODE, 0x100);
  5254. if (tg3_flag(tp, SUPPORT_MSIX))
  5255. tg3_rd32_loop(tp, regs, HOSTCC_RXCOL_TICKS_VEC1, 0x180);
  5256. tg3_rd32_loop(tp, regs, MEMARB_MODE, 0x10);
  5257. tg3_rd32_loop(tp, regs, BUFMGR_MODE, 0x58);
  5258. tg3_rd32_loop(tp, regs, RDMAC_MODE, 0x08);
  5259. tg3_rd32_loop(tp, regs, WDMAC_MODE, 0x08);
  5260. tg3_rd32_loop(tp, regs, RX_CPU_MODE, 0x04);
  5261. tg3_rd32_loop(tp, regs, RX_CPU_STATE, 0x04);
  5262. tg3_rd32_loop(tp, regs, RX_CPU_PGMCTR, 0x04);
  5263. tg3_rd32_loop(tp, regs, RX_CPU_HWBKPT, 0x04);
  5264. if (!tg3_flag(tp, 5705_PLUS)) {
  5265. tg3_rd32_loop(tp, regs, TX_CPU_MODE, 0x04);
  5266. tg3_rd32_loop(tp, regs, TX_CPU_STATE, 0x04);
  5267. tg3_rd32_loop(tp, regs, TX_CPU_PGMCTR, 0x04);
  5268. }
  5269. tg3_rd32_loop(tp, regs, GRCMBOX_INTERRUPT_0, 0x110);
  5270. tg3_rd32_loop(tp, regs, FTQ_RESET, 0x120);
  5271. tg3_rd32_loop(tp, regs, MSGINT_MODE, 0x0c);
  5272. tg3_rd32_loop(tp, regs, DMAC_MODE, 0x04);
  5273. tg3_rd32_loop(tp, regs, GRC_MODE, 0x4c);
  5274. if (tg3_flag(tp, NVRAM))
  5275. tg3_rd32_loop(tp, regs, NVRAM_CMD, 0x24);
  5276. }
  5277. static void tg3_dump_state(struct tg3 *tp)
  5278. {
  5279. int i;
  5280. u32 *regs;
  5281. regs = kzalloc(TG3_REG_BLK_SIZE, GFP_ATOMIC);
  5282. if (!regs)
  5283. return;
  5284. if (tg3_flag(tp, PCI_EXPRESS)) {
  5285. /* Read up to but not including private PCI registers */
  5286. for (i = 0; i < TG3_PCIE_TLDLPL_PORT; i += sizeof(u32))
  5287. regs[i / sizeof(u32)] = tr32(i);
  5288. } else
  5289. tg3_dump_legacy_regs(tp, regs);
  5290. for (i = 0; i < TG3_REG_BLK_SIZE / sizeof(u32); i += 4) {
  5291. if (!regs[i + 0] && !regs[i + 1] &&
  5292. !regs[i + 2] && !regs[i + 3])
  5293. continue;
  5294. netdev_err(tp->dev, "0x%08x: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
  5295. i * 4,
  5296. regs[i + 0], regs[i + 1], regs[i + 2], regs[i + 3]);
  5297. }
  5298. kfree(regs);
  5299. for (i = 0; i < tp->irq_cnt; i++) {
  5300. struct tg3_napi *tnapi = &tp->napi[i];
  5301. /* SW status block */
  5302. netdev_err(tp->dev,
  5303. "%d: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  5304. i,
  5305. tnapi->hw_status->status,
  5306. tnapi->hw_status->status_tag,
  5307. tnapi->hw_status->rx_jumbo_consumer,
  5308. tnapi->hw_status->rx_consumer,
  5309. tnapi->hw_status->rx_mini_consumer,
  5310. tnapi->hw_status->idx[0].rx_producer,
  5311. tnapi->hw_status->idx[0].tx_consumer);
  5312. netdev_err(tp->dev,
  5313. "%d: NAPI info [%08x:%08x:(%04x:%04x:%04x):%04x:(%04x:%04x:%04x:%04x)]\n",
  5314. i,
  5315. tnapi->last_tag, tnapi->last_irq_tag,
  5316. tnapi->tx_prod, tnapi->tx_cons, tnapi->tx_pending,
  5317. tnapi->rx_rcb_ptr,
  5318. tnapi->prodring.rx_std_prod_idx,
  5319. tnapi->prodring.rx_std_cons_idx,
  5320. tnapi->prodring.rx_jmb_prod_idx,
  5321. tnapi->prodring.rx_jmb_cons_idx);
  5322. }
  5323. }
  5324. /* This is called whenever we suspect that the system chipset is re-
  5325. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  5326. * is bogus tx completions. We try to recover by setting the
  5327. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  5328. * in the workqueue.
  5329. */
  5330. static void tg3_tx_recover(struct tg3 *tp)
  5331. {
  5332. BUG_ON(tg3_flag(tp, MBOX_WRITE_REORDER) ||
  5333. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  5334. netdev_warn(tp->dev,
  5335. "The system may be re-ordering memory-mapped I/O "
  5336. "cycles to the network device, attempting to recover. "
  5337. "Please report the problem to the driver maintainer "
  5338. "and include system chipset information.\n");
  5339. tg3_flag_set(tp, TX_RECOVERY_PENDING);
  5340. }
  5341. static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
  5342. {
  5343. /* Tell compiler to fetch tx indices from memory. */
  5344. barrier();
  5345. return tnapi->tx_pending -
  5346. ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
  5347. }
  5348. /* Tigon3 never reports partial packet sends. So we do not
  5349. * need special logic to handle SKBs that have not had all
  5350. * of their frags sent yet, like SunGEM does.
  5351. */
  5352. static void tg3_tx(struct tg3_napi *tnapi)
  5353. {
  5354. struct tg3 *tp = tnapi->tp;
  5355. u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
  5356. u32 sw_idx = tnapi->tx_cons;
  5357. struct netdev_queue *txq;
  5358. int index = tnapi - tp->napi;
  5359. unsigned int pkts_compl = 0, bytes_compl = 0;
  5360. if (tg3_flag(tp, ENABLE_TSS))
  5361. index--;
  5362. txq = netdev_get_tx_queue(tp->dev, index);
  5363. while (sw_idx != hw_idx) {
  5364. struct tg3_tx_ring_info *ri = &tnapi->tx_buffers[sw_idx];
  5365. struct sk_buff *skb = ri->skb;
  5366. int i, tx_bug = 0;
  5367. if (unlikely(skb == NULL)) {
  5368. tg3_tx_recover(tp);
  5369. return;
  5370. }
  5371. if (tnapi->tx_ring[sw_idx].len_flags & TXD_FLAG_HWTSTAMP) {
  5372. struct skb_shared_hwtstamps timestamp;
  5373. u64 hwclock = tr32(TG3_TX_TSTAMP_LSB);
  5374. hwclock |= (u64)tr32(TG3_TX_TSTAMP_MSB) << 32;
  5375. tg3_hwclock_to_timestamp(tp, hwclock, &timestamp);
  5376. skb_tstamp_tx(skb, &timestamp);
  5377. }
  5378. pci_unmap_single(tp->pdev,
  5379. dma_unmap_addr(ri, mapping),
  5380. skb_headlen(skb),
  5381. PCI_DMA_TODEVICE);
  5382. ri->skb = NULL;
  5383. while (ri->fragmented) {
  5384. ri->fragmented = false;
  5385. sw_idx = NEXT_TX(sw_idx);
  5386. ri = &tnapi->tx_buffers[sw_idx];
  5387. }
  5388. sw_idx = NEXT_TX(sw_idx);
  5389. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  5390. ri = &tnapi->tx_buffers[sw_idx];
  5391. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  5392. tx_bug = 1;
  5393. pci_unmap_page(tp->pdev,
  5394. dma_unmap_addr(ri, mapping),
  5395. skb_frag_size(&skb_shinfo(skb)->frags[i]),
  5396. PCI_DMA_TODEVICE);
  5397. while (ri->fragmented) {
  5398. ri->fragmented = false;
  5399. sw_idx = NEXT_TX(sw_idx);
  5400. ri = &tnapi->tx_buffers[sw_idx];
  5401. }
  5402. sw_idx = NEXT_TX(sw_idx);
  5403. }
  5404. pkts_compl++;
  5405. bytes_compl += skb->len;
  5406. dev_consume_skb_any(skb);
  5407. if (unlikely(tx_bug)) {
  5408. tg3_tx_recover(tp);
  5409. return;
  5410. }
  5411. }
  5412. netdev_tx_completed_queue(txq, pkts_compl, bytes_compl);
  5413. tnapi->tx_cons = sw_idx;
  5414. /* Need to make the tx_cons update visible to tg3_start_xmit()
  5415. * before checking for netif_queue_stopped(). Without the
  5416. * memory barrier, there is a small possibility that tg3_start_xmit()
  5417. * will miss it and cause the queue to be stopped forever.
  5418. */
  5419. smp_mb();
  5420. if (unlikely(netif_tx_queue_stopped(txq) &&
  5421. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
  5422. __netif_tx_lock(txq, smp_processor_id());
  5423. if (netif_tx_queue_stopped(txq) &&
  5424. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
  5425. netif_tx_wake_queue(txq);
  5426. __netif_tx_unlock(txq);
  5427. }
  5428. }
  5429. static void tg3_frag_free(bool is_frag, void *data)
  5430. {
  5431. if (is_frag)
  5432. skb_free_frag(data);
  5433. else
  5434. kfree(data);
  5435. }
  5436. static void tg3_rx_data_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
  5437. {
  5438. unsigned int skb_size = SKB_DATA_ALIGN(map_sz + TG3_RX_OFFSET(tp)) +
  5439. SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
  5440. if (!ri->data)
  5441. return;
  5442. pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
  5443. map_sz, PCI_DMA_FROMDEVICE);
  5444. tg3_frag_free(skb_size <= PAGE_SIZE, ri->data);
  5445. ri->data = NULL;
  5446. }
  5447. /* Returns size of skb allocated or < 0 on error.
  5448. *
  5449. * We only need to fill in the address because the other members
  5450. * of the RX descriptor are invariant, see tg3_init_rings.
  5451. *
  5452. * Note the purposeful assymetry of cpu vs. chip accesses. For
  5453. * posting buffers we only dirty the first cache line of the RX
  5454. * descriptor (containing the address). Whereas for the RX status
  5455. * buffers the cpu only reads the last cacheline of the RX descriptor
  5456. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  5457. */
  5458. static int tg3_alloc_rx_data(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
  5459. u32 opaque_key, u32 dest_idx_unmasked,
  5460. unsigned int *frag_size)
  5461. {
  5462. struct tg3_rx_buffer_desc *desc;
  5463. struct ring_info *map;
  5464. u8 *data;
  5465. dma_addr_t mapping;
  5466. int skb_size, data_size, dest_idx;
  5467. switch (opaque_key) {
  5468. case RXD_OPAQUE_RING_STD:
  5469. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  5470. desc = &tpr->rx_std[dest_idx];
  5471. map = &tpr->rx_std_buffers[dest_idx];
  5472. data_size = tp->rx_pkt_map_sz;
  5473. break;
  5474. case RXD_OPAQUE_RING_JUMBO:
  5475. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  5476. desc = &tpr->rx_jmb[dest_idx].std;
  5477. map = &tpr->rx_jmb_buffers[dest_idx];
  5478. data_size = TG3_RX_JMB_MAP_SZ;
  5479. break;
  5480. default:
  5481. return -EINVAL;
  5482. }
  5483. /* Do not overwrite any of the map or rp information
  5484. * until we are sure we can commit to a new buffer.
  5485. *
  5486. * Callers depend upon this behavior and assume that
  5487. * we leave everything unchanged if we fail.
  5488. */
  5489. skb_size = SKB_DATA_ALIGN(data_size + TG3_RX_OFFSET(tp)) +
  5490. SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
  5491. if (skb_size <= PAGE_SIZE) {
  5492. data = netdev_alloc_frag(skb_size);
  5493. *frag_size = skb_size;
  5494. } else {
  5495. data = kmalloc(skb_size, GFP_ATOMIC);
  5496. *frag_size = 0;
  5497. }
  5498. if (!data)
  5499. return -ENOMEM;
  5500. mapping = pci_map_single(tp->pdev,
  5501. data + TG3_RX_OFFSET(tp),
  5502. data_size,
  5503. PCI_DMA_FROMDEVICE);
  5504. if (unlikely(pci_dma_mapping_error(tp->pdev, mapping))) {
  5505. tg3_frag_free(skb_size <= PAGE_SIZE, data);
  5506. return -EIO;
  5507. }
  5508. map->data = data;
  5509. dma_unmap_addr_set(map, mapping, mapping);
  5510. desc->addr_hi = ((u64)mapping >> 32);
  5511. desc->addr_lo = ((u64)mapping & 0xffffffff);
  5512. return data_size;
  5513. }
  5514. /* We only need to move over in the address because the other
  5515. * members of the RX descriptor are invariant. See notes above
  5516. * tg3_alloc_rx_data for full details.
  5517. */
  5518. static void tg3_recycle_rx(struct tg3_napi *tnapi,
  5519. struct tg3_rx_prodring_set *dpr,
  5520. u32 opaque_key, int src_idx,
  5521. u32 dest_idx_unmasked)
  5522. {
  5523. struct tg3 *tp = tnapi->tp;
  5524. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  5525. struct ring_info *src_map, *dest_map;
  5526. struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
  5527. int dest_idx;
  5528. switch (opaque_key) {
  5529. case RXD_OPAQUE_RING_STD:
  5530. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  5531. dest_desc = &dpr->rx_std[dest_idx];
  5532. dest_map = &dpr->rx_std_buffers[dest_idx];
  5533. src_desc = &spr->rx_std[src_idx];
  5534. src_map = &spr->rx_std_buffers[src_idx];
  5535. break;
  5536. case RXD_OPAQUE_RING_JUMBO:
  5537. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  5538. dest_desc = &dpr->rx_jmb[dest_idx].std;
  5539. dest_map = &dpr->rx_jmb_buffers[dest_idx];
  5540. src_desc = &spr->rx_jmb[src_idx].std;
  5541. src_map = &spr->rx_jmb_buffers[src_idx];
  5542. break;
  5543. default:
  5544. return;
  5545. }
  5546. dest_map->data = src_map->data;
  5547. dma_unmap_addr_set(dest_map, mapping,
  5548. dma_unmap_addr(src_map, mapping));
  5549. dest_desc->addr_hi = src_desc->addr_hi;
  5550. dest_desc->addr_lo = src_desc->addr_lo;
  5551. /* Ensure that the update to the skb happens after the physical
  5552. * addresses have been transferred to the new BD location.
  5553. */
  5554. smp_wmb();
  5555. src_map->data = NULL;
  5556. }
  5557. /* The RX ring scheme is composed of multiple rings which post fresh
  5558. * buffers to the chip, and one special ring the chip uses to report
  5559. * status back to the host.
  5560. *
  5561. * The special ring reports the status of received packets to the
  5562. * host. The chip does not write into the original descriptor the
  5563. * RX buffer was obtained from. The chip simply takes the original
  5564. * descriptor as provided by the host, updates the status and length
  5565. * field, then writes this into the next status ring entry.
  5566. *
  5567. * Each ring the host uses to post buffers to the chip is described
  5568. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  5569. * it is first placed into the on-chip ram. When the packet's length
  5570. * is known, it walks down the TG3_BDINFO entries to select the ring.
  5571. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  5572. * which is within the range of the new packet's length is chosen.
  5573. *
  5574. * The "separate ring for rx status" scheme may sound queer, but it makes
  5575. * sense from a cache coherency perspective. If only the host writes
  5576. * to the buffer post rings, and only the chip writes to the rx status
  5577. * rings, then cache lines never move beyond shared-modified state.
  5578. * If both the host and chip were to write into the same ring, cache line
  5579. * eviction could occur since both entities want it in an exclusive state.
  5580. */
  5581. static int tg3_rx(struct tg3_napi *tnapi, int budget)
  5582. {
  5583. struct tg3 *tp = tnapi->tp;
  5584. u32 work_mask, rx_std_posted = 0;
  5585. u32 std_prod_idx, jmb_prod_idx;
  5586. u32 sw_idx = tnapi->rx_rcb_ptr;
  5587. u16 hw_idx;
  5588. int received;
  5589. struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
  5590. hw_idx = *(tnapi->rx_rcb_prod_idx);
  5591. /*
  5592. * We need to order the read of hw_idx and the read of
  5593. * the opaque cookie.
  5594. */
  5595. rmb();
  5596. work_mask = 0;
  5597. received = 0;
  5598. std_prod_idx = tpr->rx_std_prod_idx;
  5599. jmb_prod_idx = tpr->rx_jmb_prod_idx;
  5600. while (sw_idx != hw_idx && budget > 0) {
  5601. struct ring_info *ri;
  5602. struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
  5603. unsigned int len;
  5604. struct sk_buff *skb;
  5605. dma_addr_t dma_addr;
  5606. u32 opaque_key, desc_idx, *post_ptr;
  5607. u8 *data;
  5608. u64 tstamp = 0;
  5609. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  5610. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  5611. if (opaque_key == RXD_OPAQUE_RING_STD) {
  5612. ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
  5613. dma_addr = dma_unmap_addr(ri, mapping);
  5614. data = ri->data;
  5615. post_ptr = &std_prod_idx;
  5616. rx_std_posted++;
  5617. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  5618. ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
  5619. dma_addr = dma_unmap_addr(ri, mapping);
  5620. data = ri->data;
  5621. post_ptr = &jmb_prod_idx;
  5622. } else
  5623. goto next_pkt_nopost;
  5624. work_mask |= opaque_key;
  5625. if (desc->err_vlan & RXD_ERR_MASK) {
  5626. drop_it:
  5627. tg3_recycle_rx(tnapi, tpr, opaque_key,
  5628. desc_idx, *post_ptr);
  5629. drop_it_no_recycle:
  5630. /* Other statistics kept track of by card. */
  5631. tp->rx_dropped++;
  5632. goto next_pkt;
  5633. }
  5634. prefetch(data + TG3_RX_OFFSET(tp));
  5635. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  5636. ETH_FCS_LEN;
  5637. if ((desc->type_flags & RXD_FLAG_PTPSTAT_MASK) ==
  5638. RXD_FLAG_PTPSTAT_PTPV1 ||
  5639. (desc->type_flags & RXD_FLAG_PTPSTAT_MASK) ==
  5640. RXD_FLAG_PTPSTAT_PTPV2) {
  5641. tstamp = tr32(TG3_RX_TSTAMP_LSB);
  5642. tstamp |= (u64)tr32(TG3_RX_TSTAMP_MSB) << 32;
  5643. }
  5644. if (len > TG3_RX_COPY_THRESH(tp)) {
  5645. int skb_size;
  5646. unsigned int frag_size;
  5647. skb_size = tg3_alloc_rx_data(tp, tpr, opaque_key,
  5648. *post_ptr, &frag_size);
  5649. if (skb_size < 0)
  5650. goto drop_it;
  5651. pci_unmap_single(tp->pdev, dma_addr, skb_size,
  5652. PCI_DMA_FROMDEVICE);
  5653. /* Ensure that the update to the data happens
  5654. * after the usage of the old DMA mapping.
  5655. */
  5656. smp_wmb();
  5657. ri->data = NULL;
  5658. skb = build_skb(data, frag_size);
  5659. if (!skb) {
  5660. tg3_frag_free(frag_size != 0, data);
  5661. goto drop_it_no_recycle;
  5662. }
  5663. skb_reserve(skb, TG3_RX_OFFSET(tp));
  5664. } else {
  5665. tg3_recycle_rx(tnapi, tpr, opaque_key,
  5666. desc_idx, *post_ptr);
  5667. skb = netdev_alloc_skb(tp->dev,
  5668. len + TG3_RAW_IP_ALIGN);
  5669. if (skb == NULL)
  5670. goto drop_it_no_recycle;
  5671. skb_reserve(skb, TG3_RAW_IP_ALIGN);
  5672. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  5673. memcpy(skb->data,
  5674. data + TG3_RX_OFFSET(tp),
  5675. len);
  5676. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  5677. }
  5678. skb_put(skb, len);
  5679. if (tstamp)
  5680. tg3_hwclock_to_timestamp(tp, tstamp,
  5681. skb_hwtstamps(skb));
  5682. if ((tp->dev->features & NETIF_F_RXCSUM) &&
  5683. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  5684. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  5685. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  5686. skb->ip_summed = CHECKSUM_UNNECESSARY;
  5687. else
  5688. skb_checksum_none_assert(skb);
  5689. skb->protocol = eth_type_trans(skb, tp->dev);
  5690. if (len > (tp->dev->mtu + ETH_HLEN) &&
  5691. skb->protocol != htons(ETH_P_8021Q) &&
  5692. skb->protocol != htons(ETH_P_8021AD)) {
  5693. dev_kfree_skb_any(skb);
  5694. goto drop_it_no_recycle;
  5695. }
  5696. if (desc->type_flags & RXD_FLAG_VLAN &&
  5697. !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
  5698. __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q),
  5699. desc->err_vlan & RXD_VLAN_MASK);
  5700. napi_gro_receive(&tnapi->napi, skb);
  5701. received++;
  5702. budget--;
  5703. next_pkt:
  5704. (*post_ptr)++;
  5705. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  5706. tpr->rx_std_prod_idx = std_prod_idx &
  5707. tp->rx_std_ring_mask;
  5708. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  5709. tpr->rx_std_prod_idx);
  5710. work_mask &= ~RXD_OPAQUE_RING_STD;
  5711. rx_std_posted = 0;
  5712. }
  5713. next_pkt_nopost:
  5714. sw_idx++;
  5715. sw_idx &= tp->rx_ret_ring_mask;
  5716. /* Refresh hw_idx to see if there is new work */
  5717. if (sw_idx == hw_idx) {
  5718. hw_idx = *(tnapi->rx_rcb_prod_idx);
  5719. rmb();
  5720. }
  5721. }
  5722. /* ACK the status ring. */
  5723. tnapi->rx_rcb_ptr = sw_idx;
  5724. tw32_rx_mbox(tnapi->consmbox, sw_idx);
  5725. /* Refill RX ring(s). */
  5726. if (!tg3_flag(tp, ENABLE_RSS)) {
  5727. /* Sync BD data before updating mailbox */
  5728. wmb();
  5729. if (work_mask & RXD_OPAQUE_RING_STD) {
  5730. tpr->rx_std_prod_idx = std_prod_idx &
  5731. tp->rx_std_ring_mask;
  5732. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  5733. tpr->rx_std_prod_idx);
  5734. }
  5735. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  5736. tpr->rx_jmb_prod_idx = jmb_prod_idx &
  5737. tp->rx_jmb_ring_mask;
  5738. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  5739. tpr->rx_jmb_prod_idx);
  5740. }
  5741. mmiowb();
  5742. } else if (work_mask) {
  5743. /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
  5744. * updated before the producer indices can be updated.
  5745. */
  5746. smp_wmb();
  5747. tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
  5748. tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
  5749. if (tnapi != &tp->napi[1]) {
  5750. tp->rx_refill = true;
  5751. napi_schedule(&tp->napi[1].napi);
  5752. }
  5753. }
  5754. return received;
  5755. }
  5756. static void tg3_poll_link(struct tg3 *tp)
  5757. {
  5758. /* handle link change and other phy events */
  5759. if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
  5760. struct tg3_hw_status *sblk = tp->napi[0].hw_status;
  5761. if (sblk->status & SD_STATUS_LINK_CHG) {
  5762. sblk->status = SD_STATUS_UPDATED |
  5763. (sblk->status & ~SD_STATUS_LINK_CHG);
  5764. spin_lock(&tp->lock);
  5765. if (tg3_flag(tp, USE_PHYLIB)) {
  5766. tw32_f(MAC_STATUS,
  5767. (MAC_STATUS_SYNC_CHANGED |
  5768. MAC_STATUS_CFG_CHANGED |
  5769. MAC_STATUS_MI_COMPLETION |
  5770. MAC_STATUS_LNKSTATE_CHANGED));
  5771. udelay(40);
  5772. } else
  5773. tg3_setup_phy(tp, false);
  5774. spin_unlock(&tp->lock);
  5775. }
  5776. }
  5777. }
  5778. static int tg3_rx_prodring_xfer(struct tg3 *tp,
  5779. struct tg3_rx_prodring_set *dpr,
  5780. struct tg3_rx_prodring_set *spr)
  5781. {
  5782. u32 si, di, cpycnt, src_prod_idx;
  5783. int i, err = 0;
  5784. while (1) {
  5785. src_prod_idx = spr->rx_std_prod_idx;
  5786. /* Make sure updates to the rx_std_buffers[] entries and the
  5787. * standard producer index are seen in the correct order.
  5788. */
  5789. smp_rmb();
  5790. if (spr->rx_std_cons_idx == src_prod_idx)
  5791. break;
  5792. if (spr->rx_std_cons_idx < src_prod_idx)
  5793. cpycnt = src_prod_idx - spr->rx_std_cons_idx;
  5794. else
  5795. cpycnt = tp->rx_std_ring_mask + 1 -
  5796. spr->rx_std_cons_idx;
  5797. cpycnt = min(cpycnt,
  5798. tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
  5799. si = spr->rx_std_cons_idx;
  5800. di = dpr->rx_std_prod_idx;
  5801. for (i = di; i < di + cpycnt; i++) {
  5802. if (dpr->rx_std_buffers[i].data) {
  5803. cpycnt = i - di;
  5804. err = -ENOSPC;
  5805. break;
  5806. }
  5807. }
  5808. if (!cpycnt)
  5809. break;
  5810. /* Ensure that updates to the rx_std_buffers ring and the
  5811. * shadowed hardware producer ring from tg3_recycle_skb() are
  5812. * ordered correctly WRT the skb check above.
  5813. */
  5814. smp_rmb();
  5815. memcpy(&dpr->rx_std_buffers[di],
  5816. &spr->rx_std_buffers[si],
  5817. cpycnt * sizeof(struct ring_info));
  5818. for (i = 0; i < cpycnt; i++, di++, si++) {
  5819. struct tg3_rx_buffer_desc *sbd, *dbd;
  5820. sbd = &spr->rx_std[si];
  5821. dbd = &dpr->rx_std[di];
  5822. dbd->addr_hi = sbd->addr_hi;
  5823. dbd->addr_lo = sbd->addr_lo;
  5824. }
  5825. spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
  5826. tp->rx_std_ring_mask;
  5827. dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
  5828. tp->rx_std_ring_mask;
  5829. }
  5830. while (1) {
  5831. src_prod_idx = spr->rx_jmb_prod_idx;
  5832. /* Make sure updates to the rx_jmb_buffers[] entries and
  5833. * the jumbo producer index are seen in the correct order.
  5834. */
  5835. smp_rmb();
  5836. if (spr->rx_jmb_cons_idx == src_prod_idx)
  5837. break;
  5838. if (spr->rx_jmb_cons_idx < src_prod_idx)
  5839. cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
  5840. else
  5841. cpycnt = tp->rx_jmb_ring_mask + 1 -
  5842. spr->rx_jmb_cons_idx;
  5843. cpycnt = min(cpycnt,
  5844. tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
  5845. si = spr->rx_jmb_cons_idx;
  5846. di = dpr->rx_jmb_prod_idx;
  5847. for (i = di; i < di + cpycnt; i++) {
  5848. if (dpr->rx_jmb_buffers[i].data) {
  5849. cpycnt = i - di;
  5850. err = -ENOSPC;
  5851. break;
  5852. }
  5853. }
  5854. if (!cpycnt)
  5855. break;
  5856. /* Ensure that updates to the rx_jmb_buffers ring and the
  5857. * shadowed hardware producer ring from tg3_recycle_skb() are
  5858. * ordered correctly WRT the skb check above.
  5859. */
  5860. smp_rmb();
  5861. memcpy(&dpr->rx_jmb_buffers[di],
  5862. &spr->rx_jmb_buffers[si],
  5863. cpycnt * sizeof(struct ring_info));
  5864. for (i = 0; i < cpycnt; i++, di++, si++) {
  5865. struct tg3_rx_buffer_desc *sbd, *dbd;
  5866. sbd = &spr->rx_jmb[si].std;
  5867. dbd = &dpr->rx_jmb[di].std;
  5868. dbd->addr_hi = sbd->addr_hi;
  5869. dbd->addr_lo = sbd->addr_lo;
  5870. }
  5871. spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
  5872. tp->rx_jmb_ring_mask;
  5873. dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
  5874. tp->rx_jmb_ring_mask;
  5875. }
  5876. return err;
  5877. }
  5878. static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
  5879. {
  5880. struct tg3 *tp = tnapi->tp;
  5881. /* run TX completion thread */
  5882. if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
  5883. tg3_tx(tnapi);
  5884. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  5885. return work_done;
  5886. }
  5887. if (!tnapi->rx_rcb_prod_idx)
  5888. return work_done;
  5889. /* run RX thread, within the bounds set by NAPI.
  5890. * All RX "locking" is done by ensuring outside
  5891. * code synchronizes with tg3->napi.poll()
  5892. */
  5893. if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  5894. work_done += tg3_rx(tnapi, budget - work_done);
  5895. if (tg3_flag(tp, ENABLE_RSS) && tnapi == &tp->napi[1]) {
  5896. struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
  5897. int i, err = 0;
  5898. u32 std_prod_idx = dpr->rx_std_prod_idx;
  5899. u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
  5900. tp->rx_refill = false;
  5901. for (i = 1; i <= tp->rxq_cnt; i++)
  5902. err |= tg3_rx_prodring_xfer(tp, dpr,
  5903. &tp->napi[i].prodring);
  5904. wmb();
  5905. if (std_prod_idx != dpr->rx_std_prod_idx)
  5906. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  5907. dpr->rx_std_prod_idx);
  5908. if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
  5909. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  5910. dpr->rx_jmb_prod_idx);
  5911. mmiowb();
  5912. if (err)
  5913. tw32_f(HOSTCC_MODE, tp->coal_now);
  5914. }
  5915. return work_done;
  5916. }
  5917. static inline void tg3_reset_task_schedule(struct tg3 *tp)
  5918. {
  5919. if (!test_and_set_bit(TG3_FLAG_RESET_TASK_PENDING, tp->tg3_flags))
  5920. schedule_work(&tp->reset_task);
  5921. }
  5922. static inline void tg3_reset_task_cancel(struct tg3 *tp)
  5923. {
  5924. cancel_work_sync(&tp->reset_task);
  5925. tg3_flag_clear(tp, RESET_TASK_PENDING);
  5926. tg3_flag_clear(tp, TX_RECOVERY_PENDING);
  5927. }
  5928. static int tg3_poll_msix(struct napi_struct *napi, int budget)
  5929. {
  5930. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  5931. struct tg3 *tp = tnapi->tp;
  5932. int work_done = 0;
  5933. struct tg3_hw_status *sblk = tnapi->hw_status;
  5934. while (1) {
  5935. work_done = tg3_poll_work(tnapi, work_done, budget);
  5936. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  5937. goto tx_recovery;
  5938. if (unlikely(work_done >= budget))
  5939. break;
  5940. /* tp->last_tag is used in tg3_int_reenable() below
  5941. * to tell the hw how much work has been processed,
  5942. * so we must read it before checking for more work.
  5943. */
  5944. tnapi->last_tag = sblk->status_tag;
  5945. tnapi->last_irq_tag = tnapi->last_tag;
  5946. rmb();
  5947. /* check for RX/TX work to do */
  5948. if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
  5949. *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
  5950. /* This test here is not race free, but will reduce
  5951. * the number of interrupts by looping again.
  5952. */
  5953. if (tnapi == &tp->napi[1] && tp->rx_refill)
  5954. continue;
  5955. napi_complete_done(napi, work_done);
  5956. /* Reenable interrupts. */
  5957. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  5958. /* This test here is synchronized by napi_schedule()
  5959. * and napi_complete() to close the race condition.
  5960. */
  5961. if (unlikely(tnapi == &tp->napi[1] && tp->rx_refill)) {
  5962. tw32(HOSTCC_MODE, tp->coalesce_mode |
  5963. HOSTCC_MODE_ENABLE |
  5964. tnapi->coal_now);
  5965. }
  5966. mmiowb();
  5967. break;
  5968. }
  5969. }
  5970. tg3_send_ape_heartbeat(tp, TG3_APE_HB_INTERVAL << 1);
  5971. return work_done;
  5972. tx_recovery:
  5973. /* work_done is guaranteed to be less than budget. */
  5974. napi_complete(napi);
  5975. tg3_reset_task_schedule(tp);
  5976. return work_done;
  5977. }
  5978. static void tg3_process_error(struct tg3 *tp)
  5979. {
  5980. u32 val;
  5981. bool real_error = false;
  5982. if (tg3_flag(tp, ERROR_PROCESSED))
  5983. return;
  5984. /* Check Flow Attention register */
  5985. val = tr32(HOSTCC_FLOW_ATTN);
  5986. if (val & ~HOSTCC_FLOW_ATTN_MBUF_LWM) {
  5987. netdev_err(tp->dev, "FLOW Attention error. Resetting chip.\n");
  5988. real_error = true;
  5989. }
  5990. if (tr32(MSGINT_STATUS) & ~MSGINT_STATUS_MSI_REQ) {
  5991. netdev_err(tp->dev, "MSI Status error. Resetting chip.\n");
  5992. real_error = true;
  5993. }
  5994. if (tr32(RDMAC_STATUS) || tr32(WDMAC_STATUS)) {
  5995. netdev_err(tp->dev, "DMA Status error. Resetting chip.\n");
  5996. real_error = true;
  5997. }
  5998. if (!real_error)
  5999. return;
  6000. tg3_dump_state(tp);
  6001. tg3_flag_set(tp, ERROR_PROCESSED);
  6002. tg3_reset_task_schedule(tp);
  6003. }
  6004. static int tg3_poll(struct napi_struct *napi, int budget)
  6005. {
  6006. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  6007. struct tg3 *tp = tnapi->tp;
  6008. int work_done = 0;
  6009. struct tg3_hw_status *sblk = tnapi->hw_status;
  6010. while (1) {
  6011. if (sblk->status & SD_STATUS_ERROR)
  6012. tg3_process_error(tp);
  6013. tg3_poll_link(tp);
  6014. work_done = tg3_poll_work(tnapi, work_done, budget);
  6015. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  6016. goto tx_recovery;
  6017. if (unlikely(work_done >= budget))
  6018. break;
  6019. if (tg3_flag(tp, TAGGED_STATUS)) {
  6020. /* tp->last_tag is used in tg3_int_reenable() below
  6021. * to tell the hw how much work has been processed,
  6022. * so we must read it before checking for more work.
  6023. */
  6024. tnapi->last_tag = sblk->status_tag;
  6025. tnapi->last_irq_tag = tnapi->last_tag;
  6026. rmb();
  6027. } else
  6028. sblk->status &= ~SD_STATUS_UPDATED;
  6029. if (likely(!tg3_has_work(tnapi))) {
  6030. napi_complete_done(napi, work_done);
  6031. tg3_int_reenable(tnapi);
  6032. break;
  6033. }
  6034. }
  6035. tg3_send_ape_heartbeat(tp, TG3_APE_HB_INTERVAL << 1);
  6036. return work_done;
  6037. tx_recovery:
  6038. /* work_done is guaranteed to be less than budget. */
  6039. napi_complete(napi);
  6040. tg3_reset_task_schedule(tp);
  6041. return work_done;
  6042. }
  6043. static void tg3_napi_disable(struct tg3 *tp)
  6044. {
  6045. int i;
  6046. for (i = tp->irq_cnt - 1; i >= 0; i--)
  6047. napi_disable(&tp->napi[i].napi);
  6048. }
  6049. static void tg3_napi_enable(struct tg3 *tp)
  6050. {
  6051. int i;
  6052. for (i = 0; i < tp->irq_cnt; i++)
  6053. napi_enable(&tp->napi[i].napi);
  6054. }
  6055. static void tg3_napi_init(struct tg3 *tp)
  6056. {
  6057. int i;
  6058. netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
  6059. for (i = 1; i < tp->irq_cnt; i++)
  6060. netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
  6061. }
  6062. static void tg3_napi_fini(struct tg3 *tp)
  6063. {
  6064. int i;
  6065. for (i = 0; i < tp->irq_cnt; i++)
  6066. netif_napi_del(&tp->napi[i].napi);
  6067. }
  6068. static inline void tg3_netif_stop(struct tg3 *tp)
  6069. {
  6070. netif_trans_update(tp->dev); /* prevent tx timeout */
  6071. tg3_napi_disable(tp);
  6072. netif_carrier_off(tp->dev);
  6073. netif_tx_disable(tp->dev);
  6074. }
  6075. /* tp->lock must be held */
  6076. static inline void tg3_netif_start(struct tg3 *tp)
  6077. {
  6078. tg3_ptp_resume(tp);
  6079. /* NOTE: unconditional netif_tx_wake_all_queues is only
  6080. * appropriate so long as all callers are assured to
  6081. * have free tx slots (such as after tg3_init_hw)
  6082. */
  6083. netif_tx_wake_all_queues(tp->dev);
  6084. if (tp->link_up)
  6085. netif_carrier_on(tp->dev);
  6086. tg3_napi_enable(tp);
  6087. tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
  6088. tg3_enable_ints(tp);
  6089. }
  6090. static void tg3_irq_quiesce(struct tg3 *tp)
  6091. __releases(tp->lock)
  6092. __acquires(tp->lock)
  6093. {
  6094. int i;
  6095. BUG_ON(tp->irq_sync);
  6096. tp->irq_sync = 1;
  6097. smp_mb();
  6098. spin_unlock_bh(&tp->lock);
  6099. for (i = 0; i < tp->irq_cnt; i++)
  6100. synchronize_irq(tp->napi[i].irq_vec);
  6101. spin_lock_bh(&tp->lock);
  6102. }
  6103. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  6104. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  6105. * with as well. Most of the time, this is not necessary except when
  6106. * shutting down the device.
  6107. */
  6108. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  6109. {
  6110. spin_lock_bh(&tp->lock);
  6111. if (irq_sync)
  6112. tg3_irq_quiesce(tp);
  6113. }
  6114. static inline void tg3_full_unlock(struct tg3 *tp)
  6115. {
  6116. spin_unlock_bh(&tp->lock);
  6117. }
  6118. /* One-shot MSI handler - Chip automatically disables interrupt
  6119. * after sending MSI so driver doesn't have to do it.
  6120. */
  6121. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  6122. {
  6123. struct tg3_napi *tnapi = dev_id;
  6124. struct tg3 *tp = tnapi->tp;
  6125. prefetch(tnapi->hw_status);
  6126. if (tnapi->rx_rcb)
  6127. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  6128. if (likely(!tg3_irq_sync(tp)))
  6129. napi_schedule(&tnapi->napi);
  6130. return IRQ_HANDLED;
  6131. }
  6132. /* MSI ISR - No need to check for interrupt sharing and no need to
  6133. * flush status block and interrupt mailbox. PCI ordering rules
  6134. * guarantee that MSI will arrive after the status block.
  6135. */
  6136. static irqreturn_t tg3_msi(int irq, void *dev_id)
  6137. {
  6138. struct tg3_napi *tnapi = dev_id;
  6139. struct tg3 *tp = tnapi->tp;
  6140. prefetch(tnapi->hw_status);
  6141. if (tnapi->rx_rcb)
  6142. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  6143. /*
  6144. * Writing any value to intr-mbox-0 clears PCI INTA# and
  6145. * chip-internal interrupt pending events.
  6146. * Writing non-zero to intr-mbox-0 additional tells the
  6147. * NIC to stop sending us irqs, engaging "in-intr-handler"
  6148. * event coalescing.
  6149. */
  6150. tw32_mailbox(tnapi->int_mbox, 0x00000001);
  6151. if (likely(!tg3_irq_sync(tp)))
  6152. napi_schedule(&tnapi->napi);
  6153. return IRQ_RETVAL(1);
  6154. }
  6155. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  6156. {
  6157. struct tg3_napi *tnapi = dev_id;
  6158. struct tg3 *tp = tnapi->tp;
  6159. struct tg3_hw_status *sblk = tnapi->hw_status;
  6160. unsigned int handled = 1;
  6161. /* In INTx mode, it is possible for the interrupt to arrive at
  6162. * the CPU before the status block posted prior to the interrupt.
  6163. * Reading the PCI State register will confirm whether the
  6164. * interrupt is ours and will flush the status block.
  6165. */
  6166. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  6167. if (tg3_flag(tp, CHIP_RESETTING) ||
  6168. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  6169. handled = 0;
  6170. goto out;
  6171. }
  6172. }
  6173. /*
  6174. * Writing any value to intr-mbox-0 clears PCI INTA# and
  6175. * chip-internal interrupt pending events.
  6176. * Writing non-zero to intr-mbox-0 additional tells the
  6177. * NIC to stop sending us irqs, engaging "in-intr-handler"
  6178. * event coalescing.
  6179. *
  6180. * Flush the mailbox to de-assert the IRQ immediately to prevent
  6181. * spurious interrupts. The flush impacts performance but
  6182. * excessive spurious interrupts can be worse in some cases.
  6183. */
  6184. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  6185. if (tg3_irq_sync(tp))
  6186. goto out;
  6187. sblk->status &= ~SD_STATUS_UPDATED;
  6188. if (likely(tg3_has_work(tnapi))) {
  6189. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  6190. napi_schedule(&tnapi->napi);
  6191. } else {
  6192. /* No work, shared interrupt perhaps? re-enable
  6193. * interrupts, and flush that PCI write
  6194. */
  6195. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  6196. 0x00000000);
  6197. }
  6198. out:
  6199. return IRQ_RETVAL(handled);
  6200. }
  6201. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  6202. {
  6203. struct tg3_napi *tnapi = dev_id;
  6204. struct tg3 *tp = tnapi->tp;
  6205. struct tg3_hw_status *sblk = tnapi->hw_status;
  6206. unsigned int handled = 1;
  6207. /* In INTx mode, it is possible for the interrupt to arrive at
  6208. * the CPU before the status block posted prior to the interrupt.
  6209. * Reading the PCI State register will confirm whether the
  6210. * interrupt is ours and will flush the status block.
  6211. */
  6212. if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
  6213. if (tg3_flag(tp, CHIP_RESETTING) ||
  6214. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  6215. handled = 0;
  6216. goto out;
  6217. }
  6218. }
  6219. /*
  6220. * writing any value to intr-mbox-0 clears PCI INTA# and
  6221. * chip-internal interrupt pending events.
  6222. * writing non-zero to intr-mbox-0 additional tells the
  6223. * NIC to stop sending us irqs, engaging "in-intr-handler"
  6224. * event coalescing.
  6225. *
  6226. * Flush the mailbox to de-assert the IRQ immediately to prevent
  6227. * spurious interrupts. The flush impacts performance but
  6228. * excessive spurious interrupts can be worse in some cases.
  6229. */
  6230. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  6231. /*
  6232. * In a shared interrupt configuration, sometimes other devices'
  6233. * interrupts will scream. We record the current status tag here
  6234. * so that the above check can report that the screaming interrupts
  6235. * are unhandled. Eventually they will be silenced.
  6236. */
  6237. tnapi->last_irq_tag = sblk->status_tag;
  6238. if (tg3_irq_sync(tp))
  6239. goto out;
  6240. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  6241. napi_schedule(&tnapi->napi);
  6242. out:
  6243. return IRQ_RETVAL(handled);
  6244. }
  6245. /* ISR for interrupt test */
  6246. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  6247. {
  6248. struct tg3_napi *tnapi = dev_id;
  6249. struct tg3 *tp = tnapi->tp;
  6250. struct tg3_hw_status *sblk = tnapi->hw_status;
  6251. if ((sblk->status & SD_STATUS_UPDATED) ||
  6252. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  6253. tg3_disable_ints(tp);
  6254. return IRQ_RETVAL(1);
  6255. }
  6256. return IRQ_RETVAL(0);
  6257. }
  6258. #ifdef CONFIG_NET_POLL_CONTROLLER
  6259. static void tg3_poll_controller(struct net_device *dev)
  6260. {
  6261. int i;
  6262. struct tg3 *tp = netdev_priv(dev);
  6263. if (tg3_irq_sync(tp))
  6264. return;
  6265. for (i = 0; i < tp->irq_cnt; i++)
  6266. tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
  6267. }
  6268. #endif
  6269. static void tg3_tx_timeout(struct net_device *dev)
  6270. {
  6271. struct tg3 *tp = netdev_priv(dev);
  6272. if (netif_msg_tx_err(tp)) {
  6273. netdev_err(dev, "transmit timed out, resetting\n");
  6274. tg3_dump_state(tp);
  6275. }
  6276. tg3_reset_task_schedule(tp);
  6277. }
  6278. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  6279. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  6280. {
  6281. u32 base = (u32) mapping & 0xffffffff;
  6282. return base + len + 8 < base;
  6283. }
  6284. /* Test for TSO DMA buffers that cross into regions which are within MSS bytes
  6285. * of any 4GB boundaries: 4G, 8G, etc
  6286. */
  6287. static inline int tg3_4g_tso_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  6288. u32 len, u32 mss)
  6289. {
  6290. if (tg3_asic_rev(tp) == ASIC_REV_5762 && mss) {
  6291. u32 base = (u32) mapping & 0xffffffff;
  6292. return ((base + len + (mss & 0x3fff)) < base);
  6293. }
  6294. return 0;
  6295. }
  6296. /* Test for DMA addresses > 40-bit */
  6297. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  6298. int len)
  6299. {
  6300. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  6301. if (tg3_flag(tp, 40BIT_DMA_BUG))
  6302. return ((u64) mapping + len) > DMA_BIT_MASK(40);
  6303. return 0;
  6304. #else
  6305. return 0;
  6306. #endif
  6307. }
  6308. static inline void tg3_tx_set_bd(struct tg3_tx_buffer_desc *txbd,
  6309. dma_addr_t mapping, u32 len, u32 flags,
  6310. u32 mss, u32 vlan)
  6311. {
  6312. txbd->addr_hi = ((u64) mapping >> 32);
  6313. txbd->addr_lo = ((u64) mapping & 0xffffffff);
  6314. txbd->len_flags = (len << TXD_LEN_SHIFT) | (flags & 0x0000ffff);
  6315. txbd->vlan_tag = (mss << TXD_MSS_SHIFT) | (vlan << TXD_VLAN_TAG_SHIFT);
  6316. }
  6317. static bool tg3_tx_frag_set(struct tg3_napi *tnapi, u32 *entry, u32 *budget,
  6318. dma_addr_t map, u32 len, u32 flags,
  6319. u32 mss, u32 vlan)
  6320. {
  6321. struct tg3 *tp = tnapi->tp;
  6322. bool hwbug = false;
  6323. if (tg3_flag(tp, SHORT_DMA_BUG) && len <= 8)
  6324. hwbug = true;
  6325. if (tg3_4g_overflow_test(map, len))
  6326. hwbug = true;
  6327. if (tg3_4g_tso_overflow_test(tp, map, len, mss))
  6328. hwbug = true;
  6329. if (tg3_40bit_overflow_test(tp, map, len))
  6330. hwbug = true;
  6331. if (tp->dma_limit) {
  6332. u32 prvidx = *entry;
  6333. u32 tmp_flag = flags & ~TXD_FLAG_END;
  6334. while (len > tp->dma_limit && *budget) {
  6335. u32 frag_len = tp->dma_limit;
  6336. len -= tp->dma_limit;
  6337. /* Avoid the 8byte DMA problem */
  6338. if (len <= 8) {
  6339. len += tp->dma_limit / 2;
  6340. frag_len = tp->dma_limit / 2;
  6341. }
  6342. tnapi->tx_buffers[*entry].fragmented = true;
  6343. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  6344. frag_len, tmp_flag, mss, vlan);
  6345. *budget -= 1;
  6346. prvidx = *entry;
  6347. *entry = NEXT_TX(*entry);
  6348. map += frag_len;
  6349. }
  6350. if (len) {
  6351. if (*budget) {
  6352. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  6353. len, flags, mss, vlan);
  6354. *budget -= 1;
  6355. *entry = NEXT_TX(*entry);
  6356. } else {
  6357. hwbug = true;
  6358. tnapi->tx_buffers[prvidx].fragmented = false;
  6359. }
  6360. }
  6361. } else {
  6362. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  6363. len, flags, mss, vlan);
  6364. *entry = NEXT_TX(*entry);
  6365. }
  6366. return hwbug;
  6367. }
  6368. static void tg3_tx_skb_unmap(struct tg3_napi *tnapi, u32 entry, int last)
  6369. {
  6370. int i;
  6371. struct sk_buff *skb;
  6372. struct tg3_tx_ring_info *txb = &tnapi->tx_buffers[entry];
  6373. skb = txb->skb;
  6374. txb->skb = NULL;
  6375. pci_unmap_single(tnapi->tp->pdev,
  6376. dma_unmap_addr(txb, mapping),
  6377. skb_headlen(skb),
  6378. PCI_DMA_TODEVICE);
  6379. while (txb->fragmented) {
  6380. txb->fragmented = false;
  6381. entry = NEXT_TX(entry);
  6382. txb = &tnapi->tx_buffers[entry];
  6383. }
  6384. for (i = 0; i <= last; i++) {
  6385. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  6386. entry = NEXT_TX(entry);
  6387. txb = &tnapi->tx_buffers[entry];
  6388. pci_unmap_page(tnapi->tp->pdev,
  6389. dma_unmap_addr(txb, mapping),
  6390. skb_frag_size(frag), PCI_DMA_TODEVICE);
  6391. while (txb->fragmented) {
  6392. txb->fragmented = false;
  6393. entry = NEXT_TX(entry);
  6394. txb = &tnapi->tx_buffers[entry];
  6395. }
  6396. }
  6397. }
  6398. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  6399. static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
  6400. struct sk_buff **pskb,
  6401. u32 *entry, u32 *budget,
  6402. u32 base_flags, u32 mss, u32 vlan)
  6403. {
  6404. struct tg3 *tp = tnapi->tp;
  6405. struct sk_buff *new_skb, *skb = *pskb;
  6406. dma_addr_t new_addr = 0;
  6407. int ret = 0;
  6408. if (tg3_asic_rev(tp) != ASIC_REV_5701)
  6409. new_skb = skb_copy(skb, GFP_ATOMIC);
  6410. else {
  6411. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  6412. new_skb = skb_copy_expand(skb,
  6413. skb_headroom(skb) + more_headroom,
  6414. skb_tailroom(skb), GFP_ATOMIC);
  6415. }
  6416. if (!new_skb) {
  6417. ret = -1;
  6418. } else {
  6419. /* New SKB is guaranteed to be linear. */
  6420. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  6421. PCI_DMA_TODEVICE);
  6422. /* Make sure the mapping succeeded */
  6423. if (pci_dma_mapping_error(tp->pdev, new_addr)) {
  6424. dev_kfree_skb_any(new_skb);
  6425. ret = -1;
  6426. } else {
  6427. u32 save_entry = *entry;
  6428. base_flags |= TXD_FLAG_END;
  6429. tnapi->tx_buffers[*entry].skb = new_skb;
  6430. dma_unmap_addr_set(&tnapi->tx_buffers[*entry],
  6431. mapping, new_addr);
  6432. if (tg3_tx_frag_set(tnapi, entry, budget, new_addr,
  6433. new_skb->len, base_flags,
  6434. mss, vlan)) {
  6435. tg3_tx_skb_unmap(tnapi, save_entry, -1);
  6436. dev_kfree_skb_any(new_skb);
  6437. ret = -1;
  6438. }
  6439. }
  6440. }
  6441. dev_consume_skb_any(skb);
  6442. *pskb = new_skb;
  6443. return ret;
  6444. }
  6445. static bool tg3_tso_bug_gso_check(struct tg3_napi *tnapi, struct sk_buff *skb)
  6446. {
  6447. /* Check if we will never have enough descriptors,
  6448. * as gso_segs can be more than current ring size
  6449. */
  6450. return skb_shinfo(skb)->gso_segs < tnapi->tx_pending / 3;
  6451. }
  6452. static netdev_tx_t tg3_start_xmit(struct sk_buff *, struct net_device *);
  6453. /* Use GSO to workaround all TSO packets that meet HW bug conditions
  6454. * indicated in tg3_tx_frag_set()
  6455. */
  6456. static int tg3_tso_bug(struct tg3 *tp, struct tg3_napi *tnapi,
  6457. struct netdev_queue *txq, struct sk_buff *skb)
  6458. {
  6459. struct sk_buff *segs, *nskb;
  6460. u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
  6461. /* Estimate the number of fragments in the worst case */
  6462. if (unlikely(tg3_tx_avail(tnapi) <= frag_cnt_est)) {
  6463. netif_tx_stop_queue(txq);
  6464. /* netif_tx_stop_queue() must be done before checking
  6465. * checking tx index in tg3_tx_avail() below, because in
  6466. * tg3_tx(), we update tx index before checking for
  6467. * netif_tx_queue_stopped().
  6468. */
  6469. smp_mb();
  6470. if (tg3_tx_avail(tnapi) <= frag_cnt_est)
  6471. return NETDEV_TX_BUSY;
  6472. netif_tx_wake_queue(txq);
  6473. }
  6474. segs = skb_gso_segment(skb, tp->dev->features &
  6475. ~(NETIF_F_TSO | NETIF_F_TSO6));
  6476. if (IS_ERR(segs) || !segs)
  6477. goto tg3_tso_bug_end;
  6478. do {
  6479. nskb = segs;
  6480. segs = segs->next;
  6481. nskb->next = NULL;
  6482. tg3_start_xmit(nskb, tp->dev);
  6483. } while (segs);
  6484. tg3_tso_bug_end:
  6485. dev_consume_skb_any(skb);
  6486. return NETDEV_TX_OK;
  6487. }
  6488. /* hard_start_xmit for all devices */
  6489. static netdev_tx_t tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
  6490. {
  6491. struct tg3 *tp = netdev_priv(dev);
  6492. u32 len, entry, base_flags, mss, vlan = 0;
  6493. u32 budget;
  6494. int i = -1, would_hit_hwbug;
  6495. dma_addr_t mapping;
  6496. struct tg3_napi *tnapi;
  6497. struct netdev_queue *txq;
  6498. unsigned int last;
  6499. struct iphdr *iph = NULL;
  6500. struct tcphdr *tcph = NULL;
  6501. __sum16 tcp_csum = 0, ip_csum = 0;
  6502. __be16 ip_tot_len = 0;
  6503. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  6504. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  6505. if (tg3_flag(tp, ENABLE_TSS))
  6506. tnapi++;
  6507. budget = tg3_tx_avail(tnapi);
  6508. /* We are running in BH disabled context with netif_tx_lock
  6509. * and TX reclaim runs via tp->napi.poll inside of a software
  6510. * interrupt. Furthermore, IRQ processing runs lockless so we have
  6511. * no IRQ context deadlocks to worry about either. Rejoice!
  6512. */
  6513. if (unlikely(budget <= (skb_shinfo(skb)->nr_frags + 1))) {
  6514. if (!netif_tx_queue_stopped(txq)) {
  6515. netif_tx_stop_queue(txq);
  6516. /* This is a hard error, log it. */
  6517. netdev_err(dev,
  6518. "BUG! Tx Ring full when queue awake!\n");
  6519. }
  6520. return NETDEV_TX_BUSY;
  6521. }
  6522. entry = tnapi->tx_prod;
  6523. base_flags = 0;
  6524. mss = skb_shinfo(skb)->gso_size;
  6525. if (mss) {
  6526. u32 tcp_opt_len, hdr_len;
  6527. if (skb_cow_head(skb, 0))
  6528. goto drop;
  6529. iph = ip_hdr(skb);
  6530. tcp_opt_len = tcp_optlen(skb);
  6531. hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb) - ETH_HLEN;
  6532. /* HW/FW can not correctly segment packets that have been
  6533. * vlan encapsulated.
  6534. */
  6535. if (skb->protocol == htons(ETH_P_8021Q) ||
  6536. skb->protocol == htons(ETH_P_8021AD)) {
  6537. if (tg3_tso_bug_gso_check(tnapi, skb))
  6538. return tg3_tso_bug(tp, tnapi, txq, skb);
  6539. goto drop;
  6540. }
  6541. if (!skb_is_gso_v6(skb)) {
  6542. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  6543. tg3_flag(tp, TSO_BUG)) {
  6544. if (tg3_tso_bug_gso_check(tnapi, skb))
  6545. return tg3_tso_bug(tp, tnapi, txq, skb);
  6546. goto drop;
  6547. }
  6548. ip_csum = iph->check;
  6549. ip_tot_len = iph->tot_len;
  6550. iph->check = 0;
  6551. iph->tot_len = htons(mss + hdr_len);
  6552. }
  6553. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  6554. TXD_FLAG_CPU_POST_DMA);
  6555. tcph = tcp_hdr(skb);
  6556. tcp_csum = tcph->check;
  6557. if (tg3_flag(tp, HW_TSO_1) ||
  6558. tg3_flag(tp, HW_TSO_2) ||
  6559. tg3_flag(tp, HW_TSO_3)) {
  6560. tcph->check = 0;
  6561. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  6562. } else {
  6563. tcph->check = ~csum_tcpudp_magic(iph->saddr, iph->daddr,
  6564. 0, IPPROTO_TCP, 0);
  6565. }
  6566. if (tg3_flag(tp, HW_TSO_3)) {
  6567. mss |= (hdr_len & 0xc) << 12;
  6568. if (hdr_len & 0x10)
  6569. base_flags |= 0x00000010;
  6570. base_flags |= (hdr_len & 0x3e0) << 5;
  6571. } else if (tg3_flag(tp, HW_TSO_2))
  6572. mss |= hdr_len << 9;
  6573. else if (tg3_flag(tp, HW_TSO_1) ||
  6574. tg3_asic_rev(tp) == ASIC_REV_5705) {
  6575. if (tcp_opt_len || iph->ihl > 5) {
  6576. int tsflags;
  6577. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  6578. mss |= (tsflags << 11);
  6579. }
  6580. } else {
  6581. if (tcp_opt_len || iph->ihl > 5) {
  6582. int tsflags;
  6583. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  6584. base_flags |= tsflags << 12;
  6585. }
  6586. }
  6587. } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
  6588. /* HW/FW can not correctly checksum packets that have been
  6589. * vlan encapsulated.
  6590. */
  6591. if (skb->protocol == htons(ETH_P_8021Q) ||
  6592. skb->protocol == htons(ETH_P_8021AD)) {
  6593. if (skb_checksum_help(skb))
  6594. goto drop;
  6595. } else {
  6596. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  6597. }
  6598. }
  6599. if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
  6600. !mss && skb->len > VLAN_ETH_FRAME_LEN)
  6601. base_flags |= TXD_FLAG_JMB_PKT;
  6602. if (skb_vlan_tag_present(skb)) {
  6603. base_flags |= TXD_FLAG_VLAN;
  6604. vlan = skb_vlan_tag_get(skb);
  6605. }
  6606. if ((unlikely(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)) &&
  6607. tg3_flag(tp, TX_TSTAMP_EN)) {
  6608. skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
  6609. base_flags |= TXD_FLAG_HWTSTAMP;
  6610. }
  6611. len = skb_headlen(skb);
  6612. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  6613. if (pci_dma_mapping_error(tp->pdev, mapping))
  6614. goto drop;
  6615. tnapi->tx_buffers[entry].skb = skb;
  6616. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  6617. would_hit_hwbug = 0;
  6618. if (tg3_flag(tp, 5701_DMA_BUG))
  6619. would_hit_hwbug = 1;
  6620. if (tg3_tx_frag_set(tnapi, &entry, &budget, mapping, len, base_flags |
  6621. ((skb_shinfo(skb)->nr_frags == 0) ? TXD_FLAG_END : 0),
  6622. mss, vlan)) {
  6623. would_hit_hwbug = 1;
  6624. } else if (skb_shinfo(skb)->nr_frags > 0) {
  6625. u32 tmp_mss = mss;
  6626. if (!tg3_flag(tp, HW_TSO_1) &&
  6627. !tg3_flag(tp, HW_TSO_2) &&
  6628. !tg3_flag(tp, HW_TSO_3))
  6629. tmp_mss = 0;
  6630. /* Now loop through additional data
  6631. * fragments, and queue them.
  6632. */
  6633. last = skb_shinfo(skb)->nr_frags - 1;
  6634. for (i = 0; i <= last; i++) {
  6635. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  6636. len = skb_frag_size(frag);
  6637. mapping = skb_frag_dma_map(&tp->pdev->dev, frag, 0,
  6638. len, DMA_TO_DEVICE);
  6639. tnapi->tx_buffers[entry].skb = NULL;
  6640. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  6641. mapping);
  6642. if (dma_mapping_error(&tp->pdev->dev, mapping))
  6643. goto dma_error;
  6644. if (!budget ||
  6645. tg3_tx_frag_set(tnapi, &entry, &budget, mapping,
  6646. len, base_flags |
  6647. ((i == last) ? TXD_FLAG_END : 0),
  6648. tmp_mss, vlan)) {
  6649. would_hit_hwbug = 1;
  6650. break;
  6651. }
  6652. }
  6653. }
  6654. if (would_hit_hwbug) {
  6655. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, i);
  6656. if (mss && tg3_tso_bug_gso_check(tnapi, skb)) {
  6657. /* If it's a TSO packet, do GSO instead of
  6658. * allocating and copying to a large linear SKB
  6659. */
  6660. if (ip_tot_len) {
  6661. iph->check = ip_csum;
  6662. iph->tot_len = ip_tot_len;
  6663. }
  6664. tcph->check = tcp_csum;
  6665. return tg3_tso_bug(tp, tnapi, txq, skb);
  6666. }
  6667. /* If the workaround fails due to memory/mapping
  6668. * failure, silently drop this packet.
  6669. */
  6670. entry = tnapi->tx_prod;
  6671. budget = tg3_tx_avail(tnapi);
  6672. if (tigon3_dma_hwbug_workaround(tnapi, &skb, &entry, &budget,
  6673. base_flags, mss, vlan))
  6674. goto drop_nofree;
  6675. }
  6676. skb_tx_timestamp(skb);
  6677. netdev_tx_sent_queue(txq, skb->len);
  6678. /* Sync BD data before updating mailbox */
  6679. wmb();
  6680. tnapi->tx_prod = entry;
  6681. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  6682. netif_tx_stop_queue(txq);
  6683. /* netif_tx_stop_queue() must be done before checking
  6684. * checking tx index in tg3_tx_avail() below, because in
  6685. * tg3_tx(), we update tx index before checking for
  6686. * netif_tx_queue_stopped().
  6687. */
  6688. smp_mb();
  6689. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  6690. netif_tx_wake_queue(txq);
  6691. }
  6692. if (!skb->xmit_more || netif_xmit_stopped(txq)) {
  6693. /* Packets are ready, update Tx producer idx on card. */
  6694. tw32_tx_mbox(tnapi->prodmbox, entry);
  6695. mmiowb();
  6696. }
  6697. return NETDEV_TX_OK;
  6698. dma_error:
  6699. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, --i);
  6700. tnapi->tx_buffers[tnapi->tx_prod].skb = NULL;
  6701. drop:
  6702. dev_kfree_skb_any(skb);
  6703. drop_nofree:
  6704. tp->tx_dropped++;
  6705. return NETDEV_TX_OK;
  6706. }
  6707. static void tg3_mac_loopback(struct tg3 *tp, bool enable)
  6708. {
  6709. if (enable) {
  6710. tp->mac_mode &= ~(MAC_MODE_HALF_DUPLEX |
  6711. MAC_MODE_PORT_MODE_MASK);
  6712. tp->mac_mode |= MAC_MODE_PORT_INT_LPBACK;
  6713. if (!tg3_flag(tp, 5705_PLUS))
  6714. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  6715. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  6716. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  6717. else
  6718. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  6719. } else {
  6720. tp->mac_mode &= ~MAC_MODE_PORT_INT_LPBACK;
  6721. if (tg3_flag(tp, 5705_PLUS) ||
  6722. (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) ||
  6723. tg3_asic_rev(tp) == ASIC_REV_5700)
  6724. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  6725. }
  6726. tw32(MAC_MODE, tp->mac_mode);
  6727. udelay(40);
  6728. }
  6729. static int tg3_phy_lpbk_set(struct tg3 *tp, u32 speed, bool extlpbk)
  6730. {
  6731. u32 val, bmcr, mac_mode, ptest = 0;
  6732. tg3_phy_toggle_apd(tp, false);
  6733. tg3_phy_toggle_automdix(tp, false);
  6734. if (extlpbk && tg3_phy_set_extloopbk(tp))
  6735. return -EIO;
  6736. bmcr = BMCR_FULLDPLX;
  6737. switch (speed) {
  6738. case SPEED_10:
  6739. break;
  6740. case SPEED_100:
  6741. bmcr |= BMCR_SPEED100;
  6742. break;
  6743. case SPEED_1000:
  6744. default:
  6745. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  6746. speed = SPEED_100;
  6747. bmcr |= BMCR_SPEED100;
  6748. } else {
  6749. speed = SPEED_1000;
  6750. bmcr |= BMCR_SPEED1000;
  6751. }
  6752. }
  6753. if (extlpbk) {
  6754. if (!(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  6755. tg3_readphy(tp, MII_CTRL1000, &val);
  6756. val |= CTL1000_AS_MASTER |
  6757. CTL1000_ENABLE_MASTER;
  6758. tg3_writephy(tp, MII_CTRL1000, val);
  6759. } else {
  6760. ptest = MII_TG3_FET_PTEST_TRIM_SEL |
  6761. MII_TG3_FET_PTEST_TRIM_2;
  6762. tg3_writephy(tp, MII_TG3_FET_PTEST, ptest);
  6763. }
  6764. } else
  6765. bmcr |= BMCR_LOOPBACK;
  6766. tg3_writephy(tp, MII_BMCR, bmcr);
  6767. /* The write needs to be flushed for the FETs */
  6768. if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  6769. tg3_readphy(tp, MII_BMCR, &bmcr);
  6770. udelay(40);
  6771. if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  6772. tg3_asic_rev(tp) == ASIC_REV_5785) {
  6773. tg3_writephy(tp, MII_TG3_FET_PTEST, ptest |
  6774. MII_TG3_FET_PTEST_FRC_TX_LINK |
  6775. MII_TG3_FET_PTEST_FRC_TX_LOCK);
  6776. /* The write needs to be flushed for the AC131 */
  6777. tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
  6778. }
  6779. /* Reset to prevent losing 1st rx packet intermittently */
  6780. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  6781. tg3_flag(tp, 5780_CLASS)) {
  6782. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6783. udelay(10);
  6784. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6785. }
  6786. mac_mode = tp->mac_mode &
  6787. ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  6788. if (speed == SPEED_1000)
  6789. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  6790. else
  6791. mac_mode |= MAC_MODE_PORT_MODE_MII;
  6792. if (tg3_asic_rev(tp) == ASIC_REV_5700) {
  6793. u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
  6794. if (masked_phy_id == TG3_PHY_ID_BCM5401)
  6795. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  6796. else if (masked_phy_id == TG3_PHY_ID_BCM5411)
  6797. mac_mode |= MAC_MODE_LINK_POLARITY;
  6798. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  6799. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  6800. }
  6801. tw32(MAC_MODE, mac_mode);
  6802. udelay(40);
  6803. return 0;
  6804. }
  6805. static void tg3_set_loopback(struct net_device *dev, netdev_features_t features)
  6806. {
  6807. struct tg3 *tp = netdev_priv(dev);
  6808. if (features & NETIF_F_LOOPBACK) {
  6809. if (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK)
  6810. return;
  6811. spin_lock_bh(&tp->lock);
  6812. tg3_mac_loopback(tp, true);
  6813. netif_carrier_on(tp->dev);
  6814. spin_unlock_bh(&tp->lock);
  6815. netdev_info(dev, "Internal MAC loopback mode enabled.\n");
  6816. } else {
  6817. if (!(tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
  6818. return;
  6819. spin_lock_bh(&tp->lock);
  6820. tg3_mac_loopback(tp, false);
  6821. /* Force link status check */
  6822. tg3_setup_phy(tp, true);
  6823. spin_unlock_bh(&tp->lock);
  6824. netdev_info(dev, "Internal MAC loopback mode disabled.\n");
  6825. }
  6826. }
  6827. static netdev_features_t tg3_fix_features(struct net_device *dev,
  6828. netdev_features_t features)
  6829. {
  6830. struct tg3 *tp = netdev_priv(dev);
  6831. if (dev->mtu > ETH_DATA_LEN && tg3_flag(tp, 5780_CLASS))
  6832. features &= ~NETIF_F_ALL_TSO;
  6833. return features;
  6834. }
  6835. static int tg3_set_features(struct net_device *dev, netdev_features_t features)
  6836. {
  6837. netdev_features_t changed = dev->features ^ features;
  6838. if ((changed & NETIF_F_LOOPBACK) && netif_running(dev))
  6839. tg3_set_loopback(dev, features);
  6840. return 0;
  6841. }
  6842. static void tg3_rx_prodring_free(struct tg3 *tp,
  6843. struct tg3_rx_prodring_set *tpr)
  6844. {
  6845. int i;
  6846. if (tpr != &tp->napi[0].prodring) {
  6847. for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
  6848. i = (i + 1) & tp->rx_std_ring_mask)
  6849. tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
  6850. tp->rx_pkt_map_sz);
  6851. if (tg3_flag(tp, JUMBO_CAPABLE)) {
  6852. for (i = tpr->rx_jmb_cons_idx;
  6853. i != tpr->rx_jmb_prod_idx;
  6854. i = (i + 1) & tp->rx_jmb_ring_mask) {
  6855. tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
  6856. TG3_RX_JMB_MAP_SZ);
  6857. }
  6858. }
  6859. return;
  6860. }
  6861. for (i = 0; i <= tp->rx_std_ring_mask; i++)
  6862. tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
  6863. tp->rx_pkt_map_sz);
  6864. if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
  6865. for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
  6866. tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
  6867. TG3_RX_JMB_MAP_SZ);
  6868. }
  6869. }
  6870. /* Initialize rx rings for packet processing.
  6871. *
  6872. * The chip has been shut down and the driver detached from
  6873. * the networking, so no interrupts or new tx packets will
  6874. * end up in the driver. tp->{tx,}lock are held and thus
  6875. * we may not sleep.
  6876. */
  6877. static int tg3_rx_prodring_alloc(struct tg3 *tp,
  6878. struct tg3_rx_prodring_set *tpr)
  6879. {
  6880. u32 i, rx_pkt_dma_sz;
  6881. tpr->rx_std_cons_idx = 0;
  6882. tpr->rx_std_prod_idx = 0;
  6883. tpr->rx_jmb_cons_idx = 0;
  6884. tpr->rx_jmb_prod_idx = 0;
  6885. if (tpr != &tp->napi[0].prodring) {
  6886. memset(&tpr->rx_std_buffers[0], 0,
  6887. TG3_RX_STD_BUFF_RING_SIZE(tp));
  6888. if (tpr->rx_jmb_buffers)
  6889. memset(&tpr->rx_jmb_buffers[0], 0,
  6890. TG3_RX_JMB_BUFF_RING_SIZE(tp));
  6891. goto done;
  6892. }
  6893. /* Zero out all descriptors. */
  6894. memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
  6895. rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
  6896. if (tg3_flag(tp, 5780_CLASS) &&
  6897. tp->dev->mtu > ETH_DATA_LEN)
  6898. rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
  6899. tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
  6900. /* Initialize invariants of the rings, we only set this
  6901. * stuff once. This works because the card does not
  6902. * write into the rx buffer posting rings.
  6903. */
  6904. for (i = 0; i <= tp->rx_std_ring_mask; i++) {
  6905. struct tg3_rx_buffer_desc *rxd;
  6906. rxd = &tpr->rx_std[i];
  6907. rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
  6908. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  6909. rxd->opaque = (RXD_OPAQUE_RING_STD |
  6910. (i << RXD_OPAQUE_INDEX_SHIFT));
  6911. }
  6912. /* Now allocate fresh SKBs for each rx ring. */
  6913. for (i = 0; i < tp->rx_pending; i++) {
  6914. unsigned int frag_size;
  6915. if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_STD, i,
  6916. &frag_size) < 0) {
  6917. netdev_warn(tp->dev,
  6918. "Using a smaller RX standard ring. Only "
  6919. "%d out of %d buffers were allocated "
  6920. "successfully\n", i, tp->rx_pending);
  6921. if (i == 0)
  6922. goto initfail;
  6923. tp->rx_pending = i;
  6924. break;
  6925. }
  6926. }
  6927. if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
  6928. goto done;
  6929. memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
  6930. if (!tg3_flag(tp, JUMBO_RING_ENABLE))
  6931. goto done;
  6932. for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
  6933. struct tg3_rx_buffer_desc *rxd;
  6934. rxd = &tpr->rx_jmb[i].std;
  6935. rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
  6936. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  6937. RXD_FLAG_JUMBO;
  6938. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  6939. (i << RXD_OPAQUE_INDEX_SHIFT));
  6940. }
  6941. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  6942. unsigned int frag_size;
  6943. if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_JUMBO, i,
  6944. &frag_size) < 0) {
  6945. netdev_warn(tp->dev,
  6946. "Using a smaller RX jumbo ring. Only %d "
  6947. "out of %d buffers were allocated "
  6948. "successfully\n", i, tp->rx_jumbo_pending);
  6949. if (i == 0)
  6950. goto initfail;
  6951. tp->rx_jumbo_pending = i;
  6952. break;
  6953. }
  6954. }
  6955. done:
  6956. return 0;
  6957. initfail:
  6958. tg3_rx_prodring_free(tp, tpr);
  6959. return -ENOMEM;
  6960. }
  6961. static void tg3_rx_prodring_fini(struct tg3 *tp,
  6962. struct tg3_rx_prodring_set *tpr)
  6963. {
  6964. kfree(tpr->rx_std_buffers);
  6965. tpr->rx_std_buffers = NULL;
  6966. kfree(tpr->rx_jmb_buffers);
  6967. tpr->rx_jmb_buffers = NULL;
  6968. if (tpr->rx_std) {
  6969. dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
  6970. tpr->rx_std, tpr->rx_std_mapping);
  6971. tpr->rx_std = NULL;
  6972. }
  6973. if (tpr->rx_jmb) {
  6974. dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
  6975. tpr->rx_jmb, tpr->rx_jmb_mapping);
  6976. tpr->rx_jmb = NULL;
  6977. }
  6978. }
  6979. static int tg3_rx_prodring_init(struct tg3 *tp,
  6980. struct tg3_rx_prodring_set *tpr)
  6981. {
  6982. tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
  6983. GFP_KERNEL);
  6984. if (!tpr->rx_std_buffers)
  6985. return -ENOMEM;
  6986. tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
  6987. TG3_RX_STD_RING_BYTES(tp),
  6988. &tpr->rx_std_mapping,
  6989. GFP_KERNEL);
  6990. if (!tpr->rx_std)
  6991. goto err_out;
  6992. if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
  6993. tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
  6994. GFP_KERNEL);
  6995. if (!tpr->rx_jmb_buffers)
  6996. goto err_out;
  6997. tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
  6998. TG3_RX_JMB_RING_BYTES(tp),
  6999. &tpr->rx_jmb_mapping,
  7000. GFP_KERNEL);
  7001. if (!tpr->rx_jmb)
  7002. goto err_out;
  7003. }
  7004. return 0;
  7005. err_out:
  7006. tg3_rx_prodring_fini(tp, tpr);
  7007. return -ENOMEM;
  7008. }
  7009. /* Free up pending packets in all rx/tx rings.
  7010. *
  7011. * The chip has been shut down and the driver detached from
  7012. * the networking, so no interrupts or new tx packets will
  7013. * end up in the driver. tp->{tx,}lock is not held and we are not
  7014. * in an interrupt context and thus may sleep.
  7015. */
  7016. static void tg3_free_rings(struct tg3 *tp)
  7017. {
  7018. int i, j;
  7019. for (j = 0; j < tp->irq_cnt; j++) {
  7020. struct tg3_napi *tnapi = &tp->napi[j];
  7021. tg3_rx_prodring_free(tp, &tnapi->prodring);
  7022. if (!tnapi->tx_buffers)
  7023. continue;
  7024. for (i = 0; i < TG3_TX_RING_SIZE; i++) {
  7025. struct sk_buff *skb = tnapi->tx_buffers[i].skb;
  7026. if (!skb)
  7027. continue;
  7028. tg3_tx_skb_unmap(tnapi, i,
  7029. skb_shinfo(skb)->nr_frags - 1);
  7030. dev_consume_skb_any(skb);
  7031. }
  7032. netdev_tx_reset_queue(netdev_get_tx_queue(tp->dev, j));
  7033. }
  7034. }
  7035. /* Initialize tx/rx rings for packet processing.
  7036. *
  7037. * The chip has been shut down and the driver detached from
  7038. * the networking, so no interrupts or new tx packets will
  7039. * end up in the driver. tp->{tx,}lock are held and thus
  7040. * we may not sleep.
  7041. */
  7042. static int tg3_init_rings(struct tg3 *tp)
  7043. {
  7044. int i;
  7045. /* Free up all the SKBs. */
  7046. tg3_free_rings(tp);
  7047. for (i = 0; i < tp->irq_cnt; i++) {
  7048. struct tg3_napi *tnapi = &tp->napi[i];
  7049. tnapi->last_tag = 0;
  7050. tnapi->last_irq_tag = 0;
  7051. tnapi->hw_status->status = 0;
  7052. tnapi->hw_status->status_tag = 0;
  7053. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  7054. tnapi->tx_prod = 0;
  7055. tnapi->tx_cons = 0;
  7056. if (tnapi->tx_ring)
  7057. memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
  7058. tnapi->rx_rcb_ptr = 0;
  7059. if (tnapi->rx_rcb)
  7060. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  7061. if (tnapi->prodring.rx_std &&
  7062. tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
  7063. tg3_free_rings(tp);
  7064. return -ENOMEM;
  7065. }
  7066. }
  7067. return 0;
  7068. }
  7069. static void tg3_mem_tx_release(struct tg3 *tp)
  7070. {
  7071. int i;
  7072. for (i = 0; i < tp->irq_max; i++) {
  7073. struct tg3_napi *tnapi = &tp->napi[i];
  7074. if (tnapi->tx_ring) {
  7075. dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
  7076. tnapi->tx_ring, tnapi->tx_desc_mapping);
  7077. tnapi->tx_ring = NULL;
  7078. }
  7079. kfree(tnapi->tx_buffers);
  7080. tnapi->tx_buffers = NULL;
  7081. }
  7082. }
  7083. static int tg3_mem_tx_acquire(struct tg3 *tp)
  7084. {
  7085. int i;
  7086. struct tg3_napi *tnapi = &tp->napi[0];
  7087. /* If multivector TSS is enabled, vector 0 does not handle
  7088. * tx interrupts. Don't allocate any resources for it.
  7089. */
  7090. if (tg3_flag(tp, ENABLE_TSS))
  7091. tnapi++;
  7092. for (i = 0; i < tp->txq_cnt; i++, tnapi++) {
  7093. tnapi->tx_buffers = kzalloc(sizeof(struct tg3_tx_ring_info) *
  7094. TG3_TX_RING_SIZE, GFP_KERNEL);
  7095. if (!tnapi->tx_buffers)
  7096. goto err_out;
  7097. tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
  7098. TG3_TX_RING_BYTES,
  7099. &tnapi->tx_desc_mapping,
  7100. GFP_KERNEL);
  7101. if (!tnapi->tx_ring)
  7102. goto err_out;
  7103. }
  7104. return 0;
  7105. err_out:
  7106. tg3_mem_tx_release(tp);
  7107. return -ENOMEM;
  7108. }
  7109. static void tg3_mem_rx_release(struct tg3 *tp)
  7110. {
  7111. int i;
  7112. for (i = 0; i < tp->irq_max; i++) {
  7113. struct tg3_napi *tnapi = &tp->napi[i];
  7114. tg3_rx_prodring_fini(tp, &tnapi->prodring);
  7115. if (!tnapi->rx_rcb)
  7116. continue;
  7117. dma_free_coherent(&tp->pdev->dev,
  7118. TG3_RX_RCB_RING_BYTES(tp),
  7119. tnapi->rx_rcb,
  7120. tnapi->rx_rcb_mapping);
  7121. tnapi->rx_rcb = NULL;
  7122. }
  7123. }
  7124. static int tg3_mem_rx_acquire(struct tg3 *tp)
  7125. {
  7126. unsigned int i, limit;
  7127. limit = tp->rxq_cnt;
  7128. /* If RSS is enabled, we need a (dummy) producer ring
  7129. * set on vector zero. This is the true hw prodring.
  7130. */
  7131. if (tg3_flag(tp, ENABLE_RSS))
  7132. limit++;
  7133. for (i = 0; i < limit; i++) {
  7134. struct tg3_napi *tnapi = &tp->napi[i];
  7135. if (tg3_rx_prodring_init(tp, &tnapi->prodring))
  7136. goto err_out;
  7137. /* If multivector RSS is enabled, vector 0
  7138. * does not handle rx or tx interrupts.
  7139. * Don't allocate any resources for it.
  7140. */
  7141. if (!i && tg3_flag(tp, ENABLE_RSS))
  7142. continue;
  7143. tnapi->rx_rcb = dma_zalloc_coherent(&tp->pdev->dev,
  7144. TG3_RX_RCB_RING_BYTES(tp),
  7145. &tnapi->rx_rcb_mapping,
  7146. GFP_KERNEL);
  7147. if (!tnapi->rx_rcb)
  7148. goto err_out;
  7149. }
  7150. return 0;
  7151. err_out:
  7152. tg3_mem_rx_release(tp);
  7153. return -ENOMEM;
  7154. }
  7155. /*
  7156. * Must not be invoked with interrupt sources disabled and
  7157. * the hardware shutdown down.
  7158. */
  7159. static void tg3_free_consistent(struct tg3 *tp)
  7160. {
  7161. int i;
  7162. for (i = 0; i < tp->irq_cnt; i++) {
  7163. struct tg3_napi *tnapi = &tp->napi[i];
  7164. if (tnapi->hw_status) {
  7165. dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
  7166. tnapi->hw_status,
  7167. tnapi->status_mapping);
  7168. tnapi->hw_status = NULL;
  7169. }
  7170. }
  7171. tg3_mem_rx_release(tp);
  7172. tg3_mem_tx_release(tp);
  7173. /* Protect tg3_get_stats64() from reading freed tp->hw_stats. */
  7174. tg3_full_lock(tp, 0);
  7175. if (tp->hw_stats) {
  7176. dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
  7177. tp->hw_stats, tp->stats_mapping);
  7178. tp->hw_stats = NULL;
  7179. }
  7180. tg3_full_unlock(tp);
  7181. }
  7182. /*
  7183. * Must not be invoked with interrupt sources disabled and
  7184. * the hardware shutdown down. Can sleep.
  7185. */
  7186. static int tg3_alloc_consistent(struct tg3 *tp)
  7187. {
  7188. int i;
  7189. tp->hw_stats = dma_zalloc_coherent(&tp->pdev->dev,
  7190. sizeof(struct tg3_hw_stats),
  7191. &tp->stats_mapping, GFP_KERNEL);
  7192. if (!tp->hw_stats)
  7193. goto err_out;
  7194. for (i = 0; i < tp->irq_cnt; i++) {
  7195. struct tg3_napi *tnapi = &tp->napi[i];
  7196. struct tg3_hw_status *sblk;
  7197. tnapi->hw_status = dma_zalloc_coherent(&tp->pdev->dev,
  7198. TG3_HW_STATUS_SIZE,
  7199. &tnapi->status_mapping,
  7200. GFP_KERNEL);
  7201. if (!tnapi->hw_status)
  7202. goto err_out;
  7203. sblk = tnapi->hw_status;
  7204. if (tg3_flag(tp, ENABLE_RSS)) {
  7205. u16 *prodptr = NULL;
  7206. /*
  7207. * When RSS is enabled, the status block format changes
  7208. * slightly. The "rx_jumbo_consumer", "reserved",
  7209. * and "rx_mini_consumer" members get mapped to the
  7210. * other three rx return ring producer indexes.
  7211. */
  7212. switch (i) {
  7213. case 1:
  7214. prodptr = &sblk->idx[0].rx_producer;
  7215. break;
  7216. case 2:
  7217. prodptr = &sblk->rx_jumbo_consumer;
  7218. break;
  7219. case 3:
  7220. prodptr = &sblk->reserved;
  7221. break;
  7222. case 4:
  7223. prodptr = &sblk->rx_mini_consumer;
  7224. break;
  7225. }
  7226. tnapi->rx_rcb_prod_idx = prodptr;
  7227. } else {
  7228. tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
  7229. }
  7230. }
  7231. if (tg3_mem_tx_acquire(tp) || tg3_mem_rx_acquire(tp))
  7232. goto err_out;
  7233. return 0;
  7234. err_out:
  7235. tg3_free_consistent(tp);
  7236. return -ENOMEM;
  7237. }
  7238. #define MAX_WAIT_CNT 1000
  7239. /* To stop a block, clear the enable bit and poll till it
  7240. * clears. tp->lock is held.
  7241. */
  7242. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, bool silent)
  7243. {
  7244. unsigned int i;
  7245. u32 val;
  7246. if (tg3_flag(tp, 5705_PLUS)) {
  7247. switch (ofs) {
  7248. case RCVLSC_MODE:
  7249. case DMAC_MODE:
  7250. case MBFREE_MODE:
  7251. case BUFMGR_MODE:
  7252. case MEMARB_MODE:
  7253. /* We can't enable/disable these bits of the
  7254. * 5705/5750, just say success.
  7255. */
  7256. return 0;
  7257. default:
  7258. break;
  7259. }
  7260. }
  7261. val = tr32(ofs);
  7262. val &= ~enable_bit;
  7263. tw32_f(ofs, val);
  7264. for (i = 0; i < MAX_WAIT_CNT; i++) {
  7265. if (pci_channel_offline(tp->pdev)) {
  7266. dev_err(&tp->pdev->dev,
  7267. "tg3_stop_block device offline, "
  7268. "ofs=%lx enable_bit=%x\n",
  7269. ofs, enable_bit);
  7270. return -ENODEV;
  7271. }
  7272. udelay(100);
  7273. val = tr32(ofs);
  7274. if ((val & enable_bit) == 0)
  7275. break;
  7276. }
  7277. if (i == MAX_WAIT_CNT && !silent) {
  7278. dev_err(&tp->pdev->dev,
  7279. "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
  7280. ofs, enable_bit);
  7281. return -ENODEV;
  7282. }
  7283. return 0;
  7284. }
  7285. /* tp->lock is held. */
  7286. static int tg3_abort_hw(struct tg3 *tp, bool silent)
  7287. {
  7288. int i, err;
  7289. tg3_disable_ints(tp);
  7290. if (pci_channel_offline(tp->pdev)) {
  7291. tp->rx_mode &= ~(RX_MODE_ENABLE | TX_MODE_ENABLE);
  7292. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  7293. err = -ENODEV;
  7294. goto err_no_dev;
  7295. }
  7296. tp->rx_mode &= ~RX_MODE_ENABLE;
  7297. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7298. udelay(10);
  7299. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  7300. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  7301. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  7302. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  7303. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  7304. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  7305. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  7306. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  7307. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  7308. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  7309. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  7310. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  7311. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  7312. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  7313. tw32_f(MAC_MODE, tp->mac_mode);
  7314. udelay(40);
  7315. tp->tx_mode &= ~TX_MODE_ENABLE;
  7316. tw32_f(MAC_TX_MODE, tp->tx_mode);
  7317. for (i = 0; i < MAX_WAIT_CNT; i++) {
  7318. udelay(100);
  7319. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  7320. break;
  7321. }
  7322. if (i >= MAX_WAIT_CNT) {
  7323. dev_err(&tp->pdev->dev,
  7324. "%s timed out, TX_MODE_ENABLE will not clear "
  7325. "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
  7326. err |= -ENODEV;
  7327. }
  7328. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  7329. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  7330. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  7331. tw32(FTQ_RESET, 0xffffffff);
  7332. tw32(FTQ_RESET, 0x00000000);
  7333. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  7334. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  7335. err_no_dev:
  7336. for (i = 0; i < tp->irq_cnt; i++) {
  7337. struct tg3_napi *tnapi = &tp->napi[i];
  7338. if (tnapi->hw_status)
  7339. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  7340. }
  7341. return err;
  7342. }
  7343. /* Save PCI command register before chip reset */
  7344. static void tg3_save_pci_state(struct tg3 *tp)
  7345. {
  7346. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  7347. }
  7348. /* Restore PCI state after chip reset */
  7349. static void tg3_restore_pci_state(struct tg3 *tp)
  7350. {
  7351. u32 val;
  7352. /* Re-enable indirect register accesses. */
  7353. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  7354. tp->misc_host_ctrl);
  7355. /* Set MAX PCI retry to zero. */
  7356. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  7357. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0 &&
  7358. tg3_flag(tp, PCIX_MODE))
  7359. val |= PCISTATE_RETRY_SAME_DMA;
  7360. /* Allow reads and writes to the APE register and memory space. */
  7361. if (tg3_flag(tp, ENABLE_APE))
  7362. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  7363. PCISTATE_ALLOW_APE_SHMEM_WR |
  7364. PCISTATE_ALLOW_APE_PSPACE_WR;
  7365. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  7366. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  7367. if (!tg3_flag(tp, PCI_EXPRESS)) {
  7368. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  7369. tp->pci_cacheline_sz);
  7370. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  7371. tp->pci_lat_timer);
  7372. }
  7373. /* Make sure PCI-X relaxed ordering bit is clear. */
  7374. if (tg3_flag(tp, PCIX_MODE)) {
  7375. u16 pcix_cmd;
  7376. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  7377. &pcix_cmd);
  7378. pcix_cmd &= ~PCI_X_CMD_ERO;
  7379. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  7380. pcix_cmd);
  7381. }
  7382. if (tg3_flag(tp, 5780_CLASS)) {
  7383. /* Chip reset on 5780 will reset MSI enable bit,
  7384. * so need to restore it.
  7385. */
  7386. if (tg3_flag(tp, USING_MSI)) {
  7387. u16 ctrl;
  7388. pci_read_config_word(tp->pdev,
  7389. tp->msi_cap + PCI_MSI_FLAGS,
  7390. &ctrl);
  7391. pci_write_config_word(tp->pdev,
  7392. tp->msi_cap + PCI_MSI_FLAGS,
  7393. ctrl | PCI_MSI_FLAGS_ENABLE);
  7394. val = tr32(MSGINT_MODE);
  7395. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  7396. }
  7397. }
  7398. }
  7399. static void tg3_override_clk(struct tg3 *tp)
  7400. {
  7401. u32 val;
  7402. switch (tg3_asic_rev(tp)) {
  7403. case ASIC_REV_5717:
  7404. val = tr32(TG3_CPMU_CLCK_ORIDE_ENABLE);
  7405. tw32(TG3_CPMU_CLCK_ORIDE_ENABLE, val |
  7406. TG3_CPMU_MAC_ORIDE_ENABLE);
  7407. break;
  7408. case ASIC_REV_5719:
  7409. case ASIC_REV_5720:
  7410. tw32(TG3_CPMU_CLCK_ORIDE, CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
  7411. break;
  7412. default:
  7413. return;
  7414. }
  7415. }
  7416. static void tg3_restore_clk(struct tg3 *tp)
  7417. {
  7418. u32 val;
  7419. switch (tg3_asic_rev(tp)) {
  7420. case ASIC_REV_5717:
  7421. val = tr32(TG3_CPMU_CLCK_ORIDE_ENABLE);
  7422. tw32(TG3_CPMU_CLCK_ORIDE_ENABLE,
  7423. val & ~TG3_CPMU_MAC_ORIDE_ENABLE);
  7424. break;
  7425. case ASIC_REV_5719:
  7426. case ASIC_REV_5720:
  7427. val = tr32(TG3_CPMU_CLCK_ORIDE);
  7428. tw32(TG3_CPMU_CLCK_ORIDE, val & ~CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
  7429. break;
  7430. default:
  7431. return;
  7432. }
  7433. }
  7434. /* tp->lock is held. */
  7435. static int tg3_chip_reset(struct tg3 *tp)
  7436. __releases(tp->lock)
  7437. __acquires(tp->lock)
  7438. {
  7439. u32 val;
  7440. void (*write_op)(struct tg3 *, u32, u32);
  7441. int i, err;
  7442. if (!pci_device_is_present(tp->pdev))
  7443. return -ENODEV;
  7444. tg3_nvram_lock(tp);
  7445. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  7446. /* No matching tg3_nvram_unlock() after this because
  7447. * chip reset below will undo the nvram lock.
  7448. */
  7449. tp->nvram_lock_cnt = 0;
  7450. /* GRC_MISC_CFG core clock reset will clear the memory
  7451. * enable bit in PCI register 4 and the MSI enable bit
  7452. * on some chips, so we save relevant registers here.
  7453. */
  7454. tg3_save_pci_state(tp);
  7455. if (tg3_asic_rev(tp) == ASIC_REV_5752 ||
  7456. tg3_flag(tp, 5755_PLUS))
  7457. tw32(GRC_FASTBOOT_PC, 0);
  7458. /*
  7459. * We must avoid the readl() that normally takes place.
  7460. * It locks machines, causes machine checks, and other
  7461. * fun things. So, temporarily disable the 5701
  7462. * hardware workaround, while we do the reset.
  7463. */
  7464. write_op = tp->write32;
  7465. if (write_op == tg3_write_flush_reg32)
  7466. tp->write32 = tg3_write32;
  7467. /* Prevent the irq handler from reading or writing PCI registers
  7468. * during chip reset when the memory enable bit in the PCI command
  7469. * register may be cleared. The chip does not generate interrupt
  7470. * at this time, but the irq handler may still be called due to irq
  7471. * sharing or irqpoll.
  7472. */
  7473. tg3_flag_set(tp, CHIP_RESETTING);
  7474. for (i = 0; i < tp->irq_cnt; i++) {
  7475. struct tg3_napi *tnapi = &tp->napi[i];
  7476. if (tnapi->hw_status) {
  7477. tnapi->hw_status->status = 0;
  7478. tnapi->hw_status->status_tag = 0;
  7479. }
  7480. tnapi->last_tag = 0;
  7481. tnapi->last_irq_tag = 0;
  7482. }
  7483. smp_mb();
  7484. tg3_full_unlock(tp);
  7485. for (i = 0; i < tp->irq_cnt; i++)
  7486. synchronize_irq(tp->napi[i].irq_vec);
  7487. tg3_full_lock(tp, 0);
  7488. if (tg3_asic_rev(tp) == ASIC_REV_57780) {
  7489. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  7490. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  7491. }
  7492. /* do the reset */
  7493. val = GRC_MISC_CFG_CORECLK_RESET;
  7494. if (tg3_flag(tp, PCI_EXPRESS)) {
  7495. /* Force PCIe 1.0a mode */
  7496. if (tg3_asic_rev(tp) != ASIC_REV_5785 &&
  7497. !tg3_flag(tp, 57765_PLUS) &&
  7498. tr32(TG3_PCIE_PHY_TSTCTL) ==
  7499. (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
  7500. tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
  7501. if (tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0) {
  7502. tw32(GRC_MISC_CFG, (1 << 29));
  7503. val |= (1 << 29);
  7504. }
  7505. }
  7506. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  7507. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  7508. tw32(GRC_VCPU_EXT_CTRL,
  7509. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  7510. }
  7511. /* Set the clock to the highest frequency to avoid timeouts. With link
  7512. * aware mode, the clock speed could be slow and bootcode does not
  7513. * complete within the expected time. Override the clock to allow the
  7514. * bootcode to finish sooner and then restore it.
  7515. */
  7516. tg3_override_clk(tp);
  7517. /* Manage gphy power for all CPMU absent PCIe devices. */
  7518. if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, CPMU_PRESENT))
  7519. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  7520. tw32(GRC_MISC_CFG, val);
  7521. /* restore 5701 hardware bug workaround write method */
  7522. tp->write32 = write_op;
  7523. /* Unfortunately, we have to delay before the PCI read back.
  7524. * Some 575X chips even will not respond to a PCI cfg access
  7525. * when the reset command is given to the chip.
  7526. *
  7527. * How do these hardware designers expect things to work
  7528. * properly if the PCI write is posted for a long period
  7529. * of time? It is always necessary to have some method by
  7530. * which a register read back can occur to push the write
  7531. * out which does the reset.
  7532. *
  7533. * For most tg3 variants the trick below was working.
  7534. * Ho hum...
  7535. */
  7536. udelay(120);
  7537. /* Flush PCI posted writes. The normal MMIO registers
  7538. * are inaccessible at this time so this is the only
  7539. * way to make this reliably (actually, this is no longer
  7540. * the case, see above). I tried to use indirect
  7541. * register read/write but this upset some 5701 variants.
  7542. */
  7543. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  7544. udelay(120);
  7545. if (tg3_flag(tp, PCI_EXPRESS) && pci_is_pcie(tp->pdev)) {
  7546. u16 val16;
  7547. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5750_A0) {
  7548. int j;
  7549. u32 cfg_val;
  7550. /* Wait for link training to complete. */
  7551. for (j = 0; j < 5000; j++)
  7552. udelay(100);
  7553. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  7554. pci_write_config_dword(tp->pdev, 0xc4,
  7555. cfg_val | (1 << 15));
  7556. }
  7557. /* Clear the "no snoop" and "relaxed ordering" bits. */
  7558. val16 = PCI_EXP_DEVCTL_RELAX_EN | PCI_EXP_DEVCTL_NOSNOOP_EN;
  7559. /*
  7560. * Older PCIe devices only support the 128 byte
  7561. * MPS setting. Enforce the restriction.
  7562. */
  7563. if (!tg3_flag(tp, CPMU_PRESENT))
  7564. val16 |= PCI_EXP_DEVCTL_PAYLOAD;
  7565. pcie_capability_clear_word(tp->pdev, PCI_EXP_DEVCTL, val16);
  7566. /* Clear error status */
  7567. pcie_capability_write_word(tp->pdev, PCI_EXP_DEVSTA,
  7568. PCI_EXP_DEVSTA_CED |
  7569. PCI_EXP_DEVSTA_NFED |
  7570. PCI_EXP_DEVSTA_FED |
  7571. PCI_EXP_DEVSTA_URD);
  7572. }
  7573. tg3_restore_pci_state(tp);
  7574. tg3_flag_clear(tp, CHIP_RESETTING);
  7575. tg3_flag_clear(tp, ERROR_PROCESSED);
  7576. val = 0;
  7577. if (tg3_flag(tp, 5780_CLASS))
  7578. val = tr32(MEMARB_MODE);
  7579. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  7580. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5750_A3) {
  7581. tg3_stop_fw(tp);
  7582. tw32(0x5000, 0x400);
  7583. }
  7584. if (tg3_flag(tp, IS_SSB_CORE)) {
  7585. /*
  7586. * BCM4785: In order to avoid repercussions from using
  7587. * potentially defective internal ROM, stop the Rx RISC CPU,
  7588. * which is not required.
  7589. */
  7590. tg3_stop_fw(tp);
  7591. tg3_halt_cpu(tp, RX_CPU_BASE);
  7592. }
  7593. err = tg3_poll_fw(tp);
  7594. if (err)
  7595. return err;
  7596. tw32(GRC_MODE, tp->grc_mode);
  7597. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A0) {
  7598. val = tr32(0xc4);
  7599. tw32(0xc4, val | (1 << 15));
  7600. }
  7601. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  7602. tg3_asic_rev(tp) == ASIC_REV_5705) {
  7603. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  7604. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A0)
  7605. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  7606. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  7607. }
  7608. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  7609. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  7610. val = tp->mac_mode;
  7611. } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  7612. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  7613. val = tp->mac_mode;
  7614. } else
  7615. val = 0;
  7616. tw32_f(MAC_MODE, val);
  7617. udelay(40);
  7618. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  7619. tg3_mdio_start(tp);
  7620. if (tg3_flag(tp, PCI_EXPRESS) &&
  7621. tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0 &&
  7622. tg3_asic_rev(tp) != ASIC_REV_5785 &&
  7623. !tg3_flag(tp, 57765_PLUS)) {
  7624. val = tr32(0x7c00);
  7625. tw32(0x7c00, val | (1 << 25));
  7626. }
  7627. tg3_restore_clk(tp);
  7628. /* Reprobe ASF enable state. */
  7629. tg3_flag_clear(tp, ENABLE_ASF);
  7630. tp->phy_flags &= ~(TG3_PHYFLG_1G_ON_VAUX_OK |
  7631. TG3_PHYFLG_KEEP_LINK_ON_PWRDN);
  7632. tg3_flag_clear(tp, ASF_NEW_HANDSHAKE);
  7633. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  7634. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  7635. u32 nic_cfg;
  7636. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  7637. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  7638. tg3_flag_set(tp, ENABLE_ASF);
  7639. tp->last_event_jiffies = jiffies;
  7640. if (tg3_flag(tp, 5750_PLUS))
  7641. tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
  7642. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &nic_cfg);
  7643. if (nic_cfg & NIC_SRAM_1G_ON_VAUX_OK)
  7644. tp->phy_flags |= TG3_PHYFLG_1G_ON_VAUX_OK;
  7645. if (nic_cfg & NIC_SRAM_LNK_FLAP_AVOID)
  7646. tp->phy_flags |= TG3_PHYFLG_KEEP_LINK_ON_PWRDN;
  7647. }
  7648. }
  7649. return 0;
  7650. }
  7651. static void tg3_get_nstats(struct tg3 *, struct rtnl_link_stats64 *);
  7652. static void tg3_get_estats(struct tg3 *, struct tg3_ethtool_stats *);
  7653. static void __tg3_set_rx_mode(struct net_device *);
  7654. /* tp->lock is held. */
  7655. static int tg3_halt(struct tg3 *tp, int kind, bool silent)
  7656. {
  7657. int err;
  7658. tg3_stop_fw(tp);
  7659. tg3_write_sig_pre_reset(tp, kind);
  7660. tg3_abort_hw(tp, silent);
  7661. err = tg3_chip_reset(tp);
  7662. __tg3_set_mac_addr(tp, false);
  7663. tg3_write_sig_legacy(tp, kind);
  7664. tg3_write_sig_post_reset(tp, kind);
  7665. if (tp->hw_stats) {
  7666. /* Save the stats across chip resets... */
  7667. tg3_get_nstats(tp, &tp->net_stats_prev);
  7668. tg3_get_estats(tp, &tp->estats_prev);
  7669. /* And make sure the next sample is new data */
  7670. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  7671. }
  7672. return err;
  7673. }
  7674. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  7675. {
  7676. struct tg3 *tp = netdev_priv(dev);
  7677. struct sockaddr *addr = p;
  7678. int err = 0;
  7679. bool skip_mac_1 = false;
  7680. if (!is_valid_ether_addr(addr->sa_data))
  7681. return -EADDRNOTAVAIL;
  7682. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  7683. if (!netif_running(dev))
  7684. return 0;
  7685. if (tg3_flag(tp, ENABLE_ASF)) {
  7686. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  7687. addr0_high = tr32(MAC_ADDR_0_HIGH);
  7688. addr0_low = tr32(MAC_ADDR_0_LOW);
  7689. addr1_high = tr32(MAC_ADDR_1_HIGH);
  7690. addr1_low = tr32(MAC_ADDR_1_LOW);
  7691. /* Skip MAC addr 1 if ASF is using it. */
  7692. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  7693. !(addr1_high == 0 && addr1_low == 0))
  7694. skip_mac_1 = true;
  7695. }
  7696. spin_lock_bh(&tp->lock);
  7697. __tg3_set_mac_addr(tp, skip_mac_1);
  7698. __tg3_set_rx_mode(dev);
  7699. spin_unlock_bh(&tp->lock);
  7700. return err;
  7701. }
  7702. /* tp->lock is held. */
  7703. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  7704. dma_addr_t mapping, u32 maxlen_flags,
  7705. u32 nic_addr)
  7706. {
  7707. tg3_write_mem(tp,
  7708. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  7709. ((u64) mapping >> 32));
  7710. tg3_write_mem(tp,
  7711. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  7712. ((u64) mapping & 0xffffffff));
  7713. tg3_write_mem(tp,
  7714. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  7715. maxlen_flags);
  7716. if (!tg3_flag(tp, 5705_PLUS))
  7717. tg3_write_mem(tp,
  7718. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  7719. nic_addr);
  7720. }
  7721. static void tg3_coal_tx_init(struct tg3 *tp, struct ethtool_coalesce *ec)
  7722. {
  7723. int i = 0;
  7724. if (!tg3_flag(tp, ENABLE_TSS)) {
  7725. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  7726. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  7727. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  7728. } else {
  7729. tw32(HOSTCC_TXCOL_TICKS, 0);
  7730. tw32(HOSTCC_TXMAX_FRAMES, 0);
  7731. tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
  7732. for (; i < tp->txq_cnt; i++) {
  7733. u32 reg;
  7734. reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
  7735. tw32(reg, ec->tx_coalesce_usecs);
  7736. reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
  7737. tw32(reg, ec->tx_max_coalesced_frames);
  7738. reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
  7739. tw32(reg, ec->tx_max_coalesced_frames_irq);
  7740. }
  7741. }
  7742. for (; i < tp->irq_max - 1; i++) {
  7743. tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
  7744. tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
  7745. tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  7746. }
  7747. }
  7748. static void tg3_coal_rx_init(struct tg3 *tp, struct ethtool_coalesce *ec)
  7749. {
  7750. int i = 0;
  7751. u32 limit = tp->rxq_cnt;
  7752. if (!tg3_flag(tp, ENABLE_RSS)) {
  7753. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  7754. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  7755. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  7756. limit--;
  7757. } else {
  7758. tw32(HOSTCC_RXCOL_TICKS, 0);
  7759. tw32(HOSTCC_RXMAX_FRAMES, 0);
  7760. tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
  7761. }
  7762. for (; i < limit; i++) {
  7763. u32 reg;
  7764. reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
  7765. tw32(reg, ec->rx_coalesce_usecs);
  7766. reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
  7767. tw32(reg, ec->rx_max_coalesced_frames);
  7768. reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
  7769. tw32(reg, ec->rx_max_coalesced_frames_irq);
  7770. }
  7771. for (; i < tp->irq_max - 1; i++) {
  7772. tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
  7773. tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
  7774. tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  7775. }
  7776. }
  7777. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  7778. {
  7779. tg3_coal_tx_init(tp, ec);
  7780. tg3_coal_rx_init(tp, ec);
  7781. if (!tg3_flag(tp, 5705_PLUS)) {
  7782. u32 val = ec->stats_block_coalesce_usecs;
  7783. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  7784. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  7785. if (!tp->link_up)
  7786. val = 0;
  7787. tw32(HOSTCC_STAT_COAL_TICKS, val);
  7788. }
  7789. }
  7790. /* tp->lock is held. */
  7791. static void tg3_tx_rcbs_disable(struct tg3 *tp)
  7792. {
  7793. u32 txrcb, limit;
  7794. /* Disable all transmit rings but the first. */
  7795. if (!tg3_flag(tp, 5705_PLUS))
  7796. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
  7797. else if (tg3_flag(tp, 5717_PLUS))
  7798. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
  7799. else if (tg3_flag(tp, 57765_CLASS) ||
  7800. tg3_asic_rev(tp) == ASIC_REV_5762)
  7801. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
  7802. else
  7803. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  7804. for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  7805. txrcb < limit; txrcb += TG3_BDINFO_SIZE)
  7806. tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
  7807. BDINFO_FLAGS_DISABLED);
  7808. }
  7809. /* tp->lock is held. */
  7810. static void tg3_tx_rcbs_init(struct tg3 *tp)
  7811. {
  7812. int i = 0;
  7813. u32 txrcb = NIC_SRAM_SEND_RCB;
  7814. if (tg3_flag(tp, ENABLE_TSS))
  7815. i++;
  7816. for (; i < tp->irq_max; i++, txrcb += TG3_BDINFO_SIZE) {
  7817. struct tg3_napi *tnapi = &tp->napi[i];
  7818. if (!tnapi->tx_ring)
  7819. continue;
  7820. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  7821. (TG3_TX_RING_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT),
  7822. NIC_SRAM_TX_BUFFER_DESC);
  7823. }
  7824. }
  7825. /* tp->lock is held. */
  7826. static void tg3_rx_ret_rcbs_disable(struct tg3 *tp)
  7827. {
  7828. u32 rxrcb, limit;
  7829. /* Disable all receive return rings but the first. */
  7830. if (tg3_flag(tp, 5717_PLUS))
  7831. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
  7832. else if (!tg3_flag(tp, 5705_PLUS))
  7833. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
  7834. else if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
  7835. tg3_asic_rev(tp) == ASIC_REV_5762 ||
  7836. tg3_flag(tp, 57765_CLASS))
  7837. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
  7838. else
  7839. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  7840. for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  7841. rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
  7842. tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
  7843. BDINFO_FLAGS_DISABLED);
  7844. }
  7845. /* tp->lock is held. */
  7846. static void tg3_rx_ret_rcbs_init(struct tg3 *tp)
  7847. {
  7848. int i = 0;
  7849. u32 rxrcb = NIC_SRAM_RCV_RET_RCB;
  7850. if (tg3_flag(tp, ENABLE_RSS))
  7851. i++;
  7852. for (; i < tp->irq_max; i++, rxrcb += TG3_BDINFO_SIZE) {
  7853. struct tg3_napi *tnapi = &tp->napi[i];
  7854. if (!tnapi->rx_rcb)
  7855. continue;
  7856. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  7857. (tp->rx_ret_ring_mask + 1) <<
  7858. BDINFO_FLAGS_MAXLEN_SHIFT, 0);
  7859. }
  7860. }
  7861. /* tp->lock is held. */
  7862. static void tg3_rings_reset(struct tg3 *tp)
  7863. {
  7864. int i;
  7865. u32 stblk;
  7866. struct tg3_napi *tnapi = &tp->napi[0];
  7867. tg3_tx_rcbs_disable(tp);
  7868. tg3_rx_ret_rcbs_disable(tp);
  7869. /* Disable interrupts */
  7870. tw32_mailbox_f(tp->napi[0].int_mbox, 1);
  7871. tp->napi[0].chk_msi_cnt = 0;
  7872. tp->napi[0].last_rx_cons = 0;
  7873. tp->napi[0].last_tx_cons = 0;
  7874. /* Zero mailbox registers. */
  7875. if (tg3_flag(tp, SUPPORT_MSIX)) {
  7876. for (i = 1; i < tp->irq_max; i++) {
  7877. tp->napi[i].tx_prod = 0;
  7878. tp->napi[i].tx_cons = 0;
  7879. if (tg3_flag(tp, ENABLE_TSS))
  7880. tw32_mailbox(tp->napi[i].prodmbox, 0);
  7881. tw32_rx_mbox(tp->napi[i].consmbox, 0);
  7882. tw32_mailbox_f(tp->napi[i].int_mbox, 1);
  7883. tp->napi[i].chk_msi_cnt = 0;
  7884. tp->napi[i].last_rx_cons = 0;
  7885. tp->napi[i].last_tx_cons = 0;
  7886. }
  7887. if (!tg3_flag(tp, ENABLE_TSS))
  7888. tw32_mailbox(tp->napi[0].prodmbox, 0);
  7889. } else {
  7890. tp->napi[0].tx_prod = 0;
  7891. tp->napi[0].tx_cons = 0;
  7892. tw32_mailbox(tp->napi[0].prodmbox, 0);
  7893. tw32_rx_mbox(tp->napi[0].consmbox, 0);
  7894. }
  7895. /* Make sure the NIC-based send BD rings are disabled. */
  7896. if (!tg3_flag(tp, 5705_PLUS)) {
  7897. u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  7898. for (i = 0; i < 16; i++)
  7899. tw32_tx_mbox(mbox + i * 8, 0);
  7900. }
  7901. /* Clear status block in ram. */
  7902. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  7903. /* Set status block DMA address */
  7904. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7905. ((u64) tnapi->status_mapping >> 32));
  7906. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  7907. ((u64) tnapi->status_mapping & 0xffffffff));
  7908. stblk = HOSTCC_STATBLCK_RING1;
  7909. for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
  7910. u64 mapping = (u64)tnapi->status_mapping;
  7911. tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
  7912. tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
  7913. stblk += 8;
  7914. /* Clear status block in ram. */
  7915. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  7916. }
  7917. tg3_tx_rcbs_init(tp);
  7918. tg3_rx_ret_rcbs_init(tp);
  7919. }
  7920. static void tg3_setup_rxbd_thresholds(struct tg3 *tp)
  7921. {
  7922. u32 val, bdcache_maxcnt, host_rep_thresh, nic_rep_thresh;
  7923. if (!tg3_flag(tp, 5750_PLUS) ||
  7924. tg3_flag(tp, 5780_CLASS) ||
  7925. tg3_asic_rev(tp) == ASIC_REV_5750 ||
  7926. tg3_asic_rev(tp) == ASIC_REV_5752 ||
  7927. tg3_flag(tp, 57765_PLUS))
  7928. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5700;
  7929. else if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
  7930. tg3_asic_rev(tp) == ASIC_REV_5787)
  7931. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5755;
  7932. else
  7933. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5906;
  7934. nic_rep_thresh = min(bdcache_maxcnt / 2, tp->rx_std_max_post);
  7935. host_rep_thresh = max_t(u32, tp->rx_pending / 8, 1);
  7936. val = min(nic_rep_thresh, host_rep_thresh);
  7937. tw32(RCVBDI_STD_THRESH, val);
  7938. if (tg3_flag(tp, 57765_PLUS))
  7939. tw32(STD_REPLENISH_LWM, bdcache_maxcnt);
  7940. if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
  7941. return;
  7942. bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5700;
  7943. host_rep_thresh = max_t(u32, tp->rx_jumbo_pending / 8, 1);
  7944. val = min(bdcache_maxcnt / 2, host_rep_thresh);
  7945. tw32(RCVBDI_JUMBO_THRESH, val);
  7946. if (tg3_flag(tp, 57765_PLUS))
  7947. tw32(JMB_REPLENISH_LWM, bdcache_maxcnt);
  7948. }
  7949. static inline u32 calc_crc(unsigned char *buf, int len)
  7950. {
  7951. u32 reg;
  7952. u32 tmp;
  7953. int j, k;
  7954. reg = 0xffffffff;
  7955. for (j = 0; j < len; j++) {
  7956. reg ^= buf[j];
  7957. for (k = 0; k < 8; k++) {
  7958. tmp = reg & 0x01;
  7959. reg >>= 1;
  7960. if (tmp)
  7961. reg ^= 0xedb88320;
  7962. }
  7963. }
  7964. return ~reg;
  7965. }
  7966. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  7967. {
  7968. /* accept or reject all multicast frames */
  7969. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  7970. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  7971. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  7972. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  7973. }
  7974. static void __tg3_set_rx_mode(struct net_device *dev)
  7975. {
  7976. struct tg3 *tp = netdev_priv(dev);
  7977. u32 rx_mode;
  7978. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  7979. RX_MODE_KEEP_VLAN_TAG);
  7980. #if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
  7981. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  7982. * flag clear.
  7983. */
  7984. if (!tg3_flag(tp, ENABLE_ASF))
  7985. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7986. #endif
  7987. if (dev->flags & IFF_PROMISC) {
  7988. /* Promiscuous mode. */
  7989. rx_mode |= RX_MODE_PROMISC;
  7990. } else if (dev->flags & IFF_ALLMULTI) {
  7991. /* Accept all multicast. */
  7992. tg3_set_multi(tp, 1);
  7993. } else if (netdev_mc_empty(dev)) {
  7994. /* Reject all multicast. */
  7995. tg3_set_multi(tp, 0);
  7996. } else {
  7997. /* Accept one or more multicast(s). */
  7998. struct netdev_hw_addr *ha;
  7999. u32 mc_filter[4] = { 0, };
  8000. u32 regidx;
  8001. u32 bit;
  8002. u32 crc;
  8003. netdev_for_each_mc_addr(ha, dev) {
  8004. crc = calc_crc(ha->addr, ETH_ALEN);
  8005. bit = ~crc & 0x7f;
  8006. regidx = (bit & 0x60) >> 5;
  8007. bit &= 0x1f;
  8008. mc_filter[regidx] |= (1 << bit);
  8009. }
  8010. tw32(MAC_HASH_REG_0, mc_filter[0]);
  8011. tw32(MAC_HASH_REG_1, mc_filter[1]);
  8012. tw32(MAC_HASH_REG_2, mc_filter[2]);
  8013. tw32(MAC_HASH_REG_3, mc_filter[3]);
  8014. }
  8015. if (netdev_uc_count(dev) > TG3_MAX_UCAST_ADDR(tp)) {
  8016. rx_mode |= RX_MODE_PROMISC;
  8017. } else if (!(dev->flags & IFF_PROMISC)) {
  8018. /* Add all entries into to the mac addr filter list */
  8019. int i = 0;
  8020. struct netdev_hw_addr *ha;
  8021. netdev_for_each_uc_addr(ha, dev) {
  8022. __tg3_set_one_mac_addr(tp, ha->addr,
  8023. i + TG3_UCAST_ADDR_IDX(tp));
  8024. i++;
  8025. }
  8026. }
  8027. if (rx_mode != tp->rx_mode) {
  8028. tp->rx_mode = rx_mode;
  8029. tw32_f(MAC_RX_MODE, rx_mode);
  8030. udelay(10);
  8031. }
  8032. }
  8033. static void tg3_rss_init_dflt_indir_tbl(struct tg3 *tp, u32 qcnt)
  8034. {
  8035. int i;
  8036. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
  8037. tp->rss_ind_tbl[i] = ethtool_rxfh_indir_default(i, qcnt);
  8038. }
  8039. static void tg3_rss_check_indir_tbl(struct tg3 *tp)
  8040. {
  8041. int i;
  8042. if (!tg3_flag(tp, SUPPORT_MSIX))
  8043. return;
  8044. if (tp->rxq_cnt == 1) {
  8045. memset(&tp->rss_ind_tbl[0], 0, sizeof(tp->rss_ind_tbl));
  8046. return;
  8047. }
  8048. /* Validate table against current IRQ count */
  8049. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
  8050. if (tp->rss_ind_tbl[i] >= tp->rxq_cnt)
  8051. break;
  8052. }
  8053. if (i != TG3_RSS_INDIR_TBL_SIZE)
  8054. tg3_rss_init_dflt_indir_tbl(tp, tp->rxq_cnt);
  8055. }
  8056. static void tg3_rss_write_indir_tbl(struct tg3 *tp)
  8057. {
  8058. int i = 0;
  8059. u32 reg = MAC_RSS_INDIR_TBL_0;
  8060. while (i < TG3_RSS_INDIR_TBL_SIZE) {
  8061. u32 val = tp->rss_ind_tbl[i];
  8062. i++;
  8063. for (; i % 8; i++) {
  8064. val <<= 4;
  8065. val |= tp->rss_ind_tbl[i];
  8066. }
  8067. tw32(reg, val);
  8068. reg += 4;
  8069. }
  8070. }
  8071. static inline u32 tg3_lso_rd_dma_workaround_bit(struct tg3 *tp)
  8072. {
  8073. if (tg3_asic_rev(tp) == ASIC_REV_5719)
  8074. return TG3_LSO_RD_DMA_TX_LENGTH_WA_5719;
  8075. else
  8076. return TG3_LSO_RD_DMA_TX_LENGTH_WA_5720;
  8077. }
  8078. /* tp->lock is held. */
  8079. static int tg3_reset_hw(struct tg3 *tp, bool reset_phy)
  8080. {
  8081. u32 val, rdmac_mode;
  8082. int i, err, limit;
  8083. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  8084. tg3_disable_ints(tp);
  8085. tg3_stop_fw(tp);
  8086. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  8087. if (tg3_flag(tp, INIT_COMPLETE))
  8088. tg3_abort_hw(tp, 1);
  8089. if ((tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN) &&
  8090. !(tp->phy_flags & TG3_PHYFLG_USER_CONFIGURED)) {
  8091. tg3_phy_pull_config(tp);
  8092. tg3_eee_pull_config(tp, NULL);
  8093. tp->phy_flags |= TG3_PHYFLG_USER_CONFIGURED;
  8094. }
  8095. /* Enable MAC control of LPI */
  8096. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
  8097. tg3_setup_eee(tp);
  8098. if (reset_phy)
  8099. tg3_phy_reset(tp);
  8100. err = tg3_chip_reset(tp);
  8101. if (err)
  8102. return err;
  8103. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  8104. if (tg3_chip_rev(tp) == CHIPREV_5784_AX) {
  8105. val = tr32(TG3_CPMU_CTRL);
  8106. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  8107. tw32(TG3_CPMU_CTRL, val);
  8108. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  8109. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  8110. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  8111. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  8112. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  8113. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  8114. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  8115. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  8116. val = tr32(TG3_CPMU_HST_ACC);
  8117. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  8118. val |= CPMU_HST_ACC_MACCLK_6_25;
  8119. tw32(TG3_CPMU_HST_ACC, val);
  8120. }
  8121. if (tg3_asic_rev(tp) == ASIC_REV_57780) {
  8122. val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
  8123. val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
  8124. PCIE_PWR_MGMT_L1_THRESH_4MS;
  8125. tw32(PCIE_PWR_MGMT_THRESH, val);
  8126. val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
  8127. tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
  8128. tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
  8129. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  8130. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  8131. }
  8132. if (tg3_flag(tp, L1PLLPD_EN)) {
  8133. u32 grc_mode = tr32(GRC_MODE);
  8134. /* Access the lower 1K of PL PCIE block registers. */
  8135. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  8136. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  8137. val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
  8138. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
  8139. val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
  8140. tw32(GRC_MODE, grc_mode);
  8141. }
  8142. if (tg3_flag(tp, 57765_CLASS)) {
  8143. if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0) {
  8144. u32 grc_mode = tr32(GRC_MODE);
  8145. /* Access the lower 1K of PL PCIE block registers. */
  8146. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  8147. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  8148. val = tr32(TG3_PCIE_TLDLPL_PORT +
  8149. TG3_PCIE_PL_LO_PHYCTL5);
  8150. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
  8151. val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
  8152. tw32(GRC_MODE, grc_mode);
  8153. }
  8154. if (tg3_chip_rev(tp) != CHIPREV_57765_AX) {
  8155. u32 grc_mode;
  8156. /* Fix transmit hangs */
  8157. val = tr32(TG3_CPMU_PADRNG_CTL);
  8158. val |= TG3_CPMU_PADRNG_CTL_RDIV2;
  8159. tw32(TG3_CPMU_PADRNG_CTL, val);
  8160. grc_mode = tr32(GRC_MODE);
  8161. /* Access the lower 1K of DL PCIE block registers. */
  8162. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  8163. tw32(GRC_MODE, val | GRC_MODE_PCIE_DL_SEL);
  8164. val = tr32(TG3_PCIE_TLDLPL_PORT +
  8165. TG3_PCIE_DL_LO_FTSMAX);
  8166. val &= ~TG3_PCIE_DL_LO_FTSMAX_MSK;
  8167. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_DL_LO_FTSMAX,
  8168. val | TG3_PCIE_DL_LO_FTSMAX_VAL);
  8169. tw32(GRC_MODE, grc_mode);
  8170. }
  8171. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  8172. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  8173. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  8174. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  8175. }
  8176. /* This works around an issue with Athlon chipsets on
  8177. * B3 tigon3 silicon. This bit has no effect on any
  8178. * other revision. But do not set this on PCI Express
  8179. * chips and don't even touch the clocks if the CPMU is present.
  8180. */
  8181. if (!tg3_flag(tp, CPMU_PRESENT)) {
  8182. if (!tg3_flag(tp, PCI_EXPRESS))
  8183. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  8184. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  8185. }
  8186. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0 &&
  8187. tg3_flag(tp, PCIX_MODE)) {
  8188. val = tr32(TG3PCI_PCISTATE);
  8189. val |= PCISTATE_RETRY_SAME_DMA;
  8190. tw32(TG3PCI_PCISTATE, val);
  8191. }
  8192. if (tg3_flag(tp, ENABLE_APE)) {
  8193. /* Allow reads and writes to the
  8194. * APE register and memory space.
  8195. */
  8196. val = tr32(TG3PCI_PCISTATE);
  8197. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  8198. PCISTATE_ALLOW_APE_SHMEM_WR |
  8199. PCISTATE_ALLOW_APE_PSPACE_WR;
  8200. tw32(TG3PCI_PCISTATE, val);
  8201. }
  8202. if (tg3_chip_rev(tp) == CHIPREV_5704_BX) {
  8203. /* Enable some hw fixes. */
  8204. val = tr32(TG3PCI_MSI_DATA);
  8205. val |= (1 << 26) | (1 << 28) | (1 << 29);
  8206. tw32(TG3PCI_MSI_DATA, val);
  8207. }
  8208. /* Descriptor ring init may make accesses to the
  8209. * NIC SRAM area to setup the TX descriptors, so we
  8210. * can only do this after the hardware has been
  8211. * successfully reset.
  8212. */
  8213. err = tg3_init_rings(tp);
  8214. if (err)
  8215. return err;
  8216. if (tg3_flag(tp, 57765_PLUS)) {
  8217. val = tr32(TG3PCI_DMA_RW_CTRL) &
  8218. ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  8219. if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0)
  8220. val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
  8221. if (!tg3_flag(tp, 57765_CLASS) &&
  8222. tg3_asic_rev(tp) != ASIC_REV_5717 &&
  8223. tg3_asic_rev(tp) != ASIC_REV_5762)
  8224. val |= DMA_RWCTRL_TAGGED_STAT_WA;
  8225. tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
  8226. } else if (tg3_asic_rev(tp) != ASIC_REV_5784 &&
  8227. tg3_asic_rev(tp) != ASIC_REV_5761) {
  8228. /* This value is determined during the probe time DMA
  8229. * engine test, tg3_test_dma.
  8230. */
  8231. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  8232. }
  8233. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  8234. GRC_MODE_4X_NIC_SEND_RINGS |
  8235. GRC_MODE_NO_TX_PHDR_CSUM |
  8236. GRC_MODE_NO_RX_PHDR_CSUM);
  8237. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  8238. /* Pseudo-header checksum is done by hardware logic and not
  8239. * the offload processers, so make the chip do the pseudo-
  8240. * header checksums on receive. For transmit it is more
  8241. * convenient to do the pseudo-header checksum in software
  8242. * as Linux does that on transmit for us in all cases.
  8243. */
  8244. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  8245. val = GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP;
  8246. if (tp->rxptpctl)
  8247. tw32(TG3_RX_PTP_CTL,
  8248. tp->rxptpctl | TG3_RX_PTP_CTL_HWTS_INTERLOCK);
  8249. if (tg3_flag(tp, PTP_CAPABLE))
  8250. val |= GRC_MODE_TIME_SYNC_ENABLE;
  8251. tw32(GRC_MODE, tp->grc_mode | val);
  8252. /* On one of the AMD platform, MRRS is restricted to 4000 because of
  8253. * south bridge limitation. As a workaround, Driver is setting MRRS
  8254. * to 2048 instead of default 4096.
  8255. */
  8256. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  8257. tp->pdev->subsystem_device == TG3PCI_SUBDEVICE_ID_DELL_5762) {
  8258. val = tr32(TG3PCI_DEV_STATUS_CTRL) & ~MAX_READ_REQ_MASK;
  8259. tw32(TG3PCI_DEV_STATUS_CTRL, val | MAX_READ_REQ_SIZE_2048);
  8260. }
  8261. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  8262. val = tr32(GRC_MISC_CFG);
  8263. val &= ~0xff;
  8264. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  8265. tw32(GRC_MISC_CFG, val);
  8266. /* Initialize MBUF/DESC pool. */
  8267. if (tg3_flag(tp, 5750_PLUS)) {
  8268. /* Do nothing. */
  8269. } else if (tg3_asic_rev(tp) != ASIC_REV_5705) {
  8270. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  8271. if (tg3_asic_rev(tp) == ASIC_REV_5704)
  8272. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  8273. else
  8274. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  8275. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  8276. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  8277. } else if (tg3_flag(tp, TSO_CAPABLE)) {
  8278. int fw_len;
  8279. fw_len = tp->fw_len;
  8280. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  8281. tw32(BUFMGR_MB_POOL_ADDR,
  8282. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  8283. tw32(BUFMGR_MB_POOL_SIZE,
  8284. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  8285. }
  8286. if (tp->dev->mtu <= ETH_DATA_LEN) {
  8287. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  8288. tp->bufmgr_config.mbuf_read_dma_low_water);
  8289. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  8290. tp->bufmgr_config.mbuf_mac_rx_low_water);
  8291. tw32(BUFMGR_MB_HIGH_WATER,
  8292. tp->bufmgr_config.mbuf_high_water);
  8293. } else {
  8294. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  8295. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  8296. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  8297. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  8298. tw32(BUFMGR_MB_HIGH_WATER,
  8299. tp->bufmgr_config.mbuf_high_water_jumbo);
  8300. }
  8301. tw32(BUFMGR_DMA_LOW_WATER,
  8302. tp->bufmgr_config.dma_low_water);
  8303. tw32(BUFMGR_DMA_HIGH_WATER,
  8304. tp->bufmgr_config.dma_high_water);
  8305. val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
  8306. if (tg3_asic_rev(tp) == ASIC_REV_5719)
  8307. val |= BUFMGR_MODE_NO_TX_UNDERRUN;
  8308. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  8309. tg3_asic_rev(tp) == ASIC_REV_5762 ||
  8310. tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
  8311. tg3_chip_rev_id(tp) == CHIPREV_ID_5720_A0)
  8312. val |= BUFMGR_MODE_MBLOW_ATTN_ENAB;
  8313. tw32(BUFMGR_MODE, val);
  8314. for (i = 0; i < 2000; i++) {
  8315. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  8316. break;
  8317. udelay(10);
  8318. }
  8319. if (i >= 2000) {
  8320. netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
  8321. return -ENODEV;
  8322. }
  8323. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5906_A1)
  8324. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  8325. tg3_setup_rxbd_thresholds(tp);
  8326. /* Initialize TG3_BDINFO's at:
  8327. * RCVDBDI_STD_BD: standard eth size rx ring
  8328. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  8329. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  8330. *
  8331. * like so:
  8332. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  8333. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  8334. * ring attribute flags
  8335. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  8336. *
  8337. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  8338. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  8339. *
  8340. * The size of each ring is fixed in the firmware, but the location is
  8341. * configurable.
  8342. */
  8343. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  8344. ((u64) tpr->rx_std_mapping >> 32));
  8345. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  8346. ((u64) tpr->rx_std_mapping & 0xffffffff));
  8347. if (!tg3_flag(tp, 5717_PLUS))
  8348. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  8349. NIC_SRAM_RX_BUFFER_DESC);
  8350. /* Disable the mini ring */
  8351. if (!tg3_flag(tp, 5705_PLUS))
  8352. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  8353. BDINFO_FLAGS_DISABLED);
  8354. /* Program the jumbo buffer descriptor ring control
  8355. * blocks on those devices that have them.
  8356. */
  8357. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
  8358. (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))) {
  8359. if (tg3_flag(tp, JUMBO_RING_ENABLE)) {
  8360. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  8361. ((u64) tpr->rx_jmb_mapping >> 32));
  8362. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  8363. ((u64) tpr->rx_jmb_mapping & 0xffffffff));
  8364. val = TG3_RX_JMB_RING_SIZE(tp) <<
  8365. BDINFO_FLAGS_MAXLEN_SHIFT;
  8366. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  8367. val | BDINFO_FLAGS_USE_EXT_RECV);
  8368. if (!tg3_flag(tp, USE_JUMBO_BDFLAG) ||
  8369. tg3_flag(tp, 57765_CLASS) ||
  8370. tg3_asic_rev(tp) == ASIC_REV_5762)
  8371. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  8372. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  8373. } else {
  8374. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  8375. BDINFO_FLAGS_DISABLED);
  8376. }
  8377. if (tg3_flag(tp, 57765_PLUS)) {
  8378. val = TG3_RX_STD_RING_SIZE(tp);
  8379. val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
  8380. val |= (TG3_RX_STD_DMA_SZ << 2);
  8381. } else
  8382. val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
  8383. } else
  8384. val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
  8385. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
  8386. tpr->rx_std_prod_idx = tp->rx_pending;
  8387. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
  8388. tpr->rx_jmb_prod_idx =
  8389. tg3_flag(tp, JUMBO_RING_ENABLE) ? tp->rx_jumbo_pending : 0;
  8390. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
  8391. tg3_rings_reset(tp);
  8392. /* Initialize MAC address and backoff seed. */
  8393. __tg3_set_mac_addr(tp, false);
  8394. /* MTU + ethernet header + FCS + optional VLAN tag */
  8395. tw32(MAC_RX_MTU_SIZE,
  8396. tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
  8397. /* The slot time is changed by tg3_setup_phy if we
  8398. * run at gigabit with half duplex.
  8399. */
  8400. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  8401. (6 << TX_LENGTHS_IPG_SHIFT) |
  8402. (32 << TX_LENGTHS_SLOT_TIME_SHIFT);
  8403. if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
  8404. tg3_asic_rev(tp) == ASIC_REV_5762)
  8405. val |= tr32(MAC_TX_LENGTHS) &
  8406. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  8407. TX_LENGTHS_CNT_DWN_VAL_MSK);
  8408. tw32(MAC_TX_LENGTHS, val);
  8409. /* Receive rules. */
  8410. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  8411. tw32(RCVLPC_CONFIG, 0x0181);
  8412. /* Calculate RDMAC_MODE setting early, we need it to determine
  8413. * the RCVLPC_STATE_ENABLE mask.
  8414. */
  8415. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  8416. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  8417. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  8418. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  8419. RDMAC_MODE_LNGREAD_ENAB);
  8420. if (tg3_asic_rev(tp) == ASIC_REV_5717)
  8421. rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
  8422. if (tg3_asic_rev(tp) == ASIC_REV_5784 ||
  8423. tg3_asic_rev(tp) == ASIC_REV_5785 ||
  8424. tg3_asic_rev(tp) == ASIC_REV_57780)
  8425. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  8426. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  8427. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  8428. if (tg3_asic_rev(tp) == ASIC_REV_5705 &&
  8429. tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) {
  8430. if (tg3_flag(tp, TSO_CAPABLE) &&
  8431. tg3_asic_rev(tp) == ASIC_REV_5705) {
  8432. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  8433. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  8434. !tg3_flag(tp, IS_5788)) {
  8435. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  8436. }
  8437. }
  8438. if (tg3_flag(tp, PCI_EXPRESS))
  8439. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  8440. if (tg3_asic_rev(tp) == ASIC_REV_57766) {
  8441. tp->dma_limit = 0;
  8442. if (tp->dev->mtu <= ETH_DATA_LEN) {
  8443. rdmac_mode |= RDMAC_MODE_JMB_2K_MMRR;
  8444. tp->dma_limit = TG3_TX_BD_DMA_MAX_2K;
  8445. }
  8446. }
  8447. if (tg3_flag(tp, HW_TSO_1) ||
  8448. tg3_flag(tp, HW_TSO_2) ||
  8449. tg3_flag(tp, HW_TSO_3))
  8450. rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
  8451. if (tg3_flag(tp, 57765_PLUS) ||
  8452. tg3_asic_rev(tp) == ASIC_REV_5785 ||
  8453. tg3_asic_rev(tp) == ASIC_REV_57780)
  8454. rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
  8455. if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
  8456. tg3_asic_rev(tp) == ASIC_REV_5762)
  8457. rdmac_mode |= tr32(RDMAC_MODE) & RDMAC_MODE_H2BNC_VLAN_DET;
  8458. if (tg3_asic_rev(tp) == ASIC_REV_5761 ||
  8459. tg3_asic_rev(tp) == ASIC_REV_5784 ||
  8460. tg3_asic_rev(tp) == ASIC_REV_5785 ||
  8461. tg3_asic_rev(tp) == ASIC_REV_57780 ||
  8462. tg3_flag(tp, 57765_PLUS)) {
  8463. u32 tgtreg;
  8464. if (tg3_asic_rev(tp) == ASIC_REV_5762)
  8465. tgtreg = TG3_RDMA_RSRVCTRL_REG2;
  8466. else
  8467. tgtreg = TG3_RDMA_RSRVCTRL_REG;
  8468. val = tr32(tgtreg);
  8469. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
  8470. tg3_asic_rev(tp) == ASIC_REV_5762) {
  8471. val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
  8472. TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
  8473. TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
  8474. val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
  8475. TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
  8476. TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
  8477. }
  8478. tw32(tgtreg, val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
  8479. }
  8480. if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
  8481. tg3_asic_rev(tp) == ASIC_REV_5720 ||
  8482. tg3_asic_rev(tp) == ASIC_REV_5762) {
  8483. u32 tgtreg;
  8484. if (tg3_asic_rev(tp) == ASIC_REV_5762)
  8485. tgtreg = TG3_LSO_RD_DMA_CRPTEN_CTRL2;
  8486. else
  8487. tgtreg = TG3_LSO_RD_DMA_CRPTEN_CTRL;
  8488. val = tr32(tgtreg);
  8489. tw32(tgtreg, val |
  8490. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
  8491. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
  8492. }
  8493. /* Receive/send statistics. */
  8494. if (tg3_flag(tp, 5750_PLUS)) {
  8495. val = tr32(RCVLPC_STATS_ENABLE);
  8496. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  8497. tw32(RCVLPC_STATS_ENABLE, val);
  8498. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  8499. tg3_flag(tp, TSO_CAPABLE)) {
  8500. val = tr32(RCVLPC_STATS_ENABLE);
  8501. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  8502. tw32(RCVLPC_STATS_ENABLE, val);
  8503. } else {
  8504. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  8505. }
  8506. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  8507. tw32(SNDDATAI_STATSENAB, 0xffffff);
  8508. tw32(SNDDATAI_STATSCTRL,
  8509. (SNDDATAI_SCTRL_ENABLE |
  8510. SNDDATAI_SCTRL_FASTUPD));
  8511. /* Setup host coalescing engine. */
  8512. tw32(HOSTCC_MODE, 0);
  8513. for (i = 0; i < 2000; i++) {
  8514. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  8515. break;
  8516. udelay(10);
  8517. }
  8518. __tg3_set_coalesce(tp, &tp->coal);
  8519. if (!tg3_flag(tp, 5705_PLUS)) {
  8520. /* Status/statistics block address. See tg3_timer,
  8521. * the tg3_periodic_fetch_stats call there, and
  8522. * tg3_get_stats to see how this works for 5705/5750 chips.
  8523. */
  8524. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  8525. ((u64) tp->stats_mapping >> 32));
  8526. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  8527. ((u64) tp->stats_mapping & 0xffffffff));
  8528. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  8529. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  8530. /* Clear statistics and status block memory areas */
  8531. for (i = NIC_SRAM_STATS_BLK;
  8532. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  8533. i += sizeof(u32)) {
  8534. tg3_write_mem(tp, i, 0);
  8535. udelay(40);
  8536. }
  8537. }
  8538. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  8539. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  8540. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  8541. if (!tg3_flag(tp, 5705_PLUS))
  8542. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  8543. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  8544. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  8545. /* reset to prevent losing 1st rx packet intermittently */
  8546. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  8547. udelay(10);
  8548. }
  8549. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  8550. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE |
  8551. MAC_MODE_FHDE_ENABLE;
  8552. if (tg3_flag(tp, ENABLE_APE))
  8553. tp->mac_mode |= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  8554. if (!tg3_flag(tp, 5705_PLUS) &&
  8555. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  8556. tg3_asic_rev(tp) != ASIC_REV_5700)
  8557. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  8558. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  8559. udelay(40);
  8560. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  8561. * If TG3_FLAG_IS_NIC is zero, we should read the
  8562. * register to preserve the GPIO settings for LOMs. The GPIOs,
  8563. * whether used as inputs or outputs, are set by boot code after
  8564. * reset.
  8565. */
  8566. if (!tg3_flag(tp, IS_NIC)) {
  8567. u32 gpio_mask;
  8568. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  8569. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  8570. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  8571. if (tg3_asic_rev(tp) == ASIC_REV_5752)
  8572. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  8573. GRC_LCLCTRL_GPIO_OUTPUT3;
  8574. if (tg3_asic_rev(tp) == ASIC_REV_5755)
  8575. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  8576. tp->grc_local_ctrl &= ~gpio_mask;
  8577. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  8578. /* GPIO1 must be driven high for eeprom write protect */
  8579. if (tg3_flag(tp, EEPROM_WRITE_PROT))
  8580. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  8581. GRC_LCLCTRL_GPIO_OUTPUT1);
  8582. }
  8583. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  8584. udelay(100);
  8585. if (tg3_flag(tp, USING_MSIX)) {
  8586. val = tr32(MSGINT_MODE);
  8587. val |= MSGINT_MODE_ENABLE;
  8588. if (tp->irq_cnt > 1)
  8589. val |= MSGINT_MODE_MULTIVEC_EN;
  8590. if (!tg3_flag(tp, 1SHOT_MSI))
  8591. val |= MSGINT_MODE_ONE_SHOT_DISABLE;
  8592. tw32(MSGINT_MODE, val);
  8593. }
  8594. if (!tg3_flag(tp, 5705_PLUS)) {
  8595. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  8596. udelay(40);
  8597. }
  8598. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  8599. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  8600. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  8601. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  8602. WDMAC_MODE_LNGREAD_ENAB);
  8603. if (tg3_asic_rev(tp) == ASIC_REV_5705 &&
  8604. tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) {
  8605. if (tg3_flag(tp, TSO_CAPABLE) &&
  8606. (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A1 ||
  8607. tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A2)) {
  8608. /* nothing */
  8609. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  8610. !tg3_flag(tp, IS_5788)) {
  8611. val |= WDMAC_MODE_RX_ACCEL;
  8612. }
  8613. }
  8614. /* Enable host coalescing bug fix */
  8615. if (tg3_flag(tp, 5755_PLUS))
  8616. val |= WDMAC_MODE_STATUS_TAG_FIX;
  8617. if (tg3_asic_rev(tp) == ASIC_REV_5785)
  8618. val |= WDMAC_MODE_BURST_ALL_DATA;
  8619. tw32_f(WDMAC_MODE, val);
  8620. udelay(40);
  8621. if (tg3_flag(tp, PCIX_MODE)) {
  8622. u16 pcix_cmd;
  8623. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  8624. &pcix_cmd);
  8625. if (tg3_asic_rev(tp) == ASIC_REV_5703) {
  8626. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  8627. pcix_cmd |= PCI_X_CMD_READ_2K;
  8628. } else if (tg3_asic_rev(tp) == ASIC_REV_5704) {
  8629. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  8630. pcix_cmd |= PCI_X_CMD_READ_2K;
  8631. }
  8632. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  8633. pcix_cmd);
  8634. }
  8635. tw32_f(RDMAC_MODE, rdmac_mode);
  8636. udelay(40);
  8637. if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
  8638. tg3_asic_rev(tp) == ASIC_REV_5720) {
  8639. for (i = 0; i < TG3_NUM_RDMA_CHANNELS; i++) {
  8640. if (tr32(TG3_RDMA_LENGTH + (i << 2)) > TG3_MAX_MTU(tp))
  8641. break;
  8642. }
  8643. if (i < TG3_NUM_RDMA_CHANNELS) {
  8644. val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
  8645. val |= tg3_lso_rd_dma_workaround_bit(tp);
  8646. tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val);
  8647. tg3_flag_set(tp, 5719_5720_RDMA_BUG);
  8648. }
  8649. }
  8650. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  8651. if (!tg3_flag(tp, 5705_PLUS))
  8652. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  8653. if (tg3_asic_rev(tp) == ASIC_REV_5761)
  8654. tw32(SNDDATAC_MODE,
  8655. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  8656. else
  8657. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  8658. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  8659. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  8660. val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
  8661. if (tg3_flag(tp, LRG_PROD_RING_CAP))
  8662. val |= RCVDBDI_MODE_LRG_RING_SZ;
  8663. tw32(RCVDBDI_MODE, val);
  8664. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  8665. if (tg3_flag(tp, HW_TSO_1) ||
  8666. tg3_flag(tp, HW_TSO_2) ||
  8667. tg3_flag(tp, HW_TSO_3))
  8668. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  8669. val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
  8670. if (tg3_flag(tp, ENABLE_TSS))
  8671. val |= SNDBDI_MODE_MULTI_TXQ_EN;
  8672. tw32(SNDBDI_MODE, val);
  8673. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  8674. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0) {
  8675. err = tg3_load_5701_a0_firmware_fix(tp);
  8676. if (err)
  8677. return err;
  8678. }
  8679. if (tg3_asic_rev(tp) == ASIC_REV_57766) {
  8680. /* Ignore any errors for the firmware download. If download
  8681. * fails, the device will operate with EEE disabled
  8682. */
  8683. tg3_load_57766_firmware(tp);
  8684. }
  8685. if (tg3_flag(tp, TSO_CAPABLE)) {
  8686. err = tg3_load_tso_firmware(tp);
  8687. if (err)
  8688. return err;
  8689. }
  8690. tp->tx_mode = TX_MODE_ENABLE;
  8691. if (tg3_flag(tp, 5755_PLUS) ||
  8692. tg3_asic_rev(tp) == ASIC_REV_5906)
  8693. tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
  8694. if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
  8695. tg3_asic_rev(tp) == ASIC_REV_5762) {
  8696. val = TX_MODE_JMB_FRM_LEN | TX_MODE_CNT_DN_MODE;
  8697. tp->tx_mode &= ~val;
  8698. tp->tx_mode |= tr32(MAC_TX_MODE) & val;
  8699. }
  8700. tw32_f(MAC_TX_MODE, tp->tx_mode);
  8701. udelay(100);
  8702. if (tg3_flag(tp, ENABLE_RSS)) {
  8703. u32 rss_key[10];
  8704. tg3_rss_write_indir_tbl(tp);
  8705. netdev_rss_key_fill(rss_key, 10 * sizeof(u32));
  8706. for (i = 0; i < 10 ; i++)
  8707. tw32(MAC_RSS_HASH_KEY_0 + i*4, rss_key[i]);
  8708. }
  8709. tp->rx_mode = RX_MODE_ENABLE;
  8710. if (tg3_flag(tp, 5755_PLUS))
  8711. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  8712. if (tg3_asic_rev(tp) == ASIC_REV_5762)
  8713. tp->rx_mode |= RX_MODE_IPV4_FRAG_FIX;
  8714. if (tg3_flag(tp, ENABLE_RSS))
  8715. tp->rx_mode |= RX_MODE_RSS_ENABLE |
  8716. RX_MODE_RSS_ITBL_HASH_BITS_7 |
  8717. RX_MODE_RSS_IPV6_HASH_EN |
  8718. RX_MODE_RSS_TCP_IPV6_HASH_EN |
  8719. RX_MODE_RSS_IPV4_HASH_EN |
  8720. RX_MODE_RSS_TCP_IPV4_HASH_EN;
  8721. tw32_f(MAC_RX_MODE, tp->rx_mode);
  8722. udelay(10);
  8723. tw32(MAC_LED_CTRL, tp->led_ctrl);
  8724. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  8725. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  8726. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  8727. udelay(10);
  8728. }
  8729. tw32_f(MAC_RX_MODE, tp->rx_mode);
  8730. udelay(10);
  8731. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  8732. if ((tg3_asic_rev(tp) == ASIC_REV_5704) &&
  8733. !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
  8734. /* Set drive transmission level to 1.2V */
  8735. /* only if the signal pre-emphasis bit is not set */
  8736. val = tr32(MAC_SERDES_CFG);
  8737. val &= 0xfffff000;
  8738. val |= 0x880;
  8739. tw32(MAC_SERDES_CFG, val);
  8740. }
  8741. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5703_A1)
  8742. tw32(MAC_SERDES_CFG, 0x616000);
  8743. }
  8744. /* Prevent chip from dropping frames when flow control
  8745. * is enabled.
  8746. */
  8747. if (tg3_flag(tp, 57765_CLASS))
  8748. val = 1;
  8749. else
  8750. val = 2;
  8751. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
  8752. if (tg3_asic_rev(tp) == ASIC_REV_5704 &&
  8753. (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  8754. /* Use hardware link auto-negotiation */
  8755. tg3_flag_set(tp, HW_AUTONEG);
  8756. }
  8757. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  8758. tg3_asic_rev(tp) == ASIC_REV_5714) {
  8759. u32 tmp;
  8760. tmp = tr32(SERDES_RX_CTRL);
  8761. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  8762. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  8763. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  8764. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  8765. }
  8766. if (!tg3_flag(tp, USE_PHYLIB)) {
  8767. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8768. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  8769. err = tg3_setup_phy(tp, false);
  8770. if (err)
  8771. return err;
  8772. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  8773. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  8774. u32 tmp;
  8775. /* Clear CRC stats. */
  8776. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  8777. tg3_writephy(tp, MII_TG3_TEST1,
  8778. tmp | MII_TG3_TEST1_CRC_EN);
  8779. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
  8780. }
  8781. }
  8782. }
  8783. __tg3_set_rx_mode(tp->dev);
  8784. /* Initialize receive rules. */
  8785. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  8786. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  8787. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  8788. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  8789. if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS))
  8790. limit = 8;
  8791. else
  8792. limit = 16;
  8793. if (tg3_flag(tp, ENABLE_ASF))
  8794. limit -= 4;
  8795. switch (limit) {
  8796. case 16:
  8797. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  8798. case 15:
  8799. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  8800. case 14:
  8801. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  8802. case 13:
  8803. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  8804. case 12:
  8805. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  8806. case 11:
  8807. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  8808. case 10:
  8809. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  8810. case 9:
  8811. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  8812. case 8:
  8813. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  8814. case 7:
  8815. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  8816. case 6:
  8817. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  8818. case 5:
  8819. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  8820. case 4:
  8821. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  8822. case 3:
  8823. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  8824. case 2:
  8825. case 1:
  8826. default:
  8827. break;
  8828. }
  8829. if (tg3_flag(tp, ENABLE_APE))
  8830. /* Write our heartbeat update interval to APE. */
  8831. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  8832. APE_HOST_HEARTBEAT_INT_5SEC);
  8833. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  8834. return 0;
  8835. }
  8836. /* Called at device open time to get the chip ready for
  8837. * packet processing. Invoked with tp->lock held.
  8838. */
  8839. static int tg3_init_hw(struct tg3 *tp, bool reset_phy)
  8840. {
  8841. /* Chip may have been just powered on. If so, the boot code may still
  8842. * be running initialization. Wait for it to finish to avoid races in
  8843. * accessing the hardware.
  8844. */
  8845. tg3_enable_register_access(tp);
  8846. tg3_poll_fw(tp);
  8847. tg3_switch_clocks(tp);
  8848. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  8849. return tg3_reset_hw(tp, reset_phy);
  8850. }
  8851. #ifdef CONFIG_TIGON3_HWMON
  8852. static void tg3_sd_scan_scratchpad(struct tg3 *tp, struct tg3_ocir *ocir)
  8853. {
  8854. int i;
  8855. for (i = 0; i < TG3_SD_NUM_RECS; i++, ocir++) {
  8856. u32 off = i * TG3_OCIR_LEN, len = TG3_OCIR_LEN;
  8857. tg3_ape_scratchpad_read(tp, (u32 *) ocir, off, len);
  8858. off += len;
  8859. if (ocir->signature != TG3_OCIR_SIG_MAGIC ||
  8860. !(ocir->version_flags & TG3_OCIR_FLAG_ACTIVE))
  8861. memset(ocir, 0, TG3_OCIR_LEN);
  8862. }
  8863. }
  8864. /* sysfs attributes for hwmon */
  8865. static ssize_t tg3_show_temp(struct device *dev,
  8866. struct device_attribute *devattr, char *buf)
  8867. {
  8868. struct sensor_device_attribute *attr = to_sensor_dev_attr(devattr);
  8869. struct tg3 *tp = dev_get_drvdata(dev);
  8870. u32 temperature;
  8871. spin_lock_bh(&tp->lock);
  8872. tg3_ape_scratchpad_read(tp, &temperature, attr->index,
  8873. sizeof(temperature));
  8874. spin_unlock_bh(&tp->lock);
  8875. return sprintf(buf, "%u\n", temperature * 1000);
  8876. }
  8877. static SENSOR_DEVICE_ATTR(temp1_input, 0444, tg3_show_temp, NULL,
  8878. TG3_TEMP_SENSOR_OFFSET);
  8879. static SENSOR_DEVICE_ATTR(temp1_crit, 0444, tg3_show_temp, NULL,
  8880. TG3_TEMP_CAUTION_OFFSET);
  8881. static SENSOR_DEVICE_ATTR(temp1_max, 0444, tg3_show_temp, NULL,
  8882. TG3_TEMP_MAX_OFFSET);
  8883. static struct attribute *tg3_attrs[] = {
  8884. &sensor_dev_attr_temp1_input.dev_attr.attr,
  8885. &sensor_dev_attr_temp1_crit.dev_attr.attr,
  8886. &sensor_dev_attr_temp1_max.dev_attr.attr,
  8887. NULL
  8888. };
  8889. ATTRIBUTE_GROUPS(tg3);
  8890. static void tg3_hwmon_close(struct tg3 *tp)
  8891. {
  8892. if (tp->hwmon_dev) {
  8893. hwmon_device_unregister(tp->hwmon_dev);
  8894. tp->hwmon_dev = NULL;
  8895. }
  8896. }
  8897. static void tg3_hwmon_open(struct tg3 *tp)
  8898. {
  8899. int i;
  8900. u32 size = 0;
  8901. struct pci_dev *pdev = tp->pdev;
  8902. struct tg3_ocir ocirs[TG3_SD_NUM_RECS];
  8903. tg3_sd_scan_scratchpad(tp, ocirs);
  8904. for (i = 0; i < TG3_SD_NUM_RECS; i++) {
  8905. if (!ocirs[i].src_data_length)
  8906. continue;
  8907. size += ocirs[i].src_hdr_length;
  8908. size += ocirs[i].src_data_length;
  8909. }
  8910. if (!size)
  8911. return;
  8912. tp->hwmon_dev = hwmon_device_register_with_groups(&pdev->dev, "tg3",
  8913. tp, tg3_groups);
  8914. if (IS_ERR(tp->hwmon_dev)) {
  8915. tp->hwmon_dev = NULL;
  8916. dev_err(&pdev->dev, "Cannot register hwmon device, aborting\n");
  8917. }
  8918. }
  8919. #else
  8920. static inline void tg3_hwmon_close(struct tg3 *tp) { }
  8921. static inline void tg3_hwmon_open(struct tg3 *tp) { }
  8922. #endif /* CONFIG_TIGON3_HWMON */
  8923. #define TG3_STAT_ADD32(PSTAT, REG) \
  8924. do { u32 __val = tr32(REG); \
  8925. (PSTAT)->low += __val; \
  8926. if ((PSTAT)->low < __val) \
  8927. (PSTAT)->high += 1; \
  8928. } while (0)
  8929. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  8930. {
  8931. struct tg3_hw_stats *sp = tp->hw_stats;
  8932. if (!tp->link_up)
  8933. return;
  8934. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  8935. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  8936. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  8937. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  8938. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  8939. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  8940. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  8941. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  8942. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  8943. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  8944. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  8945. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  8946. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  8947. if (unlikely(tg3_flag(tp, 5719_5720_RDMA_BUG) &&
  8948. (sp->tx_ucast_packets.low + sp->tx_mcast_packets.low +
  8949. sp->tx_bcast_packets.low) > TG3_NUM_RDMA_CHANNELS)) {
  8950. u32 val;
  8951. val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
  8952. val &= ~tg3_lso_rd_dma_workaround_bit(tp);
  8953. tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val);
  8954. tg3_flag_clear(tp, 5719_5720_RDMA_BUG);
  8955. }
  8956. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  8957. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  8958. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  8959. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  8960. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  8961. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  8962. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  8963. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  8964. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  8965. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  8966. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  8967. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  8968. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  8969. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  8970. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  8971. if (tg3_asic_rev(tp) != ASIC_REV_5717 &&
  8972. tg3_asic_rev(tp) != ASIC_REV_5762 &&
  8973. tg3_chip_rev_id(tp) != CHIPREV_ID_5719_A0 &&
  8974. tg3_chip_rev_id(tp) != CHIPREV_ID_5720_A0) {
  8975. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  8976. } else {
  8977. u32 val = tr32(HOSTCC_FLOW_ATTN);
  8978. val = (val & HOSTCC_FLOW_ATTN_MBUF_LWM) ? 1 : 0;
  8979. if (val) {
  8980. tw32(HOSTCC_FLOW_ATTN, HOSTCC_FLOW_ATTN_MBUF_LWM);
  8981. sp->rx_discards.low += val;
  8982. if (sp->rx_discards.low < val)
  8983. sp->rx_discards.high += 1;
  8984. }
  8985. sp->mbuf_lwm_thresh_hit = sp->rx_discards;
  8986. }
  8987. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  8988. }
  8989. static void tg3_chk_missed_msi(struct tg3 *tp)
  8990. {
  8991. u32 i;
  8992. for (i = 0; i < tp->irq_cnt; i++) {
  8993. struct tg3_napi *tnapi = &tp->napi[i];
  8994. if (tg3_has_work(tnapi)) {
  8995. if (tnapi->last_rx_cons == tnapi->rx_rcb_ptr &&
  8996. tnapi->last_tx_cons == tnapi->tx_cons) {
  8997. if (tnapi->chk_msi_cnt < 1) {
  8998. tnapi->chk_msi_cnt++;
  8999. return;
  9000. }
  9001. tg3_msi(0, tnapi);
  9002. }
  9003. }
  9004. tnapi->chk_msi_cnt = 0;
  9005. tnapi->last_rx_cons = tnapi->rx_rcb_ptr;
  9006. tnapi->last_tx_cons = tnapi->tx_cons;
  9007. }
  9008. }
  9009. static void tg3_timer(struct timer_list *t)
  9010. {
  9011. struct tg3 *tp = from_timer(tp, t, timer);
  9012. spin_lock(&tp->lock);
  9013. if (tp->irq_sync || tg3_flag(tp, RESET_TASK_PENDING)) {
  9014. spin_unlock(&tp->lock);
  9015. goto restart_timer;
  9016. }
  9017. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  9018. tg3_flag(tp, 57765_CLASS))
  9019. tg3_chk_missed_msi(tp);
  9020. if (tg3_flag(tp, FLUSH_POSTED_WRITES)) {
  9021. /* BCM4785: Flush posted writes from GbE to host memory. */
  9022. tr32(HOSTCC_MODE);
  9023. }
  9024. if (!tg3_flag(tp, TAGGED_STATUS)) {
  9025. /* All of this garbage is because when using non-tagged
  9026. * IRQ status the mailbox/status_block protocol the chip
  9027. * uses with the cpu is race prone.
  9028. */
  9029. if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
  9030. tw32(GRC_LOCAL_CTRL,
  9031. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  9032. } else {
  9033. tw32(HOSTCC_MODE, tp->coalesce_mode |
  9034. HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
  9035. }
  9036. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  9037. spin_unlock(&tp->lock);
  9038. tg3_reset_task_schedule(tp);
  9039. goto restart_timer;
  9040. }
  9041. }
  9042. /* This part only runs once per second. */
  9043. if (!--tp->timer_counter) {
  9044. if (tg3_flag(tp, 5705_PLUS))
  9045. tg3_periodic_fetch_stats(tp);
  9046. if (tp->setlpicnt && !--tp->setlpicnt)
  9047. tg3_phy_eee_enable(tp);
  9048. if (tg3_flag(tp, USE_LINKCHG_REG)) {
  9049. u32 mac_stat;
  9050. int phy_event;
  9051. mac_stat = tr32(MAC_STATUS);
  9052. phy_event = 0;
  9053. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
  9054. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  9055. phy_event = 1;
  9056. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  9057. phy_event = 1;
  9058. if (phy_event)
  9059. tg3_setup_phy(tp, false);
  9060. } else if (tg3_flag(tp, POLL_SERDES)) {
  9061. u32 mac_stat = tr32(MAC_STATUS);
  9062. int need_setup = 0;
  9063. if (tp->link_up &&
  9064. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  9065. need_setup = 1;
  9066. }
  9067. if (!tp->link_up &&
  9068. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  9069. MAC_STATUS_SIGNAL_DET))) {
  9070. need_setup = 1;
  9071. }
  9072. if (need_setup) {
  9073. if (!tp->serdes_counter) {
  9074. tw32_f(MAC_MODE,
  9075. (tp->mac_mode &
  9076. ~MAC_MODE_PORT_MODE_MASK));
  9077. udelay(40);
  9078. tw32_f(MAC_MODE, tp->mac_mode);
  9079. udelay(40);
  9080. }
  9081. tg3_setup_phy(tp, false);
  9082. }
  9083. } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  9084. tg3_flag(tp, 5780_CLASS)) {
  9085. tg3_serdes_parallel_detect(tp);
  9086. } else if (tg3_flag(tp, POLL_CPMU_LINK)) {
  9087. u32 cpmu = tr32(TG3_CPMU_STATUS);
  9088. bool link_up = !((cpmu & TG3_CPMU_STATUS_LINK_MASK) ==
  9089. TG3_CPMU_STATUS_LINK_MASK);
  9090. if (link_up != tp->link_up)
  9091. tg3_setup_phy(tp, false);
  9092. }
  9093. tp->timer_counter = tp->timer_multiplier;
  9094. }
  9095. /* Heartbeat is only sent once every 2 seconds.
  9096. *
  9097. * The heartbeat is to tell the ASF firmware that the host
  9098. * driver is still alive. In the event that the OS crashes,
  9099. * ASF needs to reset the hardware to free up the FIFO space
  9100. * that may be filled with rx packets destined for the host.
  9101. * If the FIFO is full, ASF will no longer function properly.
  9102. *
  9103. * Unintended resets have been reported on real time kernels
  9104. * where the timer doesn't run on time. Netpoll will also have
  9105. * same problem.
  9106. *
  9107. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  9108. * to check the ring condition when the heartbeat is expiring
  9109. * before doing the reset. This will prevent most unintended
  9110. * resets.
  9111. */
  9112. if (!--tp->asf_counter) {
  9113. if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
  9114. tg3_wait_for_event_ack(tp);
  9115. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  9116. FWCMD_NICDRV_ALIVE3);
  9117. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  9118. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
  9119. TG3_FW_UPDATE_TIMEOUT_SEC);
  9120. tg3_generate_fw_event(tp);
  9121. }
  9122. tp->asf_counter = tp->asf_multiplier;
  9123. }
  9124. /* Update the APE heartbeat every 5 seconds.*/
  9125. tg3_send_ape_heartbeat(tp, TG3_APE_HB_INTERVAL);
  9126. spin_unlock(&tp->lock);
  9127. restart_timer:
  9128. tp->timer.expires = jiffies + tp->timer_offset;
  9129. add_timer(&tp->timer);
  9130. }
  9131. static void tg3_timer_init(struct tg3 *tp)
  9132. {
  9133. if (tg3_flag(tp, TAGGED_STATUS) &&
  9134. tg3_asic_rev(tp) != ASIC_REV_5717 &&
  9135. !tg3_flag(tp, 57765_CLASS))
  9136. tp->timer_offset = HZ;
  9137. else
  9138. tp->timer_offset = HZ / 10;
  9139. BUG_ON(tp->timer_offset > HZ);
  9140. tp->timer_multiplier = (HZ / tp->timer_offset);
  9141. tp->asf_multiplier = (HZ / tp->timer_offset) *
  9142. TG3_FW_UPDATE_FREQ_SEC;
  9143. timer_setup(&tp->timer, tg3_timer, 0);
  9144. }
  9145. static void tg3_timer_start(struct tg3 *tp)
  9146. {
  9147. tp->asf_counter = tp->asf_multiplier;
  9148. tp->timer_counter = tp->timer_multiplier;
  9149. tp->timer.expires = jiffies + tp->timer_offset;
  9150. add_timer(&tp->timer);
  9151. }
  9152. static void tg3_timer_stop(struct tg3 *tp)
  9153. {
  9154. del_timer_sync(&tp->timer);
  9155. }
  9156. /* Restart hardware after configuration changes, self-test, etc.
  9157. * Invoked with tp->lock held.
  9158. */
  9159. static int tg3_restart_hw(struct tg3 *tp, bool reset_phy)
  9160. __releases(tp->lock)
  9161. __acquires(tp->lock)
  9162. {
  9163. int err;
  9164. err = tg3_init_hw(tp, reset_phy);
  9165. if (err) {
  9166. netdev_err(tp->dev,
  9167. "Failed to re-initialize device, aborting\n");
  9168. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9169. tg3_full_unlock(tp);
  9170. tg3_timer_stop(tp);
  9171. tp->irq_sync = 0;
  9172. tg3_napi_enable(tp);
  9173. dev_close(tp->dev);
  9174. tg3_full_lock(tp, 0);
  9175. }
  9176. return err;
  9177. }
  9178. static void tg3_reset_task(struct work_struct *work)
  9179. {
  9180. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  9181. int err;
  9182. rtnl_lock();
  9183. tg3_full_lock(tp, 0);
  9184. if (!netif_running(tp->dev)) {
  9185. tg3_flag_clear(tp, RESET_TASK_PENDING);
  9186. tg3_full_unlock(tp);
  9187. rtnl_unlock();
  9188. return;
  9189. }
  9190. tg3_full_unlock(tp);
  9191. tg3_phy_stop(tp);
  9192. tg3_netif_stop(tp);
  9193. tg3_full_lock(tp, 1);
  9194. if (tg3_flag(tp, TX_RECOVERY_PENDING)) {
  9195. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  9196. tp->write32_rx_mbox = tg3_write_flush_reg32;
  9197. tg3_flag_set(tp, MBOX_WRITE_REORDER);
  9198. tg3_flag_clear(tp, TX_RECOVERY_PENDING);
  9199. }
  9200. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  9201. err = tg3_init_hw(tp, true);
  9202. if (err)
  9203. goto out;
  9204. tg3_netif_start(tp);
  9205. out:
  9206. tg3_full_unlock(tp);
  9207. if (!err)
  9208. tg3_phy_start(tp);
  9209. tg3_flag_clear(tp, RESET_TASK_PENDING);
  9210. rtnl_unlock();
  9211. }
  9212. static int tg3_request_irq(struct tg3 *tp, int irq_num)
  9213. {
  9214. irq_handler_t fn;
  9215. unsigned long flags;
  9216. char *name;
  9217. struct tg3_napi *tnapi = &tp->napi[irq_num];
  9218. if (tp->irq_cnt == 1)
  9219. name = tp->dev->name;
  9220. else {
  9221. name = &tnapi->irq_lbl[0];
  9222. if (tnapi->tx_buffers && tnapi->rx_rcb)
  9223. snprintf(name, IFNAMSIZ,
  9224. "%s-txrx-%d", tp->dev->name, irq_num);
  9225. else if (tnapi->tx_buffers)
  9226. snprintf(name, IFNAMSIZ,
  9227. "%s-tx-%d", tp->dev->name, irq_num);
  9228. else if (tnapi->rx_rcb)
  9229. snprintf(name, IFNAMSIZ,
  9230. "%s-rx-%d", tp->dev->name, irq_num);
  9231. else
  9232. snprintf(name, IFNAMSIZ,
  9233. "%s-%d", tp->dev->name, irq_num);
  9234. name[IFNAMSIZ-1] = 0;
  9235. }
  9236. if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
  9237. fn = tg3_msi;
  9238. if (tg3_flag(tp, 1SHOT_MSI))
  9239. fn = tg3_msi_1shot;
  9240. flags = 0;
  9241. } else {
  9242. fn = tg3_interrupt;
  9243. if (tg3_flag(tp, TAGGED_STATUS))
  9244. fn = tg3_interrupt_tagged;
  9245. flags = IRQF_SHARED;
  9246. }
  9247. return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
  9248. }
  9249. static int tg3_test_interrupt(struct tg3 *tp)
  9250. {
  9251. struct tg3_napi *tnapi = &tp->napi[0];
  9252. struct net_device *dev = tp->dev;
  9253. int err, i, intr_ok = 0;
  9254. u32 val;
  9255. if (!netif_running(dev))
  9256. return -ENODEV;
  9257. tg3_disable_ints(tp);
  9258. free_irq(tnapi->irq_vec, tnapi);
  9259. /*
  9260. * Turn off MSI one shot mode. Otherwise this test has no
  9261. * observable way to know whether the interrupt was delivered.
  9262. */
  9263. if (tg3_flag(tp, 57765_PLUS)) {
  9264. val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
  9265. tw32(MSGINT_MODE, val);
  9266. }
  9267. err = request_irq(tnapi->irq_vec, tg3_test_isr,
  9268. IRQF_SHARED, dev->name, tnapi);
  9269. if (err)
  9270. return err;
  9271. tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
  9272. tg3_enable_ints(tp);
  9273. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  9274. tnapi->coal_now);
  9275. for (i = 0; i < 5; i++) {
  9276. u32 int_mbox, misc_host_ctrl;
  9277. int_mbox = tr32_mailbox(tnapi->int_mbox);
  9278. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  9279. if ((int_mbox != 0) ||
  9280. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  9281. intr_ok = 1;
  9282. break;
  9283. }
  9284. if (tg3_flag(tp, 57765_PLUS) &&
  9285. tnapi->hw_status->status_tag != tnapi->last_tag)
  9286. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  9287. msleep(10);
  9288. }
  9289. tg3_disable_ints(tp);
  9290. free_irq(tnapi->irq_vec, tnapi);
  9291. err = tg3_request_irq(tp, 0);
  9292. if (err)
  9293. return err;
  9294. if (intr_ok) {
  9295. /* Reenable MSI one shot mode. */
  9296. if (tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, 1SHOT_MSI)) {
  9297. val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
  9298. tw32(MSGINT_MODE, val);
  9299. }
  9300. return 0;
  9301. }
  9302. return -EIO;
  9303. }
  9304. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  9305. * successfully restored
  9306. */
  9307. static int tg3_test_msi(struct tg3 *tp)
  9308. {
  9309. int err;
  9310. u16 pci_cmd;
  9311. if (!tg3_flag(tp, USING_MSI))
  9312. return 0;
  9313. /* Turn off SERR reporting in case MSI terminates with Master
  9314. * Abort.
  9315. */
  9316. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  9317. pci_write_config_word(tp->pdev, PCI_COMMAND,
  9318. pci_cmd & ~PCI_COMMAND_SERR);
  9319. err = tg3_test_interrupt(tp);
  9320. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  9321. if (!err)
  9322. return 0;
  9323. /* other failures */
  9324. if (err != -EIO)
  9325. return err;
  9326. /* MSI test failed, go back to INTx mode */
  9327. netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
  9328. "to INTx mode. Please report this failure to the PCI "
  9329. "maintainer and include system chipset information\n");
  9330. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  9331. pci_disable_msi(tp->pdev);
  9332. tg3_flag_clear(tp, USING_MSI);
  9333. tp->napi[0].irq_vec = tp->pdev->irq;
  9334. err = tg3_request_irq(tp, 0);
  9335. if (err)
  9336. return err;
  9337. /* Need to reset the chip because the MSI cycle may have terminated
  9338. * with Master Abort.
  9339. */
  9340. tg3_full_lock(tp, 1);
  9341. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9342. err = tg3_init_hw(tp, true);
  9343. tg3_full_unlock(tp);
  9344. if (err)
  9345. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  9346. return err;
  9347. }
  9348. static int tg3_request_firmware(struct tg3 *tp)
  9349. {
  9350. const struct tg3_firmware_hdr *fw_hdr;
  9351. if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
  9352. netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
  9353. tp->fw_needed);
  9354. return -ENOENT;
  9355. }
  9356. fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
  9357. /* Firmware blob starts with version numbers, followed by
  9358. * start address and _full_ length including BSS sections
  9359. * (which must be longer than the actual data, of course
  9360. */
  9361. tp->fw_len = be32_to_cpu(fw_hdr->len); /* includes bss */
  9362. if (tp->fw_len < (tp->fw->size - TG3_FW_HDR_LEN)) {
  9363. netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
  9364. tp->fw_len, tp->fw_needed);
  9365. release_firmware(tp->fw);
  9366. tp->fw = NULL;
  9367. return -EINVAL;
  9368. }
  9369. /* We no longer need firmware; we have it. */
  9370. tp->fw_needed = NULL;
  9371. return 0;
  9372. }
  9373. static u32 tg3_irq_count(struct tg3 *tp)
  9374. {
  9375. u32 irq_cnt = max(tp->rxq_cnt, tp->txq_cnt);
  9376. if (irq_cnt > 1) {
  9377. /* We want as many rx rings enabled as there are cpus.
  9378. * In multiqueue MSI-X mode, the first MSI-X vector
  9379. * only deals with link interrupts, etc, so we add
  9380. * one to the number of vectors we are requesting.
  9381. */
  9382. irq_cnt = min_t(unsigned, irq_cnt + 1, tp->irq_max);
  9383. }
  9384. return irq_cnt;
  9385. }
  9386. static bool tg3_enable_msix(struct tg3 *tp)
  9387. {
  9388. int i, rc;
  9389. struct msix_entry msix_ent[TG3_IRQ_MAX_VECS];
  9390. tp->txq_cnt = tp->txq_req;
  9391. tp->rxq_cnt = tp->rxq_req;
  9392. if (!tp->rxq_cnt)
  9393. tp->rxq_cnt = netif_get_num_default_rss_queues();
  9394. if (tp->rxq_cnt > tp->rxq_max)
  9395. tp->rxq_cnt = tp->rxq_max;
  9396. /* Disable multiple TX rings by default. Simple round-robin hardware
  9397. * scheduling of the TX rings can cause starvation of rings with
  9398. * small packets when other rings have TSO or jumbo packets.
  9399. */
  9400. if (!tp->txq_req)
  9401. tp->txq_cnt = 1;
  9402. tp->irq_cnt = tg3_irq_count(tp);
  9403. for (i = 0; i < tp->irq_max; i++) {
  9404. msix_ent[i].entry = i;
  9405. msix_ent[i].vector = 0;
  9406. }
  9407. rc = pci_enable_msix_range(tp->pdev, msix_ent, 1, tp->irq_cnt);
  9408. if (rc < 0) {
  9409. return false;
  9410. } else if (rc < tp->irq_cnt) {
  9411. netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
  9412. tp->irq_cnt, rc);
  9413. tp->irq_cnt = rc;
  9414. tp->rxq_cnt = max(rc - 1, 1);
  9415. if (tp->txq_cnt)
  9416. tp->txq_cnt = min(tp->rxq_cnt, tp->txq_max);
  9417. }
  9418. for (i = 0; i < tp->irq_max; i++)
  9419. tp->napi[i].irq_vec = msix_ent[i].vector;
  9420. if (netif_set_real_num_rx_queues(tp->dev, tp->rxq_cnt)) {
  9421. pci_disable_msix(tp->pdev);
  9422. return false;
  9423. }
  9424. if (tp->irq_cnt == 1)
  9425. return true;
  9426. tg3_flag_set(tp, ENABLE_RSS);
  9427. if (tp->txq_cnt > 1)
  9428. tg3_flag_set(tp, ENABLE_TSS);
  9429. netif_set_real_num_tx_queues(tp->dev, tp->txq_cnt);
  9430. return true;
  9431. }
  9432. static void tg3_ints_init(struct tg3 *tp)
  9433. {
  9434. if ((tg3_flag(tp, SUPPORT_MSI) || tg3_flag(tp, SUPPORT_MSIX)) &&
  9435. !tg3_flag(tp, TAGGED_STATUS)) {
  9436. /* All MSI supporting chips should support tagged
  9437. * status. Assert that this is the case.
  9438. */
  9439. netdev_warn(tp->dev,
  9440. "MSI without TAGGED_STATUS? Not using MSI\n");
  9441. goto defcfg;
  9442. }
  9443. if (tg3_flag(tp, SUPPORT_MSIX) && tg3_enable_msix(tp))
  9444. tg3_flag_set(tp, USING_MSIX);
  9445. else if (tg3_flag(tp, SUPPORT_MSI) && pci_enable_msi(tp->pdev) == 0)
  9446. tg3_flag_set(tp, USING_MSI);
  9447. if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
  9448. u32 msi_mode = tr32(MSGINT_MODE);
  9449. if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1)
  9450. msi_mode |= MSGINT_MODE_MULTIVEC_EN;
  9451. if (!tg3_flag(tp, 1SHOT_MSI))
  9452. msi_mode |= MSGINT_MODE_ONE_SHOT_DISABLE;
  9453. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  9454. }
  9455. defcfg:
  9456. if (!tg3_flag(tp, USING_MSIX)) {
  9457. tp->irq_cnt = 1;
  9458. tp->napi[0].irq_vec = tp->pdev->irq;
  9459. }
  9460. if (tp->irq_cnt == 1) {
  9461. tp->txq_cnt = 1;
  9462. tp->rxq_cnt = 1;
  9463. netif_set_real_num_tx_queues(tp->dev, 1);
  9464. netif_set_real_num_rx_queues(tp->dev, 1);
  9465. }
  9466. }
  9467. static void tg3_ints_fini(struct tg3 *tp)
  9468. {
  9469. if (tg3_flag(tp, USING_MSIX))
  9470. pci_disable_msix(tp->pdev);
  9471. else if (tg3_flag(tp, USING_MSI))
  9472. pci_disable_msi(tp->pdev);
  9473. tg3_flag_clear(tp, USING_MSI);
  9474. tg3_flag_clear(tp, USING_MSIX);
  9475. tg3_flag_clear(tp, ENABLE_RSS);
  9476. tg3_flag_clear(tp, ENABLE_TSS);
  9477. }
  9478. static int tg3_start(struct tg3 *tp, bool reset_phy, bool test_irq,
  9479. bool init)
  9480. {
  9481. struct net_device *dev = tp->dev;
  9482. int i, err;
  9483. /*
  9484. * Setup interrupts first so we know how
  9485. * many NAPI resources to allocate
  9486. */
  9487. tg3_ints_init(tp);
  9488. tg3_rss_check_indir_tbl(tp);
  9489. /* The placement of this call is tied
  9490. * to the setup and use of Host TX descriptors.
  9491. */
  9492. err = tg3_alloc_consistent(tp);
  9493. if (err)
  9494. goto out_ints_fini;
  9495. tg3_napi_init(tp);
  9496. tg3_napi_enable(tp);
  9497. for (i = 0; i < tp->irq_cnt; i++) {
  9498. err = tg3_request_irq(tp, i);
  9499. if (err) {
  9500. for (i--; i >= 0; i--) {
  9501. struct tg3_napi *tnapi = &tp->napi[i];
  9502. free_irq(tnapi->irq_vec, tnapi);
  9503. }
  9504. goto out_napi_fini;
  9505. }
  9506. }
  9507. tg3_full_lock(tp, 0);
  9508. if (init)
  9509. tg3_ape_driver_state_change(tp, RESET_KIND_INIT);
  9510. err = tg3_init_hw(tp, reset_phy);
  9511. if (err) {
  9512. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9513. tg3_free_rings(tp);
  9514. }
  9515. tg3_full_unlock(tp);
  9516. if (err)
  9517. goto out_free_irq;
  9518. if (test_irq && tg3_flag(tp, USING_MSI)) {
  9519. err = tg3_test_msi(tp);
  9520. if (err) {
  9521. tg3_full_lock(tp, 0);
  9522. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9523. tg3_free_rings(tp);
  9524. tg3_full_unlock(tp);
  9525. goto out_napi_fini;
  9526. }
  9527. if (!tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
  9528. u32 val = tr32(PCIE_TRANSACTION_CFG);
  9529. tw32(PCIE_TRANSACTION_CFG,
  9530. val | PCIE_TRANS_CFG_1SHOT_MSI);
  9531. }
  9532. }
  9533. tg3_phy_start(tp);
  9534. tg3_hwmon_open(tp);
  9535. tg3_full_lock(tp, 0);
  9536. tg3_timer_start(tp);
  9537. tg3_flag_set(tp, INIT_COMPLETE);
  9538. tg3_enable_ints(tp);
  9539. tg3_ptp_resume(tp);
  9540. tg3_full_unlock(tp);
  9541. netif_tx_start_all_queues(dev);
  9542. /*
  9543. * Reset loopback feature if it was turned on while the device was down
  9544. * make sure that it's installed properly now.
  9545. */
  9546. if (dev->features & NETIF_F_LOOPBACK)
  9547. tg3_set_loopback(dev, dev->features);
  9548. return 0;
  9549. out_free_irq:
  9550. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  9551. struct tg3_napi *tnapi = &tp->napi[i];
  9552. free_irq(tnapi->irq_vec, tnapi);
  9553. }
  9554. out_napi_fini:
  9555. tg3_napi_disable(tp);
  9556. tg3_napi_fini(tp);
  9557. tg3_free_consistent(tp);
  9558. out_ints_fini:
  9559. tg3_ints_fini(tp);
  9560. return err;
  9561. }
  9562. static void tg3_stop(struct tg3 *tp)
  9563. {
  9564. int i;
  9565. tg3_reset_task_cancel(tp);
  9566. tg3_netif_stop(tp);
  9567. tg3_timer_stop(tp);
  9568. tg3_hwmon_close(tp);
  9569. tg3_phy_stop(tp);
  9570. tg3_full_lock(tp, 1);
  9571. tg3_disable_ints(tp);
  9572. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9573. tg3_free_rings(tp);
  9574. tg3_flag_clear(tp, INIT_COMPLETE);
  9575. tg3_full_unlock(tp);
  9576. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  9577. struct tg3_napi *tnapi = &tp->napi[i];
  9578. free_irq(tnapi->irq_vec, tnapi);
  9579. }
  9580. tg3_ints_fini(tp);
  9581. tg3_napi_fini(tp);
  9582. tg3_free_consistent(tp);
  9583. }
  9584. static int tg3_open(struct net_device *dev)
  9585. {
  9586. struct tg3 *tp = netdev_priv(dev);
  9587. int err;
  9588. if (tp->pcierr_recovery) {
  9589. netdev_err(dev, "Failed to open device. PCI error recovery "
  9590. "in progress\n");
  9591. return -EAGAIN;
  9592. }
  9593. if (tp->fw_needed) {
  9594. err = tg3_request_firmware(tp);
  9595. if (tg3_asic_rev(tp) == ASIC_REV_57766) {
  9596. if (err) {
  9597. netdev_warn(tp->dev, "EEE capability disabled\n");
  9598. tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
  9599. } else if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP)) {
  9600. netdev_warn(tp->dev, "EEE capability restored\n");
  9601. tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
  9602. }
  9603. } else if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0) {
  9604. if (err)
  9605. return err;
  9606. } else if (err) {
  9607. netdev_warn(tp->dev, "TSO capability disabled\n");
  9608. tg3_flag_clear(tp, TSO_CAPABLE);
  9609. } else if (!tg3_flag(tp, TSO_CAPABLE)) {
  9610. netdev_notice(tp->dev, "TSO capability restored\n");
  9611. tg3_flag_set(tp, TSO_CAPABLE);
  9612. }
  9613. }
  9614. tg3_carrier_off(tp);
  9615. err = tg3_power_up(tp);
  9616. if (err)
  9617. return err;
  9618. tg3_full_lock(tp, 0);
  9619. tg3_disable_ints(tp);
  9620. tg3_flag_clear(tp, INIT_COMPLETE);
  9621. tg3_full_unlock(tp);
  9622. err = tg3_start(tp,
  9623. !(tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN),
  9624. true, true);
  9625. if (err) {
  9626. tg3_frob_aux_power(tp, false);
  9627. pci_set_power_state(tp->pdev, PCI_D3hot);
  9628. }
  9629. return err;
  9630. }
  9631. static int tg3_close(struct net_device *dev)
  9632. {
  9633. struct tg3 *tp = netdev_priv(dev);
  9634. if (tp->pcierr_recovery) {
  9635. netdev_err(dev, "Failed to close device. PCI error recovery "
  9636. "in progress\n");
  9637. return -EAGAIN;
  9638. }
  9639. tg3_stop(tp);
  9640. if (pci_device_is_present(tp->pdev)) {
  9641. tg3_power_down_prepare(tp);
  9642. tg3_carrier_off(tp);
  9643. }
  9644. return 0;
  9645. }
  9646. static inline u64 get_stat64(tg3_stat64_t *val)
  9647. {
  9648. return ((u64)val->high << 32) | ((u64)val->low);
  9649. }
  9650. static u64 tg3_calc_crc_errors(struct tg3 *tp)
  9651. {
  9652. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  9653. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  9654. (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  9655. tg3_asic_rev(tp) == ASIC_REV_5701)) {
  9656. u32 val;
  9657. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  9658. tg3_writephy(tp, MII_TG3_TEST1,
  9659. val | MII_TG3_TEST1_CRC_EN);
  9660. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
  9661. } else
  9662. val = 0;
  9663. tp->phy_crc_errors += val;
  9664. return tp->phy_crc_errors;
  9665. }
  9666. return get_stat64(&hw_stats->rx_fcs_errors);
  9667. }
  9668. #define ESTAT_ADD(member) \
  9669. estats->member = old_estats->member + \
  9670. get_stat64(&hw_stats->member)
  9671. static void tg3_get_estats(struct tg3 *tp, struct tg3_ethtool_stats *estats)
  9672. {
  9673. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  9674. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  9675. ESTAT_ADD(rx_octets);
  9676. ESTAT_ADD(rx_fragments);
  9677. ESTAT_ADD(rx_ucast_packets);
  9678. ESTAT_ADD(rx_mcast_packets);
  9679. ESTAT_ADD(rx_bcast_packets);
  9680. ESTAT_ADD(rx_fcs_errors);
  9681. ESTAT_ADD(rx_align_errors);
  9682. ESTAT_ADD(rx_xon_pause_rcvd);
  9683. ESTAT_ADD(rx_xoff_pause_rcvd);
  9684. ESTAT_ADD(rx_mac_ctrl_rcvd);
  9685. ESTAT_ADD(rx_xoff_entered);
  9686. ESTAT_ADD(rx_frame_too_long_errors);
  9687. ESTAT_ADD(rx_jabbers);
  9688. ESTAT_ADD(rx_undersize_packets);
  9689. ESTAT_ADD(rx_in_length_errors);
  9690. ESTAT_ADD(rx_out_length_errors);
  9691. ESTAT_ADD(rx_64_or_less_octet_packets);
  9692. ESTAT_ADD(rx_65_to_127_octet_packets);
  9693. ESTAT_ADD(rx_128_to_255_octet_packets);
  9694. ESTAT_ADD(rx_256_to_511_octet_packets);
  9695. ESTAT_ADD(rx_512_to_1023_octet_packets);
  9696. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  9697. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  9698. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  9699. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  9700. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  9701. ESTAT_ADD(tx_octets);
  9702. ESTAT_ADD(tx_collisions);
  9703. ESTAT_ADD(tx_xon_sent);
  9704. ESTAT_ADD(tx_xoff_sent);
  9705. ESTAT_ADD(tx_flow_control);
  9706. ESTAT_ADD(tx_mac_errors);
  9707. ESTAT_ADD(tx_single_collisions);
  9708. ESTAT_ADD(tx_mult_collisions);
  9709. ESTAT_ADD(tx_deferred);
  9710. ESTAT_ADD(tx_excessive_collisions);
  9711. ESTAT_ADD(tx_late_collisions);
  9712. ESTAT_ADD(tx_collide_2times);
  9713. ESTAT_ADD(tx_collide_3times);
  9714. ESTAT_ADD(tx_collide_4times);
  9715. ESTAT_ADD(tx_collide_5times);
  9716. ESTAT_ADD(tx_collide_6times);
  9717. ESTAT_ADD(tx_collide_7times);
  9718. ESTAT_ADD(tx_collide_8times);
  9719. ESTAT_ADD(tx_collide_9times);
  9720. ESTAT_ADD(tx_collide_10times);
  9721. ESTAT_ADD(tx_collide_11times);
  9722. ESTAT_ADD(tx_collide_12times);
  9723. ESTAT_ADD(tx_collide_13times);
  9724. ESTAT_ADD(tx_collide_14times);
  9725. ESTAT_ADD(tx_collide_15times);
  9726. ESTAT_ADD(tx_ucast_packets);
  9727. ESTAT_ADD(tx_mcast_packets);
  9728. ESTAT_ADD(tx_bcast_packets);
  9729. ESTAT_ADD(tx_carrier_sense_errors);
  9730. ESTAT_ADD(tx_discards);
  9731. ESTAT_ADD(tx_errors);
  9732. ESTAT_ADD(dma_writeq_full);
  9733. ESTAT_ADD(dma_write_prioq_full);
  9734. ESTAT_ADD(rxbds_empty);
  9735. ESTAT_ADD(rx_discards);
  9736. ESTAT_ADD(rx_errors);
  9737. ESTAT_ADD(rx_threshold_hit);
  9738. ESTAT_ADD(dma_readq_full);
  9739. ESTAT_ADD(dma_read_prioq_full);
  9740. ESTAT_ADD(tx_comp_queue_full);
  9741. ESTAT_ADD(ring_set_send_prod_index);
  9742. ESTAT_ADD(ring_status_update);
  9743. ESTAT_ADD(nic_irqs);
  9744. ESTAT_ADD(nic_avoided_irqs);
  9745. ESTAT_ADD(nic_tx_threshold_hit);
  9746. ESTAT_ADD(mbuf_lwm_thresh_hit);
  9747. }
  9748. static void tg3_get_nstats(struct tg3 *tp, struct rtnl_link_stats64 *stats)
  9749. {
  9750. struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
  9751. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  9752. stats->rx_packets = old_stats->rx_packets +
  9753. get_stat64(&hw_stats->rx_ucast_packets) +
  9754. get_stat64(&hw_stats->rx_mcast_packets) +
  9755. get_stat64(&hw_stats->rx_bcast_packets);
  9756. stats->tx_packets = old_stats->tx_packets +
  9757. get_stat64(&hw_stats->tx_ucast_packets) +
  9758. get_stat64(&hw_stats->tx_mcast_packets) +
  9759. get_stat64(&hw_stats->tx_bcast_packets);
  9760. stats->rx_bytes = old_stats->rx_bytes +
  9761. get_stat64(&hw_stats->rx_octets);
  9762. stats->tx_bytes = old_stats->tx_bytes +
  9763. get_stat64(&hw_stats->tx_octets);
  9764. stats->rx_errors = old_stats->rx_errors +
  9765. get_stat64(&hw_stats->rx_errors);
  9766. stats->tx_errors = old_stats->tx_errors +
  9767. get_stat64(&hw_stats->tx_errors) +
  9768. get_stat64(&hw_stats->tx_mac_errors) +
  9769. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  9770. get_stat64(&hw_stats->tx_discards);
  9771. stats->multicast = old_stats->multicast +
  9772. get_stat64(&hw_stats->rx_mcast_packets);
  9773. stats->collisions = old_stats->collisions +
  9774. get_stat64(&hw_stats->tx_collisions);
  9775. stats->rx_length_errors = old_stats->rx_length_errors +
  9776. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  9777. get_stat64(&hw_stats->rx_undersize_packets);
  9778. stats->rx_frame_errors = old_stats->rx_frame_errors +
  9779. get_stat64(&hw_stats->rx_align_errors);
  9780. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  9781. get_stat64(&hw_stats->tx_discards);
  9782. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  9783. get_stat64(&hw_stats->tx_carrier_sense_errors);
  9784. stats->rx_crc_errors = old_stats->rx_crc_errors +
  9785. tg3_calc_crc_errors(tp);
  9786. stats->rx_missed_errors = old_stats->rx_missed_errors +
  9787. get_stat64(&hw_stats->rx_discards);
  9788. stats->rx_dropped = tp->rx_dropped;
  9789. stats->tx_dropped = tp->tx_dropped;
  9790. }
  9791. static int tg3_get_regs_len(struct net_device *dev)
  9792. {
  9793. return TG3_REG_BLK_SIZE;
  9794. }
  9795. static void tg3_get_regs(struct net_device *dev,
  9796. struct ethtool_regs *regs, void *_p)
  9797. {
  9798. struct tg3 *tp = netdev_priv(dev);
  9799. regs->version = 0;
  9800. memset(_p, 0, TG3_REG_BLK_SIZE);
  9801. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9802. return;
  9803. tg3_full_lock(tp, 0);
  9804. tg3_dump_legacy_regs(tp, (u32 *)_p);
  9805. tg3_full_unlock(tp);
  9806. }
  9807. static int tg3_get_eeprom_len(struct net_device *dev)
  9808. {
  9809. struct tg3 *tp = netdev_priv(dev);
  9810. return tp->nvram_size;
  9811. }
  9812. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  9813. {
  9814. struct tg3 *tp = netdev_priv(dev);
  9815. int ret, cpmu_restore = 0;
  9816. u8 *pd;
  9817. u32 i, offset, len, b_offset, b_count, cpmu_val = 0;
  9818. __be32 val;
  9819. if (tg3_flag(tp, NO_NVRAM))
  9820. return -EINVAL;
  9821. offset = eeprom->offset;
  9822. len = eeprom->len;
  9823. eeprom->len = 0;
  9824. eeprom->magic = TG3_EEPROM_MAGIC;
  9825. /* Override clock, link aware and link idle modes */
  9826. if (tg3_flag(tp, CPMU_PRESENT)) {
  9827. cpmu_val = tr32(TG3_CPMU_CTRL);
  9828. if (cpmu_val & (CPMU_CTRL_LINK_AWARE_MODE |
  9829. CPMU_CTRL_LINK_IDLE_MODE)) {
  9830. tw32(TG3_CPMU_CTRL, cpmu_val &
  9831. ~(CPMU_CTRL_LINK_AWARE_MODE |
  9832. CPMU_CTRL_LINK_IDLE_MODE));
  9833. cpmu_restore = 1;
  9834. }
  9835. }
  9836. tg3_override_clk(tp);
  9837. if (offset & 3) {
  9838. /* adjustments to start on required 4 byte boundary */
  9839. b_offset = offset & 3;
  9840. b_count = 4 - b_offset;
  9841. if (b_count > len) {
  9842. /* i.e. offset=1 len=2 */
  9843. b_count = len;
  9844. }
  9845. ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
  9846. if (ret)
  9847. goto eeprom_done;
  9848. memcpy(data, ((char *)&val) + b_offset, b_count);
  9849. len -= b_count;
  9850. offset += b_count;
  9851. eeprom->len += b_count;
  9852. }
  9853. /* read bytes up to the last 4 byte boundary */
  9854. pd = &data[eeprom->len];
  9855. for (i = 0; i < (len - (len & 3)); i += 4) {
  9856. ret = tg3_nvram_read_be32(tp, offset + i, &val);
  9857. if (ret) {
  9858. if (i)
  9859. i -= 4;
  9860. eeprom->len += i;
  9861. goto eeprom_done;
  9862. }
  9863. memcpy(pd + i, &val, 4);
  9864. if (need_resched()) {
  9865. if (signal_pending(current)) {
  9866. eeprom->len += i;
  9867. ret = -EINTR;
  9868. goto eeprom_done;
  9869. }
  9870. cond_resched();
  9871. }
  9872. }
  9873. eeprom->len += i;
  9874. if (len & 3) {
  9875. /* read last bytes not ending on 4 byte boundary */
  9876. pd = &data[eeprom->len];
  9877. b_count = len & 3;
  9878. b_offset = offset + len - b_count;
  9879. ret = tg3_nvram_read_be32(tp, b_offset, &val);
  9880. if (ret)
  9881. goto eeprom_done;
  9882. memcpy(pd, &val, b_count);
  9883. eeprom->len += b_count;
  9884. }
  9885. ret = 0;
  9886. eeprom_done:
  9887. /* Restore clock, link aware and link idle modes */
  9888. tg3_restore_clk(tp);
  9889. if (cpmu_restore)
  9890. tw32(TG3_CPMU_CTRL, cpmu_val);
  9891. return ret;
  9892. }
  9893. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  9894. {
  9895. struct tg3 *tp = netdev_priv(dev);
  9896. int ret;
  9897. u32 offset, len, b_offset, odd_len;
  9898. u8 *buf;
  9899. __be32 start = 0, end;
  9900. if (tg3_flag(tp, NO_NVRAM) ||
  9901. eeprom->magic != TG3_EEPROM_MAGIC)
  9902. return -EINVAL;
  9903. offset = eeprom->offset;
  9904. len = eeprom->len;
  9905. if ((b_offset = (offset & 3))) {
  9906. /* adjustments to start on required 4 byte boundary */
  9907. ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
  9908. if (ret)
  9909. return ret;
  9910. len += b_offset;
  9911. offset &= ~3;
  9912. if (len < 4)
  9913. len = 4;
  9914. }
  9915. odd_len = 0;
  9916. if (len & 3) {
  9917. /* adjustments to end on required 4 byte boundary */
  9918. odd_len = 1;
  9919. len = (len + 3) & ~3;
  9920. ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
  9921. if (ret)
  9922. return ret;
  9923. }
  9924. buf = data;
  9925. if (b_offset || odd_len) {
  9926. buf = kmalloc(len, GFP_KERNEL);
  9927. if (!buf)
  9928. return -ENOMEM;
  9929. if (b_offset)
  9930. memcpy(buf, &start, 4);
  9931. if (odd_len)
  9932. memcpy(buf+len-4, &end, 4);
  9933. memcpy(buf + b_offset, data, eeprom->len);
  9934. }
  9935. ret = tg3_nvram_write_block(tp, offset, len, buf);
  9936. if (buf != data)
  9937. kfree(buf);
  9938. return ret;
  9939. }
  9940. static int tg3_get_link_ksettings(struct net_device *dev,
  9941. struct ethtool_link_ksettings *cmd)
  9942. {
  9943. struct tg3 *tp = netdev_priv(dev);
  9944. u32 supported, advertising;
  9945. if (tg3_flag(tp, USE_PHYLIB)) {
  9946. struct phy_device *phydev;
  9947. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  9948. return -EAGAIN;
  9949. phydev = mdiobus_get_phy(tp->mdio_bus, tp->phy_addr);
  9950. phy_ethtool_ksettings_get(phydev, cmd);
  9951. return 0;
  9952. }
  9953. supported = (SUPPORTED_Autoneg);
  9954. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  9955. supported |= (SUPPORTED_1000baseT_Half |
  9956. SUPPORTED_1000baseT_Full);
  9957. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  9958. supported |= (SUPPORTED_100baseT_Half |
  9959. SUPPORTED_100baseT_Full |
  9960. SUPPORTED_10baseT_Half |
  9961. SUPPORTED_10baseT_Full |
  9962. SUPPORTED_TP);
  9963. cmd->base.port = PORT_TP;
  9964. } else {
  9965. supported |= SUPPORTED_FIBRE;
  9966. cmd->base.port = PORT_FIBRE;
  9967. }
  9968. ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.supported,
  9969. supported);
  9970. advertising = tp->link_config.advertising;
  9971. if (tg3_flag(tp, PAUSE_AUTONEG)) {
  9972. if (tp->link_config.flowctrl & FLOW_CTRL_RX) {
  9973. if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
  9974. advertising |= ADVERTISED_Pause;
  9975. } else {
  9976. advertising |= ADVERTISED_Pause |
  9977. ADVERTISED_Asym_Pause;
  9978. }
  9979. } else if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
  9980. advertising |= ADVERTISED_Asym_Pause;
  9981. }
  9982. }
  9983. ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.advertising,
  9984. advertising);
  9985. if (netif_running(dev) && tp->link_up) {
  9986. cmd->base.speed = tp->link_config.active_speed;
  9987. cmd->base.duplex = tp->link_config.active_duplex;
  9988. ethtool_convert_legacy_u32_to_link_mode(
  9989. cmd->link_modes.lp_advertising,
  9990. tp->link_config.rmt_adv);
  9991. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  9992. if (tp->phy_flags & TG3_PHYFLG_MDIX_STATE)
  9993. cmd->base.eth_tp_mdix = ETH_TP_MDI_X;
  9994. else
  9995. cmd->base.eth_tp_mdix = ETH_TP_MDI;
  9996. }
  9997. } else {
  9998. cmd->base.speed = SPEED_UNKNOWN;
  9999. cmd->base.duplex = DUPLEX_UNKNOWN;
  10000. cmd->base.eth_tp_mdix = ETH_TP_MDI_INVALID;
  10001. }
  10002. cmd->base.phy_address = tp->phy_addr;
  10003. cmd->base.autoneg = tp->link_config.autoneg;
  10004. return 0;
  10005. }
  10006. static int tg3_set_link_ksettings(struct net_device *dev,
  10007. const struct ethtool_link_ksettings *cmd)
  10008. {
  10009. struct tg3 *tp = netdev_priv(dev);
  10010. u32 speed = cmd->base.speed;
  10011. u32 advertising;
  10012. if (tg3_flag(tp, USE_PHYLIB)) {
  10013. struct phy_device *phydev;
  10014. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  10015. return -EAGAIN;
  10016. phydev = mdiobus_get_phy(tp->mdio_bus, tp->phy_addr);
  10017. return phy_ethtool_ksettings_set(phydev, cmd);
  10018. }
  10019. if (cmd->base.autoneg != AUTONEG_ENABLE &&
  10020. cmd->base.autoneg != AUTONEG_DISABLE)
  10021. return -EINVAL;
  10022. if (cmd->base.autoneg == AUTONEG_DISABLE &&
  10023. cmd->base.duplex != DUPLEX_FULL &&
  10024. cmd->base.duplex != DUPLEX_HALF)
  10025. return -EINVAL;
  10026. ethtool_convert_link_mode_to_legacy_u32(&advertising,
  10027. cmd->link_modes.advertising);
  10028. if (cmd->base.autoneg == AUTONEG_ENABLE) {
  10029. u32 mask = ADVERTISED_Autoneg |
  10030. ADVERTISED_Pause |
  10031. ADVERTISED_Asym_Pause;
  10032. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  10033. mask |= ADVERTISED_1000baseT_Half |
  10034. ADVERTISED_1000baseT_Full;
  10035. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  10036. mask |= ADVERTISED_100baseT_Half |
  10037. ADVERTISED_100baseT_Full |
  10038. ADVERTISED_10baseT_Half |
  10039. ADVERTISED_10baseT_Full |
  10040. ADVERTISED_TP;
  10041. else
  10042. mask |= ADVERTISED_FIBRE;
  10043. if (advertising & ~mask)
  10044. return -EINVAL;
  10045. mask &= (ADVERTISED_1000baseT_Half |
  10046. ADVERTISED_1000baseT_Full |
  10047. ADVERTISED_100baseT_Half |
  10048. ADVERTISED_100baseT_Full |
  10049. ADVERTISED_10baseT_Half |
  10050. ADVERTISED_10baseT_Full);
  10051. advertising &= mask;
  10052. } else {
  10053. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
  10054. if (speed != SPEED_1000)
  10055. return -EINVAL;
  10056. if (cmd->base.duplex != DUPLEX_FULL)
  10057. return -EINVAL;
  10058. } else {
  10059. if (speed != SPEED_100 &&
  10060. speed != SPEED_10)
  10061. return -EINVAL;
  10062. }
  10063. }
  10064. tg3_full_lock(tp, 0);
  10065. tp->link_config.autoneg = cmd->base.autoneg;
  10066. if (cmd->base.autoneg == AUTONEG_ENABLE) {
  10067. tp->link_config.advertising = (advertising |
  10068. ADVERTISED_Autoneg);
  10069. tp->link_config.speed = SPEED_UNKNOWN;
  10070. tp->link_config.duplex = DUPLEX_UNKNOWN;
  10071. } else {
  10072. tp->link_config.advertising = 0;
  10073. tp->link_config.speed = speed;
  10074. tp->link_config.duplex = cmd->base.duplex;
  10075. }
  10076. tp->phy_flags |= TG3_PHYFLG_USER_CONFIGURED;
  10077. tg3_warn_mgmt_link_flap(tp);
  10078. if (netif_running(dev))
  10079. tg3_setup_phy(tp, true);
  10080. tg3_full_unlock(tp);
  10081. return 0;
  10082. }
  10083. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  10084. {
  10085. struct tg3 *tp = netdev_priv(dev);
  10086. strlcpy(info->driver, DRV_MODULE_NAME, sizeof(info->driver));
  10087. strlcpy(info->version, DRV_MODULE_VERSION, sizeof(info->version));
  10088. strlcpy(info->fw_version, tp->fw_ver, sizeof(info->fw_version));
  10089. strlcpy(info->bus_info, pci_name(tp->pdev), sizeof(info->bus_info));
  10090. }
  10091. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  10092. {
  10093. struct tg3 *tp = netdev_priv(dev);
  10094. if (tg3_flag(tp, WOL_CAP) && device_can_wakeup(&tp->pdev->dev))
  10095. wol->supported = WAKE_MAGIC;
  10096. else
  10097. wol->supported = 0;
  10098. wol->wolopts = 0;
  10099. if (tg3_flag(tp, WOL_ENABLE) && device_can_wakeup(&tp->pdev->dev))
  10100. wol->wolopts = WAKE_MAGIC;
  10101. memset(&wol->sopass, 0, sizeof(wol->sopass));
  10102. }
  10103. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  10104. {
  10105. struct tg3 *tp = netdev_priv(dev);
  10106. struct device *dp = &tp->pdev->dev;
  10107. if (wol->wolopts & ~WAKE_MAGIC)
  10108. return -EINVAL;
  10109. if ((wol->wolopts & WAKE_MAGIC) &&
  10110. !(tg3_flag(tp, WOL_CAP) && device_can_wakeup(dp)))
  10111. return -EINVAL;
  10112. device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
  10113. if (device_may_wakeup(dp))
  10114. tg3_flag_set(tp, WOL_ENABLE);
  10115. else
  10116. tg3_flag_clear(tp, WOL_ENABLE);
  10117. return 0;
  10118. }
  10119. static u32 tg3_get_msglevel(struct net_device *dev)
  10120. {
  10121. struct tg3 *tp = netdev_priv(dev);
  10122. return tp->msg_enable;
  10123. }
  10124. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  10125. {
  10126. struct tg3 *tp = netdev_priv(dev);
  10127. tp->msg_enable = value;
  10128. }
  10129. static int tg3_nway_reset(struct net_device *dev)
  10130. {
  10131. struct tg3 *tp = netdev_priv(dev);
  10132. int r;
  10133. if (!netif_running(dev))
  10134. return -EAGAIN;
  10135. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  10136. return -EINVAL;
  10137. tg3_warn_mgmt_link_flap(tp);
  10138. if (tg3_flag(tp, USE_PHYLIB)) {
  10139. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  10140. return -EAGAIN;
  10141. r = phy_start_aneg(mdiobus_get_phy(tp->mdio_bus, tp->phy_addr));
  10142. } else {
  10143. u32 bmcr;
  10144. spin_lock_bh(&tp->lock);
  10145. r = -EINVAL;
  10146. tg3_readphy(tp, MII_BMCR, &bmcr);
  10147. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  10148. ((bmcr & BMCR_ANENABLE) ||
  10149. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
  10150. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  10151. BMCR_ANENABLE);
  10152. r = 0;
  10153. }
  10154. spin_unlock_bh(&tp->lock);
  10155. }
  10156. return r;
  10157. }
  10158. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  10159. {
  10160. struct tg3 *tp = netdev_priv(dev);
  10161. ering->rx_max_pending = tp->rx_std_ring_mask;
  10162. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  10163. ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
  10164. else
  10165. ering->rx_jumbo_max_pending = 0;
  10166. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  10167. ering->rx_pending = tp->rx_pending;
  10168. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  10169. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  10170. else
  10171. ering->rx_jumbo_pending = 0;
  10172. ering->tx_pending = tp->napi[0].tx_pending;
  10173. }
  10174. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  10175. {
  10176. struct tg3 *tp = netdev_priv(dev);
  10177. int i, irq_sync = 0, err = 0;
  10178. if ((ering->rx_pending > tp->rx_std_ring_mask) ||
  10179. (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
  10180. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  10181. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  10182. (tg3_flag(tp, TSO_BUG) &&
  10183. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  10184. return -EINVAL;
  10185. if (netif_running(dev)) {
  10186. tg3_phy_stop(tp);
  10187. tg3_netif_stop(tp);
  10188. irq_sync = 1;
  10189. }
  10190. tg3_full_lock(tp, irq_sync);
  10191. tp->rx_pending = ering->rx_pending;
  10192. if (tg3_flag(tp, MAX_RXPEND_64) &&
  10193. tp->rx_pending > 63)
  10194. tp->rx_pending = 63;
  10195. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  10196. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  10197. for (i = 0; i < tp->irq_max; i++)
  10198. tp->napi[i].tx_pending = ering->tx_pending;
  10199. if (netif_running(dev)) {
  10200. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  10201. err = tg3_restart_hw(tp, false);
  10202. if (!err)
  10203. tg3_netif_start(tp);
  10204. }
  10205. tg3_full_unlock(tp);
  10206. if (irq_sync && !err)
  10207. tg3_phy_start(tp);
  10208. return err;
  10209. }
  10210. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  10211. {
  10212. struct tg3 *tp = netdev_priv(dev);
  10213. epause->autoneg = !!tg3_flag(tp, PAUSE_AUTONEG);
  10214. if (tp->link_config.flowctrl & FLOW_CTRL_RX)
  10215. epause->rx_pause = 1;
  10216. else
  10217. epause->rx_pause = 0;
  10218. if (tp->link_config.flowctrl & FLOW_CTRL_TX)
  10219. epause->tx_pause = 1;
  10220. else
  10221. epause->tx_pause = 0;
  10222. }
  10223. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  10224. {
  10225. struct tg3 *tp = netdev_priv(dev);
  10226. int err = 0;
  10227. if (tp->link_config.autoneg == AUTONEG_ENABLE)
  10228. tg3_warn_mgmt_link_flap(tp);
  10229. if (tg3_flag(tp, USE_PHYLIB)) {
  10230. u32 newadv;
  10231. struct phy_device *phydev;
  10232. phydev = mdiobus_get_phy(tp->mdio_bus, tp->phy_addr);
  10233. if (!(phydev->supported & SUPPORTED_Pause) ||
  10234. (!(phydev->supported & SUPPORTED_Asym_Pause) &&
  10235. (epause->rx_pause != epause->tx_pause)))
  10236. return -EINVAL;
  10237. tp->link_config.flowctrl = 0;
  10238. if (epause->rx_pause) {
  10239. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  10240. if (epause->tx_pause) {
  10241. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  10242. newadv = ADVERTISED_Pause;
  10243. } else
  10244. newadv = ADVERTISED_Pause |
  10245. ADVERTISED_Asym_Pause;
  10246. } else if (epause->tx_pause) {
  10247. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  10248. newadv = ADVERTISED_Asym_Pause;
  10249. } else
  10250. newadv = 0;
  10251. if (epause->autoneg)
  10252. tg3_flag_set(tp, PAUSE_AUTONEG);
  10253. else
  10254. tg3_flag_clear(tp, PAUSE_AUTONEG);
  10255. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  10256. u32 oldadv = phydev->advertising &
  10257. (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
  10258. if (oldadv != newadv) {
  10259. phydev->advertising &=
  10260. ~(ADVERTISED_Pause |
  10261. ADVERTISED_Asym_Pause);
  10262. phydev->advertising |= newadv;
  10263. if (phydev->autoneg) {
  10264. /*
  10265. * Always renegotiate the link to
  10266. * inform our link partner of our
  10267. * flow control settings, even if the
  10268. * flow control is forced. Let
  10269. * tg3_adjust_link() do the final
  10270. * flow control setup.
  10271. */
  10272. return phy_start_aneg(phydev);
  10273. }
  10274. }
  10275. if (!epause->autoneg)
  10276. tg3_setup_flow_control(tp, 0, 0);
  10277. } else {
  10278. tp->link_config.advertising &=
  10279. ~(ADVERTISED_Pause |
  10280. ADVERTISED_Asym_Pause);
  10281. tp->link_config.advertising |= newadv;
  10282. }
  10283. } else {
  10284. int irq_sync = 0;
  10285. if (netif_running(dev)) {
  10286. tg3_netif_stop(tp);
  10287. irq_sync = 1;
  10288. }
  10289. tg3_full_lock(tp, irq_sync);
  10290. if (epause->autoneg)
  10291. tg3_flag_set(tp, PAUSE_AUTONEG);
  10292. else
  10293. tg3_flag_clear(tp, PAUSE_AUTONEG);
  10294. if (epause->rx_pause)
  10295. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  10296. else
  10297. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  10298. if (epause->tx_pause)
  10299. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  10300. else
  10301. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  10302. if (netif_running(dev)) {
  10303. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  10304. err = tg3_restart_hw(tp, false);
  10305. if (!err)
  10306. tg3_netif_start(tp);
  10307. }
  10308. tg3_full_unlock(tp);
  10309. }
  10310. tp->phy_flags |= TG3_PHYFLG_USER_CONFIGURED;
  10311. return err;
  10312. }
  10313. static int tg3_get_sset_count(struct net_device *dev, int sset)
  10314. {
  10315. switch (sset) {
  10316. case ETH_SS_TEST:
  10317. return TG3_NUM_TEST;
  10318. case ETH_SS_STATS:
  10319. return TG3_NUM_STATS;
  10320. default:
  10321. return -EOPNOTSUPP;
  10322. }
  10323. }
  10324. static int tg3_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *info,
  10325. u32 *rules __always_unused)
  10326. {
  10327. struct tg3 *tp = netdev_priv(dev);
  10328. if (!tg3_flag(tp, SUPPORT_MSIX))
  10329. return -EOPNOTSUPP;
  10330. switch (info->cmd) {
  10331. case ETHTOOL_GRXRINGS:
  10332. if (netif_running(tp->dev))
  10333. info->data = tp->rxq_cnt;
  10334. else {
  10335. info->data = num_online_cpus();
  10336. if (info->data > TG3_RSS_MAX_NUM_QS)
  10337. info->data = TG3_RSS_MAX_NUM_QS;
  10338. }
  10339. return 0;
  10340. default:
  10341. return -EOPNOTSUPP;
  10342. }
  10343. }
  10344. static u32 tg3_get_rxfh_indir_size(struct net_device *dev)
  10345. {
  10346. u32 size = 0;
  10347. struct tg3 *tp = netdev_priv(dev);
  10348. if (tg3_flag(tp, SUPPORT_MSIX))
  10349. size = TG3_RSS_INDIR_TBL_SIZE;
  10350. return size;
  10351. }
  10352. static int tg3_get_rxfh(struct net_device *dev, u32 *indir, u8 *key, u8 *hfunc)
  10353. {
  10354. struct tg3 *tp = netdev_priv(dev);
  10355. int i;
  10356. if (hfunc)
  10357. *hfunc = ETH_RSS_HASH_TOP;
  10358. if (!indir)
  10359. return 0;
  10360. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
  10361. indir[i] = tp->rss_ind_tbl[i];
  10362. return 0;
  10363. }
  10364. static int tg3_set_rxfh(struct net_device *dev, const u32 *indir, const u8 *key,
  10365. const u8 hfunc)
  10366. {
  10367. struct tg3 *tp = netdev_priv(dev);
  10368. size_t i;
  10369. /* We require at least one supported parameter to be changed and no
  10370. * change in any of the unsupported parameters
  10371. */
  10372. if (key ||
  10373. (hfunc != ETH_RSS_HASH_NO_CHANGE && hfunc != ETH_RSS_HASH_TOP))
  10374. return -EOPNOTSUPP;
  10375. if (!indir)
  10376. return 0;
  10377. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
  10378. tp->rss_ind_tbl[i] = indir[i];
  10379. if (!netif_running(dev) || !tg3_flag(tp, ENABLE_RSS))
  10380. return 0;
  10381. /* It is legal to write the indirection
  10382. * table while the device is running.
  10383. */
  10384. tg3_full_lock(tp, 0);
  10385. tg3_rss_write_indir_tbl(tp);
  10386. tg3_full_unlock(tp);
  10387. return 0;
  10388. }
  10389. static void tg3_get_channels(struct net_device *dev,
  10390. struct ethtool_channels *channel)
  10391. {
  10392. struct tg3 *tp = netdev_priv(dev);
  10393. u32 deflt_qs = netif_get_num_default_rss_queues();
  10394. channel->max_rx = tp->rxq_max;
  10395. channel->max_tx = tp->txq_max;
  10396. if (netif_running(dev)) {
  10397. channel->rx_count = tp->rxq_cnt;
  10398. channel->tx_count = tp->txq_cnt;
  10399. } else {
  10400. if (tp->rxq_req)
  10401. channel->rx_count = tp->rxq_req;
  10402. else
  10403. channel->rx_count = min(deflt_qs, tp->rxq_max);
  10404. if (tp->txq_req)
  10405. channel->tx_count = tp->txq_req;
  10406. else
  10407. channel->tx_count = min(deflt_qs, tp->txq_max);
  10408. }
  10409. }
  10410. static int tg3_set_channels(struct net_device *dev,
  10411. struct ethtool_channels *channel)
  10412. {
  10413. struct tg3 *tp = netdev_priv(dev);
  10414. if (!tg3_flag(tp, SUPPORT_MSIX))
  10415. return -EOPNOTSUPP;
  10416. if (channel->rx_count > tp->rxq_max ||
  10417. channel->tx_count > tp->txq_max)
  10418. return -EINVAL;
  10419. tp->rxq_req = channel->rx_count;
  10420. tp->txq_req = channel->tx_count;
  10421. if (!netif_running(dev))
  10422. return 0;
  10423. tg3_stop(tp);
  10424. tg3_carrier_off(tp);
  10425. tg3_start(tp, true, false, false);
  10426. return 0;
  10427. }
  10428. static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
  10429. {
  10430. switch (stringset) {
  10431. case ETH_SS_STATS:
  10432. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  10433. break;
  10434. case ETH_SS_TEST:
  10435. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  10436. break;
  10437. default:
  10438. WARN_ON(1); /* we need a WARN() */
  10439. break;
  10440. }
  10441. }
  10442. static int tg3_set_phys_id(struct net_device *dev,
  10443. enum ethtool_phys_id_state state)
  10444. {
  10445. struct tg3 *tp = netdev_priv(dev);
  10446. if (!netif_running(tp->dev))
  10447. return -EAGAIN;
  10448. switch (state) {
  10449. case ETHTOOL_ID_ACTIVE:
  10450. return 1; /* cycle on/off once per second */
  10451. case ETHTOOL_ID_ON:
  10452. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  10453. LED_CTRL_1000MBPS_ON |
  10454. LED_CTRL_100MBPS_ON |
  10455. LED_CTRL_10MBPS_ON |
  10456. LED_CTRL_TRAFFIC_OVERRIDE |
  10457. LED_CTRL_TRAFFIC_BLINK |
  10458. LED_CTRL_TRAFFIC_LED);
  10459. break;
  10460. case ETHTOOL_ID_OFF:
  10461. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  10462. LED_CTRL_TRAFFIC_OVERRIDE);
  10463. break;
  10464. case ETHTOOL_ID_INACTIVE:
  10465. tw32(MAC_LED_CTRL, tp->led_ctrl);
  10466. break;
  10467. }
  10468. return 0;
  10469. }
  10470. static void tg3_get_ethtool_stats(struct net_device *dev,
  10471. struct ethtool_stats *estats, u64 *tmp_stats)
  10472. {
  10473. struct tg3 *tp = netdev_priv(dev);
  10474. if (tp->hw_stats)
  10475. tg3_get_estats(tp, (struct tg3_ethtool_stats *)tmp_stats);
  10476. else
  10477. memset(tmp_stats, 0, sizeof(struct tg3_ethtool_stats));
  10478. }
  10479. static __be32 *tg3_vpd_readblock(struct tg3 *tp, u32 *vpdlen)
  10480. {
  10481. int i;
  10482. __be32 *buf;
  10483. u32 offset = 0, len = 0;
  10484. u32 magic, val;
  10485. if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &magic))
  10486. return NULL;
  10487. if (magic == TG3_EEPROM_MAGIC) {
  10488. for (offset = TG3_NVM_DIR_START;
  10489. offset < TG3_NVM_DIR_END;
  10490. offset += TG3_NVM_DIRENT_SIZE) {
  10491. if (tg3_nvram_read(tp, offset, &val))
  10492. return NULL;
  10493. if ((val >> TG3_NVM_DIRTYPE_SHIFT) ==
  10494. TG3_NVM_DIRTYPE_EXTVPD)
  10495. break;
  10496. }
  10497. if (offset != TG3_NVM_DIR_END) {
  10498. len = (val & TG3_NVM_DIRTYPE_LENMSK) * 4;
  10499. if (tg3_nvram_read(tp, offset + 4, &offset))
  10500. return NULL;
  10501. offset = tg3_nvram_logical_addr(tp, offset);
  10502. }
  10503. }
  10504. if (!offset || !len) {
  10505. offset = TG3_NVM_VPD_OFF;
  10506. len = TG3_NVM_VPD_LEN;
  10507. }
  10508. buf = kmalloc(len, GFP_KERNEL);
  10509. if (buf == NULL)
  10510. return NULL;
  10511. if (magic == TG3_EEPROM_MAGIC) {
  10512. for (i = 0; i < len; i += 4) {
  10513. /* The data is in little-endian format in NVRAM.
  10514. * Use the big-endian read routines to preserve
  10515. * the byte order as it exists in NVRAM.
  10516. */
  10517. if (tg3_nvram_read_be32(tp, offset + i, &buf[i/4]))
  10518. goto error;
  10519. }
  10520. } else {
  10521. u8 *ptr;
  10522. ssize_t cnt;
  10523. unsigned int pos = 0;
  10524. ptr = (u8 *)&buf[0];
  10525. for (i = 0; pos < len && i < 3; i++, pos += cnt, ptr += cnt) {
  10526. cnt = pci_read_vpd(tp->pdev, pos,
  10527. len - pos, ptr);
  10528. if (cnt == -ETIMEDOUT || cnt == -EINTR)
  10529. cnt = 0;
  10530. else if (cnt < 0)
  10531. goto error;
  10532. }
  10533. if (pos != len)
  10534. goto error;
  10535. }
  10536. *vpdlen = len;
  10537. return buf;
  10538. error:
  10539. kfree(buf);
  10540. return NULL;
  10541. }
  10542. #define NVRAM_TEST_SIZE 0x100
  10543. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  10544. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  10545. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  10546. #define NVRAM_SELFBOOT_FORMAT1_4_SIZE 0x20
  10547. #define NVRAM_SELFBOOT_FORMAT1_5_SIZE 0x24
  10548. #define NVRAM_SELFBOOT_FORMAT1_6_SIZE 0x50
  10549. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  10550. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  10551. static int tg3_test_nvram(struct tg3 *tp)
  10552. {
  10553. u32 csum, magic, len;
  10554. __be32 *buf;
  10555. int i, j, k, err = 0, size;
  10556. if (tg3_flag(tp, NO_NVRAM))
  10557. return 0;
  10558. if (tg3_nvram_read(tp, 0, &magic) != 0)
  10559. return -EIO;
  10560. if (magic == TG3_EEPROM_MAGIC)
  10561. size = NVRAM_TEST_SIZE;
  10562. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  10563. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  10564. TG3_EEPROM_SB_FORMAT_1) {
  10565. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  10566. case TG3_EEPROM_SB_REVISION_0:
  10567. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  10568. break;
  10569. case TG3_EEPROM_SB_REVISION_2:
  10570. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  10571. break;
  10572. case TG3_EEPROM_SB_REVISION_3:
  10573. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  10574. break;
  10575. case TG3_EEPROM_SB_REVISION_4:
  10576. size = NVRAM_SELFBOOT_FORMAT1_4_SIZE;
  10577. break;
  10578. case TG3_EEPROM_SB_REVISION_5:
  10579. size = NVRAM_SELFBOOT_FORMAT1_5_SIZE;
  10580. break;
  10581. case TG3_EEPROM_SB_REVISION_6:
  10582. size = NVRAM_SELFBOOT_FORMAT1_6_SIZE;
  10583. break;
  10584. default:
  10585. return -EIO;
  10586. }
  10587. } else
  10588. return 0;
  10589. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  10590. size = NVRAM_SELFBOOT_HW_SIZE;
  10591. else
  10592. return -EIO;
  10593. buf = kmalloc(size, GFP_KERNEL);
  10594. if (buf == NULL)
  10595. return -ENOMEM;
  10596. err = -EIO;
  10597. for (i = 0, j = 0; i < size; i += 4, j++) {
  10598. err = tg3_nvram_read_be32(tp, i, &buf[j]);
  10599. if (err)
  10600. break;
  10601. }
  10602. if (i < size)
  10603. goto out;
  10604. /* Selfboot format */
  10605. magic = be32_to_cpu(buf[0]);
  10606. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  10607. TG3_EEPROM_MAGIC_FW) {
  10608. u8 *buf8 = (u8 *) buf, csum8 = 0;
  10609. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  10610. TG3_EEPROM_SB_REVISION_2) {
  10611. /* For rev 2, the csum doesn't include the MBA. */
  10612. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  10613. csum8 += buf8[i];
  10614. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  10615. csum8 += buf8[i];
  10616. } else {
  10617. for (i = 0; i < size; i++)
  10618. csum8 += buf8[i];
  10619. }
  10620. if (csum8 == 0) {
  10621. err = 0;
  10622. goto out;
  10623. }
  10624. err = -EIO;
  10625. goto out;
  10626. }
  10627. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  10628. TG3_EEPROM_MAGIC_HW) {
  10629. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  10630. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  10631. u8 *buf8 = (u8 *) buf;
  10632. /* Separate the parity bits and the data bytes. */
  10633. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  10634. if ((i == 0) || (i == 8)) {
  10635. int l;
  10636. u8 msk;
  10637. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  10638. parity[k++] = buf8[i] & msk;
  10639. i++;
  10640. } else if (i == 16) {
  10641. int l;
  10642. u8 msk;
  10643. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  10644. parity[k++] = buf8[i] & msk;
  10645. i++;
  10646. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  10647. parity[k++] = buf8[i] & msk;
  10648. i++;
  10649. }
  10650. data[j++] = buf8[i];
  10651. }
  10652. err = -EIO;
  10653. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  10654. u8 hw8 = hweight8(data[i]);
  10655. if ((hw8 & 0x1) && parity[i])
  10656. goto out;
  10657. else if (!(hw8 & 0x1) && !parity[i])
  10658. goto out;
  10659. }
  10660. err = 0;
  10661. goto out;
  10662. }
  10663. err = -EIO;
  10664. /* Bootstrap checksum at offset 0x10 */
  10665. csum = calc_crc((unsigned char *) buf, 0x10);
  10666. if (csum != le32_to_cpu(buf[0x10/4]))
  10667. goto out;
  10668. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  10669. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  10670. if (csum != le32_to_cpu(buf[0xfc/4]))
  10671. goto out;
  10672. kfree(buf);
  10673. buf = tg3_vpd_readblock(tp, &len);
  10674. if (!buf)
  10675. return -ENOMEM;
  10676. i = pci_vpd_find_tag((u8 *)buf, 0, len, PCI_VPD_LRDT_RO_DATA);
  10677. if (i > 0) {
  10678. j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
  10679. if (j < 0)
  10680. goto out;
  10681. if (i + PCI_VPD_LRDT_TAG_SIZE + j > len)
  10682. goto out;
  10683. i += PCI_VPD_LRDT_TAG_SIZE;
  10684. j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
  10685. PCI_VPD_RO_KEYWORD_CHKSUM);
  10686. if (j > 0) {
  10687. u8 csum8 = 0;
  10688. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  10689. for (i = 0; i <= j; i++)
  10690. csum8 += ((u8 *)buf)[i];
  10691. if (csum8)
  10692. goto out;
  10693. }
  10694. }
  10695. err = 0;
  10696. out:
  10697. kfree(buf);
  10698. return err;
  10699. }
  10700. #define TG3_SERDES_TIMEOUT_SEC 2
  10701. #define TG3_COPPER_TIMEOUT_SEC 6
  10702. static int tg3_test_link(struct tg3 *tp)
  10703. {
  10704. int i, max;
  10705. if (!netif_running(tp->dev))
  10706. return -ENODEV;
  10707. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  10708. max = TG3_SERDES_TIMEOUT_SEC;
  10709. else
  10710. max = TG3_COPPER_TIMEOUT_SEC;
  10711. for (i = 0; i < max; i++) {
  10712. if (tp->link_up)
  10713. return 0;
  10714. if (msleep_interruptible(1000))
  10715. break;
  10716. }
  10717. return -EIO;
  10718. }
  10719. /* Only test the commonly used registers */
  10720. static int tg3_test_registers(struct tg3 *tp)
  10721. {
  10722. int i, is_5705, is_5750;
  10723. u32 offset, read_mask, write_mask, val, save_val, read_val;
  10724. static struct {
  10725. u16 offset;
  10726. u16 flags;
  10727. #define TG3_FL_5705 0x1
  10728. #define TG3_FL_NOT_5705 0x2
  10729. #define TG3_FL_NOT_5788 0x4
  10730. #define TG3_FL_NOT_5750 0x8
  10731. u32 read_mask;
  10732. u32 write_mask;
  10733. } reg_tbl[] = {
  10734. /* MAC Control Registers */
  10735. { MAC_MODE, TG3_FL_NOT_5705,
  10736. 0x00000000, 0x00ef6f8c },
  10737. { MAC_MODE, TG3_FL_5705,
  10738. 0x00000000, 0x01ef6b8c },
  10739. { MAC_STATUS, TG3_FL_NOT_5705,
  10740. 0x03800107, 0x00000000 },
  10741. { MAC_STATUS, TG3_FL_5705,
  10742. 0x03800100, 0x00000000 },
  10743. { MAC_ADDR_0_HIGH, 0x0000,
  10744. 0x00000000, 0x0000ffff },
  10745. { MAC_ADDR_0_LOW, 0x0000,
  10746. 0x00000000, 0xffffffff },
  10747. { MAC_RX_MTU_SIZE, 0x0000,
  10748. 0x00000000, 0x0000ffff },
  10749. { MAC_TX_MODE, 0x0000,
  10750. 0x00000000, 0x00000070 },
  10751. { MAC_TX_LENGTHS, 0x0000,
  10752. 0x00000000, 0x00003fff },
  10753. { MAC_RX_MODE, TG3_FL_NOT_5705,
  10754. 0x00000000, 0x000007fc },
  10755. { MAC_RX_MODE, TG3_FL_5705,
  10756. 0x00000000, 0x000007dc },
  10757. { MAC_HASH_REG_0, 0x0000,
  10758. 0x00000000, 0xffffffff },
  10759. { MAC_HASH_REG_1, 0x0000,
  10760. 0x00000000, 0xffffffff },
  10761. { MAC_HASH_REG_2, 0x0000,
  10762. 0x00000000, 0xffffffff },
  10763. { MAC_HASH_REG_3, 0x0000,
  10764. 0x00000000, 0xffffffff },
  10765. /* Receive Data and Receive BD Initiator Control Registers. */
  10766. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  10767. 0x00000000, 0xffffffff },
  10768. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  10769. 0x00000000, 0xffffffff },
  10770. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  10771. 0x00000000, 0x00000003 },
  10772. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  10773. 0x00000000, 0xffffffff },
  10774. { RCVDBDI_STD_BD+0, 0x0000,
  10775. 0x00000000, 0xffffffff },
  10776. { RCVDBDI_STD_BD+4, 0x0000,
  10777. 0x00000000, 0xffffffff },
  10778. { RCVDBDI_STD_BD+8, 0x0000,
  10779. 0x00000000, 0xffff0002 },
  10780. { RCVDBDI_STD_BD+0xc, 0x0000,
  10781. 0x00000000, 0xffffffff },
  10782. /* Receive BD Initiator Control Registers. */
  10783. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  10784. 0x00000000, 0xffffffff },
  10785. { RCVBDI_STD_THRESH, TG3_FL_5705,
  10786. 0x00000000, 0x000003ff },
  10787. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  10788. 0x00000000, 0xffffffff },
  10789. /* Host Coalescing Control Registers. */
  10790. { HOSTCC_MODE, TG3_FL_NOT_5705,
  10791. 0x00000000, 0x00000004 },
  10792. { HOSTCC_MODE, TG3_FL_5705,
  10793. 0x00000000, 0x000000f6 },
  10794. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  10795. 0x00000000, 0xffffffff },
  10796. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  10797. 0x00000000, 0x000003ff },
  10798. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  10799. 0x00000000, 0xffffffff },
  10800. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  10801. 0x00000000, 0x000003ff },
  10802. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  10803. 0x00000000, 0xffffffff },
  10804. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  10805. 0x00000000, 0x000000ff },
  10806. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  10807. 0x00000000, 0xffffffff },
  10808. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  10809. 0x00000000, 0x000000ff },
  10810. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  10811. 0x00000000, 0xffffffff },
  10812. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  10813. 0x00000000, 0xffffffff },
  10814. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  10815. 0x00000000, 0xffffffff },
  10816. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  10817. 0x00000000, 0x000000ff },
  10818. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  10819. 0x00000000, 0xffffffff },
  10820. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  10821. 0x00000000, 0x000000ff },
  10822. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  10823. 0x00000000, 0xffffffff },
  10824. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  10825. 0x00000000, 0xffffffff },
  10826. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  10827. 0x00000000, 0xffffffff },
  10828. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  10829. 0x00000000, 0xffffffff },
  10830. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  10831. 0x00000000, 0xffffffff },
  10832. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  10833. 0xffffffff, 0x00000000 },
  10834. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  10835. 0xffffffff, 0x00000000 },
  10836. /* Buffer Manager Control Registers. */
  10837. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  10838. 0x00000000, 0x007fff80 },
  10839. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  10840. 0x00000000, 0x007fffff },
  10841. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  10842. 0x00000000, 0x0000003f },
  10843. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  10844. 0x00000000, 0x000001ff },
  10845. { BUFMGR_MB_HIGH_WATER, 0x0000,
  10846. 0x00000000, 0x000001ff },
  10847. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  10848. 0xffffffff, 0x00000000 },
  10849. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  10850. 0xffffffff, 0x00000000 },
  10851. /* Mailbox Registers */
  10852. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  10853. 0x00000000, 0x000001ff },
  10854. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  10855. 0x00000000, 0x000001ff },
  10856. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  10857. 0x00000000, 0x000007ff },
  10858. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  10859. 0x00000000, 0x000001ff },
  10860. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  10861. };
  10862. is_5705 = is_5750 = 0;
  10863. if (tg3_flag(tp, 5705_PLUS)) {
  10864. is_5705 = 1;
  10865. if (tg3_flag(tp, 5750_PLUS))
  10866. is_5750 = 1;
  10867. }
  10868. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  10869. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  10870. continue;
  10871. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  10872. continue;
  10873. if (tg3_flag(tp, IS_5788) &&
  10874. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  10875. continue;
  10876. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  10877. continue;
  10878. offset = (u32) reg_tbl[i].offset;
  10879. read_mask = reg_tbl[i].read_mask;
  10880. write_mask = reg_tbl[i].write_mask;
  10881. /* Save the original register content */
  10882. save_val = tr32(offset);
  10883. /* Determine the read-only value. */
  10884. read_val = save_val & read_mask;
  10885. /* Write zero to the register, then make sure the read-only bits
  10886. * are not changed and the read/write bits are all zeros.
  10887. */
  10888. tw32(offset, 0);
  10889. val = tr32(offset);
  10890. /* Test the read-only and read/write bits. */
  10891. if (((val & read_mask) != read_val) || (val & write_mask))
  10892. goto out;
  10893. /* Write ones to all the bits defined by RdMask and WrMask, then
  10894. * make sure the read-only bits are not changed and the
  10895. * read/write bits are all ones.
  10896. */
  10897. tw32(offset, read_mask | write_mask);
  10898. val = tr32(offset);
  10899. /* Test the read-only bits. */
  10900. if ((val & read_mask) != read_val)
  10901. goto out;
  10902. /* Test the read/write bits. */
  10903. if ((val & write_mask) != write_mask)
  10904. goto out;
  10905. tw32(offset, save_val);
  10906. }
  10907. return 0;
  10908. out:
  10909. if (netif_msg_hw(tp))
  10910. netdev_err(tp->dev,
  10911. "Register test failed at offset %x\n", offset);
  10912. tw32(offset, save_val);
  10913. return -EIO;
  10914. }
  10915. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  10916. {
  10917. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  10918. int i;
  10919. u32 j;
  10920. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  10921. for (j = 0; j < len; j += 4) {
  10922. u32 val;
  10923. tg3_write_mem(tp, offset + j, test_pattern[i]);
  10924. tg3_read_mem(tp, offset + j, &val);
  10925. if (val != test_pattern[i])
  10926. return -EIO;
  10927. }
  10928. }
  10929. return 0;
  10930. }
  10931. static int tg3_test_memory(struct tg3 *tp)
  10932. {
  10933. static struct mem_entry {
  10934. u32 offset;
  10935. u32 len;
  10936. } mem_tbl_570x[] = {
  10937. { 0x00000000, 0x00b50},
  10938. { 0x00002000, 0x1c000},
  10939. { 0xffffffff, 0x00000}
  10940. }, mem_tbl_5705[] = {
  10941. { 0x00000100, 0x0000c},
  10942. { 0x00000200, 0x00008},
  10943. { 0x00004000, 0x00800},
  10944. { 0x00006000, 0x01000},
  10945. { 0x00008000, 0x02000},
  10946. { 0x00010000, 0x0e000},
  10947. { 0xffffffff, 0x00000}
  10948. }, mem_tbl_5755[] = {
  10949. { 0x00000200, 0x00008},
  10950. { 0x00004000, 0x00800},
  10951. { 0x00006000, 0x00800},
  10952. { 0x00008000, 0x02000},
  10953. { 0x00010000, 0x0c000},
  10954. { 0xffffffff, 0x00000}
  10955. }, mem_tbl_5906[] = {
  10956. { 0x00000200, 0x00008},
  10957. { 0x00004000, 0x00400},
  10958. { 0x00006000, 0x00400},
  10959. { 0x00008000, 0x01000},
  10960. { 0x00010000, 0x01000},
  10961. { 0xffffffff, 0x00000}
  10962. }, mem_tbl_5717[] = {
  10963. { 0x00000200, 0x00008},
  10964. { 0x00010000, 0x0a000},
  10965. { 0x00020000, 0x13c00},
  10966. { 0xffffffff, 0x00000}
  10967. }, mem_tbl_57765[] = {
  10968. { 0x00000200, 0x00008},
  10969. { 0x00004000, 0x00800},
  10970. { 0x00006000, 0x09800},
  10971. { 0x00010000, 0x0a000},
  10972. { 0xffffffff, 0x00000}
  10973. };
  10974. struct mem_entry *mem_tbl;
  10975. int err = 0;
  10976. int i;
  10977. if (tg3_flag(tp, 5717_PLUS))
  10978. mem_tbl = mem_tbl_5717;
  10979. else if (tg3_flag(tp, 57765_CLASS) ||
  10980. tg3_asic_rev(tp) == ASIC_REV_5762)
  10981. mem_tbl = mem_tbl_57765;
  10982. else if (tg3_flag(tp, 5755_PLUS))
  10983. mem_tbl = mem_tbl_5755;
  10984. else if (tg3_asic_rev(tp) == ASIC_REV_5906)
  10985. mem_tbl = mem_tbl_5906;
  10986. else if (tg3_flag(tp, 5705_PLUS))
  10987. mem_tbl = mem_tbl_5705;
  10988. else
  10989. mem_tbl = mem_tbl_570x;
  10990. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  10991. err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
  10992. if (err)
  10993. break;
  10994. }
  10995. return err;
  10996. }
  10997. #define TG3_TSO_MSS 500
  10998. #define TG3_TSO_IP_HDR_LEN 20
  10999. #define TG3_TSO_TCP_HDR_LEN 20
  11000. #define TG3_TSO_TCP_OPT_LEN 12
  11001. static const u8 tg3_tso_header[] = {
  11002. 0x08, 0x00,
  11003. 0x45, 0x00, 0x00, 0x00,
  11004. 0x00, 0x00, 0x40, 0x00,
  11005. 0x40, 0x06, 0x00, 0x00,
  11006. 0x0a, 0x00, 0x00, 0x01,
  11007. 0x0a, 0x00, 0x00, 0x02,
  11008. 0x0d, 0x00, 0xe0, 0x00,
  11009. 0x00, 0x00, 0x01, 0x00,
  11010. 0x00, 0x00, 0x02, 0x00,
  11011. 0x80, 0x10, 0x10, 0x00,
  11012. 0x14, 0x09, 0x00, 0x00,
  11013. 0x01, 0x01, 0x08, 0x0a,
  11014. 0x11, 0x11, 0x11, 0x11,
  11015. 0x11, 0x11, 0x11, 0x11,
  11016. };
  11017. static int tg3_run_loopback(struct tg3 *tp, u32 pktsz, bool tso_loopback)
  11018. {
  11019. u32 rx_start_idx, rx_idx, tx_idx, opaque_key;
  11020. u32 base_flags = 0, mss = 0, desc_idx, coal_now, data_off, val;
  11021. u32 budget;
  11022. struct sk_buff *skb;
  11023. u8 *tx_data, *rx_data;
  11024. dma_addr_t map;
  11025. int num_pkts, tx_len, rx_len, i, err;
  11026. struct tg3_rx_buffer_desc *desc;
  11027. struct tg3_napi *tnapi, *rnapi;
  11028. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  11029. tnapi = &tp->napi[0];
  11030. rnapi = &tp->napi[0];
  11031. if (tp->irq_cnt > 1) {
  11032. if (tg3_flag(tp, ENABLE_RSS))
  11033. rnapi = &tp->napi[1];
  11034. if (tg3_flag(tp, ENABLE_TSS))
  11035. tnapi = &tp->napi[1];
  11036. }
  11037. coal_now = tnapi->coal_now | rnapi->coal_now;
  11038. err = -EIO;
  11039. tx_len = pktsz;
  11040. skb = netdev_alloc_skb(tp->dev, tx_len);
  11041. if (!skb)
  11042. return -ENOMEM;
  11043. tx_data = skb_put(skb, tx_len);
  11044. memcpy(tx_data, tp->dev->dev_addr, ETH_ALEN);
  11045. memset(tx_data + ETH_ALEN, 0x0, 8);
  11046. tw32(MAC_RX_MTU_SIZE, tx_len + ETH_FCS_LEN);
  11047. if (tso_loopback) {
  11048. struct iphdr *iph = (struct iphdr *)&tx_data[ETH_HLEN];
  11049. u32 hdr_len = TG3_TSO_IP_HDR_LEN + TG3_TSO_TCP_HDR_LEN +
  11050. TG3_TSO_TCP_OPT_LEN;
  11051. memcpy(tx_data + ETH_ALEN * 2, tg3_tso_header,
  11052. sizeof(tg3_tso_header));
  11053. mss = TG3_TSO_MSS;
  11054. val = tx_len - ETH_ALEN * 2 - sizeof(tg3_tso_header);
  11055. num_pkts = DIV_ROUND_UP(val, TG3_TSO_MSS);
  11056. /* Set the total length field in the IP header */
  11057. iph->tot_len = htons((u16)(mss + hdr_len));
  11058. base_flags = (TXD_FLAG_CPU_PRE_DMA |
  11059. TXD_FLAG_CPU_POST_DMA);
  11060. if (tg3_flag(tp, HW_TSO_1) ||
  11061. tg3_flag(tp, HW_TSO_2) ||
  11062. tg3_flag(tp, HW_TSO_3)) {
  11063. struct tcphdr *th;
  11064. val = ETH_HLEN + TG3_TSO_IP_HDR_LEN;
  11065. th = (struct tcphdr *)&tx_data[val];
  11066. th->check = 0;
  11067. } else
  11068. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  11069. if (tg3_flag(tp, HW_TSO_3)) {
  11070. mss |= (hdr_len & 0xc) << 12;
  11071. if (hdr_len & 0x10)
  11072. base_flags |= 0x00000010;
  11073. base_flags |= (hdr_len & 0x3e0) << 5;
  11074. } else if (tg3_flag(tp, HW_TSO_2))
  11075. mss |= hdr_len << 9;
  11076. else if (tg3_flag(tp, HW_TSO_1) ||
  11077. tg3_asic_rev(tp) == ASIC_REV_5705) {
  11078. mss |= (TG3_TSO_TCP_OPT_LEN << 9);
  11079. } else {
  11080. base_flags |= (TG3_TSO_TCP_OPT_LEN << 10);
  11081. }
  11082. data_off = ETH_ALEN * 2 + sizeof(tg3_tso_header);
  11083. } else {
  11084. num_pkts = 1;
  11085. data_off = ETH_HLEN;
  11086. if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
  11087. tx_len > VLAN_ETH_FRAME_LEN)
  11088. base_flags |= TXD_FLAG_JMB_PKT;
  11089. }
  11090. for (i = data_off; i < tx_len; i++)
  11091. tx_data[i] = (u8) (i & 0xff);
  11092. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  11093. if (pci_dma_mapping_error(tp->pdev, map)) {
  11094. dev_kfree_skb(skb);
  11095. return -EIO;
  11096. }
  11097. val = tnapi->tx_prod;
  11098. tnapi->tx_buffers[val].skb = skb;
  11099. dma_unmap_addr_set(&tnapi->tx_buffers[val], mapping, map);
  11100. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  11101. rnapi->coal_now);
  11102. udelay(10);
  11103. rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
  11104. budget = tg3_tx_avail(tnapi);
  11105. if (tg3_tx_frag_set(tnapi, &val, &budget, map, tx_len,
  11106. base_flags | TXD_FLAG_END, mss, 0)) {
  11107. tnapi->tx_buffers[val].skb = NULL;
  11108. dev_kfree_skb(skb);
  11109. return -EIO;
  11110. }
  11111. tnapi->tx_prod++;
  11112. /* Sync BD data before updating mailbox */
  11113. wmb();
  11114. tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
  11115. tr32_mailbox(tnapi->prodmbox);
  11116. udelay(10);
  11117. /* 350 usec to allow enough time on some 10/100 Mbps devices. */
  11118. for (i = 0; i < 35; i++) {
  11119. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  11120. coal_now);
  11121. udelay(10);
  11122. tx_idx = tnapi->hw_status->idx[0].tx_consumer;
  11123. rx_idx = rnapi->hw_status->idx[0].rx_producer;
  11124. if ((tx_idx == tnapi->tx_prod) &&
  11125. (rx_idx == (rx_start_idx + num_pkts)))
  11126. break;
  11127. }
  11128. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod - 1, -1);
  11129. dev_kfree_skb(skb);
  11130. if (tx_idx != tnapi->tx_prod)
  11131. goto out;
  11132. if (rx_idx != rx_start_idx + num_pkts)
  11133. goto out;
  11134. val = data_off;
  11135. while (rx_idx != rx_start_idx) {
  11136. desc = &rnapi->rx_rcb[rx_start_idx++];
  11137. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  11138. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  11139. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  11140. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  11141. goto out;
  11142. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT)
  11143. - ETH_FCS_LEN;
  11144. if (!tso_loopback) {
  11145. if (rx_len != tx_len)
  11146. goto out;
  11147. if (pktsz <= TG3_RX_STD_DMA_SZ - ETH_FCS_LEN) {
  11148. if (opaque_key != RXD_OPAQUE_RING_STD)
  11149. goto out;
  11150. } else {
  11151. if (opaque_key != RXD_OPAQUE_RING_JUMBO)
  11152. goto out;
  11153. }
  11154. } else if ((desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  11155. (desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  11156. >> RXD_TCPCSUM_SHIFT != 0xffff) {
  11157. goto out;
  11158. }
  11159. if (opaque_key == RXD_OPAQUE_RING_STD) {
  11160. rx_data = tpr->rx_std_buffers[desc_idx].data;
  11161. map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx],
  11162. mapping);
  11163. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  11164. rx_data = tpr->rx_jmb_buffers[desc_idx].data;
  11165. map = dma_unmap_addr(&tpr->rx_jmb_buffers[desc_idx],
  11166. mapping);
  11167. } else
  11168. goto out;
  11169. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len,
  11170. PCI_DMA_FROMDEVICE);
  11171. rx_data += TG3_RX_OFFSET(tp);
  11172. for (i = data_off; i < rx_len; i++, val++) {
  11173. if (*(rx_data + i) != (u8) (val & 0xff))
  11174. goto out;
  11175. }
  11176. }
  11177. err = 0;
  11178. /* tg3_free_rings will unmap and free the rx_data */
  11179. out:
  11180. return err;
  11181. }
  11182. #define TG3_STD_LOOPBACK_FAILED 1
  11183. #define TG3_JMB_LOOPBACK_FAILED 2
  11184. #define TG3_TSO_LOOPBACK_FAILED 4
  11185. #define TG3_LOOPBACK_FAILED \
  11186. (TG3_STD_LOOPBACK_FAILED | \
  11187. TG3_JMB_LOOPBACK_FAILED | \
  11188. TG3_TSO_LOOPBACK_FAILED)
  11189. static int tg3_test_loopback(struct tg3 *tp, u64 *data, bool do_extlpbk)
  11190. {
  11191. int err = -EIO;
  11192. u32 eee_cap;
  11193. u32 jmb_pkt_sz = 9000;
  11194. if (tp->dma_limit)
  11195. jmb_pkt_sz = tp->dma_limit - ETH_HLEN;
  11196. eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
  11197. tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
  11198. if (!netif_running(tp->dev)) {
  11199. data[TG3_MAC_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  11200. data[TG3_PHY_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  11201. if (do_extlpbk)
  11202. data[TG3_EXT_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  11203. goto done;
  11204. }
  11205. err = tg3_reset_hw(tp, true);
  11206. if (err) {
  11207. data[TG3_MAC_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  11208. data[TG3_PHY_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  11209. if (do_extlpbk)
  11210. data[TG3_EXT_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  11211. goto done;
  11212. }
  11213. if (tg3_flag(tp, ENABLE_RSS)) {
  11214. int i;
  11215. /* Reroute all rx packets to the 1st queue */
  11216. for (i = MAC_RSS_INDIR_TBL_0;
  11217. i < MAC_RSS_INDIR_TBL_0 + TG3_RSS_INDIR_TBL_SIZE; i += 4)
  11218. tw32(i, 0x0);
  11219. }
  11220. /* HW errata - mac loopback fails in some cases on 5780.
  11221. * Normal traffic and PHY loopback are not affected by
  11222. * errata. Also, the MAC loopback test is deprecated for
  11223. * all newer ASIC revisions.
  11224. */
  11225. if (tg3_asic_rev(tp) != ASIC_REV_5780 &&
  11226. !tg3_flag(tp, CPMU_PRESENT)) {
  11227. tg3_mac_loopback(tp, true);
  11228. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  11229. data[TG3_MAC_LOOPB_TEST] |= TG3_STD_LOOPBACK_FAILED;
  11230. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  11231. tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
  11232. data[TG3_MAC_LOOPB_TEST] |= TG3_JMB_LOOPBACK_FAILED;
  11233. tg3_mac_loopback(tp, false);
  11234. }
  11235. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  11236. !tg3_flag(tp, USE_PHYLIB)) {
  11237. int i;
  11238. tg3_phy_lpbk_set(tp, 0, false);
  11239. /* Wait for link */
  11240. for (i = 0; i < 100; i++) {
  11241. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  11242. break;
  11243. mdelay(1);
  11244. }
  11245. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  11246. data[TG3_PHY_LOOPB_TEST] |= TG3_STD_LOOPBACK_FAILED;
  11247. if (tg3_flag(tp, TSO_CAPABLE) &&
  11248. tg3_run_loopback(tp, ETH_FRAME_LEN, true))
  11249. data[TG3_PHY_LOOPB_TEST] |= TG3_TSO_LOOPBACK_FAILED;
  11250. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  11251. tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
  11252. data[TG3_PHY_LOOPB_TEST] |= TG3_JMB_LOOPBACK_FAILED;
  11253. if (do_extlpbk) {
  11254. tg3_phy_lpbk_set(tp, 0, true);
  11255. /* All link indications report up, but the hardware
  11256. * isn't really ready for about 20 msec. Double it
  11257. * to be sure.
  11258. */
  11259. mdelay(40);
  11260. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  11261. data[TG3_EXT_LOOPB_TEST] |=
  11262. TG3_STD_LOOPBACK_FAILED;
  11263. if (tg3_flag(tp, TSO_CAPABLE) &&
  11264. tg3_run_loopback(tp, ETH_FRAME_LEN, true))
  11265. data[TG3_EXT_LOOPB_TEST] |=
  11266. TG3_TSO_LOOPBACK_FAILED;
  11267. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  11268. tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
  11269. data[TG3_EXT_LOOPB_TEST] |=
  11270. TG3_JMB_LOOPBACK_FAILED;
  11271. }
  11272. /* Re-enable gphy autopowerdown. */
  11273. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  11274. tg3_phy_toggle_apd(tp, true);
  11275. }
  11276. err = (data[TG3_MAC_LOOPB_TEST] | data[TG3_PHY_LOOPB_TEST] |
  11277. data[TG3_EXT_LOOPB_TEST]) ? -EIO : 0;
  11278. done:
  11279. tp->phy_flags |= eee_cap;
  11280. return err;
  11281. }
  11282. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  11283. u64 *data)
  11284. {
  11285. struct tg3 *tp = netdev_priv(dev);
  11286. bool doextlpbk = etest->flags & ETH_TEST_FL_EXTERNAL_LB;
  11287. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  11288. if (tg3_power_up(tp)) {
  11289. etest->flags |= ETH_TEST_FL_FAILED;
  11290. memset(data, 1, sizeof(u64) * TG3_NUM_TEST);
  11291. return;
  11292. }
  11293. tg3_ape_driver_state_change(tp, RESET_KIND_INIT);
  11294. }
  11295. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  11296. if (tg3_test_nvram(tp) != 0) {
  11297. etest->flags |= ETH_TEST_FL_FAILED;
  11298. data[TG3_NVRAM_TEST] = 1;
  11299. }
  11300. if (!doextlpbk && tg3_test_link(tp)) {
  11301. etest->flags |= ETH_TEST_FL_FAILED;
  11302. data[TG3_LINK_TEST] = 1;
  11303. }
  11304. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  11305. int err, err2 = 0, irq_sync = 0;
  11306. if (netif_running(dev)) {
  11307. tg3_phy_stop(tp);
  11308. tg3_netif_stop(tp);
  11309. irq_sync = 1;
  11310. }
  11311. tg3_full_lock(tp, irq_sync);
  11312. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  11313. err = tg3_nvram_lock(tp);
  11314. tg3_halt_cpu(tp, RX_CPU_BASE);
  11315. if (!tg3_flag(tp, 5705_PLUS))
  11316. tg3_halt_cpu(tp, TX_CPU_BASE);
  11317. if (!err)
  11318. tg3_nvram_unlock(tp);
  11319. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  11320. tg3_phy_reset(tp);
  11321. if (tg3_test_registers(tp) != 0) {
  11322. etest->flags |= ETH_TEST_FL_FAILED;
  11323. data[TG3_REGISTER_TEST] = 1;
  11324. }
  11325. if (tg3_test_memory(tp) != 0) {
  11326. etest->flags |= ETH_TEST_FL_FAILED;
  11327. data[TG3_MEMORY_TEST] = 1;
  11328. }
  11329. if (doextlpbk)
  11330. etest->flags |= ETH_TEST_FL_EXTERNAL_LB_DONE;
  11331. if (tg3_test_loopback(tp, data, doextlpbk))
  11332. etest->flags |= ETH_TEST_FL_FAILED;
  11333. tg3_full_unlock(tp);
  11334. if (tg3_test_interrupt(tp) != 0) {
  11335. etest->flags |= ETH_TEST_FL_FAILED;
  11336. data[TG3_INTERRUPT_TEST] = 1;
  11337. }
  11338. tg3_full_lock(tp, 0);
  11339. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  11340. if (netif_running(dev)) {
  11341. tg3_flag_set(tp, INIT_COMPLETE);
  11342. err2 = tg3_restart_hw(tp, true);
  11343. if (!err2)
  11344. tg3_netif_start(tp);
  11345. }
  11346. tg3_full_unlock(tp);
  11347. if (irq_sync && !err2)
  11348. tg3_phy_start(tp);
  11349. }
  11350. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  11351. tg3_power_down_prepare(tp);
  11352. }
  11353. static int tg3_hwtstamp_set(struct net_device *dev, struct ifreq *ifr)
  11354. {
  11355. struct tg3 *tp = netdev_priv(dev);
  11356. struct hwtstamp_config stmpconf;
  11357. if (!tg3_flag(tp, PTP_CAPABLE))
  11358. return -EOPNOTSUPP;
  11359. if (copy_from_user(&stmpconf, ifr->ifr_data, sizeof(stmpconf)))
  11360. return -EFAULT;
  11361. if (stmpconf.flags)
  11362. return -EINVAL;
  11363. if (stmpconf.tx_type != HWTSTAMP_TX_ON &&
  11364. stmpconf.tx_type != HWTSTAMP_TX_OFF)
  11365. return -ERANGE;
  11366. switch (stmpconf.rx_filter) {
  11367. case HWTSTAMP_FILTER_NONE:
  11368. tp->rxptpctl = 0;
  11369. break;
  11370. case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
  11371. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
  11372. TG3_RX_PTP_CTL_ALL_V1_EVENTS;
  11373. break;
  11374. case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
  11375. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
  11376. TG3_RX_PTP_CTL_SYNC_EVNT;
  11377. break;
  11378. case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
  11379. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
  11380. TG3_RX_PTP_CTL_DELAY_REQ;
  11381. break;
  11382. case HWTSTAMP_FILTER_PTP_V2_EVENT:
  11383. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
  11384. TG3_RX_PTP_CTL_ALL_V2_EVENTS;
  11385. break;
  11386. case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
  11387. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
  11388. TG3_RX_PTP_CTL_ALL_V2_EVENTS;
  11389. break;
  11390. case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
  11391. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
  11392. TG3_RX_PTP_CTL_ALL_V2_EVENTS;
  11393. break;
  11394. case HWTSTAMP_FILTER_PTP_V2_SYNC:
  11395. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
  11396. TG3_RX_PTP_CTL_SYNC_EVNT;
  11397. break;
  11398. case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
  11399. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
  11400. TG3_RX_PTP_CTL_SYNC_EVNT;
  11401. break;
  11402. case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
  11403. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
  11404. TG3_RX_PTP_CTL_SYNC_EVNT;
  11405. break;
  11406. case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
  11407. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
  11408. TG3_RX_PTP_CTL_DELAY_REQ;
  11409. break;
  11410. case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
  11411. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
  11412. TG3_RX_PTP_CTL_DELAY_REQ;
  11413. break;
  11414. case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
  11415. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
  11416. TG3_RX_PTP_CTL_DELAY_REQ;
  11417. break;
  11418. default:
  11419. return -ERANGE;
  11420. }
  11421. if (netif_running(dev) && tp->rxptpctl)
  11422. tw32(TG3_RX_PTP_CTL,
  11423. tp->rxptpctl | TG3_RX_PTP_CTL_HWTS_INTERLOCK);
  11424. if (stmpconf.tx_type == HWTSTAMP_TX_ON)
  11425. tg3_flag_set(tp, TX_TSTAMP_EN);
  11426. else
  11427. tg3_flag_clear(tp, TX_TSTAMP_EN);
  11428. return copy_to_user(ifr->ifr_data, &stmpconf, sizeof(stmpconf)) ?
  11429. -EFAULT : 0;
  11430. }
  11431. static int tg3_hwtstamp_get(struct net_device *dev, struct ifreq *ifr)
  11432. {
  11433. struct tg3 *tp = netdev_priv(dev);
  11434. struct hwtstamp_config stmpconf;
  11435. if (!tg3_flag(tp, PTP_CAPABLE))
  11436. return -EOPNOTSUPP;
  11437. stmpconf.flags = 0;
  11438. stmpconf.tx_type = (tg3_flag(tp, TX_TSTAMP_EN) ?
  11439. HWTSTAMP_TX_ON : HWTSTAMP_TX_OFF);
  11440. switch (tp->rxptpctl) {
  11441. case 0:
  11442. stmpconf.rx_filter = HWTSTAMP_FILTER_NONE;
  11443. break;
  11444. case TG3_RX_PTP_CTL_RX_PTP_V1_EN | TG3_RX_PTP_CTL_ALL_V1_EVENTS:
  11445. stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
  11446. break;
  11447. case TG3_RX_PTP_CTL_RX_PTP_V1_EN | TG3_RX_PTP_CTL_SYNC_EVNT:
  11448. stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_SYNC;
  11449. break;
  11450. case TG3_RX_PTP_CTL_RX_PTP_V1_EN | TG3_RX_PTP_CTL_DELAY_REQ:
  11451. stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ;
  11452. break;
  11453. case TG3_RX_PTP_CTL_RX_PTP_V2_EN | TG3_RX_PTP_CTL_ALL_V2_EVENTS:
  11454. stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
  11455. break;
  11456. case TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN | TG3_RX_PTP_CTL_ALL_V2_EVENTS:
  11457. stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_L2_EVENT;
  11458. break;
  11459. case TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN | TG3_RX_PTP_CTL_ALL_V2_EVENTS:
  11460. stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_EVENT;
  11461. break;
  11462. case TG3_RX_PTP_CTL_RX_PTP_V2_EN | TG3_RX_PTP_CTL_SYNC_EVNT:
  11463. stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_SYNC;
  11464. break;
  11465. case TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN | TG3_RX_PTP_CTL_SYNC_EVNT:
  11466. stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_L2_SYNC;
  11467. break;
  11468. case TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN | TG3_RX_PTP_CTL_SYNC_EVNT:
  11469. stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_SYNC;
  11470. break;
  11471. case TG3_RX_PTP_CTL_RX_PTP_V2_EN | TG3_RX_PTP_CTL_DELAY_REQ:
  11472. stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_DELAY_REQ;
  11473. break;
  11474. case TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN | TG3_RX_PTP_CTL_DELAY_REQ:
  11475. stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ;
  11476. break;
  11477. case TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN | TG3_RX_PTP_CTL_DELAY_REQ:
  11478. stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ;
  11479. break;
  11480. default:
  11481. WARN_ON_ONCE(1);
  11482. return -ERANGE;
  11483. }
  11484. return copy_to_user(ifr->ifr_data, &stmpconf, sizeof(stmpconf)) ?
  11485. -EFAULT : 0;
  11486. }
  11487. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  11488. {
  11489. struct mii_ioctl_data *data = if_mii(ifr);
  11490. struct tg3 *tp = netdev_priv(dev);
  11491. int err;
  11492. if (tg3_flag(tp, USE_PHYLIB)) {
  11493. struct phy_device *phydev;
  11494. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  11495. return -EAGAIN;
  11496. phydev = mdiobus_get_phy(tp->mdio_bus, tp->phy_addr);
  11497. return phy_mii_ioctl(phydev, ifr, cmd);
  11498. }
  11499. switch (cmd) {
  11500. case SIOCGMIIPHY:
  11501. data->phy_id = tp->phy_addr;
  11502. /* fallthru */
  11503. case SIOCGMIIREG: {
  11504. u32 mii_regval;
  11505. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  11506. break; /* We have no PHY */
  11507. if (!netif_running(dev))
  11508. return -EAGAIN;
  11509. spin_lock_bh(&tp->lock);
  11510. err = __tg3_readphy(tp, data->phy_id & 0x1f,
  11511. data->reg_num & 0x1f, &mii_regval);
  11512. spin_unlock_bh(&tp->lock);
  11513. data->val_out = mii_regval;
  11514. return err;
  11515. }
  11516. case SIOCSMIIREG:
  11517. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  11518. break; /* We have no PHY */
  11519. if (!netif_running(dev))
  11520. return -EAGAIN;
  11521. spin_lock_bh(&tp->lock);
  11522. err = __tg3_writephy(tp, data->phy_id & 0x1f,
  11523. data->reg_num & 0x1f, data->val_in);
  11524. spin_unlock_bh(&tp->lock);
  11525. return err;
  11526. case SIOCSHWTSTAMP:
  11527. return tg3_hwtstamp_set(dev, ifr);
  11528. case SIOCGHWTSTAMP:
  11529. return tg3_hwtstamp_get(dev, ifr);
  11530. default:
  11531. /* do nothing */
  11532. break;
  11533. }
  11534. return -EOPNOTSUPP;
  11535. }
  11536. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  11537. {
  11538. struct tg3 *tp = netdev_priv(dev);
  11539. memcpy(ec, &tp->coal, sizeof(*ec));
  11540. return 0;
  11541. }
  11542. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  11543. {
  11544. struct tg3 *tp = netdev_priv(dev);
  11545. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  11546. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  11547. if (!tg3_flag(tp, 5705_PLUS)) {
  11548. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  11549. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  11550. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  11551. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  11552. }
  11553. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  11554. (!ec->rx_coalesce_usecs) ||
  11555. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  11556. (!ec->tx_coalesce_usecs) ||
  11557. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  11558. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  11559. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  11560. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  11561. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  11562. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  11563. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  11564. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  11565. return -EINVAL;
  11566. /* Only copy relevant parameters, ignore all others. */
  11567. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  11568. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  11569. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  11570. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  11571. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  11572. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  11573. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  11574. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  11575. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  11576. if (netif_running(dev)) {
  11577. tg3_full_lock(tp, 0);
  11578. __tg3_set_coalesce(tp, &tp->coal);
  11579. tg3_full_unlock(tp);
  11580. }
  11581. return 0;
  11582. }
  11583. static int tg3_set_eee(struct net_device *dev, struct ethtool_eee *edata)
  11584. {
  11585. struct tg3 *tp = netdev_priv(dev);
  11586. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP)) {
  11587. netdev_warn(tp->dev, "Board does not support EEE!\n");
  11588. return -EOPNOTSUPP;
  11589. }
  11590. if (edata->advertised != tp->eee.advertised) {
  11591. netdev_warn(tp->dev,
  11592. "Direct manipulation of EEE advertisement is not supported\n");
  11593. return -EINVAL;
  11594. }
  11595. if (edata->tx_lpi_timer > TG3_CPMU_DBTMR1_LNKIDLE_MAX) {
  11596. netdev_warn(tp->dev,
  11597. "Maximal Tx Lpi timer supported is %#x(u)\n",
  11598. TG3_CPMU_DBTMR1_LNKIDLE_MAX);
  11599. return -EINVAL;
  11600. }
  11601. tp->eee = *edata;
  11602. tp->phy_flags |= TG3_PHYFLG_USER_CONFIGURED;
  11603. tg3_warn_mgmt_link_flap(tp);
  11604. if (netif_running(tp->dev)) {
  11605. tg3_full_lock(tp, 0);
  11606. tg3_setup_eee(tp);
  11607. tg3_phy_reset(tp);
  11608. tg3_full_unlock(tp);
  11609. }
  11610. return 0;
  11611. }
  11612. static int tg3_get_eee(struct net_device *dev, struct ethtool_eee *edata)
  11613. {
  11614. struct tg3 *tp = netdev_priv(dev);
  11615. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP)) {
  11616. netdev_warn(tp->dev,
  11617. "Board does not support EEE!\n");
  11618. return -EOPNOTSUPP;
  11619. }
  11620. *edata = tp->eee;
  11621. return 0;
  11622. }
  11623. static const struct ethtool_ops tg3_ethtool_ops = {
  11624. .get_drvinfo = tg3_get_drvinfo,
  11625. .get_regs_len = tg3_get_regs_len,
  11626. .get_regs = tg3_get_regs,
  11627. .get_wol = tg3_get_wol,
  11628. .set_wol = tg3_set_wol,
  11629. .get_msglevel = tg3_get_msglevel,
  11630. .set_msglevel = tg3_set_msglevel,
  11631. .nway_reset = tg3_nway_reset,
  11632. .get_link = ethtool_op_get_link,
  11633. .get_eeprom_len = tg3_get_eeprom_len,
  11634. .get_eeprom = tg3_get_eeprom,
  11635. .set_eeprom = tg3_set_eeprom,
  11636. .get_ringparam = tg3_get_ringparam,
  11637. .set_ringparam = tg3_set_ringparam,
  11638. .get_pauseparam = tg3_get_pauseparam,
  11639. .set_pauseparam = tg3_set_pauseparam,
  11640. .self_test = tg3_self_test,
  11641. .get_strings = tg3_get_strings,
  11642. .set_phys_id = tg3_set_phys_id,
  11643. .get_ethtool_stats = tg3_get_ethtool_stats,
  11644. .get_coalesce = tg3_get_coalesce,
  11645. .set_coalesce = tg3_set_coalesce,
  11646. .get_sset_count = tg3_get_sset_count,
  11647. .get_rxnfc = tg3_get_rxnfc,
  11648. .get_rxfh_indir_size = tg3_get_rxfh_indir_size,
  11649. .get_rxfh = tg3_get_rxfh,
  11650. .set_rxfh = tg3_set_rxfh,
  11651. .get_channels = tg3_get_channels,
  11652. .set_channels = tg3_set_channels,
  11653. .get_ts_info = tg3_get_ts_info,
  11654. .get_eee = tg3_get_eee,
  11655. .set_eee = tg3_set_eee,
  11656. .get_link_ksettings = tg3_get_link_ksettings,
  11657. .set_link_ksettings = tg3_set_link_ksettings,
  11658. };
  11659. static void tg3_get_stats64(struct net_device *dev,
  11660. struct rtnl_link_stats64 *stats)
  11661. {
  11662. struct tg3 *tp = netdev_priv(dev);
  11663. spin_lock_bh(&tp->lock);
  11664. if (!tp->hw_stats) {
  11665. *stats = tp->net_stats_prev;
  11666. spin_unlock_bh(&tp->lock);
  11667. return;
  11668. }
  11669. tg3_get_nstats(tp, stats);
  11670. spin_unlock_bh(&tp->lock);
  11671. }
  11672. static void tg3_set_rx_mode(struct net_device *dev)
  11673. {
  11674. struct tg3 *tp = netdev_priv(dev);
  11675. if (!netif_running(dev))
  11676. return;
  11677. tg3_full_lock(tp, 0);
  11678. __tg3_set_rx_mode(dev);
  11679. tg3_full_unlock(tp);
  11680. }
  11681. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  11682. int new_mtu)
  11683. {
  11684. dev->mtu = new_mtu;
  11685. if (new_mtu > ETH_DATA_LEN) {
  11686. if (tg3_flag(tp, 5780_CLASS)) {
  11687. netdev_update_features(dev);
  11688. tg3_flag_clear(tp, TSO_CAPABLE);
  11689. } else {
  11690. tg3_flag_set(tp, JUMBO_RING_ENABLE);
  11691. }
  11692. } else {
  11693. if (tg3_flag(tp, 5780_CLASS)) {
  11694. tg3_flag_set(tp, TSO_CAPABLE);
  11695. netdev_update_features(dev);
  11696. }
  11697. tg3_flag_clear(tp, JUMBO_RING_ENABLE);
  11698. }
  11699. }
  11700. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  11701. {
  11702. struct tg3 *tp = netdev_priv(dev);
  11703. int err;
  11704. bool reset_phy = false;
  11705. if (!netif_running(dev)) {
  11706. /* We'll just catch it later when the
  11707. * device is up'd.
  11708. */
  11709. tg3_set_mtu(dev, tp, new_mtu);
  11710. return 0;
  11711. }
  11712. tg3_phy_stop(tp);
  11713. tg3_netif_stop(tp);
  11714. tg3_set_mtu(dev, tp, new_mtu);
  11715. tg3_full_lock(tp, 1);
  11716. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  11717. /* Reset PHY, otherwise the read DMA engine will be in a mode that
  11718. * breaks all requests to 256 bytes.
  11719. */
  11720. if (tg3_asic_rev(tp) == ASIC_REV_57766 ||
  11721. tg3_asic_rev(tp) == ASIC_REV_5717 ||
  11722. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  11723. tg3_asic_rev(tp) == ASIC_REV_5720)
  11724. reset_phy = true;
  11725. err = tg3_restart_hw(tp, reset_phy);
  11726. if (!err)
  11727. tg3_netif_start(tp);
  11728. tg3_full_unlock(tp);
  11729. if (!err)
  11730. tg3_phy_start(tp);
  11731. return err;
  11732. }
  11733. static const struct net_device_ops tg3_netdev_ops = {
  11734. .ndo_open = tg3_open,
  11735. .ndo_stop = tg3_close,
  11736. .ndo_start_xmit = tg3_start_xmit,
  11737. .ndo_get_stats64 = tg3_get_stats64,
  11738. .ndo_validate_addr = eth_validate_addr,
  11739. .ndo_set_rx_mode = tg3_set_rx_mode,
  11740. .ndo_set_mac_address = tg3_set_mac_addr,
  11741. .ndo_do_ioctl = tg3_ioctl,
  11742. .ndo_tx_timeout = tg3_tx_timeout,
  11743. .ndo_change_mtu = tg3_change_mtu,
  11744. .ndo_fix_features = tg3_fix_features,
  11745. .ndo_set_features = tg3_set_features,
  11746. #ifdef CONFIG_NET_POLL_CONTROLLER
  11747. .ndo_poll_controller = tg3_poll_controller,
  11748. #endif
  11749. };
  11750. static void tg3_get_eeprom_size(struct tg3 *tp)
  11751. {
  11752. u32 cursize, val, magic;
  11753. tp->nvram_size = EEPROM_CHIP_SIZE;
  11754. if (tg3_nvram_read(tp, 0, &magic) != 0)
  11755. return;
  11756. if ((magic != TG3_EEPROM_MAGIC) &&
  11757. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  11758. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  11759. return;
  11760. /*
  11761. * Size the chip by reading offsets at increasing powers of two.
  11762. * When we encounter our validation signature, we know the addressing
  11763. * has wrapped around, and thus have our chip size.
  11764. */
  11765. cursize = 0x10;
  11766. while (cursize < tp->nvram_size) {
  11767. if (tg3_nvram_read(tp, cursize, &val) != 0)
  11768. return;
  11769. if (val == magic)
  11770. break;
  11771. cursize <<= 1;
  11772. }
  11773. tp->nvram_size = cursize;
  11774. }
  11775. static void tg3_get_nvram_size(struct tg3 *tp)
  11776. {
  11777. u32 val;
  11778. if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &val) != 0)
  11779. return;
  11780. /* Selfboot format */
  11781. if (val != TG3_EEPROM_MAGIC) {
  11782. tg3_get_eeprom_size(tp);
  11783. return;
  11784. }
  11785. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  11786. if (val != 0) {
  11787. /* This is confusing. We want to operate on the
  11788. * 16-bit value at offset 0xf2. The tg3_nvram_read()
  11789. * call will read from NVRAM and byteswap the data
  11790. * according to the byteswapping settings for all
  11791. * other register accesses. This ensures the data we
  11792. * want will always reside in the lower 16-bits.
  11793. * However, the data in NVRAM is in LE format, which
  11794. * means the data from the NVRAM read will always be
  11795. * opposite the endianness of the CPU. The 16-bit
  11796. * byteswap then brings the data to CPU endianness.
  11797. */
  11798. tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
  11799. return;
  11800. }
  11801. }
  11802. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  11803. }
  11804. static void tg3_get_nvram_info(struct tg3 *tp)
  11805. {
  11806. u32 nvcfg1;
  11807. nvcfg1 = tr32(NVRAM_CFG1);
  11808. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  11809. tg3_flag_set(tp, FLASH);
  11810. } else {
  11811. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11812. tw32(NVRAM_CFG1, nvcfg1);
  11813. }
  11814. if (tg3_asic_rev(tp) == ASIC_REV_5750 ||
  11815. tg3_flag(tp, 5780_CLASS)) {
  11816. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  11817. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  11818. tp->nvram_jedecnum = JEDEC_ATMEL;
  11819. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  11820. tg3_flag_set(tp, NVRAM_BUFFERED);
  11821. break;
  11822. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  11823. tp->nvram_jedecnum = JEDEC_ATMEL;
  11824. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  11825. break;
  11826. case FLASH_VENDOR_ATMEL_EEPROM:
  11827. tp->nvram_jedecnum = JEDEC_ATMEL;
  11828. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11829. tg3_flag_set(tp, NVRAM_BUFFERED);
  11830. break;
  11831. case FLASH_VENDOR_ST:
  11832. tp->nvram_jedecnum = JEDEC_ST;
  11833. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  11834. tg3_flag_set(tp, NVRAM_BUFFERED);
  11835. break;
  11836. case FLASH_VENDOR_SAIFUN:
  11837. tp->nvram_jedecnum = JEDEC_SAIFUN;
  11838. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  11839. break;
  11840. case FLASH_VENDOR_SST_SMALL:
  11841. case FLASH_VENDOR_SST_LARGE:
  11842. tp->nvram_jedecnum = JEDEC_SST;
  11843. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  11844. break;
  11845. }
  11846. } else {
  11847. tp->nvram_jedecnum = JEDEC_ATMEL;
  11848. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  11849. tg3_flag_set(tp, NVRAM_BUFFERED);
  11850. }
  11851. }
  11852. static void tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
  11853. {
  11854. switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  11855. case FLASH_5752PAGE_SIZE_256:
  11856. tp->nvram_pagesize = 256;
  11857. break;
  11858. case FLASH_5752PAGE_SIZE_512:
  11859. tp->nvram_pagesize = 512;
  11860. break;
  11861. case FLASH_5752PAGE_SIZE_1K:
  11862. tp->nvram_pagesize = 1024;
  11863. break;
  11864. case FLASH_5752PAGE_SIZE_2K:
  11865. tp->nvram_pagesize = 2048;
  11866. break;
  11867. case FLASH_5752PAGE_SIZE_4K:
  11868. tp->nvram_pagesize = 4096;
  11869. break;
  11870. case FLASH_5752PAGE_SIZE_264:
  11871. tp->nvram_pagesize = 264;
  11872. break;
  11873. case FLASH_5752PAGE_SIZE_528:
  11874. tp->nvram_pagesize = 528;
  11875. break;
  11876. }
  11877. }
  11878. static void tg3_get_5752_nvram_info(struct tg3 *tp)
  11879. {
  11880. u32 nvcfg1;
  11881. nvcfg1 = tr32(NVRAM_CFG1);
  11882. /* NVRAM protection for TPM */
  11883. if (nvcfg1 & (1 << 27))
  11884. tg3_flag_set(tp, PROTECTED_NVRAM);
  11885. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11886. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  11887. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  11888. tp->nvram_jedecnum = JEDEC_ATMEL;
  11889. tg3_flag_set(tp, NVRAM_BUFFERED);
  11890. break;
  11891. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  11892. tp->nvram_jedecnum = JEDEC_ATMEL;
  11893. tg3_flag_set(tp, NVRAM_BUFFERED);
  11894. tg3_flag_set(tp, FLASH);
  11895. break;
  11896. case FLASH_5752VENDOR_ST_M45PE10:
  11897. case FLASH_5752VENDOR_ST_M45PE20:
  11898. case FLASH_5752VENDOR_ST_M45PE40:
  11899. tp->nvram_jedecnum = JEDEC_ST;
  11900. tg3_flag_set(tp, NVRAM_BUFFERED);
  11901. tg3_flag_set(tp, FLASH);
  11902. break;
  11903. }
  11904. if (tg3_flag(tp, FLASH)) {
  11905. tg3_nvram_get_pagesize(tp, nvcfg1);
  11906. } else {
  11907. /* For eeprom, set pagesize to maximum eeprom size */
  11908. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11909. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11910. tw32(NVRAM_CFG1, nvcfg1);
  11911. }
  11912. }
  11913. static void tg3_get_5755_nvram_info(struct tg3 *tp)
  11914. {
  11915. u32 nvcfg1, protect = 0;
  11916. nvcfg1 = tr32(NVRAM_CFG1);
  11917. /* NVRAM protection for TPM */
  11918. if (nvcfg1 & (1 << 27)) {
  11919. tg3_flag_set(tp, PROTECTED_NVRAM);
  11920. protect = 1;
  11921. }
  11922. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  11923. switch (nvcfg1) {
  11924. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  11925. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  11926. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  11927. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  11928. tp->nvram_jedecnum = JEDEC_ATMEL;
  11929. tg3_flag_set(tp, NVRAM_BUFFERED);
  11930. tg3_flag_set(tp, FLASH);
  11931. tp->nvram_pagesize = 264;
  11932. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  11933. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  11934. tp->nvram_size = (protect ? 0x3e200 :
  11935. TG3_NVRAM_SIZE_512KB);
  11936. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  11937. tp->nvram_size = (protect ? 0x1f200 :
  11938. TG3_NVRAM_SIZE_256KB);
  11939. else
  11940. tp->nvram_size = (protect ? 0x1f200 :
  11941. TG3_NVRAM_SIZE_128KB);
  11942. break;
  11943. case FLASH_5752VENDOR_ST_M45PE10:
  11944. case FLASH_5752VENDOR_ST_M45PE20:
  11945. case FLASH_5752VENDOR_ST_M45PE40:
  11946. tp->nvram_jedecnum = JEDEC_ST;
  11947. tg3_flag_set(tp, NVRAM_BUFFERED);
  11948. tg3_flag_set(tp, FLASH);
  11949. tp->nvram_pagesize = 256;
  11950. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  11951. tp->nvram_size = (protect ?
  11952. TG3_NVRAM_SIZE_64KB :
  11953. TG3_NVRAM_SIZE_128KB);
  11954. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  11955. tp->nvram_size = (protect ?
  11956. TG3_NVRAM_SIZE_64KB :
  11957. TG3_NVRAM_SIZE_256KB);
  11958. else
  11959. tp->nvram_size = (protect ?
  11960. TG3_NVRAM_SIZE_128KB :
  11961. TG3_NVRAM_SIZE_512KB);
  11962. break;
  11963. }
  11964. }
  11965. static void tg3_get_5787_nvram_info(struct tg3 *tp)
  11966. {
  11967. u32 nvcfg1;
  11968. nvcfg1 = tr32(NVRAM_CFG1);
  11969. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11970. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  11971. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  11972. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  11973. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  11974. tp->nvram_jedecnum = JEDEC_ATMEL;
  11975. tg3_flag_set(tp, NVRAM_BUFFERED);
  11976. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11977. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11978. tw32(NVRAM_CFG1, nvcfg1);
  11979. break;
  11980. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  11981. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  11982. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  11983. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  11984. tp->nvram_jedecnum = JEDEC_ATMEL;
  11985. tg3_flag_set(tp, NVRAM_BUFFERED);
  11986. tg3_flag_set(tp, FLASH);
  11987. tp->nvram_pagesize = 264;
  11988. break;
  11989. case FLASH_5752VENDOR_ST_M45PE10:
  11990. case FLASH_5752VENDOR_ST_M45PE20:
  11991. case FLASH_5752VENDOR_ST_M45PE40:
  11992. tp->nvram_jedecnum = JEDEC_ST;
  11993. tg3_flag_set(tp, NVRAM_BUFFERED);
  11994. tg3_flag_set(tp, FLASH);
  11995. tp->nvram_pagesize = 256;
  11996. break;
  11997. }
  11998. }
  11999. static void tg3_get_5761_nvram_info(struct tg3 *tp)
  12000. {
  12001. u32 nvcfg1, protect = 0;
  12002. nvcfg1 = tr32(NVRAM_CFG1);
  12003. /* NVRAM protection for TPM */
  12004. if (nvcfg1 & (1 << 27)) {
  12005. tg3_flag_set(tp, PROTECTED_NVRAM);
  12006. protect = 1;
  12007. }
  12008. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  12009. switch (nvcfg1) {
  12010. case FLASH_5761VENDOR_ATMEL_ADB021D:
  12011. case FLASH_5761VENDOR_ATMEL_ADB041D:
  12012. case FLASH_5761VENDOR_ATMEL_ADB081D:
  12013. case FLASH_5761VENDOR_ATMEL_ADB161D:
  12014. case FLASH_5761VENDOR_ATMEL_MDB021D:
  12015. case FLASH_5761VENDOR_ATMEL_MDB041D:
  12016. case FLASH_5761VENDOR_ATMEL_MDB081D:
  12017. case FLASH_5761VENDOR_ATMEL_MDB161D:
  12018. tp->nvram_jedecnum = JEDEC_ATMEL;
  12019. tg3_flag_set(tp, NVRAM_BUFFERED);
  12020. tg3_flag_set(tp, FLASH);
  12021. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  12022. tp->nvram_pagesize = 256;
  12023. break;
  12024. case FLASH_5761VENDOR_ST_A_M45PE20:
  12025. case FLASH_5761VENDOR_ST_A_M45PE40:
  12026. case FLASH_5761VENDOR_ST_A_M45PE80:
  12027. case FLASH_5761VENDOR_ST_A_M45PE16:
  12028. case FLASH_5761VENDOR_ST_M_M45PE20:
  12029. case FLASH_5761VENDOR_ST_M_M45PE40:
  12030. case FLASH_5761VENDOR_ST_M_M45PE80:
  12031. case FLASH_5761VENDOR_ST_M_M45PE16:
  12032. tp->nvram_jedecnum = JEDEC_ST;
  12033. tg3_flag_set(tp, NVRAM_BUFFERED);
  12034. tg3_flag_set(tp, FLASH);
  12035. tp->nvram_pagesize = 256;
  12036. break;
  12037. }
  12038. if (protect) {
  12039. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  12040. } else {
  12041. switch (nvcfg1) {
  12042. case FLASH_5761VENDOR_ATMEL_ADB161D:
  12043. case FLASH_5761VENDOR_ATMEL_MDB161D:
  12044. case FLASH_5761VENDOR_ST_A_M45PE16:
  12045. case FLASH_5761VENDOR_ST_M_M45PE16:
  12046. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  12047. break;
  12048. case FLASH_5761VENDOR_ATMEL_ADB081D:
  12049. case FLASH_5761VENDOR_ATMEL_MDB081D:
  12050. case FLASH_5761VENDOR_ST_A_M45PE80:
  12051. case FLASH_5761VENDOR_ST_M_M45PE80:
  12052. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  12053. break;
  12054. case FLASH_5761VENDOR_ATMEL_ADB041D:
  12055. case FLASH_5761VENDOR_ATMEL_MDB041D:
  12056. case FLASH_5761VENDOR_ST_A_M45PE40:
  12057. case FLASH_5761VENDOR_ST_M_M45PE40:
  12058. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  12059. break;
  12060. case FLASH_5761VENDOR_ATMEL_ADB021D:
  12061. case FLASH_5761VENDOR_ATMEL_MDB021D:
  12062. case FLASH_5761VENDOR_ST_A_M45PE20:
  12063. case FLASH_5761VENDOR_ST_M_M45PE20:
  12064. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  12065. break;
  12066. }
  12067. }
  12068. }
  12069. static void tg3_get_5906_nvram_info(struct tg3 *tp)
  12070. {
  12071. tp->nvram_jedecnum = JEDEC_ATMEL;
  12072. tg3_flag_set(tp, NVRAM_BUFFERED);
  12073. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  12074. }
  12075. static void tg3_get_57780_nvram_info(struct tg3 *tp)
  12076. {
  12077. u32 nvcfg1;
  12078. nvcfg1 = tr32(NVRAM_CFG1);
  12079. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  12080. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  12081. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  12082. tp->nvram_jedecnum = JEDEC_ATMEL;
  12083. tg3_flag_set(tp, NVRAM_BUFFERED);
  12084. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  12085. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  12086. tw32(NVRAM_CFG1, nvcfg1);
  12087. return;
  12088. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  12089. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  12090. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  12091. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  12092. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  12093. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  12094. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  12095. tp->nvram_jedecnum = JEDEC_ATMEL;
  12096. tg3_flag_set(tp, NVRAM_BUFFERED);
  12097. tg3_flag_set(tp, FLASH);
  12098. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  12099. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  12100. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  12101. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  12102. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  12103. break;
  12104. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  12105. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  12106. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  12107. break;
  12108. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  12109. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  12110. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  12111. break;
  12112. }
  12113. break;
  12114. case FLASH_5752VENDOR_ST_M45PE10:
  12115. case FLASH_5752VENDOR_ST_M45PE20:
  12116. case FLASH_5752VENDOR_ST_M45PE40:
  12117. tp->nvram_jedecnum = JEDEC_ST;
  12118. tg3_flag_set(tp, NVRAM_BUFFERED);
  12119. tg3_flag_set(tp, FLASH);
  12120. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  12121. case FLASH_5752VENDOR_ST_M45PE10:
  12122. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  12123. break;
  12124. case FLASH_5752VENDOR_ST_M45PE20:
  12125. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  12126. break;
  12127. case FLASH_5752VENDOR_ST_M45PE40:
  12128. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  12129. break;
  12130. }
  12131. break;
  12132. default:
  12133. tg3_flag_set(tp, NO_NVRAM);
  12134. return;
  12135. }
  12136. tg3_nvram_get_pagesize(tp, nvcfg1);
  12137. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  12138. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  12139. }
  12140. static void tg3_get_5717_nvram_info(struct tg3 *tp)
  12141. {
  12142. u32 nvcfg1;
  12143. nvcfg1 = tr32(NVRAM_CFG1);
  12144. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  12145. case FLASH_5717VENDOR_ATMEL_EEPROM:
  12146. case FLASH_5717VENDOR_MICRO_EEPROM:
  12147. tp->nvram_jedecnum = JEDEC_ATMEL;
  12148. tg3_flag_set(tp, NVRAM_BUFFERED);
  12149. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  12150. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  12151. tw32(NVRAM_CFG1, nvcfg1);
  12152. return;
  12153. case FLASH_5717VENDOR_ATMEL_MDB011D:
  12154. case FLASH_5717VENDOR_ATMEL_ADB011B:
  12155. case FLASH_5717VENDOR_ATMEL_ADB011D:
  12156. case FLASH_5717VENDOR_ATMEL_MDB021D:
  12157. case FLASH_5717VENDOR_ATMEL_ADB021B:
  12158. case FLASH_5717VENDOR_ATMEL_ADB021D:
  12159. case FLASH_5717VENDOR_ATMEL_45USPT:
  12160. tp->nvram_jedecnum = JEDEC_ATMEL;
  12161. tg3_flag_set(tp, NVRAM_BUFFERED);
  12162. tg3_flag_set(tp, FLASH);
  12163. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  12164. case FLASH_5717VENDOR_ATMEL_MDB021D:
  12165. /* Detect size with tg3_nvram_get_size() */
  12166. break;
  12167. case FLASH_5717VENDOR_ATMEL_ADB021B:
  12168. case FLASH_5717VENDOR_ATMEL_ADB021D:
  12169. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  12170. break;
  12171. default:
  12172. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  12173. break;
  12174. }
  12175. break;
  12176. case FLASH_5717VENDOR_ST_M_M25PE10:
  12177. case FLASH_5717VENDOR_ST_A_M25PE10:
  12178. case FLASH_5717VENDOR_ST_M_M45PE10:
  12179. case FLASH_5717VENDOR_ST_A_M45PE10:
  12180. case FLASH_5717VENDOR_ST_M_M25PE20:
  12181. case FLASH_5717VENDOR_ST_A_M25PE20:
  12182. case FLASH_5717VENDOR_ST_M_M45PE20:
  12183. case FLASH_5717VENDOR_ST_A_M45PE20:
  12184. case FLASH_5717VENDOR_ST_25USPT:
  12185. case FLASH_5717VENDOR_ST_45USPT:
  12186. tp->nvram_jedecnum = JEDEC_ST;
  12187. tg3_flag_set(tp, NVRAM_BUFFERED);
  12188. tg3_flag_set(tp, FLASH);
  12189. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  12190. case FLASH_5717VENDOR_ST_M_M25PE20:
  12191. case FLASH_5717VENDOR_ST_M_M45PE20:
  12192. /* Detect size with tg3_nvram_get_size() */
  12193. break;
  12194. case FLASH_5717VENDOR_ST_A_M25PE20:
  12195. case FLASH_5717VENDOR_ST_A_M45PE20:
  12196. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  12197. break;
  12198. default:
  12199. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  12200. break;
  12201. }
  12202. break;
  12203. default:
  12204. tg3_flag_set(tp, NO_NVRAM);
  12205. return;
  12206. }
  12207. tg3_nvram_get_pagesize(tp, nvcfg1);
  12208. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  12209. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  12210. }
  12211. static void tg3_get_5720_nvram_info(struct tg3 *tp)
  12212. {
  12213. u32 nvcfg1, nvmpinstrp, nv_status;
  12214. nvcfg1 = tr32(NVRAM_CFG1);
  12215. nvmpinstrp = nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK;
  12216. if (tg3_asic_rev(tp) == ASIC_REV_5762) {
  12217. if (!(nvcfg1 & NVRAM_CFG1_5762VENDOR_MASK)) {
  12218. tg3_flag_set(tp, NO_NVRAM);
  12219. return;
  12220. }
  12221. switch (nvmpinstrp) {
  12222. case FLASH_5762_MX25L_100:
  12223. case FLASH_5762_MX25L_200:
  12224. case FLASH_5762_MX25L_400:
  12225. case FLASH_5762_MX25L_800:
  12226. case FLASH_5762_MX25L_160_320:
  12227. tp->nvram_pagesize = 4096;
  12228. tp->nvram_jedecnum = JEDEC_MACRONIX;
  12229. tg3_flag_set(tp, NVRAM_BUFFERED);
  12230. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  12231. tg3_flag_set(tp, FLASH);
  12232. nv_status = tr32(NVRAM_AUTOSENSE_STATUS);
  12233. tp->nvram_size =
  12234. (1 << (nv_status >> AUTOSENSE_DEVID &
  12235. AUTOSENSE_DEVID_MASK)
  12236. << AUTOSENSE_SIZE_IN_MB);
  12237. return;
  12238. case FLASH_5762_EEPROM_HD:
  12239. nvmpinstrp = FLASH_5720_EEPROM_HD;
  12240. break;
  12241. case FLASH_5762_EEPROM_LD:
  12242. nvmpinstrp = FLASH_5720_EEPROM_LD;
  12243. break;
  12244. case FLASH_5720VENDOR_M_ST_M45PE20:
  12245. /* This pinstrap supports multiple sizes, so force it
  12246. * to read the actual size from location 0xf0.
  12247. */
  12248. nvmpinstrp = FLASH_5720VENDOR_ST_45USPT;
  12249. break;
  12250. }
  12251. }
  12252. switch (nvmpinstrp) {
  12253. case FLASH_5720_EEPROM_HD:
  12254. case FLASH_5720_EEPROM_LD:
  12255. tp->nvram_jedecnum = JEDEC_ATMEL;
  12256. tg3_flag_set(tp, NVRAM_BUFFERED);
  12257. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  12258. tw32(NVRAM_CFG1, nvcfg1);
  12259. if (nvmpinstrp == FLASH_5720_EEPROM_HD)
  12260. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  12261. else
  12262. tp->nvram_pagesize = ATMEL_AT24C02_CHIP_SIZE;
  12263. return;
  12264. case FLASH_5720VENDOR_M_ATMEL_DB011D:
  12265. case FLASH_5720VENDOR_A_ATMEL_DB011B:
  12266. case FLASH_5720VENDOR_A_ATMEL_DB011D:
  12267. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  12268. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  12269. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  12270. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  12271. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  12272. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  12273. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  12274. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  12275. case FLASH_5720VENDOR_ATMEL_45USPT:
  12276. tp->nvram_jedecnum = JEDEC_ATMEL;
  12277. tg3_flag_set(tp, NVRAM_BUFFERED);
  12278. tg3_flag_set(tp, FLASH);
  12279. switch (nvmpinstrp) {
  12280. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  12281. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  12282. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  12283. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  12284. break;
  12285. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  12286. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  12287. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  12288. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  12289. break;
  12290. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  12291. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  12292. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  12293. break;
  12294. default:
  12295. if (tg3_asic_rev(tp) != ASIC_REV_5762)
  12296. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  12297. break;
  12298. }
  12299. break;
  12300. case FLASH_5720VENDOR_M_ST_M25PE10:
  12301. case FLASH_5720VENDOR_M_ST_M45PE10:
  12302. case FLASH_5720VENDOR_A_ST_M25PE10:
  12303. case FLASH_5720VENDOR_A_ST_M45PE10:
  12304. case FLASH_5720VENDOR_M_ST_M25PE20:
  12305. case FLASH_5720VENDOR_M_ST_M45PE20:
  12306. case FLASH_5720VENDOR_A_ST_M25PE20:
  12307. case FLASH_5720VENDOR_A_ST_M45PE20:
  12308. case FLASH_5720VENDOR_M_ST_M25PE40:
  12309. case FLASH_5720VENDOR_M_ST_M45PE40:
  12310. case FLASH_5720VENDOR_A_ST_M25PE40:
  12311. case FLASH_5720VENDOR_A_ST_M45PE40:
  12312. case FLASH_5720VENDOR_M_ST_M25PE80:
  12313. case FLASH_5720VENDOR_M_ST_M45PE80:
  12314. case FLASH_5720VENDOR_A_ST_M25PE80:
  12315. case FLASH_5720VENDOR_A_ST_M45PE80:
  12316. case FLASH_5720VENDOR_ST_25USPT:
  12317. case FLASH_5720VENDOR_ST_45USPT:
  12318. tp->nvram_jedecnum = JEDEC_ST;
  12319. tg3_flag_set(tp, NVRAM_BUFFERED);
  12320. tg3_flag_set(tp, FLASH);
  12321. switch (nvmpinstrp) {
  12322. case FLASH_5720VENDOR_M_ST_M25PE20:
  12323. case FLASH_5720VENDOR_M_ST_M45PE20:
  12324. case FLASH_5720VENDOR_A_ST_M25PE20:
  12325. case FLASH_5720VENDOR_A_ST_M45PE20:
  12326. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  12327. break;
  12328. case FLASH_5720VENDOR_M_ST_M25PE40:
  12329. case FLASH_5720VENDOR_M_ST_M45PE40:
  12330. case FLASH_5720VENDOR_A_ST_M25PE40:
  12331. case FLASH_5720VENDOR_A_ST_M45PE40:
  12332. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  12333. break;
  12334. case FLASH_5720VENDOR_M_ST_M25PE80:
  12335. case FLASH_5720VENDOR_M_ST_M45PE80:
  12336. case FLASH_5720VENDOR_A_ST_M25PE80:
  12337. case FLASH_5720VENDOR_A_ST_M45PE80:
  12338. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  12339. break;
  12340. default:
  12341. if (tg3_asic_rev(tp) != ASIC_REV_5762)
  12342. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  12343. break;
  12344. }
  12345. break;
  12346. default:
  12347. tg3_flag_set(tp, NO_NVRAM);
  12348. return;
  12349. }
  12350. tg3_nvram_get_pagesize(tp, nvcfg1);
  12351. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  12352. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  12353. if (tg3_asic_rev(tp) == ASIC_REV_5762) {
  12354. u32 val;
  12355. if (tg3_nvram_read(tp, 0, &val))
  12356. return;
  12357. if (val != TG3_EEPROM_MAGIC &&
  12358. (val & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW)
  12359. tg3_flag_set(tp, NO_NVRAM);
  12360. }
  12361. }
  12362. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  12363. static void tg3_nvram_init(struct tg3 *tp)
  12364. {
  12365. if (tg3_flag(tp, IS_SSB_CORE)) {
  12366. /* No NVRAM and EEPROM on the SSB Broadcom GigE core. */
  12367. tg3_flag_clear(tp, NVRAM);
  12368. tg3_flag_clear(tp, NVRAM_BUFFERED);
  12369. tg3_flag_set(tp, NO_NVRAM);
  12370. return;
  12371. }
  12372. tw32_f(GRC_EEPROM_ADDR,
  12373. (EEPROM_ADDR_FSM_RESET |
  12374. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  12375. EEPROM_ADDR_CLKPERD_SHIFT)));
  12376. msleep(1);
  12377. /* Enable seeprom accesses. */
  12378. tw32_f(GRC_LOCAL_CTRL,
  12379. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  12380. udelay(100);
  12381. if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
  12382. tg3_asic_rev(tp) != ASIC_REV_5701) {
  12383. tg3_flag_set(tp, NVRAM);
  12384. if (tg3_nvram_lock(tp)) {
  12385. netdev_warn(tp->dev,
  12386. "Cannot get nvram lock, %s failed\n",
  12387. __func__);
  12388. return;
  12389. }
  12390. tg3_enable_nvram_access(tp);
  12391. tp->nvram_size = 0;
  12392. if (tg3_asic_rev(tp) == ASIC_REV_5752)
  12393. tg3_get_5752_nvram_info(tp);
  12394. else if (tg3_asic_rev(tp) == ASIC_REV_5755)
  12395. tg3_get_5755_nvram_info(tp);
  12396. else if (tg3_asic_rev(tp) == ASIC_REV_5787 ||
  12397. tg3_asic_rev(tp) == ASIC_REV_5784 ||
  12398. tg3_asic_rev(tp) == ASIC_REV_5785)
  12399. tg3_get_5787_nvram_info(tp);
  12400. else if (tg3_asic_rev(tp) == ASIC_REV_5761)
  12401. tg3_get_5761_nvram_info(tp);
  12402. else if (tg3_asic_rev(tp) == ASIC_REV_5906)
  12403. tg3_get_5906_nvram_info(tp);
  12404. else if (tg3_asic_rev(tp) == ASIC_REV_57780 ||
  12405. tg3_flag(tp, 57765_CLASS))
  12406. tg3_get_57780_nvram_info(tp);
  12407. else if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  12408. tg3_asic_rev(tp) == ASIC_REV_5719)
  12409. tg3_get_5717_nvram_info(tp);
  12410. else if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
  12411. tg3_asic_rev(tp) == ASIC_REV_5762)
  12412. tg3_get_5720_nvram_info(tp);
  12413. else
  12414. tg3_get_nvram_info(tp);
  12415. if (tp->nvram_size == 0)
  12416. tg3_get_nvram_size(tp);
  12417. tg3_disable_nvram_access(tp);
  12418. tg3_nvram_unlock(tp);
  12419. } else {
  12420. tg3_flag_clear(tp, NVRAM);
  12421. tg3_flag_clear(tp, NVRAM_BUFFERED);
  12422. tg3_get_eeprom_size(tp);
  12423. }
  12424. }
  12425. struct subsys_tbl_ent {
  12426. u16 subsys_vendor, subsys_devid;
  12427. u32 phy_id;
  12428. };
  12429. static struct subsys_tbl_ent subsys_id_to_phy_id[] = {
  12430. /* Broadcom boards. */
  12431. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12432. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
  12433. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12434. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
  12435. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12436. TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
  12437. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12438. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
  12439. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12440. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
  12441. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12442. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
  12443. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12444. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
  12445. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12446. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
  12447. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12448. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
  12449. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12450. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
  12451. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12452. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
  12453. /* 3com boards. */
  12454. { TG3PCI_SUBVENDOR_ID_3COM,
  12455. TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
  12456. { TG3PCI_SUBVENDOR_ID_3COM,
  12457. TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
  12458. { TG3PCI_SUBVENDOR_ID_3COM,
  12459. TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
  12460. { TG3PCI_SUBVENDOR_ID_3COM,
  12461. TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
  12462. { TG3PCI_SUBVENDOR_ID_3COM,
  12463. TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
  12464. /* DELL boards. */
  12465. { TG3PCI_SUBVENDOR_ID_DELL,
  12466. TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
  12467. { TG3PCI_SUBVENDOR_ID_DELL,
  12468. TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
  12469. { TG3PCI_SUBVENDOR_ID_DELL,
  12470. TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
  12471. { TG3PCI_SUBVENDOR_ID_DELL,
  12472. TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
  12473. /* Compaq boards. */
  12474. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  12475. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
  12476. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  12477. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
  12478. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  12479. TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
  12480. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  12481. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
  12482. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  12483. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
  12484. /* IBM boards. */
  12485. { TG3PCI_SUBVENDOR_ID_IBM,
  12486. TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
  12487. };
  12488. static struct subsys_tbl_ent *tg3_lookup_by_subsys(struct tg3 *tp)
  12489. {
  12490. int i;
  12491. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  12492. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  12493. tp->pdev->subsystem_vendor) &&
  12494. (subsys_id_to_phy_id[i].subsys_devid ==
  12495. tp->pdev->subsystem_device))
  12496. return &subsys_id_to_phy_id[i];
  12497. }
  12498. return NULL;
  12499. }
  12500. static void tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  12501. {
  12502. u32 val;
  12503. tp->phy_id = TG3_PHY_ID_INVALID;
  12504. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  12505. /* Assume an onboard device and WOL capable by default. */
  12506. tg3_flag_set(tp, EEPROM_WRITE_PROT);
  12507. tg3_flag_set(tp, WOL_CAP);
  12508. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  12509. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  12510. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  12511. tg3_flag_set(tp, IS_NIC);
  12512. }
  12513. val = tr32(VCPU_CFGSHDW);
  12514. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  12515. tg3_flag_set(tp, ASPM_WORKAROUND);
  12516. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  12517. (val & VCPU_CFGSHDW_WOL_MAGPKT)) {
  12518. tg3_flag_set(tp, WOL_ENABLE);
  12519. device_set_wakeup_enable(&tp->pdev->dev, true);
  12520. }
  12521. goto done;
  12522. }
  12523. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  12524. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  12525. u32 nic_cfg, led_cfg;
  12526. u32 cfg2 = 0, cfg4 = 0, cfg5 = 0;
  12527. u32 nic_phy_id, ver, eeprom_phy_id;
  12528. int eeprom_phy_serdes = 0;
  12529. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  12530. tp->nic_sram_data_cfg = nic_cfg;
  12531. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  12532. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  12533. if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
  12534. tg3_asic_rev(tp) != ASIC_REV_5701 &&
  12535. tg3_asic_rev(tp) != ASIC_REV_5703 &&
  12536. (ver > 0) && (ver < 0x100))
  12537. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  12538. if (tg3_asic_rev(tp) == ASIC_REV_5785)
  12539. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  12540. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  12541. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  12542. tg3_asic_rev(tp) == ASIC_REV_5720)
  12543. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_5, &cfg5);
  12544. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  12545. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  12546. eeprom_phy_serdes = 1;
  12547. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  12548. if (nic_phy_id != 0) {
  12549. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  12550. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  12551. eeprom_phy_id = (id1 >> 16) << 10;
  12552. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  12553. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  12554. } else
  12555. eeprom_phy_id = 0;
  12556. tp->phy_id = eeprom_phy_id;
  12557. if (eeprom_phy_serdes) {
  12558. if (!tg3_flag(tp, 5705_PLUS))
  12559. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  12560. else
  12561. tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
  12562. }
  12563. if (tg3_flag(tp, 5750_PLUS))
  12564. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  12565. SHASTA_EXT_LED_MODE_MASK);
  12566. else
  12567. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  12568. switch (led_cfg) {
  12569. default:
  12570. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  12571. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  12572. break;
  12573. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  12574. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  12575. break;
  12576. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  12577. tp->led_ctrl = LED_CTRL_MODE_MAC;
  12578. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  12579. * read on some older 5700/5701 bootcode.
  12580. */
  12581. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  12582. tg3_asic_rev(tp) == ASIC_REV_5701)
  12583. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  12584. break;
  12585. case SHASTA_EXT_LED_SHARED:
  12586. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  12587. if (tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0 &&
  12588. tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A1)
  12589. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  12590. LED_CTRL_MODE_PHY_2);
  12591. if (tg3_flag(tp, 5717_PLUS) ||
  12592. tg3_asic_rev(tp) == ASIC_REV_5762)
  12593. tp->led_ctrl |= LED_CTRL_BLINK_RATE_OVERRIDE |
  12594. LED_CTRL_BLINK_RATE_MASK;
  12595. break;
  12596. case SHASTA_EXT_LED_MAC:
  12597. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  12598. break;
  12599. case SHASTA_EXT_LED_COMBO:
  12600. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  12601. if (tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0)
  12602. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  12603. LED_CTRL_MODE_PHY_2);
  12604. break;
  12605. }
  12606. if ((tg3_asic_rev(tp) == ASIC_REV_5700 ||
  12607. tg3_asic_rev(tp) == ASIC_REV_5701) &&
  12608. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  12609. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  12610. if (tg3_chip_rev(tp) == CHIPREV_5784_AX)
  12611. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  12612. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  12613. tg3_flag_set(tp, EEPROM_WRITE_PROT);
  12614. if ((tp->pdev->subsystem_vendor ==
  12615. PCI_VENDOR_ID_ARIMA) &&
  12616. (tp->pdev->subsystem_device == 0x205a ||
  12617. tp->pdev->subsystem_device == 0x2063))
  12618. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  12619. } else {
  12620. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  12621. tg3_flag_set(tp, IS_NIC);
  12622. }
  12623. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  12624. tg3_flag_set(tp, ENABLE_ASF);
  12625. if (tg3_flag(tp, 5750_PLUS))
  12626. tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
  12627. }
  12628. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  12629. tg3_flag(tp, 5750_PLUS))
  12630. tg3_flag_set(tp, ENABLE_APE);
  12631. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
  12632. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  12633. tg3_flag_clear(tp, WOL_CAP);
  12634. if (tg3_flag(tp, WOL_CAP) &&
  12635. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)) {
  12636. tg3_flag_set(tp, WOL_ENABLE);
  12637. device_set_wakeup_enable(&tp->pdev->dev, true);
  12638. }
  12639. if (cfg2 & (1 << 17))
  12640. tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
  12641. /* serdes signal pre-emphasis in register 0x590 set by */
  12642. /* bootcode if bit 18 is set */
  12643. if (cfg2 & (1 << 18))
  12644. tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
  12645. if ((tg3_flag(tp, 57765_PLUS) ||
  12646. (tg3_asic_rev(tp) == ASIC_REV_5784 &&
  12647. tg3_chip_rev(tp) != CHIPREV_5784_AX)) &&
  12648. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  12649. tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
  12650. if (tg3_flag(tp, PCI_EXPRESS)) {
  12651. u32 cfg3;
  12652. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  12653. if (tg3_asic_rev(tp) != ASIC_REV_5785 &&
  12654. !tg3_flag(tp, 57765_PLUS) &&
  12655. (cfg3 & NIC_SRAM_ASPM_DEBOUNCE))
  12656. tg3_flag_set(tp, ASPM_WORKAROUND);
  12657. if (cfg3 & NIC_SRAM_LNK_FLAP_AVOID)
  12658. tp->phy_flags |= TG3_PHYFLG_KEEP_LINK_ON_PWRDN;
  12659. if (cfg3 & NIC_SRAM_1G_ON_VAUX_OK)
  12660. tp->phy_flags |= TG3_PHYFLG_1G_ON_VAUX_OK;
  12661. }
  12662. if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
  12663. tg3_flag_set(tp, RGMII_INBAND_DISABLE);
  12664. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  12665. tg3_flag_set(tp, RGMII_EXT_IBND_RX_EN);
  12666. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  12667. tg3_flag_set(tp, RGMII_EXT_IBND_TX_EN);
  12668. if (cfg5 & NIC_SRAM_DISABLE_1G_HALF_ADV)
  12669. tp->phy_flags |= TG3_PHYFLG_DISABLE_1G_HD_ADV;
  12670. }
  12671. done:
  12672. if (tg3_flag(tp, WOL_CAP))
  12673. device_set_wakeup_enable(&tp->pdev->dev,
  12674. tg3_flag(tp, WOL_ENABLE));
  12675. else
  12676. device_set_wakeup_capable(&tp->pdev->dev, false);
  12677. }
  12678. static int tg3_ape_otp_read(struct tg3 *tp, u32 offset, u32 *val)
  12679. {
  12680. int i, err;
  12681. u32 val2, off = offset * 8;
  12682. err = tg3_nvram_lock(tp);
  12683. if (err)
  12684. return err;
  12685. tg3_ape_write32(tp, TG3_APE_OTP_ADDR, off | APE_OTP_ADDR_CPU_ENABLE);
  12686. tg3_ape_write32(tp, TG3_APE_OTP_CTRL, APE_OTP_CTRL_PROG_EN |
  12687. APE_OTP_CTRL_CMD_RD | APE_OTP_CTRL_START);
  12688. tg3_ape_read32(tp, TG3_APE_OTP_CTRL);
  12689. udelay(10);
  12690. for (i = 0; i < 100; i++) {
  12691. val2 = tg3_ape_read32(tp, TG3_APE_OTP_STATUS);
  12692. if (val2 & APE_OTP_STATUS_CMD_DONE) {
  12693. *val = tg3_ape_read32(tp, TG3_APE_OTP_RD_DATA);
  12694. break;
  12695. }
  12696. udelay(10);
  12697. }
  12698. tg3_ape_write32(tp, TG3_APE_OTP_CTRL, 0);
  12699. tg3_nvram_unlock(tp);
  12700. if (val2 & APE_OTP_STATUS_CMD_DONE)
  12701. return 0;
  12702. return -EBUSY;
  12703. }
  12704. static int tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  12705. {
  12706. int i;
  12707. u32 val;
  12708. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  12709. tw32(OTP_CTRL, cmd);
  12710. /* Wait for up to 1 ms for command to execute. */
  12711. for (i = 0; i < 100; i++) {
  12712. val = tr32(OTP_STATUS);
  12713. if (val & OTP_STATUS_CMD_DONE)
  12714. break;
  12715. udelay(10);
  12716. }
  12717. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  12718. }
  12719. /* Read the gphy configuration from the OTP region of the chip. The gphy
  12720. * configuration is a 32-bit value that straddles the alignment boundary.
  12721. * We do two 32-bit reads and then shift and merge the results.
  12722. */
  12723. static u32 tg3_read_otp_phycfg(struct tg3 *tp)
  12724. {
  12725. u32 bhalf_otp, thalf_otp;
  12726. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  12727. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  12728. return 0;
  12729. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  12730. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  12731. return 0;
  12732. thalf_otp = tr32(OTP_READ_DATA);
  12733. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  12734. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  12735. return 0;
  12736. bhalf_otp = tr32(OTP_READ_DATA);
  12737. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  12738. }
  12739. static void tg3_phy_init_link_config(struct tg3 *tp)
  12740. {
  12741. u32 adv = ADVERTISED_Autoneg;
  12742. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  12743. if (!(tp->phy_flags & TG3_PHYFLG_DISABLE_1G_HD_ADV))
  12744. adv |= ADVERTISED_1000baseT_Half;
  12745. adv |= ADVERTISED_1000baseT_Full;
  12746. }
  12747. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  12748. adv |= ADVERTISED_100baseT_Half |
  12749. ADVERTISED_100baseT_Full |
  12750. ADVERTISED_10baseT_Half |
  12751. ADVERTISED_10baseT_Full |
  12752. ADVERTISED_TP;
  12753. else
  12754. adv |= ADVERTISED_FIBRE;
  12755. tp->link_config.advertising = adv;
  12756. tp->link_config.speed = SPEED_UNKNOWN;
  12757. tp->link_config.duplex = DUPLEX_UNKNOWN;
  12758. tp->link_config.autoneg = AUTONEG_ENABLE;
  12759. tp->link_config.active_speed = SPEED_UNKNOWN;
  12760. tp->link_config.active_duplex = DUPLEX_UNKNOWN;
  12761. tp->old_link = -1;
  12762. }
  12763. static int tg3_phy_probe(struct tg3 *tp)
  12764. {
  12765. u32 hw_phy_id_1, hw_phy_id_2;
  12766. u32 hw_phy_id, hw_phy_id_masked;
  12767. int err;
  12768. /* flow control autonegotiation is default behavior */
  12769. tg3_flag_set(tp, PAUSE_AUTONEG);
  12770. tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  12771. if (tg3_flag(tp, ENABLE_APE)) {
  12772. switch (tp->pci_fn) {
  12773. case 0:
  12774. tp->phy_ape_lock = TG3_APE_LOCK_PHY0;
  12775. break;
  12776. case 1:
  12777. tp->phy_ape_lock = TG3_APE_LOCK_PHY1;
  12778. break;
  12779. case 2:
  12780. tp->phy_ape_lock = TG3_APE_LOCK_PHY2;
  12781. break;
  12782. case 3:
  12783. tp->phy_ape_lock = TG3_APE_LOCK_PHY3;
  12784. break;
  12785. }
  12786. }
  12787. if (!tg3_flag(tp, ENABLE_ASF) &&
  12788. !(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  12789. !(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  12790. tp->phy_flags &= ~(TG3_PHYFLG_1G_ON_VAUX_OK |
  12791. TG3_PHYFLG_KEEP_LINK_ON_PWRDN);
  12792. if (tg3_flag(tp, USE_PHYLIB))
  12793. return tg3_phy_init(tp);
  12794. /* Reading the PHY ID register can conflict with ASF
  12795. * firmware access to the PHY hardware.
  12796. */
  12797. err = 0;
  12798. if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)) {
  12799. hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
  12800. } else {
  12801. /* Now read the physical PHY_ID from the chip and verify
  12802. * that it is sane. If it doesn't look good, we fall back
  12803. * to either the hard-coded table based PHY_ID and failing
  12804. * that the value found in the eeprom area.
  12805. */
  12806. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  12807. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  12808. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  12809. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  12810. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  12811. hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
  12812. }
  12813. if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
  12814. tp->phy_id = hw_phy_id;
  12815. if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
  12816. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  12817. else
  12818. tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
  12819. } else {
  12820. if (tp->phy_id != TG3_PHY_ID_INVALID) {
  12821. /* Do nothing, phy ID already set up in
  12822. * tg3_get_eeprom_hw_cfg().
  12823. */
  12824. } else {
  12825. struct subsys_tbl_ent *p;
  12826. /* No eeprom signature? Try the hardcoded
  12827. * subsys device table.
  12828. */
  12829. p = tg3_lookup_by_subsys(tp);
  12830. if (p) {
  12831. tp->phy_id = p->phy_id;
  12832. } else if (!tg3_flag(tp, IS_SSB_CORE)) {
  12833. /* For now we saw the IDs 0xbc050cd0,
  12834. * 0xbc050f80 and 0xbc050c30 on devices
  12835. * connected to an BCM4785 and there are
  12836. * probably more. Just assume that the phy is
  12837. * supported when it is connected to a SSB core
  12838. * for now.
  12839. */
  12840. return -ENODEV;
  12841. }
  12842. if (!tp->phy_id ||
  12843. tp->phy_id == TG3_PHY_ID_BCM8002)
  12844. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  12845. }
  12846. }
  12847. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  12848. (tg3_asic_rev(tp) == ASIC_REV_5719 ||
  12849. tg3_asic_rev(tp) == ASIC_REV_5720 ||
  12850. tg3_asic_rev(tp) == ASIC_REV_57766 ||
  12851. tg3_asic_rev(tp) == ASIC_REV_5762 ||
  12852. (tg3_asic_rev(tp) == ASIC_REV_5717 &&
  12853. tg3_chip_rev_id(tp) != CHIPREV_ID_5717_A0) ||
  12854. (tg3_asic_rev(tp) == ASIC_REV_57765 &&
  12855. tg3_chip_rev_id(tp) != CHIPREV_ID_57765_A0))) {
  12856. tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
  12857. tp->eee.supported = SUPPORTED_100baseT_Full |
  12858. SUPPORTED_1000baseT_Full;
  12859. tp->eee.advertised = ADVERTISED_100baseT_Full |
  12860. ADVERTISED_1000baseT_Full;
  12861. tp->eee.eee_enabled = 1;
  12862. tp->eee.tx_lpi_enabled = 1;
  12863. tp->eee.tx_lpi_timer = TG3_CPMU_DBTMR1_LNKIDLE_2047US;
  12864. }
  12865. tg3_phy_init_link_config(tp);
  12866. if (!(tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN) &&
  12867. !(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  12868. !tg3_flag(tp, ENABLE_APE) &&
  12869. !tg3_flag(tp, ENABLE_ASF)) {
  12870. u32 bmsr, dummy;
  12871. tg3_readphy(tp, MII_BMSR, &bmsr);
  12872. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  12873. (bmsr & BMSR_LSTATUS))
  12874. goto skip_phy_reset;
  12875. err = tg3_phy_reset(tp);
  12876. if (err)
  12877. return err;
  12878. tg3_phy_set_wirespeed(tp);
  12879. if (!tg3_phy_copper_an_config_ok(tp, &dummy)) {
  12880. tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
  12881. tp->link_config.flowctrl);
  12882. tg3_writephy(tp, MII_BMCR,
  12883. BMCR_ANENABLE | BMCR_ANRESTART);
  12884. }
  12885. }
  12886. skip_phy_reset:
  12887. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  12888. err = tg3_init_5401phy_dsp(tp);
  12889. if (err)
  12890. return err;
  12891. err = tg3_init_5401phy_dsp(tp);
  12892. }
  12893. return err;
  12894. }
  12895. static void tg3_read_vpd(struct tg3 *tp)
  12896. {
  12897. u8 *vpd_data;
  12898. unsigned int block_end, rosize, len;
  12899. u32 vpdlen;
  12900. int j, i = 0;
  12901. vpd_data = (u8 *)tg3_vpd_readblock(tp, &vpdlen);
  12902. if (!vpd_data)
  12903. goto out_no_vpd;
  12904. i = pci_vpd_find_tag(vpd_data, 0, vpdlen, PCI_VPD_LRDT_RO_DATA);
  12905. if (i < 0)
  12906. goto out_not_found;
  12907. rosize = pci_vpd_lrdt_size(&vpd_data[i]);
  12908. block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
  12909. i += PCI_VPD_LRDT_TAG_SIZE;
  12910. if (block_end > vpdlen)
  12911. goto out_not_found;
  12912. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  12913. PCI_VPD_RO_KEYWORD_MFR_ID);
  12914. if (j > 0) {
  12915. len = pci_vpd_info_field_size(&vpd_data[j]);
  12916. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  12917. if (j + len > block_end || len != 4 ||
  12918. memcmp(&vpd_data[j], "1028", 4))
  12919. goto partno;
  12920. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  12921. PCI_VPD_RO_KEYWORD_VENDOR0);
  12922. if (j < 0)
  12923. goto partno;
  12924. len = pci_vpd_info_field_size(&vpd_data[j]);
  12925. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  12926. if (j + len > block_end)
  12927. goto partno;
  12928. if (len >= sizeof(tp->fw_ver))
  12929. len = sizeof(tp->fw_ver) - 1;
  12930. memset(tp->fw_ver, 0, sizeof(tp->fw_ver));
  12931. snprintf(tp->fw_ver, sizeof(tp->fw_ver), "%.*s bc ", len,
  12932. &vpd_data[j]);
  12933. }
  12934. partno:
  12935. i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  12936. PCI_VPD_RO_KEYWORD_PARTNO);
  12937. if (i < 0)
  12938. goto out_not_found;
  12939. len = pci_vpd_info_field_size(&vpd_data[i]);
  12940. i += PCI_VPD_INFO_FLD_HDR_SIZE;
  12941. if (len > TG3_BPN_SIZE ||
  12942. (len + i) > vpdlen)
  12943. goto out_not_found;
  12944. memcpy(tp->board_part_number, &vpd_data[i], len);
  12945. out_not_found:
  12946. kfree(vpd_data);
  12947. if (tp->board_part_number[0])
  12948. return;
  12949. out_no_vpd:
  12950. if (tg3_asic_rev(tp) == ASIC_REV_5717) {
  12951. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  12952. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C)
  12953. strcpy(tp->board_part_number, "BCM5717");
  12954. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
  12955. strcpy(tp->board_part_number, "BCM5718");
  12956. else
  12957. goto nomatch;
  12958. } else if (tg3_asic_rev(tp) == ASIC_REV_57780) {
  12959. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
  12960. strcpy(tp->board_part_number, "BCM57780");
  12961. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
  12962. strcpy(tp->board_part_number, "BCM57760");
  12963. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
  12964. strcpy(tp->board_part_number, "BCM57790");
  12965. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
  12966. strcpy(tp->board_part_number, "BCM57788");
  12967. else
  12968. goto nomatch;
  12969. } else if (tg3_asic_rev(tp) == ASIC_REV_57765) {
  12970. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
  12971. strcpy(tp->board_part_number, "BCM57761");
  12972. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
  12973. strcpy(tp->board_part_number, "BCM57765");
  12974. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
  12975. strcpy(tp->board_part_number, "BCM57781");
  12976. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
  12977. strcpy(tp->board_part_number, "BCM57785");
  12978. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
  12979. strcpy(tp->board_part_number, "BCM57791");
  12980. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  12981. strcpy(tp->board_part_number, "BCM57795");
  12982. else
  12983. goto nomatch;
  12984. } else if (tg3_asic_rev(tp) == ASIC_REV_57766) {
  12985. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762)
  12986. strcpy(tp->board_part_number, "BCM57762");
  12987. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766)
  12988. strcpy(tp->board_part_number, "BCM57766");
  12989. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782)
  12990. strcpy(tp->board_part_number, "BCM57782");
  12991. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
  12992. strcpy(tp->board_part_number, "BCM57786");
  12993. else
  12994. goto nomatch;
  12995. } else if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  12996. strcpy(tp->board_part_number, "BCM95906");
  12997. } else {
  12998. nomatch:
  12999. strcpy(tp->board_part_number, "none");
  13000. }
  13001. }
  13002. static int tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  13003. {
  13004. u32 val;
  13005. if (tg3_nvram_read(tp, offset, &val) ||
  13006. (val & 0xfc000000) != 0x0c000000 ||
  13007. tg3_nvram_read(tp, offset + 4, &val) ||
  13008. val != 0)
  13009. return 0;
  13010. return 1;
  13011. }
  13012. static void tg3_read_bc_ver(struct tg3 *tp)
  13013. {
  13014. u32 val, offset, start, ver_offset;
  13015. int i, dst_off;
  13016. bool newver = false;
  13017. if (tg3_nvram_read(tp, 0xc, &offset) ||
  13018. tg3_nvram_read(tp, 0x4, &start))
  13019. return;
  13020. offset = tg3_nvram_logical_addr(tp, offset);
  13021. if (tg3_nvram_read(tp, offset, &val))
  13022. return;
  13023. if ((val & 0xfc000000) == 0x0c000000) {
  13024. if (tg3_nvram_read(tp, offset + 4, &val))
  13025. return;
  13026. if (val == 0)
  13027. newver = true;
  13028. }
  13029. dst_off = strlen(tp->fw_ver);
  13030. if (newver) {
  13031. if (TG3_VER_SIZE - dst_off < 16 ||
  13032. tg3_nvram_read(tp, offset + 8, &ver_offset))
  13033. return;
  13034. offset = offset + ver_offset - start;
  13035. for (i = 0; i < 16; i += 4) {
  13036. __be32 v;
  13037. if (tg3_nvram_read_be32(tp, offset + i, &v))
  13038. return;
  13039. memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
  13040. }
  13041. } else {
  13042. u32 major, minor;
  13043. if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
  13044. return;
  13045. major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
  13046. TG3_NVM_BCVER_MAJSFT;
  13047. minor = ver_offset & TG3_NVM_BCVER_MINMSK;
  13048. snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
  13049. "v%d.%02d", major, minor);
  13050. }
  13051. }
  13052. static void tg3_read_hwsb_ver(struct tg3 *tp)
  13053. {
  13054. u32 val, major, minor;
  13055. /* Use native endian representation */
  13056. if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
  13057. return;
  13058. major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
  13059. TG3_NVM_HWSB_CFG1_MAJSFT;
  13060. minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
  13061. TG3_NVM_HWSB_CFG1_MINSFT;
  13062. snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
  13063. }
  13064. static void tg3_read_sb_ver(struct tg3 *tp, u32 val)
  13065. {
  13066. u32 offset, major, minor, build;
  13067. strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
  13068. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  13069. return;
  13070. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  13071. case TG3_EEPROM_SB_REVISION_0:
  13072. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  13073. break;
  13074. case TG3_EEPROM_SB_REVISION_2:
  13075. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  13076. break;
  13077. case TG3_EEPROM_SB_REVISION_3:
  13078. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  13079. break;
  13080. case TG3_EEPROM_SB_REVISION_4:
  13081. offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
  13082. break;
  13083. case TG3_EEPROM_SB_REVISION_5:
  13084. offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
  13085. break;
  13086. case TG3_EEPROM_SB_REVISION_6:
  13087. offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
  13088. break;
  13089. default:
  13090. return;
  13091. }
  13092. if (tg3_nvram_read(tp, offset, &val))
  13093. return;
  13094. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  13095. TG3_EEPROM_SB_EDH_BLD_SHFT;
  13096. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  13097. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  13098. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  13099. if (minor > 99 || build > 26)
  13100. return;
  13101. offset = strlen(tp->fw_ver);
  13102. snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
  13103. " v%d.%02d", major, minor);
  13104. if (build > 0) {
  13105. offset = strlen(tp->fw_ver);
  13106. if (offset < TG3_VER_SIZE - 1)
  13107. tp->fw_ver[offset] = 'a' + build - 1;
  13108. }
  13109. }
  13110. static void tg3_read_mgmtfw_ver(struct tg3 *tp)
  13111. {
  13112. u32 val, offset, start;
  13113. int i, vlen;
  13114. for (offset = TG3_NVM_DIR_START;
  13115. offset < TG3_NVM_DIR_END;
  13116. offset += TG3_NVM_DIRENT_SIZE) {
  13117. if (tg3_nvram_read(tp, offset, &val))
  13118. return;
  13119. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  13120. break;
  13121. }
  13122. if (offset == TG3_NVM_DIR_END)
  13123. return;
  13124. if (!tg3_flag(tp, 5705_PLUS))
  13125. start = 0x08000000;
  13126. else if (tg3_nvram_read(tp, offset - 4, &start))
  13127. return;
  13128. if (tg3_nvram_read(tp, offset + 4, &offset) ||
  13129. !tg3_fw_img_is_valid(tp, offset) ||
  13130. tg3_nvram_read(tp, offset + 8, &val))
  13131. return;
  13132. offset += val - start;
  13133. vlen = strlen(tp->fw_ver);
  13134. tp->fw_ver[vlen++] = ',';
  13135. tp->fw_ver[vlen++] = ' ';
  13136. for (i = 0; i < 4; i++) {
  13137. __be32 v;
  13138. if (tg3_nvram_read_be32(tp, offset, &v))
  13139. return;
  13140. offset += sizeof(v);
  13141. if (vlen > TG3_VER_SIZE - sizeof(v)) {
  13142. memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
  13143. break;
  13144. }
  13145. memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
  13146. vlen += sizeof(v);
  13147. }
  13148. }
  13149. static void tg3_probe_ncsi(struct tg3 *tp)
  13150. {
  13151. u32 apedata;
  13152. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  13153. if (apedata != APE_SEG_SIG_MAGIC)
  13154. return;
  13155. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  13156. if (!(apedata & APE_FW_STATUS_READY))
  13157. return;
  13158. if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI)
  13159. tg3_flag_set(tp, APE_HAS_NCSI);
  13160. }
  13161. static void tg3_read_dash_ver(struct tg3 *tp)
  13162. {
  13163. int vlen;
  13164. u32 apedata;
  13165. char *fwtype;
  13166. apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
  13167. if (tg3_flag(tp, APE_HAS_NCSI))
  13168. fwtype = "NCSI";
  13169. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5725)
  13170. fwtype = "SMASH";
  13171. else
  13172. fwtype = "DASH";
  13173. vlen = strlen(tp->fw_ver);
  13174. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
  13175. fwtype,
  13176. (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
  13177. (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
  13178. (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
  13179. (apedata & APE_FW_VERSION_BLDMSK));
  13180. }
  13181. static void tg3_read_otp_ver(struct tg3 *tp)
  13182. {
  13183. u32 val, val2;
  13184. if (tg3_asic_rev(tp) != ASIC_REV_5762)
  13185. return;
  13186. if (!tg3_ape_otp_read(tp, OTP_ADDRESS_MAGIC0, &val) &&
  13187. !tg3_ape_otp_read(tp, OTP_ADDRESS_MAGIC0 + 4, &val2) &&
  13188. TG3_OTP_MAGIC0_VALID(val)) {
  13189. u64 val64 = (u64) val << 32 | val2;
  13190. u32 ver = 0;
  13191. int i, vlen;
  13192. for (i = 0; i < 7; i++) {
  13193. if ((val64 & 0xff) == 0)
  13194. break;
  13195. ver = val64 & 0xff;
  13196. val64 >>= 8;
  13197. }
  13198. vlen = strlen(tp->fw_ver);
  13199. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " .%02d", ver);
  13200. }
  13201. }
  13202. static void tg3_read_fw_ver(struct tg3 *tp)
  13203. {
  13204. u32 val;
  13205. bool vpd_vers = false;
  13206. if (tp->fw_ver[0] != 0)
  13207. vpd_vers = true;
  13208. if (tg3_flag(tp, NO_NVRAM)) {
  13209. strcat(tp->fw_ver, "sb");
  13210. tg3_read_otp_ver(tp);
  13211. return;
  13212. }
  13213. if (tg3_nvram_read(tp, 0, &val))
  13214. return;
  13215. if (val == TG3_EEPROM_MAGIC)
  13216. tg3_read_bc_ver(tp);
  13217. else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  13218. tg3_read_sb_ver(tp, val);
  13219. else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  13220. tg3_read_hwsb_ver(tp);
  13221. if (tg3_flag(tp, ENABLE_ASF)) {
  13222. if (tg3_flag(tp, ENABLE_APE)) {
  13223. tg3_probe_ncsi(tp);
  13224. if (!vpd_vers)
  13225. tg3_read_dash_ver(tp);
  13226. } else if (!vpd_vers) {
  13227. tg3_read_mgmtfw_ver(tp);
  13228. }
  13229. }
  13230. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  13231. }
  13232. static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
  13233. {
  13234. if (tg3_flag(tp, LRG_PROD_RING_CAP))
  13235. return TG3_RX_RET_MAX_SIZE_5717;
  13236. else if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))
  13237. return TG3_RX_RET_MAX_SIZE_5700;
  13238. else
  13239. return TG3_RX_RET_MAX_SIZE_5705;
  13240. }
  13241. static const struct pci_device_id tg3_write_reorder_chipsets[] = {
  13242. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  13243. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  13244. { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
  13245. { },
  13246. };
  13247. static struct pci_dev *tg3_find_peer(struct tg3 *tp)
  13248. {
  13249. struct pci_dev *peer;
  13250. unsigned int func, devnr = tp->pdev->devfn & ~7;
  13251. for (func = 0; func < 8; func++) {
  13252. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  13253. if (peer && peer != tp->pdev)
  13254. break;
  13255. pci_dev_put(peer);
  13256. }
  13257. /* 5704 can be configured in single-port mode, set peer to
  13258. * tp->pdev in that case.
  13259. */
  13260. if (!peer) {
  13261. peer = tp->pdev;
  13262. return peer;
  13263. }
  13264. /*
  13265. * We don't need to keep the refcount elevated; there's no way
  13266. * to remove one half of this device without removing the other
  13267. */
  13268. pci_dev_put(peer);
  13269. return peer;
  13270. }
  13271. static void tg3_detect_asic_rev(struct tg3 *tp, u32 misc_ctrl_reg)
  13272. {
  13273. tp->pci_chip_rev_id = misc_ctrl_reg >> MISC_HOST_CTRL_CHIPREV_SHIFT;
  13274. if (tg3_asic_rev(tp) == ASIC_REV_USE_PROD_ID_REG) {
  13275. u32 reg;
  13276. /* All devices that use the alternate
  13277. * ASIC REV location have a CPMU.
  13278. */
  13279. tg3_flag_set(tp, CPMU_PRESENT);
  13280. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  13281. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C ||
  13282. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  13283. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
  13284. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720 ||
  13285. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57767 ||
  13286. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57764 ||
  13287. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5762 ||
  13288. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5725 ||
  13289. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5727 ||
  13290. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57787)
  13291. reg = TG3PCI_GEN2_PRODID_ASICREV;
  13292. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
  13293. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
  13294. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
  13295. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
  13296. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  13297. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
  13298. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762 ||
  13299. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766 ||
  13300. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782 ||
  13301. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
  13302. reg = TG3PCI_GEN15_PRODID_ASICREV;
  13303. else
  13304. reg = TG3PCI_PRODID_ASICREV;
  13305. pci_read_config_dword(tp->pdev, reg, &tp->pci_chip_rev_id);
  13306. }
  13307. /* Wrong chip ID in 5752 A0. This code can be removed later
  13308. * as A0 is not in production.
  13309. */
  13310. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5752_A0_HW)
  13311. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  13312. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5717_C0)
  13313. tp->pci_chip_rev_id = CHIPREV_ID_5720_A0;
  13314. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  13315. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  13316. tg3_asic_rev(tp) == ASIC_REV_5720)
  13317. tg3_flag_set(tp, 5717_PLUS);
  13318. if (tg3_asic_rev(tp) == ASIC_REV_57765 ||
  13319. tg3_asic_rev(tp) == ASIC_REV_57766)
  13320. tg3_flag_set(tp, 57765_CLASS);
  13321. if (tg3_flag(tp, 57765_CLASS) || tg3_flag(tp, 5717_PLUS) ||
  13322. tg3_asic_rev(tp) == ASIC_REV_5762)
  13323. tg3_flag_set(tp, 57765_PLUS);
  13324. /* Intentionally exclude ASIC_REV_5906 */
  13325. if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
  13326. tg3_asic_rev(tp) == ASIC_REV_5787 ||
  13327. tg3_asic_rev(tp) == ASIC_REV_5784 ||
  13328. tg3_asic_rev(tp) == ASIC_REV_5761 ||
  13329. tg3_asic_rev(tp) == ASIC_REV_5785 ||
  13330. tg3_asic_rev(tp) == ASIC_REV_57780 ||
  13331. tg3_flag(tp, 57765_PLUS))
  13332. tg3_flag_set(tp, 5755_PLUS);
  13333. if (tg3_asic_rev(tp) == ASIC_REV_5780 ||
  13334. tg3_asic_rev(tp) == ASIC_REV_5714)
  13335. tg3_flag_set(tp, 5780_CLASS);
  13336. if (tg3_asic_rev(tp) == ASIC_REV_5750 ||
  13337. tg3_asic_rev(tp) == ASIC_REV_5752 ||
  13338. tg3_asic_rev(tp) == ASIC_REV_5906 ||
  13339. tg3_flag(tp, 5755_PLUS) ||
  13340. tg3_flag(tp, 5780_CLASS))
  13341. tg3_flag_set(tp, 5750_PLUS);
  13342. if (tg3_asic_rev(tp) == ASIC_REV_5705 ||
  13343. tg3_flag(tp, 5750_PLUS))
  13344. tg3_flag_set(tp, 5705_PLUS);
  13345. }
  13346. static bool tg3_10_100_only_device(struct tg3 *tp,
  13347. const struct pci_device_id *ent)
  13348. {
  13349. u32 grc_misc_cfg = tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK;
  13350. if ((tg3_asic_rev(tp) == ASIC_REV_5703 &&
  13351. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  13352. (tp->phy_flags & TG3_PHYFLG_IS_FET))
  13353. return true;
  13354. if (ent->driver_data & TG3_DRV_DATA_FLAG_10_100_ONLY) {
  13355. if (tg3_asic_rev(tp) == ASIC_REV_5705) {
  13356. if (ent->driver_data & TG3_DRV_DATA_FLAG_5705_10_100)
  13357. return true;
  13358. } else {
  13359. return true;
  13360. }
  13361. }
  13362. return false;
  13363. }
  13364. static int tg3_get_invariants(struct tg3 *tp, const struct pci_device_id *ent)
  13365. {
  13366. u32 misc_ctrl_reg;
  13367. u32 pci_state_reg, grc_misc_cfg;
  13368. u32 val;
  13369. u16 pci_cmd;
  13370. int err;
  13371. /* Force memory write invalidate off. If we leave it on,
  13372. * then on 5700_BX chips we have to enable a workaround.
  13373. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  13374. * to match the cacheline size. The Broadcom driver have this
  13375. * workaround but turns MWI off all the times so never uses
  13376. * it. This seems to suggest that the workaround is insufficient.
  13377. */
  13378. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  13379. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  13380. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  13381. /* Important! -- Make sure register accesses are byteswapped
  13382. * correctly. Also, for those chips that require it, make
  13383. * sure that indirect register accesses are enabled before
  13384. * the first operation.
  13385. */
  13386. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  13387. &misc_ctrl_reg);
  13388. tp->misc_host_ctrl |= (misc_ctrl_reg &
  13389. MISC_HOST_CTRL_CHIPREV);
  13390. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  13391. tp->misc_host_ctrl);
  13392. tg3_detect_asic_rev(tp, misc_ctrl_reg);
  13393. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  13394. * we need to disable memory and use config. cycles
  13395. * only to access all registers. The 5702/03 chips
  13396. * can mistakenly decode the special cycles from the
  13397. * ICH chipsets as memory write cycles, causing corruption
  13398. * of register and memory space. Only certain ICH bridges
  13399. * will drive special cycles with non-zero data during the
  13400. * address phase which can fall within the 5703's address
  13401. * range. This is not an ICH bug as the PCI spec allows
  13402. * non-zero address during special cycles. However, only
  13403. * these ICH bridges are known to drive non-zero addresses
  13404. * during special cycles.
  13405. *
  13406. * Since special cycles do not cross PCI bridges, we only
  13407. * enable this workaround if the 5703 is on the secondary
  13408. * bus of these ICH bridges.
  13409. */
  13410. if ((tg3_chip_rev_id(tp) == CHIPREV_ID_5703_A1) ||
  13411. (tg3_chip_rev_id(tp) == CHIPREV_ID_5703_A2)) {
  13412. static struct tg3_dev_id {
  13413. u32 vendor;
  13414. u32 device;
  13415. u32 rev;
  13416. } ich_chipsets[] = {
  13417. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  13418. PCI_ANY_ID },
  13419. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  13420. PCI_ANY_ID },
  13421. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  13422. 0xa },
  13423. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  13424. PCI_ANY_ID },
  13425. { },
  13426. };
  13427. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  13428. struct pci_dev *bridge = NULL;
  13429. while (pci_id->vendor != 0) {
  13430. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  13431. bridge);
  13432. if (!bridge) {
  13433. pci_id++;
  13434. continue;
  13435. }
  13436. if (pci_id->rev != PCI_ANY_ID) {
  13437. if (bridge->revision > pci_id->rev)
  13438. continue;
  13439. }
  13440. if (bridge->subordinate &&
  13441. (bridge->subordinate->number ==
  13442. tp->pdev->bus->number)) {
  13443. tg3_flag_set(tp, ICH_WORKAROUND);
  13444. pci_dev_put(bridge);
  13445. break;
  13446. }
  13447. }
  13448. }
  13449. if (tg3_asic_rev(tp) == ASIC_REV_5701) {
  13450. static struct tg3_dev_id {
  13451. u32 vendor;
  13452. u32 device;
  13453. } bridge_chipsets[] = {
  13454. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  13455. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  13456. { },
  13457. };
  13458. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  13459. struct pci_dev *bridge = NULL;
  13460. while (pci_id->vendor != 0) {
  13461. bridge = pci_get_device(pci_id->vendor,
  13462. pci_id->device,
  13463. bridge);
  13464. if (!bridge) {
  13465. pci_id++;
  13466. continue;
  13467. }
  13468. if (bridge->subordinate &&
  13469. (bridge->subordinate->number <=
  13470. tp->pdev->bus->number) &&
  13471. (bridge->subordinate->busn_res.end >=
  13472. tp->pdev->bus->number)) {
  13473. tg3_flag_set(tp, 5701_DMA_BUG);
  13474. pci_dev_put(bridge);
  13475. break;
  13476. }
  13477. }
  13478. }
  13479. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  13480. * DMA addresses > 40-bit. This bridge may have other additional
  13481. * 57xx devices behind it in some 4-port NIC designs for example.
  13482. * Any tg3 device found behind the bridge will also need the 40-bit
  13483. * DMA workaround.
  13484. */
  13485. if (tg3_flag(tp, 5780_CLASS)) {
  13486. tg3_flag_set(tp, 40BIT_DMA_BUG);
  13487. tp->msi_cap = tp->pdev->msi_cap;
  13488. } else {
  13489. struct pci_dev *bridge = NULL;
  13490. do {
  13491. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  13492. PCI_DEVICE_ID_SERVERWORKS_EPB,
  13493. bridge);
  13494. if (bridge && bridge->subordinate &&
  13495. (bridge->subordinate->number <=
  13496. tp->pdev->bus->number) &&
  13497. (bridge->subordinate->busn_res.end >=
  13498. tp->pdev->bus->number)) {
  13499. tg3_flag_set(tp, 40BIT_DMA_BUG);
  13500. pci_dev_put(bridge);
  13501. break;
  13502. }
  13503. } while (bridge);
  13504. }
  13505. if (tg3_asic_rev(tp) == ASIC_REV_5704 ||
  13506. tg3_asic_rev(tp) == ASIC_REV_5714)
  13507. tp->pdev_peer = tg3_find_peer(tp);
  13508. /* Determine TSO capabilities */
  13509. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0)
  13510. ; /* Do nothing. HW bug. */
  13511. else if (tg3_flag(tp, 57765_PLUS))
  13512. tg3_flag_set(tp, HW_TSO_3);
  13513. else if (tg3_flag(tp, 5755_PLUS) ||
  13514. tg3_asic_rev(tp) == ASIC_REV_5906)
  13515. tg3_flag_set(tp, HW_TSO_2);
  13516. else if (tg3_flag(tp, 5750_PLUS)) {
  13517. tg3_flag_set(tp, HW_TSO_1);
  13518. tg3_flag_set(tp, TSO_BUG);
  13519. if (tg3_asic_rev(tp) == ASIC_REV_5750 &&
  13520. tg3_chip_rev_id(tp) >= CHIPREV_ID_5750_C2)
  13521. tg3_flag_clear(tp, TSO_BUG);
  13522. } else if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
  13523. tg3_asic_rev(tp) != ASIC_REV_5701 &&
  13524. tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) {
  13525. tg3_flag_set(tp, FW_TSO);
  13526. tg3_flag_set(tp, TSO_BUG);
  13527. if (tg3_asic_rev(tp) == ASIC_REV_5705)
  13528. tp->fw_needed = FIRMWARE_TG3TSO5;
  13529. else
  13530. tp->fw_needed = FIRMWARE_TG3TSO;
  13531. }
  13532. /* Selectively allow TSO based on operating conditions */
  13533. if (tg3_flag(tp, HW_TSO_1) ||
  13534. tg3_flag(tp, HW_TSO_2) ||
  13535. tg3_flag(tp, HW_TSO_3) ||
  13536. tg3_flag(tp, FW_TSO)) {
  13537. /* For firmware TSO, assume ASF is disabled.
  13538. * We'll disable TSO later if we discover ASF
  13539. * is enabled in tg3_get_eeprom_hw_cfg().
  13540. */
  13541. tg3_flag_set(tp, TSO_CAPABLE);
  13542. } else {
  13543. tg3_flag_clear(tp, TSO_CAPABLE);
  13544. tg3_flag_clear(tp, TSO_BUG);
  13545. tp->fw_needed = NULL;
  13546. }
  13547. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0)
  13548. tp->fw_needed = FIRMWARE_TG3;
  13549. if (tg3_asic_rev(tp) == ASIC_REV_57766)
  13550. tp->fw_needed = FIRMWARE_TG357766;
  13551. tp->irq_max = 1;
  13552. if (tg3_flag(tp, 5750_PLUS)) {
  13553. tg3_flag_set(tp, SUPPORT_MSI);
  13554. if (tg3_chip_rev(tp) == CHIPREV_5750_AX ||
  13555. tg3_chip_rev(tp) == CHIPREV_5750_BX ||
  13556. (tg3_asic_rev(tp) == ASIC_REV_5714 &&
  13557. tg3_chip_rev_id(tp) <= CHIPREV_ID_5714_A2 &&
  13558. tp->pdev_peer == tp->pdev))
  13559. tg3_flag_clear(tp, SUPPORT_MSI);
  13560. if (tg3_flag(tp, 5755_PLUS) ||
  13561. tg3_asic_rev(tp) == ASIC_REV_5906) {
  13562. tg3_flag_set(tp, 1SHOT_MSI);
  13563. }
  13564. if (tg3_flag(tp, 57765_PLUS)) {
  13565. tg3_flag_set(tp, SUPPORT_MSIX);
  13566. tp->irq_max = TG3_IRQ_MAX_VECS;
  13567. }
  13568. }
  13569. tp->txq_max = 1;
  13570. tp->rxq_max = 1;
  13571. if (tp->irq_max > 1) {
  13572. tp->rxq_max = TG3_RSS_MAX_NUM_QS;
  13573. tg3_rss_init_dflt_indir_tbl(tp, TG3_RSS_MAX_NUM_QS);
  13574. if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
  13575. tg3_asic_rev(tp) == ASIC_REV_5720)
  13576. tp->txq_max = tp->irq_max - 1;
  13577. }
  13578. if (tg3_flag(tp, 5755_PLUS) ||
  13579. tg3_asic_rev(tp) == ASIC_REV_5906)
  13580. tg3_flag_set(tp, SHORT_DMA_BUG);
  13581. if (tg3_asic_rev(tp) == ASIC_REV_5719)
  13582. tp->dma_limit = TG3_TX_BD_DMA_MAX_4K;
  13583. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  13584. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  13585. tg3_asic_rev(tp) == ASIC_REV_5720 ||
  13586. tg3_asic_rev(tp) == ASIC_REV_5762)
  13587. tg3_flag_set(tp, LRG_PROD_RING_CAP);
  13588. if (tg3_flag(tp, 57765_PLUS) &&
  13589. tg3_chip_rev_id(tp) != CHIPREV_ID_5719_A0)
  13590. tg3_flag_set(tp, USE_JUMBO_BDFLAG);
  13591. if (!tg3_flag(tp, 5705_PLUS) ||
  13592. tg3_flag(tp, 5780_CLASS) ||
  13593. tg3_flag(tp, USE_JUMBO_BDFLAG))
  13594. tg3_flag_set(tp, JUMBO_CAPABLE);
  13595. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  13596. &pci_state_reg);
  13597. if (pci_is_pcie(tp->pdev)) {
  13598. u16 lnkctl;
  13599. tg3_flag_set(tp, PCI_EXPRESS);
  13600. pcie_capability_read_word(tp->pdev, PCI_EXP_LNKCTL, &lnkctl);
  13601. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  13602. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  13603. tg3_flag_clear(tp, HW_TSO_2);
  13604. tg3_flag_clear(tp, TSO_CAPABLE);
  13605. }
  13606. if (tg3_asic_rev(tp) == ASIC_REV_5784 ||
  13607. tg3_asic_rev(tp) == ASIC_REV_5761 ||
  13608. tg3_chip_rev_id(tp) == CHIPREV_ID_57780_A0 ||
  13609. tg3_chip_rev_id(tp) == CHIPREV_ID_57780_A1)
  13610. tg3_flag_set(tp, CLKREQ_BUG);
  13611. } else if (tg3_chip_rev_id(tp) == CHIPREV_ID_5717_A0) {
  13612. tg3_flag_set(tp, L1PLLPD_EN);
  13613. }
  13614. } else if (tg3_asic_rev(tp) == ASIC_REV_5785) {
  13615. /* BCM5785 devices are effectively PCIe devices, and should
  13616. * follow PCIe codepaths, but do not have a PCIe capabilities
  13617. * section.
  13618. */
  13619. tg3_flag_set(tp, PCI_EXPRESS);
  13620. } else if (!tg3_flag(tp, 5705_PLUS) ||
  13621. tg3_flag(tp, 5780_CLASS)) {
  13622. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  13623. if (!tp->pcix_cap) {
  13624. dev_err(&tp->pdev->dev,
  13625. "Cannot find PCI-X capability, aborting\n");
  13626. return -EIO;
  13627. }
  13628. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  13629. tg3_flag_set(tp, PCIX_MODE);
  13630. }
  13631. /* If we have an AMD 762 or VIA K8T800 chipset, write
  13632. * reordering to the mailbox registers done by the host
  13633. * controller can cause major troubles. We read back from
  13634. * every mailbox register write to force the writes to be
  13635. * posted to the chip in order.
  13636. */
  13637. if (pci_dev_present(tg3_write_reorder_chipsets) &&
  13638. !tg3_flag(tp, PCI_EXPRESS))
  13639. tg3_flag_set(tp, MBOX_WRITE_REORDER);
  13640. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  13641. &tp->pci_cacheline_sz);
  13642. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  13643. &tp->pci_lat_timer);
  13644. if (tg3_asic_rev(tp) == ASIC_REV_5703 &&
  13645. tp->pci_lat_timer < 64) {
  13646. tp->pci_lat_timer = 64;
  13647. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  13648. tp->pci_lat_timer);
  13649. }
  13650. /* Important! -- It is critical that the PCI-X hw workaround
  13651. * situation is decided before the first MMIO register access.
  13652. */
  13653. if (tg3_chip_rev(tp) == CHIPREV_5700_BX) {
  13654. /* 5700 BX chips need to have their TX producer index
  13655. * mailboxes written twice to workaround a bug.
  13656. */
  13657. tg3_flag_set(tp, TXD_MBOX_HWBUG);
  13658. /* If we are in PCI-X mode, enable register write workaround.
  13659. *
  13660. * The workaround is to use indirect register accesses
  13661. * for all chip writes not to mailbox registers.
  13662. */
  13663. if (tg3_flag(tp, PCIX_MODE)) {
  13664. u32 pm_reg;
  13665. tg3_flag_set(tp, PCIX_TARGET_HWBUG);
  13666. /* The chip can have it's power management PCI config
  13667. * space registers clobbered due to this bug.
  13668. * So explicitly force the chip into D0 here.
  13669. */
  13670. pci_read_config_dword(tp->pdev,
  13671. tp->pdev->pm_cap + PCI_PM_CTRL,
  13672. &pm_reg);
  13673. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  13674. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  13675. pci_write_config_dword(tp->pdev,
  13676. tp->pdev->pm_cap + PCI_PM_CTRL,
  13677. pm_reg);
  13678. /* Also, force SERR#/PERR# in PCI command. */
  13679. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  13680. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  13681. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  13682. }
  13683. }
  13684. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  13685. tg3_flag_set(tp, PCI_HIGH_SPEED);
  13686. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  13687. tg3_flag_set(tp, PCI_32BIT);
  13688. /* Chip-specific fixup from Broadcom driver */
  13689. if ((tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0) &&
  13690. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  13691. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  13692. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  13693. }
  13694. /* Default fast path register access methods */
  13695. tp->read32 = tg3_read32;
  13696. tp->write32 = tg3_write32;
  13697. tp->read32_mbox = tg3_read32;
  13698. tp->write32_mbox = tg3_write32;
  13699. tp->write32_tx_mbox = tg3_write32;
  13700. tp->write32_rx_mbox = tg3_write32;
  13701. /* Various workaround register access methods */
  13702. if (tg3_flag(tp, PCIX_TARGET_HWBUG))
  13703. tp->write32 = tg3_write_indirect_reg32;
  13704. else if (tg3_asic_rev(tp) == ASIC_REV_5701 ||
  13705. (tg3_flag(tp, PCI_EXPRESS) &&
  13706. tg3_chip_rev_id(tp) == CHIPREV_ID_5750_A0)) {
  13707. /*
  13708. * Back to back register writes can cause problems on these
  13709. * chips, the workaround is to read back all reg writes
  13710. * except those to mailbox regs.
  13711. *
  13712. * See tg3_write_indirect_reg32().
  13713. */
  13714. tp->write32 = tg3_write_flush_reg32;
  13715. }
  13716. if (tg3_flag(tp, TXD_MBOX_HWBUG) || tg3_flag(tp, MBOX_WRITE_REORDER)) {
  13717. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  13718. if (tg3_flag(tp, MBOX_WRITE_REORDER))
  13719. tp->write32_rx_mbox = tg3_write_flush_reg32;
  13720. }
  13721. if (tg3_flag(tp, ICH_WORKAROUND)) {
  13722. tp->read32 = tg3_read_indirect_reg32;
  13723. tp->write32 = tg3_write_indirect_reg32;
  13724. tp->read32_mbox = tg3_read_indirect_mbox;
  13725. tp->write32_mbox = tg3_write_indirect_mbox;
  13726. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  13727. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  13728. iounmap(tp->regs);
  13729. tp->regs = NULL;
  13730. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  13731. pci_cmd &= ~PCI_COMMAND_MEMORY;
  13732. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  13733. }
  13734. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  13735. tp->read32_mbox = tg3_read32_mbox_5906;
  13736. tp->write32_mbox = tg3_write32_mbox_5906;
  13737. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  13738. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  13739. }
  13740. if (tp->write32 == tg3_write_indirect_reg32 ||
  13741. (tg3_flag(tp, PCIX_MODE) &&
  13742. (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  13743. tg3_asic_rev(tp) == ASIC_REV_5701)))
  13744. tg3_flag_set(tp, SRAM_USE_CONFIG);
  13745. /* The memory arbiter has to be enabled in order for SRAM accesses
  13746. * to succeed. Normally on powerup the tg3 chip firmware will make
  13747. * sure it is enabled, but other entities such as system netboot
  13748. * code might disable it.
  13749. */
  13750. val = tr32(MEMARB_MODE);
  13751. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  13752. tp->pci_fn = PCI_FUNC(tp->pdev->devfn) & 3;
  13753. if (tg3_asic_rev(tp) == ASIC_REV_5704 ||
  13754. tg3_flag(tp, 5780_CLASS)) {
  13755. if (tg3_flag(tp, PCIX_MODE)) {
  13756. pci_read_config_dword(tp->pdev,
  13757. tp->pcix_cap + PCI_X_STATUS,
  13758. &val);
  13759. tp->pci_fn = val & 0x7;
  13760. }
  13761. } else if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  13762. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  13763. tg3_asic_rev(tp) == ASIC_REV_5720) {
  13764. tg3_read_mem(tp, NIC_SRAM_CPMU_STATUS, &val);
  13765. if ((val & NIC_SRAM_CPMUSTAT_SIG_MSK) != NIC_SRAM_CPMUSTAT_SIG)
  13766. val = tr32(TG3_CPMU_STATUS);
  13767. if (tg3_asic_rev(tp) == ASIC_REV_5717)
  13768. tp->pci_fn = (val & TG3_CPMU_STATUS_FMSK_5717) ? 1 : 0;
  13769. else
  13770. tp->pci_fn = (val & TG3_CPMU_STATUS_FMSK_5719) >>
  13771. TG3_CPMU_STATUS_FSHFT_5719;
  13772. }
  13773. if (tg3_flag(tp, FLUSH_POSTED_WRITES)) {
  13774. tp->write32_tx_mbox = tg3_write_flush_reg32;
  13775. tp->write32_rx_mbox = tg3_write_flush_reg32;
  13776. }
  13777. /* Get eeprom hw config before calling tg3_set_power_state().
  13778. * In particular, the TG3_FLAG_IS_NIC flag must be
  13779. * determined before calling tg3_set_power_state() so that
  13780. * we know whether or not to switch out of Vaux power.
  13781. * When the flag is set, it means that GPIO1 is used for eeprom
  13782. * write protect and also implies that it is a LOM where GPIOs
  13783. * are not used to switch power.
  13784. */
  13785. tg3_get_eeprom_hw_cfg(tp);
  13786. if (tg3_flag(tp, FW_TSO) && tg3_flag(tp, ENABLE_ASF)) {
  13787. tg3_flag_clear(tp, TSO_CAPABLE);
  13788. tg3_flag_clear(tp, TSO_BUG);
  13789. tp->fw_needed = NULL;
  13790. }
  13791. if (tg3_flag(tp, ENABLE_APE)) {
  13792. /* Allow reads and writes to the
  13793. * APE register and memory space.
  13794. */
  13795. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  13796. PCISTATE_ALLOW_APE_SHMEM_WR |
  13797. PCISTATE_ALLOW_APE_PSPACE_WR;
  13798. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  13799. pci_state_reg);
  13800. tg3_ape_lock_init(tp);
  13801. tp->ape_hb_interval =
  13802. msecs_to_jiffies(APE_HOST_HEARTBEAT_INT_5SEC);
  13803. }
  13804. /* Set up tp->grc_local_ctrl before calling
  13805. * tg3_pwrsrc_switch_to_vmain(). GPIO1 driven high
  13806. * will bring 5700's external PHY out of reset.
  13807. * It is also used as eeprom write protect on LOMs.
  13808. */
  13809. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  13810. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  13811. tg3_flag(tp, EEPROM_WRITE_PROT))
  13812. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  13813. GRC_LCLCTRL_GPIO_OUTPUT1);
  13814. /* Unused GPIO3 must be driven as output on 5752 because there
  13815. * are no pull-up resistors on unused GPIO pins.
  13816. */
  13817. else if (tg3_asic_rev(tp) == ASIC_REV_5752)
  13818. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  13819. if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
  13820. tg3_asic_rev(tp) == ASIC_REV_57780 ||
  13821. tg3_flag(tp, 57765_CLASS))
  13822. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  13823. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  13824. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  13825. /* Turn off the debug UART. */
  13826. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  13827. if (tg3_flag(tp, IS_NIC))
  13828. /* Keep VMain power. */
  13829. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  13830. GRC_LCLCTRL_GPIO_OUTPUT0;
  13831. }
  13832. if (tg3_asic_rev(tp) == ASIC_REV_5762)
  13833. tp->grc_local_ctrl |=
  13834. tr32(GRC_LOCAL_CTRL) & GRC_LCLCTRL_GPIO_UART_SEL;
  13835. /* Switch out of Vaux if it is a NIC */
  13836. tg3_pwrsrc_switch_to_vmain(tp);
  13837. /* Derive initial jumbo mode from MTU assigned in
  13838. * ether_setup() via the alloc_etherdev() call
  13839. */
  13840. if (tp->dev->mtu > ETH_DATA_LEN && !tg3_flag(tp, 5780_CLASS))
  13841. tg3_flag_set(tp, JUMBO_RING_ENABLE);
  13842. /* Determine WakeOnLan speed to use. */
  13843. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  13844. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
  13845. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0 ||
  13846. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B2) {
  13847. tg3_flag_clear(tp, WOL_SPEED_100MB);
  13848. } else {
  13849. tg3_flag_set(tp, WOL_SPEED_100MB);
  13850. }
  13851. if (tg3_asic_rev(tp) == ASIC_REV_5906)
  13852. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  13853. /* A few boards don't want Ethernet@WireSpeed phy feature */
  13854. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  13855. (tg3_asic_rev(tp) == ASIC_REV_5705 &&
  13856. (tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) &&
  13857. (tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A1)) ||
  13858. (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
  13859. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  13860. tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
  13861. if (tg3_chip_rev(tp) == CHIPREV_5703_AX ||
  13862. tg3_chip_rev(tp) == CHIPREV_5704_AX)
  13863. tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
  13864. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0)
  13865. tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
  13866. if (tg3_flag(tp, 5705_PLUS) &&
  13867. !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  13868. tg3_asic_rev(tp) != ASIC_REV_5785 &&
  13869. tg3_asic_rev(tp) != ASIC_REV_57780 &&
  13870. !tg3_flag(tp, 57765_PLUS)) {
  13871. if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
  13872. tg3_asic_rev(tp) == ASIC_REV_5787 ||
  13873. tg3_asic_rev(tp) == ASIC_REV_5784 ||
  13874. tg3_asic_rev(tp) == ASIC_REV_5761) {
  13875. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  13876. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  13877. tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
  13878. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  13879. tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
  13880. } else
  13881. tp->phy_flags |= TG3_PHYFLG_BER_BUG;
  13882. }
  13883. if (tg3_asic_rev(tp) == ASIC_REV_5784 &&
  13884. tg3_chip_rev(tp) != CHIPREV_5784_AX) {
  13885. tp->phy_otp = tg3_read_otp_phycfg(tp);
  13886. if (tp->phy_otp == 0)
  13887. tp->phy_otp = TG3_OTP_DEFAULT;
  13888. }
  13889. if (tg3_flag(tp, CPMU_PRESENT))
  13890. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  13891. else
  13892. tp->mi_mode = MAC_MI_MODE_BASE;
  13893. tp->coalesce_mode = 0;
  13894. if (tg3_chip_rev(tp) != CHIPREV_5700_AX &&
  13895. tg3_chip_rev(tp) != CHIPREV_5700_BX)
  13896. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  13897. /* Set these bits to enable statistics workaround. */
  13898. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  13899. tg3_asic_rev(tp) == ASIC_REV_5762 ||
  13900. tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
  13901. tg3_chip_rev_id(tp) == CHIPREV_ID_5720_A0) {
  13902. tp->coalesce_mode |= HOSTCC_MODE_ATTN;
  13903. tp->grc_mode |= GRC_MODE_IRQ_ON_FLOW_ATTN;
  13904. }
  13905. if (tg3_asic_rev(tp) == ASIC_REV_5785 ||
  13906. tg3_asic_rev(tp) == ASIC_REV_57780)
  13907. tg3_flag_set(tp, USE_PHYLIB);
  13908. err = tg3_mdio_init(tp);
  13909. if (err)
  13910. return err;
  13911. /* Initialize data/descriptor byte/word swapping. */
  13912. val = tr32(GRC_MODE);
  13913. if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
  13914. tg3_asic_rev(tp) == ASIC_REV_5762)
  13915. val &= (GRC_MODE_BYTE_SWAP_B2HRX_DATA |
  13916. GRC_MODE_WORD_SWAP_B2HRX_DATA |
  13917. GRC_MODE_B2HRX_ENABLE |
  13918. GRC_MODE_HTX2B_ENABLE |
  13919. GRC_MODE_HOST_STACKUP);
  13920. else
  13921. val &= GRC_MODE_HOST_STACKUP;
  13922. tw32(GRC_MODE, val | tp->grc_mode);
  13923. tg3_switch_clocks(tp);
  13924. /* Clear this out for sanity. */
  13925. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  13926. /* Clear TG3PCI_REG_BASE_ADDR to prevent hangs. */
  13927. tw32(TG3PCI_REG_BASE_ADDR, 0);
  13928. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  13929. &pci_state_reg);
  13930. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  13931. !tg3_flag(tp, PCIX_TARGET_HWBUG)) {
  13932. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
  13933. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0 ||
  13934. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B2 ||
  13935. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B5) {
  13936. void __iomem *sram_base;
  13937. /* Write some dummy words into the SRAM status block
  13938. * area, see if it reads back correctly. If the return
  13939. * value is bad, force enable the PCIX workaround.
  13940. */
  13941. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  13942. writel(0x00000000, sram_base);
  13943. writel(0x00000000, sram_base + 4);
  13944. writel(0xffffffff, sram_base + 4);
  13945. if (readl(sram_base) != 0x00000000)
  13946. tg3_flag_set(tp, PCIX_TARGET_HWBUG);
  13947. }
  13948. }
  13949. udelay(50);
  13950. tg3_nvram_init(tp);
  13951. /* If the device has an NVRAM, no need to load patch firmware */
  13952. if (tg3_asic_rev(tp) == ASIC_REV_57766 &&
  13953. !tg3_flag(tp, NO_NVRAM))
  13954. tp->fw_needed = NULL;
  13955. grc_misc_cfg = tr32(GRC_MISC_CFG);
  13956. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  13957. if (tg3_asic_rev(tp) == ASIC_REV_5705 &&
  13958. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  13959. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  13960. tg3_flag_set(tp, IS_5788);
  13961. if (!tg3_flag(tp, IS_5788) &&
  13962. tg3_asic_rev(tp) != ASIC_REV_5700)
  13963. tg3_flag_set(tp, TAGGED_STATUS);
  13964. if (tg3_flag(tp, TAGGED_STATUS)) {
  13965. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  13966. HOSTCC_MODE_CLRTICK_TXBD);
  13967. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  13968. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  13969. tp->misc_host_ctrl);
  13970. }
  13971. /* Preserve the APE MAC_MODE bits */
  13972. if (tg3_flag(tp, ENABLE_APE))
  13973. tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  13974. else
  13975. tp->mac_mode = 0;
  13976. if (tg3_10_100_only_device(tp, ent))
  13977. tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
  13978. err = tg3_phy_probe(tp);
  13979. if (err) {
  13980. dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
  13981. /* ... but do not return immediately ... */
  13982. tg3_mdio_fini(tp);
  13983. }
  13984. tg3_read_vpd(tp);
  13985. tg3_read_fw_ver(tp);
  13986. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  13987. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  13988. } else {
  13989. if (tg3_asic_rev(tp) == ASIC_REV_5700)
  13990. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  13991. else
  13992. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  13993. }
  13994. /* 5700 {AX,BX} chips have a broken status block link
  13995. * change bit implementation, so we must use the
  13996. * status register in those cases.
  13997. */
  13998. if (tg3_asic_rev(tp) == ASIC_REV_5700)
  13999. tg3_flag_set(tp, USE_LINKCHG_REG);
  14000. else
  14001. tg3_flag_clear(tp, USE_LINKCHG_REG);
  14002. /* The led_ctrl is set during tg3_phy_probe, here we might
  14003. * have to force the link status polling mechanism based
  14004. * upon subsystem IDs.
  14005. */
  14006. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  14007. tg3_asic_rev(tp) == ASIC_REV_5701 &&
  14008. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  14009. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  14010. tg3_flag_set(tp, USE_LINKCHG_REG);
  14011. }
  14012. /* For all SERDES we poll the MAC status register. */
  14013. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  14014. tg3_flag_set(tp, POLL_SERDES);
  14015. else
  14016. tg3_flag_clear(tp, POLL_SERDES);
  14017. if (tg3_flag(tp, ENABLE_APE) && tg3_flag(tp, ENABLE_ASF))
  14018. tg3_flag_set(tp, POLL_CPMU_LINK);
  14019. tp->rx_offset = NET_SKB_PAD + NET_IP_ALIGN;
  14020. tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
  14021. if (tg3_asic_rev(tp) == ASIC_REV_5701 &&
  14022. tg3_flag(tp, PCIX_MODE)) {
  14023. tp->rx_offset = NET_SKB_PAD;
  14024. #ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
  14025. tp->rx_copy_thresh = ~(u16)0;
  14026. #endif
  14027. }
  14028. tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
  14029. tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
  14030. tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
  14031. tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
  14032. /* Increment the rx prod index on the rx std ring by at most
  14033. * 8 for these chips to workaround hw errata.
  14034. */
  14035. if (tg3_asic_rev(tp) == ASIC_REV_5750 ||
  14036. tg3_asic_rev(tp) == ASIC_REV_5752 ||
  14037. tg3_asic_rev(tp) == ASIC_REV_5755)
  14038. tp->rx_std_max_post = 8;
  14039. if (tg3_flag(tp, ASPM_WORKAROUND))
  14040. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  14041. PCIE_PWR_MGMT_L1_THRESH_MSK;
  14042. return err;
  14043. }
  14044. #ifdef CONFIG_SPARC
  14045. static int tg3_get_macaddr_sparc(struct tg3 *tp)
  14046. {
  14047. struct net_device *dev = tp->dev;
  14048. struct pci_dev *pdev = tp->pdev;
  14049. struct device_node *dp = pci_device_to_OF_node(pdev);
  14050. const unsigned char *addr;
  14051. int len;
  14052. addr = of_get_property(dp, "local-mac-address", &len);
  14053. if (addr && len == ETH_ALEN) {
  14054. memcpy(dev->dev_addr, addr, ETH_ALEN);
  14055. return 0;
  14056. }
  14057. return -ENODEV;
  14058. }
  14059. static int tg3_get_default_macaddr_sparc(struct tg3 *tp)
  14060. {
  14061. struct net_device *dev = tp->dev;
  14062. memcpy(dev->dev_addr, idprom->id_ethaddr, ETH_ALEN);
  14063. return 0;
  14064. }
  14065. #endif
  14066. static int tg3_get_device_address(struct tg3 *tp)
  14067. {
  14068. struct net_device *dev = tp->dev;
  14069. u32 hi, lo, mac_offset;
  14070. int addr_ok = 0;
  14071. int err;
  14072. #ifdef CONFIG_SPARC
  14073. if (!tg3_get_macaddr_sparc(tp))
  14074. return 0;
  14075. #endif
  14076. if (tg3_flag(tp, IS_SSB_CORE)) {
  14077. err = ssb_gige_get_macaddr(tp->pdev, &dev->dev_addr[0]);
  14078. if (!err && is_valid_ether_addr(&dev->dev_addr[0]))
  14079. return 0;
  14080. }
  14081. mac_offset = 0x7c;
  14082. if (tg3_asic_rev(tp) == ASIC_REV_5704 ||
  14083. tg3_flag(tp, 5780_CLASS)) {
  14084. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  14085. mac_offset = 0xcc;
  14086. if (tg3_nvram_lock(tp))
  14087. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  14088. else
  14089. tg3_nvram_unlock(tp);
  14090. } else if (tg3_flag(tp, 5717_PLUS)) {
  14091. if (tp->pci_fn & 1)
  14092. mac_offset = 0xcc;
  14093. if (tp->pci_fn > 1)
  14094. mac_offset += 0x18c;
  14095. } else if (tg3_asic_rev(tp) == ASIC_REV_5906)
  14096. mac_offset = 0x10;
  14097. /* First try to get it from MAC address mailbox. */
  14098. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  14099. if ((hi >> 16) == 0x484b) {
  14100. dev->dev_addr[0] = (hi >> 8) & 0xff;
  14101. dev->dev_addr[1] = (hi >> 0) & 0xff;
  14102. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  14103. dev->dev_addr[2] = (lo >> 24) & 0xff;
  14104. dev->dev_addr[3] = (lo >> 16) & 0xff;
  14105. dev->dev_addr[4] = (lo >> 8) & 0xff;
  14106. dev->dev_addr[5] = (lo >> 0) & 0xff;
  14107. /* Some old bootcode may report a 0 MAC address in SRAM */
  14108. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  14109. }
  14110. if (!addr_ok) {
  14111. /* Next, try NVRAM. */
  14112. if (!tg3_flag(tp, NO_NVRAM) &&
  14113. !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
  14114. !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
  14115. memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
  14116. memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
  14117. }
  14118. /* Finally just fetch it out of the MAC control regs. */
  14119. else {
  14120. hi = tr32(MAC_ADDR_0_HIGH);
  14121. lo = tr32(MAC_ADDR_0_LOW);
  14122. dev->dev_addr[5] = lo & 0xff;
  14123. dev->dev_addr[4] = (lo >> 8) & 0xff;
  14124. dev->dev_addr[3] = (lo >> 16) & 0xff;
  14125. dev->dev_addr[2] = (lo >> 24) & 0xff;
  14126. dev->dev_addr[1] = hi & 0xff;
  14127. dev->dev_addr[0] = (hi >> 8) & 0xff;
  14128. }
  14129. }
  14130. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  14131. #ifdef CONFIG_SPARC
  14132. if (!tg3_get_default_macaddr_sparc(tp))
  14133. return 0;
  14134. #endif
  14135. return -EINVAL;
  14136. }
  14137. return 0;
  14138. }
  14139. #define BOUNDARY_SINGLE_CACHELINE 1
  14140. #define BOUNDARY_MULTI_CACHELINE 2
  14141. static u32 tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  14142. {
  14143. int cacheline_size;
  14144. u8 byte;
  14145. int goal;
  14146. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  14147. if (byte == 0)
  14148. cacheline_size = 1024;
  14149. else
  14150. cacheline_size = (int) byte * 4;
  14151. /* On 5703 and later chips, the boundary bits have no
  14152. * effect.
  14153. */
  14154. if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
  14155. tg3_asic_rev(tp) != ASIC_REV_5701 &&
  14156. !tg3_flag(tp, PCI_EXPRESS))
  14157. goto out;
  14158. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  14159. goal = BOUNDARY_MULTI_CACHELINE;
  14160. #else
  14161. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  14162. goal = BOUNDARY_SINGLE_CACHELINE;
  14163. #else
  14164. goal = 0;
  14165. #endif
  14166. #endif
  14167. if (tg3_flag(tp, 57765_PLUS)) {
  14168. val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  14169. goto out;
  14170. }
  14171. if (!goal)
  14172. goto out;
  14173. /* PCI controllers on most RISC systems tend to disconnect
  14174. * when a device tries to burst across a cache-line boundary.
  14175. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  14176. *
  14177. * Unfortunately, for PCI-E there are only limited
  14178. * write-side controls for this, and thus for reads
  14179. * we will still get the disconnects. We'll also waste
  14180. * these PCI cycles for both read and write for chips
  14181. * other than 5700 and 5701 which do not implement the
  14182. * boundary bits.
  14183. */
  14184. if (tg3_flag(tp, PCIX_MODE) && !tg3_flag(tp, PCI_EXPRESS)) {
  14185. switch (cacheline_size) {
  14186. case 16:
  14187. case 32:
  14188. case 64:
  14189. case 128:
  14190. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  14191. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  14192. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  14193. } else {
  14194. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  14195. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  14196. }
  14197. break;
  14198. case 256:
  14199. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  14200. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  14201. break;
  14202. default:
  14203. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  14204. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  14205. break;
  14206. }
  14207. } else if (tg3_flag(tp, PCI_EXPRESS)) {
  14208. switch (cacheline_size) {
  14209. case 16:
  14210. case 32:
  14211. case 64:
  14212. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  14213. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  14214. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  14215. break;
  14216. }
  14217. /* fallthrough */
  14218. case 128:
  14219. default:
  14220. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  14221. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  14222. break;
  14223. }
  14224. } else {
  14225. switch (cacheline_size) {
  14226. case 16:
  14227. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  14228. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  14229. DMA_RWCTRL_WRITE_BNDRY_16);
  14230. break;
  14231. }
  14232. /* fallthrough */
  14233. case 32:
  14234. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  14235. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  14236. DMA_RWCTRL_WRITE_BNDRY_32);
  14237. break;
  14238. }
  14239. /* fallthrough */
  14240. case 64:
  14241. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  14242. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  14243. DMA_RWCTRL_WRITE_BNDRY_64);
  14244. break;
  14245. }
  14246. /* fallthrough */
  14247. case 128:
  14248. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  14249. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  14250. DMA_RWCTRL_WRITE_BNDRY_128);
  14251. break;
  14252. }
  14253. /* fallthrough */
  14254. case 256:
  14255. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  14256. DMA_RWCTRL_WRITE_BNDRY_256);
  14257. break;
  14258. case 512:
  14259. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  14260. DMA_RWCTRL_WRITE_BNDRY_512);
  14261. break;
  14262. case 1024:
  14263. default:
  14264. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  14265. DMA_RWCTRL_WRITE_BNDRY_1024);
  14266. break;
  14267. }
  14268. }
  14269. out:
  14270. return val;
  14271. }
  14272. static int tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma,
  14273. int size, bool to_device)
  14274. {
  14275. struct tg3_internal_buffer_desc test_desc;
  14276. u32 sram_dma_descs;
  14277. int i, ret;
  14278. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  14279. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  14280. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  14281. tw32(RDMAC_STATUS, 0);
  14282. tw32(WDMAC_STATUS, 0);
  14283. tw32(BUFMGR_MODE, 0);
  14284. tw32(FTQ_RESET, 0);
  14285. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  14286. test_desc.addr_lo = buf_dma & 0xffffffff;
  14287. test_desc.nic_mbuf = 0x00002100;
  14288. test_desc.len = size;
  14289. /*
  14290. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  14291. * the *second* time the tg3 driver was getting loaded after an
  14292. * initial scan.
  14293. *
  14294. * Broadcom tells me:
  14295. * ...the DMA engine is connected to the GRC block and a DMA
  14296. * reset may affect the GRC block in some unpredictable way...
  14297. * The behavior of resets to individual blocks has not been tested.
  14298. *
  14299. * Broadcom noted the GRC reset will also reset all sub-components.
  14300. */
  14301. if (to_device) {
  14302. test_desc.cqid_sqid = (13 << 8) | 2;
  14303. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  14304. udelay(40);
  14305. } else {
  14306. test_desc.cqid_sqid = (16 << 8) | 7;
  14307. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  14308. udelay(40);
  14309. }
  14310. test_desc.flags = 0x00000005;
  14311. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  14312. u32 val;
  14313. val = *(((u32 *)&test_desc) + i);
  14314. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  14315. sram_dma_descs + (i * sizeof(u32)));
  14316. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  14317. }
  14318. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  14319. if (to_device)
  14320. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  14321. else
  14322. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  14323. ret = -ENODEV;
  14324. for (i = 0; i < 40; i++) {
  14325. u32 val;
  14326. if (to_device)
  14327. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  14328. else
  14329. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  14330. if ((val & 0xffff) == sram_dma_descs) {
  14331. ret = 0;
  14332. break;
  14333. }
  14334. udelay(100);
  14335. }
  14336. return ret;
  14337. }
  14338. #define TEST_BUFFER_SIZE 0x2000
  14339. static const struct pci_device_id tg3_dma_wait_state_chipsets[] = {
  14340. { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  14341. { },
  14342. };
  14343. static int tg3_test_dma(struct tg3 *tp)
  14344. {
  14345. dma_addr_t buf_dma;
  14346. u32 *buf, saved_dma_rwctrl;
  14347. int ret = 0;
  14348. buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
  14349. &buf_dma, GFP_KERNEL);
  14350. if (!buf) {
  14351. ret = -ENOMEM;
  14352. goto out_nofree;
  14353. }
  14354. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  14355. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  14356. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  14357. if (tg3_flag(tp, 57765_PLUS))
  14358. goto out;
  14359. if (tg3_flag(tp, PCI_EXPRESS)) {
  14360. /* DMA read watermark not used on PCIE */
  14361. tp->dma_rwctrl |= 0x00180000;
  14362. } else if (!tg3_flag(tp, PCIX_MODE)) {
  14363. if (tg3_asic_rev(tp) == ASIC_REV_5705 ||
  14364. tg3_asic_rev(tp) == ASIC_REV_5750)
  14365. tp->dma_rwctrl |= 0x003f0000;
  14366. else
  14367. tp->dma_rwctrl |= 0x003f000f;
  14368. } else {
  14369. if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
  14370. tg3_asic_rev(tp) == ASIC_REV_5704) {
  14371. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  14372. u32 read_water = 0x7;
  14373. /* If the 5704 is behind the EPB bridge, we can
  14374. * do the less restrictive ONE_DMA workaround for
  14375. * better performance.
  14376. */
  14377. if (tg3_flag(tp, 40BIT_DMA_BUG) &&
  14378. tg3_asic_rev(tp) == ASIC_REV_5704)
  14379. tp->dma_rwctrl |= 0x8000;
  14380. else if (ccval == 0x6 || ccval == 0x7)
  14381. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  14382. if (tg3_asic_rev(tp) == ASIC_REV_5703)
  14383. read_water = 4;
  14384. /* Set bit 23 to enable PCIX hw bug fix */
  14385. tp->dma_rwctrl |=
  14386. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  14387. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  14388. (1 << 23);
  14389. } else if (tg3_asic_rev(tp) == ASIC_REV_5780) {
  14390. /* 5780 always in PCIX mode */
  14391. tp->dma_rwctrl |= 0x00144000;
  14392. } else if (tg3_asic_rev(tp) == ASIC_REV_5714) {
  14393. /* 5714 always in PCIX mode */
  14394. tp->dma_rwctrl |= 0x00148000;
  14395. } else {
  14396. tp->dma_rwctrl |= 0x001b000f;
  14397. }
  14398. }
  14399. if (tg3_flag(tp, ONE_DMA_AT_ONCE))
  14400. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  14401. if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
  14402. tg3_asic_rev(tp) == ASIC_REV_5704)
  14403. tp->dma_rwctrl &= 0xfffffff0;
  14404. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  14405. tg3_asic_rev(tp) == ASIC_REV_5701) {
  14406. /* Remove this if it causes problems for some boards. */
  14407. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  14408. /* On 5700/5701 chips, we need to set this bit.
  14409. * Otherwise the chip will issue cacheline transactions
  14410. * to streamable DMA memory with not all the byte
  14411. * enables turned on. This is an error on several
  14412. * RISC PCI controllers, in particular sparc64.
  14413. *
  14414. * On 5703/5704 chips, this bit has been reassigned
  14415. * a different meaning. In particular, it is used
  14416. * on those chips to enable a PCI-X workaround.
  14417. */
  14418. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  14419. }
  14420. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  14421. if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
  14422. tg3_asic_rev(tp) != ASIC_REV_5701)
  14423. goto out;
  14424. /* It is best to perform DMA test with maximum write burst size
  14425. * to expose the 5700/5701 write DMA bug.
  14426. */
  14427. saved_dma_rwctrl = tp->dma_rwctrl;
  14428. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  14429. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  14430. while (1) {
  14431. u32 *p = buf, i;
  14432. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  14433. p[i] = i;
  14434. /* Send the buffer to the chip. */
  14435. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, true);
  14436. if (ret) {
  14437. dev_err(&tp->pdev->dev,
  14438. "%s: Buffer write failed. err = %d\n",
  14439. __func__, ret);
  14440. break;
  14441. }
  14442. /* Now read it back. */
  14443. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, false);
  14444. if (ret) {
  14445. dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
  14446. "err = %d\n", __func__, ret);
  14447. break;
  14448. }
  14449. /* Verify it. */
  14450. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  14451. if (p[i] == i)
  14452. continue;
  14453. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  14454. DMA_RWCTRL_WRITE_BNDRY_16) {
  14455. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  14456. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  14457. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  14458. break;
  14459. } else {
  14460. dev_err(&tp->pdev->dev,
  14461. "%s: Buffer corrupted on read back! "
  14462. "(%d != %d)\n", __func__, p[i], i);
  14463. ret = -ENODEV;
  14464. goto out;
  14465. }
  14466. }
  14467. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  14468. /* Success. */
  14469. ret = 0;
  14470. break;
  14471. }
  14472. }
  14473. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  14474. DMA_RWCTRL_WRITE_BNDRY_16) {
  14475. /* DMA test passed without adjusting DMA boundary,
  14476. * now look for chipsets that are known to expose the
  14477. * DMA bug without failing the test.
  14478. */
  14479. if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
  14480. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  14481. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  14482. } else {
  14483. /* Safe to use the calculated DMA boundary. */
  14484. tp->dma_rwctrl = saved_dma_rwctrl;
  14485. }
  14486. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  14487. }
  14488. out:
  14489. dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
  14490. out_nofree:
  14491. return ret;
  14492. }
  14493. static void tg3_init_bufmgr_config(struct tg3 *tp)
  14494. {
  14495. if (tg3_flag(tp, 57765_PLUS)) {
  14496. tp->bufmgr_config.mbuf_read_dma_low_water =
  14497. DEFAULT_MB_RDMA_LOW_WATER_5705;
  14498. tp->bufmgr_config.mbuf_mac_rx_low_water =
  14499. DEFAULT_MB_MACRX_LOW_WATER_57765;
  14500. tp->bufmgr_config.mbuf_high_water =
  14501. DEFAULT_MB_HIGH_WATER_57765;
  14502. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  14503. DEFAULT_MB_RDMA_LOW_WATER_5705;
  14504. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  14505. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
  14506. tp->bufmgr_config.mbuf_high_water_jumbo =
  14507. DEFAULT_MB_HIGH_WATER_JUMBO_57765;
  14508. } else if (tg3_flag(tp, 5705_PLUS)) {
  14509. tp->bufmgr_config.mbuf_read_dma_low_water =
  14510. DEFAULT_MB_RDMA_LOW_WATER_5705;
  14511. tp->bufmgr_config.mbuf_mac_rx_low_water =
  14512. DEFAULT_MB_MACRX_LOW_WATER_5705;
  14513. tp->bufmgr_config.mbuf_high_water =
  14514. DEFAULT_MB_HIGH_WATER_5705;
  14515. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  14516. tp->bufmgr_config.mbuf_mac_rx_low_water =
  14517. DEFAULT_MB_MACRX_LOW_WATER_5906;
  14518. tp->bufmgr_config.mbuf_high_water =
  14519. DEFAULT_MB_HIGH_WATER_5906;
  14520. }
  14521. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  14522. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  14523. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  14524. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  14525. tp->bufmgr_config.mbuf_high_water_jumbo =
  14526. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  14527. } else {
  14528. tp->bufmgr_config.mbuf_read_dma_low_water =
  14529. DEFAULT_MB_RDMA_LOW_WATER;
  14530. tp->bufmgr_config.mbuf_mac_rx_low_water =
  14531. DEFAULT_MB_MACRX_LOW_WATER;
  14532. tp->bufmgr_config.mbuf_high_water =
  14533. DEFAULT_MB_HIGH_WATER;
  14534. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  14535. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  14536. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  14537. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  14538. tp->bufmgr_config.mbuf_high_water_jumbo =
  14539. DEFAULT_MB_HIGH_WATER_JUMBO;
  14540. }
  14541. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  14542. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  14543. }
  14544. static char *tg3_phy_string(struct tg3 *tp)
  14545. {
  14546. switch (tp->phy_id & TG3_PHY_ID_MASK) {
  14547. case TG3_PHY_ID_BCM5400: return "5400";
  14548. case TG3_PHY_ID_BCM5401: return "5401";
  14549. case TG3_PHY_ID_BCM5411: return "5411";
  14550. case TG3_PHY_ID_BCM5701: return "5701";
  14551. case TG3_PHY_ID_BCM5703: return "5703";
  14552. case TG3_PHY_ID_BCM5704: return "5704";
  14553. case TG3_PHY_ID_BCM5705: return "5705";
  14554. case TG3_PHY_ID_BCM5750: return "5750";
  14555. case TG3_PHY_ID_BCM5752: return "5752";
  14556. case TG3_PHY_ID_BCM5714: return "5714";
  14557. case TG3_PHY_ID_BCM5780: return "5780";
  14558. case TG3_PHY_ID_BCM5755: return "5755";
  14559. case TG3_PHY_ID_BCM5787: return "5787";
  14560. case TG3_PHY_ID_BCM5784: return "5784";
  14561. case TG3_PHY_ID_BCM5756: return "5722/5756";
  14562. case TG3_PHY_ID_BCM5906: return "5906";
  14563. case TG3_PHY_ID_BCM5761: return "5761";
  14564. case TG3_PHY_ID_BCM5718C: return "5718C";
  14565. case TG3_PHY_ID_BCM5718S: return "5718S";
  14566. case TG3_PHY_ID_BCM57765: return "57765";
  14567. case TG3_PHY_ID_BCM5719C: return "5719C";
  14568. case TG3_PHY_ID_BCM5720C: return "5720C";
  14569. case TG3_PHY_ID_BCM5762: return "5762C";
  14570. case TG3_PHY_ID_BCM8002: return "8002/serdes";
  14571. case 0: return "serdes";
  14572. default: return "unknown";
  14573. }
  14574. }
  14575. static char *tg3_bus_string(struct tg3 *tp, char *str)
  14576. {
  14577. if (tg3_flag(tp, PCI_EXPRESS)) {
  14578. strcpy(str, "PCI Express");
  14579. return str;
  14580. } else if (tg3_flag(tp, PCIX_MODE)) {
  14581. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  14582. strcpy(str, "PCIX:");
  14583. if ((clock_ctrl == 7) ||
  14584. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  14585. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  14586. strcat(str, "133MHz");
  14587. else if (clock_ctrl == 0)
  14588. strcat(str, "33MHz");
  14589. else if (clock_ctrl == 2)
  14590. strcat(str, "50MHz");
  14591. else if (clock_ctrl == 4)
  14592. strcat(str, "66MHz");
  14593. else if (clock_ctrl == 6)
  14594. strcat(str, "100MHz");
  14595. } else {
  14596. strcpy(str, "PCI:");
  14597. if (tg3_flag(tp, PCI_HIGH_SPEED))
  14598. strcat(str, "66MHz");
  14599. else
  14600. strcat(str, "33MHz");
  14601. }
  14602. if (tg3_flag(tp, PCI_32BIT))
  14603. strcat(str, ":32-bit");
  14604. else
  14605. strcat(str, ":64-bit");
  14606. return str;
  14607. }
  14608. static void tg3_init_coal(struct tg3 *tp)
  14609. {
  14610. struct ethtool_coalesce *ec = &tp->coal;
  14611. memset(ec, 0, sizeof(*ec));
  14612. ec->cmd = ETHTOOL_GCOALESCE;
  14613. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  14614. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  14615. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  14616. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  14617. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  14618. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  14619. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  14620. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  14621. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  14622. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  14623. HOSTCC_MODE_CLRTICK_TXBD)) {
  14624. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  14625. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  14626. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  14627. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  14628. }
  14629. if (tg3_flag(tp, 5705_PLUS)) {
  14630. ec->rx_coalesce_usecs_irq = 0;
  14631. ec->tx_coalesce_usecs_irq = 0;
  14632. ec->stats_block_coalesce_usecs = 0;
  14633. }
  14634. }
  14635. static int tg3_init_one(struct pci_dev *pdev,
  14636. const struct pci_device_id *ent)
  14637. {
  14638. struct net_device *dev;
  14639. struct tg3 *tp;
  14640. int i, err;
  14641. u32 sndmbx, rcvmbx, intmbx;
  14642. char str[40];
  14643. u64 dma_mask, persist_dma_mask;
  14644. netdev_features_t features = 0;
  14645. printk_once(KERN_INFO "%s\n", version);
  14646. err = pci_enable_device(pdev);
  14647. if (err) {
  14648. dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
  14649. return err;
  14650. }
  14651. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  14652. if (err) {
  14653. dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
  14654. goto err_out_disable_pdev;
  14655. }
  14656. pci_set_master(pdev);
  14657. dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
  14658. if (!dev) {
  14659. err = -ENOMEM;
  14660. goto err_out_free_res;
  14661. }
  14662. SET_NETDEV_DEV(dev, &pdev->dev);
  14663. tp = netdev_priv(dev);
  14664. tp->pdev = pdev;
  14665. tp->dev = dev;
  14666. tp->rx_mode = TG3_DEF_RX_MODE;
  14667. tp->tx_mode = TG3_DEF_TX_MODE;
  14668. tp->irq_sync = 1;
  14669. tp->pcierr_recovery = false;
  14670. if (tg3_debug > 0)
  14671. tp->msg_enable = tg3_debug;
  14672. else
  14673. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  14674. if (pdev_is_ssb_gige_core(pdev)) {
  14675. tg3_flag_set(tp, IS_SSB_CORE);
  14676. if (ssb_gige_must_flush_posted_writes(pdev))
  14677. tg3_flag_set(tp, FLUSH_POSTED_WRITES);
  14678. if (ssb_gige_one_dma_at_once(pdev))
  14679. tg3_flag_set(tp, ONE_DMA_AT_ONCE);
  14680. if (ssb_gige_have_roboswitch(pdev)) {
  14681. tg3_flag_set(tp, USE_PHYLIB);
  14682. tg3_flag_set(tp, ROBOSWITCH);
  14683. }
  14684. if (ssb_gige_is_rgmii(pdev))
  14685. tg3_flag_set(tp, RGMII_MODE);
  14686. }
  14687. /* The word/byte swap controls here control register access byte
  14688. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  14689. * setting below.
  14690. */
  14691. tp->misc_host_ctrl =
  14692. MISC_HOST_CTRL_MASK_PCI_INT |
  14693. MISC_HOST_CTRL_WORD_SWAP |
  14694. MISC_HOST_CTRL_INDIR_ACCESS |
  14695. MISC_HOST_CTRL_PCISTATE_RW;
  14696. /* The NONFRM (non-frame) byte/word swap controls take effect
  14697. * on descriptor entries, anything which isn't packet data.
  14698. *
  14699. * The StrongARM chips on the board (one for tx, one for rx)
  14700. * are running in big-endian mode.
  14701. */
  14702. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  14703. GRC_MODE_WSWAP_NONFRM_DATA);
  14704. #ifdef __BIG_ENDIAN
  14705. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  14706. #endif
  14707. spin_lock_init(&tp->lock);
  14708. spin_lock_init(&tp->indirect_lock);
  14709. INIT_WORK(&tp->reset_task, tg3_reset_task);
  14710. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  14711. if (!tp->regs) {
  14712. dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
  14713. err = -ENOMEM;
  14714. goto err_out_free_dev;
  14715. }
  14716. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  14717. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761E ||
  14718. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S ||
  14719. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761SE ||
  14720. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  14721. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C ||
  14722. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  14723. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
  14724. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720 ||
  14725. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57767 ||
  14726. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57764 ||
  14727. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5762 ||
  14728. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5725 ||
  14729. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5727 ||
  14730. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57787) {
  14731. tg3_flag_set(tp, ENABLE_APE);
  14732. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  14733. if (!tp->aperegs) {
  14734. dev_err(&pdev->dev,
  14735. "Cannot map APE registers, aborting\n");
  14736. err = -ENOMEM;
  14737. goto err_out_iounmap;
  14738. }
  14739. }
  14740. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  14741. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  14742. dev->ethtool_ops = &tg3_ethtool_ops;
  14743. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  14744. dev->netdev_ops = &tg3_netdev_ops;
  14745. dev->irq = pdev->irq;
  14746. err = tg3_get_invariants(tp, ent);
  14747. if (err) {
  14748. dev_err(&pdev->dev,
  14749. "Problem fetching invariants of chip, aborting\n");
  14750. goto err_out_apeunmap;
  14751. }
  14752. /* The EPB bridge inside 5714, 5715, and 5780 and any
  14753. * device behind the EPB cannot support DMA addresses > 40-bit.
  14754. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  14755. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  14756. * do DMA address check in tg3_start_xmit().
  14757. */
  14758. if (tg3_flag(tp, IS_5788))
  14759. persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
  14760. else if (tg3_flag(tp, 40BIT_DMA_BUG)) {
  14761. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  14762. #ifdef CONFIG_HIGHMEM
  14763. dma_mask = DMA_BIT_MASK(64);
  14764. #endif
  14765. } else
  14766. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  14767. /* Configure DMA attributes. */
  14768. if (dma_mask > DMA_BIT_MASK(32)) {
  14769. err = pci_set_dma_mask(pdev, dma_mask);
  14770. if (!err) {
  14771. features |= NETIF_F_HIGHDMA;
  14772. err = pci_set_consistent_dma_mask(pdev,
  14773. persist_dma_mask);
  14774. if (err < 0) {
  14775. dev_err(&pdev->dev, "Unable to obtain 64 bit "
  14776. "DMA for consistent allocations\n");
  14777. goto err_out_apeunmap;
  14778. }
  14779. }
  14780. }
  14781. if (err || dma_mask == DMA_BIT_MASK(32)) {
  14782. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  14783. if (err) {
  14784. dev_err(&pdev->dev,
  14785. "No usable DMA configuration, aborting\n");
  14786. goto err_out_apeunmap;
  14787. }
  14788. }
  14789. tg3_init_bufmgr_config(tp);
  14790. /* 5700 B0 chips do not support checksumming correctly due
  14791. * to hardware bugs.
  14792. */
  14793. if (tg3_chip_rev_id(tp) != CHIPREV_ID_5700_B0) {
  14794. features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
  14795. if (tg3_flag(tp, 5755_PLUS))
  14796. features |= NETIF_F_IPV6_CSUM;
  14797. }
  14798. /* TSO is on by default on chips that support hardware TSO.
  14799. * Firmware TSO on older chips gives lower performance, so it
  14800. * is off by default, but can be enabled using ethtool.
  14801. */
  14802. if ((tg3_flag(tp, HW_TSO_1) ||
  14803. tg3_flag(tp, HW_TSO_2) ||
  14804. tg3_flag(tp, HW_TSO_3)) &&
  14805. (features & NETIF_F_IP_CSUM))
  14806. features |= NETIF_F_TSO;
  14807. if (tg3_flag(tp, HW_TSO_2) || tg3_flag(tp, HW_TSO_3)) {
  14808. if (features & NETIF_F_IPV6_CSUM)
  14809. features |= NETIF_F_TSO6;
  14810. if (tg3_flag(tp, HW_TSO_3) ||
  14811. tg3_asic_rev(tp) == ASIC_REV_5761 ||
  14812. (tg3_asic_rev(tp) == ASIC_REV_5784 &&
  14813. tg3_chip_rev(tp) != CHIPREV_5784_AX) ||
  14814. tg3_asic_rev(tp) == ASIC_REV_5785 ||
  14815. tg3_asic_rev(tp) == ASIC_REV_57780)
  14816. features |= NETIF_F_TSO_ECN;
  14817. }
  14818. dev->features |= features | NETIF_F_HW_VLAN_CTAG_TX |
  14819. NETIF_F_HW_VLAN_CTAG_RX;
  14820. dev->vlan_features |= features;
  14821. /*
  14822. * Add loopback capability only for a subset of devices that support
  14823. * MAC-LOOPBACK. Eventually this need to be enhanced to allow INT-PHY
  14824. * loopback for the remaining devices.
  14825. */
  14826. if (tg3_asic_rev(tp) != ASIC_REV_5780 &&
  14827. !tg3_flag(tp, CPMU_PRESENT))
  14828. /* Add the loopback capability */
  14829. features |= NETIF_F_LOOPBACK;
  14830. dev->hw_features |= features;
  14831. dev->priv_flags |= IFF_UNICAST_FLT;
  14832. /* MTU range: 60 - 9000 or 1500, depending on hardware */
  14833. dev->min_mtu = TG3_MIN_MTU;
  14834. dev->max_mtu = TG3_MAX_MTU(tp);
  14835. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A1 &&
  14836. !tg3_flag(tp, TSO_CAPABLE) &&
  14837. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  14838. tg3_flag_set(tp, MAX_RXPEND_64);
  14839. tp->rx_pending = 63;
  14840. }
  14841. err = tg3_get_device_address(tp);
  14842. if (err) {
  14843. dev_err(&pdev->dev,
  14844. "Could not obtain valid ethernet address, aborting\n");
  14845. goto err_out_apeunmap;
  14846. }
  14847. intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
  14848. rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
  14849. sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  14850. for (i = 0; i < tp->irq_max; i++) {
  14851. struct tg3_napi *tnapi = &tp->napi[i];
  14852. tnapi->tp = tp;
  14853. tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
  14854. tnapi->int_mbox = intmbx;
  14855. if (i <= 4)
  14856. intmbx += 0x8;
  14857. else
  14858. intmbx += 0x4;
  14859. tnapi->consmbox = rcvmbx;
  14860. tnapi->prodmbox = sndmbx;
  14861. if (i)
  14862. tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
  14863. else
  14864. tnapi->coal_now = HOSTCC_MODE_NOW;
  14865. if (!tg3_flag(tp, SUPPORT_MSIX))
  14866. break;
  14867. /*
  14868. * If we support MSIX, we'll be using RSS. If we're using
  14869. * RSS, the first vector only handles link interrupts and the
  14870. * remaining vectors handle rx and tx interrupts. Reuse the
  14871. * mailbox values for the next iteration. The values we setup
  14872. * above are still useful for the single vectored mode.
  14873. */
  14874. if (!i)
  14875. continue;
  14876. rcvmbx += 0x8;
  14877. if (sndmbx & 0x4)
  14878. sndmbx -= 0x4;
  14879. else
  14880. sndmbx += 0xc;
  14881. }
  14882. /*
  14883. * Reset chip in case UNDI or EFI driver did not shutdown
  14884. * DMA self test will enable WDMAC and we'll see (spurious)
  14885. * pending DMA on the PCI bus at that point.
  14886. */
  14887. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  14888. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  14889. tg3_full_lock(tp, 0);
  14890. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  14891. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  14892. tg3_full_unlock(tp);
  14893. }
  14894. err = tg3_test_dma(tp);
  14895. if (err) {
  14896. dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
  14897. goto err_out_apeunmap;
  14898. }
  14899. tg3_init_coal(tp);
  14900. pci_set_drvdata(pdev, dev);
  14901. if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
  14902. tg3_asic_rev(tp) == ASIC_REV_5720 ||
  14903. tg3_asic_rev(tp) == ASIC_REV_5762)
  14904. tg3_flag_set(tp, PTP_CAPABLE);
  14905. tg3_timer_init(tp);
  14906. tg3_carrier_off(tp);
  14907. err = register_netdev(dev);
  14908. if (err) {
  14909. dev_err(&pdev->dev, "Cannot register net device, aborting\n");
  14910. goto err_out_apeunmap;
  14911. }
  14912. if (tg3_flag(tp, PTP_CAPABLE)) {
  14913. tg3_ptp_init(tp);
  14914. tp->ptp_clock = ptp_clock_register(&tp->ptp_info,
  14915. &tp->pdev->dev);
  14916. if (IS_ERR(tp->ptp_clock))
  14917. tp->ptp_clock = NULL;
  14918. }
  14919. netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  14920. tp->board_part_number,
  14921. tg3_chip_rev_id(tp),
  14922. tg3_bus_string(tp, str),
  14923. dev->dev_addr);
  14924. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)) {
  14925. char *ethtype;
  14926. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  14927. ethtype = "10/100Base-TX";
  14928. else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  14929. ethtype = "1000Base-SX";
  14930. else
  14931. ethtype = "10/100/1000Base-T";
  14932. netdev_info(dev, "attached PHY is %s (%s Ethernet) "
  14933. "(WireSpeed[%d], EEE[%d])\n",
  14934. tg3_phy_string(tp), ethtype,
  14935. (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0,
  14936. (tp->phy_flags & TG3_PHYFLG_EEE_CAP) != 0);
  14937. }
  14938. netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  14939. (dev->features & NETIF_F_RXCSUM) != 0,
  14940. tg3_flag(tp, USE_LINKCHG_REG) != 0,
  14941. (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
  14942. tg3_flag(tp, ENABLE_ASF) != 0,
  14943. tg3_flag(tp, TSO_CAPABLE) != 0);
  14944. netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  14945. tp->dma_rwctrl,
  14946. pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
  14947. ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
  14948. pci_save_state(pdev);
  14949. return 0;
  14950. err_out_apeunmap:
  14951. if (tp->aperegs) {
  14952. iounmap(tp->aperegs);
  14953. tp->aperegs = NULL;
  14954. }
  14955. err_out_iounmap:
  14956. if (tp->regs) {
  14957. iounmap(tp->regs);
  14958. tp->regs = NULL;
  14959. }
  14960. err_out_free_dev:
  14961. free_netdev(dev);
  14962. err_out_free_res:
  14963. pci_release_regions(pdev);
  14964. err_out_disable_pdev:
  14965. if (pci_is_enabled(pdev))
  14966. pci_disable_device(pdev);
  14967. return err;
  14968. }
  14969. static void tg3_remove_one(struct pci_dev *pdev)
  14970. {
  14971. struct net_device *dev = pci_get_drvdata(pdev);
  14972. if (dev) {
  14973. struct tg3 *tp = netdev_priv(dev);
  14974. tg3_ptp_fini(tp);
  14975. release_firmware(tp->fw);
  14976. tg3_reset_task_cancel(tp);
  14977. if (tg3_flag(tp, USE_PHYLIB)) {
  14978. tg3_phy_fini(tp);
  14979. tg3_mdio_fini(tp);
  14980. }
  14981. unregister_netdev(dev);
  14982. if (tp->aperegs) {
  14983. iounmap(tp->aperegs);
  14984. tp->aperegs = NULL;
  14985. }
  14986. if (tp->regs) {
  14987. iounmap(tp->regs);
  14988. tp->regs = NULL;
  14989. }
  14990. free_netdev(dev);
  14991. pci_release_regions(pdev);
  14992. pci_disable_device(pdev);
  14993. }
  14994. }
  14995. #ifdef CONFIG_PM_SLEEP
  14996. static int tg3_suspend(struct device *device)
  14997. {
  14998. struct pci_dev *pdev = to_pci_dev(device);
  14999. struct net_device *dev = pci_get_drvdata(pdev);
  15000. struct tg3 *tp = netdev_priv(dev);
  15001. int err = 0;
  15002. rtnl_lock();
  15003. if (!netif_running(dev))
  15004. goto unlock;
  15005. tg3_reset_task_cancel(tp);
  15006. tg3_phy_stop(tp);
  15007. tg3_netif_stop(tp);
  15008. tg3_timer_stop(tp);
  15009. tg3_full_lock(tp, 1);
  15010. tg3_disable_ints(tp);
  15011. tg3_full_unlock(tp);
  15012. netif_device_detach(dev);
  15013. tg3_full_lock(tp, 0);
  15014. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  15015. tg3_flag_clear(tp, INIT_COMPLETE);
  15016. tg3_full_unlock(tp);
  15017. err = tg3_power_down_prepare(tp);
  15018. if (err) {
  15019. int err2;
  15020. tg3_full_lock(tp, 0);
  15021. tg3_flag_set(tp, INIT_COMPLETE);
  15022. err2 = tg3_restart_hw(tp, true);
  15023. if (err2)
  15024. goto out;
  15025. tg3_timer_start(tp);
  15026. netif_device_attach(dev);
  15027. tg3_netif_start(tp);
  15028. out:
  15029. tg3_full_unlock(tp);
  15030. if (!err2)
  15031. tg3_phy_start(tp);
  15032. }
  15033. unlock:
  15034. rtnl_unlock();
  15035. return err;
  15036. }
  15037. static int tg3_resume(struct device *device)
  15038. {
  15039. struct pci_dev *pdev = to_pci_dev(device);
  15040. struct net_device *dev = pci_get_drvdata(pdev);
  15041. struct tg3 *tp = netdev_priv(dev);
  15042. int err = 0;
  15043. rtnl_lock();
  15044. if (!netif_running(dev))
  15045. goto unlock;
  15046. netif_device_attach(dev);
  15047. tg3_full_lock(tp, 0);
  15048. tg3_ape_driver_state_change(tp, RESET_KIND_INIT);
  15049. tg3_flag_set(tp, INIT_COMPLETE);
  15050. err = tg3_restart_hw(tp,
  15051. !(tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN));
  15052. if (err)
  15053. goto out;
  15054. tg3_timer_start(tp);
  15055. tg3_netif_start(tp);
  15056. out:
  15057. tg3_full_unlock(tp);
  15058. if (!err)
  15059. tg3_phy_start(tp);
  15060. unlock:
  15061. rtnl_unlock();
  15062. return err;
  15063. }
  15064. #endif /* CONFIG_PM_SLEEP */
  15065. static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
  15066. static void tg3_shutdown(struct pci_dev *pdev)
  15067. {
  15068. struct net_device *dev = pci_get_drvdata(pdev);
  15069. struct tg3 *tp = netdev_priv(dev);
  15070. rtnl_lock();
  15071. netif_device_detach(dev);
  15072. if (netif_running(dev))
  15073. dev_close(dev);
  15074. if (system_state == SYSTEM_POWER_OFF)
  15075. tg3_power_down(tp);
  15076. rtnl_unlock();
  15077. }
  15078. /**
  15079. * tg3_io_error_detected - called when PCI error is detected
  15080. * @pdev: Pointer to PCI device
  15081. * @state: The current pci connection state
  15082. *
  15083. * This function is called after a PCI bus error affecting
  15084. * this device has been detected.
  15085. */
  15086. static pci_ers_result_t tg3_io_error_detected(struct pci_dev *pdev,
  15087. pci_channel_state_t state)
  15088. {
  15089. struct net_device *netdev = pci_get_drvdata(pdev);
  15090. struct tg3 *tp = netdev_priv(netdev);
  15091. pci_ers_result_t err = PCI_ERS_RESULT_NEED_RESET;
  15092. netdev_info(netdev, "PCI I/O error detected\n");
  15093. rtnl_lock();
  15094. /* We probably don't have netdev yet */
  15095. if (!netdev || !netif_running(netdev))
  15096. goto done;
  15097. /* We needn't recover from permanent error */
  15098. if (state == pci_channel_io_frozen)
  15099. tp->pcierr_recovery = true;
  15100. tg3_phy_stop(tp);
  15101. tg3_netif_stop(tp);
  15102. tg3_timer_stop(tp);
  15103. /* Want to make sure that the reset task doesn't run */
  15104. tg3_reset_task_cancel(tp);
  15105. netif_device_detach(netdev);
  15106. /* Clean up software state, even if MMIO is blocked */
  15107. tg3_full_lock(tp, 0);
  15108. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  15109. tg3_full_unlock(tp);
  15110. done:
  15111. if (state == pci_channel_io_perm_failure) {
  15112. if (netdev) {
  15113. tg3_napi_enable(tp);
  15114. dev_close(netdev);
  15115. }
  15116. err = PCI_ERS_RESULT_DISCONNECT;
  15117. } else {
  15118. pci_disable_device(pdev);
  15119. }
  15120. rtnl_unlock();
  15121. return err;
  15122. }
  15123. /**
  15124. * tg3_io_slot_reset - called after the pci bus has been reset.
  15125. * @pdev: Pointer to PCI device
  15126. *
  15127. * Restart the card from scratch, as if from a cold-boot.
  15128. * At this point, the card has exprienced a hard reset,
  15129. * followed by fixups by BIOS, and has its config space
  15130. * set up identically to what it was at cold boot.
  15131. */
  15132. static pci_ers_result_t tg3_io_slot_reset(struct pci_dev *pdev)
  15133. {
  15134. struct net_device *netdev = pci_get_drvdata(pdev);
  15135. struct tg3 *tp = netdev_priv(netdev);
  15136. pci_ers_result_t rc = PCI_ERS_RESULT_DISCONNECT;
  15137. int err;
  15138. rtnl_lock();
  15139. if (pci_enable_device(pdev)) {
  15140. dev_err(&pdev->dev,
  15141. "Cannot re-enable PCI device after reset.\n");
  15142. goto done;
  15143. }
  15144. pci_set_master(pdev);
  15145. pci_restore_state(pdev);
  15146. pci_save_state(pdev);
  15147. if (!netdev || !netif_running(netdev)) {
  15148. rc = PCI_ERS_RESULT_RECOVERED;
  15149. goto done;
  15150. }
  15151. err = tg3_power_up(tp);
  15152. if (err)
  15153. goto done;
  15154. rc = PCI_ERS_RESULT_RECOVERED;
  15155. done:
  15156. if (rc != PCI_ERS_RESULT_RECOVERED && netdev && netif_running(netdev)) {
  15157. tg3_napi_enable(tp);
  15158. dev_close(netdev);
  15159. }
  15160. rtnl_unlock();
  15161. return rc;
  15162. }
  15163. /**
  15164. * tg3_io_resume - called when traffic can start flowing again.
  15165. * @pdev: Pointer to PCI device
  15166. *
  15167. * This callback is called when the error recovery driver tells
  15168. * us that its OK to resume normal operation.
  15169. */
  15170. static void tg3_io_resume(struct pci_dev *pdev)
  15171. {
  15172. struct net_device *netdev = pci_get_drvdata(pdev);
  15173. struct tg3 *tp = netdev_priv(netdev);
  15174. int err;
  15175. rtnl_lock();
  15176. if (!netdev || !netif_running(netdev))
  15177. goto done;
  15178. tg3_full_lock(tp, 0);
  15179. tg3_ape_driver_state_change(tp, RESET_KIND_INIT);
  15180. tg3_flag_set(tp, INIT_COMPLETE);
  15181. err = tg3_restart_hw(tp, true);
  15182. if (err) {
  15183. tg3_full_unlock(tp);
  15184. netdev_err(netdev, "Cannot restart hardware after reset.\n");
  15185. goto done;
  15186. }
  15187. netif_device_attach(netdev);
  15188. tg3_timer_start(tp);
  15189. tg3_netif_start(tp);
  15190. tg3_full_unlock(tp);
  15191. tg3_phy_start(tp);
  15192. done:
  15193. tp->pcierr_recovery = false;
  15194. rtnl_unlock();
  15195. }
  15196. static const struct pci_error_handlers tg3_err_handler = {
  15197. .error_detected = tg3_io_error_detected,
  15198. .slot_reset = tg3_io_slot_reset,
  15199. .resume = tg3_io_resume
  15200. };
  15201. static struct pci_driver tg3_driver = {
  15202. .name = DRV_MODULE_NAME,
  15203. .id_table = tg3_pci_tbl,
  15204. .probe = tg3_init_one,
  15205. .remove = tg3_remove_one,
  15206. .err_handler = &tg3_err_handler,
  15207. .driver.pm = &tg3_pm_ops,
  15208. .shutdown = tg3_shutdown,
  15209. };
  15210. module_pci_driver(tg3_driver);