xgene_enet_main.c 53 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202
  1. /* Applied Micro X-Gene SoC Ethernet Driver
  2. *
  3. * Copyright (c) 2014, Applied Micro Circuits Corporation
  4. * Authors: Iyappan Subramanian <isubramanian@apm.com>
  5. * Ravi Patel <rapatel@apm.com>
  6. * Keyur Chudgar <kchudgar@apm.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  20. */
  21. #include <linux/gpio.h>
  22. #include "xgene_enet_main.h"
  23. #include "xgene_enet_hw.h"
  24. #include "xgene_enet_sgmac.h"
  25. #include "xgene_enet_xgmac.h"
  26. #define RES_ENET_CSR 0
  27. #define RES_RING_CSR 1
  28. #define RES_RING_CMD 2
  29. static const struct of_device_id xgene_enet_of_match[];
  30. static const struct acpi_device_id xgene_enet_acpi_match[];
  31. static void xgene_enet_init_bufpool(struct xgene_enet_desc_ring *buf_pool)
  32. {
  33. struct xgene_enet_raw_desc16 *raw_desc;
  34. int i;
  35. if (!buf_pool)
  36. return;
  37. for (i = 0; i < buf_pool->slots; i++) {
  38. raw_desc = &buf_pool->raw_desc16[i];
  39. /* Hardware expects descriptor in little endian format */
  40. raw_desc->m0 = cpu_to_le64(i |
  41. SET_VAL(FPQNUM, buf_pool->dst_ring_num) |
  42. SET_VAL(STASH, 3));
  43. }
  44. }
  45. static u16 xgene_enet_get_data_len(u64 bufdatalen)
  46. {
  47. u16 hw_len, mask;
  48. hw_len = GET_VAL(BUFDATALEN, bufdatalen);
  49. if (unlikely(hw_len == 0x7800)) {
  50. return 0;
  51. } else if (!(hw_len & BIT(14))) {
  52. mask = GENMASK(13, 0);
  53. return (hw_len & mask) ? (hw_len & mask) : SIZE_16K;
  54. } else if (!(hw_len & GENMASK(13, 12))) {
  55. mask = GENMASK(11, 0);
  56. return (hw_len & mask) ? (hw_len & mask) : SIZE_4K;
  57. } else {
  58. mask = GENMASK(11, 0);
  59. return (hw_len & mask) ? (hw_len & mask) : SIZE_2K;
  60. }
  61. }
  62. static u16 xgene_enet_set_data_len(u32 size)
  63. {
  64. u16 hw_len;
  65. hw_len = (size == SIZE_4K) ? BIT(14) : 0;
  66. return hw_len;
  67. }
  68. static int xgene_enet_refill_pagepool(struct xgene_enet_desc_ring *buf_pool,
  69. u32 nbuf)
  70. {
  71. struct xgene_enet_raw_desc16 *raw_desc;
  72. struct xgene_enet_pdata *pdata;
  73. struct net_device *ndev;
  74. dma_addr_t dma_addr;
  75. struct device *dev;
  76. struct page *page;
  77. u32 slots, tail;
  78. u16 hw_len;
  79. int i;
  80. if (unlikely(!buf_pool))
  81. return 0;
  82. ndev = buf_pool->ndev;
  83. pdata = netdev_priv(ndev);
  84. dev = ndev_to_dev(ndev);
  85. slots = buf_pool->slots - 1;
  86. tail = buf_pool->tail;
  87. for (i = 0; i < nbuf; i++) {
  88. raw_desc = &buf_pool->raw_desc16[tail];
  89. page = dev_alloc_page();
  90. if (unlikely(!page))
  91. return -ENOMEM;
  92. dma_addr = dma_map_page(dev, page, 0,
  93. PAGE_SIZE, DMA_FROM_DEVICE);
  94. if (unlikely(dma_mapping_error(dev, dma_addr))) {
  95. put_page(page);
  96. return -ENOMEM;
  97. }
  98. hw_len = xgene_enet_set_data_len(PAGE_SIZE);
  99. raw_desc->m1 = cpu_to_le64(SET_VAL(DATAADDR, dma_addr) |
  100. SET_VAL(BUFDATALEN, hw_len) |
  101. SET_BIT(COHERENT));
  102. buf_pool->frag_page[tail] = page;
  103. tail = (tail + 1) & slots;
  104. }
  105. pdata->ring_ops->wr_cmd(buf_pool, nbuf);
  106. buf_pool->tail = tail;
  107. return 0;
  108. }
  109. static int xgene_enet_refill_bufpool(struct xgene_enet_desc_ring *buf_pool,
  110. u32 nbuf)
  111. {
  112. struct sk_buff *skb;
  113. struct xgene_enet_raw_desc16 *raw_desc;
  114. struct xgene_enet_pdata *pdata;
  115. struct net_device *ndev;
  116. struct device *dev;
  117. dma_addr_t dma_addr;
  118. u32 tail = buf_pool->tail;
  119. u32 slots = buf_pool->slots - 1;
  120. u16 bufdatalen, len;
  121. int i;
  122. ndev = buf_pool->ndev;
  123. dev = ndev_to_dev(buf_pool->ndev);
  124. pdata = netdev_priv(ndev);
  125. bufdatalen = BUF_LEN_CODE_2K | (SKB_BUFFER_SIZE & GENMASK(11, 0));
  126. len = XGENE_ENET_STD_MTU;
  127. for (i = 0; i < nbuf; i++) {
  128. raw_desc = &buf_pool->raw_desc16[tail];
  129. skb = netdev_alloc_skb_ip_align(ndev, len);
  130. if (unlikely(!skb))
  131. return -ENOMEM;
  132. dma_addr = dma_map_single(dev, skb->data, len, DMA_FROM_DEVICE);
  133. if (dma_mapping_error(dev, dma_addr)) {
  134. netdev_err(ndev, "DMA mapping error\n");
  135. dev_kfree_skb_any(skb);
  136. return -EINVAL;
  137. }
  138. buf_pool->rx_skb[tail] = skb;
  139. raw_desc->m1 = cpu_to_le64(SET_VAL(DATAADDR, dma_addr) |
  140. SET_VAL(BUFDATALEN, bufdatalen) |
  141. SET_BIT(COHERENT));
  142. tail = (tail + 1) & slots;
  143. }
  144. pdata->ring_ops->wr_cmd(buf_pool, nbuf);
  145. buf_pool->tail = tail;
  146. return 0;
  147. }
  148. static u8 xgene_enet_hdr_len(const void *data)
  149. {
  150. const struct ethhdr *eth = data;
  151. return (eth->h_proto == htons(ETH_P_8021Q)) ? VLAN_ETH_HLEN : ETH_HLEN;
  152. }
  153. static void xgene_enet_delete_bufpool(struct xgene_enet_desc_ring *buf_pool)
  154. {
  155. struct device *dev = ndev_to_dev(buf_pool->ndev);
  156. struct xgene_enet_raw_desc16 *raw_desc;
  157. dma_addr_t dma_addr;
  158. int i;
  159. /* Free up the buffers held by hardware */
  160. for (i = 0; i < buf_pool->slots; i++) {
  161. if (buf_pool->rx_skb[i]) {
  162. dev_kfree_skb_any(buf_pool->rx_skb[i]);
  163. raw_desc = &buf_pool->raw_desc16[i];
  164. dma_addr = GET_VAL(DATAADDR, le64_to_cpu(raw_desc->m1));
  165. dma_unmap_single(dev, dma_addr, XGENE_ENET_MAX_MTU,
  166. DMA_FROM_DEVICE);
  167. }
  168. }
  169. }
  170. static void xgene_enet_delete_pagepool(struct xgene_enet_desc_ring *buf_pool)
  171. {
  172. struct device *dev = ndev_to_dev(buf_pool->ndev);
  173. dma_addr_t dma_addr;
  174. struct page *page;
  175. int i;
  176. /* Free up the buffers held by hardware */
  177. for (i = 0; i < buf_pool->slots; i++) {
  178. page = buf_pool->frag_page[i];
  179. if (page) {
  180. dma_addr = buf_pool->frag_dma_addr[i];
  181. dma_unmap_page(dev, dma_addr, PAGE_SIZE,
  182. DMA_FROM_DEVICE);
  183. put_page(page);
  184. }
  185. }
  186. }
  187. static irqreturn_t xgene_enet_rx_irq(const int irq, void *data)
  188. {
  189. struct xgene_enet_desc_ring *rx_ring = data;
  190. if (napi_schedule_prep(&rx_ring->napi)) {
  191. disable_irq_nosync(irq);
  192. __napi_schedule(&rx_ring->napi);
  193. }
  194. return IRQ_HANDLED;
  195. }
  196. static int xgene_enet_tx_completion(struct xgene_enet_desc_ring *cp_ring,
  197. struct xgene_enet_raw_desc *raw_desc)
  198. {
  199. struct xgene_enet_pdata *pdata = netdev_priv(cp_ring->ndev);
  200. struct sk_buff *skb;
  201. struct device *dev;
  202. skb_frag_t *frag;
  203. dma_addr_t *frag_dma_addr;
  204. u16 skb_index;
  205. u8 mss_index;
  206. u8 status;
  207. int i;
  208. skb_index = GET_VAL(USERINFO, le64_to_cpu(raw_desc->m0));
  209. skb = cp_ring->cp_skb[skb_index];
  210. frag_dma_addr = &cp_ring->frag_dma_addr[skb_index * MAX_SKB_FRAGS];
  211. dev = ndev_to_dev(cp_ring->ndev);
  212. dma_unmap_single(dev, GET_VAL(DATAADDR, le64_to_cpu(raw_desc->m1)),
  213. skb_headlen(skb),
  214. DMA_TO_DEVICE);
  215. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  216. frag = &skb_shinfo(skb)->frags[i];
  217. dma_unmap_page(dev, frag_dma_addr[i], skb_frag_size(frag),
  218. DMA_TO_DEVICE);
  219. }
  220. if (GET_BIT(ET, le64_to_cpu(raw_desc->m3))) {
  221. mss_index = GET_VAL(MSS, le64_to_cpu(raw_desc->m3));
  222. spin_lock(&pdata->mss_lock);
  223. pdata->mss_refcnt[mss_index]--;
  224. spin_unlock(&pdata->mss_lock);
  225. }
  226. /* Checking for error */
  227. status = GET_VAL(LERR, le64_to_cpu(raw_desc->m0));
  228. if (unlikely(status > 2)) {
  229. cp_ring->tx_dropped++;
  230. cp_ring->tx_errors++;
  231. }
  232. if (likely(skb)) {
  233. dev_kfree_skb_any(skb);
  234. } else {
  235. netdev_err(cp_ring->ndev, "completion skb is NULL\n");
  236. }
  237. return 0;
  238. }
  239. static int xgene_enet_setup_mss(struct net_device *ndev, u32 mss)
  240. {
  241. struct xgene_enet_pdata *pdata = netdev_priv(ndev);
  242. int mss_index = -EBUSY;
  243. int i;
  244. spin_lock(&pdata->mss_lock);
  245. /* Reuse the slot if MSS matches */
  246. for (i = 0; mss_index < 0 && i < NUM_MSS_REG; i++) {
  247. if (pdata->mss[i] == mss) {
  248. pdata->mss_refcnt[i]++;
  249. mss_index = i;
  250. }
  251. }
  252. /* Overwrite the slot with ref_count = 0 */
  253. for (i = 0; mss_index < 0 && i < NUM_MSS_REG; i++) {
  254. if (!pdata->mss_refcnt[i]) {
  255. pdata->mss_refcnt[i]++;
  256. pdata->mac_ops->set_mss(pdata, mss, i);
  257. pdata->mss[i] = mss;
  258. mss_index = i;
  259. }
  260. }
  261. spin_unlock(&pdata->mss_lock);
  262. return mss_index;
  263. }
  264. static int xgene_enet_work_msg(struct sk_buff *skb, u64 *hopinfo)
  265. {
  266. struct net_device *ndev = skb->dev;
  267. struct iphdr *iph;
  268. u8 l3hlen = 0, l4hlen = 0;
  269. u8 ethhdr, proto = 0, csum_enable = 0;
  270. u32 hdr_len, mss = 0;
  271. u32 i, len, nr_frags;
  272. int mss_index;
  273. ethhdr = xgene_enet_hdr_len(skb->data);
  274. if (unlikely(skb->protocol != htons(ETH_P_IP)) &&
  275. unlikely(skb->protocol != htons(ETH_P_8021Q)))
  276. goto out;
  277. if (unlikely(!(skb->dev->features & NETIF_F_IP_CSUM)))
  278. goto out;
  279. iph = ip_hdr(skb);
  280. if (unlikely(ip_is_fragment(iph)))
  281. goto out;
  282. if (likely(iph->protocol == IPPROTO_TCP)) {
  283. l4hlen = tcp_hdrlen(skb) >> 2;
  284. csum_enable = 1;
  285. proto = TSO_IPPROTO_TCP;
  286. if (ndev->features & NETIF_F_TSO) {
  287. hdr_len = ethhdr + ip_hdrlen(skb) + tcp_hdrlen(skb);
  288. mss = skb_shinfo(skb)->gso_size;
  289. if (skb_is_nonlinear(skb)) {
  290. len = skb_headlen(skb);
  291. nr_frags = skb_shinfo(skb)->nr_frags;
  292. for (i = 0; i < 2 && i < nr_frags; i++)
  293. len += skb_shinfo(skb)->frags[i].size;
  294. /* HW requires header must reside in 3 buffer */
  295. if (unlikely(hdr_len > len)) {
  296. if (skb_linearize(skb))
  297. return 0;
  298. }
  299. }
  300. if (!mss || ((skb->len - hdr_len) <= mss))
  301. goto out;
  302. mss_index = xgene_enet_setup_mss(ndev, mss);
  303. if (unlikely(mss_index < 0))
  304. return -EBUSY;
  305. *hopinfo |= SET_BIT(ET) | SET_VAL(MSS, mss_index);
  306. }
  307. } else if (iph->protocol == IPPROTO_UDP) {
  308. l4hlen = UDP_HDR_SIZE;
  309. csum_enable = 1;
  310. }
  311. out:
  312. l3hlen = ip_hdrlen(skb) >> 2;
  313. *hopinfo |= SET_VAL(TCPHDR, l4hlen) |
  314. SET_VAL(IPHDR, l3hlen) |
  315. SET_VAL(ETHHDR, ethhdr) |
  316. SET_VAL(EC, csum_enable) |
  317. SET_VAL(IS, proto) |
  318. SET_BIT(IC) |
  319. SET_BIT(TYPE_ETH_WORK_MESSAGE);
  320. return 0;
  321. }
  322. static u16 xgene_enet_encode_len(u16 len)
  323. {
  324. return (len == BUFLEN_16K) ? 0 : len;
  325. }
  326. static void xgene_set_addr_len(__le64 *desc, u32 idx, dma_addr_t addr, u32 len)
  327. {
  328. desc[idx ^ 1] = cpu_to_le64(SET_VAL(DATAADDR, addr) |
  329. SET_VAL(BUFDATALEN, len));
  330. }
  331. static __le64 *xgene_enet_get_exp_bufs(struct xgene_enet_desc_ring *ring)
  332. {
  333. __le64 *exp_bufs;
  334. exp_bufs = &ring->exp_bufs[ring->exp_buf_tail * MAX_EXP_BUFFS];
  335. memset(exp_bufs, 0, sizeof(__le64) * MAX_EXP_BUFFS);
  336. ring->exp_buf_tail = (ring->exp_buf_tail + 1) & ((ring->slots / 2) - 1);
  337. return exp_bufs;
  338. }
  339. static dma_addr_t *xgene_get_frag_dma_array(struct xgene_enet_desc_ring *ring)
  340. {
  341. return &ring->cp_ring->frag_dma_addr[ring->tail * MAX_SKB_FRAGS];
  342. }
  343. static int xgene_enet_setup_tx_desc(struct xgene_enet_desc_ring *tx_ring,
  344. struct sk_buff *skb)
  345. {
  346. struct device *dev = ndev_to_dev(tx_ring->ndev);
  347. struct xgene_enet_pdata *pdata = netdev_priv(tx_ring->ndev);
  348. struct xgene_enet_raw_desc *raw_desc;
  349. __le64 *exp_desc = NULL, *exp_bufs = NULL;
  350. dma_addr_t dma_addr, pbuf_addr, *frag_dma_addr;
  351. skb_frag_t *frag;
  352. u16 tail = tx_ring->tail;
  353. u64 hopinfo = 0;
  354. u32 len, hw_len;
  355. u8 ll = 0, nv = 0, idx = 0;
  356. bool split = false;
  357. u32 size, offset, ell_bytes = 0;
  358. u32 i, fidx, nr_frags, count = 1;
  359. int ret;
  360. raw_desc = &tx_ring->raw_desc[tail];
  361. tail = (tail + 1) & (tx_ring->slots - 1);
  362. memset(raw_desc, 0, sizeof(struct xgene_enet_raw_desc));
  363. ret = xgene_enet_work_msg(skb, &hopinfo);
  364. if (ret)
  365. return ret;
  366. raw_desc->m3 = cpu_to_le64(SET_VAL(HENQNUM, tx_ring->dst_ring_num) |
  367. hopinfo);
  368. len = skb_headlen(skb);
  369. hw_len = xgene_enet_encode_len(len);
  370. dma_addr = dma_map_single(dev, skb->data, len, DMA_TO_DEVICE);
  371. if (dma_mapping_error(dev, dma_addr)) {
  372. netdev_err(tx_ring->ndev, "DMA mapping error\n");
  373. return -EINVAL;
  374. }
  375. /* Hardware expects descriptor in little endian format */
  376. raw_desc->m1 = cpu_to_le64(SET_VAL(DATAADDR, dma_addr) |
  377. SET_VAL(BUFDATALEN, hw_len) |
  378. SET_BIT(COHERENT));
  379. if (!skb_is_nonlinear(skb))
  380. goto out;
  381. /* scatter gather */
  382. nv = 1;
  383. exp_desc = (void *)&tx_ring->raw_desc[tail];
  384. tail = (tail + 1) & (tx_ring->slots - 1);
  385. memset(exp_desc, 0, sizeof(struct xgene_enet_raw_desc));
  386. nr_frags = skb_shinfo(skb)->nr_frags;
  387. for (i = nr_frags; i < 4 ; i++)
  388. exp_desc[i ^ 1] = cpu_to_le64(LAST_BUFFER);
  389. frag_dma_addr = xgene_get_frag_dma_array(tx_ring);
  390. for (i = 0, fidx = 0; split || (fidx < nr_frags); i++) {
  391. if (!split) {
  392. frag = &skb_shinfo(skb)->frags[fidx];
  393. size = skb_frag_size(frag);
  394. offset = 0;
  395. pbuf_addr = skb_frag_dma_map(dev, frag, 0, size,
  396. DMA_TO_DEVICE);
  397. if (dma_mapping_error(dev, pbuf_addr))
  398. return -EINVAL;
  399. frag_dma_addr[fidx] = pbuf_addr;
  400. fidx++;
  401. if (size > BUFLEN_16K)
  402. split = true;
  403. }
  404. if (size > BUFLEN_16K) {
  405. len = BUFLEN_16K;
  406. size -= BUFLEN_16K;
  407. } else {
  408. len = size;
  409. split = false;
  410. }
  411. dma_addr = pbuf_addr + offset;
  412. hw_len = xgene_enet_encode_len(len);
  413. switch (i) {
  414. case 0:
  415. case 1:
  416. case 2:
  417. xgene_set_addr_len(exp_desc, i, dma_addr, hw_len);
  418. break;
  419. case 3:
  420. if (split || (fidx != nr_frags)) {
  421. exp_bufs = xgene_enet_get_exp_bufs(tx_ring);
  422. xgene_set_addr_len(exp_bufs, idx, dma_addr,
  423. hw_len);
  424. idx++;
  425. ell_bytes += len;
  426. } else {
  427. xgene_set_addr_len(exp_desc, i, dma_addr,
  428. hw_len);
  429. }
  430. break;
  431. default:
  432. xgene_set_addr_len(exp_bufs, idx, dma_addr, hw_len);
  433. idx++;
  434. ell_bytes += len;
  435. break;
  436. }
  437. if (split)
  438. offset += BUFLEN_16K;
  439. }
  440. count++;
  441. if (idx) {
  442. ll = 1;
  443. dma_addr = dma_map_single(dev, exp_bufs,
  444. sizeof(u64) * MAX_EXP_BUFFS,
  445. DMA_TO_DEVICE);
  446. if (dma_mapping_error(dev, dma_addr)) {
  447. dev_kfree_skb_any(skb);
  448. return -EINVAL;
  449. }
  450. i = ell_bytes >> LL_BYTES_LSB_LEN;
  451. exp_desc[2] = cpu_to_le64(SET_VAL(DATAADDR, dma_addr) |
  452. SET_VAL(LL_BYTES_MSB, i) |
  453. SET_VAL(LL_LEN, idx));
  454. raw_desc->m2 = cpu_to_le64(SET_VAL(LL_BYTES_LSB, ell_bytes));
  455. }
  456. out:
  457. raw_desc->m0 = cpu_to_le64(SET_VAL(LL, ll) | SET_VAL(NV, nv) |
  458. SET_VAL(USERINFO, tx_ring->tail));
  459. tx_ring->cp_ring->cp_skb[tx_ring->tail] = skb;
  460. pdata->tx_level[tx_ring->cp_ring->index] += count;
  461. tx_ring->tail = tail;
  462. return count;
  463. }
  464. static netdev_tx_t xgene_enet_start_xmit(struct sk_buff *skb,
  465. struct net_device *ndev)
  466. {
  467. struct xgene_enet_pdata *pdata = netdev_priv(ndev);
  468. struct xgene_enet_desc_ring *tx_ring;
  469. int index = skb->queue_mapping;
  470. u32 tx_level = pdata->tx_level[index];
  471. int count;
  472. tx_ring = pdata->tx_ring[index];
  473. if (tx_level < pdata->txc_level[index])
  474. tx_level += ((typeof(pdata->tx_level[index]))~0U);
  475. if ((tx_level - pdata->txc_level[index]) > pdata->tx_qcnt_hi) {
  476. netif_stop_subqueue(ndev, index);
  477. return NETDEV_TX_BUSY;
  478. }
  479. if (skb_padto(skb, XGENE_MIN_ENET_FRAME_SIZE))
  480. return NETDEV_TX_OK;
  481. count = xgene_enet_setup_tx_desc(tx_ring, skb);
  482. if (count == -EBUSY)
  483. return NETDEV_TX_BUSY;
  484. if (count <= 0) {
  485. dev_kfree_skb_any(skb);
  486. return NETDEV_TX_OK;
  487. }
  488. skb_tx_timestamp(skb);
  489. tx_ring->tx_packets++;
  490. tx_ring->tx_bytes += skb->len;
  491. pdata->ring_ops->wr_cmd(tx_ring, count);
  492. return NETDEV_TX_OK;
  493. }
  494. static void xgene_enet_rx_csum(struct sk_buff *skb)
  495. {
  496. struct net_device *ndev = skb->dev;
  497. struct iphdr *iph = ip_hdr(skb);
  498. if (!(ndev->features & NETIF_F_RXCSUM))
  499. return;
  500. if (skb->protocol != htons(ETH_P_IP))
  501. return;
  502. if (ip_is_fragment(iph))
  503. return;
  504. if (iph->protocol != IPPROTO_TCP && iph->protocol != IPPROTO_UDP)
  505. return;
  506. skb->ip_summed = CHECKSUM_UNNECESSARY;
  507. }
  508. static void xgene_enet_free_pagepool(struct xgene_enet_desc_ring *buf_pool,
  509. struct xgene_enet_raw_desc *raw_desc,
  510. struct xgene_enet_raw_desc *exp_desc)
  511. {
  512. __le64 *desc = (void *)exp_desc;
  513. dma_addr_t dma_addr;
  514. struct device *dev;
  515. struct page *page;
  516. u16 slots, head;
  517. u32 frag_size;
  518. int i;
  519. if (!buf_pool || !raw_desc || !exp_desc ||
  520. (!GET_VAL(NV, le64_to_cpu(raw_desc->m0))))
  521. return;
  522. dev = ndev_to_dev(buf_pool->ndev);
  523. slots = buf_pool->slots - 1;
  524. head = buf_pool->head;
  525. for (i = 0; i < 4; i++) {
  526. frag_size = xgene_enet_get_data_len(le64_to_cpu(desc[i ^ 1]));
  527. if (!frag_size)
  528. break;
  529. dma_addr = GET_VAL(DATAADDR, le64_to_cpu(desc[i ^ 1]));
  530. dma_unmap_page(dev, dma_addr, PAGE_SIZE, DMA_FROM_DEVICE);
  531. page = buf_pool->frag_page[head];
  532. put_page(page);
  533. buf_pool->frag_page[head] = NULL;
  534. head = (head + 1) & slots;
  535. }
  536. buf_pool->head = head;
  537. }
  538. /* Errata 10GE_10 and ENET_15 - Fix duplicated HW statistic counters */
  539. static bool xgene_enet_errata_10GE_10(struct sk_buff *skb, u32 len, u8 status)
  540. {
  541. if (status == INGRESS_CRC &&
  542. len >= (ETHER_STD_PACKET + 1) &&
  543. len <= (ETHER_STD_PACKET + 4) &&
  544. skb->protocol == htons(ETH_P_8021Q))
  545. return true;
  546. return false;
  547. }
  548. /* Errata 10GE_8 and ENET_11 - allow packet with length <=64B */
  549. static bool xgene_enet_errata_10GE_8(struct sk_buff *skb, u32 len, u8 status)
  550. {
  551. if (status == INGRESS_PKT_LEN && len == ETHER_MIN_PACKET) {
  552. if (ntohs(eth_hdr(skb)->h_proto) < 46)
  553. return true;
  554. }
  555. return false;
  556. }
  557. static int xgene_enet_rx_frame(struct xgene_enet_desc_ring *rx_ring,
  558. struct xgene_enet_raw_desc *raw_desc,
  559. struct xgene_enet_raw_desc *exp_desc)
  560. {
  561. struct xgene_enet_desc_ring *buf_pool, *page_pool;
  562. u32 datalen, frag_size, skb_index;
  563. struct xgene_enet_pdata *pdata;
  564. struct net_device *ndev;
  565. dma_addr_t dma_addr;
  566. struct sk_buff *skb;
  567. struct device *dev;
  568. struct page *page;
  569. u16 slots, head;
  570. int i, ret = 0;
  571. __le64 *desc;
  572. u8 status;
  573. bool nv;
  574. ndev = rx_ring->ndev;
  575. pdata = netdev_priv(ndev);
  576. dev = ndev_to_dev(rx_ring->ndev);
  577. buf_pool = rx_ring->buf_pool;
  578. page_pool = rx_ring->page_pool;
  579. dma_unmap_single(dev, GET_VAL(DATAADDR, le64_to_cpu(raw_desc->m1)),
  580. XGENE_ENET_STD_MTU, DMA_FROM_DEVICE);
  581. skb_index = GET_VAL(USERINFO, le64_to_cpu(raw_desc->m0));
  582. skb = buf_pool->rx_skb[skb_index];
  583. buf_pool->rx_skb[skb_index] = NULL;
  584. datalen = xgene_enet_get_data_len(le64_to_cpu(raw_desc->m1));
  585. skb_put(skb, datalen);
  586. prefetch(skb->data - NET_IP_ALIGN);
  587. skb->protocol = eth_type_trans(skb, ndev);
  588. /* checking for error */
  589. status = (GET_VAL(ELERR, le64_to_cpu(raw_desc->m0)) << LERR_LEN) |
  590. GET_VAL(LERR, le64_to_cpu(raw_desc->m0));
  591. if (unlikely(status)) {
  592. if (xgene_enet_errata_10GE_8(skb, datalen, status)) {
  593. pdata->false_rflr++;
  594. } else if (xgene_enet_errata_10GE_10(skb, datalen, status)) {
  595. pdata->vlan_rjbr++;
  596. } else {
  597. dev_kfree_skb_any(skb);
  598. xgene_enet_free_pagepool(page_pool, raw_desc, exp_desc);
  599. xgene_enet_parse_error(rx_ring, status);
  600. rx_ring->rx_dropped++;
  601. goto out;
  602. }
  603. }
  604. nv = GET_VAL(NV, le64_to_cpu(raw_desc->m0));
  605. if (!nv) {
  606. /* strip off CRC as HW isn't doing this */
  607. datalen -= 4;
  608. goto skip_jumbo;
  609. }
  610. slots = page_pool->slots - 1;
  611. head = page_pool->head;
  612. desc = (void *)exp_desc;
  613. for (i = 0; i < 4; i++) {
  614. frag_size = xgene_enet_get_data_len(le64_to_cpu(desc[i ^ 1]));
  615. if (!frag_size)
  616. break;
  617. dma_addr = GET_VAL(DATAADDR, le64_to_cpu(desc[i ^ 1]));
  618. dma_unmap_page(dev, dma_addr, PAGE_SIZE, DMA_FROM_DEVICE);
  619. page = page_pool->frag_page[head];
  620. skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags, page, 0,
  621. frag_size, PAGE_SIZE);
  622. datalen += frag_size;
  623. page_pool->frag_page[head] = NULL;
  624. head = (head + 1) & slots;
  625. }
  626. page_pool->head = head;
  627. rx_ring->npagepool -= skb_shinfo(skb)->nr_frags;
  628. skip_jumbo:
  629. skb_checksum_none_assert(skb);
  630. xgene_enet_rx_csum(skb);
  631. rx_ring->rx_packets++;
  632. rx_ring->rx_bytes += datalen;
  633. napi_gro_receive(&rx_ring->napi, skb);
  634. out:
  635. if (rx_ring->npagepool <= 0) {
  636. ret = xgene_enet_refill_pagepool(page_pool, NUM_NXTBUFPOOL);
  637. rx_ring->npagepool = NUM_NXTBUFPOOL;
  638. if (ret)
  639. return ret;
  640. }
  641. if (--rx_ring->nbufpool == 0) {
  642. ret = xgene_enet_refill_bufpool(buf_pool, NUM_BUFPOOL);
  643. rx_ring->nbufpool = NUM_BUFPOOL;
  644. }
  645. return ret;
  646. }
  647. static bool is_rx_desc(struct xgene_enet_raw_desc *raw_desc)
  648. {
  649. return GET_VAL(FPQNUM, le64_to_cpu(raw_desc->m0)) ? true : false;
  650. }
  651. static int xgene_enet_process_ring(struct xgene_enet_desc_ring *ring,
  652. int budget)
  653. {
  654. struct net_device *ndev = ring->ndev;
  655. struct xgene_enet_pdata *pdata = netdev_priv(ndev);
  656. struct xgene_enet_raw_desc *raw_desc, *exp_desc;
  657. u16 head = ring->head;
  658. u16 slots = ring->slots - 1;
  659. int ret, desc_count, count = 0, processed = 0;
  660. bool is_completion;
  661. do {
  662. raw_desc = &ring->raw_desc[head];
  663. desc_count = 0;
  664. is_completion = false;
  665. exp_desc = NULL;
  666. if (unlikely(xgene_enet_is_desc_slot_empty(raw_desc)))
  667. break;
  668. /* read fpqnum field after dataaddr field */
  669. dma_rmb();
  670. if (GET_BIT(NV, le64_to_cpu(raw_desc->m0))) {
  671. head = (head + 1) & slots;
  672. exp_desc = &ring->raw_desc[head];
  673. if (unlikely(xgene_enet_is_desc_slot_empty(exp_desc))) {
  674. head = (head - 1) & slots;
  675. break;
  676. }
  677. dma_rmb();
  678. count++;
  679. desc_count++;
  680. }
  681. if (is_rx_desc(raw_desc)) {
  682. ret = xgene_enet_rx_frame(ring, raw_desc, exp_desc);
  683. } else {
  684. ret = xgene_enet_tx_completion(ring, raw_desc);
  685. is_completion = true;
  686. }
  687. xgene_enet_mark_desc_slot_empty(raw_desc);
  688. if (exp_desc)
  689. xgene_enet_mark_desc_slot_empty(exp_desc);
  690. head = (head + 1) & slots;
  691. count++;
  692. desc_count++;
  693. processed++;
  694. if (is_completion)
  695. pdata->txc_level[ring->index] += desc_count;
  696. if (ret)
  697. break;
  698. } while (--budget);
  699. if (likely(count)) {
  700. pdata->ring_ops->wr_cmd(ring, -count);
  701. ring->head = head;
  702. if (__netif_subqueue_stopped(ndev, ring->index))
  703. netif_start_subqueue(ndev, ring->index);
  704. }
  705. return processed;
  706. }
  707. static int xgene_enet_napi(struct napi_struct *napi, const int budget)
  708. {
  709. struct xgene_enet_desc_ring *ring;
  710. int processed;
  711. ring = container_of(napi, struct xgene_enet_desc_ring, napi);
  712. processed = xgene_enet_process_ring(ring, budget);
  713. if (processed != budget) {
  714. napi_complete_done(napi, processed);
  715. enable_irq(ring->irq);
  716. }
  717. return processed;
  718. }
  719. static void xgene_enet_timeout(struct net_device *ndev)
  720. {
  721. struct xgene_enet_pdata *pdata = netdev_priv(ndev);
  722. struct netdev_queue *txq;
  723. int i;
  724. pdata->mac_ops->reset(pdata);
  725. for (i = 0; i < pdata->txq_cnt; i++) {
  726. txq = netdev_get_tx_queue(ndev, i);
  727. txq->trans_start = jiffies;
  728. netif_tx_start_queue(txq);
  729. }
  730. }
  731. static void xgene_enet_set_irq_name(struct net_device *ndev)
  732. {
  733. struct xgene_enet_pdata *pdata = netdev_priv(ndev);
  734. struct xgene_enet_desc_ring *ring;
  735. int i;
  736. for (i = 0; i < pdata->rxq_cnt; i++) {
  737. ring = pdata->rx_ring[i];
  738. if (!pdata->cq_cnt) {
  739. snprintf(ring->irq_name, IRQ_ID_SIZE, "%s-rx-txc",
  740. ndev->name);
  741. } else {
  742. snprintf(ring->irq_name, IRQ_ID_SIZE, "%s-rx-%d",
  743. ndev->name, i);
  744. }
  745. }
  746. for (i = 0; i < pdata->cq_cnt; i++) {
  747. ring = pdata->tx_ring[i]->cp_ring;
  748. snprintf(ring->irq_name, IRQ_ID_SIZE, "%s-txc-%d",
  749. ndev->name, i);
  750. }
  751. }
  752. static int xgene_enet_register_irq(struct net_device *ndev)
  753. {
  754. struct xgene_enet_pdata *pdata = netdev_priv(ndev);
  755. struct device *dev = ndev_to_dev(ndev);
  756. struct xgene_enet_desc_ring *ring;
  757. int ret = 0, i;
  758. xgene_enet_set_irq_name(ndev);
  759. for (i = 0; i < pdata->rxq_cnt; i++) {
  760. ring = pdata->rx_ring[i];
  761. irq_set_status_flags(ring->irq, IRQ_DISABLE_UNLAZY);
  762. ret = devm_request_irq(dev, ring->irq, xgene_enet_rx_irq,
  763. 0, ring->irq_name, ring);
  764. if (ret) {
  765. netdev_err(ndev, "Failed to request irq %s\n",
  766. ring->irq_name);
  767. }
  768. }
  769. for (i = 0; i < pdata->cq_cnt; i++) {
  770. ring = pdata->tx_ring[i]->cp_ring;
  771. irq_set_status_flags(ring->irq, IRQ_DISABLE_UNLAZY);
  772. ret = devm_request_irq(dev, ring->irq, xgene_enet_rx_irq,
  773. 0, ring->irq_name, ring);
  774. if (ret) {
  775. netdev_err(ndev, "Failed to request irq %s\n",
  776. ring->irq_name);
  777. }
  778. }
  779. return ret;
  780. }
  781. static void xgene_enet_free_irq(struct net_device *ndev)
  782. {
  783. struct xgene_enet_pdata *pdata;
  784. struct xgene_enet_desc_ring *ring;
  785. struct device *dev;
  786. int i;
  787. pdata = netdev_priv(ndev);
  788. dev = ndev_to_dev(ndev);
  789. for (i = 0; i < pdata->rxq_cnt; i++) {
  790. ring = pdata->rx_ring[i];
  791. irq_clear_status_flags(ring->irq, IRQ_DISABLE_UNLAZY);
  792. devm_free_irq(dev, ring->irq, ring);
  793. }
  794. for (i = 0; i < pdata->cq_cnt; i++) {
  795. ring = pdata->tx_ring[i]->cp_ring;
  796. irq_clear_status_flags(ring->irq, IRQ_DISABLE_UNLAZY);
  797. devm_free_irq(dev, ring->irq, ring);
  798. }
  799. }
  800. static void xgene_enet_napi_enable(struct xgene_enet_pdata *pdata)
  801. {
  802. struct napi_struct *napi;
  803. int i;
  804. for (i = 0; i < pdata->rxq_cnt; i++) {
  805. napi = &pdata->rx_ring[i]->napi;
  806. napi_enable(napi);
  807. }
  808. for (i = 0; i < pdata->cq_cnt; i++) {
  809. napi = &pdata->tx_ring[i]->cp_ring->napi;
  810. napi_enable(napi);
  811. }
  812. }
  813. static void xgene_enet_napi_disable(struct xgene_enet_pdata *pdata)
  814. {
  815. struct napi_struct *napi;
  816. int i;
  817. for (i = 0; i < pdata->rxq_cnt; i++) {
  818. napi = &pdata->rx_ring[i]->napi;
  819. napi_disable(napi);
  820. }
  821. for (i = 0; i < pdata->cq_cnt; i++) {
  822. napi = &pdata->tx_ring[i]->cp_ring->napi;
  823. napi_disable(napi);
  824. }
  825. }
  826. static int xgene_enet_open(struct net_device *ndev)
  827. {
  828. struct xgene_enet_pdata *pdata = netdev_priv(ndev);
  829. const struct xgene_mac_ops *mac_ops = pdata->mac_ops;
  830. int ret;
  831. ret = netif_set_real_num_tx_queues(ndev, pdata->txq_cnt);
  832. if (ret)
  833. return ret;
  834. ret = netif_set_real_num_rx_queues(ndev, pdata->rxq_cnt);
  835. if (ret)
  836. return ret;
  837. xgene_enet_napi_enable(pdata);
  838. ret = xgene_enet_register_irq(ndev);
  839. if (ret)
  840. return ret;
  841. if (ndev->phydev) {
  842. phy_start(ndev->phydev);
  843. } else {
  844. schedule_delayed_work(&pdata->link_work, PHY_POLL_LINK_OFF);
  845. netif_carrier_off(ndev);
  846. }
  847. mac_ops->tx_enable(pdata);
  848. mac_ops->rx_enable(pdata);
  849. netif_tx_start_all_queues(ndev);
  850. return ret;
  851. }
  852. static int xgene_enet_close(struct net_device *ndev)
  853. {
  854. struct xgene_enet_pdata *pdata = netdev_priv(ndev);
  855. const struct xgene_mac_ops *mac_ops = pdata->mac_ops;
  856. int i;
  857. netif_tx_stop_all_queues(ndev);
  858. mac_ops->tx_disable(pdata);
  859. mac_ops->rx_disable(pdata);
  860. if (ndev->phydev)
  861. phy_stop(ndev->phydev);
  862. else
  863. cancel_delayed_work_sync(&pdata->link_work);
  864. xgene_enet_free_irq(ndev);
  865. xgene_enet_napi_disable(pdata);
  866. for (i = 0; i < pdata->rxq_cnt; i++)
  867. xgene_enet_process_ring(pdata->rx_ring[i], -1);
  868. return 0;
  869. }
  870. static void xgene_enet_delete_ring(struct xgene_enet_desc_ring *ring)
  871. {
  872. struct xgene_enet_pdata *pdata;
  873. struct device *dev;
  874. pdata = netdev_priv(ring->ndev);
  875. dev = ndev_to_dev(ring->ndev);
  876. pdata->ring_ops->clear(ring);
  877. dmam_free_coherent(dev, ring->size, ring->desc_addr, ring->dma);
  878. }
  879. static void xgene_enet_delete_desc_rings(struct xgene_enet_pdata *pdata)
  880. {
  881. struct xgene_enet_desc_ring *buf_pool, *page_pool;
  882. struct xgene_enet_desc_ring *ring;
  883. int i;
  884. for (i = 0; i < pdata->txq_cnt; i++) {
  885. ring = pdata->tx_ring[i];
  886. if (ring) {
  887. xgene_enet_delete_ring(ring);
  888. pdata->port_ops->clear(pdata, ring);
  889. if (pdata->cq_cnt)
  890. xgene_enet_delete_ring(ring->cp_ring);
  891. pdata->tx_ring[i] = NULL;
  892. }
  893. }
  894. for (i = 0; i < pdata->rxq_cnt; i++) {
  895. ring = pdata->rx_ring[i];
  896. if (ring) {
  897. page_pool = ring->page_pool;
  898. if (page_pool) {
  899. xgene_enet_delete_pagepool(page_pool);
  900. xgene_enet_delete_ring(page_pool);
  901. pdata->port_ops->clear(pdata, page_pool);
  902. }
  903. buf_pool = ring->buf_pool;
  904. xgene_enet_delete_bufpool(buf_pool);
  905. xgene_enet_delete_ring(buf_pool);
  906. pdata->port_ops->clear(pdata, buf_pool);
  907. xgene_enet_delete_ring(ring);
  908. pdata->rx_ring[i] = NULL;
  909. }
  910. }
  911. }
  912. static int xgene_enet_get_ring_size(struct device *dev,
  913. enum xgene_enet_ring_cfgsize cfgsize)
  914. {
  915. int size = -EINVAL;
  916. switch (cfgsize) {
  917. case RING_CFGSIZE_512B:
  918. size = 0x200;
  919. break;
  920. case RING_CFGSIZE_2KB:
  921. size = 0x800;
  922. break;
  923. case RING_CFGSIZE_16KB:
  924. size = 0x4000;
  925. break;
  926. case RING_CFGSIZE_64KB:
  927. size = 0x10000;
  928. break;
  929. case RING_CFGSIZE_512KB:
  930. size = 0x80000;
  931. break;
  932. default:
  933. dev_err(dev, "Unsupported cfg ring size %d\n", cfgsize);
  934. break;
  935. }
  936. return size;
  937. }
  938. static void xgene_enet_free_desc_ring(struct xgene_enet_desc_ring *ring)
  939. {
  940. struct xgene_enet_pdata *pdata;
  941. struct device *dev;
  942. if (!ring)
  943. return;
  944. dev = ndev_to_dev(ring->ndev);
  945. pdata = netdev_priv(ring->ndev);
  946. if (ring->desc_addr) {
  947. pdata->ring_ops->clear(ring);
  948. dmam_free_coherent(dev, ring->size, ring->desc_addr, ring->dma);
  949. }
  950. devm_kfree(dev, ring);
  951. }
  952. static void xgene_enet_free_desc_rings(struct xgene_enet_pdata *pdata)
  953. {
  954. struct xgene_enet_desc_ring *page_pool;
  955. struct device *dev = &pdata->pdev->dev;
  956. struct xgene_enet_desc_ring *ring;
  957. void *p;
  958. int i;
  959. for (i = 0; i < pdata->txq_cnt; i++) {
  960. ring = pdata->tx_ring[i];
  961. if (ring) {
  962. if (ring->cp_ring && ring->cp_ring->cp_skb)
  963. devm_kfree(dev, ring->cp_ring->cp_skb);
  964. if (ring->cp_ring && pdata->cq_cnt)
  965. xgene_enet_free_desc_ring(ring->cp_ring);
  966. xgene_enet_free_desc_ring(ring);
  967. }
  968. }
  969. for (i = 0; i < pdata->rxq_cnt; i++) {
  970. ring = pdata->rx_ring[i];
  971. if (ring) {
  972. if (ring->buf_pool) {
  973. if (ring->buf_pool->rx_skb)
  974. devm_kfree(dev, ring->buf_pool->rx_skb);
  975. xgene_enet_free_desc_ring(ring->buf_pool);
  976. }
  977. page_pool = ring->page_pool;
  978. if (page_pool) {
  979. p = page_pool->frag_page;
  980. if (p)
  981. devm_kfree(dev, p);
  982. p = page_pool->frag_dma_addr;
  983. if (p)
  984. devm_kfree(dev, p);
  985. }
  986. xgene_enet_free_desc_ring(ring);
  987. }
  988. }
  989. }
  990. static bool is_irq_mbox_required(struct xgene_enet_pdata *pdata,
  991. struct xgene_enet_desc_ring *ring)
  992. {
  993. if ((pdata->enet_id == XGENE_ENET2) &&
  994. (xgene_enet_ring_owner(ring->id) == RING_OWNER_CPU)) {
  995. return true;
  996. }
  997. return false;
  998. }
  999. static void __iomem *xgene_enet_ring_cmd_base(struct xgene_enet_pdata *pdata,
  1000. struct xgene_enet_desc_ring *ring)
  1001. {
  1002. u8 num_ring_id_shift = pdata->ring_ops->num_ring_id_shift;
  1003. return pdata->ring_cmd_addr + (ring->num << num_ring_id_shift);
  1004. }
  1005. static struct xgene_enet_desc_ring *xgene_enet_create_desc_ring(
  1006. struct net_device *ndev, u32 ring_num,
  1007. enum xgene_enet_ring_cfgsize cfgsize, u32 ring_id)
  1008. {
  1009. struct xgene_enet_pdata *pdata = netdev_priv(ndev);
  1010. struct device *dev = ndev_to_dev(ndev);
  1011. struct xgene_enet_desc_ring *ring;
  1012. void *irq_mbox_addr;
  1013. int size;
  1014. size = xgene_enet_get_ring_size(dev, cfgsize);
  1015. if (size < 0)
  1016. return NULL;
  1017. ring = devm_kzalloc(dev, sizeof(struct xgene_enet_desc_ring),
  1018. GFP_KERNEL);
  1019. if (!ring)
  1020. return NULL;
  1021. ring->ndev = ndev;
  1022. ring->num = ring_num;
  1023. ring->cfgsize = cfgsize;
  1024. ring->id = ring_id;
  1025. ring->desc_addr = dmam_alloc_coherent(dev, size, &ring->dma,
  1026. GFP_KERNEL | __GFP_ZERO);
  1027. if (!ring->desc_addr) {
  1028. devm_kfree(dev, ring);
  1029. return NULL;
  1030. }
  1031. ring->size = size;
  1032. if (is_irq_mbox_required(pdata, ring)) {
  1033. irq_mbox_addr = dmam_alloc_coherent(dev, INTR_MBOX_SIZE,
  1034. &ring->irq_mbox_dma,
  1035. GFP_KERNEL | __GFP_ZERO);
  1036. if (!irq_mbox_addr) {
  1037. dmam_free_coherent(dev, size, ring->desc_addr,
  1038. ring->dma);
  1039. devm_kfree(dev, ring);
  1040. return NULL;
  1041. }
  1042. ring->irq_mbox_addr = irq_mbox_addr;
  1043. }
  1044. ring->cmd_base = xgene_enet_ring_cmd_base(pdata, ring);
  1045. ring->cmd = ring->cmd_base + INC_DEC_CMD_ADDR;
  1046. ring = pdata->ring_ops->setup(ring);
  1047. netdev_dbg(ndev, "ring info: num=%d size=%d id=%d slots=%d\n",
  1048. ring->num, ring->size, ring->id, ring->slots);
  1049. return ring;
  1050. }
  1051. static u16 xgene_enet_get_ring_id(enum xgene_ring_owner owner, u8 bufnum)
  1052. {
  1053. return (owner << 6) | (bufnum & GENMASK(5, 0));
  1054. }
  1055. static enum xgene_ring_owner xgene_derive_ring_owner(struct xgene_enet_pdata *p)
  1056. {
  1057. enum xgene_ring_owner owner;
  1058. if (p->enet_id == XGENE_ENET1) {
  1059. switch (p->phy_mode) {
  1060. case PHY_INTERFACE_MODE_SGMII:
  1061. owner = RING_OWNER_ETH0;
  1062. break;
  1063. default:
  1064. owner = (!p->port_id) ? RING_OWNER_ETH0 :
  1065. RING_OWNER_ETH1;
  1066. break;
  1067. }
  1068. } else {
  1069. owner = (!p->port_id) ? RING_OWNER_ETH0 : RING_OWNER_ETH1;
  1070. }
  1071. return owner;
  1072. }
  1073. static u8 xgene_start_cpu_bufnum(struct xgene_enet_pdata *pdata)
  1074. {
  1075. struct device *dev = &pdata->pdev->dev;
  1076. u32 cpu_bufnum;
  1077. int ret;
  1078. ret = device_property_read_u32(dev, "channel", &cpu_bufnum);
  1079. return (!ret) ? cpu_bufnum : pdata->cpu_bufnum;
  1080. }
  1081. static int xgene_enet_create_desc_rings(struct net_device *ndev)
  1082. {
  1083. struct xgene_enet_desc_ring *rx_ring, *tx_ring, *cp_ring;
  1084. struct xgene_enet_pdata *pdata = netdev_priv(ndev);
  1085. struct xgene_enet_desc_ring *page_pool = NULL;
  1086. struct xgene_enet_desc_ring *buf_pool = NULL;
  1087. struct device *dev = ndev_to_dev(ndev);
  1088. u8 eth_bufnum = pdata->eth_bufnum;
  1089. u8 bp_bufnum = pdata->bp_bufnum;
  1090. u16 ring_num = pdata->ring_num;
  1091. enum xgene_ring_owner owner;
  1092. dma_addr_t dma_exp_bufs;
  1093. u16 ring_id, slots;
  1094. __le64 *exp_bufs;
  1095. int i, ret, size;
  1096. u8 cpu_bufnum;
  1097. cpu_bufnum = xgene_start_cpu_bufnum(pdata);
  1098. for (i = 0; i < pdata->rxq_cnt; i++) {
  1099. /* allocate rx descriptor ring */
  1100. owner = xgene_derive_ring_owner(pdata);
  1101. ring_id = xgene_enet_get_ring_id(RING_OWNER_CPU, cpu_bufnum++);
  1102. rx_ring = xgene_enet_create_desc_ring(ndev, ring_num++,
  1103. RING_CFGSIZE_16KB,
  1104. ring_id);
  1105. if (!rx_ring) {
  1106. ret = -ENOMEM;
  1107. goto err;
  1108. }
  1109. /* allocate buffer pool for receiving packets */
  1110. owner = xgene_derive_ring_owner(pdata);
  1111. ring_id = xgene_enet_get_ring_id(owner, bp_bufnum++);
  1112. buf_pool = xgene_enet_create_desc_ring(ndev, ring_num++,
  1113. RING_CFGSIZE_16KB,
  1114. ring_id);
  1115. if (!buf_pool) {
  1116. ret = -ENOMEM;
  1117. goto err;
  1118. }
  1119. rx_ring->nbufpool = NUM_BUFPOOL;
  1120. rx_ring->npagepool = NUM_NXTBUFPOOL;
  1121. rx_ring->irq = pdata->irqs[i];
  1122. buf_pool->rx_skb = devm_kcalloc(dev, buf_pool->slots,
  1123. sizeof(struct sk_buff *),
  1124. GFP_KERNEL);
  1125. if (!buf_pool->rx_skb) {
  1126. ret = -ENOMEM;
  1127. goto err;
  1128. }
  1129. buf_pool->dst_ring_num = xgene_enet_dst_ring_num(buf_pool);
  1130. rx_ring->buf_pool = buf_pool;
  1131. pdata->rx_ring[i] = rx_ring;
  1132. if ((pdata->enet_id == XGENE_ENET1 && pdata->rxq_cnt > 4) ||
  1133. (pdata->enet_id == XGENE_ENET2 && pdata->rxq_cnt > 16)) {
  1134. break;
  1135. }
  1136. /* allocate next buffer pool for jumbo packets */
  1137. owner = xgene_derive_ring_owner(pdata);
  1138. ring_id = xgene_enet_get_ring_id(owner, bp_bufnum++);
  1139. page_pool = xgene_enet_create_desc_ring(ndev, ring_num++,
  1140. RING_CFGSIZE_16KB,
  1141. ring_id);
  1142. if (!page_pool) {
  1143. ret = -ENOMEM;
  1144. goto err;
  1145. }
  1146. slots = page_pool->slots;
  1147. page_pool->frag_page = devm_kcalloc(dev, slots,
  1148. sizeof(struct page *),
  1149. GFP_KERNEL);
  1150. if (!page_pool->frag_page) {
  1151. ret = -ENOMEM;
  1152. goto err;
  1153. }
  1154. page_pool->frag_dma_addr = devm_kcalloc(dev, slots,
  1155. sizeof(dma_addr_t),
  1156. GFP_KERNEL);
  1157. if (!page_pool->frag_dma_addr) {
  1158. ret = -ENOMEM;
  1159. goto err;
  1160. }
  1161. page_pool->dst_ring_num = xgene_enet_dst_ring_num(page_pool);
  1162. rx_ring->page_pool = page_pool;
  1163. }
  1164. for (i = 0; i < pdata->txq_cnt; i++) {
  1165. /* allocate tx descriptor ring */
  1166. owner = xgene_derive_ring_owner(pdata);
  1167. ring_id = xgene_enet_get_ring_id(owner, eth_bufnum++);
  1168. tx_ring = xgene_enet_create_desc_ring(ndev, ring_num++,
  1169. RING_CFGSIZE_16KB,
  1170. ring_id);
  1171. if (!tx_ring) {
  1172. ret = -ENOMEM;
  1173. goto err;
  1174. }
  1175. size = (tx_ring->slots / 2) * sizeof(__le64) * MAX_EXP_BUFFS;
  1176. exp_bufs = dmam_alloc_coherent(dev, size, &dma_exp_bufs,
  1177. GFP_KERNEL | __GFP_ZERO);
  1178. if (!exp_bufs) {
  1179. ret = -ENOMEM;
  1180. goto err;
  1181. }
  1182. tx_ring->exp_bufs = exp_bufs;
  1183. pdata->tx_ring[i] = tx_ring;
  1184. if (!pdata->cq_cnt) {
  1185. cp_ring = pdata->rx_ring[i];
  1186. } else {
  1187. /* allocate tx completion descriptor ring */
  1188. ring_id = xgene_enet_get_ring_id(RING_OWNER_CPU,
  1189. cpu_bufnum++);
  1190. cp_ring = xgene_enet_create_desc_ring(ndev, ring_num++,
  1191. RING_CFGSIZE_16KB,
  1192. ring_id);
  1193. if (!cp_ring) {
  1194. ret = -ENOMEM;
  1195. goto err;
  1196. }
  1197. cp_ring->irq = pdata->irqs[pdata->rxq_cnt + i];
  1198. cp_ring->index = i;
  1199. }
  1200. cp_ring->cp_skb = devm_kcalloc(dev, tx_ring->slots,
  1201. sizeof(struct sk_buff *),
  1202. GFP_KERNEL);
  1203. if (!cp_ring->cp_skb) {
  1204. ret = -ENOMEM;
  1205. goto err;
  1206. }
  1207. size = sizeof(dma_addr_t) * MAX_SKB_FRAGS;
  1208. cp_ring->frag_dma_addr = devm_kcalloc(dev, tx_ring->slots,
  1209. size, GFP_KERNEL);
  1210. if (!cp_ring->frag_dma_addr) {
  1211. devm_kfree(dev, cp_ring->cp_skb);
  1212. ret = -ENOMEM;
  1213. goto err;
  1214. }
  1215. tx_ring->cp_ring = cp_ring;
  1216. tx_ring->dst_ring_num = xgene_enet_dst_ring_num(cp_ring);
  1217. }
  1218. if (pdata->ring_ops->coalesce)
  1219. pdata->ring_ops->coalesce(pdata->tx_ring[0]);
  1220. pdata->tx_qcnt_hi = pdata->tx_ring[0]->slots - 128;
  1221. return 0;
  1222. err:
  1223. xgene_enet_free_desc_rings(pdata);
  1224. return ret;
  1225. }
  1226. static void xgene_enet_get_stats64(
  1227. struct net_device *ndev,
  1228. struct rtnl_link_stats64 *stats)
  1229. {
  1230. struct xgene_enet_pdata *pdata = netdev_priv(ndev);
  1231. struct xgene_enet_desc_ring *ring;
  1232. int i;
  1233. for (i = 0; i < pdata->txq_cnt; i++) {
  1234. ring = pdata->tx_ring[i];
  1235. if (ring) {
  1236. stats->tx_packets += ring->tx_packets;
  1237. stats->tx_bytes += ring->tx_bytes;
  1238. stats->tx_dropped += ring->tx_dropped;
  1239. stats->tx_errors += ring->tx_errors;
  1240. }
  1241. }
  1242. for (i = 0; i < pdata->rxq_cnt; i++) {
  1243. ring = pdata->rx_ring[i];
  1244. if (ring) {
  1245. stats->rx_packets += ring->rx_packets;
  1246. stats->rx_bytes += ring->rx_bytes;
  1247. stats->rx_dropped += ring->rx_dropped;
  1248. stats->rx_errors += ring->rx_errors +
  1249. ring->rx_length_errors +
  1250. ring->rx_crc_errors +
  1251. ring->rx_frame_errors +
  1252. ring->rx_fifo_errors;
  1253. stats->rx_length_errors += ring->rx_length_errors;
  1254. stats->rx_crc_errors += ring->rx_crc_errors;
  1255. stats->rx_frame_errors += ring->rx_frame_errors;
  1256. stats->rx_fifo_errors += ring->rx_fifo_errors;
  1257. }
  1258. }
  1259. }
  1260. static int xgene_enet_set_mac_address(struct net_device *ndev, void *addr)
  1261. {
  1262. struct xgene_enet_pdata *pdata = netdev_priv(ndev);
  1263. int ret;
  1264. ret = eth_mac_addr(ndev, addr);
  1265. if (ret)
  1266. return ret;
  1267. pdata->mac_ops->set_mac_addr(pdata);
  1268. return ret;
  1269. }
  1270. static int xgene_change_mtu(struct net_device *ndev, int new_mtu)
  1271. {
  1272. struct xgene_enet_pdata *pdata = netdev_priv(ndev);
  1273. int frame_size;
  1274. if (!netif_running(ndev))
  1275. return 0;
  1276. frame_size = (new_mtu > ETH_DATA_LEN) ? (new_mtu + 18) : 0x600;
  1277. xgene_enet_close(ndev);
  1278. ndev->mtu = new_mtu;
  1279. pdata->mac_ops->set_framesize(pdata, frame_size);
  1280. xgene_enet_open(ndev);
  1281. return 0;
  1282. }
  1283. static const struct net_device_ops xgene_ndev_ops = {
  1284. .ndo_open = xgene_enet_open,
  1285. .ndo_stop = xgene_enet_close,
  1286. .ndo_start_xmit = xgene_enet_start_xmit,
  1287. .ndo_tx_timeout = xgene_enet_timeout,
  1288. .ndo_get_stats64 = xgene_enet_get_stats64,
  1289. .ndo_change_mtu = xgene_change_mtu,
  1290. .ndo_set_mac_address = xgene_enet_set_mac_address,
  1291. };
  1292. #ifdef CONFIG_ACPI
  1293. static void xgene_get_port_id_acpi(struct device *dev,
  1294. struct xgene_enet_pdata *pdata)
  1295. {
  1296. acpi_status status;
  1297. u64 temp;
  1298. status = acpi_evaluate_integer(ACPI_HANDLE(dev), "_SUN", NULL, &temp);
  1299. if (ACPI_FAILURE(status)) {
  1300. pdata->port_id = 0;
  1301. } else {
  1302. pdata->port_id = temp;
  1303. }
  1304. return;
  1305. }
  1306. #endif
  1307. static void xgene_get_port_id_dt(struct device *dev, struct xgene_enet_pdata *pdata)
  1308. {
  1309. u32 id = 0;
  1310. of_property_read_u32(dev->of_node, "port-id", &id);
  1311. pdata->port_id = id & BIT(0);
  1312. return;
  1313. }
  1314. static int xgene_get_tx_delay(struct xgene_enet_pdata *pdata)
  1315. {
  1316. struct device *dev = &pdata->pdev->dev;
  1317. int delay, ret;
  1318. ret = device_property_read_u32(dev, "tx-delay", &delay);
  1319. if (ret) {
  1320. pdata->tx_delay = 4;
  1321. return 0;
  1322. }
  1323. if (delay < 0 || delay > 7) {
  1324. dev_err(dev, "Invalid tx-delay specified\n");
  1325. return -EINVAL;
  1326. }
  1327. pdata->tx_delay = delay;
  1328. return 0;
  1329. }
  1330. static int xgene_get_rx_delay(struct xgene_enet_pdata *pdata)
  1331. {
  1332. struct device *dev = &pdata->pdev->dev;
  1333. int delay, ret;
  1334. ret = device_property_read_u32(dev, "rx-delay", &delay);
  1335. if (ret) {
  1336. pdata->rx_delay = 2;
  1337. return 0;
  1338. }
  1339. if (delay < 0 || delay > 7) {
  1340. dev_err(dev, "Invalid rx-delay specified\n");
  1341. return -EINVAL;
  1342. }
  1343. pdata->rx_delay = delay;
  1344. return 0;
  1345. }
  1346. static int xgene_enet_get_irqs(struct xgene_enet_pdata *pdata)
  1347. {
  1348. struct platform_device *pdev = pdata->pdev;
  1349. struct device *dev = &pdev->dev;
  1350. int i, ret, max_irqs;
  1351. if (phy_interface_mode_is_rgmii(pdata->phy_mode))
  1352. max_irqs = 1;
  1353. else if (pdata->phy_mode == PHY_INTERFACE_MODE_SGMII)
  1354. max_irqs = 2;
  1355. else
  1356. max_irqs = XGENE_MAX_ENET_IRQ;
  1357. for (i = 0; i < max_irqs; i++) {
  1358. ret = platform_get_irq(pdev, i);
  1359. if (ret <= 0) {
  1360. if (pdata->phy_mode == PHY_INTERFACE_MODE_XGMII) {
  1361. max_irqs = i;
  1362. pdata->rxq_cnt = max_irqs / 2;
  1363. pdata->txq_cnt = max_irqs / 2;
  1364. pdata->cq_cnt = max_irqs / 2;
  1365. break;
  1366. }
  1367. dev_err(dev, "Unable to get ENET IRQ\n");
  1368. ret = ret ? : -ENXIO;
  1369. return ret;
  1370. }
  1371. pdata->irqs[i] = ret;
  1372. }
  1373. return 0;
  1374. }
  1375. static void xgene_enet_check_phy_handle(struct xgene_enet_pdata *pdata)
  1376. {
  1377. int ret;
  1378. if (pdata->phy_mode == PHY_INTERFACE_MODE_XGMII)
  1379. return;
  1380. if (!IS_ENABLED(CONFIG_MDIO_XGENE))
  1381. return;
  1382. ret = xgene_enet_phy_connect(pdata->ndev);
  1383. if (!ret)
  1384. pdata->mdio_driver = true;
  1385. }
  1386. static void xgene_enet_gpiod_get(struct xgene_enet_pdata *pdata)
  1387. {
  1388. struct device *dev = &pdata->pdev->dev;
  1389. pdata->sfp_gpio_en = false;
  1390. if (pdata->phy_mode != PHY_INTERFACE_MODE_XGMII ||
  1391. (!device_property_present(dev, "sfp-gpios") &&
  1392. !device_property_present(dev, "rxlos-gpios")))
  1393. return;
  1394. pdata->sfp_gpio_en = true;
  1395. pdata->sfp_rdy = gpiod_get(dev, "rxlos", GPIOD_IN);
  1396. if (IS_ERR(pdata->sfp_rdy))
  1397. pdata->sfp_rdy = gpiod_get(dev, "sfp", GPIOD_IN);
  1398. }
  1399. static int xgene_enet_get_resources(struct xgene_enet_pdata *pdata)
  1400. {
  1401. struct platform_device *pdev;
  1402. struct net_device *ndev;
  1403. struct device *dev;
  1404. struct resource *res;
  1405. void __iomem *base_addr;
  1406. u32 offset;
  1407. int ret = 0;
  1408. pdev = pdata->pdev;
  1409. dev = &pdev->dev;
  1410. ndev = pdata->ndev;
  1411. res = platform_get_resource(pdev, IORESOURCE_MEM, RES_ENET_CSR);
  1412. if (!res) {
  1413. dev_err(dev, "Resource enet_csr not defined\n");
  1414. return -ENODEV;
  1415. }
  1416. pdata->base_addr = devm_ioremap(dev, res->start, resource_size(res));
  1417. if (!pdata->base_addr) {
  1418. dev_err(dev, "Unable to retrieve ENET Port CSR region\n");
  1419. return -ENOMEM;
  1420. }
  1421. res = platform_get_resource(pdev, IORESOURCE_MEM, RES_RING_CSR);
  1422. if (!res) {
  1423. dev_err(dev, "Resource ring_csr not defined\n");
  1424. return -ENODEV;
  1425. }
  1426. pdata->ring_csr_addr = devm_ioremap(dev, res->start,
  1427. resource_size(res));
  1428. if (!pdata->ring_csr_addr) {
  1429. dev_err(dev, "Unable to retrieve ENET Ring CSR region\n");
  1430. return -ENOMEM;
  1431. }
  1432. res = platform_get_resource(pdev, IORESOURCE_MEM, RES_RING_CMD);
  1433. if (!res) {
  1434. dev_err(dev, "Resource ring_cmd not defined\n");
  1435. return -ENODEV;
  1436. }
  1437. pdata->ring_cmd_addr = devm_ioremap(dev, res->start,
  1438. resource_size(res));
  1439. if (!pdata->ring_cmd_addr) {
  1440. dev_err(dev, "Unable to retrieve ENET Ring command region\n");
  1441. return -ENOMEM;
  1442. }
  1443. if (dev->of_node)
  1444. xgene_get_port_id_dt(dev, pdata);
  1445. #ifdef CONFIG_ACPI
  1446. else
  1447. xgene_get_port_id_acpi(dev, pdata);
  1448. #endif
  1449. if (!device_get_mac_address(dev, ndev->dev_addr, ETH_ALEN))
  1450. eth_hw_addr_random(ndev);
  1451. memcpy(ndev->perm_addr, ndev->dev_addr, ndev->addr_len);
  1452. pdata->phy_mode = device_get_phy_mode(dev);
  1453. if (pdata->phy_mode < 0) {
  1454. dev_err(dev, "Unable to get phy-connection-type\n");
  1455. return pdata->phy_mode;
  1456. }
  1457. if (!phy_interface_mode_is_rgmii(pdata->phy_mode) &&
  1458. pdata->phy_mode != PHY_INTERFACE_MODE_SGMII &&
  1459. pdata->phy_mode != PHY_INTERFACE_MODE_XGMII) {
  1460. dev_err(dev, "Incorrect phy-connection-type specified\n");
  1461. return -ENODEV;
  1462. }
  1463. ret = xgene_get_tx_delay(pdata);
  1464. if (ret)
  1465. return ret;
  1466. ret = xgene_get_rx_delay(pdata);
  1467. if (ret)
  1468. return ret;
  1469. ret = xgene_enet_get_irqs(pdata);
  1470. if (ret)
  1471. return ret;
  1472. xgene_enet_gpiod_get(pdata);
  1473. pdata->clk = devm_clk_get(&pdev->dev, NULL);
  1474. if (IS_ERR(pdata->clk)) {
  1475. if (pdata->phy_mode != PHY_INTERFACE_MODE_SGMII) {
  1476. /* Abort if the clock is defined but couldn't be
  1477. * retrived. Always abort if the clock is missing on
  1478. * DT system as the driver can't cope with this case.
  1479. */
  1480. if (PTR_ERR(pdata->clk) != -ENOENT || dev->of_node)
  1481. return PTR_ERR(pdata->clk);
  1482. /* Firmware may have set up the clock already. */
  1483. dev_info(dev, "clocks have been setup already\n");
  1484. }
  1485. }
  1486. if (pdata->phy_mode != PHY_INTERFACE_MODE_XGMII)
  1487. base_addr = pdata->base_addr - (pdata->port_id * MAC_OFFSET);
  1488. else
  1489. base_addr = pdata->base_addr;
  1490. pdata->eth_csr_addr = base_addr + BLOCK_ETH_CSR_OFFSET;
  1491. pdata->cle.base = base_addr + BLOCK_ETH_CLE_CSR_OFFSET;
  1492. pdata->eth_ring_if_addr = base_addr + BLOCK_ETH_RING_IF_OFFSET;
  1493. pdata->eth_diag_csr_addr = base_addr + BLOCK_ETH_DIAG_CSR_OFFSET;
  1494. if (phy_interface_mode_is_rgmii(pdata->phy_mode) ||
  1495. pdata->phy_mode == PHY_INTERFACE_MODE_SGMII) {
  1496. pdata->mcx_mac_addr = pdata->base_addr + BLOCK_ETH_MAC_OFFSET;
  1497. pdata->mcx_stats_addr =
  1498. pdata->base_addr + BLOCK_ETH_STATS_OFFSET;
  1499. offset = (pdata->enet_id == XGENE_ENET1) ?
  1500. BLOCK_ETH_MAC_CSR_OFFSET :
  1501. X2_BLOCK_ETH_MAC_CSR_OFFSET;
  1502. pdata->mcx_mac_csr_addr = base_addr + offset;
  1503. } else {
  1504. pdata->mcx_mac_addr = base_addr + BLOCK_AXG_MAC_OFFSET;
  1505. pdata->mcx_stats_addr = base_addr + BLOCK_AXG_STATS_OFFSET;
  1506. pdata->mcx_mac_csr_addr = base_addr + BLOCK_AXG_MAC_CSR_OFFSET;
  1507. pdata->pcs_addr = base_addr + BLOCK_PCS_OFFSET;
  1508. }
  1509. pdata->rx_buff_cnt = NUM_PKT_BUF;
  1510. return 0;
  1511. }
  1512. static int xgene_enet_init_hw(struct xgene_enet_pdata *pdata)
  1513. {
  1514. struct xgene_enet_cle *enet_cle = &pdata->cle;
  1515. struct xgene_enet_desc_ring *page_pool;
  1516. struct net_device *ndev = pdata->ndev;
  1517. struct xgene_enet_desc_ring *buf_pool;
  1518. u16 dst_ring_num, ring_id;
  1519. int i, ret;
  1520. u32 count;
  1521. ret = pdata->port_ops->reset(pdata);
  1522. if (ret)
  1523. return ret;
  1524. ret = xgene_enet_create_desc_rings(ndev);
  1525. if (ret) {
  1526. netdev_err(ndev, "Error in ring configuration\n");
  1527. return ret;
  1528. }
  1529. /* setup buffer pool */
  1530. for (i = 0; i < pdata->rxq_cnt; i++) {
  1531. buf_pool = pdata->rx_ring[i]->buf_pool;
  1532. xgene_enet_init_bufpool(buf_pool);
  1533. page_pool = pdata->rx_ring[i]->page_pool;
  1534. xgene_enet_init_bufpool(page_pool);
  1535. count = pdata->rx_buff_cnt;
  1536. ret = xgene_enet_refill_bufpool(buf_pool, count);
  1537. if (ret)
  1538. goto err;
  1539. ret = xgene_enet_refill_pagepool(page_pool, count);
  1540. if (ret)
  1541. goto err;
  1542. }
  1543. dst_ring_num = xgene_enet_dst_ring_num(pdata->rx_ring[0]);
  1544. buf_pool = pdata->rx_ring[0]->buf_pool;
  1545. if (pdata->phy_mode == PHY_INTERFACE_MODE_XGMII) {
  1546. /* Initialize and Enable PreClassifier Tree */
  1547. enet_cle->max_nodes = 512;
  1548. enet_cle->max_dbptrs = 1024;
  1549. enet_cle->parsers = 3;
  1550. enet_cle->active_parser = PARSER_ALL;
  1551. enet_cle->ptree.start_node = 0;
  1552. enet_cle->ptree.start_dbptr = 0;
  1553. enet_cle->jump_bytes = 8;
  1554. ret = pdata->cle_ops->cle_init(pdata);
  1555. if (ret) {
  1556. netdev_err(ndev, "Preclass Tree init error\n");
  1557. goto err;
  1558. }
  1559. } else {
  1560. dst_ring_num = xgene_enet_dst_ring_num(pdata->rx_ring[0]);
  1561. buf_pool = pdata->rx_ring[0]->buf_pool;
  1562. page_pool = pdata->rx_ring[0]->page_pool;
  1563. ring_id = (page_pool) ? page_pool->id : 0;
  1564. pdata->port_ops->cle_bypass(pdata, dst_ring_num,
  1565. buf_pool->id, ring_id);
  1566. }
  1567. ndev->max_mtu = XGENE_ENET_MAX_MTU;
  1568. pdata->phy_speed = SPEED_UNKNOWN;
  1569. pdata->mac_ops->init(pdata);
  1570. return ret;
  1571. err:
  1572. xgene_enet_delete_desc_rings(pdata);
  1573. return ret;
  1574. }
  1575. static void xgene_enet_setup_ops(struct xgene_enet_pdata *pdata)
  1576. {
  1577. switch (pdata->phy_mode) {
  1578. case PHY_INTERFACE_MODE_RGMII:
  1579. case PHY_INTERFACE_MODE_RGMII_ID:
  1580. case PHY_INTERFACE_MODE_RGMII_RXID:
  1581. case PHY_INTERFACE_MODE_RGMII_TXID:
  1582. pdata->mac_ops = &xgene_gmac_ops;
  1583. pdata->port_ops = &xgene_gport_ops;
  1584. pdata->rm = RM3;
  1585. pdata->rxq_cnt = 1;
  1586. pdata->txq_cnt = 1;
  1587. pdata->cq_cnt = 0;
  1588. break;
  1589. case PHY_INTERFACE_MODE_SGMII:
  1590. pdata->mac_ops = &xgene_sgmac_ops;
  1591. pdata->port_ops = &xgene_sgport_ops;
  1592. pdata->rm = RM1;
  1593. pdata->rxq_cnt = 1;
  1594. pdata->txq_cnt = 1;
  1595. pdata->cq_cnt = 1;
  1596. break;
  1597. default:
  1598. pdata->mac_ops = &xgene_xgmac_ops;
  1599. pdata->port_ops = &xgene_xgport_ops;
  1600. pdata->cle_ops = &xgene_cle3in_ops;
  1601. pdata->rm = RM0;
  1602. if (!pdata->rxq_cnt) {
  1603. pdata->rxq_cnt = XGENE_NUM_RX_RING;
  1604. pdata->txq_cnt = XGENE_NUM_TX_RING;
  1605. pdata->cq_cnt = XGENE_NUM_TXC_RING;
  1606. }
  1607. break;
  1608. }
  1609. if (pdata->enet_id == XGENE_ENET1) {
  1610. switch (pdata->port_id) {
  1611. case 0:
  1612. if (pdata->phy_mode == PHY_INTERFACE_MODE_XGMII) {
  1613. pdata->cpu_bufnum = X2_START_CPU_BUFNUM_0;
  1614. pdata->eth_bufnum = X2_START_ETH_BUFNUM_0;
  1615. pdata->bp_bufnum = X2_START_BP_BUFNUM_0;
  1616. pdata->ring_num = START_RING_NUM_0;
  1617. } else {
  1618. pdata->cpu_bufnum = START_CPU_BUFNUM_0;
  1619. pdata->eth_bufnum = START_ETH_BUFNUM_0;
  1620. pdata->bp_bufnum = START_BP_BUFNUM_0;
  1621. pdata->ring_num = START_RING_NUM_0;
  1622. }
  1623. break;
  1624. case 1:
  1625. if (pdata->phy_mode == PHY_INTERFACE_MODE_XGMII) {
  1626. pdata->cpu_bufnum = XG_START_CPU_BUFNUM_1;
  1627. pdata->eth_bufnum = XG_START_ETH_BUFNUM_1;
  1628. pdata->bp_bufnum = XG_START_BP_BUFNUM_1;
  1629. pdata->ring_num = XG_START_RING_NUM_1;
  1630. } else {
  1631. pdata->cpu_bufnum = START_CPU_BUFNUM_1;
  1632. pdata->eth_bufnum = START_ETH_BUFNUM_1;
  1633. pdata->bp_bufnum = START_BP_BUFNUM_1;
  1634. pdata->ring_num = START_RING_NUM_1;
  1635. }
  1636. break;
  1637. default:
  1638. break;
  1639. }
  1640. pdata->ring_ops = &xgene_ring1_ops;
  1641. } else {
  1642. switch (pdata->port_id) {
  1643. case 0:
  1644. pdata->cpu_bufnum = X2_START_CPU_BUFNUM_0;
  1645. pdata->eth_bufnum = X2_START_ETH_BUFNUM_0;
  1646. pdata->bp_bufnum = X2_START_BP_BUFNUM_0;
  1647. pdata->ring_num = X2_START_RING_NUM_0;
  1648. break;
  1649. case 1:
  1650. pdata->cpu_bufnum = X2_START_CPU_BUFNUM_1;
  1651. pdata->eth_bufnum = X2_START_ETH_BUFNUM_1;
  1652. pdata->bp_bufnum = X2_START_BP_BUFNUM_1;
  1653. pdata->ring_num = X2_START_RING_NUM_1;
  1654. break;
  1655. default:
  1656. break;
  1657. }
  1658. pdata->rm = RM0;
  1659. pdata->ring_ops = &xgene_ring2_ops;
  1660. }
  1661. }
  1662. static void xgene_enet_napi_add(struct xgene_enet_pdata *pdata)
  1663. {
  1664. struct napi_struct *napi;
  1665. int i;
  1666. for (i = 0; i < pdata->rxq_cnt; i++) {
  1667. napi = &pdata->rx_ring[i]->napi;
  1668. netif_napi_add(pdata->ndev, napi, xgene_enet_napi,
  1669. NAPI_POLL_WEIGHT);
  1670. }
  1671. for (i = 0; i < pdata->cq_cnt; i++) {
  1672. napi = &pdata->tx_ring[i]->cp_ring->napi;
  1673. netif_napi_add(pdata->ndev, napi, xgene_enet_napi,
  1674. NAPI_POLL_WEIGHT);
  1675. }
  1676. }
  1677. #ifdef CONFIG_ACPI
  1678. static const struct acpi_device_id xgene_enet_acpi_match[] = {
  1679. { "APMC0D05", XGENE_ENET1},
  1680. { "APMC0D30", XGENE_ENET1},
  1681. { "APMC0D31", XGENE_ENET1},
  1682. { "APMC0D3F", XGENE_ENET1},
  1683. { "APMC0D26", XGENE_ENET2},
  1684. { "APMC0D25", XGENE_ENET2},
  1685. { }
  1686. };
  1687. MODULE_DEVICE_TABLE(acpi, xgene_enet_acpi_match);
  1688. #endif
  1689. static const struct of_device_id xgene_enet_of_match[] = {
  1690. {.compatible = "apm,xgene-enet", .data = (void *)XGENE_ENET1},
  1691. {.compatible = "apm,xgene1-sgenet", .data = (void *)XGENE_ENET1},
  1692. {.compatible = "apm,xgene1-xgenet", .data = (void *)XGENE_ENET1},
  1693. {.compatible = "apm,xgene2-sgenet", .data = (void *)XGENE_ENET2},
  1694. {.compatible = "apm,xgene2-xgenet", .data = (void *)XGENE_ENET2},
  1695. {},
  1696. };
  1697. MODULE_DEVICE_TABLE(of, xgene_enet_of_match);
  1698. static int xgene_enet_probe(struct platform_device *pdev)
  1699. {
  1700. struct net_device *ndev;
  1701. struct xgene_enet_pdata *pdata;
  1702. struct device *dev = &pdev->dev;
  1703. void (*link_state)(struct work_struct *);
  1704. const struct of_device_id *of_id;
  1705. int ret;
  1706. ndev = alloc_etherdev_mqs(sizeof(struct xgene_enet_pdata),
  1707. XGENE_NUM_RX_RING, XGENE_NUM_TX_RING);
  1708. if (!ndev)
  1709. return -ENOMEM;
  1710. pdata = netdev_priv(ndev);
  1711. pdata->pdev = pdev;
  1712. pdata->ndev = ndev;
  1713. SET_NETDEV_DEV(ndev, dev);
  1714. platform_set_drvdata(pdev, pdata);
  1715. ndev->netdev_ops = &xgene_ndev_ops;
  1716. xgene_enet_set_ethtool_ops(ndev);
  1717. ndev->features |= NETIF_F_IP_CSUM |
  1718. NETIF_F_GSO |
  1719. NETIF_F_GRO |
  1720. NETIF_F_SG;
  1721. of_id = of_match_device(xgene_enet_of_match, &pdev->dev);
  1722. if (of_id) {
  1723. pdata->enet_id = (enum xgene_enet_id)of_id->data;
  1724. }
  1725. #ifdef CONFIG_ACPI
  1726. else {
  1727. const struct acpi_device_id *acpi_id;
  1728. acpi_id = acpi_match_device(xgene_enet_acpi_match, &pdev->dev);
  1729. if (acpi_id)
  1730. pdata->enet_id = (enum xgene_enet_id) acpi_id->driver_data;
  1731. }
  1732. #endif
  1733. if (!pdata->enet_id) {
  1734. ret = -ENODEV;
  1735. goto err;
  1736. }
  1737. ret = xgene_enet_get_resources(pdata);
  1738. if (ret)
  1739. goto err;
  1740. xgene_enet_setup_ops(pdata);
  1741. spin_lock_init(&pdata->mac_lock);
  1742. if (pdata->phy_mode == PHY_INTERFACE_MODE_XGMII) {
  1743. ndev->features |= NETIF_F_TSO | NETIF_F_RXCSUM;
  1744. spin_lock_init(&pdata->mss_lock);
  1745. }
  1746. ndev->hw_features = ndev->features;
  1747. ret = dma_coerce_mask_and_coherent(dev, DMA_BIT_MASK(64));
  1748. if (ret) {
  1749. netdev_err(ndev, "No usable DMA configuration\n");
  1750. goto err;
  1751. }
  1752. xgene_enet_check_phy_handle(pdata);
  1753. ret = xgene_enet_init_hw(pdata);
  1754. if (ret)
  1755. goto err2;
  1756. link_state = pdata->mac_ops->link_state;
  1757. if (pdata->phy_mode == PHY_INTERFACE_MODE_XGMII) {
  1758. INIT_DELAYED_WORK(&pdata->link_work, link_state);
  1759. } else if (!pdata->mdio_driver) {
  1760. if (phy_interface_mode_is_rgmii(pdata->phy_mode))
  1761. ret = xgene_enet_mdio_config(pdata);
  1762. else
  1763. INIT_DELAYED_WORK(&pdata->link_work, link_state);
  1764. if (ret)
  1765. goto err1;
  1766. }
  1767. spin_lock_init(&pdata->stats_lock);
  1768. ret = xgene_extd_stats_init(pdata);
  1769. if (ret)
  1770. goto err1;
  1771. xgene_enet_napi_add(pdata);
  1772. ret = register_netdev(ndev);
  1773. if (ret) {
  1774. netdev_err(ndev, "Failed to register netdev\n");
  1775. goto err1;
  1776. }
  1777. return 0;
  1778. err1:
  1779. /*
  1780. * If necessary, free_netdev() will call netif_napi_del() and undo
  1781. * the effects of xgene_enet_napi_add()'s calls to netif_napi_add().
  1782. */
  1783. xgene_enet_delete_desc_rings(pdata);
  1784. err2:
  1785. if (pdata->mdio_driver)
  1786. xgene_enet_phy_disconnect(pdata);
  1787. else if (phy_interface_mode_is_rgmii(pdata->phy_mode))
  1788. xgene_enet_mdio_remove(pdata);
  1789. err:
  1790. free_netdev(ndev);
  1791. return ret;
  1792. }
  1793. static int xgene_enet_remove(struct platform_device *pdev)
  1794. {
  1795. struct xgene_enet_pdata *pdata;
  1796. struct net_device *ndev;
  1797. pdata = platform_get_drvdata(pdev);
  1798. ndev = pdata->ndev;
  1799. rtnl_lock();
  1800. if (netif_running(ndev))
  1801. dev_close(ndev);
  1802. rtnl_unlock();
  1803. if (pdata->mdio_driver)
  1804. xgene_enet_phy_disconnect(pdata);
  1805. else if (phy_interface_mode_is_rgmii(pdata->phy_mode))
  1806. xgene_enet_mdio_remove(pdata);
  1807. unregister_netdev(ndev);
  1808. xgene_enet_delete_desc_rings(pdata);
  1809. pdata->port_ops->shutdown(pdata);
  1810. free_netdev(ndev);
  1811. return 0;
  1812. }
  1813. static void xgene_enet_shutdown(struct platform_device *pdev)
  1814. {
  1815. struct xgene_enet_pdata *pdata;
  1816. pdata = platform_get_drvdata(pdev);
  1817. if (!pdata)
  1818. return;
  1819. if (!pdata->ndev)
  1820. return;
  1821. xgene_enet_remove(pdev);
  1822. }
  1823. static struct platform_driver xgene_enet_driver = {
  1824. .driver = {
  1825. .name = "xgene-enet",
  1826. .of_match_table = of_match_ptr(xgene_enet_of_match),
  1827. .acpi_match_table = ACPI_PTR(xgene_enet_acpi_match),
  1828. },
  1829. .probe = xgene_enet_probe,
  1830. .remove = xgene_enet_remove,
  1831. .shutdown = xgene_enet_shutdown,
  1832. };
  1833. module_platform_driver(xgene_enet_driver);
  1834. MODULE_DESCRIPTION("APM X-Gene SoC Ethernet driver");
  1835. MODULE_VERSION(XGENE_DRV_VERSION);
  1836. MODULE_AUTHOR("Iyappan Subramanian <isubramanian@apm.com>");
  1837. MODULE_AUTHOR("Keyur Chudgar <kchudgar@apm.com>");
  1838. MODULE_LICENSE("GPL");