ptp.h 3.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108
  1. /*
  2. * Marvell 88E6xxx Switch PTP support
  3. *
  4. * Copyright (c) 2008 Marvell Semiconductor
  5. *
  6. * Copyright (c) 2017 National Instruments
  7. * Erik Hons <erik.hons@ni.com>
  8. * Brandon Streiff <brandon.streiff@ni.com>
  9. * Dane Wagner <dane.wagner@ni.com>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License, or
  14. * (at your option) any later version.
  15. */
  16. #ifndef _MV88E6XXX_PTP_H
  17. #define _MV88E6XXX_PTP_H
  18. #include "chip.h"
  19. /* Offset 0x00: TAI Global Config */
  20. #define MV88E6XXX_TAI_CFG 0x00
  21. #define MV88E6XXX_TAI_CFG_CAP_OVERWRITE 0x8000
  22. #define MV88E6XXX_TAI_CFG_CAP_CTR_START 0x4000
  23. #define MV88E6XXX_TAI_CFG_EVREQ_FALLING 0x2000
  24. #define MV88E6XXX_TAI_CFG_TRIG_ACTIVE_LO 0x1000
  25. #define MV88E6XXX_TAI_CFG_IRL_ENABLE 0x0400
  26. #define MV88E6XXX_TAI_CFG_TRIG_IRQ_EN 0x0200
  27. #define MV88E6XXX_TAI_CFG_EVREQ_IRQ_EN 0x0100
  28. #define MV88E6XXX_TAI_CFG_TRIG_LOCK 0x0080
  29. #define MV88E6XXX_TAI_CFG_BLOCK_UPDATE 0x0008
  30. #define MV88E6XXX_TAI_CFG_MULTI_PTP 0x0004
  31. #define MV88E6XXX_TAI_CFG_TRIG_MODE_ONESHOT 0x0002
  32. #define MV88E6XXX_TAI_CFG_TRIG_ENABLE 0x0001
  33. /* Offset 0x01: Timestamp Clock Period (ps) */
  34. #define MV88E6XXX_TAI_CLOCK_PERIOD 0x01
  35. /* Offset 0x02/0x03: Trigger Generation Amount */
  36. #define MV88E6XXX_TAI_TRIG_GEN_AMOUNT_LO 0x02
  37. #define MV88E6XXX_TAI_TRIG_GEN_AMOUNT_HI 0x03
  38. /* Offset 0x04: Clock Compensation */
  39. #define MV88E6XXX_TAI_TRIG_CLOCK_COMP 0x04
  40. /* Offset 0x05: Trigger Configuration */
  41. #define MV88E6XXX_TAI_TRIG_CFG 0x05
  42. /* Offset 0x06: Ingress Rate Limiter Clock Generation Amount */
  43. #define MV88E6XXX_TAI_IRL_AMOUNT 0x06
  44. /* Offset 0x07: Ingress Rate Limiter Compensation */
  45. #define MV88E6XXX_TAI_IRL_COMP 0x07
  46. /* Offset 0x08: Ingress Rate Limiter Compensation */
  47. #define MV88E6XXX_TAI_IRL_COMP_PS 0x08
  48. /* Offset 0x09: Event Status */
  49. #define MV88E6XXX_TAI_EVENT_STATUS 0x09
  50. #define MV88E6XXX_TAI_EVENT_STATUS_CAP_TRIG 0x4000
  51. #define MV88E6XXX_TAI_EVENT_STATUS_ERROR 0x0200
  52. #define MV88E6XXX_TAI_EVENT_STATUS_VALID 0x0100
  53. #define MV88E6XXX_TAI_EVENT_STATUS_CTR_MASK 0x00ff
  54. /* Offset 0x0A/0x0B: Event Time */
  55. #define MV88E6XXX_TAI_EVENT_TIME_LO 0x0a
  56. #define MV88E6XXX_TAI_EVENT_TYPE_HI 0x0b
  57. /* Offset 0x0E/0x0F: PTP Global Time */
  58. #define MV88E6XXX_TAI_TIME_LO 0x0e
  59. #define MV88E6XXX_TAI_TIME_HI 0x0f
  60. /* Offset 0x10/0x11: Trig Generation Time */
  61. #define MV88E6XXX_TAI_TRIG_TIME_LO 0x10
  62. #define MV88E6XXX_TAI_TRIG_TIME_HI 0x11
  63. /* Offset 0x12: Lock Status */
  64. #define MV88E6XXX_TAI_LOCK_STATUS 0x12
  65. #ifdef CONFIG_NET_DSA_MV88E6XXX_PTP
  66. long mv88e6xxx_hwtstamp_work(struct ptp_clock_info *ptp);
  67. int mv88e6xxx_ptp_setup(struct mv88e6xxx_chip *chip);
  68. void mv88e6xxx_ptp_free(struct mv88e6xxx_chip *chip);
  69. #define ptp_to_chip(ptp) container_of(ptp, struct mv88e6xxx_chip, \
  70. ptp_clock_info)
  71. #else /* !CONFIG_NET_DSA_MV88E6XXX_PTP */
  72. static inline long mv88e6xxx_hwtstamp_work(struct ptp_clock_info *ptp)
  73. {
  74. return -1;
  75. }
  76. static inline int mv88e6xxx_ptp_setup(struct mv88e6xxx_chip *chip)
  77. {
  78. return 0;
  79. }
  80. static inline void mv88e6xxx_ptp_free(struct mv88e6xxx_chip *chip)
  81. {
  82. }
  83. #endif /* CONFIG_NET_DSA_MV88E6XXX_PTP */
  84. #endif /* _MV88E6XXX_PTP_H */