port.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958
  1. /*
  2. * Marvell 88E6xxx Switch Port Registers support
  3. *
  4. * Copyright (c) 2008 Marvell Semiconductor
  5. *
  6. * Copyright (c) 2016-2017 Savoir-faire Linux Inc.
  7. * Vivien Didelot <vivien.didelot@savoirfairelinux.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; either version 2 of the License, or
  12. * (at your option) any later version.
  13. */
  14. #include <linux/bitfield.h>
  15. #include <linux/if_bridge.h>
  16. #include <linux/phy.h>
  17. #include "chip.h"
  18. #include "port.h"
  19. int mv88e6xxx_port_read(struct mv88e6xxx_chip *chip, int port, int reg,
  20. u16 *val)
  21. {
  22. int addr = chip->info->port_base_addr + port;
  23. return mv88e6xxx_read(chip, addr, reg, val);
  24. }
  25. int mv88e6xxx_port_write(struct mv88e6xxx_chip *chip, int port, int reg,
  26. u16 val)
  27. {
  28. int addr = chip->info->port_base_addr + port;
  29. return mv88e6xxx_write(chip, addr, reg, val);
  30. }
  31. /* Offset 0x01: MAC (or PCS or Physical) Control Register
  32. *
  33. * Link, Duplex and Flow Control have one force bit, one value bit.
  34. *
  35. * For port's MAC speed, ForceSpd (or SpdValue) bits 1:0 program the value.
  36. * Alternative values require the 200BASE (or AltSpeed) bit 12 set.
  37. * Newer chips need a ForcedSpd bit 13 set to consider the value.
  38. */
  39. static int mv88e6xxx_port_set_rgmii_delay(struct mv88e6xxx_chip *chip, int port,
  40. phy_interface_t mode)
  41. {
  42. u16 reg;
  43. int err;
  44. err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_MAC_CTL, &reg);
  45. if (err)
  46. return err;
  47. reg &= ~(MV88E6XXX_PORT_MAC_CTL_RGMII_DELAY_RXCLK |
  48. MV88E6XXX_PORT_MAC_CTL_RGMII_DELAY_TXCLK);
  49. switch (mode) {
  50. case PHY_INTERFACE_MODE_RGMII_RXID:
  51. reg |= MV88E6XXX_PORT_MAC_CTL_RGMII_DELAY_RXCLK;
  52. break;
  53. case PHY_INTERFACE_MODE_RGMII_TXID:
  54. reg |= MV88E6XXX_PORT_MAC_CTL_RGMII_DELAY_TXCLK;
  55. break;
  56. case PHY_INTERFACE_MODE_RGMII_ID:
  57. reg |= MV88E6XXX_PORT_MAC_CTL_RGMII_DELAY_RXCLK |
  58. MV88E6XXX_PORT_MAC_CTL_RGMII_DELAY_TXCLK;
  59. break;
  60. case PHY_INTERFACE_MODE_RGMII:
  61. break;
  62. default:
  63. return 0;
  64. }
  65. err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_MAC_CTL, reg);
  66. if (err)
  67. return err;
  68. dev_dbg(chip->dev, "p%d: delay RXCLK %s, TXCLK %s\n", port,
  69. reg & MV88E6XXX_PORT_MAC_CTL_RGMII_DELAY_RXCLK ? "yes" : "no",
  70. reg & MV88E6XXX_PORT_MAC_CTL_RGMII_DELAY_TXCLK ? "yes" : "no");
  71. return 0;
  72. }
  73. int mv88e6352_port_set_rgmii_delay(struct mv88e6xxx_chip *chip, int port,
  74. phy_interface_t mode)
  75. {
  76. if (port < 5)
  77. return -EOPNOTSUPP;
  78. return mv88e6xxx_port_set_rgmii_delay(chip, port, mode);
  79. }
  80. int mv88e6390_port_set_rgmii_delay(struct mv88e6xxx_chip *chip, int port,
  81. phy_interface_t mode)
  82. {
  83. if (port != 0)
  84. return -EOPNOTSUPP;
  85. return mv88e6xxx_port_set_rgmii_delay(chip, port, mode);
  86. }
  87. int mv88e6xxx_port_set_link(struct mv88e6xxx_chip *chip, int port, int link)
  88. {
  89. u16 reg;
  90. int err;
  91. err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_MAC_CTL, &reg);
  92. if (err)
  93. return err;
  94. reg &= ~(MV88E6XXX_PORT_MAC_CTL_FORCE_LINK |
  95. MV88E6XXX_PORT_MAC_CTL_LINK_UP);
  96. switch (link) {
  97. case LINK_FORCED_DOWN:
  98. reg |= MV88E6XXX_PORT_MAC_CTL_FORCE_LINK;
  99. break;
  100. case LINK_FORCED_UP:
  101. reg |= MV88E6XXX_PORT_MAC_CTL_FORCE_LINK |
  102. MV88E6XXX_PORT_MAC_CTL_LINK_UP;
  103. break;
  104. case LINK_UNFORCED:
  105. /* normal link detection */
  106. break;
  107. default:
  108. return -EINVAL;
  109. }
  110. err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_MAC_CTL, reg);
  111. if (err)
  112. return err;
  113. dev_dbg(chip->dev, "p%d: %s link %s\n", port,
  114. reg & MV88E6XXX_PORT_MAC_CTL_FORCE_LINK ? "Force" : "Unforce",
  115. reg & MV88E6XXX_PORT_MAC_CTL_LINK_UP ? "up" : "down");
  116. return 0;
  117. }
  118. int mv88e6xxx_port_set_duplex(struct mv88e6xxx_chip *chip, int port, int dup)
  119. {
  120. u16 reg;
  121. int err;
  122. err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_MAC_CTL, &reg);
  123. if (err)
  124. return err;
  125. reg &= ~(MV88E6XXX_PORT_MAC_CTL_FORCE_DUPLEX |
  126. MV88E6XXX_PORT_MAC_CTL_DUPLEX_FULL);
  127. switch (dup) {
  128. case DUPLEX_HALF:
  129. reg |= MV88E6XXX_PORT_MAC_CTL_FORCE_DUPLEX;
  130. break;
  131. case DUPLEX_FULL:
  132. reg |= MV88E6XXX_PORT_MAC_CTL_FORCE_DUPLEX |
  133. MV88E6XXX_PORT_MAC_CTL_DUPLEX_FULL;
  134. break;
  135. case DUPLEX_UNFORCED:
  136. /* normal duplex detection */
  137. break;
  138. default:
  139. return -EINVAL;
  140. }
  141. err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_MAC_CTL, reg);
  142. if (err)
  143. return err;
  144. dev_dbg(chip->dev, "p%d: %s %s duplex\n", port,
  145. reg & MV88E6XXX_PORT_MAC_CTL_FORCE_DUPLEX ? "Force" : "Unforce",
  146. reg & MV88E6XXX_PORT_MAC_CTL_DUPLEX_FULL ? "full" : "half");
  147. return 0;
  148. }
  149. static int mv88e6xxx_port_set_speed(struct mv88e6xxx_chip *chip, int port,
  150. int speed, bool alt_bit, bool force_bit)
  151. {
  152. u16 reg, ctrl;
  153. int err;
  154. switch (speed) {
  155. case 10:
  156. ctrl = MV88E6XXX_PORT_MAC_CTL_SPEED_10;
  157. break;
  158. case 100:
  159. ctrl = MV88E6XXX_PORT_MAC_CTL_SPEED_100;
  160. break;
  161. case 200:
  162. if (alt_bit)
  163. ctrl = MV88E6XXX_PORT_MAC_CTL_SPEED_100 |
  164. MV88E6390_PORT_MAC_CTL_ALTSPEED;
  165. else
  166. ctrl = MV88E6065_PORT_MAC_CTL_SPEED_200;
  167. break;
  168. case 1000:
  169. ctrl = MV88E6XXX_PORT_MAC_CTL_SPEED_1000;
  170. break;
  171. case 2500:
  172. ctrl = MV88E6390_PORT_MAC_CTL_SPEED_10000 |
  173. MV88E6390_PORT_MAC_CTL_ALTSPEED;
  174. break;
  175. case 10000:
  176. /* all bits set, fall through... */
  177. case SPEED_UNFORCED:
  178. ctrl = MV88E6XXX_PORT_MAC_CTL_SPEED_UNFORCED;
  179. break;
  180. default:
  181. return -EOPNOTSUPP;
  182. }
  183. err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_MAC_CTL, &reg);
  184. if (err)
  185. return err;
  186. reg &= ~MV88E6XXX_PORT_MAC_CTL_SPEED_MASK;
  187. if (alt_bit)
  188. reg &= ~MV88E6390_PORT_MAC_CTL_ALTSPEED;
  189. if (force_bit) {
  190. reg &= ~MV88E6390_PORT_MAC_CTL_FORCE_SPEED;
  191. if (speed != SPEED_UNFORCED)
  192. ctrl |= MV88E6390_PORT_MAC_CTL_FORCE_SPEED;
  193. }
  194. reg |= ctrl;
  195. err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_MAC_CTL, reg);
  196. if (err)
  197. return err;
  198. if (speed)
  199. dev_dbg(chip->dev, "p%d: Speed set to %d Mbps\n", port, speed);
  200. else
  201. dev_dbg(chip->dev, "p%d: Speed unforced\n", port);
  202. return 0;
  203. }
  204. /* Support 10, 100, 200 Mbps (e.g. 88E6065 family) */
  205. int mv88e6065_port_set_speed(struct mv88e6xxx_chip *chip, int port, int speed)
  206. {
  207. if (speed == SPEED_MAX)
  208. speed = 200;
  209. if (speed > 200)
  210. return -EOPNOTSUPP;
  211. /* Setting 200 Mbps on port 0 to 3 selects 100 Mbps */
  212. return mv88e6xxx_port_set_speed(chip, port, speed, false, false);
  213. }
  214. /* Support 10, 100, 1000 Mbps (e.g. 88E6185 family) */
  215. int mv88e6185_port_set_speed(struct mv88e6xxx_chip *chip, int port, int speed)
  216. {
  217. if (speed == SPEED_MAX)
  218. speed = 1000;
  219. if (speed == 200 || speed > 1000)
  220. return -EOPNOTSUPP;
  221. return mv88e6xxx_port_set_speed(chip, port, speed, false, false);
  222. }
  223. /* Support 10, 100, 200, 1000 Mbps (e.g. 88E6352 family) */
  224. int mv88e6352_port_set_speed(struct mv88e6xxx_chip *chip, int port, int speed)
  225. {
  226. if (speed == SPEED_MAX)
  227. speed = 1000;
  228. if (speed > 1000)
  229. return -EOPNOTSUPP;
  230. if (speed == 200 && port < 5)
  231. return -EOPNOTSUPP;
  232. return mv88e6xxx_port_set_speed(chip, port, speed, true, false);
  233. }
  234. /* Support 10, 100, 200, 1000, 2500 Mbps (e.g. 88E6390) */
  235. int mv88e6390_port_set_speed(struct mv88e6xxx_chip *chip, int port, int speed)
  236. {
  237. if (speed == SPEED_MAX)
  238. speed = port < 9 ? 1000 : 2500;
  239. if (speed > 2500)
  240. return -EOPNOTSUPP;
  241. if (speed == 200 && port != 0)
  242. return -EOPNOTSUPP;
  243. if (speed == 2500 && port < 9)
  244. return -EOPNOTSUPP;
  245. return mv88e6xxx_port_set_speed(chip, port, speed, true, true);
  246. }
  247. /* Support 10, 100, 200, 1000, 2500, 10000 Mbps (e.g. 88E6190X) */
  248. int mv88e6390x_port_set_speed(struct mv88e6xxx_chip *chip, int port, int speed)
  249. {
  250. if (speed == SPEED_MAX)
  251. speed = port < 9 ? 1000 : 10000;
  252. if (speed == 200 && port != 0)
  253. return -EOPNOTSUPP;
  254. if (speed >= 2500 && port < 9)
  255. return -EOPNOTSUPP;
  256. return mv88e6xxx_port_set_speed(chip, port, speed, true, true);
  257. }
  258. int mv88e6390x_port_set_cmode(struct mv88e6xxx_chip *chip, int port,
  259. phy_interface_t mode)
  260. {
  261. u16 reg;
  262. u16 cmode;
  263. int err;
  264. if (mode == PHY_INTERFACE_MODE_NA)
  265. return 0;
  266. if (port != 9 && port != 10)
  267. return -EOPNOTSUPP;
  268. switch (mode) {
  269. case PHY_INTERFACE_MODE_1000BASEX:
  270. cmode = MV88E6XXX_PORT_STS_CMODE_1000BASE_X;
  271. break;
  272. case PHY_INTERFACE_MODE_SGMII:
  273. cmode = MV88E6XXX_PORT_STS_CMODE_SGMII;
  274. break;
  275. case PHY_INTERFACE_MODE_2500BASEX:
  276. cmode = MV88E6XXX_PORT_STS_CMODE_2500BASEX;
  277. break;
  278. case PHY_INTERFACE_MODE_XGMII:
  279. case PHY_INTERFACE_MODE_XAUI:
  280. cmode = MV88E6XXX_PORT_STS_CMODE_XAUI;
  281. break;
  282. case PHY_INTERFACE_MODE_RXAUI:
  283. cmode = MV88E6XXX_PORT_STS_CMODE_RXAUI;
  284. break;
  285. default:
  286. cmode = 0;
  287. }
  288. if (cmode) {
  289. err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_STS, &reg);
  290. if (err)
  291. return err;
  292. reg &= ~MV88E6XXX_PORT_STS_CMODE_MASK;
  293. reg |= cmode;
  294. err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_STS, reg);
  295. if (err)
  296. return err;
  297. }
  298. return 0;
  299. }
  300. int mv88e6xxx_port_get_cmode(struct mv88e6xxx_chip *chip, int port, u8 *cmode)
  301. {
  302. int err;
  303. u16 reg;
  304. err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_STS, &reg);
  305. if (err)
  306. return err;
  307. *cmode = reg & MV88E6XXX_PORT_STS_CMODE_MASK;
  308. return 0;
  309. }
  310. /* Offset 0x02: Jamming Control
  311. *
  312. * Do not limit the period of time that this port can be paused for by
  313. * the remote end or the period of time that this port can pause the
  314. * remote end.
  315. */
  316. int mv88e6097_port_pause_limit(struct mv88e6xxx_chip *chip, int port, u8 in,
  317. u8 out)
  318. {
  319. return mv88e6xxx_port_write(chip, port, MV88E6097_PORT_JAM_CTL,
  320. out << 8 | in);
  321. }
  322. int mv88e6390_port_pause_limit(struct mv88e6xxx_chip *chip, int port, u8 in,
  323. u8 out)
  324. {
  325. int err;
  326. err = mv88e6xxx_port_write(chip, port, MV88E6390_PORT_FLOW_CTL,
  327. MV88E6390_PORT_FLOW_CTL_UPDATE |
  328. MV88E6390_PORT_FLOW_CTL_LIMIT_IN | in);
  329. if (err)
  330. return err;
  331. return mv88e6xxx_port_write(chip, port, MV88E6390_PORT_FLOW_CTL,
  332. MV88E6390_PORT_FLOW_CTL_UPDATE |
  333. MV88E6390_PORT_FLOW_CTL_LIMIT_OUT | out);
  334. }
  335. /* Offset 0x04: Port Control Register */
  336. static const char * const mv88e6xxx_port_state_names[] = {
  337. [MV88E6XXX_PORT_CTL0_STATE_DISABLED] = "Disabled",
  338. [MV88E6XXX_PORT_CTL0_STATE_BLOCKING] = "Blocking/Listening",
  339. [MV88E6XXX_PORT_CTL0_STATE_LEARNING] = "Learning",
  340. [MV88E6XXX_PORT_CTL0_STATE_FORWARDING] = "Forwarding",
  341. };
  342. int mv88e6xxx_port_set_state(struct mv88e6xxx_chip *chip, int port, u8 state)
  343. {
  344. u16 reg;
  345. int err;
  346. err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_CTL0, &reg);
  347. if (err)
  348. return err;
  349. reg &= ~MV88E6XXX_PORT_CTL0_STATE_MASK;
  350. switch (state) {
  351. case BR_STATE_DISABLED:
  352. state = MV88E6XXX_PORT_CTL0_STATE_DISABLED;
  353. break;
  354. case BR_STATE_BLOCKING:
  355. case BR_STATE_LISTENING:
  356. state = MV88E6XXX_PORT_CTL0_STATE_BLOCKING;
  357. break;
  358. case BR_STATE_LEARNING:
  359. state = MV88E6XXX_PORT_CTL0_STATE_LEARNING;
  360. break;
  361. case BR_STATE_FORWARDING:
  362. state = MV88E6XXX_PORT_CTL0_STATE_FORWARDING;
  363. break;
  364. default:
  365. return -EINVAL;
  366. }
  367. reg |= state;
  368. err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_CTL0, reg);
  369. if (err)
  370. return err;
  371. dev_dbg(chip->dev, "p%d: PortState set to %s\n", port,
  372. mv88e6xxx_port_state_names[state]);
  373. return 0;
  374. }
  375. int mv88e6xxx_port_set_egress_mode(struct mv88e6xxx_chip *chip, int port,
  376. enum mv88e6xxx_egress_mode mode)
  377. {
  378. int err;
  379. u16 reg;
  380. err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_CTL0, &reg);
  381. if (err)
  382. return err;
  383. reg &= ~MV88E6XXX_PORT_CTL0_EGRESS_MODE_MASK;
  384. switch (mode) {
  385. case MV88E6XXX_EGRESS_MODE_UNMODIFIED:
  386. reg |= MV88E6XXX_PORT_CTL0_EGRESS_MODE_UNMODIFIED;
  387. break;
  388. case MV88E6XXX_EGRESS_MODE_UNTAGGED:
  389. reg |= MV88E6XXX_PORT_CTL0_EGRESS_MODE_UNTAGGED;
  390. break;
  391. case MV88E6XXX_EGRESS_MODE_TAGGED:
  392. reg |= MV88E6XXX_PORT_CTL0_EGRESS_MODE_TAGGED;
  393. break;
  394. case MV88E6XXX_EGRESS_MODE_ETHERTYPE:
  395. reg |= MV88E6XXX_PORT_CTL0_EGRESS_MODE_ETHER_TYPE_DSA;
  396. break;
  397. default:
  398. return -EINVAL;
  399. }
  400. return mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_CTL0, reg);
  401. }
  402. int mv88e6085_port_set_frame_mode(struct mv88e6xxx_chip *chip, int port,
  403. enum mv88e6xxx_frame_mode mode)
  404. {
  405. int err;
  406. u16 reg;
  407. err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_CTL0, &reg);
  408. if (err)
  409. return err;
  410. reg &= ~MV88E6XXX_PORT_CTL0_FRAME_MODE_MASK;
  411. switch (mode) {
  412. case MV88E6XXX_FRAME_MODE_NORMAL:
  413. reg |= MV88E6XXX_PORT_CTL0_FRAME_MODE_NORMAL;
  414. break;
  415. case MV88E6XXX_FRAME_MODE_DSA:
  416. reg |= MV88E6XXX_PORT_CTL0_FRAME_MODE_DSA;
  417. break;
  418. default:
  419. return -EINVAL;
  420. }
  421. return mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_CTL0, reg);
  422. }
  423. int mv88e6351_port_set_frame_mode(struct mv88e6xxx_chip *chip, int port,
  424. enum mv88e6xxx_frame_mode mode)
  425. {
  426. int err;
  427. u16 reg;
  428. err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_CTL0, &reg);
  429. if (err)
  430. return err;
  431. reg &= ~MV88E6XXX_PORT_CTL0_FRAME_MODE_MASK;
  432. switch (mode) {
  433. case MV88E6XXX_FRAME_MODE_NORMAL:
  434. reg |= MV88E6XXX_PORT_CTL0_FRAME_MODE_NORMAL;
  435. break;
  436. case MV88E6XXX_FRAME_MODE_DSA:
  437. reg |= MV88E6XXX_PORT_CTL0_FRAME_MODE_DSA;
  438. break;
  439. case MV88E6XXX_FRAME_MODE_PROVIDER:
  440. reg |= MV88E6XXX_PORT_CTL0_FRAME_MODE_PROVIDER;
  441. break;
  442. case MV88E6XXX_FRAME_MODE_ETHERTYPE:
  443. reg |= MV88E6XXX_PORT_CTL0_FRAME_MODE_ETHER_TYPE_DSA;
  444. break;
  445. default:
  446. return -EINVAL;
  447. }
  448. return mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_CTL0, reg);
  449. }
  450. static int mv88e6185_port_set_forward_unknown(struct mv88e6xxx_chip *chip,
  451. int port, bool unicast)
  452. {
  453. int err;
  454. u16 reg;
  455. err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_CTL0, &reg);
  456. if (err)
  457. return err;
  458. if (unicast)
  459. reg |= MV88E6185_PORT_CTL0_FORWARD_UNKNOWN;
  460. else
  461. reg &= ~MV88E6185_PORT_CTL0_FORWARD_UNKNOWN;
  462. return mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_CTL0, reg);
  463. }
  464. int mv88e6352_port_set_egress_floods(struct mv88e6xxx_chip *chip, int port,
  465. bool unicast, bool multicast)
  466. {
  467. int err;
  468. u16 reg;
  469. err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_CTL0, &reg);
  470. if (err)
  471. return err;
  472. reg &= ~MV88E6352_PORT_CTL0_EGRESS_FLOODS_MASK;
  473. if (unicast && multicast)
  474. reg |= MV88E6352_PORT_CTL0_EGRESS_FLOODS_ALL_UNKNOWN_DA;
  475. else if (unicast)
  476. reg |= MV88E6352_PORT_CTL0_EGRESS_FLOODS_NO_UNKNOWN_MC_DA;
  477. else if (multicast)
  478. reg |= MV88E6352_PORT_CTL0_EGRESS_FLOODS_NO_UNKNOWN_UC_DA;
  479. else
  480. reg |= MV88E6352_PORT_CTL0_EGRESS_FLOODS_NO_UNKNOWN_DA;
  481. return mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_CTL0, reg);
  482. }
  483. /* Offset 0x05: Port Control 1 */
  484. int mv88e6xxx_port_set_message_port(struct mv88e6xxx_chip *chip, int port,
  485. bool message_port)
  486. {
  487. u16 val;
  488. int err;
  489. err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_CTL1, &val);
  490. if (err)
  491. return err;
  492. if (message_port)
  493. val |= MV88E6XXX_PORT_CTL1_MESSAGE_PORT;
  494. else
  495. val &= ~MV88E6XXX_PORT_CTL1_MESSAGE_PORT;
  496. return mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_CTL1, val);
  497. }
  498. /* Offset 0x06: Port Based VLAN Map */
  499. int mv88e6xxx_port_set_vlan_map(struct mv88e6xxx_chip *chip, int port, u16 map)
  500. {
  501. const u16 mask = mv88e6xxx_port_mask(chip);
  502. u16 reg;
  503. int err;
  504. err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_BASE_VLAN, &reg);
  505. if (err)
  506. return err;
  507. reg &= ~mask;
  508. reg |= map & mask;
  509. err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_BASE_VLAN, reg);
  510. if (err)
  511. return err;
  512. dev_dbg(chip->dev, "p%d: VLANTable set to %.3x\n", port, map);
  513. return 0;
  514. }
  515. int mv88e6xxx_port_get_fid(struct mv88e6xxx_chip *chip, int port, u16 *fid)
  516. {
  517. const u16 upper_mask = (mv88e6xxx_num_databases(chip) - 1) >> 4;
  518. u16 reg;
  519. int err;
  520. /* Port's default FID lower 4 bits are located in reg 0x06, offset 12 */
  521. err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_BASE_VLAN, &reg);
  522. if (err)
  523. return err;
  524. *fid = (reg & 0xf000) >> 12;
  525. /* Port's default FID upper bits are located in reg 0x05, offset 0 */
  526. if (upper_mask) {
  527. err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_CTL1,
  528. &reg);
  529. if (err)
  530. return err;
  531. *fid |= (reg & upper_mask) << 4;
  532. }
  533. return 0;
  534. }
  535. int mv88e6xxx_port_set_fid(struct mv88e6xxx_chip *chip, int port, u16 fid)
  536. {
  537. const u16 upper_mask = (mv88e6xxx_num_databases(chip) - 1) >> 4;
  538. u16 reg;
  539. int err;
  540. if (fid >= mv88e6xxx_num_databases(chip))
  541. return -EINVAL;
  542. /* Port's default FID lower 4 bits are located in reg 0x06, offset 12 */
  543. err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_BASE_VLAN, &reg);
  544. if (err)
  545. return err;
  546. reg &= 0x0fff;
  547. reg |= (fid & 0x000f) << 12;
  548. err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_BASE_VLAN, reg);
  549. if (err)
  550. return err;
  551. /* Port's default FID upper bits are located in reg 0x05, offset 0 */
  552. if (upper_mask) {
  553. err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_CTL1,
  554. &reg);
  555. if (err)
  556. return err;
  557. reg &= ~upper_mask;
  558. reg |= (fid >> 4) & upper_mask;
  559. err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_CTL1,
  560. reg);
  561. if (err)
  562. return err;
  563. }
  564. dev_dbg(chip->dev, "p%d: FID set to %u\n", port, fid);
  565. return 0;
  566. }
  567. /* Offset 0x07: Default Port VLAN ID & Priority */
  568. int mv88e6xxx_port_get_pvid(struct mv88e6xxx_chip *chip, int port, u16 *pvid)
  569. {
  570. u16 reg;
  571. int err;
  572. err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_DEFAULT_VLAN,
  573. &reg);
  574. if (err)
  575. return err;
  576. *pvid = reg & MV88E6XXX_PORT_DEFAULT_VLAN_MASK;
  577. return 0;
  578. }
  579. int mv88e6xxx_port_set_pvid(struct mv88e6xxx_chip *chip, int port, u16 pvid)
  580. {
  581. u16 reg;
  582. int err;
  583. err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_DEFAULT_VLAN,
  584. &reg);
  585. if (err)
  586. return err;
  587. reg &= ~MV88E6XXX_PORT_DEFAULT_VLAN_MASK;
  588. reg |= pvid & MV88E6XXX_PORT_DEFAULT_VLAN_MASK;
  589. err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_DEFAULT_VLAN,
  590. reg);
  591. if (err)
  592. return err;
  593. dev_dbg(chip->dev, "p%d: DefaultVID set to %u\n", port, pvid);
  594. return 0;
  595. }
  596. /* Offset 0x08: Port Control 2 Register */
  597. static const char * const mv88e6xxx_port_8021q_mode_names[] = {
  598. [MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED] = "Disabled",
  599. [MV88E6XXX_PORT_CTL2_8021Q_MODE_FALLBACK] = "Fallback",
  600. [MV88E6XXX_PORT_CTL2_8021Q_MODE_CHECK] = "Check",
  601. [MV88E6XXX_PORT_CTL2_8021Q_MODE_SECURE] = "Secure",
  602. };
  603. static int mv88e6185_port_set_default_forward(struct mv88e6xxx_chip *chip,
  604. int port, bool multicast)
  605. {
  606. int err;
  607. u16 reg;
  608. err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_CTL2, &reg);
  609. if (err)
  610. return err;
  611. if (multicast)
  612. reg |= MV88E6XXX_PORT_CTL2_DEFAULT_FORWARD;
  613. else
  614. reg &= ~MV88E6XXX_PORT_CTL2_DEFAULT_FORWARD;
  615. return mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_CTL2, reg);
  616. }
  617. int mv88e6185_port_set_egress_floods(struct mv88e6xxx_chip *chip, int port,
  618. bool unicast, bool multicast)
  619. {
  620. int err;
  621. err = mv88e6185_port_set_forward_unknown(chip, port, unicast);
  622. if (err)
  623. return err;
  624. return mv88e6185_port_set_default_forward(chip, port, multicast);
  625. }
  626. int mv88e6095_port_set_upstream_port(struct mv88e6xxx_chip *chip, int port,
  627. int upstream_port)
  628. {
  629. int err;
  630. u16 reg;
  631. err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_CTL2, &reg);
  632. if (err)
  633. return err;
  634. reg &= ~MV88E6095_PORT_CTL2_CPU_PORT_MASK;
  635. reg |= upstream_port;
  636. return mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_CTL2, reg);
  637. }
  638. int mv88e6xxx_port_set_8021q_mode(struct mv88e6xxx_chip *chip, int port,
  639. u16 mode)
  640. {
  641. u16 reg;
  642. int err;
  643. err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_CTL2, &reg);
  644. if (err)
  645. return err;
  646. reg &= ~MV88E6XXX_PORT_CTL2_8021Q_MODE_MASK;
  647. reg |= mode & MV88E6XXX_PORT_CTL2_8021Q_MODE_MASK;
  648. err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_CTL2, reg);
  649. if (err)
  650. return err;
  651. dev_dbg(chip->dev, "p%d: 802.1QMode set to %s\n", port,
  652. mv88e6xxx_port_8021q_mode_names[mode]);
  653. return 0;
  654. }
  655. int mv88e6xxx_port_set_map_da(struct mv88e6xxx_chip *chip, int port)
  656. {
  657. u16 reg;
  658. int err;
  659. err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_CTL2, &reg);
  660. if (err)
  661. return err;
  662. reg |= MV88E6XXX_PORT_CTL2_MAP_DA;
  663. return mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_CTL2, reg);
  664. }
  665. int mv88e6165_port_set_jumbo_size(struct mv88e6xxx_chip *chip, int port,
  666. size_t size)
  667. {
  668. u16 reg;
  669. int err;
  670. err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_CTL2, &reg);
  671. if (err)
  672. return err;
  673. reg &= ~MV88E6XXX_PORT_CTL2_JUMBO_MODE_MASK;
  674. if (size <= 1522)
  675. reg |= MV88E6XXX_PORT_CTL2_JUMBO_MODE_1522;
  676. else if (size <= 2048)
  677. reg |= MV88E6XXX_PORT_CTL2_JUMBO_MODE_2048;
  678. else if (size <= 10240)
  679. reg |= MV88E6XXX_PORT_CTL2_JUMBO_MODE_10240;
  680. else
  681. return -ERANGE;
  682. return mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_CTL2, reg);
  683. }
  684. /* Offset 0x09: Port Rate Control */
  685. int mv88e6095_port_egress_rate_limiting(struct mv88e6xxx_chip *chip, int port)
  686. {
  687. return mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_EGRESS_RATE_CTL1,
  688. 0x0000);
  689. }
  690. int mv88e6097_port_egress_rate_limiting(struct mv88e6xxx_chip *chip, int port)
  691. {
  692. return mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_EGRESS_RATE_CTL1,
  693. 0x0001);
  694. }
  695. /* Offset 0x0C: Port ATU Control */
  696. int mv88e6xxx_port_disable_learn_limit(struct mv88e6xxx_chip *chip, int port)
  697. {
  698. return mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_ATU_CTL, 0);
  699. }
  700. /* Offset 0x0D: (Priority) Override Register */
  701. int mv88e6xxx_port_disable_pri_override(struct mv88e6xxx_chip *chip, int port)
  702. {
  703. return mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_PRI_OVERRIDE, 0);
  704. }
  705. /* Offset 0x0f: Port Ether type */
  706. int mv88e6351_port_set_ether_type(struct mv88e6xxx_chip *chip, int port,
  707. u16 etype)
  708. {
  709. return mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_ETH_TYPE, etype);
  710. }
  711. /* Offset 0x18: Port IEEE Priority Remapping Registers [0-3]
  712. * Offset 0x19: Port IEEE Priority Remapping Registers [4-7]
  713. */
  714. int mv88e6095_port_tag_remap(struct mv88e6xxx_chip *chip, int port)
  715. {
  716. int err;
  717. /* Use a direct priority mapping for all IEEE tagged frames */
  718. err = mv88e6xxx_port_write(chip, port,
  719. MV88E6095_PORT_IEEE_PRIO_REMAP_0123,
  720. 0x3210);
  721. if (err)
  722. return err;
  723. return mv88e6xxx_port_write(chip, port,
  724. MV88E6095_PORT_IEEE_PRIO_REMAP_4567,
  725. 0x7654);
  726. }
  727. static int mv88e6xxx_port_ieeepmt_write(struct mv88e6xxx_chip *chip,
  728. int port, u16 table, u8 ptr, u16 data)
  729. {
  730. u16 reg;
  731. reg = MV88E6390_PORT_IEEE_PRIO_MAP_TABLE_UPDATE | table |
  732. (ptr << __bf_shf(MV88E6390_PORT_IEEE_PRIO_MAP_TABLE_PTR_MASK)) |
  733. (data & MV88E6390_PORT_IEEE_PRIO_MAP_TABLE_DATA_MASK);
  734. return mv88e6xxx_port_write(chip, port,
  735. MV88E6390_PORT_IEEE_PRIO_MAP_TABLE, reg);
  736. }
  737. int mv88e6390_port_tag_remap(struct mv88e6xxx_chip *chip, int port)
  738. {
  739. int err, i;
  740. u16 table;
  741. for (i = 0; i <= 7; i++) {
  742. table = MV88E6390_PORT_IEEE_PRIO_MAP_TABLE_INGRESS_PCP;
  743. err = mv88e6xxx_port_ieeepmt_write(chip, port, table, i,
  744. (i | i << 4));
  745. if (err)
  746. return err;
  747. table = MV88E6390_PORT_IEEE_PRIO_MAP_TABLE_EGRESS_GREEN_PCP;
  748. err = mv88e6xxx_port_ieeepmt_write(chip, port, table, i, i);
  749. if (err)
  750. return err;
  751. table = MV88E6390_PORT_IEEE_PRIO_MAP_TABLE_EGRESS_YELLOW_PCP;
  752. err = mv88e6xxx_port_ieeepmt_write(chip, port, table, i, i);
  753. if (err)
  754. return err;
  755. table = MV88E6390_PORT_IEEE_PRIO_MAP_TABLE_EGRESS_AVB_PCP;
  756. err = mv88e6xxx_port_ieeepmt_write(chip, port, table, i, i);
  757. if (err)
  758. return err;
  759. }
  760. return 0;
  761. }