lan9303-core.c 39 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371
  1. /*
  2. * Copyright (C) 2017 Pengutronix, Juergen Borleis <kernel@pengutronix.de>
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * version 2, as published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. *
  13. */
  14. #include <linux/kernel.h>
  15. #include <linux/module.h>
  16. #include <linux/gpio/consumer.h>
  17. #include <linux/regmap.h>
  18. #include <linux/mutex.h>
  19. #include <linux/mii.h>
  20. #include <linux/phy.h>
  21. #include <linux/if_bridge.h>
  22. #include <linux/etherdevice.h>
  23. #include "lan9303.h"
  24. #define LAN9303_NUM_PORTS 3
  25. /* 13.2 System Control and Status Registers
  26. * Multiply register number by 4 to get address offset.
  27. */
  28. #define LAN9303_CHIP_REV 0x14
  29. # define LAN9303_CHIP_ID 0x9303
  30. #define LAN9303_IRQ_CFG 0x15
  31. # define LAN9303_IRQ_CFG_IRQ_ENABLE BIT(8)
  32. # define LAN9303_IRQ_CFG_IRQ_POL BIT(4)
  33. # define LAN9303_IRQ_CFG_IRQ_TYPE BIT(0)
  34. #define LAN9303_INT_STS 0x16
  35. # define LAN9303_INT_STS_PHY_INT2 BIT(27)
  36. # define LAN9303_INT_STS_PHY_INT1 BIT(26)
  37. #define LAN9303_INT_EN 0x17
  38. # define LAN9303_INT_EN_PHY_INT2_EN BIT(27)
  39. # define LAN9303_INT_EN_PHY_INT1_EN BIT(26)
  40. #define LAN9303_HW_CFG 0x1D
  41. # define LAN9303_HW_CFG_READY BIT(27)
  42. # define LAN9303_HW_CFG_AMDX_EN_PORT2 BIT(26)
  43. # define LAN9303_HW_CFG_AMDX_EN_PORT1 BIT(25)
  44. #define LAN9303_PMI_DATA 0x29
  45. #define LAN9303_PMI_ACCESS 0x2A
  46. # define LAN9303_PMI_ACCESS_PHY_ADDR(x) (((x) & 0x1f) << 11)
  47. # define LAN9303_PMI_ACCESS_MIIRINDA(x) (((x) & 0x1f) << 6)
  48. # define LAN9303_PMI_ACCESS_MII_BUSY BIT(0)
  49. # define LAN9303_PMI_ACCESS_MII_WRITE BIT(1)
  50. #define LAN9303_MANUAL_FC_1 0x68
  51. #define LAN9303_MANUAL_FC_2 0x69
  52. #define LAN9303_MANUAL_FC_0 0x6a
  53. #define LAN9303_SWITCH_CSR_DATA 0x6b
  54. #define LAN9303_SWITCH_CSR_CMD 0x6c
  55. #define LAN9303_SWITCH_CSR_CMD_BUSY BIT(31)
  56. #define LAN9303_SWITCH_CSR_CMD_RW BIT(30)
  57. #define LAN9303_SWITCH_CSR_CMD_LANES (BIT(19) | BIT(18) | BIT(17) | BIT(16))
  58. #define LAN9303_VIRT_PHY_BASE 0x70
  59. #define LAN9303_VIRT_SPECIAL_CTRL 0x77
  60. #define LAN9303_VIRT_SPECIAL_TURBO BIT(10) /*Turbo MII Enable*/
  61. /*13.4 Switch Fabric Control and Status Registers
  62. * Accessed indirectly via SWITCH_CSR_CMD, SWITCH_CSR_DATA.
  63. */
  64. #define LAN9303_SW_DEV_ID 0x0000
  65. #define LAN9303_SW_RESET 0x0001
  66. #define LAN9303_SW_RESET_RESET BIT(0)
  67. #define LAN9303_SW_IMR 0x0004
  68. #define LAN9303_SW_IPR 0x0005
  69. #define LAN9303_MAC_VER_ID_0 0x0400
  70. #define LAN9303_MAC_RX_CFG_0 0x0401
  71. # define LAN9303_MAC_RX_CFG_X_REJECT_MAC_TYPES BIT(1)
  72. # define LAN9303_MAC_RX_CFG_X_RX_ENABLE BIT(0)
  73. #define LAN9303_MAC_RX_UNDSZE_CNT_0 0x0410
  74. #define LAN9303_MAC_RX_64_CNT_0 0x0411
  75. #define LAN9303_MAC_RX_127_CNT_0 0x0412
  76. #define LAN9303_MAC_RX_255_CNT_0 0x413
  77. #define LAN9303_MAC_RX_511_CNT_0 0x0414
  78. #define LAN9303_MAC_RX_1023_CNT_0 0x0415
  79. #define LAN9303_MAC_RX_MAX_CNT_0 0x0416
  80. #define LAN9303_MAC_RX_OVRSZE_CNT_0 0x0417
  81. #define LAN9303_MAC_RX_PKTOK_CNT_0 0x0418
  82. #define LAN9303_MAC_RX_CRCERR_CNT_0 0x0419
  83. #define LAN9303_MAC_RX_MULCST_CNT_0 0x041a
  84. #define LAN9303_MAC_RX_BRDCST_CNT_0 0x041b
  85. #define LAN9303_MAC_RX_PAUSE_CNT_0 0x041c
  86. #define LAN9303_MAC_RX_FRAG_CNT_0 0x041d
  87. #define LAN9303_MAC_RX_JABB_CNT_0 0x041e
  88. #define LAN9303_MAC_RX_ALIGN_CNT_0 0x041f
  89. #define LAN9303_MAC_RX_PKTLEN_CNT_0 0x0420
  90. #define LAN9303_MAC_RX_GOODPKTLEN_CNT_0 0x0421
  91. #define LAN9303_MAC_RX_SYMBL_CNT_0 0x0422
  92. #define LAN9303_MAC_RX_CTLFRM_CNT_0 0x0423
  93. #define LAN9303_MAC_TX_CFG_0 0x0440
  94. # define LAN9303_MAC_TX_CFG_X_TX_IFG_CONFIG_DEFAULT (21 << 2)
  95. # define LAN9303_MAC_TX_CFG_X_TX_PAD_ENABLE BIT(1)
  96. # define LAN9303_MAC_TX_CFG_X_TX_ENABLE BIT(0)
  97. #define LAN9303_MAC_TX_DEFER_CNT_0 0x0451
  98. #define LAN9303_MAC_TX_PAUSE_CNT_0 0x0452
  99. #define LAN9303_MAC_TX_PKTOK_CNT_0 0x0453
  100. #define LAN9303_MAC_TX_64_CNT_0 0x0454
  101. #define LAN9303_MAC_TX_127_CNT_0 0x0455
  102. #define LAN9303_MAC_TX_255_CNT_0 0x0456
  103. #define LAN9303_MAC_TX_511_CNT_0 0x0457
  104. #define LAN9303_MAC_TX_1023_CNT_0 0x0458
  105. #define LAN9303_MAC_TX_MAX_CNT_0 0x0459
  106. #define LAN9303_MAC_TX_UNDSZE_CNT_0 0x045a
  107. #define LAN9303_MAC_TX_PKTLEN_CNT_0 0x045c
  108. #define LAN9303_MAC_TX_BRDCST_CNT_0 0x045d
  109. #define LAN9303_MAC_TX_MULCST_CNT_0 0x045e
  110. #define LAN9303_MAC_TX_LATECOL_0 0x045f
  111. #define LAN9303_MAC_TX_EXCOL_CNT_0 0x0460
  112. #define LAN9303_MAC_TX_SNGLECOL_CNT_0 0x0461
  113. #define LAN9303_MAC_TX_MULTICOL_CNT_0 0x0462
  114. #define LAN9303_MAC_TX_TOTALCOL_CNT_0 0x0463
  115. #define LAN9303_MAC_VER_ID_1 0x0800
  116. #define LAN9303_MAC_RX_CFG_1 0x0801
  117. #define LAN9303_MAC_TX_CFG_1 0x0840
  118. #define LAN9303_MAC_VER_ID_2 0x0c00
  119. #define LAN9303_MAC_RX_CFG_2 0x0c01
  120. #define LAN9303_MAC_TX_CFG_2 0x0c40
  121. #define LAN9303_SWE_ALR_CMD 0x1800
  122. # define LAN9303_ALR_CMD_MAKE_ENTRY BIT(2)
  123. # define LAN9303_ALR_CMD_GET_FIRST BIT(1)
  124. # define LAN9303_ALR_CMD_GET_NEXT BIT(0)
  125. #define LAN9303_SWE_ALR_WR_DAT_0 0x1801
  126. #define LAN9303_SWE_ALR_WR_DAT_1 0x1802
  127. # define LAN9303_ALR_DAT1_VALID BIT(26)
  128. # define LAN9303_ALR_DAT1_END_OF_TABL BIT(25)
  129. # define LAN9303_ALR_DAT1_AGE_OVERRID BIT(25)
  130. # define LAN9303_ALR_DAT1_STATIC BIT(24)
  131. # define LAN9303_ALR_DAT1_PORT_BITOFFS 16
  132. # define LAN9303_ALR_DAT1_PORT_MASK (7 << LAN9303_ALR_DAT1_PORT_BITOFFS)
  133. #define LAN9303_SWE_ALR_RD_DAT_0 0x1805
  134. #define LAN9303_SWE_ALR_RD_DAT_1 0x1806
  135. #define LAN9303_SWE_ALR_CMD_STS 0x1808
  136. # define ALR_STS_MAKE_PEND BIT(0)
  137. #define LAN9303_SWE_VLAN_CMD 0x180b
  138. # define LAN9303_SWE_VLAN_CMD_RNW BIT(5)
  139. # define LAN9303_SWE_VLAN_CMD_PVIDNVLAN BIT(4)
  140. #define LAN9303_SWE_VLAN_WR_DATA 0x180c
  141. #define LAN9303_SWE_VLAN_RD_DATA 0x180e
  142. # define LAN9303_SWE_VLAN_MEMBER_PORT2 BIT(17)
  143. # define LAN9303_SWE_VLAN_UNTAG_PORT2 BIT(16)
  144. # define LAN9303_SWE_VLAN_MEMBER_PORT1 BIT(15)
  145. # define LAN9303_SWE_VLAN_UNTAG_PORT1 BIT(14)
  146. # define LAN9303_SWE_VLAN_MEMBER_PORT0 BIT(13)
  147. # define LAN9303_SWE_VLAN_UNTAG_PORT0 BIT(12)
  148. #define LAN9303_SWE_VLAN_CMD_STS 0x1810
  149. #define LAN9303_SWE_GLB_INGRESS_CFG 0x1840
  150. # define LAN9303_SWE_GLB_INGR_IGMP_TRAP BIT(7)
  151. # define LAN9303_SWE_GLB_INGR_IGMP_PORT(p) BIT(10 + p)
  152. #define LAN9303_SWE_PORT_STATE 0x1843
  153. # define LAN9303_SWE_PORT_STATE_FORWARDING_PORT2 (0)
  154. # define LAN9303_SWE_PORT_STATE_LEARNING_PORT2 BIT(5)
  155. # define LAN9303_SWE_PORT_STATE_BLOCKING_PORT2 BIT(4)
  156. # define LAN9303_SWE_PORT_STATE_FORWARDING_PORT1 (0)
  157. # define LAN9303_SWE_PORT_STATE_LEARNING_PORT1 BIT(3)
  158. # define LAN9303_SWE_PORT_STATE_BLOCKING_PORT1 BIT(2)
  159. # define LAN9303_SWE_PORT_STATE_FORWARDING_PORT0 (0)
  160. # define LAN9303_SWE_PORT_STATE_LEARNING_PORT0 BIT(1)
  161. # define LAN9303_SWE_PORT_STATE_BLOCKING_PORT0 BIT(0)
  162. # define LAN9303_SWE_PORT_STATE_DISABLED_PORT0 (3)
  163. #define LAN9303_SWE_PORT_MIRROR 0x1846
  164. # define LAN9303_SWE_PORT_MIRROR_SNIFF_ALL BIT(8)
  165. # define LAN9303_SWE_PORT_MIRROR_SNIFFER_PORT2 BIT(7)
  166. # define LAN9303_SWE_PORT_MIRROR_SNIFFER_PORT1 BIT(6)
  167. # define LAN9303_SWE_PORT_MIRROR_SNIFFER_PORT0 BIT(5)
  168. # define LAN9303_SWE_PORT_MIRROR_MIRRORED_PORT2 BIT(4)
  169. # define LAN9303_SWE_PORT_MIRROR_MIRRORED_PORT1 BIT(3)
  170. # define LAN9303_SWE_PORT_MIRROR_MIRRORED_PORT0 BIT(2)
  171. # define LAN9303_SWE_PORT_MIRROR_ENABLE_RX_MIRRORING BIT(1)
  172. # define LAN9303_SWE_PORT_MIRROR_ENABLE_TX_MIRRORING BIT(0)
  173. # define LAN9303_SWE_PORT_MIRROR_DISABLED 0
  174. #define LAN9303_SWE_INGRESS_PORT_TYPE 0x1847
  175. #define LAN9303_SWE_INGRESS_PORT_TYPE_VLAN 3
  176. #define LAN9303_BM_CFG 0x1c00
  177. #define LAN9303_BM_EGRSS_PORT_TYPE 0x1c0c
  178. # define LAN9303_BM_EGRSS_PORT_TYPE_SPECIAL_TAG_PORT2 (BIT(17) | BIT(16))
  179. # define LAN9303_BM_EGRSS_PORT_TYPE_SPECIAL_TAG_PORT1 (BIT(9) | BIT(8))
  180. # define LAN9303_BM_EGRSS_PORT_TYPE_SPECIAL_TAG_PORT0 (BIT(1) | BIT(0))
  181. #define LAN9303_SWITCH_PORT_REG(port, reg0) (0x400 * (port) + (reg0))
  182. /* the built-in PHYs are of type LAN911X */
  183. #define MII_LAN911X_SPECIAL_MODES 0x12
  184. #define MII_LAN911X_SPECIAL_CONTROL_STATUS 0x1f
  185. static const struct regmap_range lan9303_valid_regs[] = {
  186. regmap_reg_range(0x14, 0x17), /* misc, interrupt */
  187. regmap_reg_range(0x19, 0x19), /* endian test */
  188. regmap_reg_range(0x1d, 0x1d), /* hardware config */
  189. regmap_reg_range(0x23, 0x24), /* general purpose timer */
  190. regmap_reg_range(0x27, 0x27), /* counter */
  191. regmap_reg_range(0x29, 0x2a), /* PMI index regs */
  192. regmap_reg_range(0x68, 0x6a), /* flow control */
  193. regmap_reg_range(0x6b, 0x6c), /* switch fabric indirect regs */
  194. regmap_reg_range(0x6d, 0x6f), /* misc */
  195. regmap_reg_range(0x70, 0x77), /* virtual phy */
  196. regmap_reg_range(0x78, 0x7a), /* GPIO */
  197. regmap_reg_range(0x7c, 0x7e), /* MAC & reset */
  198. regmap_reg_range(0x80, 0xb7), /* switch fabric direct regs (wr only) */
  199. };
  200. static const struct regmap_range lan9303_reserved_ranges[] = {
  201. regmap_reg_range(0x00, 0x13),
  202. regmap_reg_range(0x18, 0x18),
  203. regmap_reg_range(0x1a, 0x1c),
  204. regmap_reg_range(0x1e, 0x22),
  205. regmap_reg_range(0x25, 0x26),
  206. regmap_reg_range(0x28, 0x28),
  207. regmap_reg_range(0x2b, 0x67),
  208. regmap_reg_range(0x7b, 0x7b),
  209. regmap_reg_range(0x7f, 0x7f),
  210. regmap_reg_range(0xb8, 0xff),
  211. };
  212. const struct regmap_access_table lan9303_register_set = {
  213. .yes_ranges = lan9303_valid_regs,
  214. .n_yes_ranges = ARRAY_SIZE(lan9303_valid_regs),
  215. .no_ranges = lan9303_reserved_ranges,
  216. .n_no_ranges = ARRAY_SIZE(lan9303_reserved_ranges),
  217. };
  218. EXPORT_SYMBOL(lan9303_register_set);
  219. static int lan9303_read(struct regmap *regmap, unsigned int offset, u32 *reg)
  220. {
  221. int ret, i;
  222. /* we can lose arbitration for the I2C case, because the device
  223. * tries to detect and read an external EEPROM after reset and acts as
  224. * a master on the shared I2C bus itself. This conflicts with our
  225. * attempts to access the device as a slave at the same moment.
  226. */
  227. for (i = 0; i < 5; i++) {
  228. ret = regmap_read(regmap, offset, reg);
  229. if (!ret)
  230. return 0;
  231. if (ret != -EAGAIN)
  232. break;
  233. msleep(500);
  234. }
  235. return -EIO;
  236. }
  237. static int lan9303_read_wait(struct lan9303 *chip, int offset, u32 mask)
  238. {
  239. int i;
  240. for (i = 0; i < 25; i++) {
  241. u32 reg;
  242. int ret;
  243. ret = lan9303_read(chip->regmap, offset, &reg);
  244. if (ret) {
  245. dev_err(chip->dev, "%s failed to read offset %d: %d\n",
  246. __func__, offset, ret);
  247. return ret;
  248. }
  249. if (!(reg & mask))
  250. return 0;
  251. usleep_range(1000, 2000);
  252. }
  253. return -ETIMEDOUT;
  254. }
  255. static int lan9303_virt_phy_reg_read(struct lan9303 *chip, int regnum)
  256. {
  257. int ret;
  258. u32 val;
  259. if (regnum > MII_EXPANSION)
  260. return -EINVAL;
  261. ret = lan9303_read(chip->regmap, LAN9303_VIRT_PHY_BASE + regnum, &val);
  262. if (ret)
  263. return ret;
  264. return val & 0xffff;
  265. }
  266. static int lan9303_virt_phy_reg_write(struct lan9303 *chip, int regnum, u16 val)
  267. {
  268. if (regnum > MII_EXPANSION)
  269. return -EINVAL;
  270. return regmap_write(chip->regmap, LAN9303_VIRT_PHY_BASE + regnum, val);
  271. }
  272. static int lan9303_indirect_phy_wait_for_completion(struct lan9303 *chip)
  273. {
  274. return lan9303_read_wait(chip, LAN9303_PMI_ACCESS,
  275. LAN9303_PMI_ACCESS_MII_BUSY);
  276. }
  277. static int lan9303_indirect_phy_read(struct lan9303 *chip, int addr, int regnum)
  278. {
  279. int ret;
  280. u32 val;
  281. val = LAN9303_PMI_ACCESS_PHY_ADDR(addr);
  282. val |= LAN9303_PMI_ACCESS_MIIRINDA(regnum);
  283. mutex_lock(&chip->indirect_mutex);
  284. ret = lan9303_indirect_phy_wait_for_completion(chip);
  285. if (ret)
  286. goto on_error;
  287. /* start the MII read cycle */
  288. ret = regmap_write(chip->regmap, LAN9303_PMI_ACCESS, val);
  289. if (ret)
  290. goto on_error;
  291. ret = lan9303_indirect_phy_wait_for_completion(chip);
  292. if (ret)
  293. goto on_error;
  294. /* read the result of this operation */
  295. ret = lan9303_read(chip->regmap, LAN9303_PMI_DATA, &val);
  296. if (ret)
  297. goto on_error;
  298. mutex_unlock(&chip->indirect_mutex);
  299. return val & 0xffff;
  300. on_error:
  301. mutex_unlock(&chip->indirect_mutex);
  302. return ret;
  303. }
  304. static int lan9303_indirect_phy_write(struct lan9303 *chip, int addr,
  305. int regnum, u16 val)
  306. {
  307. int ret;
  308. u32 reg;
  309. reg = LAN9303_PMI_ACCESS_PHY_ADDR(addr);
  310. reg |= LAN9303_PMI_ACCESS_MIIRINDA(regnum);
  311. reg |= LAN9303_PMI_ACCESS_MII_WRITE;
  312. mutex_lock(&chip->indirect_mutex);
  313. ret = lan9303_indirect_phy_wait_for_completion(chip);
  314. if (ret)
  315. goto on_error;
  316. /* write the data first... */
  317. ret = regmap_write(chip->regmap, LAN9303_PMI_DATA, val);
  318. if (ret)
  319. goto on_error;
  320. /* ...then start the MII write cycle */
  321. ret = regmap_write(chip->regmap, LAN9303_PMI_ACCESS, reg);
  322. on_error:
  323. mutex_unlock(&chip->indirect_mutex);
  324. return ret;
  325. }
  326. const struct lan9303_phy_ops lan9303_indirect_phy_ops = {
  327. .phy_read = lan9303_indirect_phy_read,
  328. .phy_write = lan9303_indirect_phy_write,
  329. };
  330. EXPORT_SYMBOL_GPL(lan9303_indirect_phy_ops);
  331. static int lan9303_switch_wait_for_completion(struct lan9303 *chip)
  332. {
  333. return lan9303_read_wait(chip, LAN9303_SWITCH_CSR_CMD,
  334. LAN9303_SWITCH_CSR_CMD_BUSY);
  335. }
  336. static int lan9303_write_switch_reg(struct lan9303 *chip, u16 regnum, u32 val)
  337. {
  338. u32 reg;
  339. int ret;
  340. reg = regnum;
  341. reg |= LAN9303_SWITCH_CSR_CMD_LANES;
  342. reg |= LAN9303_SWITCH_CSR_CMD_BUSY;
  343. mutex_lock(&chip->indirect_mutex);
  344. ret = lan9303_switch_wait_for_completion(chip);
  345. if (ret)
  346. goto on_error;
  347. ret = regmap_write(chip->regmap, LAN9303_SWITCH_CSR_DATA, val);
  348. if (ret) {
  349. dev_err(chip->dev, "Failed to write csr data reg: %d\n", ret);
  350. goto on_error;
  351. }
  352. /* trigger write */
  353. ret = regmap_write(chip->regmap, LAN9303_SWITCH_CSR_CMD, reg);
  354. if (ret)
  355. dev_err(chip->dev, "Failed to write csr command reg: %d\n",
  356. ret);
  357. on_error:
  358. mutex_unlock(&chip->indirect_mutex);
  359. return ret;
  360. }
  361. static int lan9303_read_switch_reg(struct lan9303 *chip, u16 regnum, u32 *val)
  362. {
  363. u32 reg;
  364. int ret;
  365. reg = regnum;
  366. reg |= LAN9303_SWITCH_CSR_CMD_LANES;
  367. reg |= LAN9303_SWITCH_CSR_CMD_RW;
  368. reg |= LAN9303_SWITCH_CSR_CMD_BUSY;
  369. mutex_lock(&chip->indirect_mutex);
  370. ret = lan9303_switch_wait_for_completion(chip);
  371. if (ret)
  372. goto on_error;
  373. /* trigger read */
  374. ret = regmap_write(chip->regmap, LAN9303_SWITCH_CSR_CMD, reg);
  375. if (ret) {
  376. dev_err(chip->dev, "Failed to write csr command reg: %d\n",
  377. ret);
  378. goto on_error;
  379. }
  380. ret = lan9303_switch_wait_for_completion(chip);
  381. if (ret)
  382. goto on_error;
  383. ret = lan9303_read(chip->regmap, LAN9303_SWITCH_CSR_DATA, val);
  384. if (ret)
  385. dev_err(chip->dev, "Failed to read csr data reg: %d\n", ret);
  386. on_error:
  387. mutex_unlock(&chip->indirect_mutex);
  388. return ret;
  389. }
  390. static int lan9303_write_switch_reg_mask(struct lan9303 *chip, u16 regnum,
  391. u32 val, u32 mask)
  392. {
  393. int ret;
  394. u32 reg;
  395. ret = lan9303_read_switch_reg(chip, regnum, &reg);
  396. if (ret)
  397. return ret;
  398. reg = (reg & ~mask) | val;
  399. return lan9303_write_switch_reg(chip, regnum, reg);
  400. }
  401. static int lan9303_write_switch_port(struct lan9303 *chip, int port,
  402. u16 regnum, u32 val)
  403. {
  404. return lan9303_write_switch_reg(
  405. chip, LAN9303_SWITCH_PORT_REG(port, regnum), val);
  406. }
  407. static int lan9303_read_switch_port(struct lan9303 *chip, int port,
  408. u16 regnum, u32 *val)
  409. {
  410. return lan9303_read_switch_reg(
  411. chip, LAN9303_SWITCH_PORT_REG(port, regnum), val);
  412. }
  413. static int lan9303_detect_phy_setup(struct lan9303 *chip)
  414. {
  415. int reg;
  416. /* Calculate chip->phy_addr_base:
  417. * Depending on the 'phy_addr_sel_strap' setting, the three phys are
  418. * using IDs 0-1-2 or IDs 1-2-3. We cannot read back the
  419. * 'phy_addr_sel_strap' setting directly, so we need a test, which
  420. * configuration is active:
  421. * Special reg 18 of phy 3 reads as 0x0000, if 'phy_addr_sel_strap' is 0
  422. * and the IDs are 0-1-2, else it contains something different from
  423. * 0x0000, which means 'phy_addr_sel_strap' is 1 and the IDs are 1-2-3.
  424. * 0xffff is returned on MDIO read with no response.
  425. */
  426. reg = chip->ops->phy_read(chip, 3, MII_LAN911X_SPECIAL_MODES);
  427. if (reg < 0) {
  428. dev_err(chip->dev, "Failed to detect phy config: %d\n", reg);
  429. return reg;
  430. }
  431. chip->phy_addr_base = reg != 0 && reg != 0xffff;
  432. dev_dbg(chip->dev, "Phy setup '%s' detected\n",
  433. chip->phy_addr_base ? "1-2-3" : "0-1-2");
  434. return 0;
  435. }
  436. /* Map ALR-port bits to port bitmap, and back */
  437. static const int alrport_2_portmap[] = {1, 2, 4, 0, 3, 5, 6, 7 };
  438. static const int portmap_2_alrport[] = {3, 0, 1, 4, 2, 5, 6, 7 };
  439. /* Return pointer to first free ALR cache entry, return NULL if none */
  440. static struct lan9303_alr_cache_entry *
  441. lan9303_alr_cache_find_free(struct lan9303 *chip)
  442. {
  443. int i;
  444. struct lan9303_alr_cache_entry *entr = chip->alr_cache;
  445. for (i = 0; i < LAN9303_NUM_ALR_RECORDS; i++, entr++)
  446. if (entr->port_map == 0)
  447. return entr;
  448. return NULL;
  449. }
  450. /* Return pointer to ALR cache entry matching MAC address */
  451. static struct lan9303_alr_cache_entry *
  452. lan9303_alr_cache_find_mac(struct lan9303 *chip, const u8 *mac_addr)
  453. {
  454. int i;
  455. struct lan9303_alr_cache_entry *entr = chip->alr_cache;
  456. BUILD_BUG_ON_MSG(sizeof(struct lan9303_alr_cache_entry) & 1,
  457. "ether_addr_equal require u16 alignment");
  458. for (i = 0; i < LAN9303_NUM_ALR_RECORDS; i++, entr++)
  459. if (ether_addr_equal(entr->mac_addr, mac_addr))
  460. return entr;
  461. return NULL;
  462. }
  463. static int lan9303_csr_reg_wait(struct lan9303 *chip, int regno, u32 mask)
  464. {
  465. int i;
  466. for (i = 0; i < 25; i++) {
  467. u32 reg;
  468. lan9303_read_switch_reg(chip, regno, &reg);
  469. if (!(reg & mask))
  470. return 0;
  471. usleep_range(1000, 2000);
  472. }
  473. return -ETIMEDOUT;
  474. }
  475. static int lan9303_alr_make_entry_raw(struct lan9303 *chip, u32 dat0, u32 dat1)
  476. {
  477. lan9303_write_switch_reg(chip, LAN9303_SWE_ALR_WR_DAT_0, dat0);
  478. lan9303_write_switch_reg(chip, LAN9303_SWE_ALR_WR_DAT_1, dat1);
  479. lan9303_write_switch_reg(chip, LAN9303_SWE_ALR_CMD,
  480. LAN9303_ALR_CMD_MAKE_ENTRY);
  481. lan9303_csr_reg_wait(chip, LAN9303_SWE_ALR_CMD_STS, ALR_STS_MAKE_PEND);
  482. lan9303_write_switch_reg(chip, LAN9303_SWE_ALR_CMD, 0);
  483. return 0;
  484. }
  485. typedef void alr_loop_cb_t(struct lan9303 *chip, u32 dat0, u32 dat1,
  486. int portmap, void *ctx);
  487. static void lan9303_alr_loop(struct lan9303 *chip, alr_loop_cb_t *cb, void *ctx)
  488. {
  489. int i;
  490. mutex_lock(&chip->alr_mutex);
  491. lan9303_write_switch_reg(chip, LAN9303_SWE_ALR_CMD,
  492. LAN9303_ALR_CMD_GET_FIRST);
  493. lan9303_write_switch_reg(chip, LAN9303_SWE_ALR_CMD, 0);
  494. for (i = 1; i < LAN9303_NUM_ALR_RECORDS; i++) {
  495. u32 dat0, dat1;
  496. int alrport, portmap;
  497. lan9303_read_switch_reg(chip, LAN9303_SWE_ALR_RD_DAT_0, &dat0);
  498. lan9303_read_switch_reg(chip, LAN9303_SWE_ALR_RD_DAT_1, &dat1);
  499. if (dat1 & LAN9303_ALR_DAT1_END_OF_TABL)
  500. break;
  501. alrport = (dat1 & LAN9303_ALR_DAT1_PORT_MASK) >>
  502. LAN9303_ALR_DAT1_PORT_BITOFFS;
  503. portmap = alrport_2_portmap[alrport];
  504. cb(chip, dat0, dat1, portmap, ctx);
  505. lan9303_write_switch_reg(chip, LAN9303_SWE_ALR_CMD,
  506. LAN9303_ALR_CMD_GET_NEXT);
  507. lan9303_write_switch_reg(chip, LAN9303_SWE_ALR_CMD, 0);
  508. }
  509. mutex_unlock(&chip->alr_mutex);
  510. }
  511. static void alr_reg_to_mac(u32 dat0, u32 dat1, u8 mac[6])
  512. {
  513. mac[0] = (dat0 >> 0) & 0xff;
  514. mac[1] = (dat0 >> 8) & 0xff;
  515. mac[2] = (dat0 >> 16) & 0xff;
  516. mac[3] = (dat0 >> 24) & 0xff;
  517. mac[4] = (dat1 >> 0) & 0xff;
  518. mac[5] = (dat1 >> 8) & 0xff;
  519. }
  520. struct del_port_learned_ctx {
  521. int port;
  522. };
  523. /* Clear learned (non-static) entry on given port */
  524. static void alr_loop_cb_del_port_learned(struct lan9303 *chip, u32 dat0,
  525. u32 dat1, int portmap, void *ctx)
  526. {
  527. struct del_port_learned_ctx *del_ctx = ctx;
  528. int port = del_ctx->port;
  529. if (((BIT(port) & portmap) == 0) || (dat1 & LAN9303_ALR_DAT1_STATIC))
  530. return;
  531. /* learned entries has only one port, we can just delete */
  532. dat1 &= ~LAN9303_ALR_DAT1_VALID; /* delete entry */
  533. lan9303_alr_make_entry_raw(chip, dat0, dat1);
  534. }
  535. struct port_fdb_dump_ctx {
  536. int port;
  537. void *data;
  538. dsa_fdb_dump_cb_t *cb;
  539. };
  540. static void alr_loop_cb_fdb_port_dump(struct lan9303 *chip, u32 dat0,
  541. u32 dat1, int portmap, void *ctx)
  542. {
  543. struct port_fdb_dump_ctx *dump_ctx = ctx;
  544. u8 mac[ETH_ALEN];
  545. bool is_static;
  546. if ((BIT(dump_ctx->port) & portmap) == 0)
  547. return;
  548. alr_reg_to_mac(dat0, dat1, mac);
  549. is_static = !!(dat1 & LAN9303_ALR_DAT1_STATIC);
  550. dump_ctx->cb(mac, 0, is_static, dump_ctx->data);
  551. }
  552. /* Set a static ALR entry. Delete entry if port_map is zero */
  553. static void lan9303_alr_set_entry(struct lan9303 *chip, const u8 *mac,
  554. u8 port_map, bool stp_override)
  555. {
  556. u32 dat0, dat1, alr_port;
  557. dev_dbg(chip->dev, "%s(%pM, %d)\n", __func__, mac, port_map);
  558. dat1 = LAN9303_ALR_DAT1_STATIC;
  559. if (port_map)
  560. dat1 |= LAN9303_ALR_DAT1_VALID;
  561. /* otherwise no ports: delete entry */
  562. if (stp_override)
  563. dat1 |= LAN9303_ALR_DAT1_AGE_OVERRID;
  564. alr_port = portmap_2_alrport[port_map & 7];
  565. dat1 &= ~LAN9303_ALR_DAT1_PORT_MASK;
  566. dat1 |= alr_port << LAN9303_ALR_DAT1_PORT_BITOFFS;
  567. dat0 = 0;
  568. dat0 |= (mac[0] << 0);
  569. dat0 |= (mac[1] << 8);
  570. dat0 |= (mac[2] << 16);
  571. dat0 |= (mac[3] << 24);
  572. dat1 |= (mac[4] << 0);
  573. dat1 |= (mac[5] << 8);
  574. lan9303_alr_make_entry_raw(chip, dat0, dat1);
  575. }
  576. /* Add port to static ALR entry, create new static entry if needed */
  577. static int lan9303_alr_add_port(struct lan9303 *chip, const u8 *mac, int port,
  578. bool stp_override)
  579. {
  580. struct lan9303_alr_cache_entry *entr;
  581. mutex_lock(&chip->alr_mutex);
  582. entr = lan9303_alr_cache_find_mac(chip, mac);
  583. if (!entr) { /*New entry */
  584. entr = lan9303_alr_cache_find_free(chip);
  585. if (!entr) {
  586. mutex_unlock(&chip->alr_mutex);
  587. return -ENOSPC;
  588. }
  589. ether_addr_copy(entr->mac_addr, mac);
  590. }
  591. entr->port_map |= BIT(port);
  592. entr->stp_override = stp_override;
  593. lan9303_alr_set_entry(chip, mac, entr->port_map, stp_override);
  594. mutex_unlock(&chip->alr_mutex);
  595. return 0;
  596. }
  597. /* Delete static port from ALR entry, delete entry if last port */
  598. static int lan9303_alr_del_port(struct lan9303 *chip, const u8 *mac, int port)
  599. {
  600. struct lan9303_alr_cache_entry *entr;
  601. mutex_lock(&chip->alr_mutex);
  602. entr = lan9303_alr_cache_find_mac(chip, mac);
  603. if (!entr)
  604. goto out; /* no static entry found */
  605. entr->port_map &= ~BIT(port);
  606. if (entr->port_map == 0) /* zero means its free again */
  607. eth_zero_addr(entr->mac_addr);
  608. lan9303_alr_set_entry(chip, mac, entr->port_map, entr->stp_override);
  609. out:
  610. mutex_unlock(&chip->alr_mutex);
  611. return 0;
  612. }
  613. static int lan9303_disable_processing_port(struct lan9303 *chip,
  614. unsigned int port)
  615. {
  616. int ret;
  617. /* disable RX, but keep register reset default values else */
  618. ret = lan9303_write_switch_port(chip, port, LAN9303_MAC_RX_CFG_0,
  619. LAN9303_MAC_RX_CFG_X_REJECT_MAC_TYPES);
  620. if (ret)
  621. return ret;
  622. /* disable TX, but keep register reset default values else */
  623. return lan9303_write_switch_port(chip, port, LAN9303_MAC_TX_CFG_0,
  624. LAN9303_MAC_TX_CFG_X_TX_IFG_CONFIG_DEFAULT |
  625. LAN9303_MAC_TX_CFG_X_TX_PAD_ENABLE);
  626. }
  627. static int lan9303_enable_processing_port(struct lan9303 *chip,
  628. unsigned int port)
  629. {
  630. int ret;
  631. /* enable RX and keep register reset default values else */
  632. ret = lan9303_write_switch_port(chip, port, LAN9303_MAC_RX_CFG_0,
  633. LAN9303_MAC_RX_CFG_X_REJECT_MAC_TYPES |
  634. LAN9303_MAC_RX_CFG_X_RX_ENABLE);
  635. if (ret)
  636. return ret;
  637. /* enable TX and keep register reset default values else */
  638. return lan9303_write_switch_port(chip, port, LAN9303_MAC_TX_CFG_0,
  639. LAN9303_MAC_TX_CFG_X_TX_IFG_CONFIG_DEFAULT |
  640. LAN9303_MAC_TX_CFG_X_TX_PAD_ENABLE |
  641. LAN9303_MAC_TX_CFG_X_TX_ENABLE);
  642. }
  643. /* forward special tagged packets from port 0 to port 1 *or* port 2 */
  644. static int lan9303_setup_tagging(struct lan9303 *chip)
  645. {
  646. int ret;
  647. u32 val;
  648. /* enable defining the destination port via special VLAN tagging
  649. * for port 0
  650. */
  651. ret = lan9303_write_switch_reg(chip, LAN9303_SWE_INGRESS_PORT_TYPE,
  652. LAN9303_SWE_INGRESS_PORT_TYPE_VLAN);
  653. if (ret)
  654. return ret;
  655. /* tag incoming packets at port 1 and 2 on their way to port 0 to be
  656. * able to discover their source port
  657. */
  658. val = LAN9303_BM_EGRSS_PORT_TYPE_SPECIAL_TAG_PORT0;
  659. return lan9303_write_switch_reg(chip, LAN9303_BM_EGRSS_PORT_TYPE, val);
  660. }
  661. /* We want a special working switch:
  662. * - do not forward packets between port 1 and 2
  663. * - forward everything from port 1 to port 0
  664. * - forward everything from port 2 to port 0
  665. */
  666. static int lan9303_separate_ports(struct lan9303 *chip)
  667. {
  668. int ret;
  669. lan9303_alr_del_port(chip, eth_stp_addr, 0);
  670. ret = lan9303_write_switch_reg(chip, LAN9303_SWE_PORT_MIRROR,
  671. LAN9303_SWE_PORT_MIRROR_SNIFFER_PORT0 |
  672. LAN9303_SWE_PORT_MIRROR_MIRRORED_PORT1 |
  673. LAN9303_SWE_PORT_MIRROR_MIRRORED_PORT2 |
  674. LAN9303_SWE_PORT_MIRROR_ENABLE_RX_MIRRORING |
  675. LAN9303_SWE_PORT_MIRROR_SNIFF_ALL);
  676. if (ret)
  677. return ret;
  678. /* prevent port 1 and 2 from forwarding packets by their own */
  679. return lan9303_write_switch_reg(chip, LAN9303_SWE_PORT_STATE,
  680. LAN9303_SWE_PORT_STATE_FORWARDING_PORT0 |
  681. LAN9303_SWE_PORT_STATE_BLOCKING_PORT1 |
  682. LAN9303_SWE_PORT_STATE_BLOCKING_PORT2);
  683. }
  684. static void lan9303_bridge_ports(struct lan9303 *chip)
  685. {
  686. /* ports bridged: remove mirroring */
  687. lan9303_write_switch_reg(chip, LAN9303_SWE_PORT_MIRROR,
  688. LAN9303_SWE_PORT_MIRROR_DISABLED);
  689. lan9303_write_switch_reg(chip, LAN9303_SWE_PORT_STATE,
  690. chip->swe_port_state);
  691. lan9303_alr_add_port(chip, eth_stp_addr, 0, true);
  692. }
  693. static void lan9303_handle_reset(struct lan9303 *chip)
  694. {
  695. if (!chip->reset_gpio)
  696. return;
  697. if (chip->reset_duration != 0)
  698. msleep(chip->reset_duration);
  699. /* release (deassert) reset and activate the device */
  700. gpiod_set_value_cansleep(chip->reset_gpio, 0);
  701. }
  702. /* stop processing packets for all ports */
  703. static int lan9303_disable_processing(struct lan9303 *chip)
  704. {
  705. int p;
  706. for (p = 1; p < LAN9303_NUM_PORTS; p++) {
  707. int ret = lan9303_disable_processing_port(chip, p);
  708. if (ret)
  709. return ret;
  710. }
  711. return 0;
  712. }
  713. static int lan9303_check_device(struct lan9303 *chip)
  714. {
  715. int ret;
  716. u32 reg;
  717. ret = lan9303_read(chip->regmap, LAN9303_CHIP_REV, &reg);
  718. if (ret) {
  719. dev_err(chip->dev, "failed to read chip revision register: %d\n",
  720. ret);
  721. if (!chip->reset_gpio) {
  722. dev_dbg(chip->dev,
  723. "hint: maybe failed due to missing reset GPIO\n");
  724. }
  725. return ret;
  726. }
  727. if ((reg >> 16) != LAN9303_CHIP_ID) {
  728. dev_err(chip->dev, "expecting LAN9303 chip, but found: %X\n",
  729. reg >> 16);
  730. return -ENODEV;
  731. }
  732. /* The default state of the LAN9303 device is to forward packets between
  733. * all ports (if not configured differently by an external EEPROM).
  734. * The initial state of a DSA device must be forwarding packets only
  735. * between the external and the internal ports and no forwarding
  736. * between the external ports. In preparation we stop packet handling
  737. * at all for now until the LAN9303 device is re-programmed accordingly.
  738. */
  739. ret = lan9303_disable_processing(chip);
  740. if (ret)
  741. dev_warn(chip->dev, "failed to disable switching %d\n", ret);
  742. dev_info(chip->dev, "Found LAN9303 rev. %u\n", reg & 0xffff);
  743. ret = lan9303_detect_phy_setup(chip);
  744. if (ret) {
  745. dev_err(chip->dev,
  746. "failed to discover phy bootstrap setup: %d\n", ret);
  747. return ret;
  748. }
  749. return 0;
  750. }
  751. /* ---------------------------- DSA -----------------------------------*/
  752. static enum dsa_tag_protocol lan9303_get_tag_protocol(struct dsa_switch *ds,
  753. int port)
  754. {
  755. return DSA_TAG_PROTO_LAN9303;
  756. }
  757. static int lan9303_setup(struct dsa_switch *ds)
  758. {
  759. struct lan9303 *chip = ds->priv;
  760. int ret;
  761. /* Make sure that port 0 is the cpu port */
  762. if (!dsa_is_cpu_port(ds, 0)) {
  763. dev_err(chip->dev, "port 0 is not the CPU port\n");
  764. return -EINVAL;
  765. }
  766. ret = lan9303_setup_tagging(chip);
  767. if (ret)
  768. dev_err(chip->dev, "failed to setup port tagging %d\n", ret);
  769. ret = lan9303_separate_ports(chip);
  770. if (ret)
  771. dev_err(chip->dev, "failed to separate ports %d\n", ret);
  772. ret = lan9303_enable_processing_port(chip, 0);
  773. if (ret)
  774. dev_err(chip->dev, "failed to re-enable switching %d\n", ret);
  775. /* Trap IGMP to port 0 */
  776. ret = lan9303_write_switch_reg_mask(chip, LAN9303_SWE_GLB_INGRESS_CFG,
  777. LAN9303_SWE_GLB_INGR_IGMP_TRAP |
  778. LAN9303_SWE_GLB_INGR_IGMP_PORT(0),
  779. LAN9303_SWE_GLB_INGR_IGMP_PORT(1) |
  780. LAN9303_SWE_GLB_INGR_IGMP_PORT(2));
  781. if (ret)
  782. dev_err(chip->dev, "failed to setup IGMP trap %d\n", ret);
  783. return 0;
  784. }
  785. struct lan9303_mib_desc {
  786. unsigned int offset; /* offset of first MAC */
  787. const char *name;
  788. };
  789. static const struct lan9303_mib_desc lan9303_mib[] = {
  790. { .offset = LAN9303_MAC_RX_BRDCST_CNT_0, .name = "RxBroad", },
  791. { .offset = LAN9303_MAC_RX_PAUSE_CNT_0, .name = "RxPause", },
  792. { .offset = LAN9303_MAC_RX_MULCST_CNT_0, .name = "RxMulti", },
  793. { .offset = LAN9303_MAC_RX_PKTOK_CNT_0, .name = "RxOk", },
  794. { .offset = LAN9303_MAC_RX_CRCERR_CNT_0, .name = "RxCrcErr", },
  795. { .offset = LAN9303_MAC_RX_ALIGN_CNT_0, .name = "RxAlignErr", },
  796. { .offset = LAN9303_MAC_RX_JABB_CNT_0, .name = "RxJabber", },
  797. { .offset = LAN9303_MAC_RX_FRAG_CNT_0, .name = "RxFragment", },
  798. { .offset = LAN9303_MAC_RX_64_CNT_0, .name = "Rx64Byte", },
  799. { .offset = LAN9303_MAC_RX_127_CNT_0, .name = "Rx128Byte", },
  800. { .offset = LAN9303_MAC_RX_255_CNT_0, .name = "Rx256Byte", },
  801. { .offset = LAN9303_MAC_RX_511_CNT_0, .name = "Rx512Byte", },
  802. { .offset = LAN9303_MAC_RX_1023_CNT_0, .name = "Rx1024Byte", },
  803. { .offset = LAN9303_MAC_RX_MAX_CNT_0, .name = "RxMaxByte", },
  804. { .offset = LAN9303_MAC_RX_PKTLEN_CNT_0, .name = "RxByteCnt", },
  805. { .offset = LAN9303_MAC_RX_SYMBL_CNT_0, .name = "RxSymbolCnt", },
  806. { .offset = LAN9303_MAC_RX_CTLFRM_CNT_0, .name = "RxCfs", },
  807. { .offset = LAN9303_MAC_RX_OVRSZE_CNT_0, .name = "RxOverFlow", },
  808. { .offset = LAN9303_MAC_TX_UNDSZE_CNT_0, .name = "TxShort", },
  809. { .offset = LAN9303_MAC_TX_BRDCST_CNT_0, .name = "TxBroad", },
  810. { .offset = LAN9303_MAC_TX_PAUSE_CNT_0, .name = "TxPause", },
  811. { .offset = LAN9303_MAC_TX_MULCST_CNT_0, .name = "TxMulti", },
  812. { .offset = LAN9303_MAC_RX_UNDSZE_CNT_0, .name = "TxUnderRun", },
  813. { .offset = LAN9303_MAC_TX_64_CNT_0, .name = "Tx64Byte", },
  814. { .offset = LAN9303_MAC_TX_127_CNT_0, .name = "Tx128Byte", },
  815. { .offset = LAN9303_MAC_TX_255_CNT_0, .name = "Tx256Byte", },
  816. { .offset = LAN9303_MAC_TX_511_CNT_0, .name = "Tx512Byte", },
  817. { .offset = LAN9303_MAC_TX_1023_CNT_0, .name = "Tx1024Byte", },
  818. { .offset = LAN9303_MAC_TX_MAX_CNT_0, .name = "TxMaxByte", },
  819. { .offset = LAN9303_MAC_TX_PKTLEN_CNT_0, .name = "TxByteCnt", },
  820. { .offset = LAN9303_MAC_TX_PKTOK_CNT_0, .name = "TxOk", },
  821. { .offset = LAN9303_MAC_TX_TOTALCOL_CNT_0, .name = "TxCollision", },
  822. { .offset = LAN9303_MAC_TX_MULTICOL_CNT_0, .name = "TxMultiCol", },
  823. { .offset = LAN9303_MAC_TX_SNGLECOL_CNT_0, .name = "TxSingleCol", },
  824. { .offset = LAN9303_MAC_TX_EXCOL_CNT_0, .name = "TxExcCol", },
  825. { .offset = LAN9303_MAC_TX_DEFER_CNT_0, .name = "TxDefer", },
  826. { .offset = LAN9303_MAC_TX_LATECOL_0, .name = "TxLateCol", },
  827. };
  828. static void lan9303_get_strings(struct dsa_switch *ds, int port, uint8_t *data)
  829. {
  830. unsigned int u;
  831. for (u = 0; u < ARRAY_SIZE(lan9303_mib); u++) {
  832. strncpy(data + u * ETH_GSTRING_LEN, lan9303_mib[u].name,
  833. ETH_GSTRING_LEN);
  834. }
  835. }
  836. static void lan9303_get_ethtool_stats(struct dsa_switch *ds, int port,
  837. uint64_t *data)
  838. {
  839. struct lan9303 *chip = ds->priv;
  840. unsigned int u;
  841. for (u = 0; u < ARRAY_SIZE(lan9303_mib); u++) {
  842. u32 reg;
  843. int ret;
  844. ret = lan9303_read_switch_port(
  845. chip, port, lan9303_mib[u].offset, &reg);
  846. if (ret)
  847. dev_warn(chip->dev, "Reading status port %d reg %u failed\n",
  848. port, lan9303_mib[u].offset);
  849. data[u] = reg;
  850. }
  851. }
  852. static int lan9303_get_sset_count(struct dsa_switch *ds, int port)
  853. {
  854. return ARRAY_SIZE(lan9303_mib);
  855. }
  856. static int lan9303_phy_read(struct dsa_switch *ds, int phy, int regnum)
  857. {
  858. struct lan9303 *chip = ds->priv;
  859. int phy_base = chip->phy_addr_base;
  860. if (phy == phy_base)
  861. return lan9303_virt_phy_reg_read(chip, regnum);
  862. if (phy > phy_base + 2)
  863. return -ENODEV;
  864. return chip->ops->phy_read(chip, phy, regnum);
  865. }
  866. static int lan9303_phy_write(struct dsa_switch *ds, int phy, int regnum,
  867. u16 val)
  868. {
  869. struct lan9303 *chip = ds->priv;
  870. int phy_base = chip->phy_addr_base;
  871. if (phy == phy_base)
  872. return lan9303_virt_phy_reg_write(chip, regnum, val);
  873. if (phy > phy_base + 2)
  874. return -ENODEV;
  875. return chip->ops->phy_write(chip, phy, regnum, val);
  876. }
  877. static void lan9303_adjust_link(struct dsa_switch *ds, int port,
  878. struct phy_device *phydev)
  879. {
  880. struct lan9303 *chip = ds->priv;
  881. int ctl, res;
  882. if (!phy_is_pseudo_fixed_link(phydev))
  883. return;
  884. ctl = lan9303_phy_read(ds, port, MII_BMCR);
  885. ctl &= ~BMCR_ANENABLE;
  886. if (phydev->speed == SPEED_100)
  887. ctl |= BMCR_SPEED100;
  888. else if (phydev->speed == SPEED_10)
  889. ctl &= ~BMCR_SPEED100;
  890. else
  891. dev_err(ds->dev, "unsupported speed: %d\n", phydev->speed);
  892. if (phydev->duplex == DUPLEX_FULL)
  893. ctl |= BMCR_FULLDPLX;
  894. else
  895. ctl &= ~BMCR_FULLDPLX;
  896. res = lan9303_phy_write(ds, port, MII_BMCR, ctl);
  897. if (port == chip->phy_addr_base) {
  898. /* Virtual Phy: Remove Turbo 200Mbit mode */
  899. lan9303_read(chip->regmap, LAN9303_VIRT_SPECIAL_CTRL, &ctl);
  900. ctl &= ~LAN9303_VIRT_SPECIAL_TURBO;
  901. res = regmap_write(chip->regmap,
  902. LAN9303_VIRT_SPECIAL_CTRL, ctl);
  903. }
  904. }
  905. static int lan9303_port_enable(struct dsa_switch *ds, int port,
  906. struct phy_device *phy)
  907. {
  908. struct lan9303 *chip = ds->priv;
  909. return lan9303_enable_processing_port(chip, port);
  910. }
  911. static void lan9303_port_disable(struct dsa_switch *ds, int port,
  912. struct phy_device *phy)
  913. {
  914. struct lan9303 *chip = ds->priv;
  915. lan9303_disable_processing_port(chip, port);
  916. lan9303_phy_write(ds, chip->phy_addr_base + port, MII_BMCR, BMCR_PDOWN);
  917. }
  918. static int lan9303_port_bridge_join(struct dsa_switch *ds, int port,
  919. struct net_device *br)
  920. {
  921. struct lan9303 *chip = ds->priv;
  922. dev_dbg(chip->dev, "%s(port %d)\n", __func__, port);
  923. if (dsa_to_port(ds, 1)->bridge_dev == dsa_to_port(ds, 2)->bridge_dev) {
  924. lan9303_bridge_ports(chip);
  925. chip->is_bridged = true; /* unleash stp_state_set() */
  926. }
  927. return 0;
  928. }
  929. static void lan9303_port_bridge_leave(struct dsa_switch *ds, int port,
  930. struct net_device *br)
  931. {
  932. struct lan9303 *chip = ds->priv;
  933. dev_dbg(chip->dev, "%s(port %d)\n", __func__, port);
  934. if (chip->is_bridged) {
  935. lan9303_separate_ports(chip);
  936. chip->is_bridged = false;
  937. }
  938. }
  939. static void lan9303_port_stp_state_set(struct dsa_switch *ds, int port,
  940. u8 state)
  941. {
  942. int portmask, portstate;
  943. struct lan9303 *chip = ds->priv;
  944. dev_dbg(chip->dev, "%s(port %d, state %d)\n",
  945. __func__, port, state);
  946. switch (state) {
  947. case BR_STATE_DISABLED:
  948. portstate = LAN9303_SWE_PORT_STATE_DISABLED_PORT0;
  949. break;
  950. case BR_STATE_BLOCKING:
  951. case BR_STATE_LISTENING:
  952. portstate = LAN9303_SWE_PORT_STATE_BLOCKING_PORT0;
  953. break;
  954. case BR_STATE_LEARNING:
  955. portstate = LAN9303_SWE_PORT_STATE_LEARNING_PORT0;
  956. break;
  957. case BR_STATE_FORWARDING:
  958. portstate = LAN9303_SWE_PORT_STATE_FORWARDING_PORT0;
  959. break;
  960. default:
  961. portstate = LAN9303_SWE_PORT_STATE_DISABLED_PORT0;
  962. dev_err(chip->dev, "unknown stp state: port %d, state %d\n",
  963. port, state);
  964. }
  965. portmask = 0x3 << (port * 2);
  966. portstate <<= (port * 2);
  967. chip->swe_port_state = (chip->swe_port_state & ~portmask) | portstate;
  968. if (chip->is_bridged)
  969. lan9303_write_switch_reg(chip, LAN9303_SWE_PORT_STATE,
  970. chip->swe_port_state);
  971. /* else: touching SWE_PORT_STATE would break port separation */
  972. }
  973. static void lan9303_port_fast_age(struct dsa_switch *ds, int port)
  974. {
  975. struct lan9303 *chip = ds->priv;
  976. struct del_port_learned_ctx del_ctx = {
  977. .port = port,
  978. };
  979. dev_dbg(chip->dev, "%s(%d)\n", __func__, port);
  980. lan9303_alr_loop(chip, alr_loop_cb_del_port_learned, &del_ctx);
  981. }
  982. static int lan9303_port_fdb_add(struct dsa_switch *ds, int port,
  983. const unsigned char *addr, u16 vid)
  984. {
  985. struct lan9303 *chip = ds->priv;
  986. dev_dbg(chip->dev, "%s(%d, %pM, %d)\n", __func__, port, addr, vid);
  987. if (vid)
  988. return -EOPNOTSUPP;
  989. return lan9303_alr_add_port(chip, addr, port, false);
  990. }
  991. static int lan9303_port_fdb_del(struct dsa_switch *ds, int port,
  992. const unsigned char *addr, u16 vid)
  993. {
  994. struct lan9303 *chip = ds->priv;
  995. dev_dbg(chip->dev, "%s(%d, %pM, %d)\n", __func__, port, addr, vid);
  996. if (vid)
  997. return -EOPNOTSUPP;
  998. lan9303_alr_del_port(chip, addr, port);
  999. return 0;
  1000. }
  1001. static int lan9303_port_fdb_dump(struct dsa_switch *ds, int port,
  1002. dsa_fdb_dump_cb_t *cb, void *data)
  1003. {
  1004. struct lan9303 *chip = ds->priv;
  1005. struct port_fdb_dump_ctx dump_ctx = {
  1006. .port = port,
  1007. .data = data,
  1008. .cb = cb,
  1009. };
  1010. dev_dbg(chip->dev, "%s(%d)\n", __func__, port);
  1011. lan9303_alr_loop(chip, alr_loop_cb_fdb_port_dump, &dump_ctx);
  1012. return 0;
  1013. }
  1014. static int lan9303_port_mdb_prepare(struct dsa_switch *ds, int port,
  1015. const struct switchdev_obj_port_mdb *mdb)
  1016. {
  1017. struct lan9303 *chip = ds->priv;
  1018. dev_dbg(chip->dev, "%s(%d, %pM, %d)\n", __func__, port, mdb->addr,
  1019. mdb->vid);
  1020. if (mdb->vid)
  1021. return -EOPNOTSUPP;
  1022. if (lan9303_alr_cache_find_mac(chip, mdb->addr))
  1023. return 0;
  1024. if (!lan9303_alr_cache_find_free(chip))
  1025. return -ENOSPC;
  1026. return 0;
  1027. }
  1028. static void lan9303_port_mdb_add(struct dsa_switch *ds, int port,
  1029. const struct switchdev_obj_port_mdb *mdb)
  1030. {
  1031. struct lan9303 *chip = ds->priv;
  1032. dev_dbg(chip->dev, "%s(%d, %pM, %d)\n", __func__, port, mdb->addr,
  1033. mdb->vid);
  1034. lan9303_alr_add_port(chip, mdb->addr, port, false);
  1035. }
  1036. static int lan9303_port_mdb_del(struct dsa_switch *ds, int port,
  1037. const struct switchdev_obj_port_mdb *mdb)
  1038. {
  1039. struct lan9303 *chip = ds->priv;
  1040. dev_dbg(chip->dev, "%s(%d, %pM, %d)\n", __func__, port, mdb->addr,
  1041. mdb->vid);
  1042. if (mdb->vid)
  1043. return -EOPNOTSUPP;
  1044. lan9303_alr_del_port(chip, mdb->addr, port);
  1045. return 0;
  1046. }
  1047. static const struct dsa_switch_ops lan9303_switch_ops = {
  1048. .get_tag_protocol = lan9303_get_tag_protocol,
  1049. .setup = lan9303_setup,
  1050. .get_strings = lan9303_get_strings,
  1051. .phy_read = lan9303_phy_read,
  1052. .phy_write = lan9303_phy_write,
  1053. .adjust_link = lan9303_adjust_link,
  1054. .get_ethtool_stats = lan9303_get_ethtool_stats,
  1055. .get_sset_count = lan9303_get_sset_count,
  1056. .port_enable = lan9303_port_enable,
  1057. .port_disable = lan9303_port_disable,
  1058. .port_bridge_join = lan9303_port_bridge_join,
  1059. .port_bridge_leave = lan9303_port_bridge_leave,
  1060. .port_stp_state_set = lan9303_port_stp_state_set,
  1061. .port_fast_age = lan9303_port_fast_age,
  1062. .port_fdb_add = lan9303_port_fdb_add,
  1063. .port_fdb_del = lan9303_port_fdb_del,
  1064. .port_fdb_dump = lan9303_port_fdb_dump,
  1065. .port_mdb_prepare = lan9303_port_mdb_prepare,
  1066. .port_mdb_add = lan9303_port_mdb_add,
  1067. .port_mdb_del = lan9303_port_mdb_del,
  1068. };
  1069. static int lan9303_register_switch(struct lan9303 *chip)
  1070. {
  1071. int base;
  1072. chip->ds = dsa_switch_alloc(chip->dev, LAN9303_NUM_PORTS);
  1073. if (!chip->ds)
  1074. return -ENOMEM;
  1075. chip->ds->priv = chip;
  1076. chip->ds->ops = &lan9303_switch_ops;
  1077. base = chip->phy_addr_base;
  1078. chip->ds->phys_mii_mask = GENMASK(LAN9303_NUM_PORTS - 1 + base, base);
  1079. return dsa_register_switch(chip->ds);
  1080. }
  1081. static int lan9303_probe_reset_gpio(struct lan9303 *chip,
  1082. struct device_node *np)
  1083. {
  1084. chip->reset_gpio = devm_gpiod_get_optional(chip->dev, "reset",
  1085. GPIOD_OUT_LOW);
  1086. if (IS_ERR(chip->reset_gpio))
  1087. return PTR_ERR(chip->reset_gpio);
  1088. if (!chip->reset_gpio) {
  1089. dev_dbg(chip->dev, "No reset GPIO defined\n");
  1090. return 0;
  1091. }
  1092. chip->reset_duration = 200;
  1093. if (np) {
  1094. of_property_read_u32(np, "reset-duration",
  1095. &chip->reset_duration);
  1096. } else {
  1097. dev_dbg(chip->dev, "reset duration defaults to 200 ms\n");
  1098. }
  1099. /* A sane reset duration should not be longer than 1s */
  1100. if (chip->reset_duration > 1000)
  1101. chip->reset_duration = 1000;
  1102. return 0;
  1103. }
  1104. int lan9303_probe(struct lan9303 *chip, struct device_node *np)
  1105. {
  1106. int ret;
  1107. mutex_init(&chip->indirect_mutex);
  1108. mutex_init(&chip->alr_mutex);
  1109. ret = lan9303_probe_reset_gpio(chip, np);
  1110. if (ret)
  1111. return ret;
  1112. lan9303_handle_reset(chip);
  1113. ret = lan9303_check_device(chip);
  1114. if (ret)
  1115. return ret;
  1116. ret = lan9303_register_switch(chip);
  1117. if (ret) {
  1118. dev_dbg(chip->dev, "Failed to register switch: %d\n", ret);
  1119. return ret;
  1120. }
  1121. return 0;
  1122. }
  1123. EXPORT_SYMBOL(lan9303_probe);
  1124. int lan9303_remove(struct lan9303 *chip)
  1125. {
  1126. int rc;
  1127. rc = lan9303_disable_processing(chip);
  1128. if (rc != 0)
  1129. dev_warn(chip->dev, "shutting down failed\n");
  1130. dsa_unregister_switch(chip->ds);
  1131. /* assert reset to the whole device to prevent it from doing anything */
  1132. gpiod_set_value_cansleep(chip->reset_gpio, 1);
  1133. gpiod_unexport(chip->reset_gpio);
  1134. return 0;
  1135. }
  1136. EXPORT_SYMBOL(lan9303_remove);
  1137. MODULE_AUTHOR("Juergen Borleis <kernel@pengutronix.de>");
  1138. MODULE_DESCRIPTION("Core driver for SMSC/Microchip LAN9303 three port ethernet switch");
  1139. MODULE_LICENSE("GPL v2");