b53_common.c 52 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098
  1. /*
  2. * B53 switch driver main logic
  3. *
  4. * Copyright (C) 2011-2013 Jonas Gorski <jogo@openwrt.org>
  5. * Copyright (C) 2016 Florian Fainelli <f.fainelli@gmail.com>
  6. *
  7. * Permission to use, copy, modify, and/or distribute this software for any
  8. * purpose with or without fee is hereby granted, provided that the above
  9. * copyright notice and this permission notice appear in all copies.
  10. *
  11. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  12. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  13. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  14. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  15. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  16. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  17. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  18. */
  19. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  20. #include <linux/delay.h>
  21. #include <linux/export.h>
  22. #include <linux/gpio.h>
  23. #include <linux/kernel.h>
  24. #include <linux/module.h>
  25. #include <linux/platform_data/b53.h>
  26. #include <linux/phy.h>
  27. #include <linux/etherdevice.h>
  28. #include <linux/if_bridge.h>
  29. #include <net/dsa.h>
  30. #include "b53_regs.h"
  31. #include "b53_priv.h"
  32. struct b53_mib_desc {
  33. u8 size;
  34. u8 offset;
  35. const char *name;
  36. };
  37. /* BCM5365 MIB counters */
  38. static const struct b53_mib_desc b53_mibs_65[] = {
  39. { 8, 0x00, "TxOctets" },
  40. { 4, 0x08, "TxDropPkts" },
  41. { 4, 0x10, "TxBroadcastPkts" },
  42. { 4, 0x14, "TxMulticastPkts" },
  43. { 4, 0x18, "TxUnicastPkts" },
  44. { 4, 0x1c, "TxCollisions" },
  45. { 4, 0x20, "TxSingleCollision" },
  46. { 4, 0x24, "TxMultipleCollision" },
  47. { 4, 0x28, "TxDeferredTransmit" },
  48. { 4, 0x2c, "TxLateCollision" },
  49. { 4, 0x30, "TxExcessiveCollision" },
  50. { 4, 0x38, "TxPausePkts" },
  51. { 8, 0x44, "RxOctets" },
  52. { 4, 0x4c, "RxUndersizePkts" },
  53. { 4, 0x50, "RxPausePkts" },
  54. { 4, 0x54, "Pkts64Octets" },
  55. { 4, 0x58, "Pkts65to127Octets" },
  56. { 4, 0x5c, "Pkts128to255Octets" },
  57. { 4, 0x60, "Pkts256to511Octets" },
  58. { 4, 0x64, "Pkts512to1023Octets" },
  59. { 4, 0x68, "Pkts1024to1522Octets" },
  60. { 4, 0x6c, "RxOversizePkts" },
  61. { 4, 0x70, "RxJabbers" },
  62. { 4, 0x74, "RxAlignmentErrors" },
  63. { 4, 0x78, "RxFCSErrors" },
  64. { 8, 0x7c, "RxGoodOctets" },
  65. { 4, 0x84, "RxDropPkts" },
  66. { 4, 0x88, "RxUnicastPkts" },
  67. { 4, 0x8c, "RxMulticastPkts" },
  68. { 4, 0x90, "RxBroadcastPkts" },
  69. { 4, 0x94, "RxSAChanges" },
  70. { 4, 0x98, "RxFragments" },
  71. };
  72. #define B53_MIBS_65_SIZE ARRAY_SIZE(b53_mibs_65)
  73. /* BCM63xx MIB counters */
  74. static const struct b53_mib_desc b53_mibs_63xx[] = {
  75. { 8, 0x00, "TxOctets" },
  76. { 4, 0x08, "TxDropPkts" },
  77. { 4, 0x0c, "TxQoSPkts" },
  78. { 4, 0x10, "TxBroadcastPkts" },
  79. { 4, 0x14, "TxMulticastPkts" },
  80. { 4, 0x18, "TxUnicastPkts" },
  81. { 4, 0x1c, "TxCollisions" },
  82. { 4, 0x20, "TxSingleCollision" },
  83. { 4, 0x24, "TxMultipleCollision" },
  84. { 4, 0x28, "TxDeferredTransmit" },
  85. { 4, 0x2c, "TxLateCollision" },
  86. { 4, 0x30, "TxExcessiveCollision" },
  87. { 4, 0x38, "TxPausePkts" },
  88. { 8, 0x3c, "TxQoSOctets" },
  89. { 8, 0x44, "RxOctets" },
  90. { 4, 0x4c, "RxUndersizePkts" },
  91. { 4, 0x50, "RxPausePkts" },
  92. { 4, 0x54, "Pkts64Octets" },
  93. { 4, 0x58, "Pkts65to127Octets" },
  94. { 4, 0x5c, "Pkts128to255Octets" },
  95. { 4, 0x60, "Pkts256to511Octets" },
  96. { 4, 0x64, "Pkts512to1023Octets" },
  97. { 4, 0x68, "Pkts1024to1522Octets" },
  98. { 4, 0x6c, "RxOversizePkts" },
  99. { 4, 0x70, "RxJabbers" },
  100. { 4, 0x74, "RxAlignmentErrors" },
  101. { 4, 0x78, "RxFCSErrors" },
  102. { 8, 0x7c, "RxGoodOctets" },
  103. { 4, 0x84, "RxDropPkts" },
  104. { 4, 0x88, "RxUnicastPkts" },
  105. { 4, 0x8c, "RxMulticastPkts" },
  106. { 4, 0x90, "RxBroadcastPkts" },
  107. { 4, 0x94, "RxSAChanges" },
  108. { 4, 0x98, "RxFragments" },
  109. { 4, 0xa0, "RxSymbolErrors" },
  110. { 4, 0xa4, "RxQoSPkts" },
  111. { 8, 0xa8, "RxQoSOctets" },
  112. { 4, 0xb0, "Pkts1523to2047Octets" },
  113. { 4, 0xb4, "Pkts2048to4095Octets" },
  114. { 4, 0xb8, "Pkts4096to8191Octets" },
  115. { 4, 0xbc, "Pkts8192to9728Octets" },
  116. { 4, 0xc0, "RxDiscarded" },
  117. };
  118. #define B53_MIBS_63XX_SIZE ARRAY_SIZE(b53_mibs_63xx)
  119. /* MIB counters */
  120. static const struct b53_mib_desc b53_mibs[] = {
  121. { 8, 0x00, "TxOctets" },
  122. { 4, 0x08, "TxDropPkts" },
  123. { 4, 0x10, "TxBroadcastPkts" },
  124. { 4, 0x14, "TxMulticastPkts" },
  125. { 4, 0x18, "TxUnicastPkts" },
  126. { 4, 0x1c, "TxCollisions" },
  127. { 4, 0x20, "TxSingleCollision" },
  128. { 4, 0x24, "TxMultipleCollision" },
  129. { 4, 0x28, "TxDeferredTransmit" },
  130. { 4, 0x2c, "TxLateCollision" },
  131. { 4, 0x30, "TxExcessiveCollision" },
  132. { 4, 0x38, "TxPausePkts" },
  133. { 8, 0x50, "RxOctets" },
  134. { 4, 0x58, "RxUndersizePkts" },
  135. { 4, 0x5c, "RxPausePkts" },
  136. { 4, 0x60, "Pkts64Octets" },
  137. { 4, 0x64, "Pkts65to127Octets" },
  138. { 4, 0x68, "Pkts128to255Octets" },
  139. { 4, 0x6c, "Pkts256to511Octets" },
  140. { 4, 0x70, "Pkts512to1023Octets" },
  141. { 4, 0x74, "Pkts1024to1522Octets" },
  142. { 4, 0x78, "RxOversizePkts" },
  143. { 4, 0x7c, "RxJabbers" },
  144. { 4, 0x80, "RxAlignmentErrors" },
  145. { 4, 0x84, "RxFCSErrors" },
  146. { 8, 0x88, "RxGoodOctets" },
  147. { 4, 0x90, "RxDropPkts" },
  148. { 4, 0x94, "RxUnicastPkts" },
  149. { 4, 0x98, "RxMulticastPkts" },
  150. { 4, 0x9c, "RxBroadcastPkts" },
  151. { 4, 0xa0, "RxSAChanges" },
  152. { 4, 0xa4, "RxFragments" },
  153. { 4, 0xa8, "RxJumboPkts" },
  154. { 4, 0xac, "RxSymbolErrors" },
  155. { 4, 0xc0, "RxDiscarded" },
  156. };
  157. #define B53_MIBS_SIZE ARRAY_SIZE(b53_mibs)
  158. static const struct b53_mib_desc b53_mibs_58xx[] = {
  159. { 8, 0x00, "TxOctets" },
  160. { 4, 0x08, "TxDropPkts" },
  161. { 4, 0x0c, "TxQPKTQ0" },
  162. { 4, 0x10, "TxBroadcastPkts" },
  163. { 4, 0x14, "TxMulticastPkts" },
  164. { 4, 0x18, "TxUnicastPKts" },
  165. { 4, 0x1c, "TxCollisions" },
  166. { 4, 0x20, "TxSingleCollision" },
  167. { 4, 0x24, "TxMultipleCollision" },
  168. { 4, 0x28, "TxDeferredCollision" },
  169. { 4, 0x2c, "TxLateCollision" },
  170. { 4, 0x30, "TxExcessiveCollision" },
  171. { 4, 0x34, "TxFrameInDisc" },
  172. { 4, 0x38, "TxPausePkts" },
  173. { 4, 0x3c, "TxQPKTQ1" },
  174. { 4, 0x40, "TxQPKTQ2" },
  175. { 4, 0x44, "TxQPKTQ3" },
  176. { 4, 0x48, "TxQPKTQ4" },
  177. { 4, 0x4c, "TxQPKTQ5" },
  178. { 8, 0x50, "RxOctets" },
  179. { 4, 0x58, "RxUndersizePkts" },
  180. { 4, 0x5c, "RxPausePkts" },
  181. { 4, 0x60, "RxPkts64Octets" },
  182. { 4, 0x64, "RxPkts65to127Octets" },
  183. { 4, 0x68, "RxPkts128to255Octets" },
  184. { 4, 0x6c, "RxPkts256to511Octets" },
  185. { 4, 0x70, "RxPkts512to1023Octets" },
  186. { 4, 0x74, "RxPkts1024toMaxPktsOctets" },
  187. { 4, 0x78, "RxOversizePkts" },
  188. { 4, 0x7c, "RxJabbers" },
  189. { 4, 0x80, "RxAlignmentErrors" },
  190. { 4, 0x84, "RxFCSErrors" },
  191. { 8, 0x88, "RxGoodOctets" },
  192. { 4, 0x90, "RxDropPkts" },
  193. { 4, 0x94, "RxUnicastPkts" },
  194. { 4, 0x98, "RxMulticastPkts" },
  195. { 4, 0x9c, "RxBroadcastPkts" },
  196. { 4, 0xa0, "RxSAChanges" },
  197. { 4, 0xa4, "RxFragments" },
  198. { 4, 0xa8, "RxJumboPkt" },
  199. { 4, 0xac, "RxSymblErr" },
  200. { 4, 0xb0, "InRangeErrCount" },
  201. { 4, 0xb4, "OutRangeErrCount" },
  202. { 4, 0xb8, "EEELpiEvent" },
  203. { 4, 0xbc, "EEELpiDuration" },
  204. { 4, 0xc0, "RxDiscard" },
  205. { 4, 0xc8, "TxQPKTQ6" },
  206. { 4, 0xcc, "TxQPKTQ7" },
  207. { 4, 0xd0, "TxPkts64Octets" },
  208. { 4, 0xd4, "TxPkts65to127Octets" },
  209. { 4, 0xd8, "TxPkts128to255Octets" },
  210. { 4, 0xdc, "TxPkts256to511Ocets" },
  211. { 4, 0xe0, "TxPkts512to1023Ocets" },
  212. { 4, 0xe4, "TxPkts1024toMaxPktOcets" },
  213. };
  214. #define B53_MIBS_58XX_SIZE ARRAY_SIZE(b53_mibs_58xx)
  215. static int b53_do_vlan_op(struct b53_device *dev, u8 op)
  216. {
  217. unsigned int i;
  218. b53_write8(dev, B53_ARLIO_PAGE, dev->vta_regs[0], VTA_START_CMD | op);
  219. for (i = 0; i < 10; i++) {
  220. u8 vta;
  221. b53_read8(dev, B53_ARLIO_PAGE, dev->vta_regs[0], &vta);
  222. if (!(vta & VTA_START_CMD))
  223. return 0;
  224. usleep_range(100, 200);
  225. }
  226. return -EIO;
  227. }
  228. static void b53_set_vlan_entry(struct b53_device *dev, u16 vid,
  229. struct b53_vlan *vlan)
  230. {
  231. if (is5325(dev)) {
  232. u32 entry = 0;
  233. if (vlan->members) {
  234. entry = ((vlan->untag & VA_UNTAG_MASK_25) <<
  235. VA_UNTAG_S_25) | vlan->members;
  236. if (dev->core_rev >= 3)
  237. entry |= VA_VALID_25_R4 | vid << VA_VID_HIGH_S;
  238. else
  239. entry |= VA_VALID_25;
  240. }
  241. b53_write32(dev, B53_VLAN_PAGE, B53_VLAN_WRITE_25, entry);
  242. b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_TABLE_ACCESS_25, vid |
  243. VTA_RW_STATE_WR | VTA_RW_OP_EN);
  244. } else if (is5365(dev)) {
  245. u16 entry = 0;
  246. if (vlan->members)
  247. entry = ((vlan->untag & VA_UNTAG_MASK_65) <<
  248. VA_UNTAG_S_65) | vlan->members | VA_VALID_65;
  249. b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_WRITE_65, entry);
  250. b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_TABLE_ACCESS_65, vid |
  251. VTA_RW_STATE_WR | VTA_RW_OP_EN);
  252. } else {
  253. b53_write16(dev, B53_ARLIO_PAGE, dev->vta_regs[1], vid);
  254. b53_write32(dev, B53_ARLIO_PAGE, dev->vta_regs[2],
  255. (vlan->untag << VTE_UNTAG_S) | vlan->members);
  256. b53_do_vlan_op(dev, VTA_CMD_WRITE);
  257. }
  258. dev_dbg(dev->ds->dev, "VID: %d, members: 0x%04x, untag: 0x%04x\n",
  259. vid, vlan->members, vlan->untag);
  260. }
  261. static void b53_get_vlan_entry(struct b53_device *dev, u16 vid,
  262. struct b53_vlan *vlan)
  263. {
  264. if (is5325(dev)) {
  265. u32 entry = 0;
  266. b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_TABLE_ACCESS_25, vid |
  267. VTA_RW_STATE_RD | VTA_RW_OP_EN);
  268. b53_read32(dev, B53_VLAN_PAGE, B53_VLAN_WRITE_25, &entry);
  269. if (dev->core_rev >= 3)
  270. vlan->valid = !!(entry & VA_VALID_25_R4);
  271. else
  272. vlan->valid = !!(entry & VA_VALID_25);
  273. vlan->members = entry & VA_MEMBER_MASK;
  274. vlan->untag = (entry >> VA_UNTAG_S_25) & VA_UNTAG_MASK_25;
  275. } else if (is5365(dev)) {
  276. u16 entry = 0;
  277. b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_TABLE_ACCESS_65, vid |
  278. VTA_RW_STATE_WR | VTA_RW_OP_EN);
  279. b53_read16(dev, B53_VLAN_PAGE, B53_VLAN_WRITE_65, &entry);
  280. vlan->valid = !!(entry & VA_VALID_65);
  281. vlan->members = entry & VA_MEMBER_MASK;
  282. vlan->untag = (entry >> VA_UNTAG_S_65) & VA_UNTAG_MASK_65;
  283. } else {
  284. u32 entry = 0;
  285. b53_write16(dev, B53_ARLIO_PAGE, dev->vta_regs[1], vid);
  286. b53_do_vlan_op(dev, VTA_CMD_READ);
  287. b53_read32(dev, B53_ARLIO_PAGE, dev->vta_regs[2], &entry);
  288. vlan->members = entry & VTE_MEMBERS;
  289. vlan->untag = (entry >> VTE_UNTAG_S) & VTE_MEMBERS;
  290. vlan->valid = true;
  291. }
  292. }
  293. static void b53_set_forwarding(struct b53_device *dev, int enable)
  294. {
  295. u8 mgmt;
  296. b53_read8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, &mgmt);
  297. if (enable)
  298. mgmt |= SM_SW_FWD_EN;
  299. else
  300. mgmt &= ~SM_SW_FWD_EN;
  301. b53_write8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, mgmt);
  302. /* Include IMP port in dumb forwarding mode
  303. */
  304. b53_read8(dev, B53_CTRL_PAGE, B53_SWITCH_CTRL, &mgmt);
  305. mgmt |= B53_MII_DUMB_FWDG_EN;
  306. b53_write8(dev, B53_CTRL_PAGE, B53_SWITCH_CTRL, mgmt);
  307. }
  308. static void b53_enable_vlan(struct b53_device *dev, bool enable)
  309. {
  310. u8 mgmt, vc0, vc1, vc4 = 0, vc5;
  311. b53_read8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, &mgmt);
  312. b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL0, &vc0);
  313. b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL1, &vc1);
  314. if (is5325(dev) || is5365(dev)) {
  315. b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4_25, &vc4);
  316. b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL5_25, &vc5);
  317. } else if (is63xx(dev)) {
  318. b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4_63XX, &vc4);
  319. b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL5_63XX, &vc5);
  320. } else {
  321. b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4, &vc4);
  322. b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL5, &vc5);
  323. }
  324. mgmt &= ~SM_SW_FWD_MODE;
  325. if (enable) {
  326. vc0 |= VC0_VLAN_EN | VC0_VID_CHK_EN | VC0_VID_HASH_VID;
  327. vc1 |= VC1_RX_MCST_UNTAG_EN | VC1_RX_MCST_FWD_EN;
  328. vc4 &= ~VC4_ING_VID_CHECK_MASK;
  329. vc4 |= VC4_ING_VID_VIO_DROP << VC4_ING_VID_CHECK_S;
  330. vc5 |= VC5_DROP_VTABLE_MISS;
  331. if (is5325(dev))
  332. vc0 &= ~VC0_RESERVED_1;
  333. if (is5325(dev) || is5365(dev))
  334. vc1 |= VC1_RX_MCST_TAG_EN;
  335. } else {
  336. vc0 &= ~(VC0_VLAN_EN | VC0_VID_CHK_EN | VC0_VID_HASH_VID);
  337. vc1 &= ~(VC1_RX_MCST_UNTAG_EN | VC1_RX_MCST_FWD_EN);
  338. vc4 &= ~VC4_ING_VID_CHECK_MASK;
  339. vc5 &= ~VC5_DROP_VTABLE_MISS;
  340. if (is5325(dev) || is5365(dev))
  341. vc4 |= VC4_ING_VID_VIO_FWD << VC4_ING_VID_CHECK_S;
  342. else
  343. vc4 |= VC4_ING_VID_VIO_TO_IMP << VC4_ING_VID_CHECK_S;
  344. if (is5325(dev) || is5365(dev))
  345. vc1 &= ~VC1_RX_MCST_TAG_EN;
  346. }
  347. if (!is5325(dev) && !is5365(dev))
  348. vc5 &= ~VC5_VID_FFF_EN;
  349. b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL0, vc0);
  350. b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL1, vc1);
  351. if (is5325(dev) || is5365(dev)) {
  352. /* enable the high 8 bit vid check on 5325 */
  353. if (is5325(dev) && enable)
  354. b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL3,
  355. VC3_HIGH_8BIT_EN);
  356. else
  357. b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL3, 0);
  358. b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4_25, vc4);
  359. b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL5_25, vc5);
  360. } else if (is63xx(dev)) {
  361. b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_CTRL3_63XX, 0);
  362. b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4_63XX, vc4);
  363. b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL5_63XX, vc5);
  364. } else {
  365. b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_CTRL3, 0);
  366. b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4, vc4);
  367. b53_write8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL5, vc5);
  368. }
  369. b53_write8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, mgmt);
  370. }
  371. static int b53_set_jumbo(struct b53_device *dev, bool enable, bool allow_10_100)
  372. {
  373. u32 port_mask = 0;
  374. u16 max_size = JMS_MIN_SIZE;
  375. if (is5325(dev) || is5365(dev))
  376. return -EINVAL;
  377. if (enable) {
  378. port_mask = dev->enabled_ports;
  379. max_size = JMS_MAX_SIZE;
  380. if (allow_10_100)
  381. port_mask |= JPM_10_100_JUMBO_EN;
  382. }
  383. b53_write32(dev, B53_JUMBO_PAGE, dev->jumbo_pm_reg, port_mask);
  384. return b53_write16(dev, B53_JUMBO_PAGE, dev->jumbo_size_reg, max_size);
  385. }
  386. static int b53_flush_arl(struct b53_device *dev, u8 mask)
  387. {
  388. unsigned int i;
  389. b53_write8(dev, B53_CTRL_PAGE, B53_FAST_AGE_CTRL,
  390. FAST_AGE_DONE | FAST_AGE_DYNAMIC | mask);
  391. for (i = 0; i < 10; i++) {
  392. u8 fast_age_ctrl;
  393. b53_read8(dev, B53_CTRL_PAGE, B53_FAST_AGE_CTRL,
  394. &fast_age_ctrl);
  395. if (!(fast_age_ctrl & FAST_AGE_DONE))
  396. goto out;
  397. msleep(1);
  398. }
  399. return -ETIMEDOUT;
  400. out:
  401. /* Only age dynamic entries (default behavior) */
  402. b53_write8(dev, B53_CTRL_PAGE, B53_FAST_AGE_CTRL, FAST_AGE_DYNAMIC);
  403. return 0;
  404. }
  405. static int b53_fast_age_port(struct b53_device *dev, int port)
  406. {
  407. b53_write8(dev, B53_CTRL_PAGE, B53_FAST_AGE_PORT_CTRL, port);
  408. return b53_flush_arl(dev, FAST_AGE_PORT);
  409. }
  410. static int b53_fast_age_vlan(struct b53_device *dev, u16 vid)
  411. {
  412. b53_write16(dev, B53_CTRL_PAGE, B53_FAST_AGE_VID_CTRL, vid);
  413. return b53_flush_arl(dev, FAST_AGE_VLAN);
  414. }
  415. void b53_imp_vlan_setup(struct dsa_switch *ds, int cpu_port)
  416. {
  417. struct b53_device *dev = ds->priv;
  418. unsigned int i;
  419. u16 pvlan;
  420. /* Enable the IMP port to be in the same VLAN as the other ports
  421. * on a per-port basis such that we only have Port i and IMP in
  422. * the same VLAN.
  423. */
  424. b53_for_each_port(dev, i) {
  425. b53_read16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(i), &pvlan);
  426. pvlan |= BIT(cpu_port);
  427. b53_write16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(i), pvlan);
  428. }
  429. }
  430. EXPORT_SYMBOL(b53_imp_vlan_setup);
  431. int b53_enable_port(struct dsa_switch *ds, int port, struct phy_device *phy)
  432. {
  433. struct b53_device *dev = ds->priv;
  434. unsigned int cpu_port = ds->ports[port].cpu_dp->index;
  435. u16 pvlan;
  436. /* Clear the Rx and Tx disable bits and set to no spanning tree */
  437. b53_write8(dev, B53_CTRL_PAGE, B53_PORT_CTRL(port), 0);
  438. /* Set this port, and only this one to be in the default VLAN,
  439. * if member of a bridge, restore its membership prior to
  440. * bringing down this port.
  441. */
  442. b53_read16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(port), &pvlan);
  443. pvlan &= ~0x1ff;
  444. pvlan |= BIT(port);
  445. pvlan |= dev->ports[port].vlan_ctl_mask;
  446. b53_write16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(port), pvlan);
  447. b53_imp_vlan_setup(ds, cpu_port);
  448. /* If EEE was enabled, restore it */
  449. if (dev->ports[port].eee.eee_enabled)
  450. b53_eee_enable_set(ds, port, true);
  451. return 0;
  452. }
  453. EXPORT_SYMBOL(b53_enable_port);
  454. void b53_disable_port(struct dsa_switch *ds, int port, struct phy_device *phy)
  455. {
  456. struct b53_device *dev = ds->priv;
  457. u8 reg;
  458. /* Disable Tx/Rx for the port */
  459. b53_read8(dev, B53_CTRL_PAGE, B53_PORT_CTRL(port), &reg);
  460. reg |= PORT_CTRL_RX_DISABLE | PORT_CTRL_TX_DISABLE;
  461. b53_write8(dev, B53_CTRL_PAGE, B53_PORT_CTRL(port), reg);
  462. }
  463. EXPORT_SYMBOL(b53_disable_port);
  464. void b53_brcm_hdr_setup(struct dsa_switch *ds, int port)
  465. {
  466. bool tag_en = !(ds->ops->get_tag_protocol(ds, port) ==
  467. DSA_TAG_PROTO_NONE);
  468. struct b53_device *dev = ds->priv;
  469. u8 hdr_ctl, val;
  470. u16 reg;
  471. /* Resolve which bit controls the Broadcom tag */
  472. switch (port) {
  473. case 8:
  474. val = BRCM_HDR_P8_EN;
  475. break;
  476. case 7:
  477. val = BRCM_HDR_P7_EN;
  478. break;
  479. case 5:
  480. val = BRCM_HDR_P5_EN;
  481. break;
  482. default:
  483. val = 0;
  484. break;
  485. }
  486. /* Enable Broadcom tags for IMP port */
  487. b53_read8(dev, B53_MGMT_PAGE, B53_BRCM_HDR, &hdr_ctl);
  488. if (tag_en)
  489. hdr_ctl |= val;
  490. else
  491. hdr_ctl &= ~val;
  492. b53_write8(dev, B53_MGMT_PAGE, B53_BRCM_HDR, hdr_ctl);
  493. /* Registers below are only accessible on newer devices */
  494. if (!is58xx(dev))
  495. return;
  496. /* Enable reception Broadcom tag for CPU TX (switch RX) to
  497. * allow us to tag outgoing frames
  498. */
  499. b53_read16(dev, B53_MGMT_PAGE, B53_BRCM_HDR_RX_DIS, &reg);
  500. if (tag_en)
  501. reg &= ~BIT(port);
  502. else
  503. reg |= BIT(port);
  504. b53_write16(dev, B53_MGMT_PAGE, B53_BRCM_HDR_RX_DIS, reg);
  505. /* Enable transmission of Broadcom tags from the switch (CPU RX) to
  506. * allow delivering frames to the per-port net_devices
  507. */
  508. b53_read16(dev, B53_MGMT_PAGE, B53_BRCM_HDR_TX_DIS, &reg);
  509. if (tag_en)
  510. reg &= ~BIT(port);
  511. else
  512. reg |= BIT(port);
  513. b53_write16(dev, B53_MGMT_PAGE, B53_BRCM_HDR_TX_DIS, reg);
  514. }
  515. EXPORT_SYMBOL(b53_brcm_hdr_setup);
  516. static void b53_enable_cpu_port(struct b53_device *dev, int port)
  517. {
  518. u8 port_ctrl;
  519. /* BCM5325 CPU port is at 8 */
  520. if ((is5325(dev) || is5365(dev)) && port == B53_CPU_PORT_25)
  521. port = B53_CPU_PORT;
  522. port_ctrl = PORT_CTRL_RX_BCST_EN |
  523. PORT_CTRL_RX_MCST_EN |
  524. PORT_CTRL_RX_UCST_EN;
  525. b53_write8(dev, B53_CTRL_PAGE, B53_PORT_CTRL(port), port_ctrl);
  526. b53_brcm_hdr_setup(dev->ds, port);
  527. }
  528. static void b53_enable_mib(struct b53_device *dev)
  529. {
  530. u8 gc;
  531. b53_read8(dev, B53_MGMT_PAGE, B53_GLOBAL_CONFIG, &gc);
  532. gc &= ~(GC_RESET_MIB | GC_MIB_AC_EN);
  533. b53_write8(dev, B53_MGMT_PAGE, B53_GLOBAL_CONFIG, gc);
  534. }
  535. int b53_configure_vlan(struct dsa_switch *ds)
  536. {
  537. struct b53_device *dev = ds->priv;
  538. struct b53_vlan vl = { 0 };
  539. int i;
  540. /* clear all vlan entries */
  541. if (is5325(dev) || is5365(dev)) {
  542. for (i = 1; i < dev->num_vlans; i++)
  543. b53_set_vlan_entry(dev, i, &vl);
  544. } else {
  545. b53_do_vlan_op(dev, VTA_CMD_CLEAR);
  546. }
  547. b53_enable_vlan(dev, false);
  548. b53_for_each_port(dev, i)
  549. b53_write16(dev, B53_VLAN_PAGE,
  550. B53_VLAN_PORT_DEF_TAG(i), 1);
  551. if (!is5325(dev) && !is5365(dev))
  552. b53_set_jumbo(dev, dev->enable_jumbo, false);
  553. return 0;
  554. }
  555. EXPORT_SYMBOL(b53_configure_vlan);
  556. static void b53_switch_reset_gpio(struct b53_device *dev)
  557. {
  558. int gpio = dev->reset_gpio;
  559. if (gpio < 0)
  560. return;
  561. /* Reset sequence: RESET low(50ms)->high(20ms)
  562. */
  563. gpio_set_value(gpio, 0);
  564. mdelay(50);
  565. gpio_set_value(gpio, 1);
  566. mdelay(20);
  567. dev->current_page = 0xff;
  568. }
  569. static int b53_switch_reset(struct b53_device *dev)
  570. {
  571. unsigned int timeout = 1000;
  572. u8 mgmt, reg;
  573. b53_switch_reset_gpio(dev);
  574. if (is539x(dev)) {
  575. b53_write8(dev, B53_CTRL_PAGE, B53_SOFTRESET, 0x83);
  576. b53_write8(dev, B53_CTRL_PAGE, B53_SOFTRESET, 0x00);
  577. }
  578. /* This is specific to 58xx devices here, do not use is58xx() which
  579. * covers the larger Starfigther 2 family, including 7445/7278 which
  580. * still use this driver as a library and need to perform the reset
  581. * earlier.
  582. */
  583. if (dev->chip_id == BCM58XX_DEVICE_ID) {
  584. b53_read8(dev, B53_CTRL_PAGE, B53_SOFTRESET, &reg);
  585. reg |= SW_RST | EN_SW_RST | EN_CH_RST;
  586. b53_write8(dev, B53_CTRL_PAGE, B53_SOFTRESET, reg);
  587. do {
  588. b53_read8(dev, B53_CTRL_PAGE, B53_SOFTRESET, &reg);
  589. if (!(reg & SW_RST))
  590. break;
  591. usleep_range(1000, 2000);
  592. } while (timeout-- > 0);
  593. if (timeout == 0)
  594. return -ETIMEDOUT;
  595. }
  596. b53_read8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, &mgmt);
  597. if (!(mgmt & SM_SW_FWD_EN)) {
  598. mgmt &= ~SM_SW_FWD_MODE;
  599. mgmt |= SM_SW_FWD_EN;
  600. b53_write8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, mgmt);
  601. b53_read8(dev, B53_CTRL_PAGE, B53_SWITCH_MODE, &mgmt);
  602. if (!(mgmt & SM_SW_FWD_EN)) {
  603. dev_err(dev->dev, "Failed to enable switch!\n");
  604. return -EINVAL;
  605. }
  606. }
  607. b53_enable_mib(dev);
  608. return b53_flush_arl(dev, FAST_AGE_STATIC);
  609. }
  610. static int b53_phy_read16(struct dsa_switch *ds, int addr, int reg)
  611. {
  612. struct b53_device *priv = ds->priv;
  613. u16 value = 0;
  614. int ret;
  615. if (priv->ops->phy_read16)
  616. ret = priv->ops->phy_read16(priv, addr, reg, &value);
  617. else
  618. ret = b53_read16(priv, B53_PORT_MII_PAGE(addr),
  619. reg * 2, &value);
  620. return ret ? ret : value;
  621. }
  622. static int b53_phy_write16(struct dsa_switch *ds, int addr, int reg, u16 val)
  623. {
  624. struct b53_device *priv = ds->priv;
  625. if (priv->ops->phy_write16)
  626. return priv->ops->phy_write16(priv, addr, reg, val);
  627. return b53_write16(priv, B53_PORT_MII_PAGE(addr), reg * 2, val);
  628. }
  629. static int b53_reset_switch(struct b53_device *priv)
  630. {
  631. /* reset vlans */
  632. priv->enable_jumbo = false;
  633. memset(priv->vlans, 0, sizeof(*priv->vlans) * priv->num_vlans);
  634. memset(priv->ports, 0, sizeof(*priv->ports) * priv->num_ports);
  635. return b53_switch_reset(priv);
  636. }
  637. static int b53_apply_config(struct b53_device *priv)
  638. {
  639. /* disable switching */
  640. b53_set_forwarding(priv, 0);
  641. b53_configure_vlan(priv->ds);
  642. /* enable switching */
  643. b53_set_forwarding(priv, 1);
  644. return 0;
  645. }
  646. static void b53_reset_mib(struct b53_device *priv)
  647. {
  648. u8 gc;
  649. b53_read8(priv, B53_MGMT_PAGE, B53_GLOBAL_CONFIG, &gc);
  650. b53_write8(priv, B53_MGMT_PAGE, B53_GLOBAL_CONFIG, gc | GC_RESET_MIB);
  651. msleep(1);
  652. b53_write8(priv, B53_MGMT_PAGE, B53_GLOBAL_CONFIG, gc & ~GC_RESET_MIB);
  653. msleep(1);
  654. }
  655. static const struct b53_mib_desc *b53_get_mib(struct b53_device *dev)
  656. {
  657. if (is5365(dev))
  658. return b53_mibs_65;
  659. else if (is63xx(dev))
  660. return b53_mibs_63xx;
  661. else if (is58xx(dev))
  662. return b53_mibs_58xx;
  663. else
  664. return b53_mibs;
  665. }
  666. static unsigned int b53_get_mib_size(struct b53_device *dev)
  667. {
  668. if (is5365(dev))
  669. return B53_MIBS_65_SIZE;
  670. else if (is63xx(dev))
  671. return B53_MIBS_63XX_SIZE;
  672. else if (is58xx(dev))
  673. return B53_MIBS_58XX_SIZE;
  674. else
  675. return B53_MIBS_SIZE;
  676. }
  677. void b53_get_strings(struct dsa_switch *ds, int port, uint8_t *data)
  678. {
  679. struct b53_device *dev = ds->priv;
  680. const struct b53_mib_desc *mibs = b53_get_mib(dev);
  681. unsigned int mib_size = b53_get_mib_size(dev);
  682. unsigned int i;
  683. for (i = 0; i < mib_size; i++)
  684. strlcpy(data + i * ETH_GSTRING_LEN,
  685. mibs[i].name, ETH_GSTRING_LEN);
  686. }
  687. EXPORT_SYMBOL(b53_get_strings);
  688. void b53_get_ethtool_stats(struct dsa_switch *ds, int port, uint64_t *data)
  689. {
  690. struct b53_device *dev = ds->priv;
  691. const struct b53_mib_desc *mibs = b53_get_mib(dev);
  692. unsigned int mib_size = b53_get_mib_size(dev);
  693. const struct b53_mib_desc *s;
  694. unsigned int i;
  695. u64 val = 0;
  696. if (is5365(dev) && port == 5)
  697. port = 8;
  698. mutex_lock(&dev->stats_mutex);
  699. for (i = 0; i < mib_size; i++) {
  700. s = &mibs[i];
  701. if (s->size == 8) {
  702. b53_read64(dev, B53_MIB_PAGE(port), s->offset, &val);
  703. } else {
  704. u32 val32;
  705. b53_read32(dev, B53_MIB_PAGE(port), s->offset,
  706. &val32);
  707. val = val32;
  708. }
  709. data[i] = (u64)val;
  710. }
  711. mutex_unlock(&dev->stats_mutex);
  712. }
  713. EXPORT_SYMBOL(b53_get_ethtool_stats);
  714. int b53_get_sset_count(struct dsa_switch *ds, int port)
  715. {
  716. struct b53_device *dev = ds->priv;
  717. return b53_get_mib_size(dev);
  718. }
  719. EXPORT_SYMBOL(b53_get_sset_count);
  720. static int b53_setup(struct dsa_switch *ds)
  721. {
  722. struct b53_device *dev = ds->priv;
  723. unsigned int port;
  724. int ret;
  725. ret = b53_reset_switch(dev);
  726. if (ret) {
  727. dev_err(ds->dev, "failed to reset switch\n");
  728. return ret;
  729. }
  730. b53_reset_mib(dev);
  731. ret = b53_apply_config(dev);
  732. if (ret)
  733. dev_err(ds->dev, "failed to apply configuration\n");
  734. /* Configure IMP/CPU port, disable unused ports. Enabled
  735. * ports will be configured with .port_enable
  736. */
  737. for (port = 0; port < dev->num_ports; port++) {
  738. if (dsa_is_cpu_port(ds, port))
  739. b53_enable_cpu_port(dev, port);
  740. else if (dsa_is_unused_port(ds, port))
  741. b53_disable_port(ds, port, NULL);
  742. }
  743. return ret;
  744. }
  745. static void b53_adjust_link(struct dsa_switch *ds, int port,
  746. struct phy_device *phydev)
  747. {
  748. struct b53_device *dev = ds->priv;
  749. struct ethtool_eee *p = &dev->ports[port].eee;
  750. u8 rgmii_ctrl = 0, reg = 0, off;
  751. if (!phy_is_pseudo_fixed_link(phydev))
  752. return;
  753. /* Override the port settings */
  754. if (port == dev->cpu_port) {
  755. off = B53_PORT_OVERRIDE_CTRL;
  756. reg = PORT_OVERRIDE_EN;
  757. } else {
  758. off = B53_GMII_PORT_OVERRIDE_CTRL(port);
  759. reg = GMII_PO_EN;
  760. }
  761. /* Set the link UP */
  762. if (phydev->link)
  763. reg |= PORT_OVERRIDE_LINK;
  764. if (phydev->duplex == DUPLEX_FULL)
  765. reg |= PORT_OVERRIDE_FULL_DUPLEX;
  766. switch (phydev->speed) {
  767. case 2000:
  768. reg |= PORT_OVERRIDE_SPEED_2000M;
  769. /* fallthrough */
  770. case SPEED_1000:
  771. reg |= PORT_OVERRIDE_SPEED_1000M;
  772. break;
  773. case SPEED_100:
  774. reg |= PORT_OVERRIDE_SPEED_100M;
  775. break;
  776. case SPEED_10:
  777. reg |= PORT_OVERRIDE_SPEED_10M;
  778. break;
  779. default:
  780. dev_err(ds->dev, "unknown speed: %d\n", phydev->speed);
  781. return;
  782. }
  783. /* Enable flow control on BCM5301x's CPU port */
  784. if (is5301x(dev) && port == dev->cpu_port)
  785. reg |= PORT_OVERRIDE_RX_FLOW | PORT_OVERRIDE_TX_FLOW;
  786. if (phydev->pause) {
  787. if (phydev->asym_pause)
  788. reg |= PORT_OVERRIDE_TX_FLOW;
  789. reg |= PORT_OVERRIDE_RX_FLOW;
  790. }
  791. b53_write8(dev, B53_CTRL_PAGE, off, reg);
  792. if (is531x5(dev) && phy_interface_is_rgmii(phydev)) {
  793. if (port == 8)
  794. off = B53_RGMII_CTRL_IMP;
  795. else
  796. off = B53_RGMII_CTRL_P(port);
  797. /* Configure the port RGMII clock delay by DLL disabled and
  798. * tx_clk aligned timing (restoring to reset defaults)
  799. */
  800. b53_read8(dev, B53_CTRL_PAGE, off, &rgmii_ctrl);
  801. rgmii_ctrl &= ~(RGMII_CTRL_DLL_RXC | RGMII_CTRL_DLL_TXC |
  802. RGMII_CTRL_TIMING_SEL);
  803. /* PHY_INTERFACE_MODE_RGMII_TXID means TX internal delay, make
  804. * sure that we enable the port TX clock internal delay to
  805. * account for this internal delay that is inserted, otherwise
  806. * the switch won't be able to receive correctly.
  807. *
  808. * PHY_INTERFACE_MODE_RGMII means that we are not introducing
  809. * any delay neither on transmission nor reception, so the
  810. * BCM53125 must also be configured accordingly to account for
  811. * the lack of delay and introduce
  812. *
  813. * The BCM53125 switch has its RX clock and TX clock control
  814. * swapped, hence the reason why we modify the TX clock path in
  815. * the "RGMII" case
  816. */
  817. if (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID)
  818. rgmii_ctrl |= RGMII_CTRL_DLL_TXC;
  819. if (phydev->interface == PHY_INTERFACE_MODE_RGMII)
  820. rgmii_ctrl |= RGMII_CTRL_DLL_TXC | RGMII_CTRL_DLL_RXC;
  821. rgmii_ctrl |= RGMII_CTRL_TIMING_SEL;
  822. b53_write8(dev, B53_CTRL_PAGE, off, rgmii_ctrl);
  823. dev_info(ds->dev, "Configured port %d for %s\n", port,
  824. phy_modes(phydev->interface));
  825. }
  826. /* configure MII port if necessary */
  827. if (is5325(dev)) {
  828. b53_read8(dev, B53_CTRL_PAGE, B53_PORT_OVERRIDE_CTRL,
  829. &reg);
  830. /* reverse mii needs to be enabled */
  831. if (!(reg & PORT_OVERRIDE_RV_MII_25)) {
  832. b53_write8(dev, B53_CTRL_PAGE, B53_PORT_OVERRIDE_CTRL,
  833. reg | PORT_OVERRIDE_RV_MII_25);
  834. b53_read8(dev, B53_CTRL_PAGE, B53_PORT_OVERRIDE_CTRL,
  835. &reg);
  836. if (!(reg & PORT_OVERRIDE_RV_MII_25)) {
  837. dev_err(ds->dev,
  838. "Failed to enable reverse MII mode\n");
  839. return;
  840. }
  841. }
  842. } else if (is5301x(dev)) {
  843. if (port != dev->cpu_port) {
  844. u8 po_reg = B53_GMII_PORT_OVERRIDE_CTRL(dev->cpu_port);
  845. u8 gmii_po;
  846. b53_read8(dev, B53_CTRL_PAGE, po_reg, &gmii_po);
  847. gmii_po |= GMII_PO_LINK |
  848. GMII_PO_RX_FLOW |
  849. GMII_PO_TX_FLOW |
  850. GMII_PO_EN |
  851. GMII_PO_SPEED_2000M;
  852. b53_write8(dev, B53_CTRL_PAGE, po_reg, gmii_po);
  853. }
  854. }
  855. /* Re-negotiate EEE if it was enabled already */
  856. p->eee_enabled = b53_eee_init(ds, port, phydev);
  857. }
  858. int b53_vlan_filtering(struct dsa_switch *ds, int port, bool vlan_filtering)
  859. {
  860. return 0;
  861. }
  862. EXPORT_SYMBOL(b53_vlan_filtering);
  863. int b53_vlan_prepare(struct dsa_switch *ds, int port,
  864. const struct switchdev_obj_port_vlan *vlan)
  865. {
  866. struct b53_device *dev = ds->priv;
  867. if ((is5325(dev) || is5365(dev)) && vlan->vid_begin == 0)
  868. return -EOPNOTSUPP;
  869. if (vlan->vid_end > dev->num_vlans)
  870. return -ERANGE;
  871. b53_enable_vlan(dev, true);
  872. return 0;
  873. }
  874. EXPORT_SYMBOL(b53_vlan_prepare);
  875. void b53_vlan_add(struct dsa_switch *ds, int port,
  876. const struct switchdev_obj_port_vlan *vlan)
  877. {
  878. struct b53_device *dev = ds->priv;
  879. bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
  880. bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
  881. struct b53_vlan *vl;
  882. u16 vid;
  883. for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
  884. vl = &dev->vlans[vid];
  885. b53_get_vlan_entry(dev, vid, vl);
  886. vl->members |= BIT(port);
  887. if (untagged)
  888. vl->untag |= BIT(port);
  889. else
  890. vl->untag &= ~BIT(port);
  891. b53_set_vlan_entry(dev, vid, vl);
  892. b53_fast_age_vlan(dev, vid);
  893. }
  894. if (pvid) {
  895. b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_PORT_DEF_TAG(port),
  896. vlan->vid_end);
  897. b53_fast_age_vlan(dev, vid);
  898. }
  899. }
  900. EXPORT_SYMBOL(b53_vlan_add);
  901. int b53_vlan_del(struct dsa_switch *ds, int port,
  902. const struct switchdev_obj_port_vlan *vlan)
  903. {
  904. struct b53_device *dev = ds->priv;
  905. bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
  906. struct b53_vlan *vl;
  907. u16 vid;
  908. u16 pvid;
  909. b53_read16(dev, B53_VLAN_PAGE, B53_VLAN_PORT_DEF_TAG(port), &pvid);
  910. for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
  911. vl = &dev->vlans[vid];
  912. b53_get_vlan_entry(dev, vid, vl);
  913. vl->members &= ~BIT(port);
  914. if (pvid == vid) {
  915. if (is5325(dev) || is5365(dev))
  916. pvid = 1;
  917. else
  918. pvid = 0;
  919. }
  920. if (untagged)
  921. vl->untag &= ~(BIT(port));
  922. b53_set_vlan_entry(dev, vid, vl);
  923. b53_fast_age_vlan(dev, vid);
  924. }
  925. b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_PORT_DEF_TAG(port), pvid);
  926. b53_fast_age_vlan(dev, pvid);
  927. return 0;
  928. }
  929. EXPORT_SYMBOL(b53_vlan_del);
  930. /* Address Resolution Logic routines */
  931. static int b53_arl_op_wait(struct b53_device *dev)
  932. {
  933. unsigned int timeout = 10;
  934. u8 reg;
  935. do {
  936. b53_read8(dev, B53_ARLIO_PAGE, B53_ARLTBL_RW_CTRL, &reg);
  937. if (!(reg & ARLTBL_START_DONE))
  938. return 0;
  939. usleep_range(1000, 2000);
  940. } while (timeout--);
  941. dev_warn(dev->dev, "timeout waiting for ARL to finish: 0x%02x\n", reg);
  942. return -ETIMEDOUT;
  943. }
  944. static int b53_arl_rw_op(struct b53_device *dev, unsigned int op)
  945. {
  946. u8 reg;
  947. if (op > ARLTBL_RW)
  948. return -EINVAL;
  949. b53_read8(dev, B53_ARLIO_PAGE, B53_ARLTBL_RW_CTRL, &reg);
  950. reg |= ARLTBL_START_DONE;
  951. if (op)
  952. reg |= ARLTBL_RW;
  953. else
  954. reg &= ~ARLTBL_RW;
  955. b53_write8(dev, B53_ARLIO_PAGE, B53_ARLTBL_RW_CTRL, reg);
  956. return b53_arl_op_wait(dev);
  957. }
  958. static int b53_arl_read(struct b53_device *dev, u64 mac,
  959. u16 vid, struct b53_arl_entry *ent, u8 *idx,
  960. bool is_valid)
  961. {
  962. unsigned int i;
  963. int ret;
  964. ret = b53_arl_op_wait(dev);
  965. if (ret)
  966. return ret;
  967. /* Read the bins */
  968. for (i = 0; i < dev->num_arl_entries; i++) {
  969. u64 mac_vid;
  970. u32 fwd_entry;
  971. b53_read64(dev, B53_ARLIO_PAGE,
  972. B53_ARLTBL_MAC_VID_ENTRY(i), &mac_vid);
  973. b53_read32(dev, B53_ARLIO_PAGE,
  974. B53_ARLTBL_DATA_ENTRY(i), &fwd_entry);
  975. b53_arl_to_entry(ent, mac_vid, fwd_entry);
  976. if (!(fwd_entry & ARLTBL_VALID))
  977. continue;
  978. if ((mac_vid & ARLTBL_MAC_MASK) != mac)
  979. continue;
  980. *idx = i;
  981. }
  982. return -ENOENT;
  983. }
  984. static int b53_arl_op(struct b53_device *dev, int op, int port,
  985. const unsigned char *addr, u16 vid, bool is_valid)
  986. {
  987. struct b53_arl_entry ent;
  988. u32 fwd_entry;
  989. u64 mac, mac_vid = 0;
  990. u8 idx = 0;
  991. int ret;
  992. /* Convert the array into a 64-bit MAC */
  993. mac = ether_addr_to_u64(addr);
  994. /* Perform a read for the given MAC and VID */
  995. b53_write48(dev, B53_ARLIO_PAGE, B53_MAC_ADDR_IDX, mac);
  996. b53_write16(dev, B53_ARLIO_PAGE, B53_VLAN_ID_IDX, vid);
  997. /* Issue a read operation for this MAC */
  998. ret = b53_arl_rw_op(dev, 1);
  999. if (ret)
  1000. return ret;
  1001. ret = b53_arl_read(dev, mac, vid, &ent, &idx, is_valid);
  1002. /* If this is a read, just finish now */
  1003. if (op)
  1004. return ret;
  1005. /* We could not find a matching MAC, so reset to a new entry */
  1006. if (ret) {
  1007. fwd_entry = 0;
  1008. idx = 1;
  1009. }
  1010. memset(&ent, 0, sizeof(ent));
  1011. ent.port = port;
  1012. ent.is_valid = is_valid;
  1013. ent.vid = vid;
  1014. ent.is_static = true;
  1015. memcpy(ent.mac, addr, ETH_ALEN);
  1016. b53_arl_from_entry(&mac_vid, &fwd_entry, &ent);
  1017. b53_write64(dev, B53_ARLIO_PAGE,
  1018. B53_ARLTBL_MAC_VID_ENTRY(idx), mac_vid);
  1019. b53_write32(dev, B53_ARLIO_PAGE,
  1020. B53_ARLTBL_DATA_ENTRY(idx), fwd_entry);
  1021. return b53_arl_rw_op(dev, 0);
  1022. }
  1023. int b53_fdb_add(struct dsa_switch *ds, int port,
  1024. const unsigned char *addr, u16 vid)
  1025. {
  1026. struct b53_device *priv = ds->priv;
  1027. /* 5325 and 5365 require some more massaging, but could
  1028. * be supported eventually
  1029. */
  1030. if (is5325(priv) || is5365(priv))
  1031. return -EOPNOTSUPP;
  1032. return b53_arl_op(priv, 0, port, addr, vid, true);
  1033. }
  1034. EXPORT_SYMBOL(b53_fdb_add);
  1035. int b53_fdb_del(struct dsa_switch *ds, int port,
  1036. const unsigned char *addr, u16 vid)
  1037. {
  1038. struct b53_device *priv = ds->priv;
  1039. return b53_arl_op(priv, 0, port, addr, vid, false);
  1040. }
  1041. EXPORT_SYMBOL(b53_fdb_del);
  1042. static int b53_arl_search_wait(struct b53_device *dev)
  1043. {
  1044. unsigned int timeout = 1000;
  1045. u8 reg;
  1046. do {
  1047. b53_read8(dev, B53_ARLIO_PAGE, B53_ARL_SRCH_CTL, &reg);
  1048. if (!(reg & ARL_SRCH_STDN))
  1049. return 0;
  1050. if (reg & ARL_SRCH_VLID)
  1051. return 0;
  1052. usleep_range(1000, 2000);
  1053. } while (timeout--);
  1054. return -ETIMEDOUT;
  1055. }
  1056. static void b53_arl_search_rd(struct b53_device *dev, u8 idx,
  1057. struct b53_arl_entry *ent)
  1058. {
  1059. u64 mac_vid;
  1060. u32 fwd_entry;
  1061. b53_read64(dev, B53_ARLIO_PAGE,
  1062. B53_ARL_SRCH_RSTL_MACVID(idx), &mac_vid);
  1063. b53_read32(dev, B53_ARLIO_PAGE,
  1064. B53_ARL_SRCH_RSTL(idx), &fwd_entry);
  1065. b53_arl_to_entry(ent, mac_vid, fwd_entry);
  1066. }
  1067. static int b53_fdb_copy(int port, const struct b53_arl_entry *ent,
  1068. dsa_fdb_dump_cb_t *cb, void *data)
  1069. {
  1070. if (!ent->is_valid)
  1071. return 0;
  1072. if (port != ent->port)
  1073. return 0;
  1074. return cb(ent->mac, ent->vid, ent->is_static, data);
  1075. }
  1076. int b53_fdb_dump(struct dsa_switch *ds, int port,
  1077. dsa_fdb_dump_cb_t *cb, void *data)
  1078. {
  1079. struct b53_device *priv = ds->priv;
  1080. struct b53_arl_entry results[2];
  1081. unsigned int count = 0;
  1082. int ret;
  1083. u8 reg;
  1084. /* Start search operation */
  1085. reg = ARL_SRCH_STDN;
  1086. b53_write8(priv, B53_ARLIO_PAGE, B53_ARL_SRCH_CTL, reg);
  1087. do {
  1088. ret = b53_arl_search_wait(priv);
  1089. if (ret)
  1090. return ret;
  1091. b53_arl_search_rd(priv, 0, &results[0]);
  1092. ret = b53_fdb_copy(port, &results[0], cb, data);
  1093. if (ret)
  1094. return ret;
  1095. if (priv->num_arl_entries > 2) {
  1096. b53_arl_search_rd(priv, 1, &results[1]);
  1097. ret = b53_fdb_copy(port, &results[1], cb, data);
  1098. if (ret)
  1099. return ret;
  1100. if (!results[0].is_valid && !results[1].is_valid)
  1101. break;
  1102. }
  1103. } while (count++ < 1024);
  1104. return 0;
  1105. }
  1106. EXPORT_SYMBOL(b53_fdb_dump);
  1107. int b53_br_join(struct dsa_switch *ds, int port, struct net_device *br)
  1108. {
  1109. struct b53_device *dev = ds->priv;
  1110. s8 cpu_port = ds->ports[port].cpu_dp->index;
  1111. u16 pvlan, reg;
  1112. unsigned int i;
  1113. /* Make this port leave the all VLANs join since we will have proper
  1114. * VLAN entries from now on
  1115. */
  1116. if (is58xx(dev)) {
  1117. b53_read16(dev, B53_VLAN_PAGE, B53_JOIN_ALL_VLAN_EN, &reg);
  1118. reg &= ~BIT(port);
  1119. if ((reg & BIT(cpu_port)) == BIT(cpu_port))
  1120. reg &= ~BIT(cpu_port);
  1121. b53_write16(dev, B53_VLAN_PAGE, B53_JOIN_ALL_VLAN_EN, reg);
  1122. }
  1123. b53_read16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(port), &pvlan);
  1124. b53_for_each_port(dev, i) {
  1125. if (dsa_to_port(ds, i)->bridge_dev != br)
  1126. continue;
  1127. /* Add this local port to the remote port VLAN control
  1128. * membership and update the remote port bitmask
  1129. */
  1130. b53_read16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(i), &reg);
  1131. reg |= BIT(port);
  1132. b53_write16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(i), reg);
  1133. dev->ports[i].vlan_ctl_mask = reg;
  1134. pvlan |= BIT(i);
  1135. }
  1136. /* Configure the local port VLAN control membership to include
  1137. * remote ports and update the local port bitmask
  1138. */
  1139. b53_write16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(port), pvlan);
  1140. dev->ports[port].vlan_ctl_mask = pvlan;
  1141. return 0;
  1142. }
  1143. EXPORT_SYMBOL(b53_br_join);
  1144. void b53_br_leave(struct dsa_switch *ds, int port, struct net_device *br)
  1145. {
  1146. struct b53_device *dev = ds->priv;
  1147. struct b53_vlan *vl = &dev->vlans[0];
  1148. s8 cpu_port = ds->ports[port].cpu_dp->index;
  1149. unsigned int i;
  1150. u16 pvlan, reg, pvid;
  1151. b53_read16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(port), &pvlan);
  1152. b53_for_each_port(dev, i) {
  1153. /* Don't touch the remaining ports */
  1154. if (dsa_to_port(ds, i)->bridge_dev != br)
  1155. continue;
  1156. b53_read16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(i), &reg);
  1157. reg &= ~BIT(port);
  1158. b53_write16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(i), reg);
  1159. dev->ports[port].vlan_ctl_mask = reg;
  1160. /* Prevent self removal to preserve isolation */
  1161. if (port != i)
  1162. pvlan &= ~BIT(i);
  1163. }
  1164. b53_write16(dev, B53_PVLAN_PAGE, B53_PVLAN_PORT_MASK(port), pvlan);
  1165. dev->ports[port].vlan_ctl_mask = pvlan;
  1166. if (is5325(dev) || is5365(dev))
  1167. pvid = 1;
  1168. else
  1169. pvid = 0;
  1170. /* Make this port join all VLANs without VLAN entries */
  1171. if (is58xx(dev)) {
  1172. b53_read16(dev, B53_VLAN_PAGE, B53_JOIN_ALL_VLAN_EN, &reg);
  1173. reg |= BIT(port);
  1174. if (!(reg & BIT(cpu_port)))
  1175. reg |= BIT(cpu_port);
  1176. b53_write16(dev, B53_VLAN_PAGE, B53_JOIN_ALL_VLAN_EN, reg);
  1177. } else {
  1178. b53_get_vlan_entry(dev, pvid, vl);
  1179. vl->members |= BIT(port) | BIT(cpu_port);
  1180. vl->untag |= BIT(port) | BIT(cpu_port);
  1181. b53_set_vlan_entry(dev, pvid, vl);
  1182. }
  1183. }
  1184. EXPORT_SYMBOL(b53_br_leave);
  1185. void b53_br_set_stp_state(struct dsa_switch *ds, int port, u8 state)
  1186. {
  1187. struct b53_device *dev = ds->priv;
  1188. u8 hw_state;
  1189. u8 reg;
  1190. switch (state) {
  1191. case BR_STATE_DISABLED:
  1192. hw_state = PORT_CTRL_DIS_STATE;
  1193. break;
  1194. case BR_STATE_LISTENING:
  1195. hw_state = PORT_CTRL_LISTEN_STATE;
  1196. break;
  1197. case BR_STATE_LEARNING:
  1198. hw_state = PORT_CTRL_LEARN_STATE;
  1199. break;
  1200. case BR_STATE_FORWARDING:
  1201. hw_state = PORT_CTRL_FWD_STATE;
  1202. break;
  1203. case BR_STATE_BLOCKING:
  1204. hw_state = PORT_CTRL_BLOCK_STATE;
  1205. break;
  1206. default:
  1207. dev_err(ds->dev, "invalid STP state: %d\n", state);
  1208. return;
  1209. }
  1210. b53_read8(dev, B53_CTRL_PAGE, B53_PORT_CTRL(port), &reg);
  1211. reg &= ~PORT_CTRL_STP_STATE_MASK;
  1212. reg |= hw_state;
  1213. b53_write8(dev, B53_CTRL_PAGE, B53_PORT_CTRL(port), reg);
  1214. }
  1215. EXPORT_SYMBOL(b53_br_set_stp_state);
  1216. void b53_br_fast_age(struct dsa_switch *ds, int port)
  1217. {
  1218. struct b53_device *dev = ds->priv;
  1219. if (b53_fast_age_port(dev, port))
  1220. dev_err(ds->dev, "fast ageing failed\n");
  1221. }
  1222. EXPORT_SYMBOL(b53_br_fast_age);
  1223. static bool b53_can_enable_brcm_tags(struct dsa_switch *ds, int port)
  1224. {
  1225. /* Broadcom switches will accept enabling Broadcom tags on the
  1226. * following ports: 5, 7 and 8, any other port is not supported
  1227. */
  1228. switch (port) {
  1229. case B53_CPU_PORT_25:
  1230. case 7:
  1231. case B53_CPU_PORT:
  1232. return true;
  1233. }
  1234. dev_warn(ds->dev, "Port %d is not Broadcom tag capable\n", port);
  1235. return false;
  1236. }
  1237. enum dsa_tag_protocol b53_get_tag_protocol(struct dsa_switch *ds, int port)
  1238. {
  1239. struct b53_device *dev = ds->priv;
  1240. /* Older models (5325, 5365) support a different tag format that we do
  1241. * not support in net/dsa/tag_brcm.c yet. 539x and 531x5 require managed
  1242. * mode to be turned on which means we need to specifically manage ARL
  1243. * misses on multicast addresses (TBD).
  1244. */
  1245. if (is5325(dev) || is5365(dev) || is539x(dev) || is531x5(dev) ||
  1246. !b53_can_enable_brcm_tags(ds, port))
  1247. return DSA_TAG_PROTO_NONE;
  1248. /* Broadcom BCM58xx chips have a flow accelerator on Port 8
  1249. * which requires us to use the prepended Broadcom tag type
  1250. */
  1251. if (dev->chip_id == BCM58XX_DEVICE_ID && port == B53_CPU_PORT)
  1252. return DSA_TAG_PROTO_BRCM_PREPEND;
  1253. return DSA_TAG_PROTO_BRCM;
  1254. }
  1255. EXPORT_SYMBOL(b53_get_tag_protocol);
  1256. int b53_mirror_add(struct dsa_switch *ds, int port,
  1257. struct dsa_mall_mirror_tc_entry *mirror, bool ingress)
  1258. {
  1259. struct b53_device *dev = ds->priv;
  1260. u16 reg, loc;
  1261. if (ingress)
  1262. loc = B53_IG_MIR_CTL;
  1263. else
  1264. loc = B53_EG_MIR_CTL;
  1265. b53_read16(dev, B53_MGMT_PAGE, loc, &reg);
  1266. reg &= ~MIRROR_MASK;
  1267. reg |= BIT(port);
  1268. b53_write16(dev, B53_MGMT_PAGE, loc, reg);
  1269. b53_read16(dev, B53_MGMT_PAGE, B53_MIR_CAP_CTL, &reg);
  1270. reg &= ~CAP_PORT_MASK;
  1271. reg |= mirror->to_local_port;
  1272. reg |= MIRROR_EN;
  1273. b53_write16(dev, B53_MGMT_PAGE, B53_MIR_CAP_CTL, reg);
  1274. return 0;
  1275. }
  1276. EXPORT_SYMBOL(b53_mirror_add);
  1277. void b53_mirror_del(struct dsa_switch *ds, int port,
  1278. struct dsa_mall_mirror_tc_entry *mirror)
  1279. {
  1280. struct b53_device *dev = ds->priv;
  1281. bool loc_disable = false, other_loc_disable = false;
  1282. u16 reg, loc;
  1283. if (mirror->ingress)
  1284. loc = B53_IG_MIR_CTL;
  1285. else
  1286. loc = B53_EG_MIR_CTL;
  1287. /* Update the desired ingress/egress register */
  1288. b53_read16(dev, B53_MGMT_PAGE, loc, &reg);
  1289. reg &= ~BIT(port);
  1290. if (!(reg & MIRROR_MASK))
  1291. loc_disable = true;
  1292. b53_write16(dev, B53_MGMT_PAGE, loc, reg);
  1293. /* Now look at the other one to know if we can disable mirroring
  1294. * entirely
  1295. */
  1296. if (mirror->ingress)
  1297. b53_read16(dev, B53_MGMT_PAGE, B53_EG_MIR_CTL, &reg);
  1298. else
  1299. b53_read16(dev, B53_MGMT_PAGE, B53_IG_MIR_CTL, &reg);
  1300. if (!(reg & MIRROR_MASK))
  1301. other_loc_disable = true;
  1302. b53_read16(dev, B53_MGMT_PAGE, B53_MIR_CAP_CTL, &reg);
  1303. /* Both no longer have ports, let's disable mirroring */
  1304. if (loc_disable && other_loc_disable) {
  1305. reg &= ~MIRROR_EN;
  1306. reg &= ~mirror->to_local_port;
  1307. }
  1308. b53_write16(dev, B53_MGMT_PAGE, B53_MIR_CAP_CTL, reg);
  1309. }
  1310. EXPORT_SYMBOL(b53_mirror_del);
  1311. void b53_eee_enable_set(struct dsa_switch *ds, int port, bool enable)
  1312. {
  1313. struct b53_device *dev = ds->priv;
  1314. u16 reg;
  1315. b53_read16(dev, B53_EEE_PAGE, B53_EEE_EN_CTRL, &reg);
  1316. if (enable)
  1317. reg |= BIT(port);
  1318. else
  1319. reg &= ~BIT(port);
  1320. b53_write16(dev, B53_EEE_PAGE, B53_EEE_EN_CTRL, reg);
  1321. }
  1322. EXPORT_SYMBOL(b53_eee_enable_set);
  1323. /* Returns 0 if EEE was not enabled, or 1 otherwise
  1324. */
  1325. int b53_eee_init(struct dsa_switch *ds, int port, struct phy_device *phy)
  1326. {
  1327. int ret;
  1328. ret = phy_init_eee(phy, 0);
  1329. if (ret)
  1330. return 0;
  1331. b53_eee_enable_set(ds, port, true);
  1332. return 1;
  1333. }
  1334. EXPORT_SYMBOL(b53_eee_init);
  1335. int b53_get_mac_eee(struct dsa_switch *ds, int port, struct ethtool_eee *e)
  1336. {
  1337. struct b53_device *dev = ds->priv;
  1338. struct ethtool_eee *p = &dev->ports[port].eee;
  1339. u16 reg;
  1340. if (is5325(dev) || is5365(dev))
  1341. return -EOPNOTSUPP;
  1342. b53_read16(dev, B53_EEE_PAGE, B53_EEE_LPI_INDICATE, &reg);
  1343. e->eee_enabled = p->eee_enabled;
  1344. e->eee_active = !!(reg & BIT(port));
  1345. return 0;
  1346. }
  1347. EXPORT_SYMBOL(b53_get_mac_eee);
  1348. int b53_set_mac_eee(struct dsa_switch *ds, int port, struct ethtool_eee *e)
  1349. {
  1350. struct b53_device *dev = ds->priv;
  1351. struct ethtool_eee *p = &dev->ports[port].eee;
  1352. if (is5325(dev) || is5365(dev))
  1353. return -EOPNOTSUPP;
  1354. p->eee_enabled = e->eee_enabled;
  1355. b53_eee_enable_set(ds, port, e->eee_enabled);
  1356. return 0;
  1357. }
  1358. EXPORT_SYMBOL(b53_set_mac_eee);
  1359. static const struct dsa_switch_ops b53_switch_ops = {
  1360. .get_tag_protocol = b53_get_tag_protocol,
  1361. .setup = b53_setup,
  1362. .get_strings = b53_get_strings,
  1363. .get_ethtool_stats = b53_get_ethtool_stats,
  1364. .get_sset_count = b53_get_sset_count,
  1365. .phy_read = b53_phy_read16,
  1366. .phy_write = b53_phy_write16,
  1367. .adjust_link = b53_adjust_link,
  1368. .port_enable = b53_enable_port,
  1369. .port_disable = b53_disable_port,
  1370. .get_mac_eee = b53_get_mac_eee,
  1371. .set_mac_eee = b53_set_mac_eee,
  1372. .port_bridge_join = b53_br_join,
  1373. .port_bridge_leave = b53_br_leave,
  1374. .port_stp_state_set = b53_br_set_stp_state,
  1375. .port_fast_age = b53_br_fast_age,
  1376. .port_vlan_filtering = b53_vlan_filtering,
  1377. .port_vlan_prepare = b53_vlan_prepare,
  1378. .port_vlan_add = b53_vlan_add,
  1379. .port_vlan_del = b53_vlan_del,
  1380. .port_fdb_dump = b53_fdb_dump,
  1381. .port_fdb_add = b53_fdb_add,
  1382. .port_fdb_del = b53_fdb_del,
  1383. .port_mirror_add = b53_mirror_add,
  1384. .port_mirror_del = b53_mirror_del,
  1385. };
  1386. struct b53_chip_data {
  1387. u32 chip_id;
  1388. const char *dev_name;
  1389. u16 vlans;
  1390. u16 enabled_ports;
  1391. u8 cpu_port;
  1392. u8 vta_regs[3];
  1393. u8 arl_entries;
  1394. u8 duplex_reg;
  1395. u8 jumbo_pm_reg;
  1396. u8 jumbo_size_reg;
  1397. };
  1398. #define B53_VTA_REGS \
  1399. { B53_VT_ACCESS, B53_VT_INDEX, B53_VT_ENTRY }
  1400. #define B53_VTA_REGS_9798 \
  1401. { B53_VT_ACCESS_9798, B53_VT_INDEX_9798, B53_VT_ENTRY_9798 }
  1402. #define B53_VTA_REGS_63XX \
  1403. { B53_VT_ACCESS_63XX, B53_VT_INDEX_63XX, B53_VT_ENTRY_63XX }
  1404. static const struct b53_chip_data b53_switch_chips[] = {
  1405. {
  1406. .chip_id = BCM5325_DEVICE_ID,
  1407. .dev_name = "BCM5325",
  1408. .vlans = 16,
  1409. .enabled_ports = 0x1f,
  1410. .arl_entries = 2,
  1411. .cpu_port = B53_CPU_PORT_25,
  1412. .duplex_reg = B53_DUPLEX_STAT_FE,
  1413. },
  1414. {
  1415. .chip_id = BCM5365_DEVICE_ID,
  1416. .dev_name = "BCM5365",
  1417. .vlans = 256,
  1418. .enabled_ports = 0x1f,
  1419. .arl_entries = 2,
  1420. .cpu_port = B53_CPU_PORT_25,
  1421. .duplex_reg = B53_DUPLEX_STAT_FE,
  1422. },
  1423. {
  1424. .chip_id = BCM5395_DEVICE_ID,
  1425. .dev_name = "BCM5395",
  1426. .vlans = 4096,
  1427. .enabled_ports = 0x1f,
  1428. .arl_entries = 4,
  1429. .cpu_port = B53_CPU_PORT,
  1430. .vta_regs = B53_VTA_REGS,
  1431. .duplex_reg = B53_DUPLEX_STAT_GE,
  1432. .jumbo_pm_reg = B53_JUMBO_PORT_MASK,
  1433. .jumbo_size_reg = B53_JUMBO_MAX_SIZE,
  1434. },
  1435. {
  1436. .chip_id = BCM5397_DEVICE_ID,
  1437. .dev_name = "BCM5397",
  1438. .vlans = 4096,
  1439. .enabled_ports = 0x1f,
  1440. .arl_entries = 4,
  1441. .cpu_port = B53_CPU_PORT,
  1442. .vta_regs = B53_VTA_REGS_9798,
  1443. .duplex_reg = B53_DUPLEX_STAT_GE,
  1444. .jumbo_pm_reg = B53_JUMBO_PORT_MASK,
  1445. .jumbo_size_reg = B53_JUMBO_MAX_SIZE,
  1446. },
  1447. {
  1448. .chip_id = BCM5398_DEVICE_ID,
  1449. .dev_name = "BCM5398",
  1450. .vlans = 4096,
  1451. .enabled_ports = 0x7f,
  1452. .arl_entries = 4,
  1453. .cpu_port = B53_CPU_PORT,
  1454. .vta_regs = B53_VTA_REGS_9798,
  1455. .duplex_reg = B53_DUPLEX_STAT_GE,
  1456. .jumbo_pm_reg = B53_JUMBO_PORT_MASK,
  1457. .jumbo_size_reg = B53_JUMBO_MAX_SIZE,
  1458. },
  1459. {
  1460. .chip_id = BCM53115_DEVICE_ID,
  1461. .dev_name = "BCM53115",
  1462. .vlans = 4096,
  1463. .enabled_ports = 0x1f,
  1464. .arl_entries = 4,
  1465. .vta_regs = B53_VTA_REGS,
  1466. .cpu_port = B53_CPU_PORT,
  1467. .duplex_reg = B53_DUPLEX_STAT_GE,
  1468. .jumbo_pm_reg = B53_JUMBO_PORT_MASK,
  1469. .jumbo_size_reg = B53_JUMBO_MAX_SIZE,
  1470. },
  1471. {
  1472. .chip_id = BCM53125_DEVICE_ID,
  1473. .dev_name = "BCM53125",
  1474. .vlans = 4096,
  1475. .enabled_ports = 0xff,
  1476. .arl_entries = 4,
  1477. .cpu_port = B53_CPU_PORT,
  1478. .vta_regs = B53_VTA_REGS,
  1479. .duplex_reg = B53_DUPLEX_STAT_GE,
  1480. .jumbo_pm_reg = B53_JUMBO_PORT_MASK,
  1481. .jumbo_size_reg = B53_JUMBO_MAX_SIZE,
  1482. },
  1483. {
  1484. .chip_id = BCM53128_DEVICE_ID,
  1485. .dev_name = "BCM53128",
  1486. .vlans = 4096,
  1487. .enabled_ports = 0x1ff,
  1488. .arl_entries = 4,
  1489. .cpu_port = B53_CPU_PORT,
  1490. .vta_regs = B53_VTA_REGS,
  1491. .duplex_reg = B53_DUPLEX_STAT_GE,
  1492. .jumbo_pm_reg = B53_JUMBO_PORT_MASK,
  1493. .jumbo_size_reg = B53_JUMBO_MAX_SIZE,
  1494. },
  1495. {
  1496. .chip_id = BCM63XX_DEVICE_ID,
  1497. .dev_name = "BCM63xx",
  1498. .vlans = 4096,
  1499. .enabled_ports = 0, /* pdata must provide them */
  1500. .arl_entries = 4,
  1501. .cpu_port = B53_CPU_PORT,
  1502. .vta_regs = B53_VTA_REGS_63XX,
  1503. .duplex_reg = B53_DUPLEX_STAT_63XX,
  1504. .jumbo_pm_reg = B53_JUMBO_PORT_MASK_63XX,
  1505. .jumbo_size_reg = B53_JUMBO_MAX_SIZE_63XX,
  1506. },
  1507. {
  1508. .chip_id = BCM53010_DEVICE_ID,
  1509. .dev_name = "BCM53010",
  1510. .vlans = 4096,
  1511. .enabled_ports = 0x1f,
  1512. .arl_entries = 4,
  1513. .cpu_port = B53_CPU_PORT_25, /* TODO: auto detect */
  1514. .vta_regs = B53_VTA_REGS,
  1515. .duplex_reg = B53_DUPLEX_STAT_GE,
  1516. .jumbo_pm_reg = B53_JUMBO_PORT_MASK,
  1517. .jumbo_size_reg = B53_JUMBO_MAX_SIZE,
  1518. },
  1519. {
  1520. .chip_id = BCM53011_DEVICE_ID,
  1521. .dev_name = "BCM53011",
  1522. .vlans = 4096,
  1523. .enabled_ports = 0x1bf,
  1524. .arl_entries = 4,
  1525. .cpu_port = B53_CPU_PORT_25, /* TODO: auto detect */
  1526. .vta_regs = B53_VTA_REGS,
  1527. .duplex_reg = B53_DUPLEX_STAT_GE,
  1528. .jumbo_pm_reg = B53_JUMBO_PORT_MASK,
  1529. .jumbo_size_reg = B53_JUMBO_MAX_SIZE,
  1530. },
  1531. {
  1532. .chip_id = BCM53012_DEVICE_ID,
  1533. .dev_name = "BCM53012",
  1534. .vlans = 4096,
  1535. .enabled_ports = 0x1bf,
  1536. .arl_entries = 4,
  1537. .cpu_port = B53_CPU_PORT_25, /* TODO: auto detect */
  1538. .vta_regs = B53_VTA_REGS,
  1539. .duplex_reg = B53_DUPLEX_STAT_GE,
  1540. .jumbo_pm_reg = B53_JUMBO_PORT_MASK,
  1541. .jumbo_size_reg = B53_JUMBO_MAX_SIZE,
  1542. },
  1543. {
  1544. .chip_id = BCM53018_DEVICE_ID,
  1545. .dev_name = "BCM53018",
  1546. .vlans = 4096,
  1547. .enabled_ports = 0x1f,
  1548. .arl_entries = 4,
  1549. .cpu_port = B53_CPU_PORT_25, /* TODO: auto detect */
  1550. .vta_regs = B53_VTA_REGS,
  1551. .duplex_reg = B53_DUPLEX_STAT_GE,
  1552. .jumbo_pm_reg = B53_JUMBO_PORT_MASK,
  1553. .jumbo_size_reg = B53_JUMBO_MAX_SIZE,
  1554. },
  1555. {
  1556. .chip_id = BCM53019_DEVICE_ID,
  1557. .dev_name = "BCM53019",
  1558. .vlans = 4096,
  1559. .enabled_ports = 0x1f,
  1560. .arl_entries = 4,
  1561. .cpu_port = B53_CPU_PORT_25, /* TODO: auto detect */
  1562. .vta_regs = B53_VTA_REGS,
  1563. .duplex_reg = B53_DUPLEX_STAT_GE,
  1564. .jumbo_pm_reg = B53_JUMBO_PORT_MASK,
  1565. .jumbo_size_reg = B53_JUMBO_MAX_SIZE,
  1566. },
  1567. {
  1568. .chip_id = BCM58XX_DEVICE_ID,
  1569. .dev_name = "BCM585xx/586xx/88312",
  1570. .vlans = 4096,
  1571. .enabled_ports = 0x1ff,
  1572. .arl_entries = 4,
  1573. .cpu_port = B53_CPU_PORT,
  1574. .vta_regs = B53_VTA_REGS,
  1575. .duplex_reg = B53_DUPLEX_STAT_GE,
  1576. .jumbo_pm_reg = B53_JUMBO_PORT_MASK,
  1577. .jumbo_size_reg = B53_JUMBO_MAX_SIZE,
  1578. },
  1579. {
  1580. .chip_id = BCM7445_DEVICE_ID,
  1581. .dev_name = "BCM7445",
  1582. .vlans = 4096,
  1583. .enabled_ports = 0x1ff,
  1584. .arl_entries = 4,
  1585. .cpu_port = B53_CPU_PORT,
  1586. .vta_regs = B53_VTA_REGS,
  1587. .duplex_reg = B53_DUPLEX_STAT_GE,
  1588. .jumbo_pm_reg = B53_JUMBO_PORT_MASK,
  1589. .jumbo_size_reg = B53_JUMBO_MAX_SIZE,
  1590. },
  1591. {
  1592. .chip_id = BCM7278_DEVICE_ID,
  1593. .dev_name = "BCM7278",
  1594. .vlans = 4096,
  1595. .enabled_ports = 0x1ff,
  1596. .arl_entries= 4,
  1597. .cpu_port = B53_CPU_PORT,
  1598. .vta_regs = B53_VTA_REGS,
  1599. .duplex_reg = B53_DUPLEX_STAT_GE,
  1600. .jumbo_pm_reg = B53_JUMBO_PORT_MASK,
  1601. .jumbo_size_reg = B53_JUMBO_MAX_SIZE,
  1602. },
  1603. };
  1604. static int b53_switch_init(struct b53_device *dev)
  1605. {
  1606. unsigned int i;
  1607. int ret;
  1608. for (i = 0; i < ARRAY_SIZE(b53_switch_chips); i++) {
  1609. const struct b53_chip_data *chip = &b53_switch_chips[i];
  1610. if (chip->chip_id == dev->chip_id) {
  1611. if (!dev->enabled_ports)
  1612. dev->enabled_ports = chip->enabled_ports;
  1613. dev->name = chip->dev_name;
  1614. dev->duplex_reg = chip->duplex_reg;
  1615. dev->vta_regs[0] = chip->vta_regs[0];
  1616. dev->vta_regs[1] = chip->vta_regs[1];
  1617. dev->vta_regs[2] = chip->vta_regs[2];
  1618. dev->jumbo_pm_reg = chip->jumbo_pm_reg;
  1619. dev->cpu_port = chip->cpu_port;
  1620. dev->num_vlans = chip->vlans;
  1621. dev->num_arl_entries = chip->arl_entries;
  1622. break;
  1623. }
  1624. }
  1625. /* check which BCM5325x version we have */
  1626. if (is5325(dev)) {
  1627. u8 vc4;
  1628. b53_read8(dev, B53_VLAN_PAGE, B53_VLAN_CTRL4_25, &vc4);
  1629. /* check reserved bits */
  1630. switch (vc4 & 3) {
  1631. case 1:
  1632. /* BCM5325E */
  1633. break;
  1634. case 3:
  1635. /* BCM5325F - do not use port 4 */
  1636. dev->enabled_ports &= ~BIT(4);
  1637. break;
  1638. default:
  1639. /* On the BCM47XX SoCs this is the supported internal switch.*/
  1640. #ifndef CONFIG_BCM47XX
  1641. /* BCM5325M */
  1642. return -EINVAL;
  1643. #else
  1644. break;
  1645. #endif
  1646. }
  1647. } else if (dev->chip_id == BCM53115_DEVICE_ID) {
  1648. u64 strap_value;
  1649. b53_read48(dev, B53_STAT_PAGE, B53_STRAP_VALUE, &strap_value);
  1650. /* use second IMP port if GMII is enabled */
  1651. if (strap_value & SV_GMII_CTRL_115)
  1652. dev->cpu_port = 5;
  1653. }
  1654. /* cpu port is always last */
  1655. dev->num_ports = dev->cpu_port + 1;
  1656. dev->enabled_ports |= BIT(dev->cpu_port);
  1657. dev->ports = devm_kzalloc(dev->dev,
  1658. sizeof(struct b53_port) * dev->num_ports,
  1659. GFP_KERNEL);
  1660. if (!dev->ports)
  1661. return -ENOMEM;
  1662. dev->vlans = devm_kzalloc(dev->dev,
  1663. sizeof(struct b53_vlan) * dev->num_vlans,
  1664. GFP_KERNEL);
  1665. if (!dev->vlans)
  1666. return -ENOMEM;
  1667. dev->reset_gpio = b53_switch_get_reset_gpio(dev);
  1668. if (dev->reset_gpio >= 0) {
  1669. ret = devm_gpio_request_one(dev->dev, dev->reset_gpio,
  1670. GPIOF_OUT_INIT_HIGH, "robo_reset");
  1671. if (ret)
  1672. return ret;
  1673. }
  1674. return 0;
  1675. }
  1676. struct b53_device *b53_switch_alloc(struct device *base,
  1677. const struct b53_io_ops *ops,
  1678. void *priv)
  1679. {
  1680. struct dsa_switch *ds;
  1681. struct b53_device *dev;
  1682. ds = dsa_switch_alloc(base, DSA_MAX_PORTS);
  1683. if (!ds)
  1684. return NULL;
  1685. dev = devm_kzalloc(base, sizeof(*dev), GFP_KERNEL);
  1686. if (!dev)
  1687. return NULL;
  1688. ds->priv = dev;
  1689. dev->dev = base;
  1690. dev->ds = ds;
  1691. dev->priv = priv;
  1692. dev->ops = ops;
  1693. ds->ops = &b53_switch_ops;
  1694. mutex_init(&dev->reg_mutex);
  1695. mutex_init(&dev->stats_mutex);
  1696. return dev;
  1697. }
  1698. EXPORT_SYMBOL(b53_switch_alloc);
  1699. int b53_switch_detect(struct b53_device *dev)
  1700. {
  1701. u32 id32;
  1702. u16 tmp;
  1703. u8 id8;
  1704. int ret;
  1705. ret = b53_read8(dev, B53_MGMT_PAGE, B53_DEVICE_ID, &id8);
  1706. if (ret)
  1707. return ret;
  1708. switch (id8) {
  1709. case 0:
  1710. /* BCM5325 and BCM5365 do not have this register so reads
  1711. * return 0. But the read operation did succeed, so assume this
  1712. * is one of them.
  1713. *
  1714. * Next check if we can write to the 5325's VTA register; for
  1715. * 5365 it is read only.
  1716. */
  1717. b53_write16(dev, B53_VLAN_PAGE, B53_VLAN_TABLE_ACCESS_25, 0xf);
  1718. b53_read16(dev, B53_VLAN_PAGE, B53_VLAN_TABLE_ACCESS_25, &tmp);
  1719. if (tmp == 0xf)
  1720. dev->chip_id = BCM5325_DEVICE_ID;
  1721. else
  1722. dev->chip_id = BCM5365_DEVICE_ID;
  1723. break;
  1724. case BCM5395_DEVICE_ID:
  1725. case BCM5397_DEVICE_ID:
  1726. case BCM5398_DEVICE_ID:
  1727. dev->chip_id = id8;
  1728. break;
  1729. default:
  1730. ret = b53_read32(dev, B53_MGMT_PAGE, B53_DEVICE_ID, &id32);
  1731. if (ret)
  1732. return ret;
  1733. switch (id32) {
  1734. case BCM53115_DEVICE_ID:
  1735. case BCM53125_DEVICE_ID:
  1736. case BCM53128_DEVICE_ID:
  1737. case BCM53010_DEVICE_ID:
  1738. case BCM53011_DEVICE_ID:
  1739. case BCM53012_DEVICE_ID:
  1740. case BCM53018_DEVICE_ID:
  1741. case BCM53019_DEVICE_ID:
  1742. dev->chip_id = id32;
  1743. break;
  1744. default:
  1745. pr_err("unsupported switch detected (BCM53%02x/BCM%x)\n",
  1746. id8, id32);
  1747. return -ENODEV;
  1748. }
  1749. }
  1750. if (dev->chip_id == BCM5325_DEVICE_ID)
  1751. return b53_read8(dev, B53_STAT_PAGE, B53_REV_ID_25,
  1752. &dev->core_rev);
  1753. else
  1754. return b53_read8(dev, B53_MGMT_PAGE, B53_REV_ID,
  1755. &dev->core_rev);
  1756. }
  1757. EXPORT_SYMBOL(b53_switch_detect);
  1758. int b53_switch_register(struct b53_device *dev)
  1759. {
  1760. int ret;
  1761. if (dev->pdata) {
  1762. dev->chip_id = dev->pdata->chip_id;
  1763. dev->enabled_ports = dev->pdata->enabled_ports;
  1764. }
  1765. if (!dev->chip_id && b53_switch_detect(dev))
  1766. return -EINVAL;
  1767. ret = b53_switch_init(dev);
  1768. if (ret)
  1769. return ret;
  1770. pr_info("found switch: %s, rev %i\n", dev->name, dev->core_rev);
  1771. return dsa_register_switch(dev->ds);
  1772. }
  1773. EXPORT_SYMBOL(b53_switch_register);
  1774. MODULE_AUTHOR("Jonas Gorski <jogo@openwrt.org>");
  1775. MODULE_DESCRIPTION("B53 switch library");
  1776. MODULE_LICENSE("Dual BSD/GPL");