mtk-sd.c 60 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081
  1. /*
  2. * Copyright (c) 2014-2015 MediaTek Inc.
  3. * Author: Chaotian.Jing <chaotian.jing@mediatek.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License version 2 as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. */
  14. #include <linux/module.h>
  15. #include <linux/clk.h>
  16. #include <linux/delay.h>
  17. #include <linux/dma-mapping.h>
  18. #include <linux/ioport.h>
  19. #include <linux/irq.h>
  20. #include <linux/of_address.h>
  21. #include <linux/of_irq.h>
  22. #include <linux/of_gpio.h>
  23. #include <linux/pinctrl/consumer.h>
  24. #include <linux/platform_device.h>
  25. #include <linux/pm.h>
  26. #include <linux/pm_runtime.h>
  27. #include <linux/regulator/consumer.h>
  28. #include <linux/slab.h>
  29. #include <linux/spinlock.h>
  30. #include <linux/interrupt.h>
  31. #include <linux/mmc/card.h>
  32. #include <linux/mmc/core.h>
  33. #include <linux/mmc/host.h>
  34. #include <linux/mmc/mmc.h>
  35. #include <linux/mmc/sd.h>
  36. #include <linux/mmc/sdio.h>
  37. #include <linux/mmc/slot-gpio.h>
  38. #define MAX_BD_NUM 1024
  39. /*--------------------------------------------------------------------------*/
  40. /* Common Definition */
  41. /*--------------------------------------------------------------------------*/
  42. #define MSDC_BUS_1BITS 0x0
  43. #define MSDC_BUS_4BITS 0x1
  44. #define MSDC_BUS_8BITS 0x2
  45. #define MSDC_BURST_64B 0x6
  46. /*--------------------------------------------------------------------------*/
  47. /* Register Offset */
  48. /*--------------------------------------------------------------------------*/
  49. #define MSDC_CFG 0x0
  50. #define MSDC_IOCON 0x04
  51. #define MSDC_PS 0x08
  52. #define MSDC_INT 0x0c
  53. #define MSDC_INTEN 0x10
  54. #define MSDC_FIFOCS 0x14
  55. #define SDC_CFG 0x30
  56. #define SDC_CMD 0x34
  57. #define SDC_ARG 0x38
  58. #define SDC_STS 0x3c
  59. #define SDC_RESP0 0x40
  60. #define SDC_RESP1 0x44
  61. #define SDC_RESP2 0x48
  62. #define SDC_RESP3 0x4c
  63. #define SDC_BLK_NUM 0x50
  64. #define SDC_ADV_CFG0 0x64
  65. #define EMMC_IOCON 0x7c
  66. #define SDC_ACMD_RESP 0x80
  67. #define MSDC_DMA_SA 0x90
  68. #define MSDC_DMA_CTRL 0x98
  69. #define MSDC_DMA_CFG 0x9c
  70. #define MSDC_PATCH_BIT 0xb0
  71. #define MSDC_PATCH_BIT1 0xb4
  72. #define MSDC_PATCH_BIT2 0xb8
  73. #define MSDC_PAD_TUNE 0xec
  74. #define MSDC_PAD_TUNE0 0xf0
  75. #define PAD_DS_TUNE 0x188
  76. #define PAD_CMD_TUNE 0x18c
  77. #define EMMC50_CFG0 0x208
  78. #define EMMC50_CFG3 0x220
  79. #define SDC_FIFO_CFG 0x228
  80. /*--------------------------------------------------------------------------*/
  81. /* Register Mask */
  82. /*--------------------------------------------------------------------------*/
  83. /* MSDC_CFG mask */
  84. #define MSDC_CFG_MODE (0x1 << 0) /* RW */
  85. #define MSDC_CFG_CKPDN (0x1 << 1) /* RW */
  86. #define MSDC_CFG_RST (0x1 << 2) /* RW */
  87. #define MSDC_CFG_PIO (0x1 << 3) /* RW */
  88. #define MSDC_CFG_CKDRVEN (0x1 << 4) /* RW */
  89. #define MSDC_CFG_BV18SDT (0x1 << 5) /* RW */
  90. #define MSDC_CFG_BV18PSS (0x1 << 6) /* R */
  91. #define MSDC_CFG_CKSTB (0x1 << 7) /* R */
  92. #define MSDC_CFG_CKDIV (0xff << 8) /* RW */
  93. #define MSDC_CFG_CKMOD (0x3 << 16) /* RW */
  94. #define MSDC_CFG_HS400_CK_MODE (0x1 << 18) /* RW */
  95. #define MSDC_CFG_HS400_CK_MODE_EXTRA (0x1 << 22) /* RW */
  96. #define MSDC_CFG_CKDIV_EXTRA (0xfff << 8) /* RW */
  97. #define MSDC_CFG_CKMOD_EXTRA (0x3 << 20) /* RW */
  98. /* MSDC_IOCON mask */
  99. #define MSDC_IOCON_SDR104CKS (0x1 << 0) /* RW */
  100. #define MSDC_IOCON_RSPL (0x1 << 1) /* RW */
  101. #define MSDC_IOCON_DSPL (0x1 << 2) /* RW */
  102. #define MSDC_IOCON_DDLSEL (0x1 << 3) /* RW */
  103. #define MSDC_IOCON_DDR50CKD (0x1 << 4) /* RW */
  104. #define MSDC_IOCON_DSPLSEL (0x1 << 5) /* RW */
  105. #define MSDC_IOCON_W_DSPL (0x1 << 8) /* RW */
  106. #define MSDC_IOCON_D0SPL (0x1 << 16) /* RW */
  107. #define MSDC_IOCON_D1SPL (0x1 << 17) /* RW */
  108. #define MSDC_IOCON_D2SPL (0x1 << 18) /* RW */
  109. #define MSDC_IOCON_D3SPL (0x1 << 19) /* RW */
  110. #define MSDC_IOCON_D4SPL (0x1 << 20) /* RW */
  111. #define MSDC_IOCON_D5SPL (0x1 << 21) /* RW */
  112. #define MSDC_IOCON_D6SPL (0x1 << 22) /* RW */
  113. #define MSDC_IOCON_D7SPL (0x1 << 23) /* RW */
  114. #define MSDC_IOCON_RISCSZ (0x3 << 24) /* RW */
  115. /* MSDC_PS mask */
  116. #define MSDC_PS_CDEN (0x1 << 0) /* RW */
  117. #define MSDC_PS_CDSTS (0x1 << 1) /* R */
  118. #define MSDC_PS_CDDEBOUNCE (0xf << 12) /* RW */
  119. #define MSDC_PS_DAT (0xff << 16) /* R */
  120. #define MSDC_PS_CMD (0x1 << 24) /* R */
  121. #define MSDC_PS_WP (0x1 << 31) /* R */
  122. /* MSDC_INT mask */
  123. #define MSDC_INT_MMCIRQ (0x1 << 0) /* W1C */
  124. #define MSDC_INT_CDSC (0x1 << 1) /* W1C */
  125. #define MSDC_INT_ACMDRDY (0x1 << 3) /* W1C */
  126. #define MSDC_INT_ACMDTMO (0x1 << 4) /* W1C */
  127. #define MSDC_INT_ACMDCRCERR (0x1 << 5) /* W1C */
  128. #define MSDC_INT_DMAQ_EMPTY (0x1 << 6) /* W1C */
  129. #define MSDC_INT_SDIOIRQ (0x1 << 7) /* W1C */
  130. #define MSDC_INT_CMDRDY (0x1 << 8) /* W1C */
  131. #define MSDC_INT_CMDTMO (0x1 << 9) /* W1C */
  132. #define MSDC_INT_RSPCRCERR (0x1 << 10) /* W1C */
  133. #define MSDC_INT_CSTA (0x1 << 11) /* R */
  134. #define MSDC_INT_XFER_COMPL (0x1 << 12) /* W1C */
  135. #define MSDC_INT_DXFER_DONE (0x1 << 13) /* W1C */
  136. #define MSDC_INT_DATTMO (0x1 << 14) /* W1C */
  137. #define MSDC_INT_DATCRCERR (0x1 << 15) /* W1C */
  138. #define MSDC_INT_ACMD19_DONE (0x1 << 16) /* W1C */
  139. #define MSDC_INT_DMA_BDCSERR (0x1 << 17) /* W1C */
  140. #define MSDC_INT_DMA_GPDCSERR (0x1 << 18) /* W1C */
  141. #define MSDC_INT_DMA_PROTECT (0x1 << 19) /* W1C */
  142. /* MSDC_INTEN mask */
  143. #define MSDC_INTEN_MMCIRQ (0x1 << 0) /* RW */
  144. #define MSDC_INTEN_CDSC (0x1 << 1) /* RW */
  145. #define MSDC_INTEN_ACMDRDY (0x1 << 3) /* RW */
  146. #define MSDC_INTEN_ACMDTMO (0x1 << 4) /* RW */
  147. #define MSDC_INTEN_ACMDCRCERR (0x1 << 5) /* RW */
  148. #define MSDC_INTEN_DMAQ_EMPTY (0x1 << 6) /* RW */
  149. #define MSDC_INTEN_SDIOIRQ (0x1 << 7) /* RW */
  150. #define MSDC_INTEN_CMDRDY (0x1 << 8) /* RW */
  151. #define MSDC_INTEN_CMDTMO (0x1 << 9) /* RW */
  152. #define MSDC_INTEN_RSPCRCERR (0x1 << 10) /* RW */
  153. #define MSDC_INTEN_CSTA (0x1 << 11) /* RW */
  154. #define MSDC_INTEN_XFER_COMPL (0x1 << 12) /* RW */
  155. #define MSDC_INTEN_DXFER_DONE (0x1 << 13) /* RW */
  156. #define MSDC_INTEN_DATTMO (0x1 << 14) /* RW */
  157. #define MSDC_INTEN_DATCRCERR (0x1 << 15) /* RW */
  158. #define MSDC_INTEN_ACMD19_DONE (0x1 << 16) /* RW */
  159. #define MSDC_INTEN_DMA_BDCSERR (0x1 << 17) /* RW */
  160. #define MSDC_INTEN_DMA_GPDCSERR (0x1 << 18) /* RW */
  161. #define MSDC_INTEN_DMA_PROTECT (0x1 << 19) /* RW */
  162. /* MSDC_FIFOCS mask */
  163. #define MSDC_FIFOCS_RXCNT (0xff << 0) /* R */
  164. #define MSDC_FIFOCS_TXCNT (0xff << 16) /* R */
  165. #define MSDC_FIFOCS_CLR (0x1 << 31) /* RW */
  166. /* SDC_CFG mask */
  167. #define SDC_CFG_SDIOINTWKUP (0x1 << 0) /* RW */
  168. #define SDC_CFG_INSWKUP (0x1 << 1) /* RW */
  169. #define SDC_CFG_BUSWIDTH (0x3 << 16) /* RW */
  170. #define SDC_CFG_SDIO (0x1 << 19) /* RW */
  171. #define SDC_CFG_SDIOIDE (0x1 << 20) /* RW */
  172. #define SDC_CFG_INTATGAP (0x1 << 21) /* RW */
  173. #define SDC_CFG_DTOC (0xff << 24) /* RW */
  174. /* SDC_STS mask */
  175. #define SDC_STS_SDCBUSY (0x1 << 0) /* RW */
  176. #define SDC_STS_CMDBUSY (0x1 << 1) /* RW */
  177. #define SDC_STS_SWR_COMPL (0x1 << 31) /* RW */
  178. /* SDC_ADV_CFG0 mask */
  179. #define SDC_RX_ENHANCE_EN (0x1 << 20) /* RW */
  180. /* MSDC_DMA_CTRL mask */
  181. #define MSDC_DMA_CTRL_START (0x1 << 0) /* W */
  182. #define MSDC_DMA_CTRL_STOP (0x1 << 1) /* W */
  183. #define MSDC_DMA_CTRL_RESUME (0x1 << 2) /* W */
  184. #define MSDC_DMA_CTRL_MODE (0x1 << 8) /* RW */
  185. #define MSDC_DMA_CTRL_LASTBUF (0x1 << 10) /* RW */
  186. #define MSDC_DMA_CTRL_BRUSTSZ (0x7 << 12) /* RW */
  187. /* MSDC_DMA_CFG mask */
  188. #define MSDC_DMA_CFG_STS (0x1 << 0) /* R */
  189. #define MSDC_DMA_CFG_DECSEN (0x1 << 1) /* RW */
  190. #define MSDC_DMA_CFG_AHBHPROT2 (0x2 << 8) /* RW */
  191. #define MSDC_DMA_CFG_ACTIVEEN (0x2 << 12) /* RW */
  192. #define MSDC_DMA_CFG_CS12B16B (0x1 << 16) /* RW */
  193. /* MSDC_PATCH_BIT mask */
  194. #define MSDC_PATCH_BIT_ODDSUPP (0x1 << 1) /* RW */
  195. #define MSDC_INT_DAT_LATCH_CK_SEL (0x7 << 7)
  196. #define MSDC_CKGEN_MSDC_DLY_SEL (0x1f << 10)
  197. #define MSDC_PATCH_BIT_IODSSEL (0x1 << 16) /* RW */
  198. #define MSDC_PATCH_BIT_IOINTSEL (0x1 << 17) /* RW */
  199. #define MSDC_PATCH_BIT_BUSYDLY (0xf << 18) /* RW */
  200. #define MSDC_PATCH_BIT_WDOD (0xf << 22) /* RW */
  201. #define MSDC_PATCH_BIT_IDRTSEL (0x1 << 26) /* RW */
  202. #define MSDC_PATCH_BIT_CMDFSEL (0x1 << 27) /* RW */
  203. #define MSDC_PATCH_BIT_INTDLSEL (0x1 << 28) /* RW */
  204. #define MSDC_PATCH_BIT_SPCPUSH (0x1 << 29) /* RW */
  205. #define MSDC_PATCH_BIT_DECRCTMO (0x1 << 30) /* RW */
  206. #define MSDC_PATCH_BIT1_STOP_DLY (0xf << 8) /* RW */
  207. #define MSDC_PATCH_BIT2_CFGRESP (0x1 << 15) /* RW */
  208. #define MSDC_PATCH_BIT2_CFGCRCSTS (0x1 << 28) /* RW */
  209. #define MSDC_PB2_RESPWAIT (0x3 << 2) /* RW */
  210. #define MSDC_PB2_RESPSTSENSEL (0x7 << 16) /* RW */
  211. #define MSDC_PB2_CRCSTSENSEL (0x7 << 29) /* RW */
  212. #define MSDC_PAD_TUNE_DATWRDLY (0x1f << 0) /* RW */
  213. #define MSDC_PAD_TUNE_DATRRDLY (0x1f << 8) /* RW */
  214. #define MSDC_PAD_TUNE_CMDRDLY (0x1f << 16) /* RW */
  215. #define MSDC_PAD_TUNE_CMDRRDLY (0x1f << 22) /* RW */
  216. #define MSDC_PAD_TUNE_CLKTDLY (0x1f << 27) /* RW */
  217. #define MSDC_PAD_TUNE_RXDLYSEL (0x1 << 15) /* RW */
  218. #define MSDC_PAD_TUNE_RD_SEL (0x1 << 13) /* RW */
  219. #define MSDC_PAD_TUNE_CMD_SEL (0x1 << 21) /* RW */
  220. #define PAD_DS_TUNE_DLY1 (0x1f << 2) /* RW */
  221. #define PAD_DS_TUNE_DLY2 (0x1f << 7) /* RW */
  222. #define PAD_DS_TUNE_DLY3 (0x1f << 12) /* RW */
  223. #define PAD_CMD_TUNE_RX_DLY3 (0x1f << 1) /* RW */
  224. #define EMMC50_CFG_PADCMD_LATCHCK (0x1 << 0) /* RW */
  225. #define EMMC50_CFG_CRCSTS_EDGE (0x1 << 3) /* RW */
  226. #define EMMC50_CFG_CFCSTS_SEL (0x1 << 4) /* RW */
  227. #define EMMC50_CFG3_OUTS_WR (0x1f << 0) /* RW */
  228. #define SDC_FIFO_CFG_WRVALIDSEL (0x1 << 24) /* RW */
  229. #define SDC_FIFO_CFG_RDVALIDSEL (0x1 << 25) /* RW */
  230. #define REQ_CMD_EIO (0x1 << 0)
  231. #define REQ_CMD_TMO (0x1 << 1)
  232. #define REQ_DAT_ERR (0x1 << 2)
  233. #define REQ_STOP_EIO (0x1 << 3)
  234. #define REQ_STOP_TMO (0x1 << 4)
  235. #define REQ_CMD_BUSY (0x1 << 5)
  236. #define MSDC_PREPARE_FLAG (0x1 << 0)
  237. #define MSDC_ASYNC_FLAG (0x1 << 1)
  238. #define MSDC_MMAP_FLAG (0x1 << 2)
  239. #define MTK_MMC_AUTOSUSPEND_DELAY 50
  240. #define CMD_TIMEOUT (HZ/10 * 5) /* 100ms x5 */
  241. #define DAT_TIMEOUT (HZ * 5) /* 1000ms x5 */
  242. #define PAD_DELAY_MAX 32 /* PAD delay cells */
  243. /*--------------------------------------------------------------------------*/
  244. /* Descriptor Structure */
  245. /*--------------------------------------------------------------------------*/
  246. struct mt_gpdma_desc {
  247. u32 gpd_info;
  248. #define GPDMA_DESC_HWO (0x1 << 0)
  249. #define GPDMA_DESC_BDP (0x1 << 1)
  250. #define GPDMA_DESC_CHECKSUM (0xff << 8) /* bit8 ~ bit15 */
  251. #define GPDMA_DESC_INT (0x1 << 16)
  252. u32 next;
  253. u32 ptr;
  254. u32 gpd_data_len;
  255. #define GPDMA_DESC_BUFLEN (0xffff) /* bit0 ~ bit15 */
  256. #define GPDMA_DESC_EXTLEN (0xff << 16) /* bit16 ~ bit23 */
  257. u32 arg;
  258. u32 blknum;
  259. u32 cmd;
  260. };
  261. struct mt_bdma_desc {
  262. u32 bd_info;
  263. #define BDMA_DESC_EOL (0x1 << 0)
  264. #define BDMA_DESC_CHECKSUM (0xff << 8) /* bit8 ~ bit15 */
  265. #define BDMA_DESC_BLKPAD (0x1 << 17)
  266. #define BDMA_DESC_DWPAD (0x1 << 18)
  267. u32 next;
  268. u32 ptr;
  269. u32 bd_data_len;
  270. #define BDMA_DESC_BUFLEN (0xffff) /* bit0 ~ bit15 */
  271. };
  272. struct msdc_dma {
  273. struct scatterlist *sg; /* I/O scatter list */
  274. struct mt_gpdma_desc *gpd; /* pointer to gpd array */
  275. struct mt_bdma_desc *bd; /* pointer to bd array */
  276. dma_addr_t gpd_addr; /* the physical address of gpd array */
  277. dma_addr_t bd_addr; /* the physical address of bd array */
  278. };
  279. struct msdc_save_para {
  280. u32 msdc_cfg;
  281. u32 iocon;
  282. u32 sdc_cfg;
  283. u32 pad_tune;
  284. u32 patch_bit0;
  285. u32 patch_bit1;
  286. u32 patch_bit2;
  287. u32 pad_ds_tune;
  288. u32 pad_cmd_tune;
  289. u32 emmc50_cfg0;
  290. u32 emmc50_cfg3;
  291. u32 sdc_fifo_cfg;
  292. };
  293. struct mtk_mmc_compatible {
  294. u8 clk_div_bits;
  295. bool hs400_tune; /* only used for MT8173 */
  296. u32 pad_tune_reg;
  297. bool async_fifo;
  298. bool data_tune;
  299. bool busy_check;
  300. bool stop_clk_fix;
  301. bool enhance_rx;
  302. };
  303. struct msdc_tune_para {
  304. u32 iocon;
  305. u32 pad_tune;
  306. u32 pad_cmd_tune;
  307. };
  308. struct msdc_delay_phase {
  309. u8 maxlen;
  310. u8 start;
  311. u8 final_phase;
  312. };
  313. struct msdc_host {
  314. struct device *dev;
  315. const struct mtk_mmc_compatible *dev_comp;
  316. struct mmc_host *mmc; /* mmc structure */
  317. int cmd_rsp;
  318. spinlock_t lock;
  319. struct mmc_request *mrq;
  320. struct mmc_command *cmd;
  321. struct mmc_data *data;
  322. int error;
  323. void __iomem *base; /* host base address */
  324. struct msdc_dma dma; /* dma channel */
  325. u64 dma_mask;
  326. u32 timeout_ns; /* data timeout ns */
  327. u32 timeout_clks; /* data timeout clks */
  328. struct pinctrl *pinctrl;
  329. struct pinctrl_state *pins_default;
  330. struct pinctrl_state *pins_uhs;
  331. struct delayed_work req_timeout;
  332. int irq; /* host interrupt */
  333. struct clk *src_clk; /* msdc source clock */
  334. struct clk *h_clk; /* msdc h_clk */
  335. struct clk *src_clk_cg; /* msdc source clock control gate */
  336. u32 mclk; /* mmc subsystem clock frequency */
  337. u32 src_clk_freq; /* source clock frequency */
  338. u32 sclk; /* SD/MS bus clock frequency */
  339. unsigned char timing;
  340. bool vqmmc_enabled;
  341. u32 latch_ck;
  342. u32 hs400_ds_delay;
  343. u32 hs200_cmd_int_delay; /* cmd internal delay for HS200/SDR104 */
  344. u32 hs400_cmd_int_delay; /* cmd internal delay for HS400 */
  345. bool hs400_cmd_resp_sel_rising;
  346. /* cmd response sample selection for HS400 */
  347. bool hs400_mode; /* current eMMC will run at hs400 mode */
  348. struct msdc_save_para save_para; /* used when gate HCLK */
  349. struct msdc_tune_para def_tune_para; /* default tune setting */
  350. struct msdc_tune_para saved_tune_para; /* tune result of CMD21/CMD19 */
  351. };
  352. static const struct mtk_mmc_compatible mt8135_compat = {
  353. .clk_div_bits = 8,
  354. .hs400_tune = false,
  355. .pad_tune_reg = MSDC_PAD_TUNE,
  356. .async_fifo = false,
  357. .data_tune = false,
  358. .busy_check = false,
  359. .stop_clk_fix = false,
  360. .enhance_rx = false,
  361. };
  362. static const struct mtk_mmc_compatible mt8173_compat = {
  363. .clk_div_bits = 8,
  364. .hs400_tune = true,
  365. .pad_tune_reg = MSDC_PAD_TUNE,
  366. .async_fifo = false,
  367. .data_tune = false,
  368. .busy_check = false,
  369. .stop_clk_fix = false,
  370. .enhance_rx = false,
  371. };
  372. static const struct mtk_mmc_compatible mt2701_compat = {
  373. .clk_div_bits = 12,
  374. .hs400_tune = false,
  375. .pad_tune_reg = MSDC_PAD_TUNE0,
  376. .async_fifo = true,
  377. .data_tune = true,
  378. .busy_check = false,
  379. .stop_clk_fix = false,
  380. .enhance_rx = false,
  381. };
  382. static const struct mtk_mmc_compatible mt2712_compat = {
  383. .clk_div_bits = 12,
  384. .hs400_tune = false,
  385. .pad_tune_reg = MSDC_PAD_TUNE0,
  386. .async_fifo = true,
  387. .data_tune = true,
  388. .busy_check = true,
  389. .stop_clk_fix = true,
  390. .enhance_rx = true,
  391. };
  392. static const struct mtk_mmc_compatible mt7622_compat = {
  393. .clk_div_bits = 12,
  394. .hs400_tune = false,
  395. .pad_tune_reg = MSDC_PAD_TUNE0,
  396. .async_fifo = true,
  397. .data_tune = true,
  398. .busy_check = true,
  399. .stop_clk_fix = true,
  400. .enhance_rx = true,
  401. };
  402. static const struct of_device_id msdc_of_ids[] = {
  403. { .compatible = "mediatek,mt8135-mmc", .data = &mt8135_compat},
  404. { .compatible = "mediatek,mt8173-mmc", .data = &mt8173_compat},
  405. { .compatible = "mediatek,mt2701-mmc", .data = &mt2701_compat},
  406. { .compatible = "mediatek,mt2712-mmc", .data = &mt2712_compat},
  407. { .compatible = "mediatek,mt7622-mmc", .data = &mt7622_compat},
  408. {}
  409. };
  410. MODULE_DEVICE_TABLE(of, msdc_of_ids);
  411. static void sdr_set_bits(void __iomem *reg, u32 bs)
  412. {
  413. u32 val = readl(reg);
  414. val |= bs;
  415. writel(val, reg);
  416. }
  417. static void sdr_clr_bits(void __iomem *reg, u32 bs)
  418. {
  419. u32 val = readl(reg);
  420. val &= ~bs;
  421. writel(val, reg);
  422. }
  423. static void sdr_set_field(void __iomem *reg, u32 field, u32 val)
  424. {
  425. unsigned int tv = readl(reg);
  426. tv &= ~field;
  427. tv |= ((val) << (ffs((unsigned int)field) - 1));
  428. writel(tv, reg);
  429. }
  430. static void sdr_get_field(void __iomem *reg, u32 field, u32 *val)
  431. {
  432. unsigned int tv = readl(reg);
  433. *val = ((tv & field) >> (ffs((unsigned int)field) - 1));
  434. }
  435. static void msdc_reset_hw(struct msdc_host *host)
  436. {
  437. u32 val;
  438. sdr_set_bits(host->base + MSDC_CFG, MSDC_CFG_RST);
  439. while (readl(host->base + MSDC_CFG) & MSDC_CFG_RST)
  440. cpu_relax();
  441. sdr_set_bits(host->base + MSDC_FIFOCS, MSDC_FIFOCS_CLR);
  442. while (readl(host->base + MSDC_FIFOCS) & MSDC_FIFOCS_CLR)
  443. cpu_relax();
  444. val = readl(host->base + MSDC_INT);
  445. writel(val, host->base + MSDC_INT);
  446. }
  447. static void msdc_cmd_next(struct msdc_host *host,
  448. struct mmc_request *mrq, struct mmc_command *cmd);
  449. static const u32 cmd_ints_mask = MSDC_INTEN_CMDRDY | MSDC_INTEN_RSPCRCERR |
  450. MSDC_INTEN_CMDTMO | MSDC_INTEN_ACMDRDY |
  451. MSDC_INTEN_ACMDCRCERR | MSDC_INTEN_ACMDTMO;
  452. static const u32 data_ints_mask = MSDC_INTEN_XFER_COMPL | MSDC_INTEN_DATTMO |
  453. MSDC_INTEN_DATCRCERR | MSDC_INTEN_DMA_BDCSERR |
  454. MSDC_INTEN_DMA_GPDCSERR | MSDC_INTEN_DMA_PROTECT;
  455. static u8 msdc_dma_calcs(u8 *buf, u32 len)
  456. {
  457. u32 i, sum = 0;
  458. for (i = 0; i < len; i++)
  459. sum += buf[i];
  460. return 0xff - (u8) sum;
  461. }
  462. static inline void msdc_dma_setup(struct msdc_host *host, struct msdc_dma *dma,
  463. struct mmc_data *data)
  464. {
  465. unsigned int j, dma_len;
  466. dma_addr_t dma_address;
  467. u32 dma_ctrl;
  468. struct scatterlist *sg;
  469. struct mt_gpdma_desc *gpd;
  470. struct mt_bdma_desc *bd;
  471. sg = data->sg;
  472. gpd = dma->gpd;
  473. bd = dma->bd;
  474. /* modify gpd */
  475. gpd->gpd_info |= GPDMA_DESC_HWO;
  476. gpd->gpd_info |= GPDMA_DESC_BDP;
  477. /* need to clear first. use these bits to calc checksum */
  478. gpd->gpd_info &= ~GPDMA_DESC_CHECKSUM;
  479. gpd->gpd_info |= msdc_dma_calcs((u8 *) gpd, 16) << 8;
  480. /* modify bd */
  481. for_each_sg(data->sg, sg, data->sg_count, j) {
  482. dma_address = sg_dma_address(sg);
  483. dma_len = sg_dma_len(sg);
  484. /* init bd */
  485. bd[j].bd_info &= ~BDMA_DESC_BLKPAD;
  486. bd[j].bd_info &= ~BDMA_DESC_DWPAD;
  487. bd[j].ptr = (u32)dma_address;
  488. bd[j].bd_data_len &= ~BDMA_DESC_BUFLEN;
  489. bd[j].bd_data_len |= (dma_len & BDMA_DESC_BUFLEN);
  490. if (j == data->sg_count - 1) /* the last bd */
  491. bd[j].bd_info |= BDMA_DESC_EOL;
  492. else
  493. bd[j].bd_info &= ~BDMA_DESC_EOL;
  494. /* checksume need to clear first */
  495. bd[j].bd_info &= ~BDMA_DESC_CHECKSUM;
  496. bd[j].bd_info |= msdc_dma_calcs((u8 *)(&bd[j]), 16) << 8;
  497. }
  498. sdr_set_field(host->base + MSDC_DMA_CFG, MSDC_DMA_CFG_DECSEN, 1);
  499. dma_ctrl = readl_relaxed(host->base + MSDC_DMA_CTRL);
  500. dma_ctrl &= ~(MSDC_DMA_CTRL_BRUSTSZ | MSDC_DMA_CTRL_MODE);
  501. dma_ctrl |= (MSDC_BURST_64B << 12 | 1 << 8);
  502. writel_relaxed(dma_ctrl, host->base + MSDC_DMA_CTRL);
  503. writel((u32)dma->gpd_addr, host->base + MSDC_DMA_SA);
  504. }
  505. static void msdc_prepare_data(struct msdc_host *host, struct mmc_request *mrq)
  506. {
  507. struct mmc_data *data = mrq->data;
  508. if (!(data->host_cookie & MSDC_PREPARE_FLAG)) {
  509. data->host_cookie |= MSDC_PREPARE_FLAG;
  510. data->sg_count = dma_map_sg(host->dev, data->sg, data->sg_len,
  511. mmc_get_dma_dir(data));
  512. }
  513. }
  514. static void msdc_unprepare_data(struct msdc_host *host, struct mmc_request *mrq)
  515. {
  516. struct mmc_data *data = mrq->data;
  517. if (data->host_cookie & MSDC_ASYNC_FLAG)
  518. return;
  519. if (data->host_cookie & MSDC_PREPARE_FLAG) {
  520. dma_unmap_sg(host->dev, data->sg, data->sg_len,
  521. mmc_get_dma_dir(data));
  522. data->host_cookie &= ~MSDC_PREPARE_FLAG;
  523. }
  524. }
  525. /* clock control primitives */
  526. static void msdc_set_timeout(struct msdc_host *host, u32 ns, u32 clks)
  527. {
  528. u32 timeout, clk_ns;
  529. u32 mode = 0;
  530. host->timeout_ns = ns;
  531. host->timeout_clks = clks;
  532. if (host->sclk == 0) {
  533. timeout = 0;
  534. } else {
  535. clk_ns = 1000000000UL / host->sclk;
  536. timeout = (ns + clk_ns - 1) / clk_ns + clks;
  537. /* in 1048576 sclk cycle unit */
  538. timeout = (timeout + (0x1 << 20) - 1) >> 20;
  539. if (host->dev_comp->clk_div_bits == 8)
  540. sdr_get_field(host->base + MSDC_CFG,
  541. MSDC_CFG_CKMOD, &mode);
  542. else
  543. sdr_get_field(host->base + MSDC_CFG,
  544. MSDC_CFG_CKMOD_EXTRA, &mode);
  545. /*DDR mode will double the clk cycles for data timeout */
  546. timeout = mode >= 2 ? timeout * 2 : timeout;
  547. timeout = timeout > 1 ? timeout - 1 : 0;
  548. timeout = timeout > 255 ? 255 : timeout;
  549. }
  550. sdr_set_field(host->base + SDC_CFG, SDC_CFG_DTOC, timeout);
  551. }
  552. static void msdc_gate_clock(struct msdc_host *host)
  553. {
  554. clk_disable_unprepare(host->src_clk_cg);
  555. clk_disable_unprepare(host->src_clk);
  556. clk_disable_unprepare(host->h_clk);
  557. }
  558. static void msdc_ungate_clock(struct msdc_host *host)
  559. {
  560. clk_prepare_enable(host->h_clk);
  561. clk_prepare_enable(host->src_clk);
  562. clk_prepare_enable(host->src_clk_cg);
  563. while (!(readl(host->base + MSDC_CFG) & MSDC_CFG_CKSTB))
  564. cpu_relax();
  565. }
  566. static void msdc_set_mclk(struct msdc_host *host, unsigned char timing, u32 hz)
  567. {
  568. u32 mode;
  569. u32 flags;
  570. u32 div;
  571. u32 sclk;
  572. u32 tune_reg = host->dev_comp->pad_tune_reg;
  573. if (!hz) {
  574. dev_dbg(host->dev, "set mclk to 0\n");
  575. host->mclk = 0;
  576. sdr_clr_bits(host->base + MSDC_CFG, MSDC_CFG_CKPDN);
  577. return;
  578. }
  579. flags = readl(host->base + MSDC_INTEN);
  580. sdr_clr_bits(host->base + MSDC_INTEN, flags);
  581. if (host->dev_comp->clk_div_bits == 8)
  582. sdr_clr_bits(host->base + MSDC_CFG, MSDC_CFG_HS400_CK_MODE);
  583. else
  584. sdr_clr_bits(host->base + MSDC_CFG,
  585. MSDC_CFG_HS400_CK_MODE_EXTRA);
  586. if (timing == MMC_TIMING_UHS_DDR50 ||
  587. timing == MMC_TIMING_MMC_DDR52 ||
  588. timing == MMC_TIMING_MMC_HS400) {
  589. if (timing == MMC_TIMING_MMC_HS400)
  590. mode = 0x3;
  591. else
  592. mode = 0x2; /* ddr mode and use divisor */
  593. if (hz >= (host->src_clk_freq >> 2)) {
  594. div = 0; /* mean div = 1/4 */
  595. sclk = host->src_clk_freq >> 2; /* sclk = clk / 4 */
  596. } else {
  597. div = (host->src_clk_freq + ((hz << 2) - 1)) / (hz << 2);
  598. sclk = (host->src_clk_freq >> 2) / div;
  599. div = (div >> 1);
  600. }
  601. if (timing == MMC_TIMING_MMC_HS400 &&
  602. hz >= (host->src_clk_freq >> 1)) {
  603. if (host->dev_comp->clk_div_bits == 8)
  604. sdr_set_bits(host->base + MSDC_CFG,
  605. MSDC_CFG_HS400_CK_MODE);
  606. else
  607. sdr_set_bits(host->base + MSDC_CFG,
  608. MSDC_CFG_HS400_CK_MODE_EXTRA);
  609. sclk = host->src_clk_freq >> 1;
  610. div = 0; /* div is ignore when bit18 is set */
  611. }
  612. } else if (hz >= host->src_clk_freq) {
  613. mode = 0x1; /* no divisor */
  614. div = 0;
  615. sclk = host->src_clk_freq;
  616. } else {
  617. mode = 0x0; /* use divisor */
  618. if (hz >= (host->src_clk_freq >> 1)) {
  619. div = 0; /* mean div = 1/2 */
  620. sclk = host->src_clk_freq >> 1; /* sclk = clk / 2 */
  621. } else {
  622. div = (host->src_clk_freq + ((hz << 2) - 1)) / (hz << 2);
  623. sclk = (host->src_clk_freq >> 2) / div;
  624. }
  625. }
  626. sdr_clr_bits(host->base + MSDC_CFG, MSDC_CFG_CKPDN);
  627. /*
  628. * As src_clk/HCLK use the same bit to gate/ungate,
  629. * So if want to only gate src_clk, need gate its parent(mux).
  630. */
  631. if (host->src_clk_cg)
  632. clk_disable_unprepare(host->src_clk_cg);
  633. else
  634. clk_disable_unprepare(clk_get_parent(host->src_clk));
  635. if (host->dev_comp->clk_div_bits == 8)
  636. sdr_set_field(host->base + MSDC_CFG,
  637. MSDC_CFG_CKMOD | MSDC_CFG_CKDIV,
  638. (mode << 8) | div);
  639. else
  640. sdr_set_field(host->base + MSDC_CFG,
  641. MSDC_CFG_CKMOD_EXTRA | MSDC_CFG_CKDIV_EXTRA,
  642. (mode << 12) | div);
  643. if (host->src_clk_cg)
  644. clk_prepare_enable(host->src_clk_cg);
  645. else
  646. clk_prepare_enable(clk_get_parent(host->src_clk));
  647. while (!(readl(host->base + MSDC_CFG) & MSDC_CFG_CKSTB))
  648. cpu_relax();
  649. sdr_set_bits(host->base + MSDC_CFG, MSDC_CFG_CKPDN);
  650. host->sclk = sclk;
  651. host->mclk = hz;
  652. host->timing = timing;
  653. /* need because clk changed. */
  654. msdc_set_timeout(host, host->timeout_ns, host->timeout_clks);
  655. sdr_set_bits(host->base + MSDC_INTEN, flags);
  656. /*
  657. * mmc_select_hs400() will drop to 50Mhz and High speed mode,
  658. * tune result of hs200/200Mhz is not suitable for 50Mhz
  659. */
  660. if (host->sclk <= 52000000) {
  661. writel(host->def_tune_para.iocon, host->base + MSDC_IOCON);
  662. writel(host->def_tune_para.pad_tune, host->base + tune_reg);
  663. } else {
  664. writel(host->saved_tune_para.iocon, host->base + MSDC_IOCON);
  665. writel(host->saved_tune_para.pad_tune, host->base + tune_reg);
  666. writel(host->saved_tune_para.pad_cmd_tune,
  667. host->base + PAD_CMD_TUNE);
  668. }
  669. if (timing == MMC_TIMING_MMC_HS400 &&
  670. host->dev_comp->hs400_tune)
  671. sdr_set_field(host->base + PAD_CMD_TUNE,
  672. MSDC_PAD_TUNE_CMDRRDLY,
  673. host->hs400_cmd_int_delay);
  674. dev_dbg(host->dev, "sclk: %d, timing: %d\n", host->sclk, timing);
  675. }
  676. static inline u32 msdc_cmd_find_resp(struct msdc_host *host,
  677. struct mmc_request *mrq, struct mmc_command *cmd)
  678. {
  679. u32 resp;
  680. switch (mmc_resp_type(cmd)) {
  681. /* Actually, R1, R5, R6, R7 are the same */
  682. case MMC_RSP_R1:
  683. resp = 0x1;
  684. break;
  685. case MMC_RSP_R1B:
  686. resp = 0x7;
  687. break;
  688. case MMC_RSP_R2:
  689. resp = 0x2;
  690. break;
  691. case MMC_RSP_R3:
  692. resp = 0x3;
  693. break;
  694. case MMC_RSP_NONE:
  695. default:
  696. resp = 0x0;
  697. break;
  698. }
  699. return resp;
  700. }
  701. static inline u32 msdc_cmd_prepare_raw_cmd(struct msdc_host *host,
  702. struct mmc_request *mrq, struct mmc_command *cmd)
  703. {
  704. /* rawcmd :
  705. * vol_swt << 30 | auto_cmd << 28 | blklen << 16 | go_irq << 15 |
  706. * stop << 14 | rw << 13 | dtype << 11 | rsptyp << 7 | brk << 6 | opcode
  707. */
  708. u32 opcode = cmd->opcode;
  709. u32 resp = msdc_cmd_find_resp(host, mrq, cmd);
  710. u32 rawcmd = (opcode & 0x3f) | ((resp & 0x7) << 7);
  711. host->cmd_rsp = resp;
  712. if ((opcode == SD_IO_RW_DIRECT && cmd->flags == (unsigned int) -1) ||
  713. opcode == MMC_STOP_TRANSMISSION)
  714. rawcmd |= (0x1 << 14);
  715. else if (opcode == SD_SWITCH_VOLTAGE)
  716. rawcmd |= (0x1 << 30);
  717. else if (opcode == SD_APP_SEND_SCR ||
  718. opcode == SD_APP_SEND_NUM_WR_BLKS ||
  719. (opcode == SD_SWITCH && mmc_cmd_type(cmd) == MMC_CMD_ADTC) ||
  720. (opcode == SD_APP_SD_STATUS && mmc_cmd_type(cmd) == MMC_CMD_ADTC) ||
  721. (opcode == MMC_SEND_EXT_CSD && mmc_cmd_type(cmd) == MMC_CMD_ADTC))
  722. rawcmd |= (0x1 << 11);
  723. if (cmd->data) {
  724. struct mmc_data *data = cmd->data;
  725. if (mmc_op_multi(opcode)) {
  726. if (mmc_card_mmc(host->mmc->card) && mrq->sbc &&
  727. !(mrq->sbc->arg & 0xFFFF0000))
  728. rawcmd |= 0x2 << 28; /* AutoCMD23 */
  729. }
  730. rawcmd |= ((data->blksz & 0xFFF) << 16);
  731. if (data->flags & MMC_DATA_WRITE)
  732. rawcmd |= (0x1 << 13);
  733. if (data->blocks > 1)
  734. rawcmd |= (0x2 << 11);
  735. else
  736. rawcmd |= (0x1 << 11);
  737. /* Always use dma mode */
  738. sdr_clr_bits(host->base + MSDC_CFG, MSDC_CFG_PIO);
  739. if (host->timeout_ns != data->timeout_ns ||
  740. host->timeout_clks != data->timeout_clks)
  741. msdc_set_timeout(host, data->timeout_ns,
  742. data->timeout_clks);
  743. writel(data->blocks, host->base + SDC_BLK_NUM);
  744. }
  745. return rawcmd;
  746. }
  747. static void msdc_start_data(struct msdc_host *host, struct mmc_request *mrq,
  748. struct mmc_command *cmd, struct mmc_data *data)
  749. {
  750. bool read;
  751. WARN_ON(host->data);
  752. host->data = data;
  753. read = data->flags & MMC_DATA_READ;
  754. mod_delayed_work(system_wq, &host->req_timeout, DAT_TIMEOUT);
  755. msdc_dma_setup(host, &host->dma, data);
  756. sdr_set_bits(host->base + MSDC_INTEN, data_ints_mask);
  757. sdr_set_field(host->base + MSDC_DMA_CTRL, MSDC_DMA_CTRL_START, 1);
  758. dev_dbg(host->dev, "DMA start\n");
  759. dev_dbg(host->dev, "%s: cmd=%d DMA data: %d blocks; read=%d\n",
  760. __func__, cmd->opcode, data->blocks, read);
  761. }
  762. static int msdc_auto_cmd_done(struct msdc_host *host, int events,
  763. struct mmc_command *cmd)
  764. {
  765. u32 *rsp = cmd->resp;
  766. rsp[0] = readl(host->base + SDC_ACMD_RESP);
  767. if (events & MSDC_INT_ACMDRDY) {
  768. cmd->error = 0;
  769. } else {
  770. msdc_reset_hw(host);
  771. if (events & MSDC_INT_ACMDCRCERR) {
  772. cmd->error = -EILSEQ;
  773. host->error |= REQ_STOP_EIO;
  774. } else if (events & MSDC_INT_ACMDTMO) {
  775. cmd->error = -ETIMEDOUT;
  776. host->error |= REQ_STOP_TMO;
  777. }
  778. dev_err(host->dev,
  779. "%s: AUTO_CMD%d arg=%08X; rsp %08X; cmd_error=%d\n",
  780. __func__, cmd->opcode, cmd->arg, rsp[0], cmd->error);
  781. }
  782. return cmd->error;
  783. }
  784. static void msdc_track_cmd_data(struct msdc_host *host,
  785. struct mmc_command *cmd, struct mmc_data *data)
  786. {
  787. if (host->error)
  788. dev_dbg(host->dev, "%s: cmd=%d arg=%08X; host->error=0x%08X\n",
  789. __func__, cmd->opcode, cmd->arg, host->error);
  790. }
  791. static void msdc_request_done(struct msdc_host *host, struct mmc_request *mrq)
  792. {
  793. unsigned long flags;
  794. bool ret;
  795. ret = cancel_delayed_work(&host->req_timeout);
  796. if (!ret) {
  797. /* delay work already running */
  798. return;
  799. }
  800. spin_lock_irqsave(&host->lock, flags);
  801. host->mrq = NULL;
  802. spin_unlock_irqrestore(&host->lock, flags);
  803. msdc_track_cmd_data(host, mrq->cmd, mrq->data);
  804. if (mrq->data)
  805. msdc_unprepare_data(host, mrq);
  806. mmc_request_done(host->mmc, mrq);
  807. }
  808. /* returns true if command is fully handled; returns false otherwise */
  809. static bool msdc_cmd_done(struct msdc_host *host, int events,
  810. struct mmc_request *mrq, struct mmc_command *cmd)
  811. {
  812. bool done = false;
  813. bool sbc_error;
  814. unsigned long flags;
  815. u32 *rsp = cmd->resp;
  816. if (mrq->sbc && cmd == mrq->cmd &&
  817. (events & (MSDC_INT_ACMDRDY | MSDC_INT_ACMDCRCERR
  818. | MSDC_INT_ACMDTMO)))
  819. msdc_auto_cmd_done(host, events, mrq->sbc);
  820. sbc_error = mrq->sbc && mrq->sbc->error;
  821. if (!sbc_error && !(events & (MSDC_INT_CMDRDY
  822. | MSDC_INT_RSPCRCERR
  823. | MSDC_INT_CMDTMO)))
  824. return done;
  825. spin_lock_irqsave(&host->lock, flags);
  826. done = !host->cmd;
  827. host->cmd = NULL;
  828. spin_unlock_irqrestore(&host->lock, flags);
  829. if (done)
  830. return true;
  831. sdr_clr_bits(host->base + MSDC_INTEN, cmd_ints_mask);
  832. if (cmd->flags & MMC_RSP_PRESENT) {
  833. if (cmd->flags & MMC_RSP_136) {
  834. rsp[0] = readl(host->base + SDC_RESP3);
  835. rsp[1] = readl(host->base + SDC_RESP2);
  836. rsp[2] = readl(host->base + SDC_RESP1);
  837. rsp[3] = readl(host->base + SDC_RESP0);
  838. } else {
  839. rsp[0] = readl(host->base + SDC_RESP0);
  840. }
  841. }
  842. if (!sbc_error && !(events & MSDC_INT_CMDRDY)) {
  843. if (cmd->opcode != MMC_SEND_TUNING_BLOCK &&
  844. cmd->opcode != MMC_SEND_TUNING_BLOCK_HS200)
  845. /*
  846. * should not clear fifo/interrupt as the tune data
  847. * may have alreay come.
  848. */
  849. msdc_reset_hw(host);
  850. if (events & MSDC_INT_RSPCRCERR) {
  851. cmd->error = -EILSEQ;
  852. host->error |= REQ_CMD_EIO;
  853. } else if (events & MSDC_INT_CMDTMO) {
  854. cmd->error = -ETIMEDOUT;
  855. host->error |= REQ_CMD_TMO;
  856. }
  857. }
  858. if (cmd->error)
  859. dev_dbg(host->dev,
  860. "%s: cmd=%d arg=%08X; rsp %08X; cmd_error=%d\n",
  861. __func__, cmd->opcode, cmd->arg, rsp[0],
  862. cmd->error);
  863. msdc_cmd_next(host, mrq, cmd);
  864. return true;
  865. }
  866. /* It is the core layer's responsibility to ensure card status
  867. * is correct before issue a request. but host design do below
  868. * checks recommended.
  869. */
  870. static inline bool msdc_cmd_is_ready(struct msdc_host *host,
  871. struct mmc_request *mrq, struct mmc_command *cmd)
  872. {
  873. /* The max busy time we can endure is 20ms */
  874. unsigned long tmo = jiffies + msecs_to_jiffies(20);
  875. while ((readl(host->base + SDC_STS) & SDC_STS_CMDBUSY) &&
  876. time_before(jiffies, tmo))
  877. cpu_relax();
  878. if (readl(host->base + SDC_STS) & SDC_STS_CMDBUSY) {
  879. dev_err(host->dev, "CMD bus busy detected\n");
  880. host->error |= REQ_CMD_BUSY;
  881. msdc_cmd_done(host, MSDC_INT_CMDTMO, mrq, cmd);
  882. return false;
  883. }
  884. if (mmc_resp_type(cmd) == MMC_RSP_R1B || cmd->data) {
  885. tmo = jiffies + msecs_to_jiffies(20);
  886. /* R1B or with data, should check SDCBUSY */
  887. while ((readl(host->base + SDC_STS) & SDC_STS_SDCBUSY) &&
  888. time_before(jiffies, tmo))
  889. cpu_relax();
  890. if (readl(host->base + SDC_STS) & SDC_STS_SDCBUSY) {
  891. dev_err(host->dev, "Controller busy detected\n");
  892. host->error |= REQ_CMD_BUSY;
  893. msdc_cmd_done(host, MSDC_INT_CMDTMO, mrq, cmd);
  894. return false;
  895. }
  896. }
  897. return true;
  898. }
  899. static void msdc_start_command(struct msdc_host *host,
  900. struct mmc_request *mrq, struct mmc_command *cmd)
  901. {
  902. u32 rawcmd;
  903. WARN_ON(host->cmd);
  904. host->cmd = cmd;
  905. if (!msdc_cmd_is_ready(host, mrq, cmd))
  906. return;
  907. if ((readl(host->base + MSDC_FIFOCS) & MSDC_FIFOCS_TXCNT) >> 16 ||
  908. readl(host->base + MSDC_FIFOCS) & MSDC_FIFOCS_RXCNT) {
  909. dev_err(host->dev, "TX/RX FIFO non-empty before start of IO. Reset\n");
  910. msdc_reset_hw(host);
  911. }
  912. cmd->error = 0;
  913. rawcmd = msdc_cmd_prepare_raw_cmd(host, mrq, cmd);
  914. mod_delayed_work(system_wq, &host->req_timeout, DAT_TIMEOUT);
  915. sdr_set_bits(host->base + MSDC_INTEN, cmd_ints_mask);
  916. writel(cmd->arg, host->base + SDC_ARG);
  917. writel(rawcmd, host->base + SDC_CMD);
  918. }
  919. static void msdc_cmd_next(struct msdc_host *host,
  920. struct mmc_request *mrq, struct mmc_command *cmd)
  921. {
  922. if ((cmd->error &&
  923. !(cmd->error == -EILSEQ &&
  924. (cmd->opcode == MMC_SEND_TUNING_BLOCK ||
  925. cmd->opcode == MMC_SEND_TUNING_BLOCK_HS200))) ||
  926. (mrq->sbc && mrq->sbc->error))
  927. msdc_request_done(host, mrq);
  928. else if (cmd == mrq->sbc)
  929. msdc_start_command(host, mrq, mrq->cmd);
  930. else if (!cmd->data)
  931. msdc_request_done(host, mrq);
  932. else
  933. msdc_start_data(host, mrq, cmd, cmd->data);
  934. }
  935. static void msdc_ops_request(struct mmc_host *mmc, struct mmc_request *mrq)
  936. {
  937. struct msdc_host *host = mmc_priv(mmc);
  938. host->error = 0;
  939. WARN_ON(host->mrq);
  940. host->mrq = mrq;
  941. if (mrq->data)
  942. msdc_prepare_data(host, mrq);
  943. /* if SBC is required, we have HW option and SW option.
  944. * if HW option is enabled, and SBC does not have "special" flags,
  945. * use HW option, otherwise use SW option
  946. */
  947. if (mrq->sbc && (!mmc_card_mmc(mmc->card) ||
  948. (mrq->sbc->arg & 0xFFFF0000)))
  949. msdc_start_command(host, mrq, mrq->sbc);
  950. else
  951. msdc_start_command(host, mrq, mrq->cmd);
  952. }
  953. static void msdc_pre_req(struct mmc_host *mmc, struct mmc_request *mrq)
  954. {
  955. struct msdc_host *host = mmc_priv(mmc);
  956. struct mmc_data *data = mrq->data;
  957. if (!data)
  958. return;
  959. msdc_prepare_data(host, mrq);
  960. data->host_cookie |= MSDC_ASYNC_FLAG;
  961. }
  962. static void msdc_post_req(struct mmc_host *mmc, struct mmc_request *mrq,
  963. int err)
  964. {
  965. struct msdc_host *host = mmc_priv(mmc);
  966. struct mmc_data *data;
  967. data = mrq->data;
  968. if (!data)
  969. return;
  970. if (data->host_cookie) {
  971. data->host_cookie &= ~MSDC_ASYNC_FLAG;
  972. msdc_unprepare_data(host, mrq);
  973. }
  974. }
  975. static void msdc_data_xfer_next(struct msdc_host *host,
  976. struct mmc_request *mrq, struct mmc_data *data)
  977. {
  978. if (mmc_op_multi(mrq->cmd->opcode) && mrq->stop && !mrq->stop->error &&
  979. !mrq->sbc)
  980. msdc_start_command(host, mrq, mrq->stop);
  981. else
  982. msdc_request_done(host, mrq);
  983. }
  984. static bool msdc_data_xfer_done(struct msdc_host *host, u32 events,
  985. struct mmc_request *mrq, struct mmc_data *data)
  986. {
  987. struct mmc_command *stop = data->stop;
  988. unsigned long flags;
  989. bool done;
  990. unsigned int check_data = events &
  991. (MSDC_INT_XFER_COMPL | MSDC_INT_DATCRCERR | MSDC_INT_DATTMO
  992. | MSDC_INT_DMA_BDCSERR | MSDC_INT_DMA_GPDCSERR
  993. | MSDC_INT_DMA_PROTECT);
  994. spin_lock_irqsave(&host->lock, flags);
  995. done = !host->data;
  996. if (check_data)
  997. host->data = NULL;
  998. spin_unlock_irqrestore(&host->lock, flags);
  999. if (done)
  1000. return true;
  1001. if (check_data || (stop && stop->error)) {
  1002. dev_dbg(host->dev, "DMA status: 0x%8X\n",
  1003. readl(host->base + MSDC_DMA_CFG));
  1004. sdr_set_field(host->base + MSDC_DMA_CTRL, MSDC_DMA_CTRL_STOP,
  1005. 1);
  1006. while (readl(host->base + MSDC_DMA_CFG) & MSDC_DMA_CFG_STS)
  1007. cpu_relax();
  1008. sdr_clr_bits(host->base + MSDC_INTEN, data_ints_mask);
  1009. dev_dbg(host->dev, "DMA stop\n");
  1010. if ((events & MSDC_INT_XFER_COMPL) && (!stop || !stop->error)) {
  1011. data->bytes_xfered = data->blocks * data->blksz;
  1012. } else {
  1013. dev_dbg(host->dev, "interrupt events: %x\n", events);
  1014. msdc_reset_hw(host);
  1015. host->error |= REQ_DAT_ERR;
  1016. data->bytes_xfered = 0;
  1017. if (events & MSDC_INT_DATTMO)
  1018. data->error = -ETIMEDOUT;
  1019. else if (events & MSDC_INT_DATCRCERR)
  1020. data->error = -EILSEQ;
  1021. dev_dbg(host->dev, "%s: cmd=%d; blocks=%d",
  1022. __func__, mrq->cmd->opcode, data->blocks);
  1023. dev_dbg(host->dev, "data_error=%d xfer_size=%d\n",
  1024. (int)data->error, data->bytes_xfered);
  1025. }
  1026. msdc_data_xfer_next(host, mrq, data);
  1027. done = true;
  1028. }
  1029. return done;
  1030. }
  1031. static void msdc_set_buswidth(struct msdc_host *host, u32 width)
  1032. {
  1033. u32 val = readl(host->base + SDC_CFG);
  1034. val &= ~SDC_CFG_BUSWIDTH;
  1035. switch (width) {
  1036. default:
  1037. case MMC_BUS_WIDTH_1:
  1038. val |= (MSDC_BUS_1BITS << 16);
  1039. break;
  1040. case MMC_BUS_WIDTH_4:
  1041. val |= (MSDC_BUS_4BITS << 16);
  1042. break;
  1043. case MMC_BUS_WIDTH_8:
  1044. val |= (MSDC_BUS_8BITS << 16);
  1045. break;
  1046. }
  1047. writel(val, host->base + SDC_CFG);
  1048. dev_dbg(host->dev, "Bus Width = %d", width);
  1049. }
  1050. static int msdc_ops_switch_volt(struct mmc_host *mmc, struct mmc_ios *ios)
  1051. {
  1052. struct msdc_host *host = mmc_priv(mmc);
  1053. int ret = 0;
  1054. if (!IS_ERR(mmc->supply.vqmmc)) {
  1055. if (ios->signal_voltage != MMC_SIGNAL_VOLTAGE_330 &&
  1056. ios->signal_voltage != MMC_SIGNAL_VOLTAGE_180) {
  1057. dev_err(host->dev, "Unsupported signal voltage!\n");
  1058. return -EINVAL;
  1059. }
  1060. ret = mmc_regulator_set_vqmmc(mmc, ios);
  1061. if (ret) {
  1062. dev_dbg(host->dev, "Regulator set error %d (%d)\n",
  1063. ret, ios->signal_voltage);
  1064. } else {
  1065. /* Apply different pinctrl settings for different signal voltage */
  1066. if (ios->signal_voltage == MMC_SIGNAL_VOLTAGE_180)
  1067. pinctrl_select_state(host->pinctrl, host->pins_uhs);
  1068. else
  1069. pinctrl_select_state(host->pinctrl, host->pins_default);
  1070. }
  1071. }
  1072. return ret;
  1073. }
  1074. static int msdc_card_busy(struct mmc_host *mmc)
  1075. {
  1076. struct msdc_host *host = mmc_priv(mmc);
  1077. u32 status = readl(host->base + MSDC_PS);
  1078. /* only check if data0 is low */
  1079. return !(status & BIT(16));
  1080. }
  1081. static void msdc_request_timeout(struct work_struct *work)
  1082. {
  1083. struct msdc_host *host = container_of(work, struct msdc_host,
  1084. req_timeout.work);
  1085. /* simulate HW timeout status */
  1086. dev_err(host->dev, "%s: aborting cmd/data/mrq\n", __func__);
  1087. if (host->mrq) {
  1088. dev_err(host->dev, "%s: aborting mrq=%p cmd=%d\n", __func__,
  1089. host->mrq, host->mrq->cmd->opcode);
  1090. if (host->cmd) {
  1091. dev_err(host->dev, "%s: aborting cmd=%d\n",
  1092. __func__, host->cmd->opcode);
  1093. msdc_cmd_done(host, MSDC_INT_CMDTMO, host->mrq,
  1094. host->cmd);
  1095. } else if (host->data) {
  1096. dev_err(host->dev, "%s: abort data: cmd%d; %d blocks\n",
  1097. __func__, host->mrq->cmd->opcode,
  1098. host->data->blocks);
  1099. msdc_data_xfer_done(host, MSDC_INT_DATTMO, host->mrq,
  1100. host->data);
  1101. }
  1102. }
  1103. }
  1104. static irqreturn_t msdc_irq(int irq, void *dev_id)
  1105. {
  1106. struct msdc_host *host = (struct msdc_host *) dev_id;
  1107. while (true) {
  1108. unsigned long flags;
  1109. struct mmc_request *mrq;
  1110. struct mmc_command *cmd;
  1111. struct mmc_data *data;
  1112. u32 events, event_mask;
  1113. spin_lock_irqsave(&host->lock, flags);
  1114. events = readl(host->base + MSDC_INT);
  1115. event_mask = readl(host->base + MSDC_INTEN);
  1116. /* clear interrupts */
  1117. writel(events & event_mask, host->base + MSDC_INT);
  1118. mrq = host->mrq;
  1119. cmd = host->cmd;
  1120. data = host->data;
  1121. spin_unlock_irqrestore(&host->lock, flags);
  1122. if (!(events & event_mask))
  1123. break;
  1124. if (!mrq) {
  1125. dev_err(host->dev,
  1126. "%s: MRQ=NULL; events=%08X; event_mask=%08X\n",
  1127. __func__, events, event_mask);
  1128. WARN_ON(1);
  1129. break;
  1130. }
  1131. dev_dbg(host->dev, "%s: events=%08X\n", __func__, events);
  1132. if (cmd)
  1133. msdc_cmd_done(host, events, mrq, cmd);
  1134. else if (data)
  1135. msdc_data_xfer_done(host, events, mrq, data);
  1136. }
  1137. return IRQ_HANDLED;
  1138. }
  1139. static void msdc_init_hw(struct msdc_host *host)
  1140. {
  1141. u32 val;
  1142. u32 tune_reg = host->dev_comp->pad_tune_reg;
  1143. /* Configure to MMC/SD mode, clock free running */
  1144. sdr_set_bits(host->base + MSDC_CFG, MSDC_CFG_MODE | MSDC_CFG_CKPDN);
  1145. /* Reset */
  1146. msdc_reset_hw(host);
  1147. /* Disable card detection */
  1148. sdr_clr_bits(host->base + MSDC_PS, MSDC_PS_CDEN);
  1149. /* Disable and clear all interrupts */
  1150. writel(0, host->base + MSDC_INTEN);
  1151. val = readl(host->base + MSDC_INT);
  1152. writel(val, host->base + MSDC_INT);
  1153. writel(0, host->base + tune_reg);
  1154. writel(0, host->base + MSDC_IOCON);
  1155. sdr_set_field(host->base + MSDC_IOCON, MSDC_IOCON_DDLSEL, 0);
  1156. writel(0x403c0046, host->base + MSDC_PATCH_BIT);
  1157. sdr_set_field(host->base + MSDC_PATCH_BIT, MSDC_CKGEN_MSDC_DLY_SEL, 1);
  1158. writel(0xffff4089, host->base + MSDC_PATCH_BIT1);
  1159. sdr_set_bits(host->base + EMMC50_CFG0, EMMC50_CFG_CFCSTS_SEL);
  1160. if (host->dev_comp->stop_clk_fix) {
  1161. sdr_set_field(host->base + MSDC_PATCH_BIT1,
  1162. MSDC_PATCH_BIT1_STOP_DLY, 3);
  1163. sdr_clr_bits(host->base + SDC_FIFO_CFG,
  1164. SDC_FIFO_CFG_WRVALIDSEL);
  1165. sdr_clr_bits(host->base + SDC_FIFO_CFG,
  1166. SDC_FIFO_CFG_RDVALIDSEL);
  1167. }
  1168. if (host->dev_comp->busy_check)
  1169. sdr_clr_bits(host->base + MSDC_PATCH_BIT1, (1 << 7));
  1170. if (host->dev_comp->async_fifo) {
  1171. sdr_set_field(host->base + MSDC_PATCH_BIT2,
  1172. MSDC_PB2_RESPWAIT, 3);
  1173. if (host->dev_comp->enhance_rx) {
  1174. sdr_set_bits(host->base + SDC_ADV_CFG0,
  1175. SDC_RX_ENHANCE_EN);
  1176. } else {
  1177. sdr_set_field(host->base + MSDC_PATCH_BIT2,
  1178. MSDC_PB2_RESPSTSENSEL, 2);
  1179. sdr_set_field(host->base + MSDC_PATCH_BIT2,
  1180. MSDC_PB2_CRCSTSENSEL, 2);
  1181. }
  1182. /* use async fifo, then no need tune internal delay */
  1183. sdr_clr_bits(host->base + MSDC_PATCH_BIT2,
  1184. MSDC_PATCH_BIT2_CFGRESP);
  1185. sdr_set_bits(host->base + MSDC_PATCH_BIT2,
  1186. MSDC_PATCH_BIT2_CFGCRCSTS);
  1187. }
  1188. if (host->dev_comp->data_tune) {
  1189. sdr_set_bits(host->base + tune_reg,
  1190. MSDC_PAD_TUNE_RD_SEL | MSDC_PAD_TUNE_CMD_SEL);
  1191. } else {
  1192. /* choose clock tune */
  1193. sdr_set_bits(host->base + tune_reg, MSDC_PAD_TUNE_RXDLYSEL);
  1194. }
  1195. /* Configure to enable SDIO mode.
  1196. * it's must otherwise sdio cmd5 failed
  1197. */
  1198. sdr_set_bits(host->base + SDC_CFG, SDC_CFG_SDIO);
  1199. /* disable detect SDIO device interrupt function */
  1200. sdr_clr_bits(host->base + SDC_CFG, SDC_CFG_SDIOIDE);
  1201. /* Configure to default data timeout */
  1202. sdr_set_field(host->base + SDC_CFG, SDC_CFG_DTOC, 3);
  1203. host->def_tune_para.iocon = readl(host->base + MSDC_IOCON);
  1204. host->def_tune_para.pad_tune = readl(host->base + tune_reg);
  1205. host->saved_tune_para.iocon = readl(host->base + MSDC_IOCON);
  1206. host->saved_tune_para.pad_tune = readl(host->base + tune_reg);
  1207. dev_dbg(host->dev, "init hardware done!");
  1208. }
  1209. static void msdc_deinit_hw(struct msdc_host *host)
  1210. {
  1211. u32 val;
  1212. /* Disable and clear all interrupts */
  1213. writel(0, host->base + MSDC_INTEN);
  1214. val = readl(host->base + MSDC_INT);
  1215. writel(val, host->base + MSDC_INT);
  1216. }
  1217. /* init gpd and bd list in msdc_drv_probe */
  1218. static void msdc_init_gpd_bd(struct msdc_host *host, struct msdc_dma *dma)
  1219. {
  1220. struct mt_gpdma_desc *gpd = dma->gpd;
  1221. struct mt_bdma_desc *bd = dma->bd;
  1222. int i;
  1223. memset(gpd, 0, sizeof(struct mt_gpdma_desc) * 2);
  1224. gpd->gpd_info = GPDMA_DESC_BDP; /* hwo, cs, bd pointer */
  1225. gpd->ptr = (u32)dma->bd_addr; /* physical address */
  1226. /* gpd->next is must set for desc DMA
  1227. * That's why must alloc 2 gpd structure.
  1228. */
  1229. gpd->next = (u32)dma->gpd_addr + sizeof(struct mt_gpdma_desc);
  1230. memset(bd, 0, sizeof(struct mt_bdma_desc) * MAX_BD_NUM);
  1231. for (i = 0; i < (MAX_BD_NUM - 1); i++)
  1232. bd[i].next = (u32)dma->bd_addr + sizeof(*bd) * (i + 1);
  1233. }
  1234. static void msdc_ops_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
  1235. {
  1236. struct msdc_host *host = mmc_priv(mmc);
  1237. int ret;
  1238. msdc_set_buswidth(host, ios->bus_width);
  1239. /* Suspend/Resume will do power off/on */
  1240. switch (ios->power_mode) {
  1241. case MMC_POWER_UP:
  1242. if (!IS_ERR(mmc->supply.vmmc)) {
  1243. msdc_init_hw(host);
  1244. ret = mmc_regulator_set_ocr(mmc, mmc->supply.vmmc,
  1245. ios->vdd);
  1246. if (ret) {
  1247. dev_err(host->dev, "Failed to set vmmc power!\n");
  1248. return;
  1249. }
  1250. }
  1251. break;
  1252. case MMC_POWER_ON:
  1253. if (!IS_ERR(mmc->supply.vqmmc) && !host->vqmmc_enabled) {
  1254. ret = regulator_enable(mmc->supply.vqmmc);
  1255. if (ret)
  1256. dev_err(host->dev, "Failed to set vqmmc power!\n");
  1257. else
  1258. host->vqmmc_enabled = true;
  1259. }
  1260. break;
  1261. case MMC_POWER_OFF:
  1262. if (!IS_ERR(mmc->supply.vmmc))
  1263. mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
  1264. if (!IS_ERR(mmc->supply.vqmmc) && host->vqmmc_enabled) {
  1265. regulator_disable(mmc->supply.vqmmc);
  1266. host->vqmmc_enabled = false;
  1267. }
  1268. break;
  1269. default:
  1270. break;
  1271. }
  1272. if (host->mclk != ios->clock || host->timing != ios->timing)
  1273. msdc_set_mclk(host, ios->timing, ios->clock);
  1274. }
  1275. static u32 test_delay_bit(u32 delay, u32 bit)
  1276. {
  1277. bit %= PAD_DELAY_MAX;
  1278. return delay & (1 << bit);
  1279. }
  1280. static int get_delay_len(u32 delay, u32 start_bit)
  1281. {
  1282. int i;
  1283. for (i = 0; i < (PAD_DELAY_MAX - start_bit); i++) {
  1284. if (test_delay_bit(delay, start_bit + i) == 0)
  1285. return i;
  1286. }
  1287. return PAD_DELAY_MAX - start_bit;
  1288. }
  1289. static struct msdc_delay_phase get_best_delay(struct msdc_host *host, u32 delay)
  1290. {
  1291. int start = 0, len = 0;
  1292. int start_final = 0, len_final = 0;
  1293. u8 final_phase = 0xff;
  1294. struct msdc_delay_phase delay_phase = { 0, };
  1295. if (delay == 0) {
  1296. dev_err(host->dev, "phase error: [map:%x]\n", delay);
  1297. delay_phase.final_phase = final_phase;
  1298. return delay_phase;
  1299. }
  1300. while (start < PAD_DELAY_MAX) {
  1301. len = get_delay_len(delay, start);
  1302. if (len_final < len) {
  1303. start_final = start;
  1304. len_final = len;
  1305. }
  1306. start += len ? len : 1;
  1307. if (len >= 12 && start_final < 4)
  1308. break;
  1309. }
  1310. /* The rule is that to find the smallest delay cell */
  1311. if (start_final == 0)
  1312. final_phase = (start_final + len_final / 3) % PAD_DELAY_MAX;
  1313. else
  1314. final_phase = (start_final + len_final / 2) % PAD_DELAY_MAX;
  1315. dev_info(host->dev, "phase: [map:%x] [maxlen:%d] [final:%d]\n",
  1316. delay, len_final, final_phase);
  1317. delay_phase.maxlen = len_final;
  1318. delay_phase.start = start_final;
  1319. delay_phase.final_phase = final_phase;
  1320. return delay_phase;
  1321. }
  1322. static int msdc_tune_response(struct mmc_host *mmc, u32 opcode)
  1323. {
  1324. struct msdc_host *host = mmc_priv(mmc);
  1325. u32 rise_delay = 0, fall_delay = 0;
  1326. struct msdc_delay_phase final_rise_delay, final_fall_delay = { 0,};
  1327. struct msdc_delay_phase internal_delay_phase;
  1328. u8 final_delay, final_maxlen;
  1329. u32 internal_delay = 0;
  1330. u32 tune_reg = host->dev_comp->pad_tune_reg;
  1331. int cmd_err;
  1332. int i, j;
  1333. if (mmc->ios.timing == MMC_TIMING_MMC_HS200 ||
  1334. mmc->ios.timing == MMC_TIMING_UHS_SDR104)
  1335. sdr_set_field(host->base + tune_reg,
  1336. MSDC_PAD_TUNE_CMDRRDLY,
  1337. host->hs200_cmd_int_delay);
  1338. sdr_clr_bits(host->base + MSDC_IOCON, MSDC_IOCON_RSPL);
  1339. for (i = 0 ; i < PAD_DELAY_MAX; i++) {
  1340. sdr_set_field(host->base + tune_reg,
  1341. MSDC_PAD_TUNE_CMDRDLY, i);
  1342. /*
  1343. * Using the same parameters, it may sometimes pass the test,
  1344. * but sometimes it may fail. To make sure the parameters are
  1345. * more stable, we test each set of parameters 3 times.
  1346. */
  1347. for (j = 0; j < 3; j++) {
  1348. mmc_send_tuning(mmc, opcode, &cmd_err);
  1349. if (!cmd_err) {
  1350. rise_delay |= (1 << i);
  1351. } else {
  1352. rise_delay &= ~(1 << i);
  1353. break;
  1354. }
  1355. }
  1356. }
  1357. final_rise_delay = get_best_delay(host, rise_delay);
  1358. /* if rising edge has enough margin, then do not scan falling edge */
  1359. if (final_rise_delay.maxlen >= 12 ||
  1360. (final_rise_delay.start == 0 && final_rise_delay.maxlen >= 4))
  1361. goto skip_fall;
  1362. sdr_set_bits(host->base + MSDC_IOCON, MSDC_IOCON_RSPL);
  1363. for (i = 0; i < PAD_DELAY_MAX; i++) {
  1364. sdr_set_field(host->base + tune_reg,
  1365. MSDC_PAD_TUNE_CMDRDLY, i);
  1366. /*
  1367. * Using the same parameters, it may sometimes pass the test,
  1368. * but sometimes it may fail. To make sure the parameters are
  1369. * more stable, we test each set of parameters 3 times.
  1370. */
  1371. for (j = 0; j < 3; j++) {
  1372. mmc_send_tuning(mmc, opcode, &cmd_err);
  1373. if (!cmd_err) {
  1374. fall_delay |= (1 << i);
  1375. } else {
  1376. fall_delay &= ~(1 << i);
  1377. break;
  1378. }
  1379. }
  1380. }
  1381. final_fall_delay = get_best_delay(host, fall_delay);
  1382. skip_fall:
  1383. final_maxlen = max(final_rise_delay.maxlen, final_fall_delay.maxlen);
  1384. if (final_fall_delay.maxlen >= 12 && final_fall_delay.start < 4)
  1385. final_maxlen = final_fall_delay.maxlen;
  1386. if (final_maxlen == final_rise_delay.maxlen) {
  1387. sdr_clr_bits(host->base + MSDC_IOCON, MSDC_IOCON_RSPL);
  1388. sdr_set_field(host->base + tune_reg, MSDC_PAD_TUNE_CMDRDLY,
  1389. final_rise_delay.final_phase);
  1390. final_delay = final_rise_delay.final_phase;
  1391. } else {
  1392. sdr_set_bits(host->base + MSDC_IOCON, MSDC_IOCON_RSPL);
  1393. sdr_set_field(host->base + tune_reg, MSDC_PAD_TUNE_CMDRDLY,
  1394. final_fall_delay.final_phase);
  1395. final_delay = final_fall_delay.final_phase;
  1396. }
  1397. if (host->dev_comp->async_fifo || host->hs200_cmd_int_delay)
  1398. goto skip_internal;
  1399. for (i = 0; i < PAD_DELAY_MAX; i++) {
  1400. sdr_set_field(host->base + tune_reg,
  1401. MSDC_PAD_TUNE_CMDRRDLY, i);
  1402. mmc_send_tuning(mmc, opcode, &cmd_err);
  1403. if (!cmd_err)
  1404. internal_delay |= (1 << i);
  1405. }
  1406. dev_dbg(host->dev, "Final internal delay: 0x%x\n", internal_delay);
  1407. internal_delay_phase = get_best_delay(host, internal_delay);
  1408. sdr_set_field(host->base + tune_reg, MSDC_PAD_TUNE_CMDRRDLY,
  1409. internal_delay_phase.final_phase);
  1410. skip_internal:
  1411. dev_dbg(host->dev, "Final cmd pad delay: %x\n", final_delay);
  1412. return final_delay == 0xff ? -EIO : 0;
  1413. }
  1414. static int hs400_tune_response(struct mmc_host *mmc, u32 opcode)
  1415. {
  1416. struct msdc_host *host = mmc_priv(mmc);
  1417. u32 cmd_delay = 0;
  1418. struct msdc_delay_phase final_cmd_delay = { 0,};
  1419. u8 final_delay;
  1420. int cmd_err;
  1421. int i, j;
  1422. /* select EMMC50 PAD CMD tune */
  1423. sdr_set_bits(host->base + PAD_CMD_TUNE, BIT(0));
  1424. if (mmc->ios.timing == MMC_TIMING_MMC_HS200 ||
  1425. mmc->ios.timing == MMC_TIMING_UHS_SDR104)
  1426. sdr_set_field(host->base + MSDC_PAD_TUNE,
  1427. MSDC_PAD_TUNE_CMDRRDLY,
  1428. host->hs200_cmd_int_delay);
  1429. if (host->hs400_cmd_resp_sel_rising)
  1430. sdr_clr_bits(host->base + MSDC_IOCON, MSDC_IOCON_RSPL);
  1431. else
  1432. sdr_set_bits(host->base + MSDC_IOCON, MSDC_IOCON_RSPL);
  1433. for (i = 0 ; i < PAD_DELAY_MAX; i++) {
  1434. sdr_set_field(host->base + PAD_CMD_TUNE,
  1435. PAD_CMD_TUNE_RX_DLY3, i);
  1436. /*
  1437. * Using the same parameters, it may sometimes pass the test,
  1438. * but sometimes it may fail. To make sure the parameters are
  1439. * more stable, we test each set of parameters 3 times.
  1440. */
  1441. for (j = 0; j < 3; j++) {
  1442. mmc_send_tuning(mmc, opcode, &cmd_err);
  1443. if (!cmd_err) {
  1444. cmd_delay |= (1 << i);
  1445. } else {
  1446. cmd_delay &= ~(1 << i);
  1447. break;
  1448. }
  1449. }
  1450. }
  1451. final_cmd_delay = get_best_delay(host, cmd_delay);
  1452. sdr_set_field(host->base + PAD_CMD_TUNE, PAD_CMD_TUNE_RX_DLY3,
  1453. final_cmd_delay.final_phase);
  1454. final_delay = final_cmd_delay.final_phase;
  1455. dev_dbg(host->dev, "Final cmd pad delay: %x\n", final_delay);
  1456. return final_delay == 0xff ? -EIO : 0;
  1457. }
  1458. static int msdc_tune_data(struct mmc_host *mmc, u32 opcode)
  1459. {
  1460. struct msdc_host *host = mmc_priv(mmc);
  1461. u32 rise_delay = 0, fall_delay = 0;
  1462. struct msdc_delay_phase final_rise_delay, final_fall_delay = { 0,};
  1463. u8 final_delay, final_maxlen;
  1464. u32 tune_reg = host->dev_comp->pad_tune_reg;
  1465. int i, ret;
  1466. sdr_set_field(host->base + MSDC_PATCH_BIT, MSDC_INT_DAT_LATCH_CK_SEL,
  1467. host->latch_ck);
  1468. sdr_clr_bits(host->base + MSDC_IOCON, MSDC_IOCON_DSPL);
  1469. sdr_clr_bits(host->base + MSDC_IOCON, MSDC_IOCON_W_DSPL);
  1470. for (i = 0 ; i < PAD_DELAY_MAX; i++) {
  1471. sdr_set_field(host->base + tune_reg,
  1472. MSDC_PAD_TUNE_DATRRDLY, i);
  1473. ret = mmc_send_tuning(mmc, opcode, NULL);
  1474. if (!ret)
  1475. rise_delay |= (1 << i);
  1476. }
  1477. final_rise_delay = get_best_delay(host, rise_delay);
  1478. /* if rising edge has enough margin, then do not scan falling edge */
  1479. if (final_rise_delay.maxlen >= 12 ||
  1480. (final_rise_delay.start == 0 && final_rise_delay.maxlen >= 4))
  1481. goto skip_fall;
  1482. sdr_set_bits(host->base + MSDC_IOCON, MSDC_IOCON_DSPL);
  1483. sdr_set_bits(host->base + MSDC_IOCON, MSDC_IOCON_W_DSPL);
  1484. for (i = 0; i < PAD_DELAY_MAX; i++) {
  1485. sdr_set_field(host->base + tune_reg,
  1486. MSDC_PAD_TUNE_DATRRDLY, i);
  1487. ret = mmc_send_tuning(mmc, opcode, NULL);
  1488. if (!ret)
  1489. fall_delay |= (1 << i);
  1490. }
  1491. final_fall_delay = get_best_delay(host, fall_delay);
  1492. skip_fall:
  1493. final_maxlen = max(final_rise_delay.maxlen, final_fall_delay.maxlen);
  1494. if (final_maxlen == final_rise_delay.maxlen) {
  1495. sdr_clr_bits(host->base + MSDC_IOCON, MSDC_IOCON_DSPL);
  1496. sdr_clr_bits(host->base + MSDC_IOCON, MSDC_IOCON_W_DSPL);
  1497. sdr_set_field(host->base + tune_reg,
  1498. MSDC_PAD_TUNE_DATRRDLY,
  1499. final_rise_delay.final_phase);
  1500. final_delay = final_rise_delay.final_phase;
  1501. } else {
  1502. sdr_set_bits(host->base + MSDC_IOCON, MSDC_IOCON_DSPL);
  1503. sdr_set_bits(host->base + MSDC_IOCON, MSDC_IOCON_W_DSPL);
  1504. sdr_set_field(host->base + tune_reg,
  1505. MSDC_PAD_TUNE_DATRRDLY,
  1506. final_fall_delay.final_phase);
  1507. final_delay = final_fall_delay.final_phase;
  1508. }
  1509. dev_dbg(host->dev, "Final data pad delay: %x\n", final_delay);
  1510. return final_delay == 0xff ? -EIO : 0;
  1511. }
  1512. static int msdc_execute_tuning(struct mmc_host *mmc, u32 opcode)
  1513. {
  1514. struct msdc_host *host = mmc_priv(mmc);
  1515. int ret;
  1516. u32 tune_reg = host->dev_comp->pad_tune_reg;
  1517. if (host->hs400_mode &&
  1518. host->dev_comp->hs400_tune)
  1519. ret = hs400_tune_response(mmc, opcode);
  1520. else
  1521. ret = msdc_tune_response(mmc, opcode);
  1522. if (ret == -EIO) {
  1523. dev_err(host->dev, "Tune response fail!\n");
  1524. return ret;
  1525. }
  1526. if (host->hs400_mode == false) {
  1527. ret = msdc_tune_data(mmc, opcode);
  1528. if (ret == -EIO)
  1529. dev_err(host->dev, "Tune data fail!\n");
  1530. }
  1531. host->saved_tune_para.iocon = readl(host->base + MSDC_IOCON);
  1532. host->saved_tune_para.pad_tune = readl(host->base + tune_reg);
  1533. host->saved_tune_para.pad_cmd_tune = readl(host->base + PAD_CMD_TUNE);
  1534. return ret;
  1535. }
  1536. static int msdc_prepare_hs400_tuning(struct mmc_host *mmc, struct mmc_ios *ios)
  1537. {
  1538. struct msdc_host *host = mmc_priv(mmc);
  1539. host->hs400_mode = true;
  1540. writel(host->hs400_ds_delay, host->base + PAD_DS_TUNE);
  1541. /* hs400 mode must set it to 0 */
  1542. sdr_clr_bits(host->base + MSDC_PATCH_BIT2, MSDC_PATCH_BIT2_CFGCRCSTS);
  1543. /* to improve read performance, set outstanding to 2 */
  1544. sdr_set_field(host->base + EMMC50_CFG3, EMMC50_CFG3_OUTS_WR, 2);
  1545. return 0;
  1546. }
  1547. static void msdc_hw_reset(struct mmc_host *mmc)
  1548. {
  1549. struct msdc_host *host = mmc_priv(mmc);
  1550. sdr_set_bits(host->base + EMMC_IOCON, 1);
  1551. udelay(10); /* 10us is enough */
  1552. sdr_clr_bits(host->base + EMMC_IOCON, 1);
  1553. }
  1554. static const struct mmc_host_ops mt_msdc_ops = {
  1555. .post_req = msdc_post_req,
  1556. .pre_req = msdc_pre_req,
  1557. .request = msdc_ops_request,
  1558. .set_ios = msdc_ops_set_ios,
  1559. .get_ro = mmc_gpio_get_ro,
  1560. .get_cd = mmc_gpio_get_cd,
  1561. .start_signal_voltage_switch = msdc_ops_switch_volt,
  1562. .card_busy = msdc_card_busy,
  1563. .execute_tuning = msdc_execute_tuning,
  1564. .prepare_hs400_tuning = msdc_prepare_hs400_tuning,
  1565. .hw_reset = msdc_hw_reset,
  1566. };
  1567. static void msdc_of_property_parse(struct platform_device *pdev,
  1568. struct msdc_host *host)
  1569. {
  1570. of_property_read_u32(pdev->dev.of_node, "mediatek,latch-ck",
  1571. &host->latch_ck);
  1572. of_property_read_u32(pdev->dev.of_node, "hs400-ds-delay",
  1573. &host->hs400_ds_delay);
  1574. of_property_read_u32(pdev->dev.of_node, "mediatek,hs200-cmd-int-delay",
  1575. &host->hs200_cmd_int_delay);
  1576. of_property_read_u32(pdev->dev.of_node, "mediatek,hs400-cmd-int-delay",
  1577. &host->hs400_cmd_int_delay);
  1578. if (of_property_read_bool(pdev->dev.of_node,
  1579. "mediatek,hs400-cmd-resp-sel-rising"))
  1580. host->hs400_cmd_resp_sel_rising = true;
  1581. else
  1582. host->hs400_cmd_resp_sel_rising = false;
  1583. }
  1584. static int msdc_drv_probe(struct platform_device *pdev)
  1585. {
  1586. struct mmc_host *mmc;
  1587. struct msdc_host *host;
  1588. struct resource *res;
  1589. const struct of_device_id *of_id;
  1590. int ret;
  1591. if (!pdev->dev.of_node) {
  1592. dev_err(&pdev->dev, "No DT found\n");
  1593. return -EINVAL;
  1594. }
  1595. of_id = of_match_node(msdc_of_ids, pdev->dev.of_node);
  1596. if (!of_id)
  1597. return -EINVAL;
  1598. /* Allocate MMC host for this device */
  1599. mmc = mmc_alloc_host(sizeof(struct msdc_host), &pdev->dev);
  1600. if (!mmc)
  1601. return -ENOMEM;
  1602. host = mmc_priv(mmc);
  1603. ret = mmc_of_parse(mmc);
  1604. if (ret)
  1605. goto host_free;
  1606. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1607. host->base = devm_ioremap_resource(&pdev->dev, res);
  1608. if (IS_ERR(host->base)) {
  1609. ret = PTR_ERR(host->base);
  1610. goto host_free;
  1611. }
  1612. ret = mmc_regulator_get_supply(mmc);
  1613. if (ret)
  1614. goto host_free;
  1615. host->src_clk = devm_clk_get(&pdev->dev, "source");
  1616. if (IS_ERR(host->src_clk)) {
  1617. ret = PTR_ERR(host->src_clk);
  1618. goto host_free;
  1619. }
  1620. host->h_clk = devm_clk_get(&pdev->dev, "hclk");
  1621. if (IS_ERR(host->h_clk)) {
  1622. ret = PTR_ERR(host->h_clk);
  1623. goto host_free;
  1624. }
  1625. /*source clock control gate is optional clock*/
  1626. host->src_clk_cg = devm_clk_get(&pdev->dev, "source_cg");
  1627. if (IS_ERR(host->src_clk_cg))
  1628. host->src_clk_cg = NULL;
  1629. host->irq = platform_get_irq(pdev, 0);
  1630. if (host->irq < 0) {
  1631. ret = -EINVAL;
  1632. goto host_free;
  1633. }
  1634. host->pinctrl = devm_pinctrl_get(&pdev->dev);
  1635. if (IS_ERR(host->pinctrl)) {
  1636. ret = PTR_ERR(host->pinctrl);
  1637. dev_err(&pdev->dev, "Cannot find pinctrl!\n");
  1638. goto host_free;
  1639. }
  1640. host->pins_default = pinctrl_lookup_state(host->pinctrl, "default");
  1641. if (IS_ERR(host->pins_default)) {
  1642. ret = PTR_ERR(host->pins_default);
  1643. dev_err(&pdev->dev, "Cannot find pinctrl default!\n");
  1644. goto host_free;
  1645. }
  1646. host->pins_uhs = pinctrl_lookup_state(host->pinctrl, "state_uhs");
  1647. if (IS_ERR(host->pins_uhs)) {
  1648. ret = PTR_ERR(host->pins_uhs);
  1649. dev_err(&pdev->dev, "Cannot find pinctrl uhs!\n");
  1650. goto host_free;
  1651. }
  1652. msdc_of_property_parse(pdev, host);
  1653. host->dev = &pdev->dev;
  1654. host->dev_comp = of_id->data;
  1655. host->mmc = mmc;
  1656. host->src_clk_freq = clk_get_rate(host->src_clk);
  1657. /* Set host parameters to mmc */
  1658. mmc->ops = &mt_msdc_ops;
  1659. if (host->dev_comp->clk_div_bits == 8)
  1660. mmc->f_min = DIV_ROUND_UP(host->src_clk_freq, 4 * 255);
  1661. else
  1662. mmc->f_min = DIV_ROUND_UP(host->src_clk_freq, 4 * 4095);
  1663. mmc->caps |= MMC_CAP_ERASE | MMC_CAP_CMD23;
  1664. /* MMC core transfer sizes tunable parameters */
  1665. mmc->max_segs = MAX_BD_NUM;
  1666. mmc->max_seg_size = BDMA_DESC_BUFLEN;
  1667. mmc->max_blk_size = 2048;
  1668. mmc->max_req_size = 512 * 1024;
  1669. mmc->max_blk_count = mmc->max_req_size / 512;
  1670. host->dma_mask = DMA_BIT_MASK(32);
  1671. mmc_dev(mmc)->dma_mask = &host->dma_mask;
  1672. host->timeout_clks = 3 * 1048576;
  1673. host->dma.gpd = dma_alloc_coherent(&pdev->dev,
  1674. 2 * sizeof(struct mt_gpdma_desc),
  1675. &host->dma.gpd_addr, GFP_KERNEL);
  1676. host->dma.bd = dma_alloc_coherent(&pdev->dev,
  1677. MAX_BD_NUM * sizeof(struct mt_bdma_desc),
  1678. &host->dma.bd_addr, GFP_KERNEL);
  1679. if (!host->dma.gpd || !host->dma.bd) {
  1680. ret = -ENOMEM;
  1681. goto release_mem;
  1682. }
  1683. msdc_init_gpd_bd(host, &host->dma);
  1684. INIT_DELAYED_WORK(&host->req_timeout, msdc_request_timeout);
  1685. spin_lock_init(&host->lock);
  1686. platform_set_drvdata(pdev, mmc);
  1687. msdc_ungate_clock(host);
  1688. msdc_init_hw(host);
  1689. ret = devm_request_irq(&pdev->dev, host->irq, msdc_irq,
  1690. IRQF_TRIGGER_LOW | IRQF_ONESHOT, pdev->name, host);
  1691. if (ret)
  1692. goto release;
  1693. pm_runtime_set_active(host->dev);
  1694. pm_runtime_set_autosuspend_delay(host->dev, MTK_MMC_AUTOSUSPEND_DELAY);
  1695. pm_runtime_use_autosuspend(host->dev);
  1696. pm_runtime_enable(host->dev);
  1697. ret = mmc_add_host(mmc);
  1698. if (ret)
  1699. goto end;
  1700. return 0;
  1701. end:
  1702. pm_runtime_disable(host->dev);
  1703. release:
  1704. platform_set_drvdata(pdev, NULL);
  1705. msdc_deinit_hw(host);
  1706. msdc_gate_clock(host);
  1707. release_mem:
  1708. if (host->dma.gpd)
  1709. dma_free_coherent(&pdev->dev,
  1710. 2 * sizeof(struct mt_gpdma_desc),
  1711. host->dma.gpd, host->dma.gpd_addr);
  1712. if (host->dma.bd)
  1713. dma_free_coherent(&pdev->dev,
  1714. MAX_BD_NUM * sizeof(struct mt_bdma_desc),
  1715. host->dma.bd, host->dma.bd_addr);
  1716. host_free:
  1717. mmc_free_host(mmc);
  1718. return ret;
  1719. }
  1720. static int msdc_drv_remove(struct platform_device *pdev)
  1721. {
  1722. struct mmc_host *mmc;
  1723. struct msdc_host *host;
  1724. mmc = platform_get_drvdata(pdev);
  1725. host = mmc_priv(mmc);
  1726. pm_runtime_get_sync(host->dev);
  1727. platform_set_drvdata(pdev, NULL);
  1728. mmc_remove_host(host->mmc);
  1729. msdc_deinit_hw(host);
  1730. msdc_gate_clock(host);
  1731. pm_runtime_disable(host->dev);
  1732. pm_runtime_put_noidle(host->dev);
  1733. dma_free_coherent(&pdev->dev,
  1734. 2 * sizeof(struct mt_gpdma_desc),
  1735. host->dma.gpd, host->dma.gpd_addr);
  1736. dma_free_coherent(&pdev->dev, MAX_BD_NUM * sizeof(struct mt_bdma_desc),
  1737. host->dma.bd, host->dma.bd_addr);
  1738. mmc_free_host(host->mmc);
  1739. return 0;
  1740. }
  1741. #ifdef CONFIG_PM
  1742. static void msdc_save_reg(struct msdc_host *host)
  1743. {
  1744. u32 tune_reg = host->dev_comp->pad_tune_reg;
  1745. host->save_para.msdc_cfg = readl(host->base + MSDC_CFG);
  1746. host->save_para.iocon = readl(host->base + MSDC_IOCON);
  1747. host->save_para.sdc_cfg = readl(host->base + SDC_CFG);
  1748. host->save_para.pad_tune = readl(host->base + tune_reg);
  1749. host->save_para.patch_bit0 = readl(host->base + MSDC_PATCH_BIT);
  1750. host->save_para.patch_bit1 = readl(host->base + MSDC_PATCH_BIT1);
  1751. host->save_para.patch_bit2 = readl(host->base + MSDC_PATCH_BIT2);
  1752. host->save_para.pad_ds_tune = readl(host->base + PAD_DS_TUNE);
  1753. host->save_para.pad_cmd_tune = readl(host->base + PAD_CMD_TUNE);
  1754. host->save_para.emmc50_cfg0 = readl(host->base + EMMC50_CFG0);
  1755. host->save_para.emmc50_cfg3 = readl(host->base + EMMC50_CFG3);
  1756. host->save_para.sdc_fifo_cfg = readl(host->base + SDC_FIFO_CFG);
  1757. }
  1758. static void msdc_restore_reg(struct msdc_host *host)
  1759. {
  1760. u32 tune_reg = host->dev_comp->pad_tune_reg;
  1761. writel(host->save_para.msdc_cfg, host->base + MSDC_CFG);
  1762. writel(host->save_para.iocon, host->base + MSDC_IOCON);
  1763. writel(host->save_para.sdc_cfg, host->base + SDC_CFG);
  1764. writel(host->save_para.pad_tune, host->base + tune_reg);
  1765. writel(host->save_para.patch_bit0, host->base + MSDC_PATCH_BIT);
  1766. writel(host->save_para.patch_bit1, host->base + MSDC_PATCH_BIT1);
  1767. writel(host->save_para.patch_bit2, host->base + MSDC_PATCH_BIT2);
  1768. writel(host->save_para.pad_ds_tune, host->base + PAD_DS_TUNE);
  1769. writel(host->save_para.pad_cmd_tune, host->base + PAD_CMD_TUNE);
  1770. writel(host->save_para.emmc50_cfg0, host->base + EMMC50_CFG0);
  1771. writel(host->save_para.emmc50_cfg3, host->base + EMMC50_CFG3);
  1772. writel(host->save_para.sdc_fifo_cfg, host->base + SDC_FIFO_CFG);
  1773. }
  1774. static int msdc_runtime_suspend(struct device *dev)
  1775. {
  1776. struct mmc_host *mmc = dev_get_drvdata(dev);
  1777. struct msdc_host *host = mmc_priv(mmc);
  1778. msdc_save_reg(host);
  1779. msdc_gate_clock(host);
  1780. return 0;
  1781. }
  1782. static int msdc_runtime_resume(struct device *dev)
  1783. {
  1784. struct mmc_host *mmc = dev_get_drvdata(dev);
  1785. struct msdc_host *host = mmc_priv(mmc);
  1786. msdc_ungate_clock(host);
  1787. msdc_restore_reg(host);
  1788. return 0;
  1789. }
  1790. #endif
  1791. static const struct dev_pm_ops msdc_dev_pm_ops = {
  1792. SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
  1793. pm_runtime_force_resume)
  1794. SET_RUNTIME_PM_OPS(msdc_runtime_suspend, msdc_runtime_resume, NULL)
  1795. };
  1796. static struct platform_driver mt_msdc_driver = {
  1797. .probe = msdc_drv_probe,
  1798. .remove = msdc_drv_remove,
  1799. .driver = {
  1800. .name = "mtk-msdc",
  1801. .of_match_table = msdc_of_ids,
  1802. .pm = &msdc_dev_pm_ops,
  1803. },
  1804. };
  1805. module_platform_driver(mt_msdc_driver);
  1806. MODULE_LICENSE("GPL v2");
  1807. MODULE_DESCRIPTION("MediaTek SD/MMC Card Driver");