io-pgtable-arm.c 31 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188
  1. /*
  2. * CPU-agnostic ARM page table allocator.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. *
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  15. *
  16. * Copyright (C) 2014 ARM Limited
  17. *
  18. * Author: Will Deacon <will.deacon@arm.com>
  19. */
  20. #define pr_fmt(fmt) "arm-lpae io-pgtable: " fmt
  21. #include <linux/atomic.h>
  22. #include <linux/bitops.h>
  23. #include <linux/iommu.h>
  24. #include <linux/kernel.h>
  25. #include <linux/sizes.h>
  26. #include <linux/slab.h>
  27. #include <linux/types.h>
  28. #include <linux/dma-mapping.h>
  29. #include <asm/barrier.h>
  30. #include "io-pgtable.h"
  31. #define ARM_LPAE_MAX_ADDR_BITS 52
  32. #define ARM_LPAE_S2_MAX_CONCAT_PAGES 16
  33. #define ARM_LPAE_MAX_LEVELS 4
  34. /* Struct accessors */
  35. #define io_pgtable_to_data(x) \
  36. container_of((x), struct arm_lpae_io_pgtable, iop)
  37. #define io_pgtable_ops_to_data(x) \
  38. io_pgtable_to_data(io_pgtable_ops_to_pgtable(x))
  39. /*
  40. * For consistency with the architecture, we always consider
  41. * ARM_LPAE_MAX_LEVELS levels, with the walk starting at level n >=0
  42. */
  43. #define ARM_LPAE_START_LVL(d) (ARM_LPAE_MAX_LEVELS - (d)->levels)
  44. /*
  45. * Calculate the right shift amount to get to the portion describing level l
  46. * in a virtual address mapped by the pagetable in d.
  47. */
  48. #define ARM_LPAE_LVL_SHIFT(l,d) \
  49. ((((d)->levels - ((l) - ARM_LPAE_START_LVL(d) + 1)) \
  50. * (d)->bits_per_level) + (d)->pg_shift)
  51. #define ARM_LPAE_GRANULE(d) (1UL << (d)->pg_shift)
  52. #define ARM_LPAE_PAGES_PER_PGD(d) \
  53. DIV_ROUND_UP((d)->pgd_size, ARM_LPAE_GRANULE(d))
  54. /*
  55. * Calculate the index at level l used to map virtual address a using the
  56. * pagetable in d.
  57. */
  58. #define ARM_LPAE_PGD_IDX(l,d) \
  59. ((l) == ARM_LPAE_START_LVL(d) ? ilog2(ARM_LPAE_PAGES_PER_PGD(d)) : 0)
  60. #define ARM_LPAE_LVL_IDX(a,l,d) \
  61. (((u64)(a) >> ARM_LPAE_LVL_SHIFT(l,d)) & \
  62. ((1 << ((d)->bits_per_level + ARM_LPAE_PGD_IDX(l,d))) - 1))
  63. /* Calculate the block/page mapping size at level l for pagetable in d. */
  64. #define ARM_LPAE_BLOCK_SIZE(l,d) \
  65. (1ULL << (ilog2(sizeof(arm_lpae_iopte)) + \
  66. ((ARM_LPAE_MAX_LEVELS - (l)) * (d)->bits_per_level)))
  67. /* Page table bits */
  68. #define ARM_LPAE_PTE_TYPE_SHIFT 0
  69. #define ARM_LPAE_PTE_TYPE_MASK 0x3
  70. #define ARM_LPAE_PTE_TYPE_BLOCK 1
  71. #define ARM_LPAE_PTE_TYPE_TABLE 3
  72. #define ARM_LPAE_PTE_TYPE_PAGE 3
  73. #define ARM_LPAE_PTE_ADDR_MASK GENMASK_ULL(47,12)
  74. #define ARM_LPAE_PTE_NSTABLE (((arm_lpae_iopte)1) << 63)
  75. #define ARM_LPAE_PTE_XN (((arm_lpae_iopte)3) << 53)
  76. #define ARM_LPAE_PTE_AF (((arm_lpae_iopte)1) << 10)
  77. #define ARM_LPAE_PTE_SH_NS (((arm_lpae_iopte)0) << 8)
  78. #define ARM_LPAE_PTE_SH_OS (((arm_lpae_iopte)2) << 8)
  79. #define ARM_LPAE_PTE_SH_IS (((arm_lpae_iopte)3) << 8)
  80. #define ARM_LPAE_PTE_NS (((arm_lpae_iopte)1) << 5)
  81. #define ARM_LPAE_PTE_VALID (((arm_lpae_iopte)1) << 0)
  82. #define ARM_LPAE_PTE_ATTR_LO_MASK (((arm_lpae_iopte)0x3ff) << 2)
  83. /* Ignore the contiguous bit for block splitting */
  84. #define ARM_LPAE_PTE_ATTR_HI_MASK (((arm_lpae_iopte)6) << 52)
  85. #define ARM_LPAE_PTE_ATTR_MASK (ARM_LPAE_PTE_ATTR_LO_MASK | \
  86. ARM_LPAE_PTE_ATTR_HI_MASK)
  87. /* Software bit for solving coherency races */
  88. #define ARM_LPAE_PTE_SW_SYNC (((arm_lpae_iopte)1) << 55)
  89. /* Stage-1 PTE */
  90. #define ARM_LPAE_PTE_AP_UNPRIV (((arm_lpae_iopte)1) << 6)
  91. #define ARM_LPAE_PTE_AP_RDONLY (((arm_lpae_iopte)2) << 6)
  92. #define ARM_LPAE_PTE_ATTRINDX_SHIFT 2
  93. #define ARM_LPAE_PTE_nG (((arm_lpae_iopte)1) << 11)
  94. /* Stage-2 PTE */
  95. #define ARM_LPAE_PTE_HAP_FAULT (((arm_lpae_iopte)0) << 6)
  96. #define ARM_LPAE_PTE_HAP_READ (((arm_lpae_iopte)1) << 6)
  97. #define ARM_LPAE_PTE_HAP_WRITE (((arm_lpae_iopte)2) << 6)
  98. #define ARM_LPAE_PTE_MEMATTR_OIWB (((arm_lpae_iopte)0xf) << 2)
  99. #define ARM_LPAE_PTE_MEMATTR_NC (((arm_lpae_iopte)0x5) << 2)
  100. #define ARM_LPAE_PTE_MEMATTR_DEV (((arm_lpae_iopte)0x1) << 2)
  101. /* Register bits */
  102. #define ARM_32_LPAE_TCR_EAE (1 << 31)
  103. #define ARM_64_LPAE_S2_TCR_RES1 (1 << 31)
  104. #define ARM_LPAE_TCR_EPD1 (1 << 23)
  105. #define ARM_LPAE_TCR_TG0_4K (0 << 14)
  106. #define ARM_LPAE_TCR_TG0_64K (1 << 14)
  107. #define ARM_LPAE_TCR_TG0_16K (2 << 14)
  108. #define ARM_LPAE_TCR_SH0_SHIFT 12
  109. #define ARM_LPAE_TCR_SH0_MASK 0x3
  110. #define ARM_LPAE_TCR_SH_NS 0
  111. #define ARM_LPAE_TCR_SH_OS 2
  112. #define ARM_LPAE_TCR_SH_IS 3
  113. #define ARM_LPAE_TCR_ORGN0_SHIFT 10
  114. #define ARM_LPAE_TCR_IRGN0_SHIFT 8
  115. #define ARM_LPAE_TCR_RGN_MASK 0x3
  116. #define ARM_LPAE_TCR_RGN_NC 0
  117. #define ARM_LPAE_TCR_RGN_WBWA 1
  118. #define ARM_LPAE_TCR_RGN_WT 2
  119. #define ARM_LPAE_TCR_RGN_WB 3
  120. #define ARM_LPAE_TCR_SL0_SHIFT 6
  121. #define ARM_LPAE_TCR_SL0_MASK 0x3
  122. #define ARM_LPAE_TCR_T0SZ_SHIFT 0
  123. #define ARM_LPAE_TCR_SZ_MASK 0xf
  124. #define ARM_LPAE_TCR_PS_SHIFT 16
  125. #define ARM_LPAE_TCR_PS_MASK 0x7
  126. #define ARM_LPAE_TCR_IPS_SHIFT 32
  127. #define ARM_LPAE_TCR_IPS_MASK 0x7
  128. #define ARM_LPAE_TCR_PS_32_BIT 0x0ULL
  129. #define ARM_LPAE_TCR_PS_36_BIT 0x1ULL
  130. #define ARM_LPAE_TCR_PS_40_BIT 0x2ULL
  131. #define ARM_LPAE_TCR_PS_42_BIT 0x3ULL
  132. #define ARM_LPAE_TCR_PS_44_BIT 0x4ULL
  133. #define ARM_LPAE_TCR_PS_48_BIT 0x5ULL
  134. #define ARM_LPAE_TCR_PS_52_BIT 0x6ULL
  135. #define ARM_LPAE_MAIR_ATTR_SHIFT(n) ((n) << 3)
  136. #define ARM_LPAE_MAIR_ATTR_MASK 0xff
  137. #define ARM_LPAE_MAIR_ATTR_DEVICE 0x04
  138. #define ARM_LPAE_MAIR_ATTR_NC 0x44
  139. #define ARM_LPAE_MAIR_ATTR_WBRWA 0xff
  140. #define ARM_LPAE_MAIR_ATTR_IDX_NC 0
  141. #define ARM_LPAE_MAIR_ATTR_IDX_CACHE 1
  142. #define ARM_LPAE_MAIR_ATTR_IDX_DEV 2
  143. /* IOPTE accessors */
  144. #define iopte_deref(pte,d) __va(iopte_to_paddr(pte, d))
  145. #define iopte_type(pte,l) \
  146. (((pte) >> ARM_LPAE_PTE_TYPE_SHIFT) & ARM_LPAE_PTE_TYPE_MASK)
  147. #define iopte_prot(pte) ((pte) & ARM_LPAE_PTE_ATTR_MASK)
  148. #define iopte_leaf(pte,l) \
  149. (l == (ARM_LPAE_MAX_LEVELS - 1) ? \
  150. (iopte_type(pte,l) == ARM_LPAE_PTE_TYPE_PAGE) : \
  151. (iopte_type(pte,l) == ARM_LPAE_PTE_TYPE_BLOCK))
  152. struct arm_lpae_io_pgtable {
  153. struct io_pgtable iop;
  154. int levels;
  155. size_t pgd_size;
  156. unsigned long pg_shift;
  157. unsigned long bits_per_level;
  158. void *pgd;
  159. };
  160. typedef u64 arm_lpae_iopte;
  161. static arm_lpae_iopte paddr_to_iopte(phys_addr_t paddr,
  162. struct arm_lpae_io_pgtable *data)
  163. {
  164. arm_lpae_iopte pte = paddr;
  165. /* Of the bits which overlap, either 51:48 or 15:12 are always RES0 */
  166. return (pte | (pte >> (48 - 12))) & ARM_LPAE_PTE_ADDR_MASK;
  167. }
  168. static phys_addr_t iopte_to_paddr(arm_lpae_iopte pte,
  169. struct arm_lpae_io_pgtable *data)
  170. {
  171. u64 paddr = pte & ARM_LPAE_PTE_ADDR_MASK;
  172. if (data->pg_shift < 16)
  173. return paddr;
  174. /* Rotate the packed high-order bits back to the top */
  175. return (paddr | (paddr << (48 - 12))) & (ARM_LPAE_PTE_ADDR_MASK << 4);
  176. }
  177. static bool selftest_running = false;
  178. static dma_addr_t __arm_lpae_dma_addr(void *pages)
  179. {
  180. return (dma_addr_t)virt_to_phys(pages);
  181. }
  182. static void *__arm_lpae_alloc_pages(size_t size, gfp_t gfp,
  183. struct io_pgtable_cfg *cfg)
  184. {
  185. struct device *dev = cfg->iommu_dev;
  186. dma_addr_t dma;
  187. void *pages = alloc_pages_exact(size, gfp | __GFP_ZERO);
  188. if (!pages)
  189. return NULL;
  190. if (!(cfg->quirks & IO_PGTABLE_QUIRK_NO_DMA)) {
  191. dma = dma_map_single(dev, pages, size, DMA_TO_DEVICE);
  192. if (dma_mapping_error(dev, dma))
  193. goto out_free;
  194. /*
  195. * We depend on the IOMMU being able to work with any physical
  196. * address directly, so if the DMA layer suggests otherwise by
  197. * translating or truncating them, that bodes very badly...
  198. */
  199. if (dma != virt_to_phys(pages))
  200. goto out_unmap;
  201. }
  202. return pages;
  203. out_unmap:
  204. dev_err(dev, "Cannot accommodate DMA translation for IOMMU page tables\n");
  205. dma_unmap_single(dev, dma, size, DMA_TO_DEVICE);
  206. out_free:
  207. free_pages_exact(pages, size);
  208. return NULL;
  209. }
  210. static void __arm_lpae_free_pages(void *pages, size_t size,
  211. struct io_pgtable_cfg *cfg)
  212. {
  213. if (!(cfg->quirks & IO_PGTABLE_QUIRK_NO_DMA))
  214. dma_unmap_single(cfg->iommu_dev, __arm_lpae_dma_addr(pages),
  215. size, DMA_TO_DEVICE);
  216. free_pages_exact(pages, size);
  217. }
  218. static void __arm_lpae_sync_pte(arm_lpae_iopte *ptep,
  219. struct io_pgtable_cfg *cfg)
  220. {
  221. dma_sync_single_for_device(cfg->iommu_dev, __arm_lpae_dma_addr(ptep),
  222. sizeof(*ptep), DMA_TO_DEVICE);
  223. }
  224. static void __arm_lpae_set_pte(arm_lpae_iopte *ptep, arm_lpae_iopte pte,
  225. struct io_pgtable_cfg *cfg)
  226. {
  227. *ptep = pte;
  228. if (!(cfg->quirks & IO_PGTABLE_QUIRK_NO_DMA))
  229. __arm_lpae_sync_pte(ptep, cfg);
  230. }
  231. static size_t __arm_lpae_unmap(struct arm_lpae_io_pgtable *data,
  232. unsigned long iova, size_t size, int lvl,
  233. arm_lpae_iopte *ptep);
  234. static void __arm_lpae_init_pte(struct arm_lpae_io_pgtable *data,
  235. phys_addr_t paddr, arm_lpae_iopte prot,
  236. int lvl, arm_lpae_iopte *ptep)
  237. {
  238. arm_lpae_iopte pte = prot;
  239. if (data->iop.cfg.quirks & IO_PGTABLE_QUIRK_ARM_NS)
  240. pte |= ARM_LPAE_PTE_NS;
  241. if (lvl == ARM_LPAE_MAX_LEVELS - 1)
  242. pte |= ARM_LPAE_PTE_TYPE_PAGE;
  243. else
  244. pte |= ARM_LPAE_PTE_TYPE_BLOCK;
  245. pte |= ARM_LPAE_PTE_AF | ARM_LPAE_PTE_SH_IS;
  246. pte |= paddr_to_iopte(paddr, data);
  247. __arm_lpae_set_pte(ptep, pte, &data->iop.cfg);
  248. }
  249. static int arm_lpae_init_pte(struct arm_lpae_io_pgtable *data,
  250. unsigned long iova, phys_addr_t paddr,
  251. arm_lpae_iopte prot, int lvl,
  252. arm_lpae_iopte *ptep)
  253. {
  254. arm_lpae_iopte pte = *ptep;
  255. if (iopte_leaf(pte, lvl)) {
  256. /* We require an unmap first */
  257. WARN_ON(!selftest_running);
  258. return -EEXIST;
  259. } else if (iopte_type(pte, lvl) == ARM_LPAE_PTE_TYPE_TABLE) {
  260. /*
  261. * We need to unmap and free the old table before
  262. * overwriting it with a block entry.
  263. */
  264. arm_lpae_iopte *tblp;
  265. size_t sz = ARM_LPAE_BLOCK_SIZE(lvl, data);
  266. tblp = ptep - ARM_LPAE_LVL_IDX(iova, lvl, data);
  267. if (WARN_ON(__arm_lpae_unmap(data, iova, sz, lvl, tblp) != sz))
  268. return -EINVAL;
  269. }
  270. __arm_lpae_init_pte(data, paddr, prot, lvl, ptep);
  271. return 0;
  272. }
  273. static arm_lpae_iopte arm_lpae_install_table(arm_lpae_iopte *table,
  274. arm_lpae_iopte *ptep,
  275. arm_lpae_iopte curr,
  276. struct io_pgtable_cfg *cfg)
  277. {
  278. arm_lpae_iopte old, new;
  279. new = __pa(table) | ARM_LPAE_PTE_TYPE_TABLE;
  280. if (cfg->quirks & IO_PGTABLE_QUIRK_ARM_NS)
  281. new |= ARM_LPAE_PTE_NSTABLE;
  282. /*
  283. * Ensure the table itself is visible before its PTE can be.
  284. * Whilst we could get away with cmpxchg64_release below, this
  285. * doesn't have any ordering semantics when !CONFIG_SMP.
  286. */
  287. dma_wmb();
  288. old = cmpxchg64_relaxed(ptep, curr, new);
  289. if ((cfg->quirks & IO_PGTABLE_QUIRK_NO_DMA) ||
  290. (old & ARM_LPAE_PTE_SW_SYNC))
  291. return old;
  292. /* Even if it's not ours, there's no point waiting; just kick it */
  293. __arm_lpae_sync_pte(ptep, cfg);
  294. if (old == curr)
  295. WRITE_ONCE(*ptep, new | ARM_LPAE_PTE_SW_SYNC);
  296. return old;
  297. }
  298. static int __arm_lpae_map(struct arm_lpae_io_pgtable *data, unsigned long iova,
  299. phys_addr_t paddr, size_t size, arm_lpae_iopte prot,
  300. int lvl, arm_lpae_iopte *ptep)
  301. {
  302. arm_lpae_iopte *cptep, pte;
  303. size_t block_size = ARM_LPAE_BLOCK_SIZE(lvl, data);
  304. size_t tblsz = ARM_LPAE_GRANULE(data);
  305. struct io_pgtable_cfg *cfg = &data->iop.cfg;
  306. /* Find our entry at the current level */
  307. ptep += ARM_LPAE_LVL_IDX(iova, lvl, data);
  308. /* If we can install a leaf entry at this level, then do so */
  309. if (size == block_size && (size & cfg->pgsize_bitmap))
  310. return arm_lpae_init_pte(data, iova, paddr, prot, lvl, ptep);
  311. /* We can't allocate tables at the final level */
  312. if (WARN_ON(lvl >= ARM_LPAE_MAX_LEVELS - 1))
  313. return -EINVAL;
  314. /* Grab a pointer to the next level */
  315. pte = READ_ONCE(*ptep);
  316. if (!pte) {
  317. cptep = __arm_lpae_alloc_pages(tblsz, GFP_ATOMIC, cfg);
  318. if (!cptep)
  319. return -ENOMEM;
  320. pte = arm_lpae_install_table(cptep, ptep, 0, cfg);
  321. if (pte)
  322. __arm_lpae_free_pages(cptep, tblsz, cfg);
  323. } else if (!(cfg->quirks & IO_PGTABLE_QUIRK_NO_DMA) &&
  324. !(pte & ARM_LPAE_PTE_SW_SYNC)) {
  325. __arm_lpae_sync_pte(ptep, cfg);
  326. }
  327. if (pte && !iopte_leaf(pte, lvl)) {
  328. cptep = iopte_deref(pte, data);
  329. } else if (pte) {
  330. /* We require an unmap first */
  331. WARN_ON(!selftest_running);
  332. return -EEXIST;
  333. }
  334. /* Rinse, repeat */
  335. return __arm_lpae_map(data, iova, paddr, size, prot, lvl + 1, cptep);
  336. }
  337. static arm_lpae_iopte arm_lpae_prot_to_pte(struct arm_lpae_io_pgtable *data,
  338. int prot)
  339. {
  340. arm_lpae_iopte pte;
  341. if (data->iop.fmt == ARM_64_LPAE_S1 ||
  342. data->iop.fmt == ARM_32_LPAE_S1) {
  343. pte = ARM_LPAE_PTE_nG;
  344. if (!(prot & IOMMU_WRITE) && (prot & IOMMU_READ))
  345. pte |= ARM_LPAE_PTE_AP_RDONLY;
  346. if (!(prot & IOMMU_PRIV))
  347. pte |= ARM_LPAE_PTE_AP_UNPRIV;
  348. if (prot & IOMMU_MMIO)
  349. pte |= (ARM_LPAE_MAIR_ATTR_IDX_DEV
  350. << ARM_LPAE_PTE_ATTRINDX_SHIFT);
  351. else if (prot & IOMMU_CACHE)
  352. pte |= (ARM_LPAE_MAIR_ATTR_IDX_CACHE
  353. << ARM_LPAE_PTE_ATTRINDX_SHIFT);
  354. } else {
  355. pte = ARM_LPAE_PTE_HAP_FAULT;
  356. if (prot & IOMMU_READ)
  357. pte |= ARM_LPAE_PTE_HAP_READ;
  358. if (prot & IOMMU_WRITE)
  359. pte |= ARM_LPAE_PTE_HAP_WRITE;
  360. if (prot & IOMMU_MMIO)
  361. pte |= ARM_LPAE_PTE_MEMATTR_DEV;
  362. else if (prot & IOMMU_CACHE)
  363. pte |= ARM_LPAE_PTE_MEMATTR_OIWB;
  364. else
  365. pte |= ARM_LPAE_PTE_MEMATTR_NC;
  366. }
  367. if (prot & IOMMU_NOEXEC)
  368. pte |= ARM_LPAE_PTE_XN;
  369. return pte;
  370. }
  371. static int arm_lpae_map(struct io_pgtable_ops *ops, unsigned long iova,
  372. phys_addr_t paddr, size_t size, int iommu_prot)
  373. {
  374. struct arm_lpae_io_pgtable *data = io_pgtable_ops_to_data(ops);
  375. arm_lpae_iopte *ptep = data->pgd;
  376. int ret, lvl = ARM_LPAE_START_LVL(data);
  377. arm_lpae_iopte prot;
  378. /* If no access, then nothing to do */
  379. if (!(iommu_prot & (IOMMU_READ | IOMMU_WRITE)))
  380. return 0;
  381. if (WARN_ON(iova >= (1ULL << data->iop.cfg.ias) ||
  382. paddr >= (1ULL << data->iop.cfg.oas)))
  383. return -ERANGE;
  384. prot = arm_lpae_prot_to_pte(data, iommu_prot);
  385. ret = __arm_lpae_map(data, iova, paddr, size, prot, lvl, ptep);
  386. /*
  387. * Synchronise all PTE updates for the new mapping before there's
  388. * a chance for anything to kick off a table walk for the new iova.
  389. */
  390. wmb();
  391. return ret;
  392. }
  393. static void __arm_lpae_free_pgtable(struct arm_lpae_io_pgtable *data, int lvl,
  394. arm_lpae_iopte *ptep)
  395. {
  396. arm_lpae_iopte *start, *end;
  397. unsigned long table_size;
  398. if (lvl == ARM_LPAE_START_LVL(data))
  399. table_size = data->pgd_size;
  400. else
  401. table_size = ARM_LPAE_GRANULE(data);
  402. start = ptep;
  403. /* Only leaf entries at the last level */
  404. if (lvl == ARM_LPAE_MAX_LEVELS - 1)
  405. end = ptep;
  406. else
  407. end = (void *)ptep + table_size;
  408. while (ptep != end) {
  409. arm_lpae_iopte pte = *ptep++;
  410. if (!pte || iopte_leaf(pte, lvl))
  411. continue;
  412. __arm_lpae_free_pgtable(data, lvl + 1, iopte_deref(pte, data));
  413. }
  414. __arm_lpae_free_pages(start, table_size, &data->iop.cfg);
  415. }
  416. static void arm_lpae_free_pgtable(struct io_pgtable *iop)
  417. {
  418. struct arm_lpae_io_pgtable *data = io_pgtable_to_data(iop);
  419. __arm_lpae_free_pgtable(data, ARM_LPAE_START_LVL(data), data->pgd);
  420. kfree(data);
  421. }
  422. static size_t arm_lpae_split_blk_unmap(struct arm_lpae_io_pgtable *data,
  423. unsigned long iova, size_t size,
  424. arm_lpae_iopte blk_pte, int lvl,
  425. arm_lpae_iopte *ptep)
  426. {
  427. struct io_pgtable_cfg *cfg = &data->iop.cfg;
  428. arm_lpae_iopte pte, *tablep;
  429. phys_addr_t blk_paddr;
  430. size_t tablesz = ARM_LPAE_GRANULE(data);
  431. size_t split_sz = ARM_LPAE_BLOCK_SIZE(lvl, data);
  432. int i, unmap_idx = -1;
  433. if (WARN_ON(lvl == ARM_LPAE_MAX_LEVELS))
  434. return 0;
  435. tablep = __arm_lpae_alloc_pages(tablesz, GFP_ATOMIC, cfg);
  436. if (!tablep)
  437. return 0; /* Bytes unmapped */
  438. if (size == split_sz)
  439. unmap_idx = ARM_LPAE_LVL_IDX(iova, lvl, data);
  440. blk_paddr = iopte_to_paddr(blk_pte, data);
  441. pte = iopte_prot(blk_pte);
  442. for (i = 0; i < tablesz / sizeof(pte); i++, blk_paddr += split_sz) {
  443. /* Unmap! */
  444. if (i == unmap_idx)
  445. continue;
  446. __arm_lpae_init_pte(data, blk_paddr, pte, lvl, &tablep[i]);
  447. }
  448. pte = arm_lpae_install_table(tablep, ptep, blk_pte, cfg);
  449. if (pte != blk_pte) {
  450. __arm_lpae_free_pages(tablep, tablesz, cfg);
  451. /*
  452. * We may race against someone unmapping another part of this
  453. * block, but anything else is invalid. We can't misinterpret
  454. * a page entry here since we're never at the last level.
  455. */
  456. if (iopte_type(pte, lvl - 1) != ARM_LPAE_PTE_TYPE_TABLE)
  457. return 0;
  458. tablep = iopte_deref(pte, data);
  459. }
  460. if (unmap_idx < 0)
  461. return __arm_lpae_unmap(data, iova, size, lvl, tablep);
  462. io_pgtable_tlb_add_flush(&data->iop, iova, size, size, true);
  463. return size;
  464. }
  465. static size_t __arm_lpae_unmap(struct arm_lpae_io_pgtable *data,
  466. unsigned long iova, size_t size, int lvl,
  467. arm_lpae_iopte *ptep)
  468. {
  469. arm_lpae_iopte pte;
  470. struct io_pgtable *iop = &data->iop;
  471. /* Something went horribly wrong and we ran out of page table */
  472. if (WARN_ON(lvl == ARM_LPAE_MAX_LEVELS))
  473. return 0;
  474. ptep += ARM_LPAE_LVL_IDX(iova, lvl, data);
  475. pte = READ_ONCE(*ptep);
  476. if (WARN_ON(!pte))
  477. return 0;
  478. /* If the size matches this level, we're in the right place */
  479. if (size == ARM_LPAE_BLOCK_SIZE(lvl, data)) {
  480. __arm_lpae_set_pte(ptep, 0, &iop->cfg);
  481. if (!iopte_leaf(pte, lvl)) {
  482. /* Also flush any partial walks */
  483. io_pgtable_tlb_add_flush(iop, iova, size,
  484. ARM_LPAE_GRANULE(data), false);
  485. io_pgtable_tlb_sync(iop);
  486. ptep = iopte_deref(pte, data);
  487. __arm_lpae_free_pgtable(data, lvl + 1, ptep);
  488. } else {
  489. io_pgtable_tlb_add_flush(iop, iova, size, size, true);
  490. }
  491. return size;
  492. } else if (iopte_leaf(pte, lvl)) {
  493. /*
  494. * Insert a table at the next level to map the old region,
  495. * minus the part we want to unmap
  496. */
  497. return arm_lpae_split_blk_unmap(data, iova, size, pte,
  498. lvl + 1, ptep);
  499. }
  500. /* Keep on walkin' */
  501. ptep = iopte_deref(pte, data);
  502. return __arm_lpae_unmap(data, iova, size, lvl + 1, ptep);
  503. }
  504. static size_t arm_lpae_unmap(struct io_pgtable_ops *ops, unsigned long iova,
  505. size_t size)
  506. {
  507. struct arm_lpae_io_pgtable *data = io_pgtable_ops_to_data(ops);
  508. arm_lpae_iopte *ptep = data->pgd;
  509. int lvl = ARM_LPAE_START_LVL(data);
  510. if (WARN_ON(iova >= (1ULL << data->iop.cfg.ias)))
  511. return 0;
  512. return __arm_lpae_unmap(data, iova, size, lvl, ptep);
  513. }
  514. static phys_addr_t arm_lpae_iova_to_phys(struct io_pgtable_ops *ops,
  515. unsigned long iova)
  516. {
  517. struct arm_lpae_io_pgtable *data = io_pgtable_ops_to_data(ops);
  518. arm_lpae_iopte pte, *ptep = data->pgd;
  519. int lvl = ARM_LPAE_START_LVL(data);
  520. do {
  521. /* Valid IOPTE pointer? */
  522. if (!ptep)
  523. return 0;
  524. /* Grab the IOPTE we're interested in */
  525. ptep += ARM_LPAE_LVL_IDX(iova, lvl, data);
  526. pte = READ_ONCE(*ptep);
  527. /* Valid entry? */
  528. if (!pte)
  529. return 0;
  530. /* Leaf entry? */
  531. if (iopte_leaf(pte,lvl))
  532. goto found_translation;
  533. /* Take it to the next level */
  534. ptep = iopte_deref(pte, data);
  535. } while (++lvl < ARM_LPAE_MAX_LEVELS);
  536. /* Ran out of page tables to walk */
  537. return 0;
  538. found_translation:
  539. iova &= (ARM_LPAE_BLOCK_SIZE(lvl, data) - 1);
  540. return iopte_to_paddr(pte, data) | iova;
  541. }
  542. static void arm_lpae_restrict_pgsizes(struct io_pgtable_cfg *cfg)
  543. {
  544. unsigned long granule, page_sizes;
  545. unsigned int max_addr_bits = 48;
  546. /*
  547. * We need to restrict the supported page sizes to match the
  548. * translation regime for a particular granule. Aim to match
  549. * the CPU page size if possible, otherwise prefer smaller sizes.
  550. * While we're at it, restrict the block sizes to match the
  551. * chosen granule.
  552. */
  553. if (cfg->pgsize_bitmap & PAGE_SIZE)
  554. granule = PAGE_SIZE;
  555. else if (cfg->pgsize_bitmap & ~PAGE_MASK)
  556. granule = 1UL << __fls(cfg->pgsize_bitmap & ~PAGE_MASK);
  557. else if (cfg->pgsize_bitmap & PAGE_MASK)
  558. granule = 1UL << __ffs(cfg->pgsize_bitmap & PAGE_MASK);
  559. else
  560. granule = 0;
  561. switch (granule) {
  562. case SZ_4K:
  563. page_sizes = (SZ_4K | SZ_2M | SZ_1G);
  564. break;
  565. case SZ_16K:
  566. page_sizes = (SZ_16K | SZ_32M);
  567. break;
  568. case SZ_64K:
  569. max_addr_bits = 52;
  570. page_sizes = (SZ_64K | SZ_512M);
  571. if (cfg->oas > 48)
  572. page_sizes |= 1ULL << 42; /* 4TB */
  573. break;
  574. default:
  575. page_sizes = 0;
  576. }
  577. cfg->pgsize_bitmap &= page_sizes;
  578. cfg->ias = min(cfg->ias, max_addr_bits);
  579. cfg->oas = min(cfg->oas, max_addr_bits);
  580. }
  581. static struct arm_lpae_io_pgtable *
  582. arm_lpae_alloc_pgtable(struct io_pgtable_cfg *cfg)
  583. {
  584. unsigned long va_bits, pgd_bits;
  585. struct arm_lpae_io_pgtable *data;
  586. arm_lpae_restrict_pgsizes(cfg);
  587. if (!(cfg->pgsize_bitmap & (SZ_4K | SZ_16K | SZ_64K)))
  588. return NULL;
  589. if (cfg->ias > ARM_LPAE_MAX_ADDR_BITS)
  590. return NULL;
  591. if (cfg->oas > ARM_LPAE_MAX_ADDR_BITS)
  592. return NULL;
  593. if (!selftest_running && cfg->iommu_dev->dma_pfn_offset) {
  594. dev_err(cfg->iommu_dev, "Cannot accommodate DMA offset for IOMMU page tables\n");
  595. return NULL;
  596. }
  597. data = kmalloc(sizeof(*data), GFP_KERNEL);
  598. if (!data)
  599. return NULL;
  600. data->pg_shift = __ffs(cfg->pgsize_bitmap);
  601. data->bits_per_level = data->pg_shift - ilog2(sizeof(arm_lpae_iopte));
  602. va_bits = cfg->ias - data->pg_shift;
  603. data->levels = DIV_ROUND_UP(va_bits, data->bits_per_level);
  604. /* Calculate the actual size of our pgd (without concatenation) */
  605. pgd_bits = va_bits - (data->bits_per_level * (data->levels - 1));
  606. data->pgd_size = 1UL << (pgd_bits + ilog2(sizeof(arm_lpae_iopte)));
  607. data->iop.ops = (struct io_pgtable_ops) {
  608. .map = arm_lpae_map,
  609. .unmap = arm_lpae_unmap,
  610. .iova_to_phys = arm_lpae_iova_to_phys,
  611. };
  612. return data;
  613. }
  614. static struct io_pgtable *
  615. arm_64_lpae_alloc_pgtable_s1(struct io_pgtable_cfg *cfg, void *cookie)
  616. {
  617. u64 reg;
  618. struct arm_lpae_io_pgtable *data;
  619. if (cfg->quirks & ~(IO_PGTABLE_QUIRK_ARM_NS | IO_PGTABLE_QUIRK_NO_DMA))
  620. return NULL;
  621. data = arm_lpae_alloc_pgtable(cfg);
  622. if (!data)
  623. return NULL;
  624. /* TCR */
  625. reg = (ARM_LPAE_TCR_SH_IS << ARM_LPAE_TCR_SH0_SHIFT) |
  626. (ARM_LPAE_TCR_RGN_WBWA << ARM_LPAE_TCR_IRGN0_SHIFT) |
  627. (ARM_LPAE_TCR_RGN_WBWA << ARM_LPAE_TCR_ORGN0_SHIFT);
  628. switch (ARM_LPAE_GRANULE(data)) {
  629. case SZ_4K:
  630. reg |= ARM_LPAE_TCR_TG0_4K;
  631. break;
  632. case SZ_16K:
  633. reg |= ARM_LPAE_TCR_TG0_16K;
  634. break;
  635. case SZ_64K:
  636. reg |= ARM_LPAE_TCR_TG0_64K;
  637. break;
  638. }
  639. switch (cfg->oas) {
  640. case 32:
  641. reg |= (ARM_LPAE_TCR_PS_32_BIT << ARM_LPAE_TCR_IPS_SHIFT);
  642. break;
  643. case 36:
  644. reg |= (ARM_LPAE_TCR_PS_36_BIT << ARM_LPAE_TCR_IPS_SHIFT);
  645. break;
  646. case 40:
  647. reg |= (ARM_LPAE_TCR_PS_40_BIT << ARM_LPAE_TCR_IPS_SHIFT);
  648. break;
  649. case 42:
  650. reg |= (ARM_LPAE_TCR_PS_42_BIT << ARM_LPAE_TCR_IPS_SHIFT);
  651. break;
  652. case 44:
  653. reg |= (ARM_LPAE_TCR_PS_44_BIT << ARM_LPAE_TCR_IPS_SHIFT);
  654. break;
  655. case 48:
  656. reg |= (ARM_LPAE_TCR_PS_48_BIT << ARM_LPAE_TCR_IPS_SHIFT);
  657. break;
  658. case 52:
  659. reg |= (ARM_LPAE_TCR_PS_52_BIT << ARM_LPAE_TCR_IPS_SHIFT);
  660. break;
  661. default:
  662. goto out_free_data;
  663. }
  664. reg |= (64ULL - cfg->ias) << ARM_LPAE_TCR_T0SZ_SHIFT;
  665. /* Disable speculative walks through TTBR1 */
  666. reg |= ARM_LPAE_TCR_EPD1;
  667. cfg->arm_lpae_s1_cfg.tcr = reg;
  668. /* MAIRs */
  669. reg = (ARM_LPAE_MAIR_ATTR_NC
  670. << ARM_LPAE_MAIR_ATTR_SHIFT(ARM_LPAE_MAIR_ATTR_IDX_NC)) |
  671. (ARM_LPAE_MAIR_ATTR_WBRWA
  672. << ARM_LPAE_MAIR_ATTR_SHIFT(ARM_LPAE_MAIR_ATTR_IDX_CACHE)) |
  673. (ARM_LPAE_MAIR_ATTR_DEVICE
  674. << ARM_LPAE_MAIR_ATTR_SHIFT(ARM_LPAE_MAIR_ATTR_IDX_DEV));
  675. cfg->arm_lpae_s1_cfg.mair[0] = reg;
  676. cfg->arm_lpae_s1_cfg.mair[1] = 0;
  677. /* Looking good; allocate a pgd */
  678. data->pgd = __arm_lpae_alloc_pages(data->pgd_size, GFP_KERNEL, cfg);
  679. if (!data->pgd)
  680. goto out_free_data;
  681. /* Ensure the empty pgd is visible before any actual TTBR write */
  682. wmb();
  683. /* TTBRs */
  684. cfg->arm_lpae_s1_cfg.ttbr[0] = virt_to_phys(data->pgd);
  685. cfg->arm_lpae_s1_cfg.ttbr[1] = 0;
  686. return &data->iop;
  687. out_free_data:
  688. kfree(data);
  689. return NULL;
  690. }
  691. static struct io_pgtable *
  692. arm_64_lpae_alloc_pgtable_s2(struct io_pgtable_cfg *cfg, void *cookie)
  693. {
  694. u64 reg, sl;
  695. struct arm_lpae_io_pgtable *data;
  696. /* The NS quirk doesn't apply at stage 2 */
  697. if (cfg->quirks & ~IO_PGTABLE_QUIRK_NO_DMA)
  698. return NULL;
  699. data = arm_lpae_alloc_pgtable(cfg);
  700. if (!data)
  701. return NULL;
  702. /*
  703. * Concatenate PGDs at level 1 if possible in order to reduce
  704. * the depth of the stage-2 walk.
  705. */
  706. if (data->levels == ARM_LPAE_MAX_LEVELS) {
  707. unsigned long pgd_pages;
  708. pgd_pages = data->pgd_size >> ilog2(sizeof(arm_lpae_iopte));
  709. if (pgd_pages <= ARM_LPAE_S2_MAX_CONCAT_PAGES) {
  710. data->pgd_size = pgd_pages << data->pg_shift;
  711. data->levels--;
  712. }
  713. }
  714. /* VTCR */
  715. reg = ARM_64_LPAE_S2_TCR_RES1 |
  716. (ARM_LPAE_TCR_SH_IS << ARM_LPAE_TCR_SH0_SHIFT) |
  717. (ARM_LPAE_TCR_RGN_WBWA << ARM_LPAE_TCR_IRGN0_SHIFT) |
  718. (ARM_LPAE_TCR_RGN_WBWA << ARM_LPAE_TCR_ORGN0_SHIFT);
  719. sl = ARM_LPAE_START_LVL(data);
  720. switch (ARM_LPAE_GRANULE(data)) {
  721. case SZ_4K:
  722. reg |= ARM_LPAE_TCR_TG0_4K;
  723. sl++; /* SL0 format is different for 4K granule size */
  724. break;
  725. case SZ_16K:
  726. reg |= ARM_LPAE_TCR_TG0_16K;
  727. break;
  728. case SZ_64K:
  729. reg |= ARM_LPAE_TCR_TG0_64K;
  730. break;
  731. }
  732. switch (cfg->oas) {
  733. case 32:
  734. reg |= (ARM_LPAE_TCR_PS_32_BIT << ARM_LPAE_TCR_PS_SHIFT);
  735. break;
  736. case 36:
  737. reg |= (ARM_LPAE_TCR_PS_36_BIT << ARM_LPAE_TCR_PS_SHIFT);
  738. break;
  739. case 40:
  740. reg |= (ARM_LPAE_TCR_PS_40_BIT << ARM_LPAE_TCR_PS_SHIFT);
  741. break;
  742. case 42:
  743. reg |= (ARM_LPAE_TCR_PS_42_BIT << ARM_LPAE_TCR_PS_SHIFT);
  744. break;
  745. case 44:
  746. reg |= (ARM_LPAE_TCR_PS_44_BIT << ARM_LPAE_TCR_PS_SHIFT);
  747. break;
  748. case 48:
  749. reg |= (ARM_LPAE_TCR_PS_48_BIT << ARM_LPAE_TCR_PS_SHIFT);
  750. break;
  751. case 52:
  752. reg |= (ARM_LPAE_TCR_PS_52_BIT << ARM_LPAE_TCR_PS_SHIFT);
  753. break;
  754. default:
  755. goto out_free_data;
  756. }
  757. reg |= (64ULL - cfg->ias) << ARM_LPAE_TCR_T0SZ_SHIFT;
  758. reg |= (~sl & ARM_LPAE_TCR_SL0_MASK) << ARM_LPAE_TCR_SL0_SHIFT;
  759. cfg->arm_lpae_s2_cfg.vtcr = reg;
  760. /* Allocate pgd pages */
  761. data->pgd = __arm_lpae_alloc_pages(data->pgd_size, GFP_KERNEL, cfg);
  762. if (!data->pgd)
  763. goto out_free_data;
  764. /* Ensure the empty pgd is visible before any actual TTBR write */
  765. wmb();
  766. /* VTTBR */
  767. cfg->arm_lpae_s2_cfg.vttbr = virt_to_phys(data->pgd);
  768. return &data->iop;
  769. out_free_data:
  770. kfree(data);
  771. return NULL;
  772. }
  773. static struct io_pgtable *
  774. arm_32_lpae_alloc_pgtable_s1(struct io_pgtable_cfg *cfg, void *cookie)
  775. {
  776. struct io_pgtable *iop;
  777. if (cfg->ias > 32 || cfg->oas > 40)
  778. return NULL;
  779. cfg->pgsize_bitmap &= (SZ_4K | SZ_2M | SZ_1G);
  780. iop = arm_64_lpae_alloc_pgtable_s1(cfg, cookie);
  781. if (iop) {
  782. cfg->arm_lpae_s1_cfg.tcr |= ARM_32_LPAE_TCR_EAE;
  783. cfg->arm_lpae_s1_cfg.tcr &= 0xffffffff;
  784. }
  785. return iop;
  786. }
  787. static struct io_pgtable *
  788. arm_32_lpae_alloc_pgtable_s2(struct io_pgtable_cfg *cfg, void *cookie)
  789. {
  790. struct io_pgtable *iop;
  791. if (cfg->ias > 40 || cfg->oas > 40)
  792. return NULL;
  793. cfg->pgsize_bitmap &= (SZ_4K | SZ_2M | SZ_1G);
  794. iop = arm_64_lpae_alloc_pgtable_s2(cfg, cookie);
  795. if (iop)
  796. cfg->arm_lpae_s2_cfg.vtcr &= 0xffffffff;
  797. return iop;
  798. }
  799. struct io_pgtable_init_fns io_pgtable_arm_64_lpae_s1_init_fns = {
  800. .alloc = arm_64_lpae_alloc_pgtable_s1,
  801. .free = arm_lpae_free_pgtable,
  802. };
  803. struct io_pgtable_init_fns io_pgtable_arm_64_lpae_s2_init_fns = {
  804. .alloc = arm_64_lpae_alloc_pgtable_s2,
  805. .free = arm_lpae_free_pgtable,
  806. };
  807. struct io_pgtable_init_fns io_pgtable_arm_32_lpae_s1_init_fns = {
  808. .alloc = arm_32_lpae_alloc_pgtable_s1,
  809. .free = arm_lpae_free_pgtable,
  810. };
  811. struct io_pgtable_init_fns io_pgtable_arm_32_lpae_s2_init_fns = {
  812. .alloc = arm_32_lpae_alloc_pgtable_s2,
  813. .free = arm_lpae_free_pgtable,
  814. };
  815. #ifdef CONFIG_IOMMU_IO_PGTABLE_LPAE_SELFTEST
  816. static struct io_pgtable_cfg *cfg_cookie;
  817. static void dummy_tlb_flush_all(void *cookie)
  818. {
  819. WARN_ON(cookie != cfg_cookie);
  820. }
  821. static void dummy_tlb_add_flush(unsigned long iova, size_t size,
  822. size_t granule, bool leaf, void *cookie)
  823. {
  824. WARN_ON(cookie != cfg_cookie);
  825. WARN_ON(!(size & cfg_cookie->pgsize_bitmap));
  826. }
  827. static void dummy_tlb_sync(void *cookie)
  828. {
  829. WARN_ON(cookie != cfg_cookie);
  830. }
  831. static const struct iommu_gather_ops dummy_tlb_ops __initconst = {
  832. .tlb_flush_all = dummy_tlb_flush_all,
  833. .tlb_add_flush = dummy_tlb_add_flush,
  834. .tlb_sync = dummy_tlb_sync,
  835. };
  836. static void __init arm_lpae_dump_ops(struct io_pgtable_ops *ops)
  837. {
  838. struct arm_lpae_io_pgtable *data = io_pgtable_ops_to_data(ops);
  839. struct io_pgtable_cfg *cfg = &data->iop.cfg;
  840. pr_err("cfg: pgsize_bitmap 0x%lx, ias %u-bit\n",
  841. cfg->pgsize_bitmap, cfg->ias);
  842. pr_err("data: %d levels, 0x%zx pgd_size, %lu pg_shift, %lu bits_per_level, pgd @ %p\n",
  843. data->levels, data->pgd_size, data->pg_shift,
  844. data->bits_per_level, data->pgd);
  845. }
  846. #define __FAIL(ops, i) ({ \
  847. WARN(1, "selftest: test failed for fmt idx %d\n", (i)); \
  848. arm_lpae_dump_ops(ops); \
  849. selftest_running = false; \
  850. -EFAULT; \
  851. })
  852. static int __init arm_lpae_run_tests(struct io_pgtable_cfg *cfg)
  853. {
  854. static const enum io_pgtable_fmt fmts[] = {
  855. ARM_64_LPAE_S1,
  856. ARM_64_LPAE_S2,
  857. };
  858. int i, j;
  859. unsigned long iova;
  860. size_t size;
  861. struct io_pgtable_ops *ops;
  862. selftest_running = true;
  863. for (i = 0; i < ARRAY_SIZE(fmts); ++i) {
  864. cfg_cookie = cfg;
  865. ops = alloc_io_pgtable_ops(fmts[i], cfg, cfg);
  866. if (!ops) {
  867. pr_err("selftest: failed to allocate io pgtable ops\n");
  868. return -ENOMEM;
  869. }
  870. /*
  871. * Initial sanity checks.
  872. * Empty page tables shouldn't provide any translations.
  873. */
  874. if (ops->iova_to_phys(ops, 42))
  875. return __FAIL(ops, i);
  876. if (ops->iova_to_phys(ops, SZ_1G + 42))
  877. return __FAIL(ops, i);
  878. if (ops->iova_to_phys(ops, SZ_2G + 42))
  879. return __FAIL(ops, i);
  880. /*
  881. * Distinct mappings of different granule sizes.
  882. */
  883. iova = 0;
  884. for_each_set_bit(j, &cfg->pgsize_bitmap, BITS_PER_LONG) {
  885. size = 1UL << j;
  886. if (ops->map(ops, iova, iova, size, IOMMU_READ |
  887. IOMMU_WRITE |
  888. IOMMU_NOEXEC |
  889. IOMMU_CACHE))
  890. return __FAIL(ops, i);
  891. /* Overlapping mappings */
  892. if (!ops->map(ops, iova, iova + size, size,
  893. IOMMU_READ | IOMMU_NOEXEC))
  894. return __FAIL(ops, i);
  895. if (ops->iova_to_phys(ops, iova + 42) != (iova + 42))
  896. return __FAIL(ops, i);
  897. iova += SZ_1G;
  898. }
  899. /* Partial unmap */
  900. size = 1UL << __ffs(cfg->pgsize_bitmap);
  901. if (ops->unmap(ops, SZ_1G + size, size) != size)
  902. return __FAIL(ops, i);
  903. /* Remap of partial unmap */
  904. if (ops->map(ops, SZ_1G + size, size, size, IOMMU_READ))
  905. return __FAIL(ops, i);
  906. if (ops->iova_to_phys(ops, SZ_1G + size + 42) != (size + 42))
  907. return __FAIL(ops, i);
  908. /* Full unmap */
  909. iova = 0;
  910. j = find_first_bit(&cfg->pgsize_bitmap, BITS_PER_LONG);
  911. while (j != BITS_PER_LONG) {
  912. size = 1UL << j;
  913. if (ops->unmap(ops, iova, size) != size)
  914. return __FAIL(ops, i);
  915. if (ops->iova_to_phys(ops, iova + 42))
  916. return __FAIL(ops, i);
  917. /* Remap full block */
  918. if (ops->map(ops, iova, iova, size, IOMMU_WRITE))
  919. return __FAIL(ops, i);
  920. if (ops->iova_to_phys(ops, iova + 42) != (iova + 42))
  921. return __FAIL(ops, i);
  922. iova += SZ_1G;
  923. j++;
  924. j = find_next_bit(&cfg->pgsize_bitmap, BITS_PER_LONG, j);
  925. }
  926. free_io_pgtable_ops(ops);
  927. }
  928. selftest_running = false;
  929. return 0;
  930. }
  931. static int __init arm_lpae_do_selftests(void)
  932. {
  933. static const unsigned long pgsize[] = {
  934. SZ_4K | SZ_2M | SZ_1G,
  935. SZ_16K | SZ_32M,
  936. SZ_64K | SZ_512M,
  937. };
  938. static const unsigned int ias[] = {
  939. 32, 36, 40, 42, 44, 48,
  940. };
  941. int i, j, pass = 0, fail = 0;
  942. struct io_pgtable_cfg cfg = {
  943. .tlb = &dummy_tlb_ops,
  944. .oas = 48,
  945. .quirks = IO_PGTABLE_QUIRK_NO_DMA,
  946. };
  947. for (i = 0; i < ARRAY_SIZE(pgsize); ++i) {
  948. for (j = 0; j < ARRAY_SIZE(ias); ++j) {
  949. cfg.pgsize_bitmap = pgsize[i];
  950. cfg.ias = ias[j];
  951. pr_info("selftest: pgsize_bitmap 0x%08lx, IAS %u\n",
  952. pgsize[i], ias[j]);
  953. if (arm_lpae_run_tests(&cfg))
  954. fail++;
  955. else
  956. pass++;
  957. }
  958. }
  959. pr_info("selftest: completed with %d PASS %d FAIL\n", pass, fail);
  960. return fail ? -EFAULT : 0;
  961. }
  962. subsys_initcall(arm_lpae_do_selftests);
  963. #endif