ocrdma_hw.c 90 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254
  1. /* This file is part of the Emulex RoCE Device Driver for
  2. * RoCE (RDMA over Converged Ethernet) adapters.
  3. * Copyright (C) 2012-2015 Emulex. All rights reserved.
  4. * EMULEX and SLI are trademarks of Emulex.
  5. * www.emulex.com
  6. *
  7. * This software is available to you under a choice of one of two licenses.
  8. * You may choose to be licensed under the terms of the GNU General Public
  9. * License (GPL) Version 2, available from the file COPYING in the main
  10. * directory of this source tree, or the BSD license below:
  11. *
  12. * Redistribution and use in source and binary forms, with or without
  13. * modification, are permitted provided that the following conditions
  14. * are met:
  15. *
  16. * - Redistributions of source code must retain the above copyright notice,
  17. * this list of conditions and the following disclaimer.
  18. *
  19. * - Redistributions in binary form must reproduce the above copyright
  20. * notice, this list of conditions and the following disclaimer in
  21. * the documentation and/or other materials provided with the distribution.
  22. *
  23. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  24. * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,THE
  25. * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
  26. * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
  27. * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
  28. * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
  29. * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
  30. * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
  31. * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR
  32. * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF
  33. * ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  34. *
  35. * Contact Information:
  36. * linux-drivers@emulex.com
  37. *
  38. * Emulex
  39. * 3333 Susan Street
  40. * Costa Mesa, CA 92626
  41. */
  42. #include <linux/sched.h>
  43. #include <linux/interrupt.h>
  44. #include <linux/log2.h>
  45. #include <linux/dma-mapping.h>
  46. #include <linux/if_ether.h>
  47. #include <rdma/ib_verbs.h>
  48. #include <rdma/ib_user_verbs.h>
  49. #include <rdma/ib_cache.h>
  50. #include "ocrdma.h"
  51. #include "ocrdma_hw.h"
  52. #include "ocrdma_verbs.h"
  53. #include "ocrdma_ah.h"
  54. enum mbx_status {
  55. OCRDMA_MBX_STATUS_FAILED = 1,
  56. OCRDMA_MBX_STATUS_ILLEGAL_FIELD = 3,
  57. OCRDMA_MBX_STATUS_OOR = 100,
  58. OCRDMA_MBX_STATUS_INVALID_PD = 101,
  59. OCRDMA_MBX_STATUS_PD_INUSE = 102,
  60. OCRDMA_MBX_STATUS_INVALID_CQ = 103,
  61. OCRDMA_MBX_STATUS_INVALID_QP = 104,
  62. OCRDMA_MBX_STATUS_INVALID_LKEY = 105,
  63. OCRDMA_MBX_STATUS_ORD_EXCEEDS = 106,
  64. OCRDMA_MBX_STATUS_IRD_EXCEEDS = 107,
  65. OCRDMA_MBX_STATUS_SENDQ_WQE_EXCEEDS = 108,
  66. OCRDMA_MBX_STATUS_RECVQ_RQE_EXCEEDS = 109,
  67. OCRDMA_MBX_STATUS_SGE_SEND_EXCEEDS = 110,
  68. OCRDMA_MBX_STATUS_SGE_WRITE_EXCEEDS = 111,
  69. OCRDMA_MBX_STATUS_SGE_RECV_EXCEEDS = 112,
  70. OCRDMA_MBX_STATUS_INVALID_STATE_CHANGE = 113,
  71. OCRDMA_MBX_STATUS_MW_BOUND = 114,
  72. OCRDMA_MBX_STATUS_INVALID_VA = 115,
  73. OCRDMA_MBX_STATUS_INVALID_LENGTH = 116,
  74. OCRDMA_MBX_STATUS_INVALID_FBO = 117,
  75. OCRDMA_MBX_STATUS_INVALID_ACC_RIGHTS = 118,
  76. OCRDMA_MBX_STATUS_INVALID_PBE_SIZE = 119,
  77. OCRDMA_MBX_STATUS_INVALID_PBL_ENTRY = 120,
  78. OCRDMA_MBX_STATUS_INVALID_PBL_SHIFT = 121,
  79. OCRDMA_MBX_STATUS_INVALID_SRQ_ID = 129,
  80. OCRDMA_MBX_STATUS_SRQ_ERROR = 133,
  81. OCRDMA_MBX_STATUS_RQE_EXCEEDS = 134,
  82. OCRDMA_MBX_STATUS_MTU_EXCEEDS = 135,
  83. OCRDMA_MBX_STATUS_MAX_QP_EXCEEDS = 136,
  84. OCRDMA_MBX_STATUS_SRQ_LIMIT_EXCEEDS = 137,
  85. OCRDMA_MBX_STATUS_SRQ_SIZE_UNDERUNS = 138,
  86. OCRDMA_MBX_STATUS_QP_BOUND = 130,
  87. OCRDMA_MBX_STATUS_INVALID_CHANGE = 139,
  88. OCRDMA_MBX_STATUS_ATOMIC_OPS_UNSUP = 140,
  89. OCRDMA_MBX_STATUS_INVALID_RNR_NAK_TIMER = 141,
  90. OCRDMA_MBX_STATUS_MW_STILL_BOUND = 142,
  91. OCRDMA_MBX_STATUS_PKEY_INDEX_INVALID = 143,
  92. OCRDMA_MBX_STATUS_PKEY_INDEX_EXCEEDS = 144
  93. };
  94. enum additional_status {
  95. OCRDMA_MBX_ADDI_STATUS_INSUFFICIENT_RESOURCES = 22
  96. };
  97. enum cqe_status {
  98. OCRDMA_MBX_CQE_STATUS_INSUFFICIENT_PRIVILEDGES = 1,
  99. OCRDMA_MBX_CQE_STATUS_INVALID_PARAMETER = 2,
  100. OCRDMA_MBX_CQE_STATUS_INSUFFICIENT_RESOURCES = 3,
  101. OCRDMA_MBX_CQE_STATUS_QUEUE_FLUSHING = 4,
  102. OCRDMA_MBX_CQE_STATUS_DMA_FAILED = 5
  103. };
  104. static inline void *ocrdma_get_eqe(struct ocrdma_eq *eq)
  105. {
  106. return eq->q.va + (eq->q.tail * sizeof(struct ocrdma_eqe));
  107. }
  108. static inline void ocrdma_eq_inc_tail(struct ocrdma_eq *eq)
  109. {
  110. eq->q.tail = (eq->q.tail + 1) & (OCRDMA_EQ_LEN - 1);
  111. }
  112. static inline void *ocrdma_get_mcqe(struct ocrdma_dev *dev)
  113. {
  114. struct ocrdma_mcqe *cqe = (struct ocrdma_mcqe *)
  115. (dev->mq.cq.va + (dev->mq.cq.tail * sizeof(struct ocrdma_mcqe)));
  116. if (!(le32_to_cpu(cqe->valid_ae_cmpl_cons) & OCRDMA_MCQE_VALID_MASK))
  117. return NULL;
  118. return cqe;
  119. }
  120. static inline void ocrdma_mcq_inc_tail(struct ocrdma_dev *dev)
  121. {
  122. dev->mq.cq.tail = (dev->mq.cq.tail + 1) & (OCRDMA_MQ_CQ_LEN - 1);
  123. }
  124. static inline struct ocrdma_mqe *ocrdma_get_mqe(struct ocrdma_dev *dev)
  125. {
  126. return dev->mq.sq.va + (dev->mq.sq.head * sizeof(struct ocrdma_mqe));
  127. }
  128. static inline void ocrdma_mq_inc_head(struct ocrdma_dev *dev)
  129. {
  130. dev->mq.sq.head = (dev->mq.sq.head + 1) & (OCRDMA_MQ_LEN - 1);
  131. }
  132. static inline void *ocrdma_get_mqe_rsp(struct ocrdma_dev *dev)
  133. {
  134. return dev->mq.sq.va + (dev->mqe_ctx.tag * sizeof(struct ocrdma_mqe));
  135. }
  136. enum ib_qp_state get_ibqp_state(enum ocrdma_qp_state qps)
  137. {
  138. switch (qps) {
  139. case OCRDMA_QPS_RST:
  140. return IB_QPS_RESET;
  141. case OCRDMA_QPS_INIT:
  142. return IB_QPS_INIT;
  143. case OCRDMA_QPS_RTR:
  144. return IB_QPS_RTR;
  145. case OCRDMA_QPS_RTS:
  146. return IB_QPS_RTS;
  147. case OCRDMA_QPS_SQD:
  148. case OCRDMA_QPS_SQ_DRAINING:
  149. return IB_QPS_SQD;
  150. case OCRDMA_QPS_SQE:
  151. return IB_QPS_SQE;
  152. case OCRDMA_QPS_ERR:
  153. return IB_QPS_ERR;
  154. }
  155. return IB_QPS_ERR;
  156. }
  157. static enum ocrdma_qp_state get_ocrdma_qp_state(enum ib_qp_state qps)
  158. {
  159. switch (qps) {
  160. case IB_QPS_RESET:
  161. return OCRDMA_QPS_RST;
  162. case IB_QPS_INIT:
  163. return OCRDMA_QPS_INIT;
  164. case IB_QPS_RTR:
  165. return OCRDMA_QPS_RTR;
  166. case IB_QPS_RTS:
  167. return OCRDMA_QPS_RTS;
  168. case IB_QPS_SQD:
  169. return OCRDMA_QPS_SQD;
  170. case IB_QPS_SQE:
  171. return OCRDMA_QPS_SQE;
  172. case IB_QPS_ERR:
  173. return OCRDMA_QPS_ERR;
  174. }
  175. return OCRDMA_QPS_ERR;
  176. }
  177. static int ocrdma_get_mbx_errno(u32 status)
  178. {
  179. int err_num;
  180. u8 mbox_status = (status & OCRDMA_MBX_RSP_STATUS_MASK) >>
  181. OCRDMA_MBX_RSP_STATUS_SHIFT;
  182. u8 add_status = (status & OCRDMA_MBX_RSP_ASTATUS_MASK) >>
  183. OCRDMA_MBX_RSP_ASTATUS_SHIFT;
  184. switch (mbox_status) {
  185. case OCRDMA_MBX_STATUS_OOR:
  186. case OCRDMA_MBX_STATUS_MAX_QP_EXCEEDS:
  187. err_num = -EAGAIN;
  188. break;
  189. case OCRDMA_MBX_STATUS_INVALID_PD:
  190. case OCRDMA_MBX_STATUS_INVALID_CQ:
  191. case OCRDMA_MBX_STATUS_INVALID_SRQ_ID:
  192. case OCRDMA_MBX_STATUS_INVALID_QP:
  193. case OCRDMA_MBX_STATUS_INVALID_CHANGE:
  194. case OCRDMA_MBX_STATUS_MTU_EXCEEDS:
  195. case OCRDMA_MBX_STATUS_INVALID_RNR_NAK_TIMER:
  196. case OCRDMA_MBX_STATUS_PKEY_INDEX_INVALID:
  197. case OCRDMA_MBX_STATUS_PKEY_INDEX_EXCEEDS:
  198. case OCRDMA_MBX_STATUS_ILLEGAL_FIELD:
  199. case OCRDMA_MBX_STATUS_INVALID_PBL_ENTRY:
  200. case OCRDMA_MBX_STATUS_INVALID_LKEY:
  201. case OCRDMA_MBX_STATUS_INVALID_VA:
  202. case OCRDMA_MBX_STATUS_INVALID_LENGTH:
  203. case OCRDMA_MBX_STATUS_INVALID_FBO:
  204. case OCRDMA_MBX_STATUS_INVALID_ACC_RIGHTS:
  205. case OCRDMA_MBX_STATUS_INVALID_PBE_SIZE:
  206. case OCRDMA_MBX_STATUS_ATOMIC_OPS_UNSUP:
  207. case OCRDMA_MBX_STATUS_SRQ_ERROR:
  208. case OCRDMA_MBX_STATUS_SRQ_SIZE_UNDERUNS:
  209. err_num = -EINVAL;
  210. break;
  211. case OCRDMA_MBX_STATUS_PD_INUSE:
  212. case OCRDMA_MBX_STATUS_QP_BOUND:
  213. case OCRDMA_MBX_STATUS_MW_STILL_BOUND:
  214. case OCRDMA_MBX_STATUS_MW_BOUND:
  215. err_num = -EBUSY;
  216. break;
  217. case OCRDMA_MBX_STATUS_RECVQ_RQE_EXCEEDS:
  218. case OCRDMA_MBX_STATUS_SGE_RECV_EXCEEDS:
  219. case OCRDMA_MBX_STATUS_RQE_EXCEEDS:
  220. case OCRDMA_MBX_STATUS_SRQ_LIMIT_EXCEEDS:
  221. case OCRDMA_MBX_STATUS_ORD_EXCEEDS:
  222. case OCRDMA_MBX_STATUS_IRD_EXCEEDS:
  223. case OCRDMA_MBX_STATUS_SENDQ_WQE_EXCEEDS:
  224. case OCRDMA_MBX_STATUS_SGE_SEND_EXCEEDS:
  225. case OCRDMA_MBX_STATUS_SGE_WRITE_EXCEEDS:
  226. err_num = -ENOBUFS;
  227. break;
  228. case OCRDMA_MBX_STATUS_FAILED:
  229. switch (add_status) {
  230. case OCRDMA_MBX_ADDI_STATUS_INSUFFICIENT_RESOURCES:
  231. err_num = -EAGAIN;
  232. break;
  233. default:
  234. err_num = -EFAULT;
  235. }
  236. break;
  237. default:
  238. err_num = -EFAULT;
  239. }
  240. return err_num;
  241. }
  242. char *port_speed_string(struct ocrdma_dev *dev)
  243. {
  244. char *str = "";
  245. u16 speeds_supported;
  246. speeds_supported = dev->phy.fixed_speeds_supported |
  247. dev->phy.auto_speeds_supported;
  248. if (speeds_supported & OCRDMA_PHY_SPEED_40GBPS)
  249. str = "40Gbps ";
  250. else if (speeds_supported & OCRDMA_PHY_SPEED_10GBPS)
  251. str = "10Gbps ";
  252. else if (speeds_supported & OCRDMA_PHY_SPEED_1GBPS)
  253. str = "1Gbps ";
  254. return str;
  255. }
  256. static int ocrdma_get_mbx_cqe_errno(u16 cqe_status)
  257. {
  258. int err_num = -EINVAL;
  259. switch (cqe_status) {
  260. case OCRDMA_MBX_CQE_STATUS_INSUFFICIENT_PRIVILEDGES:
  261. err_num = -EPERM;
  262. break;
  263. case OCRDMA_MBX_CQE_STATUS_INVALID_PARAMETER:
  264. err_num = -EINVAL;
  265. break;
  266. case OCRDMA_MBX_CQE_STATUS_INSUFFICIENT_RESOURCES:
  267. case OCRDMA_MBX_CQE_STATUS_QUEUE_FLUSHING:
  268. err_num = -EINVAL;
  269. break;
  270. case OCRDMA_MBX_CQE_STATUS_DMA_FAILED:
  271. default:
  272. err_num = -EINVAL;
  273. break;
  274. }
  275. return err_num;
  276. }
  277. void ocrdma_ring_cq_db(struct ocrdma_dev *dev, u16 cq_id, bool armed,
  278. bool solicited, u16 cqe_popped)
  279. {
  280. u32 val = cq_id & OCRDMA_DB_CQ_RING_ID_MASK;
  281. val |= ((cq_id & OCRDMA_DB_CQ_RING_ID_EXT_MASK) <<
  282. OCRDMA_DB_CQ_RING_ID_EXT_MASK_SHIFT);
  283. if (armed)
  284. val |= (1 << OCRDMA_DB_CQ_REARM_SHIFT);
  285. if (solicited)
  286. val |= (1 << OCRDMA_DB_CQ_SOLICIT_SHIFT);
  287. val |= (cqe_popped << OCRDMA_DB_CQ_NUM_POPPED_SHIFT);
  288. iowrite32(val, dev->nic_info.db + OCRDMA_DB_CQ_OFFSET);
  289. }
  290. static void ocrdma_ring_mq_db(struct ocrdma_dev *dev)
  291. {
  292. u32 val = 0;
  293. val |= dev->mq.sq.id & OCRDMA_MQ_ID_MASK;
  294. val |= 1 << OCRDMA_MQ_NUM_MQE_SHIFT;
  295. iowrite32(val, dev->nic_info.db + OCRDMA_DB_MQ_OFFSET);
  296. }
  297. static void ocrdma_ring_eq_db(struct ocrdma_dev *dev, u16 eq_id,
  298. bool arm, bool clear_int, u16 num_eqe)
  299. {
  300. u32 val = 0;
  301. val |= eq_id & OCRDMA_EQ_ID_MASK;
  302. val |= ((eq_id & OCRDMA_EQ_ID_EXT_MASK) << OCRDMA_EQ_ID_EXT_MASK_SHIFT);
  303. if (arm)
  304. val |= (1 << OCRDMA_REARM_SHIFT);
  305. if (clear_int)
  306. val |= (1 << OCRDMA_EQ_CLR_SHIFT);
  307. val |= (1 << OCRDMA_EQ_TYPE_SHIFT);
  308. val |= (num_eqe << OCRDMA_NUM_EQE_SHIFT);
  309. iowrite32(val, dev->nic_info.db + OCRDMA_DB_EQ_OFFSET);
  310. }
  311. static void ocrdma_init_mch(struct ocrdma_mbx_hdr *cmd_hdr,
  312. u8 opcode, u8 subsys, u32 cmd_len)
  313. {
  314. cmd_hdr->subsys_op = (opcode | (subsys << OCRDMA_MCH_SUBSYS_SHIFT));
  315. cmd_hdr->timeout = 20; /* seconds */
  316. cmd_hdr->cmd_len = cmd_len - sizeof(struct ocrdma_mbx_hdr);
  317. }
  318. static void *ocrdma_init_emb_mqe(u8 opcode, u32 cmd_len)
  319. {
  320. struct ocrdma_mqe *mqe;
  321. mqe = kzalloc(sizeof(struct ocrdma_mqe), GFP_KERNEL);
  322. if (!mqe)
  323. return NULL;
  324. mqe->hdr.spcl_sge_cnt_emb |=
  325. (OCRDMA_MQE_EMBEDDED << OCRDMA_MQE_HDR_EMB_SHIFT) &
  326. OCRDMA_MQE_HDR_EMB_MASK;
  327. mqe->hdr.pyld_len = cmd_len - sizeof(struct ocrdma_mqe_hdr);
  328. ocrdma_init_mch(&mqe->u.emb_req.mch, opcode, OCRDMA_SUBSYS_ROCE,
  329. mqe->hdr.pyld_len);
  330. return mqe;
  331. }
  332. static void ocrdma_free_q(struct ocrdma_dev *dev, struct ocrdma_queue_info *q)
  333. {
  334. dma_free_coherent(&dev->nic_info.pdev->dev, q->size, q->va, q->dma);
  335. }
  336. static int ocrdma_alloc_q(struct ocrdma_dev *dev,
  337. struct ocrdma_queue_info *q, u16 len, u16 entry_size)
  338. {
  339. memset(q, 0, sizeof(*q));
  340. q->len = len;
  341. q->entry_size = entry_size;
  342. q->size = len * entry_size;
  343. q->va = dma_zalloc_coherent(&dev->nic_info.pdev->dev, q->size,
  344. &q->dma, GFP_KERNEL);
  345. if (!q->va)
  346. return -ENOMEM;
  347. return 0;
  348. }
  349. static void ocrdma_build_q_pages(struct ocrdma_pa *q_pa, int cnt,
  350. dma_addr_t host_pa, int hw_page_size)
  351. {
  352. int i;
  353. for (i = 0; i < cnt; i++) {
  354. q_pa[i].lo = (u32) (host_pa & 0xffffffff);
  355. q_pa[i].hi = (u32) upper_32_bits(host_pa);
  356. host_pa += hw_page_size;
  357. }
  358. }
  359. static int ocrdma_mbx_delete_q(struct ocrdma_dev *dev,
  360. struct ocrdma_queue_info *q, int queue_type)
  361. {
  362. u8 opcode = 0;
  363. int status;
  364. struct ocrdma_delete_q_req *cmd = dev->mbx_cmd;
  365. switch (queue_type) {
  366. case QTYPE_MCCQ:
  367. opcode = OCRDMA_CMD_DELETE_MQ;
  368. break;
  369. case QTYPE_CQ:
  370. opcode = OCRDMA_CMD_DELETE_CQ;
  371. break;
  372. case QTYPE_EQ:
  373. opcode = OCRDMA_CMD_DELETE_EQ;
  374. break;
  375. default:
  376. BUG();
  377. }
  378. memset(cmd, 0, sizeof(*cmd));
  379. ocrdma_init_mch(&cmd->req, opcode, OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  380. cmd->id = q->id;
  381. status = be_roce_mcc_cmd(dev->nic_info.netdev,
  382. cmd, sizeof(*cmd), NULL, NULL);
  383. if (!status)
  384. q->created = false;
  385. return status;
  386. }
  387. static int ocrdma_mbx_create_eq(struct ocrdma_dev *dev, struct ocrdma_eq *eq)
  388. {
  389. int status;
  390. struct ocrdma_create_eq_req *cmd = dev->mbx_cmd;
  391. struct ocrdma_create_eq_rsp *rsp = dev->mbx_cmd;
  392. memset(cmd, 0, sizeof(*cmd));
  393. ocrdma_init_mch(&cmd->req, OCRDMA_CMD_CREATE_EQ, OCRDMA_SUBSYS_COMMON,
  394. sizeof(*cmd));
  395. cmd->req.rsvd_version = 2;
  396. cmd->num_pages = 4;
  397. cmd->valid = OCRDMA_CREATE_EQ_VALID;
  398. cmd->cnt = 4 << OCRDMA_CREATE_EQ_CNT_SHIFT;
  399. ocrdma_build_q_pages(&cmd->pa[0], cmd->num_pages, eq->q.dma,
  400. PAGE_SIZE_4K);
  401. status = be_roce_mcc_cmd(dev->nic_info.netdev, cmd, sizeof(*cmd), NULL,
  402. NULL);
  403. if (!status) {
  404. eq->q.id = rsp->vector_eqid & 0xffff;
  405. eq->vector = (rsp->vector_eqid >> 16) & 0xffff;
  406. eq->q.created = true;
  407. }
  408. return status;
  409. }
  410. static int ocrdma_create_eq(struct ocrdma_dev *dev,
  411. struct ocrdma_eq *eq, u16 q_len)
  412. {
  413. int status;
  414. status = ocrdma_alloc_q(dev, &eq->q, OCRDMA_EQ_LEN,
  415. sizeof(struct ocrdma_eqe));
  416. if (status)
  417. return status;
  418. status = ocrdma_mbx_create_eq(dev, eq);
  419. if (status)
  420. goto mbx_err;
  421. eq->dev = dev;
  422. ocrdma_ring_eq_db(dev, eq->q.id, true, true, 0);
  423. return 0;
  424. mbx_err:
  425. ocrdma_free_q(dev, &eq->q);
  426. return status;
  427. }
  428. int ocrdma_get_irq(struct ocrdma_dev *dev, struct ocrdma_eq *eq)
  429. {
  430. int irq;
  431. if (dev->nic_info.intr_mode == BE_INTERRUPT_MODE_INTX)
  432. irq = dev->nic_info.pdev->irq;
  433. else
  434. irq = dev->nic_info.msix.vector_list[eq->vector];
  435. return irq;
  436. }
  437. static void _ocrdma_destroy_eq(struct ocrdma_dev *dev, struct ocrdma_eq *eq)
  438. {
  439. if (eq->q.created) {
  440. ocrdma_mbx_delete_q(dev, &eq->q, QTYPE_EQ);
  441. ocrdma_free_q(dev, &eq->q);
  442. }
  443. }
  444. static void ocrdma_destroy_eq(struct ocrdma_dev *dev, struct ocrdma_eq *eq)
  445. {
  446. int irq;
  447. /* disarm EQ so that interrupts are not generated
  448. * during freeing and EQ delete is in progress.
  449. */
  450. ocrdma_ring_eq_db(dev, eq->q.id, false, false, 0);
  451. irq = ocrdma_get_irq(dev, eq);
  452. free_irq(irq, eq);
  453. _ocrdma_destroy_eq(dev, eq);
  454. }
  455. static void ocrdma_destroy_eqs(struct ocrdma_dev *dev)
  456. {
  457. int i;
  458. for (i = 0; i < dev->eq_cnt; i++)
  459. ocrdma_destroy_eq(dev, &dev->eq_tbl[i]);
  460. }
  461. static int ocrdma_mbx_mq_cq_create(struct ocrdma_dev *dev,
  462. struct ocrdma_queue_info *cq,
  463. struct ocrdma_queue_info *eq)
  464. {
  465. struct ocrdma_create_cq_cmd *cmd = dev->mbx_cmd;
  466. struct ocrdma_create_cq_cmd_rsp *rsp = dev->mbx_cmd;
  467. int status;
  468. memset(cmd, 0, sizeof(*cmd));
  469. ocrdma_init_mch(&cmd->req, OCRDMA_CMD_CREATE_CQ,
  470. OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  471. cmd->req.rsvd_version = OCRDMA_CREATE_CQ_VER2;
  472. cmd->pgsz_pgcnt = (cq->size / OCRDMA_MIN_Q_PAGE_SIZE) <<
  473. OCRDMA_CREATE_CQ_PAGE_SIZE_SHIFT;
  474. cmd->pgsz_pgcnt |= PAGES_4K_SPANNED(cq->va, cq->size);
  475. cmd->ev_cnt_flags = OCRDMA_CREATE_CQ_DEF_FLAGS;
  476. cmd->eqn = eq->id;
  477. cmd->pdid_cqecnt = cq->size / sizeof(struct ocrdma_mcqe);
  478. ocrdma_build_q_pages(&cmd->pa[0], cq->size / OCRDMA_MIN_Q_PAGE_SIZE,
  479. cq->dma, PAGE_SIZE_4K);
  480. status = be_roce_mcc_cmd(dev->nic_info.netdev,
  481. cmd, sizeof(*cmd), NULL, NULL);
  482. if (!status) {
  483. cq->id = (u16) (rsp->cq_id & OCRDMA_CREATE_CQ_RSP_CQ_ID_MASK);
  484. cq->created = true;
  485. }
  486. return status;
  487. }
  488. static u32 ocrdma_encoded_q_len(int q_len)
  489. {
  490. u32 len_encoded = fls(q_len); /* log2(len) + 1 */
  491. if (len_encoded == 16)
  492. len_encoded = 0;
  493. return len_encoded;
  494. }
  495. static int ocrdma_mbx_create_mq(struct ocrdma_dev *dev,
  496. struct ocrdma_queue_info *mq,
  497. struct ocrdma_queue_info *cq)
  498. {
  499. int num_pages, status;
  500. struct ocrdma_create_mq_req *cmd = dev->mbx_cmd;
  501. struct ocrdma_create_mq_rsp *rsp = dev->mbx_cmd;
  502. struct ocrdma_pa *pa;
  503. memset(cmd, 0, sizeof(*cmd));
  504. num_pages = PAGES_4K_SPANNED(mq->va, mq->size);
  505. ocrdma_init_mch(&cmd->req, OCRDMA_CMD_CREATE_MQ_EXT,
  506. OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  507. cmd->req.rsvd_version = 1;
  508. cmd->cqid_pages = num_pages;
  509. cmd->cqid_pages |= (cq->id << OCRDMA_CREATE_MQ_CQ_ID_SHIFT);
  510. cmd->async_cqid_valid = OCRDMA_CREATE_MQ_ASYNC_CQ_VALID;
  511. cmd->async_event_bitmap = BIT(OCRDMA_ASYNC_GRP5_EVE_CODE);
  512. cmd->async_event_bitmap |= BIT(OCRDMA_ASYNC_RDMA_EVE_CODE);
  513. /* Request link events on this MQ. */
  514. cmd->async_event_bitmap |= BIT(OCRDMA_ASYNC_LINK_EVE_CODE);
  515. cmd->async_cqid_ringsize = cq->id;
  516. cmd->async_cqid_ringsize |= (ocrdma_encoded_q_len(mq->len) <<
  517. OCRDMA_CREATE_MQ_RING_SIZE_SHIFT);
  518. cmd->valid = OCRDMA_CREATE_MQ_VALID;
  519. pa = &cmd->pa[0];
  520. ocrdma_build_q_pages(pa, num_pages, mq->dma, PAGE_SIZE_4K);
  521. status = be_roce_mcc_cmd(dev->nic_info.netdev,
  522. cmd, sizeof(*cmd), NULL, NULL);
  523. if (!status) {
  524. mq->id = rsp->id;
  525. mq->created = true;
  526. }
  527. return status;
  528. }
  529. static int ocrdma_create_mq(struct ocrdma_dev *dev)
  530. {
  531. int status;
  532. /* Alloc completion queue for Mailbox queue */
  533. status = ocrdma_alloc_q(dev, &dev->mq.cq, OCRDMA_MQ_CQ_LEN,
  534. sizeof(struct ocrdma_mcqe));
  535. if (status)
  536. goto alloc_err;
  537. dev->eq_tbl[0].cq_cnt++;
  538. status = ocrdma_mbx_mq_cq_create(dev, &dev->mq.cq, &dev->eq_tbl[0].q);
  539. if (status)
  540. goto mbx_cq_free;
  541. memset(&dev->mqe_ctx, 0, sizeof(dev->mqe_ctx));
  542. init_waitqueue_head(&dev->mqe_ctx.cmd_wait);
  543. mutex_init(&dev->mqe_ctx.lock);
  544. /* Alloc Mailbox queue */
  545. status = ocrdma_alloc_q(dev, &dev->mq.sq, OCRDMA_MQ_LEN,
  546. sizeof(struct ocrdma_mqe));
  547. if (status)
  548. goto mbx_cq_destroy;
  549. status = ocrdma_mbx_create_mq(dev, &dev->mq.sq, &dev->mq.cq);
  550. if (status)
  551. goto mbx_q_free;
  552. ocrdma_ring_cq_db(dev, dev->mq.cq.id, true, false, 0);
  553. return 0;
  554. mbx_q_free:
  555. ocrdma_free_q(dev, &dev->mq.sq);
  556. mbx_cq_destroy:
  557. ocrdma_mbx_delete_q(dev, &dev->mq.cq, QTYPE_CQ);
  558. mbx_cq_free:
  559. ocrdma_free_q(dev, &dev->mq.cq);
  560. alloc_err:
  561. return status;
  562. }
  563. static void ocrdma_destroy_mq(struct ocrdma_dev *dev)
  564. {
  565. struct ocrdma_queue_info *mbxq, *cq;
  566. /* mqe_ctx lock synchronizes with any other pending cmds. */
  567. mutex_lock(&dev->mqe_ctx.lock);
  568. mbxq = &dev->mq.sq;
  569. if (mbxq->created) {
  570. ocrdma_mbx_delete_q(dev, mbxq, QTYPE_MCCQ);
  571. ocrdma_free_q(dev, mbxq);
  572. }
  573. mutex_unlock(&dev->mqe_ctx.lock);
  574. cq = &dev->mq.cq;
  575. if (cq->created) {
  576. ocrdma_mbx_delete_q(dev, cq, QTYPE_CQ);
  577. ocrdma_free_q(dev, cq);
  578. }
  579. }
  580. static void ocrdma_process_qpcat_error(struct ocrdma_dev *dev,
  581. struct ocrdma_qp *qp)
  582. {
  583. enum ib_qp_state new_ib_qps = IB_QPS_ERR;
  584. enum ib_qp_state old_ib_qps;
  585. if (qp == NULL)
  586. BUG();
  587. ocrdma_qp_state_change(qp, new_ib_qps, &old_ib_qps);
  588. }
  589. static void ocrdma_dispatch_ibevent(struct ocrdma_dev *dev,
  590. struct ocrdma_ae_mcqe *cqe)
  591. {
  592. struct ocrdma_qp *qp = NULL;
  593. struct ocrdma_cq *cq = NULL;
  594. struct ib_event ib_evt;
  595. int cq_event = 0;
  596. int qp_event = 1;
  597. int srq_event = 0;
  598. int dev_event = 0;
  599. int type = (cqe->valid_ae_event & OCRDMA_AE_MCQE_EVENT_TYPE_MASK) >>
  600. OCRDMA_AE_MCQE_EVENT_TYPE_SHIFT;
  601. u16 qpid = cqe->qpvalid_qpid & OCRDMA_AE_MCQE_QPID_MASK;
  602. u16 cqid = cqe->cqvalid_cqid & OCRDMA_AE_MCQE_CQID_MASK;
  603. /*
  604. * Some FW version returns wrong qp or cq ids in CQEs.
  605. * Checking whether the IDs are valid
  606. */
  607. if (cqe->qpvalid_qpid & OCRDMA_AE_MCQE_QPVALID) {
  608. if (qpid < dev->attr.max_qp)
  609. qp = dev->qp_tbl[qpid];
  610. if (qp == NULL) {
  611. pr_err("ocrdma%d:Async event - qpid %u is not valid\n",
  612. dev->id, qpid);
  613. return;
  614. }
  615. }
  616. if (cqe->cqvalid_cqid & OCRDMA_AE_MCQE_CQVALID) {
  617. if (cqid < dev->attr.max_cq)
  618. cq = dev->cq_tbl[cqid];
  619. if (cq == NULL) {
  620. pr_err("ocrdma%d:Async event - cqid %u is not valid\n",
  621. dev->id, cqid);
  622. return;
  623. }
  624. }
  625. memset(&ib_evt, 0, sizeof(ib_evt));
  626. ib_evt.device = &dev->ibdev;
  627. switch (type) {
  628. case OCRDMA_CQ_ERROR:
  629. ib_evt.element.cq = &cq->ibcq;
  630. ib_evt.event = IB_EVENT_CQ_ERR;
  631. cq_event = 1;
  632. qp_event = 0;
  633. break;
  634. case OCRDMA_CQ_OVERRUN_ERROR:
  635. ib_evt.element.cq = &cq->ibcq;
  636. ib_evt.event = IB_EVENT_CQ_ERR;
  637. cq_event = 1;
  638. qp_event = 0;
  639. break;
  640. case OCRDMA_CQ_QPCAT_ERROR:
  641. ib_evt.element.qp = &qp->ibqp;
  642. ib_evt.event = IB_EVENT_QP_FATAL;
  643. ocrdma_process_qpcat_error(dev, qp);
  644. break;
  645. case OCRDMA_QP_ACCESS_ERROR:
  646. ib_evt.element.qp = &qp->ibqp;
  647. ib_evt.event = IB_EVENT_QP_ACCESS_ERR;
  648. break;
  649. case OCRDMA_QP_COMM_EST_EVENT:
  650. ib_evt.element.qp = &qp->ibqp;
  651. ib_evt.event = IB_EVENT_COMM_EST;
  652. break;
  653. case OCRDMA_SQ_DRAINED_EVENT:
  654. ib_evt.element.qp = &qp->ibqp;
  655. ib_evt.event = IB_EVENT_SQ_DRAINED;
  656. break;
  657. case OCRDMA_DEVICE_FATAL_EVENT:
  658. ib_evt.element.port_num = 1;
  659. ib_evt.event = IB_EVENT_DEVICE_FATAL;
  660. qp_event = 0;
  661. dev_event = 1;
  662. break;
  663. case OCRDMA_SRQCAT_ERROR:
  664. ib_evt.element.srq = &qp->srq->ibsrq;
  665. ib_evt.event = IB_EVENT_SRQ_ERR;
  666. srq_event = 1;
  667. qp_event = 0;
  668. break;
  669. case OCRDMA_SRQ_LIMIT_EVENT:
  670. ib_evt.element.srq = &qp->srq->ibsrq;
  671. ib_evt.event = IB_EVENT_SRQ_LIMIT_REACHED;
  672. srq_event = 1;
  673. qp_event = 0;
  674. break;
  675. case OCRDMA_QP_LAST_WQE_EVENT:
  676. ib_evt.element.qp = &qp->ibqp;
  677. ib_evt.event = IB_EVENT_QP_LAST_WQE_REACHED;
  678. break;
  679. default:
  680. cq_event = 0;
  681. qp_event = 0;
  682. srq_event = 0;
  683. dev_event = 0;
  684. pr_err("%s() unknown type=0x%x\n", __func__, type);
  685. break;
  686. }
  687. if (type < OCRDMA_MAX_ASYNC_ERRORS)
  688. atomic_inc(&dev->async_err_stats[type]);
  689. if (qp_event) {
  690. if (qp->ibqp.event_handler)
  691. qp->ibqp.event_handler(&ib_evt, qp->ibqp.qp_context);
  692. } else if (cq_event) {
  693. if (cq->ibcq.event_handler)
  694. cq->ibcq.event_handler(&ib_evt, cq->ibcq.cq_context);
  695. } else if (srq_event) {
  696. if (qp->srq->ibsrq.event_handler)
  697. qp->srq->ibsrq.event_handler(&ib_evt,
  698. qp->srq->ibsrq.
  699. srq_context);
  700. } else if (dev_event) {
  701. pr_err("%s: Fatal event received\n", dev->ibdev.name);
  702. ib_dispatch_event(&ib_evt);
  703. }
  704. }
  705. static void ocrdma_process_grp5_aync(struct ocrdma_dev *dev,
  706. struct ocrdma_ae_mcqe *cqe)
  707. {
  708. struct ocrdma_ae_pvid_mcqe *evt;
  709. int type = (cqe->valid_ae_event & OCRDMA_AE_MCQE_EVENT_TYPE_MASK) >>
  710. OCRDMA_AE_MCQE_EVENT_TYPE_SHIFT;
  711. switch (type) {
  712. case OCRDMA_ASYNC_EVENT_PVID_STATE:
  713. evt = (struct ocrdma_ae_pvid_mcqe *)cqe;
  714. if ((evt->tag_enabled & OCRDMA_AE_PVID_MCQE_ENABLED_MASK) >>
  715. OCRDMA_AE_PVID_MCQE_ENABLED_SHIFT)
  716. dev->pvid = ((evt->tag_enabled &
  717. OCRDMA_AE_PVID_MCQE_TAG_MASK) >>
  718. OCRDMA_AE_PVID_MCQE_TAG_SHIFT);
  719. break;
  720. case OCRDMA_ASYNC_EVENT_COS_VALUE:
  721. atomic_set(&dev->update_sl, 1);
  722. break;
  723. default:
  724. /* Not interested evts. */
  725. break;
  726. }
  727. }
  728. static void ocrdma_process_link_state(struct ocrdma_dev *dev,
  729. struct ocrdma_ae_mcqe *cqe)
  730. {
  731. struct ocrdma_ae_lnkst_mcqe *evt;
  732. u8 lstate;
  733. evt = (struct ocrdma_ae_lnkst_mcqe *)cqe;
  734. lstate = ocrdma_get_ae_link_state(evt->speed_state_ptn);
  735. if (!(lstate & OCRDMA_AE_LSC_LLINK_MASK))
  736. return;
  737. if (dev->flags & OCRDMA_FLAGS_LINK_STATUS_INIT)
  738. ocrdma_update_link_state(dev, (lstate & OCRDMA_LINK_ST_MASK));
  739. }
  740. static void ocrdma_process_acqe(struct ocrdma_dev *dev, void *ae_cqe)
  741. {
  742. /* async CQE processing */
  743. struct ocrdma_ae_mcqe *cqe = ae_cqe;
  744. u32 evt_code = (cqe->valid_ae_event & OCRDMA_AE_MCQE_EVENT_CODE_MASK) >>
  745. OCRDMA_AE_MCQE_EVENT_CODE_SHIFT;
  746. switch (evt_code) {
  747. case OCRDMA_ASYNC_LINK_EVE_CODE:
  748. ocrdma_process_link_state(dev, cqe);
  749. break;
  750. case OCRDMA_ASYNC_RDMA_EVE_CODE:
  751. ocrdma_dispatch_ibevent(dev, cqe);
  752. break;
  753. case OCRDMA_ASYNC_GRP5_EVE_CODE:
  754. ocrdma_process_grp5_aync(dev, cqe);
  755. break;
  756. default:
  757. pr_err("%s(%d) invalid evt code=0x%x\n", __func__,
  758. dev->id, evt_code);
  759. }
  760. }
  761. static void ocrdma_process_mcqe(struct ocrdma_dev *dev, struct ocrdma_mcqe *cqe)
  762. {
  763. if (dev->mqe_ctx.tag == cqe->tag_lo && dev->mqe_ctx.cmd_done == false) {
  764. dev->mqe_ctx.cqe_status = (cqe->status &
  765. OCRDMA_MCQE_STATUS_MASK) >> OCRDMA_MCQE_STATUS_SHIFT;
  766. dev->mqe_ctx.ext_status =
  767. (cqe->status & OCRDMA_MCQE_ESTATUS_MASK)
  768. >> OCRDMA_MCQE_ESTATUS_SHIFT;
  769. dev->mqe_ctx.cmd_done = true;
  770. wake_up(&dev->mqe_ctx.cmd_wait);
  771. } else
  772. pr_err("%s() cqe for invalid tag0x%x.expected=0x%x\n",
  773. __func__, cqe->tag_lo, dev->mqe_ctx.tag);
  774. }
  775. static int ocrdma_mq_cq_handler(struct ocrdma_dev *dev, u16 cq_id)
  776. {
  777. u16 cqe_popped = 0;
  778. struct ocrdma_mcqe *cqe;
  779. while (1) {
  780. cqe = ocrdma_get_mcqe(dev);
  781. if (cqe == NULL)
  782. break;
  783. ocrdma_le32_to_cpu(cqe, sizeof(*cqe));
  784. cqe_popped += 1;
  785. if (cqe->valid_ae_cmpl_cons & OCRDMA_MCQE_AE_MASK)
  786. ocrdma_process_acqe(dev, cqe);
  787. else if (cqe->valid_ae_cmpl_cons & OCRDMA_MCQE_CMPL_MASK)
  788. ocrdma_process_mcqe(dev, cqe);
  789. memset(cqe, 0, sizeof(struct ocrdma_mcqe));
  790. ocrdma_mcq_inc_tail(dev);
  791. }
  792. ocrdma_ring_cq_db(dev, dev->mq.cq.id, true, false, cqe_popped);
  793. return 0;
  794. }
  795. static struct ocrdma_cq *_ocrdma_qp_buddy_cq_handler(struct ocrdma_dev *dev,
  796. struct ocrdma_cq *cq, bool sq)
  797. {
  798. struct ocrdma_qp *qp;
  799. struct list_head *cur;
  800. struct ocrdma_cq *bcq = NULL;
  801. struct list_head *head = sq?(&cq->sq_head):(&cq->rq_head);
  802. list_for_each(cur, head) {
  803. if (sq)
  804. qp = list_entry(cur, struct ocrdma_qp, sq_entry);
  805. else
  806. qp = list_entry(cur, struct ocrdma_qp, rq_entry);
  807. if (qp->srq)
  808. continue;
  809. /* if wq and rq share the same cq, than comp_handler
  810. * is already invoked.
  811. */
  812. if (qp->sq_cq == qp->rq_cq)
  813. continue;
  814. /* if completion came on sq, rq's cq is buddy cq.
  815. * if completion came on rq, sq's cq is buddy cq.
  816. */
  817. if (qp->sq_cq == cq)
  818. bcq = qp->rq_cq;
  819. else
  820. bcq = qp->sq_cq;
  821. return bcq;
  822. }
  823. return NULL;
  824. }
  825. static void ocrdma_qp_buddy_cq_handler(struct ocrdma_dev *dev,
  826. struct ocrdma_cq *cq)
  827. {
  828. unsigned long flags;
  829. struct ocrdma_cq *bcq = NULL;
  830. /* Go through list of QPs in error state which are using this CQ
  831. * and invoke its callback handler to trigger CQE processing for
  832. * error/flushed CQE. It is rare to find more than few entries in
  833. * this list as most consumers stops after getting error CQE.
  834. * List is traversed only once when a matching buddy cq found for a QP.
  835. */
  836. spin_lock_irqsave(&dev->flush_q_lock, flags);
  837. /* Check if buddy CQ is present.
  838. * true - Check for SQ CQ
  839. * false - Check for RQ CQ
  840. */
  841. bcq = _ocrdma_qp_buddy_cq_handler(dev, cq, true);
  842. if (bcq == NULL)
  843. bcq = _ocrdma_qp_buddy_cq_handler(dev, cq, false);
  844. spin_unlock_irqrestore(&dev->flush_q_lock, flags);
  845. /* if there is valid buddy cq, look for its completion handler */
  846. if (bcq && bcq->ibcq.comp_handler) {
  847. spin_lock_irqsave(&bcq->comp_handler_lock, flags);
  848. (*bcq->ibcq.comp_handler) (&bcq->ibcq, bcq->ibcq.cq_context);
  849. spin_unlock_irqrestore(&bcq->comp_handler_lock, flags);
  850. }
  851. }
  852. static void ocrdma_qp_cq_handler(struct ocrdma_dev *dev, u16 cq_idx)
  853. {
  854. unsigned long flags;
  855. struct ocrdma_cq *cq;
  856. if (cq_idx >= OCRDMA_MAX_CQ)
  857. BUG();
  858. cq = dev->cq_tbl[cq_idx];
  859. if (cq == NULL)
  860. return;
  861. if (cq->ibcq.comp_handler) {
  862. spin_lock_irqsave(&cq->comp_handler_lock, flags);
  863. (*cq->ibcq.comp_handler) (&cq->ibcq, cq->ibcq.cq_context);
  864. spin_unlock_irqrestore(&cq->comp_handler_lock, flags);
  865. }
  866. ocrdma_qp_buddy_cq_handler(dev, cq);
  867. }
  868. static void ocrdma_cq_handler(struct ocrdma_dev *dev, u16 cq_id)
  869. {
  870. /* process the MQ-CQE. */
  871. if (cq_id == dev->mq.cq.id)
  872. ocrdma_mq_cq_handler(dev, cq_id);
  873. else
  874. ocrdma_qp_cq_handler(dev, cq_id);
  875. }
  876. static irqreturn_t ocrdma_irq_handler(int irq, void *handle)
  877. {
  878. struct ocrdma_eq *eq = handle;
  879. struct ocrdma_dev *dev = eq->dev;
  880. struct ocrdma_eqe eqe;
  881. struct ocrdma_eqe *ptr;
  882. u16 cq_id;
  883. u8 mcode;
  884. int budget = eq->cq_cnt;
  885. do {
  886. ptr = ocrdma_get_eqe(eq);
  887. eqe = *ptr;
  888. ocrdma_le32_to_cpu(&eqe, sizeof(eqe));
  889. mcode = (eqe.id_valid & OCRDMA_EQE_MAJOR_CODE_MASK)
  890. >> OCRDMA_EQE_MAJOR_CODE_SHIFT;
  891. if (mcode == OCRDMA_MAJOR_CODE_SENTINAL)
  892. pr_err("EQ full on eqid = 0x%x, eqe = 0x%x\n",
  893. eq->q.id, eqe.id_valid);
  894. if ((eqe.id_valid & OCRDMA_EQE_VALID_MASK) == 0)
  895. break;
  896. ptr->id_valid = 0;
  897. /* ring eq doorbell as soon as its consumed. */
  898. ocrdma_ring_eq_db(dev, eq->q.id, false, true, 1);
  899. /* check whether its CQE or not. */
  900. if ((eqe.id_valid & OCRDMA_EQE_FOR_CQE_MASK) == 0) {
  901. cq_id = eqe.id_valid >> OCRDMA_EQE_RESOURCE_ID_SHIFT;
  902. ocrdma_cq_handler(dev, cq_id);
  903. }
  904. ocrdma_eq_inc_tail(eq);
  905. /* There can be a stale EQE after the last bound CQ is
  906. * destroyed. EQE valid and budget == 0 implies this.
  907. */
  908. if (budget)
  909. budget--;
  910. } while (budget);
  911. eq->aic_obj.eq_intr_cnt++;
  912. ocrdma_ring_eq_db(dev, eq->q.id, true, true, 0);
  913. return IRQ_HANDLED;
  914. }
  915. static void ocrdma_post_mqe(struct ocrdma_dev *dev, struct ocrdma_mqe *cmd)
  916. {
  917. struct ocrdma_mqe *mqe;
  918. dev->mqe_ctx.tag = dev->mq.sq.head;
  919. dev->mqe_ctx.cmd_done = false;
  920. mqe = ocrdma_get_mqe(dev);
  921. cmd->hdr.tag_lo = dev->mq.sq.head;
  922. ocrdma_copy_cpu_to_le32(mqe, cmd, sizeof(*mqe));
  923. /* make sure descriptor is written before ringing doorbell */
  924. wmb();
  925. ocrdma_mq_inc_head(dev);
  926. ocrdma_ring_mq_db(dev);
  927. }
  928. static int ocrdma_wait_mqe_cmpl(struct ocrdma_dev *dev)
  929. {
  930. long status;
  931. /* 30 sec timeout */
  932. status = wait_event_timeout(dev->mqe_ctx.cmd_wait,
  933. (dev->mqe_ctx.cmd_done != false),
  934. msecs_to_jiffies(30000));
  935. if (status)
  936. return 0;
  937. else {
  938. dev->mqe_ctx.fw_error_state = true;
  939. pr_err("%s(%d) mailbox timeout: fw not responding\n",
  940. __func__, dev->id);
  941. return -1;
  942. }
  943. }
  944. /* issue a mailbox command on the MQ */
  945. static int ocrdma_mbx_cmd(struct ocrdma_dev *dev, struct ocrdma_mqe *mqe)
  946. {
  947. int status = 0;
  948. u16 cqe_status, ext_status;
  949. struct ocrdma_mqe *rsp_mqe;
  950. struct ocrdma_mbx_rsp *rsp = NULL;
  951. mutex_lock(&dev->mqe_ctx.lock);
  952. if (dev->mqe_ctx.fw_error_state)
  953. goto mbx_err;
  954. ocrdma_post_mqe(dev, mqe);
  955. status = ocrdma_wait_mqe_cmpl(dev);
  956. if (status)
  957. goto mbx_err;
  958. cqe_status = dev->mqe_ctx.cqe_status;
  959. ext_status = dev->mqe_ctx.ext_status;
  960. rsp_mqe = ocrdma_get_mqe_rsp(dev);
  961. ocrdma_copy_le32_to_cpu(mqe, rsp_mqe, (sizeof(*mqe)));
  962. if ((mqe->hdr.spcl_sge_cnt_emb & OCRDMA_MQE_HDR_EMB_MASK) >>
  963. OCRDMA_MQE_HDR_EMB_SHIFT)
  964. rsp = &mqe->u.rsp;
  965. if (cqe_status || ext_status) {
  966. pr_err("%s() cqe_status=0x%x, ext_status=0x%x,\n",
  967. __func__, cqe_status, ext_status);
  968. if (rsp) {
  969. /* This is for embedded cmds. */
  970. pr_err("opcode=0x%x, subsystem=0x%x\n",
  971. (rsp->subsys_op & OCRDMA_MBX_RSP_OPCODE_MASK) >>
  972. OCRDMA_MBX_RSP_OPCODE_SHIFT,
  973. (rsp->subsys_op & OCRDMA_MBX_RSP_SUBSYS_MASK) >>
  974. OCRDMA_MBX_RSP_SUBSYS_SHIFT);
  975. }
  976. status = ocrdma_get_mbx_cqe_errno(cqe_status);
  977. goto mbx_err;
  978. }
  979. /* For non embedded, rsp errors are handled in ocrdma_nonemb_mbx_cmd */
  980. if (rsp && (mqe->u.rsp.status & OCRDMA_MBX_RSP_STATUS_MASK))
  981. status = ocrdma_get_mbx_errno(mqe->u.rsp.status);
  982. mbx_err:
  983. mutex_unlock(&dev->mqe_ctx.lock);
  984. return status;
  985. }
  986. static int ocrdma_nonemb_mbx_cmd(struct ocrdma_dev *dev, struct ocrdma_mqe *mqe,
  987. void *payload_va)
  988. {
  989. int status;
  990. struct ocrdma_mbx_rsp *rsp = payload_va;
  991. if ((mqe->hdr.spcl_sge_cnt_emb & OCRDMA_MQE_HDR_EMB_MASK) >>
  992. OCRDMA_MQE_HDR_EMB_SHIFT)
  993. BUG();
  994. status = ocrdma_mbx_cmd(dev, mqe);
  995. if (!status)
  996. /* For non embedded, only CQE failures are handled in
  997. * ocrdma_mbx_cmd. We need to check for RSP errors.
  998. */
  999. if (rsp->status & OCRDMA_MBX_RSP_STATUS_MASK)
  1000. status = ocrdma_get_mbx_errno(rsp->status);
  1001. if (status)
  1002. pr_err("opcode=0x%x, subsystem=0x%x\n",
  1003. (rsp->subsys_op & OCRDMA_MBX_RSP_OPCODE_MASK) >>
  1004. OCRDMA_MBX_RSP_OPCODE_SHIFT,
  1005. (rsp->subsys_op & OCRDMA_MBX_RSP_SUBSYS_MASK) >>
  1006. OCRDMA_MBX_RSP_SUBSYS_SHIFT);
  1007. return status;
  1008. }
  1009. static void ocrdma_get_attr(struct ocrdma_dev *dev,
  1010. struct ocrdma_dev_attr *attr,
  1011. struct ocrdma_mbx_query_config *rsp)
  1012. {
  1013. attr->max_pd =
  1014. (rsp->max_pd_ca_ack_delay & OCRDMA_MBX_QUERY_CFG_MAX_PD_MASK) >>
  1015. OCRDMA_MBX_QUERY_CFG_MAX_PD_SHIFT;
  1016. attr->udp_encap = (rsp->max_pd_ca_ack_delay &
  1017. OCRDMA_MBX_QUERY_CFG_L3_TYPE_MASK) >>
  1018. OCRDMA_MBX_QUERY_CFG_L3_TYPE_SHIFT;
  1019. attr->max_dpp_pds =
  1020. (rsp->max_dpp_pds_credits & OCRDMA_MBX_QUERY_CFG_MAX_DPP_PDS_MASK) >>
  1021. OCRDMA_MBX_QUERY_CFG_MAX_DPP_PDS_OFFSET;
  1022. attr->max_qp =
  1023. (rsp->qp_srq_cq_ird_ord & OCRDMA_MBX_QUERY_CFG_MAX_QP_MASK) >>
  1024. OCRDMA_MBX_QUERY_CFG_MAX_QP_SHIFT;
  1025. attr->max_srq =
  1026. (rsp->max_srq_rpir_qps & OCRDMA_MBX_QUERY_CFG_MAX_SRQ_MASK) >>
  1027. OCRDMA_MBX_QUERY_CFG_MAX_SRQ_OFFSET;
  1028. attr->max_send_sge = ((rsp->max_recv_send_sge &
  1029. OCRDMA_MBX_QUERY_CFG_MAX_SEND_SGE_MASK) >>
  1030. OCRDMA_MBX_QUERY_CFG_MAX_SEND_SGE_SHIFT);
  1031. attr->max_recv_sge = (rsp->max_recv_send_sge &
  1032. OCRDMA_MBX_QUERY_CFG_MAX_RECV_SGE_MASK) >>
  1033. OCRDMA_MBX_QUERY_CFG_MAX_RECV_SGE_SHIFT;
  1034. attr->max_srq_sge = (rsp->max_srq_rqe_sge &
  1035. OCRDMA_MBX_QUERY_CFG_MAX_SRQ_SGE_MASK) >>
  1036. OCRDMA_MBX_QUERY_CFG_MAX_SRQ_SGE_OFFSET;
  1037. attr->max_rdma_sge = (rsp->max_wr_rd_sge &
  1038. OCRDMA_MBX_QUERY_CFG_MAX_RD_SGE_MASK) >>
  1039. OCRDMA_MBX_QUERY_CFG_MAX_RD_SGE_SHIFT;
  1040. attr->max_ord_per_qp = (rsp->max_ird_ord_per_qp &
  1041. OCRDMA_MBX_QUERY_CFG_MAX_ORD_PER_QP_MASK) >>
  1042. OCRDMA_MBX_QUERY_CFG_MAX_ORD_PER_QP_SHIFT;
  1043. attr->max_ird_per_qp = (rsp->max_ird_ord_per_qp &
  1044. OCRDMA_MBX_QUERY_CFG_MAX_IRD_PER_QP_MASK) >>
  1045. OCRDMA_MBX_QUERY_CFG_MAX_IRD_PER_QP_SHIFT;
  1046. attr->cq_overflow_detect = (rsp->qp_srq_cq_ird_ord &
  1047. OCRDMA_MBX_QUERY_CFG_CQ_OVERFLOW_MASK) >>
  1048. OCRDMA_MBX_QUERY_CFG_CQ_OVERFLOW_SHIFT;
  1049. attr->srq_supported = (rsp->qp_srq_cq_ird_ord &
  1050. OCRDMA_MBX_QUERY_CFG_SRQ_SUPPORTED_MASK) >>
  1051. OCRDMA_MBX_QUERY_CFG_SRQ_SUPPORTED_SHIFT;
  1052. attr->local_ca_ack_delay = (rsp->max_pd_ca_ack_delay &
  1053. OCRDMA_MBX_QUERY_CFG_CA_ACK_DELAY_MASK) >>
  1054. OCRDMA_MBX_QUERY_CFG_CA_ACK_DELAY_SHIFT;
  1055. attr->max_mw = rsp->max_mw;
  1056. attr->max_mr = rsp->max_mr;
  1057. attr->max_mr_size = ((u64)rsp->max_mr_size_hi << 32) |
  1058. rsp->max_mr_size_lo;
  1059. attr->max_fmr = 0;
  1060. attr->max_pages_per_frmr = rsp->max_pages_per_frmr;
  1061. attr->max_num_mr_pbl = rsp->max_num_mr_pbl;
  1062. attr->max_cqe = rsp->max_cq_cqes_per_cq &
  1063. OCRDMA_MBX_QUERY_CFG_MAX_CQES_PER_CQ_MASK;
  1064. attr->max_cq = (rsp->max_cq_cqes_per_cq &
  1065. OCRDMA_MBX_QUERY_CFG_MAX_CQ_MASK) >>
  1066. OCRDMA_MBX_QUERY_CFG_MAX_CQ_OFFSET;
  1067. attr->wqe_size = ((rsp->wqe_rqe_stride_max_dpp_cqs &
  1068. OCRDMA_MBX_QUERY_CFG_MAX_WQE_SIZE_MASK) >>
  1069. OCRDMA_MBX_QUERY_CFG_MAX_WQE_SIZE_OFFSET) *
  1070. OCRDMA_WQE_STRIDE;
  1071. attr->rqe_size = ((rsp->wqe_rqe_stride_max_dpp_cqs &
  1072. OCRDMA_MBX_QUERY_CFG_MAX_RQE_SIZE_MASK) >>
  1073. OCRDMA_MBX_QUERY_CFG_MAX_RQE_SIZE_OFFSET) *
  1074. OCRDMA_WQE_STRIDE;
  1075. attr->max_inline_data =
  1076. attr->wqe_size - (sizeof(struct ocrdma_hdr_wqe) +
  1077. sizeof(struct ocrdma_sge));
  1078. if (ocrdma_get_asic_type(dev) == OCRDMA_ASIC_GEN_SKH_R) {
  1079. attr->ird = 1;
  1080. attr->ird_page_size = OCRDMA_MIN_Q_PAGE_SIZE;
  1081. attr->num_ird_pages = MAX_OCRDMA_IRD_PAGES;
  1082. }
  1083. dev->attr.max_wqe = rsp->max_wqes_rqes_per_q >>
  1084. OCRDMA_MBX_QUERY_CFG_MAX_WQES_PER_WQ_OFFSET;
  1085. dev->attr.max_rqe = rsp->max_wqes_rqes_per_q &
  1086. OCRDMA_MBX_QUERY_CFG_MAX_RQES_PER_RQ_MASK;
  1087. }
  1088. static int ocrdma_check_fw_config(struct ocrdma_dev *dev,
  1089. struct ocrdma_fw_conf_rsp *conf)
  1090. {
  1091. u32 fn_mode;
  1092. fn_mode = conf->fn_mode & OCRDMA_FN_MODE_RDMA;
  1093. if (fn_mode != OCRDMA_FN_MODE_RDMA)
  1094. return -EINVAL;
  1095. dev->base_eqid = conf->base_eqid;
  1096. dev->max_eq = conf->max_eq;
  1097. return 0;
  1098. }
  1099. /* can be issued only during init time. */
  1100. static int ocrdma_mbx_query_fw_ver(struct ocrdma_dev *dev)
  1101. {
  1102. int status = -ENOMEM;
  1103. struct ocrdma_mqe *cmd;
  1104. struct ocrdma_fw_ver_rsp *rsp;
  1105. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_GET_FW_VER, sizeof(*cmd));
  1106. if (!cmd)
  1107. return -ENOMEM;
  1108. ocrdma_init_mch((struct ocrdma_mbx_hdr *)&cmd->u.cmd[0],
  1109. OCRDMA_CMD_GET_FW_VER,
  1110. OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  1111. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1112. if (status)
  1113. goto mbx_err;
  1114. rsp = (struct ocrdma_fw_ver_rsp *)cmd;
  1115. memset(&dev->attr.fw_ver[0], 0, sizeof(dev->attr.fw_ver));
  1116. memcpy(&dev->attr.fw_ver[0], &rsp->running_ver[0],
  1117. sizeof(rsp->running_ver));
  1118. ocrdma_le32_to_cpu(dev->attr.fw_ver, sizeof(rsp->running_ver));
  1119. mbx_err:
  1120. kfree(cmd);
  1121. return status;
  1122. }
  1123. /* can be issued only during init time. */
  1124. static int ocrdma_mbx_query_fw_config(struct ocrdma_dev *dev)
  1125. {
  1126. int status = -ENOMEM;
  1127. struct ocrdma_mqe *cmd;
  1128. struct ocrdma_fw_conf_rsp *rsp;
  1129. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_GET_FW_CONFIG, sizeof(*cmd));
  1130. if (!cmd)
  1131. return -ENOMEM;
  1132. ocrdma_init_mch((struct ocrdma_mbx_hdr *)&cmd->u.cmd[0],
  1133. OCRDMA_CMD_GET_FW_CONFIG,
  1134. OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  1135. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1136. if (status)
  1137. goto mbx_err;
  1138. rsp = (struct ocrdma_fw_conf_rsp *)cmd;
  1139. status = ocrdma_check_fw_config(dev, rsp);
  1140. mbx_err:
  1141. kfree(cmd);
  1142. return status;
  1143. }
  1144. int ocrdma_mbx_rdma_stats(struct ocrdma_dev *dev, bool reset)
  1145. {
  1146. struct ocrdma_rdma_stats_req *req = dev->stats_mem.va;
  1147. struct ocrdma_mqe *mqe = &dev->stats_mem.mqe;
  1148. struct ocrdma_rdma_stats_resp *old_stats;
  1149. int status;
  1150. old_stats = kmalloc(sizeof(*old_stats), GFP_KERNEL);
  1151. if (old_stats == NULL)
  1152. return -ENOMEM;
  1153. memset(mqe, 0, sizeof(*mqe));
  1154. mqe->hdr.pyld_len = dev->stats_mem.size;
  1155. mqe->hdr.spcl_sge_cnt_emb |=
  1156. (1 << OCRDMA_MQE_HDR_SGE_CNT_SHIFT) &
  1157. OCRDMA_MQE_HDR_SGE_CNT_MASK;
  1158. mqe->u.nonemb_req.sge[0].pa_lo = (u32) (dev->stats_mem.pa & 0xffffffff);
  1159. mqe->u.nonemb_req.sge[0].pa_hi = (u32) upper_32_bits(dev->stats_mem.pa);
  1160. mqe->u.nonemb_req.sge[0].len = dev->stats_mem.size;
  1161. /* Cache the old stats */
  1162. memcpy(old_stats, req, sizeof(struct ocrdma_rdma_stats_resp));
  1163. memset(req, 0, dev->stats_mem.size);
  1164. ocrdma_init_mch((struct ocrdma_mbx_hdr *)req,
  1165. OCRDMA_CMD_GET_RDMA_STATS,
  1166. OCRDMA_SUBSYS_ROCE,
  1167. dev->stats_mem.size);
  1168. if (reset)
  1169. req->reset_stats = reset;
  1170. status = ocrdma_nonemb_mbx_cmd(dev, mqe, dev->stats_mem.va);
  1171. if (status)
  1172. /* Copy from cache, if mbox fails */
  1173. memcpy(req, old_stats, sizeof(struct ocrdma_rdma_stats_resp));
  1174. else
  1175. ocrdma_le32_to_cpu(req, dev->stats_mem.size);
  1176. kfree(old_stats);
  1177. return status;
  1178. }
  1179. static int ocrdma_mbx_get_ctrl_attribs(struct ocrdma_dev *dev)
  1180. {
  1181. int status = -ENOMEM;
  1182. struct ocrdma_dma_mem dma;
  1183. struct ocrdma_mqe *mqe;
  1184. struct ocrdma_get_ctrl_attribs_rsp *ctrl_attr_rsp;
  1185. struct mgmt_hba_attribs *hba_attribs;
  1186. mqe = kzalloc(sizeof(struct ocrdma_mqe), GFP_KERNEL);
  1187. if (!mqe)
  1188. return status;
  1189. dma.size = sizeof(struct ocrdma_get_ctrl_attribs_rsp);
  1190. dma.va = dma_alloc_coherent(&dev->nic_info.pdev->dev,
  1191. dma.size, &dma.pa, GFP_KERNEL);
  1192. if (!dma.va)
  1193. goto free_mqe;
  1194. mqe->hdr.pyld_len = dma.size;
  1195. mqe->hdr.spcl_sge_cnt_emb |=
  1196. (1 << OCRDMA_MQE_HDR_SGE_CNT_SHIFT) &
  1197. OCRDMA_MQE_HDR_SGE_CNT_MASK;
  1198. mqe->u.nonemb_req.sge[0].pa_lo = (u32) (dma.pa & 0xffffffff);
  1199. mqe->u.nonemb_req.sge[0].pa_hi = (u32) upper_32_bits(dma.pa);
  1200. mqe->u.nonemb_req.sge[0].len = dma.size;
  1201. memset(dma.va, 0, dma.size);
  1202. ocrdma_init_mch((struct ocrdma_mbx_hdr *)dma.va,
  1203. OCRDMA_CMD_GET_CTRL_ATTRIBUTES,
  1204. OCRDMA_SUBSYS_COMMON,
  1205. dma.size);
  1206. status = ocrdma_nonemb_mbx_cmd(dev, mqe, dma.va);
  1207. if (!status) {
  1208. ctrl_attr_rsp = (struct ocrdma_get_ctrl_attribs_rsp *)dma.va;
  1209. hba_attribs = &ctrl_attr_rsp->ctrl_attribs.hba_attribs;
  1210. dev->hba_port_num = (hba_attribs->ptpnum_maxdoms_hbast_cv &
  1211. OCRDMA_HBA_ATTRB_PTNUM_MASK)
  1212. >> OCRDMA_HBA_ATTRB_PTNUM_SHIFT;
  1213. strncpy(dev->model_number,
  1214. hba_attribs->controller_model_number, 31);
  1215. }
  1216. dma_free_coherent(&dev->nic_info.pdev->dev, dma.size, dma.va, dma.pa);
  1217. free_mqe:
  1218. kfree(mqe);
  1219. return status;
  1220. }
  1221. static int ocrdma_mbx_query_dev(struct ocrdma_dev *dev)
  1222. {
  1223. int status = -ENOMEM;
  1224. struct ocrdma_mbx_query_config *rsp;
  1225. struct ocrdma_mqe *cmd;
  1226. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_QUERY_CONFIG, sizeof(*cmd));
  1227. if (!cmd)
  1228. return status;
  1229. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1230. if (status)
  1231. goto mbx_err;
  1232. rsp = (struct ocrdma_mbx_query_config *)cmd;
  1233. ocrdma_get_attr(dev, &dev->attr, rsp);
  1234. mbx_err:
  1235. kfree(cmd);
  1236. return status;
  1237. }
  1238. int ocrdma_mbx_get_link_speed(struct ocrdma_dev *dev, u8 *lnk_speed,
  1239. u8 *lnk_state)
  1240. {
  1241. int status = -ENOMEM;
  1242. struct ocrdma_get_link_speed_rsp *rsp;
  1243. struct ocrdma_mqe *cmd;
  1244. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_QUERY_NTWK_LINK_CONFIG_V1,
  1245. sizeof(*cmd));
  1246. if (!cmd)
  1247. return status;
  1248. ocrdma_init_mch((struct ocrdma_mbx_hdr *)&cmd->u.cmd[0],
  1249. OCRDMA_CMD_QUERY_NTWK_LINK_CONFIG_V1,
  1250. OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  1251. ((struct ocrdma_mbx_hdr *)cmd->u.cmd)->rsvd_version = 0x1;
  1252. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1253. if (status)
  1254. goto mbx_err;
  1255. rsp = (struct ocrdma_get_link_speed_rsp *)cmd;
  1256. if (lnk_speed)
  1257. *lnk_speed = (rsp->pflt_pps_ld_pnum & OCRDMA_PHY_PS_MASK)
  1258. >> OCRDMA_PHY_PS_SHIFT;
  1259. if (lnk_state)
  1260. *lnk_state = (rsp->res_lnk_st & OCRDMA_LINK_ST_MASK);
  1261. mbx_err:
  1262. kfree(cmd);
  1263. return status;
  1264. }
  1265. static int ocrdma_mbx_get_phy_info(struct ocrdma_dev *dev)
  1266. {
  1267. int status = -ENOMEM;
  1268. struct ocrdma_mqe *cmd;
  1269. struct ocrdma_get_phy_info_rsp *rsp;
  1270. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_PHY_DETAILS, sizeof(*cmd));
  1271. if (!cmd)
  1272. return status;
  1273. ocrdma_init_mch((struct ocrdma_mbx_hdr *)&cmd->u.cmd[0],
  1274. OCRDMA_CMD_PHY_DETAILS, OCRDMA_SUBSYS_COMMON,
  1275. sizeof(*cmd));
  1276. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1277. if (status)
  1278. goto mbx_err;
  1279. rsp = (struct ocrdma_get_phy_info_rsp *)cmd;
  1280. dev->phy.phy_type =
  1281. (rsp->ityp_ptyp & OCRDMA_PHY_TYPE_MASK);
  1282. dev->phy.interface_type =
  1283. (rsp->ityp_ptyp & OCRDMA_IF_TYPE_MASK)
  1284. >> OCRDMA_IF_TYPE_SHIFT;
  1285. dev->phy.auto_speeds_supported =
  1286. (rsp->fspeed_aspeed & OCRDMA_ASPEED_SUPP_MASK);
  1287. dev->phy.fixed_speeds_supported =
  1288. (rsp->fspeed_aspeed & OCRDMA_FSPEED_SUPP_MASK)
  1289. >> OCRDMA_FSPEED_SUPP_SHIFT;
  1290. mbx_err:
  1291. kfree(cmd);
  1292. return status;
  1293. }
  1294. int ocrdma_mbx_alloc_pd(struct ocrdma_dev *dev, struct ocrdma_pd *pd)
  1295. {
  1296. int status = -ENOMEM;
  1297. struct ocrdma_alloc_pd *cmd;
  1298. struct ocrdma_alloc_pd_rsp *rsp;
  1299. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_ALLOC_PD, sizeof(*cmd));
  1300. if (!cmd)
  1301. return status;
  1302. if (pd->dpp_enabled)
  1303. cmd->enable_dpp_rsvd |= OCRDMA_ALLOC_PD_ENABLE_DPP;
  1304. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1305. if (status)
  1306. goto mbx_err;
  1307. rsp = (struct ocrdma_alloc_pd_rsp *)cmd;
  1308. pd->id = rsp->dpp_page_pdid & OCRDMA_ALLOC_PD_RSP_PDID_MASK;
  1309. if (rsp->dpp_page_pdid & OCRDMA_ALLOC_PD_RSP_DPP) {
  1310. pd->dpp_enabled = true;
  1311. pd->dpp_page = rsp->dpp_page_pdid >>
  1312. OCRDMA_ALLOC_PD_RSP_DPP_PAGE_SHIFT;
  1313. } else {
  1314. pd->dpp_enabled = false;
  1315. pd->num_dpp_qp = 0;
  1316. }
  1317. mbx_err:
  1318. kfree(cmd);
  1319. return status;
  1320. }
  1321. int ocrdma_mbx_dealloc_pd(struct ocrdma_dev *dev, struct ocrdma_pd *pd)
  1322. {
  1323. int status = -ENOMEM;
  1324. struct ocrdma_dealloc_pd *cmd;
  1325. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DEALLOC_PD, sizeof(*cmd));
  1326. if (!cmd)
  1327. return status;
  1328. cmd->id = pd->id;
  1329. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1330. kfree(cmd);
  1331. return status;
  1332. }
  1333. static int ocrdma_mbx_alloc_pd_range(struct ocrdma_dev *dev)
  1334. {
  1335. int status = -ENOMEM;
  1336. size_t pd_bitmap_size;
  1337. struct ocrdma_alloc_pd_range *cmd;
  1338. struct ocrdma_alloc_pd_range_rsp *rsp;
  1339. /* Pre allocate the DPP PDs */
  1340. if (dev->attr.max_dpp_pds) {
  1341. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_ALLOC_PD_RANGE,
  1342. sizeof(*cmd));
  1343. if (!cmd)
  1344. return -ENOMEM;
  1345. cmd->pd_count = dev->attr.max_dpp_pds;
  1346. cmd->enable_dpp_rsvd |= OCRDMA_ALLOC_PD_ENABLE_DPP;
  1347. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1348. rsp = (struct ocrdma_alloc_pd_range_rsp *)cmd;
  1349. if (!status && (rsp->dpp_page_pdid & OCRDMA_ALLOC_PD_RSP_DPP) &&
  1350. rsp->pd_count) {
  1351. dev->pd_mgr->dpp_page_index = rsp->dpp_page_pdid >>
  1352. OCRDMA_ALLOC_PD_RSP_DPP_PAGE_SHIFT;
  1353. dev->pd_mgr->pd_dpp_start = rsp->dpp_page_pdid &
  1354. OCRDMA_ALLOC_PD_RNG_RSP_START_PDID_MASK;
  1355. dev->pd_mgr->max_dpp_pd = rsp->pd_count;
  1356. pd_bitmap_size =
  1357. BITS_TO_LONGS(rsp->pd_count) * sizeof(long);
  1358. dev->pd_mgr->pd_dpp_bitmap = kzalloc(pd_bitmap_size,
  1359. GFP_KERNEL);
  1360. }
  1361. kfree(cmd);
  1362. }
  1363. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_ALLOC_PD_RANGE, sizeof(*cmd));
  1364. if (!cmd)
  1365. return -ENOMEM;
  1366. cmd->pd_count = dev->attr.max_pd - dev->attr.max_dpp_pds;
  1367. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1368. rsp = (struct ocrdma_alloc_pd_range_rsp *)cmd;
  1369. if (!status && rsp->pd_count) {
  1370. dev->pd_mgr->pd_norm_start = rsp->dpp_page_pdid &
  1371. OCRDMA_ALLOC_PD_RNG_RSP_START_PDID_MASK;
  1372. dev->pd_mgr->max_normal_pd = rsp->pd_count;
  1373. pd_bitmap_size = BITS_TO_LONGS(rsp->pd_count) * sizeof(long);
  1374. dev->pd_mgr->pd_norm_bitmap = kzalloc(pd_bitmap_size,
  1375. GFP_KERNEL);
  1376. }
  1377. kfree(cmd);
  1378. if (dev->pd_mgr->pd_norm_bitmap || dev->pd_mgr->pd_dpp_bitmap) {
  1379. /* Enable PD resource manager */
  1380. dev->pd_mgr->pd_prealloc_valid = true;
  1381. return 0;
  1382. }
  1383. return status;
  1384. }
  1385. static void ocrdma_mbx_dealloc_pd_range(struct ocrdma_dev *dev)
  1386. {
  1387. struct ocrdma_dealloc_pd_range *cmd;
  1388. /* return normal PDs to firmware */
  1389. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DEALLOC_PD_RANGE, sizeof(*cmd));
  1390. if (!cmd)
  1391. goto mbx_err;
  1392. if (dev->pd_mgr->max_normal_pd) {
  1393. cmd->start_pd_id = dev->pd_mgr->pd_norm_start;
  1394. cmd->pd_count = dev->pd_mgr->max_normal_pd;
  1395. ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1396. }
  1397. if (dev->pd_mgr->max_dpp_pd) {
  1398. kfree(cmd);
  1399. /* return DPP PDs to firmware */
  1400. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DEALLOC_PD_RANGE,
  1401. sizeof(*cmd));
  1402. if (!cmd)
  1403. goto mbx_err;
  1404. cmd->start_pd_id = dev->pd_mgr->pd_dpp_start;
  1405. cmd->pd_count = dev->pd_mgr->max_dpp_pd;
  1406. ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1407. }
  1408. mbx_err:
  1409. kfree(cmd);
  1410. }
  1411. void ocrdma_alloc_pd_pool(struct ocrdma_dev *dev)
  1412. {
  1413. int status;
  1414. dev->pd_mgr = kzalloc(sizeof(struct ocrdma_pd_resource_mgr),
  1415. GFP_KERNEL);
  1416. if (!dev->pd_mgr)
  1417. return;
  1418. status = ocrdma_mbx_alloc_pd_range(dev);
  1419. if (status) {
  1420. pr_err("%s(%d) Unable to initialize PD pool, using default.\n",
  1421. __func__, dev->id);
  1422. }
  1423. }
  1424. static void ocrdma_free_pd_pool(struct ocrdma_dev *dev)
  1425. {
  1426. ocrdma_mbx_dealloc_pd_range(dev);
  1427. kfree(dev->pd_mgr->pd_norm_bitmap);
  1428. kfree(dev->pd_mgr->pd_dpp_bitmap);
  1429. kfree(dev->pd_mgr);
  1430. }
  1431. static int ocrdma_build_q_conf(u32 *num_entries, int entry_size,
  1432. int *num_pages, int *page_size)
  1433. {
  1434. int i;
  1435. int mem_size;
  1436. *num_entries = roundup_pow_of_two(*num_entries);
  1437. mem_size = *num_entries * entry_size;
  1438. /* find the possible lowest possible multiplier */
  1439. for (i = 0; i < OCRDMA_MAX_Q_PAGE_SIZE_CNT; i++) {
  1440. if (mem_size <= (OCRDMA_Q_PAGE_BASE_SIZE << i))
  1441. break;
  1442. }
  1443. if (i >= OCRDMA_MAX_Q_PAGE_SIZE_CNT)
  1444. return -EINVAL;
  1445. mem_size = roundup(mem_size,
  1446. ((OCRDMA_Q_PAGE_BASE_SIZE << i) / OCRDMA_MAX_Q_PAGES));
  1447. *num_pages =
  1448. mem_size / ((OCRDMA_Q_PAGE_BASE_SIZE << i) / OCRDMA_MAX_Q_PAGES);
  1449. *page_size = ((OCRDMA_Q_PAGE_BASE_SIZE << i) / OCRDMA_MAX_Q_PAGES);
  1450. *num_entries = mem_size / entry_size;
  1451. return 0;
  1452. }
  1453. static int ocrdma_mbx_create_ah_tbl(struct ocrdma_dev *dev)
  1454. {
  1455. int i;
  1456. int status = -ENOMEM;
  1457. int max_ah;
  1458. struct ocrdma_create_ah_tbl *cmd;
  1459. struct ocrdma_create_ah_tbl_rsp *rsp;
  1460. struct pci_dev *pdev = dev->nic_info.pdev;
  1461. dma_addr_t pa;
  1462. struct ocrdma_pbe *pbes;
  1463. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_CREATE_AH_TBL, sizeof(*cmd));
  1464. if (!cmd)
  1465. return status;
  1466. max_ah = OCRDMA_MAX_AH;
  1467. dev->av_tbl.size = sizeof(struct ocrdma_av) * max_ah;
  1468. /* number of PBEs in PBL */
  1469. cmd->ah_conf = (OCRDMA_AH_TBL_PAGES <<
  1470. OCRDMA_CREATE_AH_NUM_PAGES_SHIFT) &
  1471. OCRDMA_CREATE_AH_NUM_PAGES_MASK;
  1472. /* page size */
  1473. for (i = 0; i < OCRDMA_MAX_Q_PAGE_SIZE_CNT; i++) {
  1474. if (PAGE_SIZE == (OCRDMA_MIN_Q_PAGE_SIZE << i))
  1475. break;
  1476. }
  1477. cmd->ah_conf |= (i << OCRDMA_CREATE_AH_PAGE_SIZE_SHIFT) &
  1478. OCRDMA_CREATE_AH_PAGE_SIZE_MASK;
  1479. /* ah_entry size */
  1480. cmd->ah_conf |= (sizeof(struct ocrdma_av) <<
  1481. OCRDMA_CREATE_AH_ENTRY_SIZE_SHIFT) &
  1482. OCRDMA_CREATE_AH_ENTRY_SIZE_MASK;
  1483. dev->av_tbl.pbl.va = dma_alloc_coherent(&pdev->dev, PAGE_SIZE,
  1484. &dev->av_tbl.pbl.pa,
  1485. GFP_KERNEL);
  1486. if (dev->av_tbl.pbl.va == NULL)
  1487. goto mem_err;
  1488. dev->av_tbl.va = dma_alloc_coherent(&pdev->dev, dev->av_tbl.size,
  1489. &pa, GFP_KERNEL);
  1490. if (dev->av_tbl.va == NULL)
  1491. goto mem_err_ah;
  1492. dev->av_tbl.pa = pa;
  1493. dev->av_tbl.num_ah = max_ah;
  1494. memset(dev->av_tbl.va, 0, dev->av_tbl.size);
  1495. pbes = (struct ocrdma_pbe *)dev->av_tbl.pbl.va;
  1496. for (i = 0; i < dev->av_tbl.size / OCRDMA_MIN_Q_PAGE_SIZE; i++) {
  1497. pbes[i].pa_lo = (u32)cpu_to_le32(pa & 0xffffffff);
  1498. pbes[i].pa_hi = (u32)cpu_to_le32(upper_32_bits(pa));
  1499. pa += PAGE_SIZE;
  1500. }
  1501. cmd->tbl_addr[0].lo = (u32)(dev->av_tbl.pbl.pa & 0xFFFFFFFF);
  1502. cmd->tbl_addr[0].hi = (u32)upper_32_bits(dev->av_tbl.pbl.pa);
  1503. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1504. if (status)
  1505. goto mbx_err;
  1506. rsp = (struct ocrdma_create_ah_tbl_rsp *)cmd;
  1507. dev->av_tbl.ahid = rsp->ahid & 0xFFFF;
  1508. kfree(cmd);
  1509. return 0;
  1510. mbx_err:
  1511. dma_free_coherent(&pdev->dev, dev->av_tbl.size, dev->av_tbl.va,
  1512. dev->av_tbl.pa);
  1513. dev->av_tbl.va = NULL;
  1514. mem_err_ah:
  1515. dma_free_coherent(&pdev->dev, PAGE_SIZE, dev->av_tbl.pbl.va,
  1516. dev->av_tbl.pbl.pa);
  1517. dev->av_tbl.pbl.va = NULL;
  1518. dev->av_tbl.size = 0;
  1519. mem_err:
  1520. kfree(cmd);
  1521. return status;
  1522. }
  1523. static void ocrdma_mbx_delete_ah_tbl(struct ocrdma_dev *dev)
  1524. {
  1525. struct ocrdma_delete_ah_tbl *cmd;
  1526. struct pci_dev *pdev = dev->nic_info.pdev;
  1527. if (dev->av_tbl.va == NULL)
  1528. return;
  1529. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DELETE_AH_TBL, sizeof(*cmd));
  1530. if (!cmd)
  1531. return;
  1532. cmd->ahid = dev->av_tbl.ahid;
  1533. ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1534. dma_free_coherent(&pdev->dev, dev->av_tbl.size, dev->av_tbl.va,
  1535. dev->av_tbl.pa);
  1536. dev->av_tbl.va = NULL;
  1537. dma_free_coherent(&pdev->dev, PAGE_SIZE, dev->av_tbl.pbl.va,
  1538. dev->av_tbl.pbl.pa);
  1539. kfree(cmd);
  1540. }
  1541. /* Multiple CQs uses the EQ. This routine returns least used
  1542. * EQ to associate with CQ. This will distributes the interrupt
  1543. * processing and CPU load to associated EQ, vector and so to that CPU.
  1544. */
  1545. static u16 ocrdma_bind_eq(struct ocrdma_dev *dev)
  1546. {
  1547. int i, selected_eq = 0, cq_cnt = 0;
  1548. u16 eq_id;
  1549. mutex_lock(&dev->dev_lock);
  1550. cq_cnt = dev->eq_tbl[0].cq_cnt;
  1551. eq_id = dev->eq_tbl[0].q.id;
  1552. /* find the EQ which is has the least number of
  1553. * CQs associated with it.
  1554. */
  1555. for (i = 0; i < dev->eq_cnt; i++) {
  1556. if (dev->eq_tbl[i].cq_cnt < cq_cnt) {
  1557. cq_cnt = dev->eq_tbl[i].cq_cnt;
  1558. eq_id = dev->eq_tbl[i].q.id;
  1559. selected_eq = i;
  1560. }
  1561. }
  1562. dev->eq_tbl[selected_eq].cq_cnt += 1;
  1563. mutex_unlock(&dev->dev_lock);
  1564. return eq_id;
  1565. }
  1566. static void ocrdma_unbind_eq(struct ocrdma_dev *dev, u16 eq_id)
  1567. {
  1568. int i;
  1569. mutex_lock(&dev->dev_lock);
  1570. i = ocrdma_get_eq_table_index(dev, eq_id);
  1571. if (i == -EINVAL)
  1572. BUG();
  1573. dev->eq_tbl[i].cq_cnt -= 1;
  1574. mutex_unlock(&dev->dev_lock);
  1575. }
  1576. int ocrdma_mbx_create_cq(struct ocrdma_dev *dev, struct ocrdma_cq *cq,
  1577. int entries, int dpp_cq, u16 pd_id)
  1578. {
  1579. int status = -ENOMEM; int max_hw_cqe;
  1580. struct pci_dev *pdev = dev->nic_info.pdev;
  1581. struct ocrdma_create_cq *cmd;
  1582. struct ocrdma_create_cq_rsp *rsp;
  1583. u32 hw_pages, cqe_size, page_size, cqe_count;
  1584. if (entries > dev->attr.max_cqe) {
  1585. pr_err("%s(%d) max_cqe=0x%x, requester_cqe=0x%x\n",
  1586. __func__, dev->id, dev->attr.max_cqe, entries);
  1587. return -EINVAL;
  1588. }
  1589. if (dpp_cq && (ocrdma_get_asic_type(dev) != OCRDMA_ASIC_GEN_SKH_R))
  1590. return -EINVAL;
  1591. if (dpp_cq) {
  1592. cq->max_hw_cqe = 1;
  1593. max_hw_cqe = 1;
  1594. cqe_size = OCRDMA_DPP_CQE_SIZE;
  1595. hw_pages = 1;
  1596. } else {
  1597. cq->max_hw_cqe = dev->attr.max_cqe;
  1598. max_hw_cqe = dev->attr.max_cqe;
  1599. cqe_size = sizeof(struct ocrdma_cqe);
  1600. hw_pages = OCRDMA_CREATE_CQ_MAX_PAGES;
  1601. }
  1602. cq->len = roundup(max_hw_cqe * cqe_size, OCRDMA_MIN_Q_PAGE_SIZE);
  1603. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_CREATE_CQ, sizeof(*cmd));
  1604. if (!cmd)
  1605. return -ENOMEM;
  1606. ocrdma_init_mch(&cmd->cmd.req, OCRDMA_CMD_CREATE_CQ,
  1607. OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  1608. cq->va = dma_zalloc_coherent(&pdev->dev, cq->len, &cq->pa, GFP_KERNEL);
  1609. if (!cq->va) {
  1610. status = -ENOMEM;
  1611. goto mem_err;
  1612. }
  1613. page_size = cq->len / hw_pages;
  1614. cmd->cmd.pgsz_pgcnt = (page_size / OCRDMA_MIN_Q_PAGE_SIZE) <<
  1615. OCRDMA_CREATE_CQ_PAGE_SIZE_SHIFT;
  1616. cmd->cmd.pgsz_pgcnt |= hw_pages;
  1617. cmd->cmd.ev_cnt_flags = OCRDMA_CREATE_CQ_DEF_FLAGS;
  1618. cq->eqn = ocrdma_bind_eq(dev);
  1619. cmd->cmd.req.rsvd_version = OCRDMA_CREATE_CQ_VER3;
  1620. cqe_count = cq->len / cqe_size;
  1621. cq->cqe_cnt = cqe_count;
  1622. if (cqe_count > 1024) {
  1623. /* Set cnt to 3 to indicate more than 1024 cq entries */
  1624. cmd->cmd.ev_cnt_flags |= (0x3 << OCRDMA_CREATE_CQ_CNT_SHIFT);
  1625. } else {
  1626. u8 count = 0;
  1627. switch (cqe_count) {
  1628. case 256:
  1629. count = 0;
  1630. break;
  1631. case 512:
  1632. count = 1;
  1633. break;
  1634. case 1024:
  1635. count = 2;
  1636. break;
  1637. default:
  1638. goto mbx_err;
  1639. }
  1640. cmd->cmd.ev_cnt_flags |= (count << OCRDMA_CREATE_CQ_CNT_SHIFT);
  1641. }
  1642. /* shared eq between all the consumer cqs. */
  1643. cmd->cmd.eqn = cq->eqn;
  1644. if (ocrdma_get_asic_type(dev) == OCRDMA_ASIC_GEN_SKH_R) {
  1645. if (dpp_cq)
  1646. cmd->cmd.pgsz_pgcnt |= OCRDMA_CREATE_CQ_DPP <<
  1647. OCRDMA_CREATE_CQ_TYPE_SHIFT;
  1648. cq->phase_change = false;
  1649. cmd->cmd.pdid_cqecnt = (cq->len / cqe_size);
  1650. } else {
  1651. cmd->cmd.pdid_cqecnt = (cq->len / cqe_size) - 1;
  1652. cmd->cmd.ev_cnt_flags |= OCRDMA_CREATE_CQ_FLAGS_AUTO_VALID;
  1653. cq->phase_change = true;
  1654. }
  1655. /* pd_id valid only for v3 */
  1656. cmd->cmd.pdid_cqecnt |= (pd_id <<
  1657. OCRDMA_CREATE_CQ_CMD_PDID_SHIFT);
  1658. ocrdma_build_q_pages(&cmd->cmd.pa[0], hw_pages, cq->pa, page_size);
  1659. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1660. if (status)
  1661. goto mbx_err;
  1662. rsp = (struct ocrdma_create_cq_rsp *)cmd;
  1663. cq->id = (u16) (rsp->rsp.cq_id & OCRDMA_CREATE_CQ_RSP_CQ_ID_MASK);
  1664. kfree(cmd);
  1665. return 0;
  1666. mbx_err:
  1667. ocrdma_unbind_eq(dev, cq->eqn);
  1668. dma_free_coherent(&pdev->dev, cq->len, cq->va, cq->pa);
  1669. mem_err:
  1670. kfree(cmd);
  1671. return status;
  1672. }
  1673. int ocrdma_mbx_destroy_cq(struct ocrdma_dev *dev, struct ocrdma_cq *cq)
  1674. {
  1675. int status = -ENOMEM;
  1676. struct ocrdma_destroy_cq *cmd;
  1677. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DELETE_CQ, sizeof(*cmd));
  1678. if (!cmd)
  1679. return status;
  1680. ocrdma_init_mch(&cmd->req, OCRDMA_CMD_DELETE_CQ,
  1681. OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  1682. cmd->bypass_flush_qid |=
  1683. (cq->id << OCRDMA_DESTROY_CQ_QID_SHIFT) &
  1684. OCRDMA_DESTROY_CQ_QID_MASK;
  1685. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1686. ocrdma_unbind_eq(dev, cq->eqn);
  1687. dma_free_coherent(&dev->nic_info.pdev->dev, cq->len, cq->va, cq->pa);
  1688. kfree(cmd);
  1689. return status;
  1690. }
  1691. int ocrdma_mbx_alloc_lkey(struct ocrdma_dev *dev, struct ocrdma_hw_mr *hwmr,
  1692. u32 pdid, int addr_check)
  1693. {
  1694. int status = -ENOMEM;
  1695. struct ocrdma_alloc_lkey *cmd;
  1696. struct ocrdma_alloc_lkey_rsp *rsp;
  1697. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_ALLOC_LKEY, sizeof(*cmd));
  1698. if (!cmd)
  1699. return status;
  1700. cmd->pdid = pdid;
  1701. cmd->pbl_sz_flags |= addr_check;
  1702. cmd->pbl_sz_flags |= (hwmr->fr_mr << OCRDMA_ALLOC_LKEY_FMR_SHIFT);
  1703. cmd->pbl_sz_flags |=
  1704. (hwmr->remote_wr << OCRDMA_ALLOC_LKEY_REMOTE_WR_SHIFT);
  1705. cmd->pbl_sz_flags |=
  1706. (hwmr->remote_rd << OCRDMA_ALLOC_LKEY_REMOTE_RD_SHIFT);
  1707. cmd->pbl_sz_flags |=
  1708. (hwmr->local_wr << OCRDMA_ALLOC_LKEY_LOCAL_WR_SHIFT);
  1709. cmd->pbl_sz_flags |=
  1710. (hwmr->remote_atomic << OCRDMA_ALLOC_LKEY_REMOTE_ATOMIC_SHIFT);
  1711. cmd->pbl_sz_flags |=
  1712. (hwmr->num_pbls << OCRDMA_ALLOC_LKEY_PBL_SIZE_SHIFT);
  1713. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1714. if (status)
  1715. goto mbx_err;
  1716. rsp = (struct ocrdma_alloc_lkey_rsp *)cmd;
  1717. hwmr->lkey = rsp->lrkey;
  1718. mbx_err:
  1719. kfree(cmd);
  1720. return status;
  1721. }
  1722. int ocrdma_mbx_dealloc_lkey(struct ocrdma_dev *dev, int fr_mr, u32 lkey)
  1723. {
  1724. int status;
  1725. struct ocrdma_dealloc_lkey *cmd;
  1726. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DEALLOC_LKEY, sizeof(*cmd));
  1727. if (!cmd)
  1728. return -ENOMEM;
  1729. cmd->lkey = lkey;
  1730. cmd->rsvd_frmr = fr_mr ? 1 : 0;
  1731. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1732. kfree(cmd);
  1733. return status;
  1734. }
  1735. static int ocrdma_mbx_reg_mr(struct ocrdma_dev *dev, struct ocrdma_hw_mr *hwmr,
  1736. u32 pdid, u32 pbl_cnt, u32 pbe_size, u32 last)
  1737. {
  1738. int status = -ENOMEM;
  1739. int i;
  1740. struct ocrdma_reg_nsmr *cmd;
  1741. struct ocrdma_reg_nsmr_rsp *rsp;
  1742. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_REGISTER_NSMR, sizeof(*cmd));
  1743. if (!cmd)
  1744. return -ENOMEM;
  1745. cmd->num_pbl_pdid =
  1746. pdid | (hwmr->num_pbls << OCRDMA_REG_NSMR_NUM_PBL_SHIFT);
  1747. cmd->fr_mr = hwmr->fr_mr;
  1748. cmd->flags_hpage_pbe_sz |= (hwmr->remote_wr <<
  1749. OCRDMA_REG_NSMR_REMOTE_WR_SHIFT);
  1750. cmd->flags_hpage_pbe_sz |= (hwmr->remote_rd <<
  1751. OCRDMA_REG_NSMR_REMOTE_RD_SHIFT);
  1752. cmd->flags_hpage_pbe_sz |= (hwmr->local_wr <<
  1753. OCRDMA_REG_NSMR_LOCAL_WR_SHIFT);
  1754. cmd->flags_hpage_pbe_sz |= (hwmr->remote_atomic <<
  1755. OCRDMA_REG_NSMR_REMOTE_ATOMIC_SHIFT);
  1756. cmd->flags_hpage_pbe_sz |= (hwmr->mw_bind <<
  1757. OCRDMA_REG_NSMR_BIND_MEMWIN_SHIFT);
  1758. cmd->flags_hpage_pbe_sz |= (last << OCRDMA_REG_NSMR_LAST_SHIFT);
  1759. cmd->flags_hpage_pbe_sz |= (hwmr->pbe_size / OCRDMA_MIN_HPAGE_SIZE);
  1760. cmd->flags_hpage_pbe_sz |= (hwmr->pbl_size / OCRDMA_MIN_HPAGE_SIZE) <<
  1761. OCRDMA_REG_NSMR_HPAGE_SIZE_SHIFT;
  1762. cmd->totlen_low = hwmr->len;
  1763. cmd->totlen_high = upper_32_bits(hwmr->len);
  1764. cmd->fbo_low = (u32) (hwmr->fbo & 0xffffffff);
  1765. cmd->fbo_high = (u32) upper_32_bits(hwmr->fbo);
  1766. cmd->va_loaddr = (u32) hwmr->va;
  1767. cmd->va_hiaddr = (u32) upper_32_bits(hwmr->va);
  1768. for (i = 0; i < pbl_cnt; i++) {
  1769. cmd->pbl[i].lo = (u32) (hwmr->pbl_table[i].pa & 0xffffffff);
  1770. cmd->pbl[i].hi = upper_32_bits(hwmr->pbl_table[i].pa);
  1771. }
  1772. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1773. if (status)
  1774. goto mbx_err;
  1775. rsp = (struct ocrdma_reg_nsmr_rsp *)cmd;
  1776. hwmr->lkey = rsp->lrkey;
  1777. mbx_err:
  1778. kfree(cmd);
  1779. return status;
  1780. }
  1781. static int ocrdma_mbx_reg_mr_cont(struct ocrdma_dev *dev,
  1782. struct ocrdma_hw_mr *hwmr, u32 pbl_cnt,
  1783. u32 pbl_offset, u32 last)
  1784. {
  1785. int status;
  1786. int i;
  1787. struct ocrdma_reg_nsmr_cont *cmd;
  1788. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_REGISTER_NSMR_CONT, sizeof(*cmd));
  1789. if (!cmd)
  1790. return -ENOMEM;
  1791. cmd->lrkey = hwmr->lkey;
  1792. cmd->num_pbl_offset = (pbl_cnt << OCRDMA_REG_NSMR_CONT_NUM_PBL_SHIFT) |
  1793. (pbl_offset & OCRDMA_REG_NSMR_CONT_PBL_SHIFT_MASK);
  1794. cmd->last = last << OCRDMA_REG_NSMR_CONT_LAST_SHIFT;
  1795. for (i = 0; i < pbl_cnt; i++) {
  1796. cmd->pbl[i].lo =
  1797. (u32) (hwmr->pbl_table[i + pbl_offset].pa & 0xffffffff);
  1798. cmd->pbl[i].hi =
  1799. upper_32_bits(hwmr->pbl_table[i + pbl_offset].pa);
  1800. }
  1801. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1802. kfree(cmd);
  1803. return status;
  1804. }
  1805. int ocrdma_reg_mr(struct ocrdma_dev *dev,
  1806. struct ocrdma_hw_mr *hwmr, u32 pdid, int acc)
  1807. {
  1808. int status;
  1809. u32 last = 0;
  1810. u32 cur_pbl_cnt, pbl_offset;
  1811. u32 pending_pbl_cnt = hwmr->num_pbls;
  1812. pbl_offset = 0;
  1813. cur_pbl_cnt = min(pending_pbl_cnt, MAX_OCRDMA_NSMR_PBL);
  1814. if (cur_pbl_cnt == pending_pbl_cnt)
  1815. last = 1;
  1816. status = ocrdma_mbx_reg_mr(dev, hwmr, pdid,
  1817. cur_pbl_cnt, hwmr->pbe_size, last);
  1818. if (status) {
  1819. pr_err("%s() status=%d\n", __func__, status);
  1820. return status;
  1821. }
  1822. /* if there is no more pbls to register then exit. */
  1823. if (last)
  1824. return 0;
  1825. while (!last) {
  1826. pbl_offset += cur_pbl_cnt;
  1827. pending_pbl_cnt -= cur_pbl_cnt;
  1828. cur_pbl_cnt = min(pending_pbl_cnt, MAX_OCRDMA_NSMR_PBL);
  1829. /* if we reach the end of the pbls, then need to set the last
  1830. * bit, indicating no more pbls to register for this memory key.
  1831. */
  1832. if (cur_pbl_cnt == pending_pbl_cnt)
  1833. last = 1;
  1834. status = ocrdma_mbx_reg_mr_cont(dev, hwmr, cur_pbl_cnt,
  1835. pbl_offset, last);
  1836. if (status)
  1837. break;
  1838. }
  1839. if (status)
  1840. pr_err("%s() err. status=%d\n", __func__, status);
  1841. return status;
  1842. }
  1843. bool ocrdma_is_qp_in_sq_flushlist(struct ocrdma_cq *cq, struct ocrdma_qp *qp)
  1844. {
  1845. struct ocrdma_qp *tmp;
  1846. bool found = false;
  1847. list_for_each_entry(tmp, &cq->sq_head, sq_entry) {
  1848. if (qp == tmp) {
  1849. found = true;
  1850. break;
  1851. }
  1852. }
  1853. return found;
  1854. }
  1855. bool ocrdma_is_qp_in_rq_flushlist(struct ocrdma_cq *cq, struct ocrdma_qp *qp)
  1856. {
  1857. struct ocrdma_qp *tmp;
  1858. bool found = false;
  1859. list_for_each_entry(tmp, &cq->rq_head, rq_entry) {
  1860. if (qp == tmp) {
  1861. found = true;
  1862. break;
  1863. }
  1864. }
  1865. return found;
  1866. }
  1867. void ocrdma_flush_qp(struct ocrdma_qp *qp)
  1868. {
  1869. bool found;
  1870. unsigned long flags;
  1871. struct ocrdma_dev *dev = get_ocrdma_dev(qp->ibqp.device);
  1872. spin_lock_irqsave(&dev->flush_q_lock, flags);
  1873. found = ocrdma_is_qp_in_sq_flushlist(qp->sq_cq, qp);
  1874. if (!found)
  1875. list_add_tail(&qp->sq_entry, &qp->sq_cq->sq_head);
  1876. if (!qp->srq) {
  1877. found = ocrdma_is_qp_in_rq_flushlist(qp->rq_cq, qp);
  1878. if (!found)
  1879. list_add_tail(&qp->rq_entry, &qp->rq_cq->rq_head);
  1880. }
  1881. spin_unlock_irqrestore(&dev->flush_q_lock, flags);
  1882. }
  1883. static void ocrdma_init_hwq_ptr(struct ocrdma_qp *qp)
  1884. {
  1885. qp->sq.head = 0;
  1886. qp->sq.tail = 0;
  1887. qp->rq.head = 0;
  1888. qp->rq.tail = 0;
  1889. }
  1890. int ocrdma_qp_state_change(struct ocrdma_qp *qp, enum ib_qp_state new_ib_state,
  1891. enum ib_qp_state *old_ib_state)
  1892. {
  1893. unsigned long flags;
  1894. enum ocrdma_qp_state new_state;
  1895. new_state = get_ocrdma_qp_state(new_ib_state);
  1896. /* sync with wqe and rqe posting */
  1897. spin_lock_irqsave(&qp->q_lock, flags);
  1898. if (old_ib_state)
  1899. *old_ib_state = get_ibqp_state(qp->state);
  1900. if (new_state == qp->state) {
  1901. spin_unlock_irqrestore(&qp->q_lock, flags);
  1902. return 1;
  1903. }
  1904. if (new_state == OCRDMA_QPS_INIT) {
  1905. ocrdma_init_hwq_ptr(qp);
  1906. ocrdma_del_flush_qp(qp);
  1907. } else if (new_state == OCRDMA_QPS_ERR) {
  1908. ocrdma_flush_qp(qp);
  1909. }
  1910. qp->state = new_state;
  1911. spin_unlock_irqrestore(&qp->q_lock, flags);
  1912. return 0;
  1913. }
  1914. static u32 ocrdma_set_create_qp_mbx_access_flags(struct ocrdma_qp *qp)
  1915. {
  1916. u32 flags = 0;
  1917. if (qp->cap_flags & OCRDMA_QP_INB_RD)
  1918. flags |= OCRDMA_CREATE_QP_REQ_INB_RDEN_MASK;
  1919. if (qp->cap_flags & OCRDMA_QP_INB_WR)
  1920. flags |= OCRDMA_CREATE_QP_REQ_INB_WREN_MASK;
  1921. if (qp->cap_flags & OCRDMA_QP_MW_BIND)
  1922. flags |= OCRDMA_CREATE_QP_REQ_BIND_MEMWIN_MASK;
  1923. if (qp->cap_flags & OCRDMA_QP_LKEY0)
  1924. flags |= OCRDMA_CREATE_QP_REQ_ZERO_LKEYEN_MASK;
  1925. if (qp->cap_flags & OCRDMA_QP_FAST_REG)
  1926. flags |= OCRDMA_CREATE_QP_REQ_FMR_EN_MASK;
  1927. return flags;
  1928. }
  1929. static int ocrdma_set_create_qp_sq_cmd(struct ocrdma_create_qp_req *cmd,
  1930. struct ib_qp_init_attr *attrs,
  1931. struct ocrdma_qp *qp)
  1932. {
  1933. int status;
  1934. u32 len, hw_pages, hw_page_size;
  1935. dma_addr_t pa;
  1936. struct ocrdma_pd *pd = qp->pd;
  1937. struct ocrdma_dev *dev = get_ocrdma_dev(pd->ibpd.device);
  1938. struct pci_dev *pdev = dev->nic_info.pdev;
  1939. u32 max_wqe_allocated;
  1940. u32 max_sges = attrs->cap.max_send_sge;
  1941. /* QP1 may exceed 127 */
  1942. max_wqe_allocated = min_t(u32, attrs->cap.max_send_wr + 1,
  1943. dev->attr.max_wqe);
  1944. status = ocrdma_build_q_conf(&max_wqe_allocated,
  1945. dev->attr.wqe_size, &hw_pages, &hw_page_size);
  1946. if (status) {
  1947. pr_err("%s() req. max_send_wr=0x%x\n", __func__,
  1948. max_wqe_allocated);
  1949. return -EINVAL;
  1950. }
  1951. qp->sq.max_cnt = max_wqe_allocated;
  1952. len = (hw_pages * hw_page_size);
  1953. qp->sq.va = dma_zalloc_coherent(&pdev->dev, len, &pa, GFP_KERNEL);
  1954. if (!qp->sq.va)
  1955. return -EINVAL;
  1956. qp->sq.len = len;
  1957. qp->sq.pa = pa;
  1958. qp->sq.entry_size = dev->attr.wqe_size;
  1959. ocrdma_build_q_pages(&cmd->wq_addr[0], hw_pages, pa, hw_page_size);
  1960. cmd->type_pgsz_pdn |= (ilog2(hw_page_size / OCRDMA_MIN_Q_PAGE_SIZE)
  1961. << OCRDMA_CREATE_QP_REQ_SQ_PAGE_SIZE_SHIFT);
  1962. cmd->num_wq_rq_pages |= (hw_pages <<
  1963. OCRDMA_CREATE_QP_REQ_NUM_WQ_PAGES_SHIFT) &
  1964. OCRDMA_CREATE_QP_REQ_NUM_WQ_PAGES_MASK;
  1965. cmd->max_sge_send_write |= (max_sges <<
  1966. OCRDMA_CREATE_QP_REQ_MAX_SGE_SEND_SHIFT) &
  1967. OCRDMA_CREATE_QP_REQ_MAX_SGE_SEND_MASK;
  1968. cmd->max_sge_send_write |= (max_sges <<
  1969. OCRDMA_CREATE_QP_REQ_MAX_SGE_WRITE_SHIFT) &
  1970. OCRDMA_CREATE_QP_REQ_MAX_SGE_WRITE_MASK;
  1971. cmd->max_wqe_rqe |= (ilog2(qp->sq.max_cnt) <<
  1972. OCRDMA_CREATE_QP_REQ_MAX_WQE_SHIFT) &
  1973. OCRDMA_CREATE_QP_REQ_MAX_WQE_MASK;
  1974. cmd->wqe_rqe_size |= (dev->attr.wqe_size <<
  1975. OCRDMA_CREATE_QP_REQ_WQE_SIZE_SHIFT) &
  1976. OCRDMA_CREATE_QP_REQ_WQE_SIZE_MASK;
  1977. return 0;
  1978. }
  1979. static int ocrdma_set_create_qp_rq_cmd(struct ocrdma_create_qp_req *cmd,
  1980. struct ib_qp_init_attr *attrs,
  1981. struct ocrdma_qp *qp)
  1982. {
  1983. int status;
  1984. u32 len, hw_pages, hw_page_size;
  1985. dma_addr_t pa = 0;
  1986. struct ocrdma_pd *pd = qp->pd;
  1987. struct ocrdma_dev *dev = get_ocrdma_dev(pd->ibpd.device);
  1988. struct pci_dev *pdev = dev->nic_info.pdev;
  1989. u32 max_rqe_allocated = attrs->cap.max_recv_wr + 1;
  1990. status = ocrdma_build_q_conf(&max_rqe_allocated, dev->attr.rqe_size,
  1991. &hw_pages, &hw_page_size);
  1992. if (status) {
  1993. pr_err("%s() req. max_recv_wr=0x%x\n", __func__,
  1994. attrs->cap.max_recv_wr + 1);
  1995. return status;
  1996. }
  1997. qp->rq.max_cnt = max_rqe_allocated;
  1998. len = (hw_pages * hw_page_size);
  1999. qp->rq.va = dma_zalloc_coherent(&pdev->dev, len, &pa, GFP_KERNEL);
  2000. if (!qp->rq.va)
  2001. return -ENOMEM;
  2002. qp->rq.pa = pa;
  2003. qp->rq.len = len;
  2004. qp->rq.entry_size = dev->attr.rqe_size;
  2005. ocrdma_build_q_pages(&cmd->rq_addr[0], hw_pages, pa, hw_page_size);
  2006. cmd->type_pgsz_pdn |= (ilog2(hw_page_size / OCRDMA_MIN_Q_PAGE_SIZE) <<
  2007. OCRDMA_CREATE_QP_REQ_RQ_PAGE_SIZE_SHIFT);
  2008. cmd->num_wq_rq_pages |=
  2009. (hw_pages << OCRDMA_CREATE_QP_REQ_NUM_RQ_PAGES_SHIFT) &
  2010. OCRDMA_CREATE_QP_REQ_NUM_RQ_PAGES_MASK;
  2011. cmd->max_sge_recv_flags |= (attrs->cap.max_recv_sge <<
  2012. OCRDMA_CREATE_QP_REQ_MAX_SGE_RECV_SHIFT) &
  2013. OCRDMA_CREATE_QP_REQ_MAX_SGE_RECV_MASK;
  2014. cmd->max_wqe_rqe |= (ilog2(qp->rq.max_cnt) <<
  2015. OCRDMA_CREATE_QP_REQ_MAX_RQE_SHIFT) &
  2016. OCRDMA_CREATE_QP_REQ_MAX_RQE_MASK;
  2017. cmd->wqe_rqe_size |= (dev->attr.rqe_size <<
  2018. OCRDMA_CREATE_QP_REQ_RQE_SIZE_SHIFT) &
  2019. OCRDMA_CREATE_QP_REQ_RQE_SIZE_MASK;
  2020. return 0;
  2021. }
  2022. static void ocrdma_set_create_qp_dpp_cmd(struct ocrdma_create_qp_req *cmd,
  2023. struct ocrdma_pd *pd,
  2024. struct ocrdma_qp *qp,
  2025. u8 enable_dpp_cq, u16 dpp_cq_id)
  2026. {
  2027. pd->num_dpp_qp--;
  2028. qp->dpp_enabled = true;
  2029. cmd->max_sge_recv_flags |= OCRDMA_CREATE_QP_REQ_ENABLE_DPP_MASK;
  2030. if (!enable_dpp_cq)
  2031. return;
  2032. cmd->max_sge_recv_flags |= OCRDMA_CREATE_QP_REQ_ENABLE_DPP_MASK;
  2033. cmd->dpp_credits_cqid = dpp_cq_id;
  2034. cmd->dpp_credits_cqid |= OCRDMA_CREATE_QP_REQ_DPP_CREDIT_LIMIT <<
  2035. OCRDMA_CREATE_QP_REQ_DPP_CREDIT_SHIFT;
  2036. }
  2037. static int ocrdma_set_create_qp_ird_cmd(struct ocrdma_create_qp_req *cmd,
  2038. struct ocrdma_qp *qp)
  2039. {
  2040. struct ocrdma_pd *pd = qp->pd;
  2041. struct ocrdma_dev *dev = get_ocrdma_dev(pd->ibpd.device);
  2042. struct pci_dev *pdev = dev->nic_info.pdev;
  2043. dma_addr_t pa = 0;
  2044. int ird_page_size = dev->attr.ird_page_size;
  2045. int ird_q_len = dev->attr.num_ird_pages * ird_page_size;
  2046. struct ocrdma_hdr_wqe *rqe;
  2047. int i = 0;
  2048. if (dev->attr.ird == 0)
  2049. return 0;
  2050. qp->ird_q_va = dma_zalloc_coherent(&pdev->dev, ird_q_len, &pa,
  2051. GFP_KERNEL);
  2052. if (!qp->ird_q_va)
  2053. return -ENOMEM;
  2054. ocrdma_build_q_pages(&cmd->ird_addr[0], dev->attr.num_ird_pages,
  2055. pa, ird_page_size);
  2056. for (; i < ird_q_len / dev->attr.rqe_size; i++) {
  2057. rqe = (struct ocrdma_hdr_wqe *)(qp->ird_q_va +
  2058. (i * dev->attr.rqe_size));
  2059. rqe->cw = 0;
  2060. rqe->cw |= 2;
  2061. rqe->cw |= (OCRDMA_TYPE_LKEY << OCRDMA_WQE_TYPE_SHIFT);
  2062. rqe->cw |= (8 << OCRDMA_WQE_SIZE_SHIFT);
  2063. rqe->cw |= (8 << OCRDMA_WQE_NXT_WQE_SIZE_SHIFT);
  2064. }
  2065. return 0;
  2066. }
  2067. static void ocrdma_get_create_qp_rsp(struct ocrdma_create_qp_rsp *rsp,
  2068. struct ocrdma_qp *qp,
  2069. struct ib_qp_init_attr *attrs,
  2070. u16 *dpp_offset, u16 *dpp_credit_lmt)
  2071. {
  2072. u32 max_wqe_allocated, max_rqe_allocated;
  2073. qp->id = rsp->qp_id & OCRDMA_CREATE_QP_RSP_QP_ID_MASK;
  2074. qp->rq.dbid = rsp->sq_rq_id & OCRDMA_CREATE_QP_RSP_RQ_ID_MASK;
  2075. qp->sq.dbid = rsp->sq_rq_id >> OCRDMA_CREATE_QP_RSP_SQ_ID_SHIFT;
  2076. qp->max_ird = rsp->max_ord_ird & OCRDMA_CREATE_QP_RSP_MAX_IRD_MASK;
  2077. qp->max_ord = (rsp->max_ord_ird >> OCRDMA_CREATE_QP_RSP_MAX_ORD_SHIFT);
  2078. qp->dpp_enabled = false;
  2079. if (rsp->dpp_response & OCRDMA_CREATE_QP_RSP_DPP_ENABLED_MASK) {
  2080. qp->dpp_enabled = true;
  2081. *dpp_credit_lmt = (rsp->dpp_response &
  2082. OCRDMA_CREATE_QP_RSP_DPP_CREDITS_MASK) >>
  2083. OCRDMA_CREATE_QP_RSP_DPP_CREDITS_SHIFT;
  2084. *dpp_offset = (rsp->dpp_response &
  2085. OCRDMA_CREATE_QP_RSP_DPP_PAGE_OFFSET_MASK) >>
  2086. OCRDMA_CREATE_QP_RSP_DPP_PAGE_OFFSET_SHIFT;
  2087. }
  2088. max_wqe_allocated =
  2089. rsp->max_wqe_rqe >> OCRDMA_CREATE_QP_RSP_MAX_WQE_SHIFT;
  2090. max_wqe_allocated = 1 << max_wqe_allocated;
  2091. max_rqe_allocated = 1 << ((u16)rsp->max_wqe_rqe);
  2092. qp->sq.max_cnt = max_wqe_allocated;
  2093. qp->sq.max_wqe_idx = max_wqe_allocated - 1;
  2094. if (!attrs->srq) {
  2095. qp->rq.max_cnt = max_rqe_allocated;
  2096. qp->rq.max_wqe_idx = max_rqe_allocated - 1;
  2097. }
  2098. }
  2099. int ocrdma_mbx_create_qp(struct ocrdma_qp *qp, struct ib_qp_init_attr *attrs,
  2100. u8 enable_dpp_cq, u16 dpp_cq_id, u16 *dpp_offset,
  2101. u16 *dpp_credit_lmt)
  2102. {
  2103. int status = -ENOMEM;
  2104. u32 flags = 0;
  2105. struct ocrdma_pd *pd = qp->pd;
  2106. struct ocrdma_dev *dev = get_ocrdma_dev(pd->ibpd.device);
  2107. struct pci_dev *pdev = dev->nic_info.pdev;
  2108. struct ocrdma_cq *cq;
  2109. struct ocrdma_create_qp_req *cmd;
  2110. struct ocrdma_create_qp_rsp *rsp;
  2111. int qptype;
  2112. switch (attrs->qp_type) {
  2113. case IB_QPT_GSI:
  2114. qptype = OCRDMA_QPT_GSI;
  2115. break;
  2116. case IB_QPT_RC:
  2117. qptype = OCRDMA_QPT_RC;
  2118. break;
  2119. case IB_QPT_UD:
  2120. qptype = OCRDMA_QPT_UD;
  2121. break;
  2122. default:
  2123. return -EINVAL;
  2124. }
  2125. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_CREATE_QP, sizeof(*cmd));
  2126. if (!cmd)
  2127. return status;
  2128. cmd->type_pgsz_pdn |= (qptype << OCRDMA_CREATE_QP_REQ_QPT_SHIFT) &
  2129. OCRDMA_CREATE_QP_REQ_QPT_MASK;
  2130. status = ocrdma_set_create_qp_sq_cmd(cmd, attrs, qp);
  2131. if (status)
  2132. goto sq_err;
  2133. if (attrs->srq) {
  2134. struct ocrdma_srq *srq = get_ocrdma_srq(attrs->srq);
  2135. cmd->max_sge_recv_flags |= OCRDMA_CREATE_QP_REQ_USE_SRQ_MASK;
  2136. cmd->rq_addr[0].lo = srq->id;
  2137. qp->srq = srq;
  2138. } else {
  2139. status = ocrdma_set_create_qp_rq_cmd(cmd, attrs, qp);
  2140. if (status)
  2141. goto rq_err;
  2142. }
  2143. status = ocrdma_set_create_qp_ird_cmd(cmd, qp);
  2144. if (status)
  2145. goto mbx_err;
  2146. cmd->type_pgsz_pdn |= (pd->id << OCRDMA_CREATE_QP_REQ_PD_ID_SHIFT) &
  2147. OCRDMA_CREATE_QP_REQ_PD_ID_MASK;
  2148. flags = ocrdma_set_create_qp_mbx_access_flags(qp);
  2149. cmd->max_sge_recv_flags |= flags;
  2150. cmd->max_ord_ird |= (dev->attr.max_ord_per_qp <<
  2151. OCRDMA_CREATE_QP_REQ_MAX_ORD_SHIFT) &
  2152. OCRDMA_CREATE_QP_REQ_MAX_ORD_MASK;
  2153. cmd->max_ord_ird |= (dev->attr.max_ird_per_qp <<
  2154. OCRDMA_CREATE_QP_REQ_MAX_IRD_SHIFT) &
  2155. OCRDMA_CREATE_QP_REQ_MAX_IRD_MASK;
  2156. cq = get_ocrdma_cq(attrs->send_cq);
  2157. cmd->wq_rq_cqid |= (cq->id << OCRDMA_CREATE_QP_REQ_WQ_CQID_SHIFT) &
  2158. OCRDMA_CREATE_QP_REQ_WQ_CQID_MASK;
  2159. qp->sq_cq = cq;
  2160. cq = get_ocrdma_cq(attrs->recv_cq);
  2161. cmd->wq_rq_cqid |= (cq->id << OCRDMA_CREATE_QP_REQ_RQ_CQID_SHIFT) &
  2162. OCRDMA_CREATE_QP_REQ_RQ_CQID_MASK;
  2163. qp->rq_cq = cq;
  2164. if (pd->dpp_enabled && attrs->cap.max_inline_data && pd->num_dpp_qp &&
  2165. (attrs->cap.max_inline_data <= dev->attr.max_inline_data)) {
  2166. ocrdma_set_create_qp_dpp_cmd(cmd, pd, qp, enable_dpp_cq,
  2167. dpp_cq_id);
  2168. }
  2169. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  2170. if (status)
  2171. goto mbx_err;
  2172. rsp = (struct ocrdma_create_qp_rsp *)cmd;
  2173. ocrdma_get_create_qp_rsp(rsp, qp, attrs, dpp_offset, dpp_credit_lmt);
  2174. qp->state = OCRDMA_QPS_RST;
  2175. kfree(cmd);
  2176. return 0;
  2177. mbx_err:
  2178. if (qp->rq.va)
  2179. dma_free_coherent(&pdev->dev, qp->rq.len, qp->rq.va, qp->rq.pa);
  2180. rq_err:
  2181. pr_err("%s(%d) rq_err\n", __func__, dev->id);
  2182. dma_free_coherent(&pdev->dev, qp->sq.len, qp->sq.va, qp->sq.pa);
  2183. sq_err:
  2184. pr_err("%s(%d) sq_err\n", __func__, dev->id);
  2185. kfree(cmd);
  2186. return status;
  2187. }
  2188. int ocrdma_mbx_query_qp(struct ocrdma_dev *dev, struct ocrdma_qp *qp,
  2189. struct ocrdma_qp_params *param)
  2190. {
  2191. int status = -ENOMEM;
  2192. struct ocrdma_query_qp *cmd;
  2193. struct ocrdma_query_qp_rsp *rsp;
  2194. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_QUERY_QP, sizeof(*rsp));
  2195. if (!cmd)
  2196. return status;
  2197. cmd->qp_id = qp->id;
  2198. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  2199. if (status)
  2200. goto mbx_err;
  2201. rsp = (struct ocrdma_query_qp_rsp *)cmd;
  2202. memcpy(param, &rsp->params, sizeof(struct ocrdma_qp_params));
  2203. mbx_err:
  2204. kfree(cmd);
  2205. return status;
  2206. }
  2207. static int ocrdma_set_av_params(struct ocrdma_qp *qp,
  2208. struct ocrdma_modify_qp *cmd,
  2209. struct ib_qp_attr *attrs,
  2210. int attr_mask)
  2211. {
  2212. int status;
  2213. struct rdma_ah_attr *ah_attr = &attrs->ah_attr;
  2214. union ib_gid sgid;
  2215. struct ib_gid_attr sgid_attr;
  2216. u32 vlan_id = 0xFFFF;
  2217. u8 mac_addr[6], hdr_type;
  2218. union {
  2219. struct sockaddr _sockaddr;
  2220. struct sockaddr_in _sockaddr_in;
  2221. struct sockaddr_in6 _sockaddr_in6;
  2222. } sgid_addr, dgid_addr;
  2223. struct ocrdma_dev *dev = get_ocrdma_dev(qp->ibqp.device);
  2224. const struct ib_global_route *grh;
  2225. if ((rdma_ah_get_ah_flags(ah_attr) & IB_AH_GRH) == 0)
  2226. return -EINVAL;
  2227. grh = rdma_ah_read_grh(ah_attr);
  2228. if (atomic_cmpxchg(&dev->update_sl, 1, 0))
  2229. ocrdma_init_service_level(dev);
  2230. cmd->params.tclass_sq_psn |=
  2231. (grh->traffic_class << OCRDMA_QP_PARAMS_TCLASS_SHIFT);
  2232. cmd->params.rnt_rc_sl_fl |=
  2233. (grh->flow_label & OCRDMA_QP_PARAMS_FLOW_LABEL_MASK);
  2234. cmd->params.rnt_rc_sl_fl |= (rdma_ah_get_sl(ah_attr) <<
  2235. OCRDMA_QP_PARAMS_SL_SHIFT);
  2236. cmd->params.hop_lmt_rq_psn |=
  2237. (grh->hop_limit << OCRDMA_QP_PARAMS_HOP_LMT_SHIFT);
  2238. cmd->flags |= OCRDMA_QP_PARA_FLOW_LBL_VALID;
  2239. /* GIDs */
  2240. memcpy(&cmd->params.dgid[0], &grh->dgid.raw[0],
  2241. sizeof(cmd->params.dgid));
  2242. status = ib_get_cached_gid(&dev->ibdev, 1, grh->sgid_index,
  2243. &sgid, &sgid_attr);
  2244. if (!status) {
  2245. vlan_id = rdma_vlan_dev_vlan_id(sgid_attr.ndev);
  2246. memcpy(mac_addr, sgid_attr.ndev->dev_addr, ETH_ALEN);
  2247. dev_put(sgid_attr.ndev);
  2248. }
  2249. qp->sgid_idx = grh->sgid_index;
  2250. memcpy(&cmd->params.sgid[0], &sgid.raw[0], sizeof(cmd->params.sgid));
  2251. status = ocrdma_resolve_dmac(dev, ah_attr, &mac_addr[0]);
  2252. if (status)
  2253. return status;
  2254. cmd->params.dmac_b0_to_b3 = mac_addr[0] | (mac_addr[1] << 8) |
  2255. (mac_addr[2] << 16) | (mac_addr[3] << 24);
  2256. hdr_type = ib_gid_to_network_type(sgid_attr.gid_type, &sgid);
  2257. if (hdr_type == RDMA_NETWORK_IPV4) {
  2258. rdma_gid2ip(&sgid_addr._sockaddr, &sgid);
  2259. rdma_gid2ip(&dgid_addr._sockaddr, &grh->dgid);
  2260. memcpy(&cmd->params.dgid[0],
  2261. &dgid_addr._sockaddr_in.sin_addr.s_addr, 4);
  2262. memcpy(&cmd->params.sgid[0],
  2263. &sgid_addr._sockaddr_in.sin_addr.s_addr, 4);
  2264. }
  2265. /* convert them to LE format. */
  2266. ocrdma_cpu_to_le32(&cmd->params.dgid[0], sizeof(cmd->params.dgid));
  2267. ocrdma_cpu_to_le32(&cmd->params.sgid[0], sizeof(cmd->params.sgid));
  2268. cmd->params.vlan_dmac_b4_to_b5 = mac_addr[4] | (mac_addr[5] << 8);
  2269. if (vlan_id == 0xFFFF)
  2270. vlan_id = 0;
  2271. if (vlan_id || dev->pfc_state) {
  2272. if (!vlan_id) {
  2273. pr_err("ocrdma%d:Using VLAN with PFC is recommended\n",
  2274. dev->id);
  2275. pr_err("ocrdma%d:Using VLAN 0 for this connection\n",
  2276. dev->id);
  2277. }
  2278. cmd->params.vlan_dmac_b4_to_b5 |=
  2279. vlan_id << OCRDMA_QP_PARAMS_VLAN_SHIFT;
  2280. cmd->flags |= OCRDMA_QP_PARA_VLAN_EN_VALID;
  2281. cmd->params.rnt_rc_sl_fl |=
  2282. (dev->sl & 0x07) << OCRDMA_QP_PARAMS_SL_SHIFT;
  2283. }
  2284. cmd->params.max_sge_recv_flags |= ((hdr_type <<
  2285. OCRDMA_QP_PARAMS_FLAGS_L3_TYPE_SHIFT) &
  2286. OCRDMA_QP_PARAMS_FLAGS_L3_TYPE_MASK);
  2287. return 0;
  2288. }
  2289. static int ocrdma_set_qp_params(struct ocrdma_qp *qp,
  2290. struct ocrdma_modify_qp *cmd,
  2291. struct ib_qp_attr *attrs, int attr_mask)
  2292. {
  2293. int status = 0;
  2294. struct ocrdma_dev *dev = get_ocrdma_dev(qp->ibqp.device);
  2295. if (attr_mask & IB_QP_PKEY_INDEX) {
  2296. cmd->params.path_mtu_pkey_indx |= (attrs->pkey_index &
  2297. OCRDMA_QP_PARAMS_PKEY_INDEX_MASK);
  2298. cmd->flags |= OCRDMA_QP_PARA_PKEY_VALID;
  2299. }
  2300. if (attr_mask & IB_QP_QKEY) {
  2301. qp->qkey = attrs->qkey;
  2302. cmd->params.qkey = attrs->qkey;
  2303. cmd->flags |= OCRDMA_QP_PARA_QKEY_VALID;
  2304. }
  2305. if (attr_mask & IB_QP_AV) {
  2306. status = ocrdma_set_av_params(qp, cmd, attrs, attr_mask);
  2307. if (status)
  2308. return status;
  2309. } else if (qp->qp_type == IB_QPT_GSI || qp->qp_type == IB_QPT_UD) {
  2310. /* set the default mac address for UD, GSI QPs */
  2311. cmd->params.dmac_b0_to_b3 = dev->nic_info.mac_addr[0] |
  2312. (dev->nic_info.mac_addr[1] << 8) |
  2313. (dev->nic_info.mac_addr[2] << 16) |
  2314. (dev->nic_info.mac_addr[3] << 24);
  2315. cmd->params.vlan_dmac_b4_to_b5 = dev->nic_info.mac_addr[4] |
  2316. (dev->nic_info.mac_addr[5] << 8);
  2317. }
  2318. if ((attr_mask & IB_QP_EN_SQD_ASYNC_NOTIFY) &&
  2319. attrs->en_sqd_async_notify) {
  2320. cmd->params.max_sge_recv_flags |=
  2321. OCRDMA_QP_PARAMS_FLAGS_SQD_ASYNC;
  2322. cmd->flags |= OCRDMA_QP_PARA_DST_QPN_VALID;
  2323. }
  2324. if (attr_mask & IB_QP_DEST_QPN) {
  2325. cmd->params.ack_to_rnr_rtc_dest_qpn |= (attrs->dest_qp_num &
  2326. OCRDMA_QP_PARAMS_DEST_QPN_MASK);
  2327. cmd->flags |= OCRDMA_QP_PARA_DST_QPN_VALID;
  2328. }
  2329. if (attr_mask & IB_QP_PATH_MTU) {
  2330. if (attrs->path_mtu < IB_MTU_512 ||
  2331. attrs->path_mtu > IB_MTU_4096) {
  2332. pr_err("ocrdma%d: IB MTU %d is not supported\n",
  2333. dev->id, ib_mtu_enum_to_int(attrs->path_mtu));
  2334. status = -EINVAL;
  2335. goto pmtu_err;
  2336. }
  2337. cmd->params.path_mtu_pkey_indx |=
  2338. (ib_mtu_enum_to_int(attrs->path_mtu) <<
  2339. OCRDMA_QP_PARAMS_PATH_MTU_SHIFT) &
  2340. OCRDMA_QP_PARAMS_PATH_MTU_MASK;
  2341. cmd->flags |= OCRDMA_QP_PARA_PMTU_VALID;
  2342. }
  2343. if (attr_mask & IB_QP_TIMEOUT) {
  2344. cmd->params.ack_to_rnr_rtc_dest_qpn |= attrs->timeout <<
  2345. OCRDMA_QP_PARAMS_ACK_TIMEOUT_SHIFT;
  2346. cmd->flags |= OCRDMA_QP_PARA_ACK_TO_VALID;
  2347. }
  2348. if (attr_mask & IB_QP_RETRY_CNT) {
  2349. cmd->params.rnt_rc_sl_fl |= (attrs->retry_cnt <<
  2350. OCRDMA_QP_PARAMS_RETRY_CNT_SHIFT) &
  2351. OCRDMA_QP_PARAMS_RETRY_CNT_MASK;
  2352. cmd->flags |= OCRDMA_QP_PARA_RETRY_CNT_VALID;
  2353. }
  2354. if (attr_mask & IB_QP_MIN_RNR_TIMER) {
  2355. cmd->params.rnt_rc_sl_fl |= (attrs->min_rnr_timer <<
  2356. OCRDMA_QP_PARAMS_RNR_NAK_TIMER_SHIFT) &
  2357. OCRDMA_QP_PARAMS_RNR_NAK_TIMER_MASK;
  2358. cmd->flags |= OCRDMA_QP_PARA_RNT_VALID;
  2359. }
  2360. if (attr_mask & IB_QP_RNR_RETRY) {
  2361. cmd->params.ack_to_rnr_rtc_dest_qpn |= (attrs->rnr_retry <<
  2362. OCRDMA_QP_PARAMS_RNR_RETRY_CNT_SHIFT)
  2363. & OCRDMA_QP_PARAMS_RNR_RETRY_CNT_MASK;
  2364. cmd->flags |= OCRDMA_QP_PARA_RRC_VALID;
  2365. }
  2366. if (attr_mask & IB_QP_SQ_PSN) {
  2367. cmd->params.tclass_sq_psn |= (attrs->sq_psn & 0x00ffffff);
  2368. cmd->flags |= OCRDMA_QP_PARA_SQPSN_VALID;
  2369. }
  2370. if (attr_mask & IB_QP_RQ_PSN) {
  2371. cmd->params.hop_lmt_rq_psn |= (attrs->rq_psn & 0x00ffffff);
  2372. cmd->flags |= OCRDMA_QP_PARA_RQPSN_VALID;
  2373. }
  2374. if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC) {
  2375. if (attrs->max_rd_atomic > dev->attr.max_ord_per_qp) {
  2376. status = -EINVAL;
  2377. goto pmtu_err;
  2378. }
  2379. qp->max_ord = attrs->max_rd_atomic;
  2380. cmd->flags |= OCRDMA_QP_PARA_MAX_ORD_VALID;
  2381. }
  2382. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC) {
  2383. if (attrs->max_dest_rd_atomic > dev->attr.max_ird_per_qp) {
  2384. status = -EINVAL;
  2385. goto pmtu_err;
  2386. }
  2387. qp->max_ird = attrs->max_dest_rd_atomic;
  2388. cmd->flags |= OCRDMA_QP_PARA_MAX_IRD_VALID;
  2389. }
  2390. cmd->params.max_ord_ird = (qp->max_ord <<
  2391. OCRDMA_QP_PARAMS_MAX_ORD_SHIFT) |
  2392. (qp->max_ird & OCRDMA_QP_PARAMS_MAX_IRD_MASK);
  2393. pmtu_err:
  2394. return status;
  2395. }
  2396. int ocrdma_mbx_modify_qp(struct ocrdma_dev *dev, struct ocrdma_qp *qp,
  2397. struct ib_qp_attr *attrs, int attr_mask)
  2398. {
  2399. int status = -ENOMEM;
  2400. struct ocrdma_modify_qp *cmd;
  2401. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_MODIFY_QP, sizeof(*cmd));
  2402. if (!cmd)
  2403. return status;
  2404. cmd->params.id = qp->id;
  2405. cmd->flags = 0;
  2406. if (attr_mask & IB_QP_STATE) {
  2407. cmd->params.max_sge_recv_flags |=
  2408. (get_ocrdma_qp_state(attrs->qp_state) <<
  2409. OCRDMA_QP_PARAMS_STATE_SHIFT) &
  2410. OCRDMA_QP_PARAMS_STATE_MASK;
  2411. cmd->flags |= OCRDMA_QP_PARA_QPS_VALID;
  2412. } else {
  2413. cmd->params.max_sge_recv_flags |=
  2414. (qp->state << OCRDMA_QP_PARAMS_STATE_SHIFT) &
  2415. OCRDMA_QP_PARAMS_STATE_MASK;
  2416. }
  2417. status = ocrdma_set_qp_params(qp, cmd, attrs, attr_mask);
  2418. if (status)
  2419. goto mbx_err;
  2420. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  2421. if (status)
  2422. goto mbx_err;
  2423. mbx_err:
  2424. kfree(cmd);
  2425. return status;
  2426. }
  2427. int ocrdma_mbx_destroy_qp(struct ocrdma_dev *dev, struct ocrdma_qp *qp)
  2428. {
  2429. int status = -ENOMEM;
  2430. struct ocrdma_destroy_qp *cmd;
  2431. struct pci_dev *pdev = dev->nic_info.pdev;
  2432. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DELETE_QP, sizeof(*cmd));
  2433. if (!cmd)
  2434. return status;
  2435. cmd->qp_id = qp->id;
  2436. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  2437. if (status)
  2438. goto mbx_err;
  2439. mbx_err:
  2440. kfree(cmd);
  2441. if (qp->sq.va)
  2442. dma_free_coherent(&pdev->dev, qp->sq.len, qp->sq.va, qp->sq.pa);
  2443. if (!qp->srq && qp->rq.va)
  2444. dma_free_coherent(&pdev->dev, qp->rq.len, qp->rq.va, qp->rq.pa);
  2445. if (qp->dpp_enabled)
  2446. qp->pd->num_dpp_qp++;
  2447. return status;
  2448. }
  2449. int ocrdma_mbx_create_srq(struct ocrdma_dev *dev, struct ocrdma_srq *srq,
  2450. struct ib_srq_init_attr *srq_attr,
  2451. struct ocrdma_pd *pd)
  2452. {
  2453. int status = -ENOMEM;
  2454. int hw_pages, hw_page_size;
  2455. int len;
  2456. struct ocrdma_create_srq_rsp *rsp;
  2457. struct ocrdma_create_srq *cmd;
  2458. dma_addr_t pa;
  2459. struct pci_dev *pdev = dev->nic_info.pdev;
  2460. u32 max_rqe_allocated;
  2461. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_CREATE_SRQ, sizeof(*cmd));
  2462. if (!cmd)
  2463. return status;
  2464. cmd->pgsz_pdid = pd->id & OCRDMA_CREATE_SRQ_PD_ID_MASK;
  2465. max_rqe_allocated = srq_attr->attr.max_wr + 1;
  2466. status = ocrdma_build_q_conf(&max_rqe_allocated,
  2467. dev->attr.rqe_size,
  2468. &hw_pages, &hw_page_size);
  2469. if (status) {
  2470. pr_err("%s() req. max_wr=0x%x\n", __func__,
  2471. srq_attr->attr.max_wr);
  2472. status = -EINVAL;
  2473. goto ret;
  2474. }
  2475. len = hw_pages * hw_page_size;
  2476. srq->rq.va = dma_alloc_coherent(&pdev->dev, len, &pa, GFP_KERNEL);
  2477. if (!srq->rq.va) {
  2478. status = -ENOMEM;
  2479. goto ret;
  2480. }
  2481. ocrdma_build_q_pages(&cmd->rq_addr[0], hw_pages, pa, hw_page_size);
  2482. srq->rq.entry_size = dev->attr.rqe_size;
  2483. srq->rq.pa = pa;
  2484. srq->rq.len = len;
  2485. srq->rq.max_cnt = max_rqe_allocated;
  2486. cmd->max_sge_rqe = ilog2(max_rqe_allocated);
  2487. cmd->max_sge_rqe |= srq_attr->attr.max_sge <<
  2488. OCRDMA_CREATE_SRQ_MAX_SGE_RECV_SHIFT;
  2489. cmd->pgsz_pdid |= (ilog2(hw_page_size / OCRDMA_MIN_Q_PAGE_SIZE)
  2490. << OCRDMA_CREATE_SRQ_PG_SZ_SHIFT);
  2491. cmd->pages_rqe_sz |= (dev->attr.rqe_size
  2492. << OCRDMA_CREATE_SRQ_RQE_SIZE_SHIFT)
  2493. & OCRDMA_CREATE_SRQ_RQE_SIZE_MASK;
  2494. cmd->pages_rqe_sz |= hw_pages << OCRDMA_CREATE_SRQ_NUM_RQ_PAGES_SHIFT;
  2495. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  2496. if (status)
  2497. goto mbx_err;
  2498. rsp = (struct ocrdma_create_srq_rsp *)cmd;
  2499. srq->id = rsp->id;
  2500. srq->rq.dbid = rsp->id;
  2501. max_rqe_allocated = ((rsp->max_sge_rqe_allocated &
  2502. OCRDMA_CREATE_SRQ_RSP_MAX_RQE_ALLOCATED_MASK) >>
  2503. OCRDMA_CREATE_SRQ_RSP_MAX_RQE_ALLOCATED_SHIFT);
  2504. max_rqe_allocated = (1 << max_rqe_allocated);
  2505. srq->rq.max_cnt = max_rqe_allocated;
  2506. srq->rq.max_wqe_idx = max_rqe_allocated - 1;
  2507. srq->rq.max_sges = (rsp->max_sge_rqe_allocated &
  2508. OCRDMA_CREATE_SRQ_RSP_MAX_SGE_RECV_ALLOCATED_MASK) >>
  2509. OCRDMA_CREATE_SRQ_RSP_MAX_SGE_RECV_ALLOCATED_SHIFT;
  2510. goto ret;
  2511. mbx_err:
  2512. dma_free_coherent(&pdev->dev, srq->rq.len, srq->rq.va, pa);
  2513. ret:
  2514. kfree(cmd);
  2515. return status;
  2516. }
  2517. int ocrdma_mbx_modify_srq(struct ocrdma_srq *srq, struct ib_srq_attr *srq_attr)
  2518. {
  2519. int status = -ENOMEM;
  2520. struct ocrdma_modify_srq *cmd;
  2521. struct ocrdma_pd *pd = srq->pd;
  2522. struct ocrdma_dev *dev = get_ocrdma_dev(pd->ibpd.device);
  2523. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_MODIFY_SRQ, sizeof(*cmd));
  2524. if (!cmd)
  2525. return status;
  2526. cmd->id = srq->id;
  2527. cmd->limit_max_rqe |= srq_attr->srq_limit <<
  2528. OCRDMA_MODIFY_SRQ_LIMIT_SHIFT;
  2529. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  2530. kfree(cmd);
  2531. return status;
  2532. }
  2533. int ocrdma_mbx_query_srq(struct ocrdma_srq *srq, struct ib_srq_attr *srq_attr)
  2534. {
  2535. int status = -ENOMEM;
  2536. struct ocrdma_query_srq *cmd;
  2537. struct ocrdma_dev *dev = get_ocrdma_dev(srq->ibsrq.device);
  2538. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_QUERY_SRQ, sizeof(*cmd));
  2539. if (!cmd)
  2540. return status;
  2541. cmd->id = srq->rq.dbid;
  2542. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  2543. if (status == 0) {
  2544. struct ocrdma_query_srq_rsp *rsp =
  2545. (struct ocrdma_query_srq_rsp *)cmd;
  2546. srq_attr->max_sge =
  2547. rsp->srq_lmt_max_sge &
  2548. OCRDMA_QUERY_SRQ_RSP_MAX_SGE_RECV_MASK;
  2549. srq_attr->max_wr =
  2550. rsp->max_rqe_pdid >> OCRDMA_QUERY_SRQ_RSP_MAX_RQE_SHIFT;
  2551. srq_attr->srq_limit = rsp->srq_lmt_max_sge >>
  2552. OCRDMA_QUERY_SRQ_RSP_SRQ_LIMIT_SHIFT;
  2553. }
  2554. kfree(cmd);
  2555. return status;
  2556. }
  2557. int ocrdma_mbx_destroy_srq(struct ocrdma_dev *dev, struct ocrdma_srq *srq)
  2558. {
  2559. int status = -ENOMEM;
  2560. struct ocrdma_destroy_srq *cmd;
  2561. struct pci_dev *pdev = dev->nic_info.pdev;
  2562. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DELETE_SRQ, sizeof(*cmd));
  2563. if (!cmd)
  2564. return status;
  2565. cmd->id = srq->id;
  2566. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  2567. if (srq->rq.va)
  2568. dma_free_coherent(&pdev->dev, srq->rq.len,
  2569. srq->rq.va, srq->rq.pa);
  2570. kfree(cmd);
  2571. return status;
  2572. }
  2573. static int ocrdma_mbx_get_dcbx_config(struct ocrdma_dev *dev, u32 ptype,
  2574. struct ocrdma_dcbx_cfg *dcbxcfg)
  2575. {
  2576. int status;
  2577. dma_addr_t pa;
  2578. struct ocrdma_mqe cmd;
  2579. struct ocrdma_get_dcbx_cfg_req *req = NULL;
  2580. struct ocrdma_get_dcbx_cfg_rsp *rsp = NULL;
  2581. struct pci_dev *pdev = dev->nic_info.pdev;
  2582. struct ocrdma_mqe_sge *mqe_sge = cmd.u.nonemb_req.sge;
  2583. memset(&cmd, 0, sizeof(struct ocrdma_mqe));
  2584. cmd.hdr.pyld_len = max_t (u32, sizeof(struct ocrdma_get_dcbx_cfg_rsp),
  2585. sizeof(struct ocrdma_get_dcbx_cfg_req));
  2586. req = dma_alloc_coherent(&pdev->dev, cmd.hdr.pyld_len, &pa, GFP_KERNEL);
  2587. if (!req) {
  2588. status = -ENOMEM;
  2589. goto mem_err;
  2590. }
  2591. cmd.hdr.spcl_sge_cnt_emb |= (1 << OCRDMA_MQE_HDR_SGE_CNT_SHIFT) &
  2592. OCRDMA_MQE_HDR_SGE_CNT_MASK;
  2593. mqe_sge->pa_lo = (u32) (pa & 0xFFFFFFFFUL);
  2594. mqe_sge->pa_hi = (u32) upper_32_bits(pa);
  2595. mqe_sge->len = cmd.hdr.pyld_len;
  2596. memset(req, 0, sizeof(struct ocrdma_get_dcbx_cfg_req));
  2597. ocrdma_init_mch(&req->hdr, OCRDMA_CMD_GET_DCBX_CONFIG,
  2598. OCRDMA_SUBSYS_DCBX, cmd.hdr.pyld_len);
  2599. req->param_type = ptype;
  2600. status = ocrdma_mbx_cmd(dev, &cmd);
  2601. if (status)
  2602. goto mbx_err;
  2603. rsp = (struct ocrdma_get_dcbx_cfg_rsp *)req;
  2604. ocrdma_le32_to_cpu(rsp, sizeof(struct ocrdma_get_dcbx_cfg_rsp));
  2605. memcpy(dcbxcfg, &rsp->cfg, sizeof(struct ocrdma_dcbx_cfg));
  2606. mbx_err:
  2607. dma_free_coherent(&pdev->dev, cmd.hdr.pyld_len, req, pa);
  2608. mem_err:
  2609. return status;
  2610. }
  2611. #define OCRDMA_MAX_SERVICE_LEVEL_INDEX 0x08
  2612. #define OCRDMA_DEFAULT_SERVICE_LEVEL 0x05
  2613. static int ocrdma_parse_dcbxcfg_rsp(struct ocrdma_dev *dev, int ptype,
  2614. struct ocrdma_dcbx_cfg *dcbxcfg,
  2615. u8 *srvc_lvl)
  2616. {
  2617. int status = -EINVAL, indx, slindx;
  2618. int ventry_cnt;
  2619. struct ocrdma_app_parameter *app_param;
  2620. u8 valid, proto_sel;
  2621. u8 app_prio, pfc_prio;
  2622. u16 proto;
  2623. if (!(dcbxcfg->tcv_aev_opv_st & OCRDMA_DCBX_STATE_MASK)) {
  2624. pr_info("%s ocrdma%d DCBX is disabled\n",
  2625. dev_name(&dev->nic_info.pdev->dev), dev->id);
  2626. goto out;
  2627. }
  2628. if (!ocrdma_is_enabled_and_synced(dcbxcfg->pfc_state)) {
  2629. pr_info("%s ocrdma%d priority flow control(%s) is %s%s\n",
  2630. dev_name(&dev->nic_info.pdev->dev), dev->id,
  2631. (ptype > 0 ? "operational" : "admin"),
  2632. (dcbxcfg->pfc_state & OCRDMA_STATE_FLAG_ENABLED) ?
  2633. "enabled" : "disabled",
  2634. (dcbxcfg->pfc_state & OCRDMA_STATE_FLAG_SYNC) ?
  2635. "" : ", not sync'ed");
  2636. goto out;
  2637. } else {
  2638. pr_info("%s ocrdma%d priority flow control is enabled and sync'ed\n",
  2639. dev_name(&dev->nic_info.pdev->dev), dev->id);
  2640. }
  2641. ventry_cnt = (dcbxcfg->tcv_aev_opv_st >>
  2642. OCRDMA_DCBX_APP_ENTRY_SHIFT)
  2643. & OCRDMA_DCBX_STATE_MASK;
  2644. for (indx = 0; indx < ventry_cnt; indx++) {
  2645. app_param = &dcbxcfg->app_param[indx];
  2646. valid = (app_param->valid_proto_app >>
  2647. OCRDMA_APP_PARAM_VALID_SHIFT)
  2648. & OCRDMA_APP_PARAM_VALID_MASK;
  2649. proto_sel = (app_param->valid_proto_app
  2650. >> OCRDMA_APP_PARAM_PROTO_SEL_SHIFT)
  2651. & OCRDMA_APP_PARAM_PROTO_SEL_MASK;
  2652. proto = app_param->valid_proto_app &
  2653. OCRDMA_APP_PARAM_APP_PROTO_MASK;
  2654. if (
  2655. valid && proto == ETH_P_IBOE &&
  2656. proto_sel == OCRDMA_PROTO_SELECT_L2) {
  2657. for (slindx = 0; slindx <
  2658. OCRDMA_MAX_SERVICE_LEVEL_INDEX; slindx++) {
  2659. app_prio = ocrdma_get_app_prio(
  2660. (u8 *)app_param->app_prio,
  2661. slindx);
  2662. pfc_prio = ocrdma_get_pfc_prio(
  2663. (u8 *)dcbxcfg->pfc_prio,
  2664. slindx);
  2665. if (app_prio && pfc_prio) {
  2666. *srvc_lvl = slindx;
  2667. status = 0;
  2668. goto out;
  2669. }
  2670. }
  2671. if (slindx == OCRDMA_MAX_SERVICE_LEVEL_INDEX) {
  2672. pr_info("%s ocrdma%d application priority not set for 0x%x protocol\n",
  2673. dev_name(&dev->nic_info.pdev->dev),
  2674. dev->id, proto);
  2675. }
  2676. }
  2677. }
  2678. out:
  2679. return status;
  2680. }
  2681. void ocrdma_init_service_level(struct ocrdma_dev *dev)
  2682. {
  2683. int status = 0, indx;
  2684. struct ocrdma_dcbx_cfg dcbxcfg;
  2685. u8 srvc_lvl = OCRDMA_DEFAULT_SERVICE_LEVEL;
  2686. int ptype = OCRDMA_PARAMETER_TYPE_OPER;
  2687. for (indx = 0; indx < 2; indx++) {
  2688. status = ocrdma_mbx_get_dcbx_config(dev, ptype, &dcbxcfg);
  2689. if (status) {
  2690. pr_err("%s(): status=%d\n", __func__, status);
  2691. ptype = OCRDMA_PARAMETER_TYPE_ADMIN;
  2692. continue;
  2693. }
  2694. status = ocrdma_parse_dcbxcfg_rsp(dev, ptype,
  2695. &dcbxcfg, &srvc_lvl);
  2696. if (status) {
  2697. ptype = OCRDMA_PARAMETER_TYPE_ADMIN;
  2698. continue;
  2699. }
  2700. break;
  2701. }
  2702. if (status)
  2703. pr_info("%s ocrdma%d service level default\n",
  2704. dev_name(&dev->nic_info.pdev->dev), dev->id);
  2705. else
  2706. pr_info("%s ocrdma%d service level %d\n",
  2707. dev_name(&dev->nic_info.pdev->dev), dev->id,
  2708. srvc_lvl);
  2709. dev->pfc_state = ocrdma_is_enabled_and_synced(dcbxcfg.pfc_state);
  2710. dev->sl = srvc_lvl;
  2711. }
  2712. int ocrdma_alloc_av(struct ocrdma_dev *dev, struct ocrdma_ah *ah)
  2713. {
  2714. int i;
  2715. int status = -EINVAL;
  2716. struct ocrdma_av *av;
  2717. unsigned long flags;
  2718. av = dev->av_tbl.va;
  2719. spin_lock_irqsave(&dev->av_tbl.lock, flags);
  2720. for (i = 0; i < dev->av_tbl.num_ah; i++) {
  2721. if (av->valid == 0) {
  2722. av->valid = OCRDMA_AV_VALID;
  2723. ah->av = av;
  2724. ah->id = i;
  2725. status = 0;
  2726. break;
  2727. }
  2728. av++;
  2729. }
  2730. if (i == dev->av_tbl.num_ah)
  2731. status = -EAGAIN;
  2732. spin_unlock_irqrestore(&dev->av_tbl.lock, flags);
  2733. return status;
  2734. }
  2735. int ocrdma_free_av(struct ocrdma_dev *dev, struct ocrdma_ah *ah)
  2736. {
  2737. unsigned long flags;
  2738. spin_lock_irqsave(&dev->av_tbl.lock, flags);
  2739. ah->av->valid = 0;
  2740. spin_unlock_irqrestore(&dev->av_tbl.lock, flags);
  2741. return 0;
  2742. }
  2743. static int ocrdma_create_eqs(struct ocrdma_dev *dev)
  2744. {
  2745. int num_eq, i, status = 0;
  2746. int irq;
  2747. unsigned long flags = 0;
  2748. num_eq = dev->nic_info.msix.num_vectors -
  2749. dev->nic_info.msix.start_vector;
  2750. if (dev->nic_info.intr_mode == BE_INTERRUPT_MODE_INTX) {
  2751. num_eq = 1;
  2752. flags = IRQF_SHARED;
  2753. } else {
  2754. num_eq = min_t(u32, num_eq, num_online_cpus());
  2755. }
  2756. if (!num_eq)
  2757. return -EINVAL;
  2758. dev->eq_tbl = kzalloc(sizeof(struct ocrdma_eq) * num_eq, GFP_KERNEL);
  2759. if (!dev->eq_tbl)
  2760. return -ENOMEM;
  2761. for (i = 0; i < num_eq; i++) {
  2762. status = ocrdma_create_eq(dev, &dev->eq_tbl[i],
  2763. OCRDMA_EQ_LEN);
  2764. if (status) {
  2765. status = -EINVAL;
  2766. break;
  2767. }
  2768. sprintf(dev->eq_tbl[i].irq_name, "ocrdma%d-%d",
  2769. dev->id, i);
  2770. irq = ocrdma_get_irq(dev, &dev->eq_tbl[i]);
  2771. status = request_irq(irq, ocrdma_irq_handler, flags,
  2772. dev->eq_tbl[i].irq_name,
  2773. &dev->eq_tbl[i]);
  2774. if (status)
  2775. goto done;
  2776. dev->eq_cnt += 1;
  2777. }
  2778. /* one eq is sufficient for data path to work */
  2779. return 0;
  2780. done:
  2781. ocrdma_destroy_eqs(dev);
  2782. return status;
  2783. }
  2784. static int ocrdma_mbx_modify_eqd(struct ocrdma_dev *dev, struct ocrdma_eq *eq,
  2785. int num)
  2786. {
  2787. int i, status;
  2788. struct ocrdma_modify_eqd_req *cmd;
  2789. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_MODIFY_EQ_DELAY, sizeof(*cmd));
  2790. if (!cmd)
  2791. return -ENOMEM;
  2792. ocrdma_init_mch(&cmd->cmd.req, OCRDMA_CMD_MODIFY_EQ_DELAY,
  2793. OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  2794. cmd->cmd.num_eq = num;
  2795. for (i = 0; i < num; i++) {
  2796. cmd->cmd.set_eqd[i].eq_id = eq[i].q.id;
  2797. cmd->cmd.set_eqd[i].phase = 0;
  2798. cmd->cmd.set_eqd[i].delay_multiplier =
  2799. (eq[i].aic_obj.prev_eqd * 65)/100;
  2800. }
  2801. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  2802. kfree(cmd);
  2803. return status;
  2804. }
  2805. static int ocrdma_modify_eqd(struct ocrdma_dev *dev, struct ocrdma_eq *eq,
  2806. int num)
  2807. {
  2808. int num_eqs, i = 0;
  2809. if (num > 8) {
  2810. while (num) {
  2811. num_eqs = min(num, 8);
  2812. ocrdma_mbx_modify_eqd(dev, &eq[i], num_eqs);
  2813. i += num_eqs;
  2814. num -= num_eqs;
  2815. }
  2816. } else {
  2817. ocrdma_mbx_modify_eqd(dev, eq, num);
  2818. }
  2819. return 0;
  2820. }
  2821. void ocrdma_eqd_set_task(struct work_struct *work)
  2822. {
  2823. struct ocrdma_dev *dev =
  2824. container_of(work, struct ocrdma_dev, eqd_work.work);
  2825. struct ocrdma_eq *eq = NULL;
  2826. int i, num = 0;
  2827. u64 eq_intr;
  2828. for (i = 0; i < dev->eq_cnt; i++) {
  2829. eq = &dev->eq_tbl[i];
  2830. if (eq->aic_obj.eq_intr_cnt > eq->aic_obj.prev_eq_intr_cnt) {
  2831. eq_intr = eq->aic_obj.eq_intr_cnt -
  2832. eq->aic_obj.prev_eq_intr_cnt;
  2833. if ((eq_intr > EQ_INTR_PER_SEC_THRSH_HI) &&
  2834. (eq->aic_obj.prev_eqd == EQ_AIC_MIN_EQD)) {
  2835. eq->aic_obj.prev_eqd = EQ_AIC_MAX_EQD;
  2836. num++;
  2837. } else if ((eq_intr < EQ_INTR_PER_SEC_THRSH_LOW) &&
  2838. (eq->aic_obj.prev_eqd == EQ_AIC_MAX_EQD)) {
  2839. eq->aic_obj.prev_eqd = EQ_AIC_MIN_EQD;
  2840. num++;
  2841. }
  2842. }
  2843. eq->aic_obj.prev_eq_intr_cnt = eq->aic_obj.eq_intr_cnt;
  2844. }
  2845. if (num)
  2846. ocrdma_modify_eqd(dev, &dev->eq_tbl[0], num);
  2847. schedule_delayed_work(&dev->eqd_work, msecs_to_jiffies(1000));
  2848. }
  2849. int ocrdma_init_hw(struct ocrdma_dev *dev)
  2850. {
  2851. int status;
  2852. /* create the eqs */
  2853. status = ocrdma_create_eqs(dev);
  2854. if (status)
  2855. goto qpeq_err;
  2856. status = ocrdma_create_mq(dev);
  2857. if (status)
  2858. goto mq_err;
  2859. status = ocrdma_mbx_query_fw_config(dev);
  2860. if (status)
  2861. goto conf_err;
  2862. status = ocrdma_mbx_query_dev(dev);
  2863. if (status)
  2864. goto conf_err;
  2865. status = ocrdma_mbx_query_fw_ver(dev);
  2866. if (status)
  2867. goto conf_err;
  2868. status = ocrdma_mbx_create_ah_tbl(dev);
  2869. if (status)
  2870. goto conf_err;
  2871. status = ocrdma_mbx_get_phy_info(dev);
  2872. if (status)
  2873. goto info_attrb_err;
  2874. status = ocrdma_mbx_get_ctrl_attribs(dev);
  2875. if (status)
  2876. goto info_attrb_err;
  2877. return 0;
  2878. info_attrb_err:
  2879. ocrdma_mbx_delete_ah_tbl(dev);
  2880. conf_err:
  2881. ocrdma_destroy_mq(dev);
  2882. mq_err:
  2883. ocrdma_destroy_eqs(dev);
  2884. qpeq_err:
  2885. pr_err("%s() status=%d\n", __func__, status);
  2886. return status;
  2887. }
  2888. void ocrdma_cleanup_hw(struct ocrdma_dev *dev)
  2889. {
  2890. ocrdma_free_pd_pool(dev);
  2891. ocrdma_mbx_delete_ah_tbl(dev);
  2892. /* cleanup the control path */
  2893. ocrdma_destroy_mq(dev);
  2894. /* cleanup the eqs */
  2895. ocrdma_destroy_eqs(dev);
  2896. }