qp.c 152 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666
  1. /*
  2. * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #include <linux/module.h>
  33. #include <rdma/ib_umem.h>
  34. #include <rdma/ib_cache.h>
  35. #include <rdma/ib_user_verbs.h>
  36. #include <linux/mlx5/fs.h>
  37. #include "mlx5_ib.h"
  38. #include "ib_rep.h"
  39. /* not supported currently */
  40. static int wq_signature;
  41. enum {
  42. MLX5_IB_ACK_REQ_FREQ = 8,
  43. };
  44. enum {
  45. MLX5_IB_DEFAULT_SCHED_QUEUE = 0x83,
  46. MLX5_IB_DEFAULT_QP0_SCHED_QUEUE = 0x3f,
  47. MLX5_IB_LINK_TYPE_IB = 0,
  48. MLX5_IB_LINK_TYPE_ETH = 1
  49. };
  50. enum {
  51. MLX5_IB_SQ_STRIDE = 6,
  52. };
  53. static const u32 mlx5_ib_opcode[] = {
  54. [IB_WR_SEND] = MLX5_OPCODE_SEND,
  55. [IB_WR_LSO] = MLX5_OPCODE_LSO,
  56. [IB_WR_SEND_WITH_IMM] = MLX5_OPCODE_SEND_IMM,
  57. [IB_WR_RDMA_WRITE] = MLX5_OPCODE_RDMA_WRITE,
  58. [IB_WR_RDMA_WRITE_WITH_IMM] = MLX5_OPCODE_RDMA_WRITE_IMM,
  59. [IB_WR_RDMA_READ] = MLX5_OPCODE_RDMA_READ,
  60. [IB_WR_ATOMIC_CMP_AND_SWP] = MLX5_OPCODE_ATOMIC_CS,
  61. [IB_WR_ATOMIC_FETCH_AND_ADD] = MLX5_OPCODE_ATOMIC_FA,
  62. [IB_WR_SEND_WITH_INV] = MLX5_OPCODE_SEND_INVAL,
  63. [IB_WR_LOCAL_INV] = MLX5_OPCODE_UMR,
  64. [IB_WR_REG_MR] = MLX5_OPCODE_UMR,
  65. [IB_WR_MASKED_ATOMIC_CMP_AND_SWP] = MLX5_OPCODE_ATOMIC_MASKED_CS,
  66. [IB_WR_MASKED_ATOMIC_FETCH_AND_ADD] = MLX5_OPCODE_ATOMIC_MASKED_FA,
  67. [MLX5_IB_WR_UMR] = MLX5_OPCODE_UMR,
  68. };
  69. struct mlx5_wqe_eth_pad {
  70. u8 rsvd0[16];
  71. };
  72. enum raw_qp_set_mask_map {
  73. MLX5_RAW_QP_MOD_SET_RQ_Q_CTR_ID = 1UL << 0,
  74. MLX5_RAW_QP_RATE_LIMIT = 1UL << 1,
  75. };
  76. struct mlx5_modify_raw_qp_param {
  77. u16 operation;
  78. u32 set_mask; /* raw_qp_set_mask_map */
  79. struct mlx5_rate_limit rl;
  80. u8 rq_q_ctr_id;
  81. };
  82. static void get_cqs(enum ib_qp_type qp_type,
  83. struct ib_cq *ib_send_cq, struct ib_cq *ib_recv_cq,
  84. struct mlx5_ib_cq **send_cq, struct mlx5_ib_cq **recv_cq);
  85. static int is_qp0(enum ib_qp_type qp_type)
  86. {
  87. return qp_type == IB_QPT_SMI;
  88. }
  89. static int is_sqp(enum ib_qp_type qp_type)
  90. {
  91. return is_qp0(qp_type) || is_qp1(qp_type);
  92. }
  93. static void *get_wqe(struct mlx5_ib_qp *qp, int offset)
  94. {
  95. return mlx5_buf_offset(&qp->buf, offset);
  96. }
  97. static void *get_recv_wqe(struct mlx5_ib_qp *qp, int n)
  98. {
  99. return get_wqe(qp, qp->rq.offset + (n << qp->rq.wqe_shift));
  100. }
  101. void *mlx5_get_send_wqe(struct mlx5_ib_qp *qp, int n)
  102. {
  103. return get_wqe(qp, qp->sq.offset + (n << MLX5_IB_SQ_STRIDE));
  104. }
  105. /**
  106. * mlx5_ib_read_user_wqe() - Copy a user-space WQE to kernel space.
  107. *
  108. * @qp: QP to copy from.
  109. * @send: copy from the send queue when non-zero, use the receive queue
  110. * otherwise.
  111. * @wqe_index: index to start copying from. For send work queues, the
  112. * wqe_index is in units of MLX5_SEND_WQE_BB.
  113. * For receive work queue, it is the number of work queue
  114. * element in the queue.
  115. * @buffer: destination buffer.
  116. * @length: maximum number of bytes to copy.
  117. *
  118. * Copies at least a single WQE, but may copy more data.
  119. *
  120. * Return: the number of bytes copied, or an error code.
  121. */
  122. int mlx5_ib_read_user_wqe(struct mlx5_ib_qp *qp, int send, int wqe_index,
  123. void *buffer, u32 length,
  124. struct mlx5_ib_qp_base *base)
  125. {
  126. struct ib_device *ibdev = qp->ibqp.device;
  127. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  128. struct mlx5_ib_wq *wq = send ? &qp->sq : &qp->rq;
  129. size_t offset;
  130. size_t wq_end;
  131. struct ib_umem *umem = base->ubuffer.umem;
  132. u32 first_copy_length;
  133. int wqe_length;
  134. int ret;
  135. if (wq->wqe_cnt == 0) {
  136. mlx5_ib_dbg(dev, "mlx5_ib_read_user_wqe for a QP with wqe_cnt == 0. qp_type: 0x%x\n",
  137. qp->ibqp.qp_type);
  138. return -EINVAL;
  139. }
  140. offset = wq->offset + ((wqe_index % wq->wqe_cnt) << wq->wqe_shift);
  141. wq_end = wq->offset + (wq->wqe_cnt << wq->wqe_shift);
  142. if (send && length < sizeof(struct mlx5_wqe_ctrl_seg))
  143. return -EINVAL;
  144. if (offset > umem->length ||
  145. (send && offset + sizeof(struct mlx5_wqe_ctrl_seg) > umem->length))
  146. return -EINVAL;
  147. first_copy_length = min_t(u32, offset + length, wq_end) - offset;
  148. ret = ib_umem_copy_from(buffer, umem, offset, first_copy_length);
  149. if (ret)
  150. return ret;
  151. if (send) {
  152. struct mlx5_wqe_ctrl_seg *ctrl = buffer;
  153. int ds = be32_to_cpu(ctrl->qpn_ds) & MLX5_WQE_CTRL_DS_MASK;
  154. wqe_length = ds * MLX5_WQE_DS_UNITS;
  155. } else {
  156. wqe_length = 1 << wq->wqe_shift;
  157. }
  158. if (wqe_length <= first_copy_length)
  159. return first_copy_length;
  160. ret = ib_umem_copy_from(buffer + first_copy_length, umem, wq->offset,
  161. wqe_length - first_copy_length);
  162. if (ret)
  163. return ret;
  164. return wqe_length;
  165. }
  166. static void mlx5_ib_qp_event(struct mlx5_core_qp *qp, int type)
  167. {
  168. struct ib_qp *ibqp = &to_mibqp(qp)->ibqp;
  169. struct ib_event event;
  170. if (type == MLX5_EVENT_TYPE_PATH_MIG) {
  171. /* This event is only valid for trans_qps */
  172. to_mibqp(qp)->port = to_mibqp(qp)->trans_qp.alt_port;
  173. }
  174. if (ibqp->event_handler) {
  175. event.device = ibqp->device;
  176. event.element.qp = ibqp;
  177. switch (type) {
  178. case MLX5_EVENT_TYPE_PATH_MIG:
  179. event.event = IB_EVENT_PATH_MIG;
  180. break;
  181. case MLX5_EVENT_TYPE_COMM_EST:
  182. event.event = IB_EVENT_COMM_EST;
  183. break;
  184. case MLX5_EVENT_TYPE_SQ_DRAINED:
  185. event.event = IB_EVENT_SQ_DRAINED;
  186. break;
  187. case MLX5_EVENT_TYPE_SRQ_LAST_WQE:
  188. event.event = IB_EVENT_QP_LAST_WQE_REACHED;
  189. break;
  190. case MLX5_EVENT_TYPE_WQ_CATAS_ERROR:
  191. event.event = IB_EVENT_QP_FATAL;
  192. break;
  193. case MLX5_EVENT_TYPE_PATH_MIG_FAILED:
  194. event.event = IB_EVENT_PATH_MIG_ERR;
  195. break;
  196. case MLX5_EVENT_TYPE_WQ_INVAL_REQ_ERROR:
  197. event.event = IB_EVENT_QP_REQ_ERR;
  198. break;
  199. case MLX5_EVENT_TYPE_WQ_ACCESS_ERROR:
  200. event.event = IB_EVENT_QP_ACCESS_ERR;
  201. break;
  202. default:
  203. pr_warn("mlx5_ib: Unexpected event type %d on QP %06x\n", type, qp->qpn);
  204. return;
  205. }
  206. ibqp->event_handler(&event, ibqp->qp_context);
  207. }
  208. }
  209. static int set_rq_size(struct mlx5_ib_dev *dev, struct ib_qp_cap *cap,
  210. int has_rq, struct mlx5_ib_qp *qp, struct mlx5_ib_create_qp *ucmd)
  211. {
  212. int wqe_size;
  213. int wq_size;
  214. /* Sanity check RQ size before proceeding */
  215. if (cap->max_recv_wr > (1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz)))
  216. return -EINVAL;
  217. if (!has_rq) {
  218. qp->rq.max_gs = 0;
  219. qp->rq.wqe_cnt = 0;
  220. qp->rq.wqe_shift = 0;
  221. cap->max_recv_wr = 0;
  222. cap->max_recv_sge = 0;
  223. } else {
  224. if (ucmd) {
  225. qp->rq.wqe_cnt = ucmd->rq_wqe_count;
  226. if (ucmd->rq_wqe_shift > BITS_PER_BYTE * sizeof(ucmd->rq_wqe_shift))
  227. return -EINVAL;
  228. qp->rq.wqe_shift = ucmd->rq_wqe_shift;
  229. if ((1 << qp->rq.wqe_shift) / sizeof(struct mlx5_wqe_data_seg) < qp->wq_sig)
  230. return -EINVAL;
  231. qp->rq.max_gs = (1 << qp->rq.wqe_shift) / sizeof(struct mlx5_wqe_data_seg) - qp->wq_sig;
  232. qp->rq.max_post = qp->rq.wqe_cnt;
  233. } else {
  234. wqe_size = qp->wq_sig ? sizeof(struct mlx5_wqe_signature_seg) : 0;
  235. wqe_size += cap->max_recv_sge * sizeof(struct mlx5_wqe_data_seg);
  236. wqe_size = roundup_pow_of_two(wqe_size);
  237. wq_size = roundup_pow_of_two(cap->max_recv_wr) * wqe_size;
  238. wq_size = max_t(int, wq_size, MLX5_SEND_WQE_BB);
  239. qp->rq.wqe_cnt = wq_size / wqe_size;
  240. if (wqe_size > MLX5_CAP_GEN(dev->mdev, max_wqe_sz_rq)) {
  241. mlx5_ib_dbg(dev, "wqe_size %d, max %d\n",
  242. wqe_size,
  243. MLX5_CAP_GEN(dev->mdev,
  244. max_wqe_sz_rq));
  245. return -EINVAL;
  246. }
  247. qp->rq.wqe_shift = ilog2(wqe_size);
  248. qp->rq.max_gs = (1 << qp->rq.wqe_shift) / sizeof(struct mlx5_wqe_data_seg) - qp->wq_sig;
  249. qp->rq.max_post = qp->rq.wqe_cnt;
  250. }
  251. }
  252. return 0;
  253. }
  254. static int sq_overhead(struct ib_qp_init_attr *attr)
  255. {
  256. int size = 0;
  257. switch (attr->qp_type) {
  258. case IB_QPT_XRC_INI:
  259. size += sizeof(struct mlx5_wqe_xrc_seg);
  260. /* fall through */
  261. case IB_QPT_RC:
  262. size += sizeof(struct mlx5_wqe_ctrl_seg) +
  263. max(sizeof(struct mlx5_wqe_atomic_seg) +
  264. sizeof(struct mlx5_wqe_raddr_seg),
  265. sizeof(struct mlx5_wqe_umr_ctrl_seg) +
  266. sizeof(struct mlx5_mkey_seg));
  267. break;
  268. case IB_QPT_XRC_TGT:
  269. return 0;
  270. case IB_QPT_UC:
  271. size += sizeof(struct mlx5_wqe_ctrl_seg) +
  272. max(sizeof(struct mlx5_wqe_raddr_seg),
  273. sizeof(struct mlx5_wqe_umr_ctrl_seg) +
  274. sizeof(struct mlx5_mkey_seg));
  275. break;
  276. case IB_QPT_UD:
  277. if (attr->create_flags & IB_QP_CREATE_IPOIB_UD_LSO)
  278. size += sizeof(struct mlx5_wqe_eth_pad) +
  279. sizeof(struct mlx5_wqe_eth_seg);
  280. /* fall through */
  281. case IB_QPT_SMI:
  282. case MLX5_IB_QPT_HW_GSI:
  283. size += sizeof(struct mlx5_wqe_ctrl_seg) +
  284. sizeof(struct mlx5_wqe_datagram_seg);
  285. break;
  286. case MLX5_IB_QPT_REG_UMR:
  287. size += sizeof(struct mlx5_wqe_ctrl_seg) +
  288. sizeof(struct mlx5_wqe_umr_ctrl_seg) +
  289. sizeof(struct mlx5_mkey_seg);
  290. break;
  291. default:
  292. return -EINVAL;
  293. }
  294. return size;
  295. }
  296. static int calc_send_wqe(struct ib_qp_init_attr *attr)
  297. {
  298. int inl_size = 0;
  299. int size;
  300. size = sq_overhead(attr);
  301. if (size < 0)
  302. return size;
  303. if (attr->cap.max_inline_data) {
  304. inl_size = size + sizeof(struct mlx5_wqe_inline_seg) +
  305. attr->cap.max_inline_data;
  306. }
  307. size += attr->cap.max_send_sge * sizeof(struct mlx5_wqe_data_seg);
  308. if (attr->create_flags & IB_QP_CREATE_SIGNATURE_EN &&
  309. ALIGN(max_t(int, inl_size, size), MLX5_SEND_WQE_BB) < MLX5_SIG_WQE_SIZE)
  310. return MLX5_SIG_WQE_SIZE;
  311. else
  312. return ALIGN(max_t(int, inl_size, size), MLX5_SEND_WQE_BB);
  313. }
  314. static int get_send_sge(struct ib_qp_init_attr *attr, int wqe_size)
  315. {
  316. int max_sge;
  317. if (attr->qp_type == IB_QPT_RC)
  318. max_sge = (min_t(int, wqe_size, 512) -
  319. sizeof(struct mlx5_wqe_ctrl_seg) -
  320. sizeof(struct mlx5_wqe_raddr_seg)) /
  321. sizeof(struct mlx5_wqe_data_seg);
  322. else if (attr->qp_type == IB_QPT_XRC_INI)
  323. max_sge = (min_t(int, wqe_size, 512) -
  324. sizeof(struct mlx5_wqe_ctrl_seg) -
  325. sizeof(struct mlx5_wqe_xrc_seg) -
  326. sizeof(struct mlx5_wqe_raddr_seg)) /
  327. sizeof(struct mlx5_wqe_data_seg);
  328. else
  329. max_sge = (wqe_size - sq_overhead(attr)) /
  330. sizeof(struct mlx5_wqe_data_seg);
  331. return min_t(int, max_sge, wqe_size - sq_overhead(attr) /
  332. sizeof(struct mlx5_wqe_data_seg));
  333. }
  334. static int calc_sq_size(struct mlx5_ib_dev *dev, struct ib_qp_init_attr *attr,
  335. struct mlx5_ib_qp *qp)
  336. {
  337. int wqe_size;
  338. int wq_size;
  339. if (!attr->cap.max_send_wr)
  340. return 0;
  341. wqe_size = calc_send_wqe(attr);
  342. mlx5_ib_dbg(dev, "wqe_size %d\n", wqe_size);
  343. if (wqe_size < 0)
  344. return wqe_size;
  345. if (wqe_size > MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq)) {
  346. mlx5_ib_dbg(dev, "wqe_size(%d) > max_sq_desc_sz(%d)\n",
  347. wqe_size, MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq));
  348. return -EINVAL;
  349. }
  350. qp->max_inline_data = wqe_size - sq_overhead(attr) -
  351. sizeof(struct mlx5_wqe_inline_seg);
  352. attr->cap.max_inline_data = qp->max_inline_data;
  353. if (attr->create_flags & IB_QP_CREATE_SIGNATURE_EN)
  354. qp->signature_en = true;
  355. wq_size = roundup_pow_of_two(attr->cap.max_send_wr * wqe_size);
  356. qp->sq.wqe_cnt = wq_size / MLX5_SEND_WQE_BB;
  357. if (qp->sq.wqe_cnt > (1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz))) {
  358. mlx5_ib_dbg(dev, "send queue size (%d * %d / %d -> %d) exceeds limits(%d)\n",
  359. attr->cap.max_send_wr, wqe_size, MLX5_SEND_WQE_BB,
  360. qp->sq.wqe_cnt,
  361. 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz));
  362. return -ENOMEM;
  363. }
  364. qp->sq.wqe_shift = ilog2(MLX5_SEND_WQE_BB);
  365. qp->sq.max_gs = get_send_sge(attr, wqe_size);
  366. if (qp->sq.max_gs < attr->cap.max_send_sge)
  367. return -ENOMEM;
  368. attr->cap.max_send_sge = qp->sq.max_gs;
  369. qp->sq.max_post = wq_size / wqe_size;
  370. attr->cap.max_send_wr = qp->sq.max_post;
  371. return wq_size;
  372. }
  373. static int set_user_buf_size(struct mlx5_ib_dev *dev,
  374. struct mlx5_ib_qp *qp,
  375. struct mlx5_ib_create_qp *ucmd,
  376. struct mlx5_ib_qp_base *base,
  377. struct ib_qp_init_attr *attr)
  378. {
  379. int desc_sz = 1 << qp->sq.wqe_shift;
  380. if (desc_sz > MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq)) {
  381. mlx5_ib_warn(dev, "desc_sz %d, max_sq_desc_sz %d\n",
  382. desc_sz, MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq));
  383. return -EINVAL;
  384. }
  385. if (ucmd->sq_wqe_count && ((1 << ilog2(ucmd->sq_wqe_count)) != ucmd->sq_wqe_count)) {
  386. mlx5_ib_warn(dev, "sq_wqe_count %d, sq_wqe_count %d\n",
  387. ucmd->sq_wqe_count, ucmd->sq_wqe_count);
  388. return -EINVAL;
  389. }
  390. qp->sq.wqe_cnt = ucmd->sq_wqe_count;
  391. if (qp->sq.wqe_cnt > (1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz))) {
  392. mlx5_ib_warn(dev, "wqe_cnt %d, max_wqes %d\n",
  393. qp->sq.wqe_cnt,
  394. 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz));
  395. return -EINVAL;
  396. }
  397. if (attr->qp_type == IB_QPT_RAW_PACKET ||
  398. qp->flags & MLX5_IB_QP_UNDERLAY) {
  399. base->ubuffer.buf_size = qp->rq.wqe_cnt << qp->rq.wqe_shift;
  400. qp->raw_packet_qp.sq.ubuffer.buf_size = qp->sq.wqe_cnt << 6;
  401. } else {
  402. base->ubuffer.buf_size = (qp->rq.wqe_cnt << qp->rq.wqe_shift) +
  403. (qp->sq.wqe_cnt << 6);
  404. }
  405. return 0;
  406. }
  407. static int qp_has_rq(struct ib_qp_init_attr *attr)
  408. {
  409. if (attr->qp_type == IB_QPT_XRC_INI ||
  410. attr->qp_type == IB_QPT_XRC_TGT || attr->srq ||
  411. attr->qp_type == MLX5_IB_QPT_REG_UMR ||
  412. !attr->cap.max_recv_wr)
  413. return 0;
  414. return 1;
  415. }
  416. static int first_med_bfreg(void)
  417. {
  418. return 1;
  419. }
  420. enum {
  421. /* this is the first blue flame register in the array of bfregs assigned
  422. * to a processes. Since we do not use it for blue flame but rather
  423. * regular 64 bit doorbells, we do not need a lock for maintaiing
  424. * "odd/even" order
  425. */
  426. NUM_NON_BLUE_FLAME_BFREGS = 1,
  427. };
  428. static int max_bfregs(struct mlx5_ib_dev *dev, struct mlx5_bfreg_info *bfregi)
  429. {
  430. return get_num_static_uars(dev, bfregi) * MLX5_NON_FP_BFREGS_PER_UAR;
  431. }
  432. static int num_med_bfreg(struct mlx5_ib_dev *dev,
  433. struct mlx5_bfreg_info *bfregi)
  434. {
  435. int n;
  436. n = max_bfregs(dev, bfregi) - bfregi->num_low_latency_bfregs -
  437. NUM_NON_BLUE_FLAME_BFREGS;
  438. return n >= 0 ? n : 0;
  439. }
  440. static int first_hi_bfreg(struct mlx5_ib_dev *dev,
  441. struct mlx5_bfreg_info *bfregi)
  442. {
  443. int med;
  444. med = num_med_bfreg(dev, bfregi);
  445. return ++med;
  446. }
  447. static int alloc_high_class_bfreg(struct mlx5_ib_dev *dev,
  448. struct mlx5_bfreg_info *bfregi)
  449. {
  450. int i;
  451. for (i = first_hi_bfreg(dev, bfregi); i < max_bfregs(dev, bfregi); i++) {
  452. if (!bfregi->count[i]) {
  453. bfregi->count[i]++;
  454. return i;
  455. }
  456. }
  457. return -ENOMEM;
  458. }
  459. static int alloc_med_class_bfreg(struct mlx5_ib_dev *dev,
  460. struct mlx5_bfreg_info *bfregi)
  461. {
  462. int minidx = first_med_bfreg();
  463. int i;
  464. for (i = first_med_bfreg(); i < first_hi_bfreg(dev, bfregi); i++) {
  465. if (bfregi->count[i] < bfregi->count[minidx])
  466. minidx = i;
  467. if (!bfregi->count[minidx])
  468. break;
  469. }
  470. bfregi->count[minidx]++;
  471. return minidx;
  472. }
  473. static int alloc_bfreg(struct mlx5_ib_dev *dev,
  474. struct mlx5_bfreg_info *bfregi,
  475. enum mlx5_ib_latency_class lat)
  476. {
  477. int bfregn = -EINVAL;
  478. mutex_lock(&bfregi->lock);
  479. switch (lat) {
  480. case MLX5_IB_LATENCY_CLASS_LOW:
  481. BUILD_BUG_ON(NUM_NON_BLUE_FLAME_BFREGS != 1);
  482. bfregn = 0;
  483. bfregi->count[bfregn]++;
  484. break;
  485. case MLX5_IB_LATENCY_CLASS_MEDIUM:
  486. if (bfregi->ver < 2)
  487. bfregn = -ENOMEM;
  488. else
  489. bfregn = alloc_med_class_bfreg(dev, bfregi);
  490. break;
  491. case MLX5_IB_LATENCY_CLASS_HIGH:
  492. if (bfregi->ver < 2)
  493. bfregn = -ENOMEM;
  494. else
  495. bfregn = alloc_high_class_bfreg(dev, bfregi);
  496. break;
  497. }
  498. mutex_unlock(&bfregi->lock);
  499. return bfregn;
  500. }
  501. void mlx5_ib_free_bfreg(struct mlx5_ib_dev *dev, struct mlx5_bfreg_info *bfregi, int bfregn)
  502. {
  503. mutex_lock(&bfregi->lock);
  504. bfregi->count[bfregn]--;
  505. mutex_unlock(&bfregi->lock);
  506. }
  507. static enum mlx5_qp_state to_mlx5_state(enum ib_qp_state state)
  508. {
  509. switch (state) {
  510. case IB_QPS_RESET: return MLX5_QP_STATE_RST;
  511. case IB_QPS_INIT: return MLX5_QP_STATE_INIT;
  512. case IB_QPS_RTR: return MLX5_QP_STATE_RTR;
  513. case IB_QPS_RTS: return MLX5_QP_STATE_RTS;
  514. case IB_QPS_SQD: return MLX5_QP_STATE_SQD;
  515. case IB_QPS_SQE: return MLX5_QP_STATE_SQER;
  516. case IB_QPS_ERR: return MLX5_QP_STATE_ERR;
  517. default: return -1;
  518. }
  519. }
  520. static int to_mlx5_st(enum ib_qp_type type)
  521. {
  522. switch (type) {
  523. case IB_QPT_RC: return MLX5_QP_ST_RC;
  524. case IB_QPT_UC: return MLX5_QP_ST_UC;
  525. case IB_QPT_UD: return MLX5_QP_ST_UD;
  526. case MLX5_IB_QPT_REG_UMR: return MLX5_QP_ST_REG_UMR;
  527. case IB_QPT_XRC_INI:
  528. case IB_QPT_XRC_TGT: return MLX5_QP_ST_XRC;
  529. case IB_QPT_SMI: return MLX5_QP_ST_QP0;
  530. case MLX5_IB_QPT_HW_GSI: return MLX5_QP_ST_QP1;
  531. case MLX5_IB_QPT_DCI: return MLX5_QP_ST_DCI;
  532. case IB_QPT_RAW_IPV6: return MLX5_QP_ST_RAW_IPV6;
  533. case IB_QPT_RAW_PACKET:
  534. case IB_QPT_RAW_ETHERTYPE: return MLX5_QP_ST_RAW_ETHERTYPE;
  535. case IB_QPT_MAX:
  536. default: return -EINVAL;
  537. }
  538. }
  539. static void mlx5_ib_lock_cqs(struct mlx5_ib_cq *send_cq,
  540. struct mlx5_ib_cq *recv_cq);
  541. static void mlx5_ib_unlock_cqs(struct mlx5_ib_cq *send_cq,
  542. struct mlx5_ib_cq *recv_cq);
  543. static int bfregn_to_uar_index(struct mlx5_ib_dev *dev,
  544. struct mlx5_bfreg_info *bfregi, int bfregn,
  545. bool dyn_bfreg)
  546. {
  547. int bfregs_per_sys_page;
  548. int index_of_sys_page;
  549. int offset;
  550. bfregs_per_sys_page = get_uars_per_sys_page(dev, bfregi->lib_uar_4k) *
  551. MLX5_NON_FP_BFREGS_PER_UAR;
  552. index_of_sys_page = bfregn / bfregs_per_sys_page;
  553. if (dyn_bfreg) {
  554. index_of_sys_page += bfregi->num_static_sys_pages;
  555. if (bfregn > bfregi->num_dyn_bfregs ||
  556. bfregi->sys_pages[index_of_sys_page] == MLX5_IB_INVALID_UAR_INDEX) {
  557. mlx5_ib_dbg(dev, "Invalid dynamic uar index\n");
  558. return -EINVAL;
  559. }
  560. }
  561. offset = bfregn % bfregs_per_sys_page / MLX5_NON_FP_BFREGS_PER_UAR;
  562. return bfregi->sys_pages[index_of_sys_page] + offset;
  563. }
  564. static int mlx5_ib_umem_get(struct mlx5_ib_dev *dev,
  565. struct ib_pd *pd,
  566. unsigned long addr, size_t size,
  567. struct ib_umem **umem,
  568. int *npages, int *page_shift, int *ncont,
  569. u32 *offset)
  570. {
  571. int err;
  572. *umem = ib_umem_get(pd->uobject->context, addr, size, 0, 0);
  573. if (IS_ERR(*umem)) {
  574. mlx5_ib_dbg(dev, "umem_get failed\n");
  575. return PTR_ERR(*umem);
  576. }
  577. mlx5_ib_cont_pages(*umem, addr, 0, npages, page_shift, ncont, NULL);
  578. err = mlx5_ib_get_buf_offset(addr, *page_shift, offset);
  579. if (err) {
  580. mlx5_ib_warn(dev, "bad offset\n");
  581. goto err_umem;
  582. }
  583. mlx5_ib_dbg(dev, "addr 0x%lx, size %zu, npages %d, page_shift %d, ncont %d, offset %d\n",
  584. addr, size, *npages, *page_shift, *ncont, *offset);
  585. return 0;
  586. err_umem:
  587. ib_umem_release(*umem);
  588. *umem = NULL;
  589. return err;
  590. }
  591. static void destroy_user_rq(struct mlx5_ib_dev *dev, struct ib_pd *pd,
  592. struct mlx5_ib_rwq *rwq)
  593. {
  594. struct mlx5_ib_ucontext *context;
  595. if (rwq->create_flags & MLX5_IB_WQ_FLAGS_DELAY_DROP)
  596. atomic_dec(&dev->delay_drop.rqs_cnt);
  597. context = to_mucontext(pd->uobject->context);
  598. mlx5_ib_db_unmap_user(context, &rwq->db);
  599. if (rwq->umem)
  600. ib_umem_release(rwq->umem);
  601. }
  602. static int create_user_rq(struct mlx5_ib_dev *dev, struct ib_pd *pd,
  603. struct mlx5_ib_rwq *rwq,
  604. struct mlx5_ib_create_wq *ucmd)
  605. {
  606. struct mlx5_ib_ucontext *context;
  607. int page_shift = 0;
  608. int npages;
  609. u32 offset = 0;
  610. int ncont = 0;
  611. int err;
  612. if (!ucmd->buf_addr)
  613. return -EINVAL;
  614. context = to_mucontext(pd->uobject->context);
  615. rwq->umem = ib_umem_get(pd->uobject->context, ucmd->buf_addr,
  616. rwq->buf_size, 0, 0);
  617. if (IS_ERR(rwq->umem)) {
  618. mlx5_ib_dbg(dev, "umem_get failed\n");
  619. err = PTR_ERR(rwq->umem);
  620. return err;
  621. }
  622. mlx5_ib_cont_pages(rwq->umem, ucmd->buf_addr, 0, &npages, &page_shift,
  623. &ncont, NULL);
  624. err = mlx5_ib_get_buf_offset(ucmd->buf_addr, page_shift,
  625. &rwq->rq_page_offset);
  626. if (err) {
  627. mlx5_ib_warn(dev, "bad offset\n");
  628. goto err_umem;
  629. }
  630. rwq->rq_num_pas = ncont;
  631. rwq->page_shift = page_shift;
  632. rwq->log_page_size = page_shift - MLX5_ADAPTER_PAGE_SHIFT;
  633. rwq->wq_sig = !!(ucmd->flags & MLX5_WQ_FLAG_SIGNATURE);
  634. mlx5_ib_dbg(dev, "addr 0x%llx, size %zd, npages %d, page_shift %d, ncont %d, offset %d\n",
  635. (unsigned long long)ucmd->buf_addr, rwq->buf_size,
  636. npages, page_shift, ncont, offset);
  637. err = mlx5_ib_db_map_user(context, ucmd->db_addr, &rwq->db);
  638. if (err) {
  639. mlx5_ib_dbg(dev, "map failed\n");
  640. goto err_umem;
  641. }
  642. rwq->create_type = MLX5_WQ_USER;
  643. return 0;
  644. err_umem:
  645. ib_umem_release(rwq->umem);
  646. return err;
  647. }
  648. static int adjust_bfregn(struct mlx5_ib_dev *dev,
  649. struct mlx5_bfreg_info *bfregi, int bfregn)
  650. {
  651. return bfregn / MLX5_NON_FP_BFREGS_PER_UAR * MLX5_BFREGS_PER_UAR +
  652. bfregn % MLX5_NON_FP_BFREGS_PER_UAR;
  653. }
  654. static int create_user_qp(struct mlx5_ib_dev *dev, struct ib_pd *pd,
  655. struct mlx5_ib_qp *qp, struct ib_udata *udata,
  656. struct ib_qp_init_attr *attr,
  657. u32 **in,
  658. struct mlx5_ib_create_qp_resp *resp, int *inlen,
  659. struct mlx5_ib_qp_base *base)
  660. {
  661. struct mlx5_ib_ucontext *context;
  662. struct mlx5_ib_create_qp ucmd;
  663. struct mlx5_ib_ubuffer *ubuffer = &base->ubuffer;
  664. int page_shift = 0;
  665. int uar_index = 0;
  666. int npages;
  667. u32 offset = 0;
  668. int bfregn;
  669. int ncont = 0;
  670. __be64 *pas;
  671. void *qpc;
  672. int err;
  673. err = ib_copy_from_udata(&ucmd, udata, sizeof(ucmd));
  674. if (err) {
  675. mlx5_ib_dbg(dev, "copy failed\n");
  676. return err;
  677. }
  678. context = to_mucontext(pd->uobject->context);
  679. if (ucmd.flags & MLX5_QP_FLAG_BFREG_INDEX) {
  680. uar_index = bfregn_to_uar_index(dev, &context->bfregi,
  681. ucmd.bfreg_index, true);
  682. if (uar_index < 0)
  683. return uar_index;
  684. bfregn = MLX5_IB_INVALID_BFREG;
  685. } else if (qp->flags & MLX5_IB_QP_CROSS_CHANNEL) {
  686. /*
  687. * TBD: should come from the verbs when we have the API
  688. */
  689. /* In CROSS_CHANNEL CQ and QP must use the same UAR */
  690. bfregn = MLX5_CROSS_CHANNEL_BFREG;
  691. }
  692. else {
  693. bfregn = alloc_bfreg(dev, &context->bfregi, MLX5_IB_LATENCY_CLASS_HIGH);
  694. if (bfregn < 0) {
  695. mlx5_ib_dbg(dev, "failed to allocate low latency BFREG\n");
  696. mlx5_ib_dbg(dev, "reverting to medium latency\n");
  697. bfregn = alloc_bfreg(dev, &context->bfregi, MLX5_IB_LATENCY_CLASS_MEDIUM);
  698. if (bfregn < 0) {
  699. mlx5_ib_dbg(dev, "failed to allocate medium latency BFREG\n");
  700. mlx5_ib_dbg(dev, "reverting to high latency\n");
  701. bfregn = alloc_bfreg(dev, &context->bfregi, MLX5_IB_LATENCY_CLASS_LOW);
  702. if (bfregn < 0) {
  703. mlx5_ib_warn(dev, "bfreg allocation failed\n");
  704. return bfregn;
  705. }
  706. }
  707. }
  708. }
  709. mlx5_ib_dbg(dev, "bfregn 0x%x, uar_index 0x%x\n", bfregn, uar_index);
  710. if (bfregn != MLX5_IB_INVALID_BFREG)
  711. uar_index = bfregn_to_uar_index(dev, &context->bfregi, bfregn,
  712. false);
  713. qp->rq.offset = 0;
  714. qp->sq.wqe_shift = ilog2(MLX5_SEND_WQE_BB);
  715. qp->sq.offset = qp->rq.wqe_cnt << qp->rq.wqe_shift;
  716. err = set_user_buf_size(dev, qp, &ucmd, base, attr);
  717. if (err)
  718. goto err_bfreg;
  719. if (ucmd.buf_addr && ubuffer->buf_size) {
  720. ubuffer->buf_addr = ucmd.buf_addr;
  721. err = mlx5_ib_umem_get(dev, pd, ubuffer->buf_addr,
  722. ubuffer->buf_size,
  723. &ubuffer->umem, &npages, &page_shift,
  724. &ncont, &offset);
  725. if (err)
  726. goto err_bfreg;
  727. } else {
  728. ubuffer->umem = NULL;
  729. }
  730. *inlen = MLX5_ST_SZ_BYTES(create_qp_in) +
  731. MLX5_FLD_SZ_BYTES(create_qp_in, pas[0]) * ncont;
  732. *in = kvzalloc(*inlen, GFP_KERNEL);
  733. if (!*in) {
  734. err = -ENOMEM;
  735. goto err_umem;
  736. }
  737. pas = (__be64 *)MLX5_ADDR_OF(create_qp_in, *in, pas);
  738. if (ubuffer->umem)
  739. mlx5_ib_populate_pas(dev, ubuffer->umem, page_shift, pas, 0);
  740. qpc = MLX5_ADDR_OF(create_qp_in, *in, qpc);
  741. MLX5_SET(qpc, qpc, log_page_size, page_shift - MLX5_ADAPTER_PAGE_SHIFT);
  742. MLX5_SET(qpc, qpc, page_offset, offset);
  743. MLX5_SET(qpc, qpc, uar_page, uar_index);
  744. if (bfregn != MLX5_IB_INVALID_BFREG)
  745. resp->bfreg_index = adjust_bfregn(dev, &context->bfregi, bfregn);
  746. else
  747. resp->bfreg_index = MLX5_IB_INVALID_BFREG;
  748. qp->bfregn = bfregn;
  749. err = mlx5_ib_db_map_user(context, ucmd.db_addr, &qp->db);
  750. if (err) {
  751. mlx5_ib_dbg(dev, "map failed\n");
  752. goto err_free;
  753. }
  754. err = ib_copy_to_udata(udata, resp, min(udata->outlen, sizeof(*resp)));
  755. if (err) {
  756. mlx5_ib_dbg(dev, "copy failed\n");
  757. goto err_unmap;
  758. }
  759. qp->create_type = MLX5_QP_USER;
  760. return 0;
  761. err_unmap:
  762. mlx5_ib_db_unmap_user(context, &qp->db);
  763. err_free:
  764. kvfree(*in);
  765. err_umem:
  766. if (ubuffer->umem)
  767. ib_umem_release(ubuffer->umem);
  768. err_bfreg:
  769. if (bfregn != MLX5_IB_INVALID_BFREG)
  770. mlx5_ib_free_bfreg(dev, &context->bfregi, bfregn);
  771. return err;
  772. }
  773. static void destroy_qp_user(struct mlx5_ib_dev *dev, struct ib_pd *pd,
  774. struct mlx5_ib_qp *qp, struct mlx5_ib_qp_base *base)
  775. {
  776. struct mlx5_ib_ucontext *context;
  777. context = to_mucontext(pd->uobject->context);
  778. mlx5_ib_db_unmap_user(context, &qp->db);
  779. if (base->ubuffer.umem)
  780. ib_umem_release(base->ubuffer.umem);
  781. /*
  782. * Free only the BFREGs which are handled by the kernel.
  783. * BFREGs of UARs allocated dynamically are handled by user.
  784. */
  785. if (qp->bfregn != MLX5_IB_INVALID_BFREG)
  786. mlx5_ib_free_bfreg(dev, &context->bfregi, qp->bfregn);
  787. }
  788. static int create_kernel_qp(struct mlx5_ib_dev *dev,
  789. struct ib_qp_init_attr *init_attr,
  790. struct mlx5_ib_qp *qp,
  791. u32 **in, int *inlen,
  792. struct mlx5_ib_qp_base *base)
  793. {
  794. int uar_index;
  795. void *qpc;
  796. int err;
  797. if (init_attr->create_flags & ~(IB_QP_CREATE_SIGNATURE_EN |
  798. IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK |
  799. IB_QP_CREATE_IPOIB_UD_LSO |
  800. IB_QP_CREATE_NETIF_QP |
  801. mlx5_ib_create_qp_sqpn_qp1()))
  802. return -EINVAL;
  803. if (init_attr->qp_type == MLX5_IB_QPT_REG_UMR)
  804. qp->bf.bfreg = &dev->fp_bfreg;
  805. else
  806. qp->bf.bfreg = &dev->bfreg;
  807. /* We need to divide by two since each register is comprised of
  808. * two buffers of identical size, namely odd and even
  809. */
  810. qp->bf.buf_size = (1 << MLX5_CAP_GEN(dev->mdev, log_bf_reg_size)) / 2;
  811. uar_index = qp->bf.bfreg->index;
  812. err = calc_sq_size(dev, init_attr, qp);
  813. if (err < 0) {
  814. mlx5_ib_dbg(dev, "err %d\n", err);
  815. return err;
  816. }
  817. qp->rq.offset = 0;
  818. qp->sq.offset = qp->rq.wqe_cnt << qp->rq.wqe_shift;
  819. base->ubuffer.buf_size = err + (qp->rq.wqe_cnt << qp->rq.wqe_shift);
  820. err = mlx5_buf_alloc(dev->mdev, base->ubuffer.buf_size, &qp->buf);
  821. if (err) {
  822. mlx5_ib_dbg(dev, "err %d\n", err);
  823. return err;
  824. }
  825. qp->sq.qend = mlx5_get_send_wqe(qp, qp->sq.wqe_cnt);
  826. *inlen = MLX5_ST_SZ_BYTES(create_qp_in) +
  827. MLX5_FLD_SZ_BYTES(create_qp_in, pas[0]) * qp->buf.npages;
  828. *in = kvzalloc(*inlen, GFP_KERNEL);
  829. if (!*in) {
  830. err = -ENOMEM;
  831. goto err_buf;
  832. }
  833. qpc = MLX5_ADDR_OF(create_qp_in, *in, qpc);
  834. MLX5_SET(qpc, qpc, uar_page, uar_index);
  835. MLX5_SET(qpc, qpc, log_page_size, qp->buf.page_shift - MLX5_ADAPTER_PAGE_SHIFT);
  836. /* Set "fast registration enabled" for all kernel QPs */
  837. MLX5_SET(qpc, qpc, fre, 1);
  838. MLX5_SET(qpc, qpc, rlky, 1);
  839. if (init_attr->create_flags & mlx5_ib_create_qp_sqpn_qp1()) {
  840. MLX5_SET(qpc, qpc, deth_sqpn, 1);
  841. qp->flags |= MLX5_IB_QP_SQPN_QP1;
  842. }
  843. mlx5_fill_page_array(&qp->buf,
  844. (__be64 *)MLX5_ADDR_OF(create_qp_in, *in, pas));
  845. err = mlx5_db_alloc(dev->mdev, &qp->db);
  846. if (err) {
  847. mlx5_ib_dbg(dev, "err %d\n", err);
  848. goto err_free;
  849. }
  850. qp->sq.wrid = kvmalloc_array(qp->sq.wqe_cnt,
  851. sizeof(*qp->sq.wrid), GFP_KERNEL);
  852. qp->sq.wr_data = kvmalloc_array(qp->sq.wqe_cnt,
  853. sizeof(*qp->sq.wr_data), GFP_KERNEL);
  854. qp->rq.wrid = kvmalloc_array(qp->rq.wqe_cnt,
  855. sizeof(*qp->rq.wrid), GFP_KERNEL);
  856. qp->sq.w_list = kvmalloc_array(qp->sq.wqe_cnt,
  857. sizeof(*qp->sq.w_list), GFP_KERNEL);
  858. qp->sq.wqe_head = kvmalloc_array(qp->sq.wqe_cnt,
  859. sizeof(*qp->sq.wqe_head), GFP_KERNEL);
  860. if (!qp->sq.wrid || !qp->sq.wr_data || !qp->rq.wrid ||
  861. !qp->sq.w_list || !qp->sq.wqe_head) {
  862. err = -ENOMEM;
  863. goto err_wrid;
  864. }
  865. qp->create_type = MLX5_QP_KERNEL;
  866. return 0;
  867. err_wrid:
  868. kvfree(qp->sq.wqe_head);
  869. kvfree(qp->sq.w_list);
  870. kvfree(qp->sq.wrid);
  871. kvfree(qp->sq.wr_data);
  872. kvfree(qp->rq.wrid);
  873. mlx5_db_free(dev->mdev, &qp->db);
  874. err_free:
  875. kvfree(*in);
  876. err_buf:
  877. mlx5_buf_free(dev->mdev, &qp->buf);
  878. return err;
  879. }
  880. static void destroy_qp_kernel(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp)
  881. {
  882. kvfree(qp->sq.wqe_head);
  883. kvfree(qp->sq.w_list);
  884. kvfree(qp->sq.wrid);
  885. kvfree(qp->sq.wr_data);
  886. kvfree(qp->rq.wrid);
  887. mlx5_db_free(dev->mdev, &qp->db);
  888. mlx5_buf_free(dev->mdev, &qp->buf);
  889. }
  890. static u32 get_rx_type(struct mlx5_ib_qp *qp, struct ib_qp_init_attr *attr)
  891. {
  892. if (attr->srq || (attr->qp_type == IB_QPT_XRC_TGT) ||
  893. (attr->qp_type == MLX5_IB_QPT_DCI) ||
  894. (attr->qp_type == IB_QPT_XRC_INI))
  895. return MLX5_SRQ_RQ;
  896. else if (!qp->has_rq)
  897. return MLX5_ZERO_LEN_RQ;
  898. else
  899. return MLX5_NON_ZERO_RQ;
  900. }
  901. static int is_connected(enum ib_qp_type qp_type)
  902. {
  903. if (qp_type == IB_QPT_RC || qp_type == IB_QPT_UC)
  904. return 1;
  905. return 0;
  906. }
  907. static int create_raw_packet_qp_tis(struct mlx5_ib_dev *dev,
  908. struct mlx5_ib_qp *qp,
  909. struct mlx5_ib_sq *sq, u32 tdn)
  910. {
  911. u32 in[MLX5_ST_SZ_DW(create_tis_in)] = {0};
  912. void *tisc = MLX5_ADDR_OF(create_tis_in, in, ctx);
  913. MLX5_SET(tisc, tisc, transport_domain, tdn);
  914. if (qp->flags & MLX5_IB_QP_UNDERLAY)
  915. MLX5_SET(tisc, tisc, underlay_qpn, qp->underlay_qpn);
  916. return mlx5_core_create_tis(dev->mdev, in, sizeof(in), &sq->tisn);
  917. }
  918. static void destroy_raw_packet_qp_tis(struct mlx5_ib_dev *dev,
  919. struct mlx5_ib_sq *sq)
  920. {
  921. mlx5_core_destroy_tis(dev->mdev, sq->tisn);
  922. }
  923. static void destroy_flow_rule_vport_sq(struct mlx5_ib_dev *dev,
  924. struct mlx5_ib_sq *sq)
  925. {
  926. if (sq->flow_rule)
  927. mlx5_del_flow_rules(sq->flow_rule);
  928. }
  929. static int create_raw_packet_qp_sq(struct mlx5_ib_dev *dev,
  930. struct mlx5_ib_sq *sq, void *qpin,
  931. struct ib_pd *pd)
  932. {
  933. struct mlx5_ib_ubuffer *ubuffer = &sq->ubuffer;
  934. __be64 *pas;
  935. void *in;
  936. void *sqc;
  937. void *qpc = MLX5_ADDR_OF(create_qp_in, qpin, qpc);
  938. void *wq;
  939. int inlen;
  940. int err;
  941. int page_shift = 0;
  942. int npages;
  943. int ncont = 0;
  944. u32 offset = 0;
  945. err = mlx5_ib_umem_get(dev, pd, ubuffer->buf_addr, ubuffer->buf_size,
  946. &sq->ubuffer.umem, &npages, &page_shift,
  947. &ncont, &offset);
  948. if (err)
  949. return err;
  950. inlen = MLX5_ST_SZ_BYTES(create_sq_in) + sizeof(u64) * ncont;
  951. in = kvzalloc(inlen, GFP_KERNEL);
  952. if (!in) {
  953. err = -ENOMEM;
  954. goto err_umem;
  955. }
  956. sqc = MLX5_ADDR_OF(create_sq_in, in, ctx);
  957. MLX5_SET(sqc, sqc, flush_in_error_en, 1);
  958. if (MLX5_CAP_ETH(dev->mdev, multi_pkt_send_wqe))
  959. MLX5_SET(sqc, sqc, allow_multi_pkt_send_wqe, 1);
  960. MLX5_SET(sqc, sqc, state, MLX5_SQC_STATE_RST);
  961. MLX5_SET(sqc, sqc, user_index, MLX5_GET(qpc, qpc, user_index));
  962. MLX5_SET(sqc, sqc, cqn, MLX5_GET(qpc, qpc, cqn_snd));
  963. MLX5_SET(sqc, sqc, tis_lst_sz, 1);
  964. MLX5_SET(sqc, sqc, tis_num_0, sq->tisn);
  965. if (MLX5_CAP_GEN(dev->mdev, eth_net_offloads) &&
  966. MLX5_CAP_ETH(dev->mdev, swp))
  967. MLX5_SET(sqc, sqc, allow_swp, 1);
  968. wq = MLX5_ADDR_OF(sqc, sqc, wq);
  969. MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_CYCLIC);
  970. MLX5_SET(wq, wq, pd, MLX5_GET(qpc, qpc, pd));
  971. MLX5_SET(wq, wq, uar_page, MLX5_GET(qpc, qpc, uar_page));
  972. MLX5_SET64(wq, wq, dbr_addr, MLX5_GET64(qpc, qpc, dbr_addr));
  973. MLX5_SET(wq, wq, log_wq_stride, ilog2(MLX5_SEND_WQE_BB));
  974. MLX5_SET(wq, wq, log_wq_sz, MLX5_GET(qpc, qpc, log_sq_size));
  975. MLX5_SET(wq, wq, log_wq_pg_sz, page_shift - MLX5_ADAPTER_PAGE_SHIFT);
  976. MLX5_SET(wq, wq, page_offset, offset);
  977. pas = (__be64 *)MLX5_ADDR_OF(wq, wq, pas);
  978. mlx5_ib_populate_pas(dev, sq->ubuffer.umem, page_shift, pas, 0);
  979. err = mlx5_core_create_sq_tracked(dev->mdev, in, inlen, &sq->base.mqp);
  980. kvfree(in);
  981. if (err)
  982. goto err_umem;
  983. err = create_flow_rule_vport_sq(dev, sq);
  984. if (err)
  985. goto err_flow;
  986. return 0;
  987. err_flow:
  988. mlx5_core_destroy_sq_tracked(dev->mdev, &sq->base.mqp);
  989. err_umem:
  990. ib_umem_release(sq->ubuffer.umem);
  991. sq->ubuffer.umem = NULL;
  992. return err;
  993. }
  994. static void destroy_raw_packet_qp_sq(struct mlx5_ib_dev *dev,
  995. struct mlx5_ib_sq *sq)
  996. {
  997. destroy_flow_rule_vport_sq(dev, sq);
  998. mlx5_core_destroy_sq_tracked(dev->mdev, &sq->base.mqp);
  999. ib_umem_release(sq->ubuffer.umem);
  1000. }
  1001. static size_t get_rq_pas_size(void *qpc)
  1002. {
  1003. u32 log_page_size = MLX5_GET(qpc, qpc, log_page_size) + 12;
  1004. u32 log_rq_stride = MLX5_GET(qpc, qpc, log_rq_stride);
  1005. u32 log_rq_size = MLX5_GET(qpc, qpc, log_rq_size);
  1006. u32 page_offset = MLX5_GET(qpc, qpc, page_offset);
  1007. u32 po_quanta = 1 << (log_page_size - 6);
  1008. u32 rq_sz = 1 << (log_rq_size + 4 + log_rq_stride);
  1009. u32 page_size = 1 << log_page_size;
  1010. u32 rq_sz_po = rq_sz + (page_offset * po_quanta);
  1011. u32 rq_num_pas = (rq_sz_po + page_size - 1) / page_size;
  1012. return rq_num_pas * sizeof(u64);
  1013. }
  1014. static int create_raw_packet_qp_rq(struct mlx5_ib_dev *dev,
  1015. struct mlx5_ib_rq *rq, void *qpin,
  1016. size_t qpinlen)
  1017. {
  1018. struct mlx5_ib_qp *mqp = rq->base.container_mibqp;
  1019. __be64 *pas;
  1020. __be64 *qp_pas;
  1021. void *in;
  1022. void *rqc;
  1023. void *wq;
  1024. void *qpc = MLX5_ADDR_OF(create_qp_in, qpin, qpc);
  1025. size_t rq_pas_size = get_rq_pas_size(qpc);
  1026. size_t inlen;
  1027. int err;
  1028. if (qpinlen < rq_pas_size + MLX5_BYTE_OFF(create_qp_in, pas))
  1029. return -EINVAL;
  1030. inlen = MLX5_ST_SZ_BYTES(create_rq_in) + rq_pas_size;
  1031. in = kvzalloc(inlen, GFP_KERNEL);
  1032. if (!in)
  1033. return -ENOMEM;
  1034. rqc = MLX5_ADDR_OF(create_rq_in, in, ctx);
  1035. if (!(rq->flags & MLX5_IB_RQ_CVLAN_STRIPPING))
  1036. MLX5_SET(rqc, rqc, vsd, 1);
  1037. MLX5_SET(rqc, rqc, mem_rq_type, MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_INLINE);
  1038. MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RST);
  1039. MLX5_SET(rqc, rqc, flush_in_error_en, 1);
  1040. MLX5_SET(rqc, rqc, user_index, MLX5_GET(qpc, qpc, user_index));
  1041. MLX5_SET(rqc, rqc, cqn, MLX5_GET(qpc, qpc, cqn_rcv));
  1042. if (mqp->flags & MLX5_IB_QP_CAP_SCATTER_FCS)
  1043. MLX5_SET(rqc, rqc, scatter_fcs, 1);
  1044. wq = MLX5_ADDR_OF(rqc, rqc, wq);
  1045. MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_CYCLIC);
  1046. if (rq->flags & MLX5_IB_RQ_PCI_WRITE_END_PADDING)
  1047. MLX5_SET(wq, wq, end_padding_mode, MLX5_WQ_END_PAD_MODE_ALIGN);
  1048. MLX5_SET(wq, wq, page_offset, MLX5_GET(qpc, qpc, page_offset));
  1049. MLX5_SET(wq, wq, pd, MLX5_GET(qpc, qpc, pd));
  1050. MLX5_SET64(wq, wq, dbr_addr, MLX5_GET64(qpc, qpc, dbr_addr));
  1051. MLX5_SET(wq, wq, log_wq_stride, MLX5_GET(qpc, qpc, log_rq_stride) + 4);
  1052. MLX5_SET(wq, wq, log_wq_pg_sz, MLX5_GET(qpc, qpc, log_page_size));
  1053. MLX5_SET(wq, wq, log_wq_sz, MLX5_GET(qpc, qpc, log_rq_size));
  1054. pas = (__be64 *)MLX5_ADDR_OF(wq, wq, pas);
  1055. qp_pas = (__be64 *)MLX5_ADDR_OF(create_qp_in, qpin, pas);
  1056. memcpy(pas, qp_pas, rq_pas_size);
  1057. err = mlx5_core_create_rq_tracked(dev->mdev, in, inlen, &rq->base.mqp);
  1058. kvfree(in);
  1059. return err;
  1060. }
  1061. static void destroy_raw_packet_qp_rq(struct mlx5_ib_dev *dev,
  1062. struct mlx5_ib_rq *rq)
  1063. {
  1064. mlx5_core_destroy_rq_tracked(dev->mdev, &rq->base.mqp);
  1065. }
  1066. static bool tunnel_offload_supported(struct mlx5_core_dev *dev)
  1067. {
  1068. return (MLX5_CAP_ETH(dev, tunnel_stateless_vxlan) ||
  1069. MLX5_CAP_ETH(dev, tunnel_stateless_gre) ||
  1070. MLX5_CAP_ETH(dev, tunnel_stateless_geneve_rx));
  1071. }
  1072. static int create_raw_packet_qp_tir(struct mlx5_ib_dev *dev,
  1073. struct mlx5_ib_rq *rq, u32 tdn,
  1074. bool tunnel_offload_en)
  1075. {
  1076. u32 *in;
  1077. void *tirc;
  1078. int inlen;
  1079. int err;
  1080. inlen = MLX5_ST_SZ_BYTES(create_tir_in);
  1081. in = kvzalloc(inlen, GFP_KERNEL);
  1082. if (!in)
  1083. return -ENOMEM;
  1084. tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
  1085. MLX5_SET(tirc, tirc, disp_type, MLX5_TIRC_DISP_TYPE_DIRECT);
  1086. MLX5_SET(tirc, tirc, inline_rqn, rq->base.mqp.qpn);
  1087. MLX5_SET(tirc, tirc, transport_domain, tdn);
  1088. if (tunnel_offload_en)
  1089. MLX5_SET(tirc, tirc, tunneled_offload_en, 1);
  1090. if (dev->rep)
  1091. MLX5_SET(tirc, tirc, self_lb_block,
  1092. MLX5_TIRC_SELF_LB_BLOCK_BLOCK_UNICAST_);
  1093. err = mlx5_core_create_tir(dev->mdev, in, inlen, &rq->tirn);
  1094. kvfree(in);
  1095. return err;
  1096. }
  1097. static void destroy_raw_packet_qp_tir(struct mlx5_ib_dev *dev,
  1098. struct mlx5_ib_rq *rq)
  1099. {
  1100. mlx5_core_destroy_tir(dev->mdev, rq->tirn);
  1101. }
  1102. static int create_raw_packet_qp(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
  1103. u32 *in, size_t inlen,
  1104. struct ib_pd *pd)
  1105. {
  1106. struct mlx5_ib_raw_packet_qp *raw_packet_qp = &qp->raw_packet_qp;
  1107. struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
  1108. struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
  1109. struct ib_uobject *uobj = pd->uobject;
  1110. struct ib_ucontext *ucontext = uobj->context;
  1111. struct mlx5_ib_ucontext *mucontext = to_mucontext(ucontext);
  1112. int err;
  1113. u32 tdn = mucontext->tdn;
  1114. if (qp->sq.wqe_cnt) {
  1115. err = create_raw_packet_qp_tis(dev, qp, sq, tdn);
  1116. if (err)
  1117. return err;
  1118. err = create_raw_packet_qp_sq(dev, sq, in, pd);
  1119. if (err)
  1120. goto err_destroy_tis;
  1121. sq->base.container_mibqp = qp;
  1122. sq->base.mqp.event = mlx5_ib_qp_event;
  1123. }
  1124. if (qp->rq.wqe_cnt) {
  1125. rq->base.container_mibqp = qp;
  1126. if (qp->flags & MLX5_IB_QP_CVLAN_STRIPPING)
  1127. rq->flags |= MLX5_IB_RQ_CVLAN_STRIPPING;
  1128. if (qp->flags & MLX5_IB_QP_PCI_WRITE_END_PADDING)
  1129. rq->flags |= MLX5_IB_RQ_PCI_WRITE_END_PADDING;
  1130. err = create_raw_packet_qp_rq(dev, rq, in, inlen);
  1131. if (err)
  1132. goto err_destroy_sq;
  1133. err = create_raw_packet_qp_tir(dev, rq, tdn,
  1134. qp->tunnel_offload_en);
  1135. if (err)
  1136. goto err_destroy_rq;
  1137. }
  1138. qp->trans_qp.base.mqp.qpn = qp->sq.wqe_cnt ? sq->base.mqp.qpn :
  1139. rq->base.mqp.qpn;
  1140. return 0;
  1141. err_destroy_rq:
  1142. destroy_raw_packet_qp_rq(dev, rq);
  1143. err_destroy_sq:
  1144. if (!qp->sq.wqe_cnt)
  1145. return err;
  1146. destroy_raw_packet_qp_sq(dev, sq);
  1147. err_destroy_tis:
  1148. destroy_raw_packet_qp_tis(dev, sq);
  1149. return err;
  1150. }
  1151. static void destroy_raw_packet_qp(struct mlx5_ib_dev *dev,
  1152. struct mlx5_ib_qp *qp)
  1153. {
  1154. struct mlx5_ib_raw_packet_qp *raw_packet_qp = &qp->raw_packet_qp;
  1155. struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
  1156. struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
  1157. if (qp->rq.wqe_cnt) {
  1158. destroy_raw_packet_qp_tir(dev, rq);
  1159. destroy_raw_packet_qp_rq(dev, rq);
  1160. }
  1161. if (qp->sq.wqe_cnt) {
  1162. destroy_raw_packet_qp_sq(dev, sq);
  1163. destroy_raw_packet_qp_tis(dev, sq);
  1164. }
  1165. }
  1166. static void raw_packet_qp_copy_info(struct mlx5_ib_qp *qp,
  1167. struct mlx5_ib_raw_packet_qp *raw_packet_qp)
  1168. {
  1169. struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
  1170. struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
  1171. sq->sq = &qp->sq;
  1172. rq->rq = &qp->rq;
  1173. sq->doorbell = &qp->db;
  1174. rq->doorbell = &qp->db;
  1175. }
  1176. static void destroy_rss_raw_qp_tir(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp)
  1177. {
  1178. mlx5_core_destroy_tir(dev->mdev, qp->rss_qp.tirn);
  1179. }
  1180. static int create_rss_raw_qp_tir(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
  1181. struct ib_pd *pd,
  1182. struct ib_qp_init_attr *init_attr,
  1183. struct ib_udata *udata)
  1184. {
  1185. struct ib_uobject *uobj = pd->uobject;
  1186. struct ib_ucontext *ucontext = uobj->context;
  1187. struct mlx5_ib_ucontext *mucontext = to_mucontext(ucontext);
  1188. struct mlx5_ib_create_qp_resp resp = {};
  1189. int inlen;
  1190. int err;
  1191. u32 *in;
  1192. void *tirc;
  1193. void *hfso;
  1194. u32 selected_fields = 0;
  1195. u32 outer_l4;
  1196. size_t min_resp_len;
  1197. u32 tdn = mucontext->tdn;
  1198. struct mlx5_ib_create_qp_rss ucmd = {};
  1199. size_t required_cmd_sz;
  1200. if (init_attr->qp_type != IB_QPT_RAW_PACKET)
  1201. return -EOPNOTSUPP;
  1202. if (init_attr->create_flags || init_attr->send_cq)
  1203. return -EINVAL;
  1204. min_resp_len = offsetof(typeof(resp), bfreg_index) + sizeof(resp.bfreg_index);
  1205. if (udata->outlen < min_resp_len)
  1206. return -EINVAL;
  1207. required_cmd_sz = offsetof(typeof(ucmd), flags) + sizeof(ucmd.flags);
  1208. if (udata->inlen < required_cmd_sz) {
  1209. mlx5_ib_dbg(dev, "invalid inlen\n");
  1210. return -EINVAL;
  1211. }
  1212. if (udata->inlen > sizeof(ucmd) &&
  1213. !ib_is_udata_cleared(udata, sizeof(ucmd),
  1214. udata->inlen - sizeof(ucmd))) {
  1215. mlx5_ib_dbg(dev, "inlen is not supported\n");
  1216. return -EOPNOTSUPP;
  1217. }
  1218. if (ib_copy_from_udata(&ucmd, udata, min(sizeof(ucmd), udata->inlen))) {
  1219. mlx5_ib_dbg(dev, "copy failed\n");
  1220. return -EFAULT;
  1221. }
  1222. if (ucmd.comp_mask) {
  1223. mlx5_ib_dbg(dev, "invalid comp mask\n");
  1224. return -EOPNOTSUPP;
  1225. }
  1226. if (ucmd.flags & ~MLX5_QP_FLAG_TUNNEL_OFFLOADS) {
  1227. mlx5_ib_dbg(dev, "invalid flags\n");
  1228. return -EOPNOTSUPP;
  1229. }
  1230. if (ucmd.flags & MLX5_QP_FLAG_TUNNEL_OFFLOADS &&
  1231. !tunnel_offload_supported(dev->mdev)) {
  1232. mlx5_ib_dbg(dev, "tunnel offloads isn't supported\n");
  1233. return -EOPNOTSUPP;
  1234. }
  1235. if (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_INNER &&
  1236. !(ucmd.flags & MLX5_QP_FLAG_TUNNEL_OFFLOADS)) {
  1237. mlx5_ib_dbg(dev, "Tunnel offloads must be set for inner RSS\n");
  1238. return -EOPNOTSUPP;
  1239. }
  1240. err = ib_copy_to_udata(udata, &resp, min(udata->outlen, sizeof(resp)));
  1241. if (err) {
  1242. mlx5_ib_dbg(dev, "copy failed\n");
  1243. return -EINVAL;
  1244. }
  1245. inlen = MLX5_ST_SZ_BYTES(create_tir_in);
  1246. in = kvzalloc(inlen, GFP_KERNEL);
  1247. if (!in)
  1248. return -ENOMEM;
  1249. tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
  1250. MLX5_SET(tirc, tirc, disp_type,
  1251. MLX5_TIRC_DISP_TYPE_INDIRECT);
  1252. MLX5_SET(tirc, tirc, indirect_table,
  1253. init_attr->rwq_ind_tbl->ind_tbl_num);
  1254. MLX5_SET(tirc, tirc, transport_domain, tdn);
  1255. hfso = MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_outer);
  1256. if (ucmd.flags & MLX5_QP_FLAG_TUNNEL_OFFLOADS)
  1257. MLX5_SET(tirc, tirc, tunneled_offload_en, 1);
  1258. if (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_INNER)
  1259. hfso = MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_inner);
  1260. else
  1261. hfso = MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_outer);
  1262. switch (ucmd.rx_hash_function) {
  1263. case MLX5_RX_HASH_FUNC_TOEPLITZ:
  1264. {
  1265. void *rss_key = MLX5_ADDR_OF(tirc, tirc, rx_hash_toeplitz_key);
  1266. size_t len = MLX5_FLD_SZ_BYTES(tirc, rx_hash_toeplitz_key);
  1267. if (len != ucmd.rx_key_len) {
  1268. err = -EINVAL;
  1269. goto err;
  1270. }
  1271. MLX5_SET(tirc, tirc, rx_hash_fn, MLX5_RX_HASH_FN_TOEPLITZ);
  1272. MLX5_SET(tirc, tirc, rx_hash_symmetric, 1);
  1273. memcpy(rss_key, ucmd.rx_hash_key, len);
  1274. break;
  1275. }
  1276. default:
  1277. err = -EOPNOTSUPP;
  1278. goto err;
  1279. }
  1280. if (!ucmd.rx_hash_fields_mask) {
  1281. /* special case when this TIR serves as steering entry without hashing */
  1282. if (!init_attr->rwq_ind_tbl->log_ind_tbl_size)
  1283. goto create_tir;
  1284. err = -EINVAL;
  1285. goto err;
  1286. }
  1287. if (((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV4) ||
  1288. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV4)) &&
  1289. ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV6) ||
  1290. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV6))) {
  1291. err = -EINVAL;
  1292. goto err;
  1293. }
  1294. /* If none of IPV4 & IPV6 SRC/DST was set - this bit field is ignored */
  1295. if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV4) ||
  1296. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV4))
  1297. MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
  1298. MLX5_L3_PROT_TYPE_IPV4);
  1299. else if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV6) ||
  1300. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV6))
  1301. MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
  1302. MLX5_L3_PROT_TYPE_IPV6);
  1303. outer_l4 = ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_TCP) ||
  1304. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_TCP)) << 0 |
  1305. ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_UDP) ||
  1306. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_UDP)) << 1 |
  1307. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_IPSEC_SPI) << 2;
  1308. /* Check that only one l4 protocol is set */
  1309. if (outer_l4 & (outer_l4 - 1)) {
  1310. err = -EINVAL;
  1311. goto err;
  1312. }
  1313. /* If none of TCP & UDP SRC/DST was set - this bit field is ignored */
  1314. if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_TCP) ||
  1315. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_TCP))
  1316. MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
  1317. MLX5_L4_PROT_TYPE_TCP);
  1318. else if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_UDP) ||
  1319. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_UDP))
  1320. MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
  1321. MLX5_L4_PROT_TYPE_UDP);
  1322. if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV4) ||
  1323. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV6))
  1324. selected_fields |= MLX5_HASH_FIELD_SEL_SRC_IP;
  1325. if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV4) ||
  1326. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV6))
  1327. selected_fields |= MLX5_HASH_FIELD_SEL_DST_IP;
  1328. if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_TCP) ||
  1329. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_UDP))
  1330. selected_fields |= MLX5_HASH_FIELD_SEL_L4_SPORT;
  1331. if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_TCP) ||
  1332. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_UDP))
  1333. selected_fields |= MLX5_HASH_FIELD_SEL_L4_DPORT;
  1334. if (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_IPSEC_SPI)
  1335. selected_fields |= MLX5_HASH_FIELD_SEL_IPSEC_SPI;
  1336. MLX5_SET(rx_hash_field_select, hfso, selected_fields, selected_fields);
  1337. create_tir:
  1338. if (dev->rep)
  1339. MLX5_SET(tirc, tirc, self_lb_block,
  1340. MLX5_TIRC_SELF_LB_BLOCK_BLOCK_UNICAST_);
  1341. err = mlx5_core_create_tir(dev->mdev, in, inlen, &qp->rss_qp.tirn);
  1342. if (err)
  1343. goto err;
  1344. kvfree(in);
  1345. /* qpn is reserved for that QP */
  1346. qp->trans_qp.base.mqp.qpn = 0;
  1347. qp->flags |= MLX5_IB_QP_RSS;
  1348. return 0;
  1349. err:
  1350. kvfree(in);
  1351. return err;
  1352. }
  1353. static int create_qp_common(struct mlx5_ib_dev *dev, struct ib_pd *pd,
  1354. struct ib_qp_init_attr *init_attr,
  1355. struct ib_udata *udata, struct mlx5_ib_qp *qp)
  1356. {
  1357. struct mlx5_ib_resources *devr = &dev->devr;
  1358. int inlen = MLX5_ST_SZ_BYTES(create_qp_in);
  1359. struct mlx5_core_dev *mdev = dev->mdev;
  1360. struct mlx5_ib_create_qp_resp resp;
  1361. struct mlx5_ib_cq *send_cq;
  1362. struct mlx5_ib_cq *recv_cq;
  1363. unsigned long flags;
  1364. u32 uidx = MLX5_IB_DEFAULT_UIDX;
  1365. struct mlx5_ib_create_qp ucmd;
  1366. struct mlx5_ib_qp_base *base;
  1367. int mlx5_st;
  1368. void *qpc;
  1369. u32 *in;
  1370. int err;
  1371. mutex_init(&qp->mutex);
  1372. spin_lock_init(&qp->sq.lock);
  1373. spin_lock_init(&qp->rq.lock);
  1374. mlx5_st = to_mlx5_st(init_attr->qp_type);
  1375. if (mlx5_st < 0)
  1376. return -EINVAL;
  1377. if (init_attr->rwq_ind_tbl) {
  1378. if (!udata)
  1379. return -ENOSYS;
  1380. err = create_rss_raw_qp_tir(dev, qp, pd, init_attr, udata);
  1381. return err;
  1382. }
  1383. if (init_attr->create_flags & IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK) {
  1384. if (!MLX5_CAP_GEN(mdev, block_lb_mc)) {
  1385. mlx5_ib_dbg(dev, "block multicast loopback isn't supported\n");
  1386. return -EINVAL;
  1387. } else {
  1388. qp->flags |= MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK;
  1389. }
  1390. }
  1391. if (init_attr->create_flags &
  1392. (IB_QP_CREATE_CROSS_CHANNEL |
  1393. IB_QP_CREATE_MANAGED_SEND |
  1394. IB_QP_CREATE_MANAGED_RECV)) {
  1395. if (!MLX5_CAP_GEN(mdev, cd)) {
  1396. mlx5_ib_dbg(dev, "cross-channel isn't supported\n");
  1397. return -EINVAL;
  1398. }
  1399. if (init_attr->create_flags & IB_QP_CREATE_CROSS_CHANNEL)
  1400. qp->flags |= MLX5_IB_QP_CROSS_CHANNEL;
  1401. if (init_attr->create_flags & IB_QP_CREATE_MANAGED_SEND)
  1402. qp->flags |= MLX5_IB_QP_MANAGED_SEND;
  1403. if (init_attr->create_flags & IB_QP_CREATE_MANAGED_RECV)
  1404. qp->flags |= MLX5_IB_QP_MANAGED_RECV;
  1405. }
  1406. if (init_attr->qp_type == IB_QPT_UD &&
  1407. (init_attr->create_flags & IB_QP_CREATE_IPOIB_UD_LSO))
  1408. if (!MLX5_CAP_GEN(mdev, ipoib_basic_offloads)) {
  1409. mlx5_ib_dbg(dev, "ipoib UD lso qp isn't supported\n");
  1410. return -EOPNOTSUPP;
  1411. }
  1412. if (init_attr->create_flags & IB_QP_CREATE_SCATTER_FCS) {
  1413. if (init_attr->qp_type != IB_QPT_RAW_PACKET) {
  1414. mlx5_ib_dbg(dev, "Scatter FCS is supported only for Raw Packet QPs");
  1415. return -EOPNOTSUPP;
  1416. }
  1417. if (!MLX5_CAP_GEN(dev->mdev, eth_net_offloads) ||
  1418. !MLX5_CAP_ETH(dev->mdev, scatter_fcs)) {
  1419. mlx5_ib_dbg(dev, "Scatter FCS isn't supported\n");
  1420. return -EOPNOTSUPP;
  1421. }
  1422. qp->flags |= MLX5_IB_QP_CAP_SCATTER_FCS;
  1423. }
  1424. if (init_attr->sq_sig_type == IB_SIGNAL_ALL_WR)
  1425. qp->sq_signal_bits = MLX5_WQE_CTRL_CQ_UPDATE;
  1426. if (init_attr->create_flags & IB_QP_CREATE_CVLAN_STRIPPING) {
  1427. if (!(MLX5_CAP_GEN(dev->mdev, eth_net_offloads) &&
  1428. MLX5_CAP_ETH(dev->mdev, vlan_cap)) ||
  1429. (init_attr->qp_type != IB_QPT_RAW_PACKET))
  1430. return -EOPNOTSUPP;
  1431. qp->flags |= MLX5_IB_QP_CVLAN_STRIPPING;
  1432. }
  1433. if (pd && pd->uobject) {
  1434. if (ib_copy_from_udata(&ucmd, udata, sizeof(ucmd))) {
  1435. mlx5_ib_dbg(dev, "copy failed\n");
  1436. return -EFAULT;
  1437. }
  1438. err = get_qp_user_index(to_mucontext(pd->uobject->context),
  1439. &ucmd, udata->inlen, &uidx);
  1440. if (err)
  1441. return err;
  1442. qp->wq_sig = !!(ucmd.flags & MLX5_QP_FLAG_SIGNATURE);
  1443. qp->scat_cqe = !!(ucmd.flags & MLX5_QP_FLAG_SCATTER_CQE);
  1444. if (ucmd.flags & MLX5_QP_FLAG_TUNNEL_OFFLOADS) {
  1445. if (init_attr->qp_type != IB_QPT_RAW_PACKET ||
  1446. !tunnel_offload_supported(mdev)) {
  1447. mlx5_ib_dbg(dev, "Tunnel offload isn't supported\n");
  1448. return -EOPNOTSUPP;
  1449. }
  1450. qp->tunnel_offload_en = true;
  1451. }
  1452. if (init_attr->create_flags & IB_QP_CREATE_SOURCE_QPN) {
  1453. if (init_attr->qp_type != IB_QPT_UD ||
  1454. (MLX5_CAP_GEN(dev->mdev, port_type) !=
  1455. MLX5_CAP_PORT_TYPE_IB) ||
  1456. !mlx5_get_flow_namespace(dev->mdev, MLX5_FLOW_NAMESPACE_BYPASS)) {
  1457. mlx5_ib_dbg(dev, "Source QP option isn't supported\n");
  1458. return -EOPNOTSUPP;
  1459. }
  1460. qp->flags |= MLX5_IB_QP_UNDERLAY;
  1461. qp->underlay_qpn = init_attr->source_qpn;
  1462. }
  1463. } else {
  1464. qp->wq_sig = !!wq_signature;
  1465. }
  1466. base = (init_attr->qp_type == IB_QPT_RAW_PACKET ||
  1467. qp->flags & MLX5_IB_QP_UNDERLAY) ?
  1468. &qp->raw_packet_qp.rq.base :
  1469. &qp->trans_qp.base;
  1470. qp->has_rq = qp_has_rq(init_attr);
  1471. err = set_rq_size(dev, &init_attr->cap, qp->has_rq,
  1472. qp, (pd && pd->uobject) ? &ucmd : NULL);
  1473. if (err) {
  1474. mlx5_ib_dbg(dev, "err %d\n", err);
  1475. return err;
  1476. }
  1477. if (pd) {
  1478. if (pd->uobject) {
  1479. __u32 max_wqes =
  1480. 1 << MLX5_CAP_GEN(mdev, log_max_qp_sz);
  1481. mlx5_ib_dbg(dev, "requested sq_wqe_count (%d)\n", ucmd.sq_wqe_count);
  1482. if (ucmd.rq_wqe_shift != qp->rq.wqe_shift ||
  1483. ucmd.rq_wqe_count != qp->rq.wqe_cnt) {
  1484. mlx5_ib_dbg(dev, "invalid rq params\n");
  1485. return -EINVAL;
  1486. }
  1487. if (ucmd.sq_wqe_count > max_wqes) {
  1488. mlx5_ib_dbg(dev, "requested sq_wqe_count (%d) > max allowed (%d)\n",
  1489. ucmd.sq_wqe_count, max_wqes);
  1490. return -EINVAL;
  1491. }
  1492. if (init_attr->create_flags &
  1493. mlx5_ib_create_qp_sqpn_qp1()) {
  1494. mlx5_ib_dbg(dev, "user-space is not allowed to create UD QPs spoofing as QP1\n");
  1495. return -EINVAL;
  1496. }
  1497. err = create_user_qp(dev, pd, qp, udata, init_attr, &in,
  1498. &resp, &inlen, base);
  1499. if (err)
  1500. mlx5_ib_dbg(dev, "err %d\n", err);
  1501. } else {
  1502. err = create_kernel_qp(dev, init_attr, qp, &in, &inlen,
  1503. base);
  1504. if (err)
  1505. mlx5_ib_dbg(dev, "err %d\n", err);
  1506. }
  1507. if (err)
  1508. return err;
  1509. } else {
  1510. in = kvzalloc(inlen, GFP_KERNEL);
  1511. if (!in)
  1512. return -ENOMEM;
  1513. qp->create_type = MLX5_QP_EMPTY;
  1514. }
  1515. if (is_sqp(init_attr->qp_type))
  1516. qp->port = init_attr->port_num;
  1517. qpc = MLX5_ADDR_OF(create_qp_in, in, qpc);
  1518. MLX5_SET(qpc, qpc, st, mlx5_st);
  1519. MLX5_SET(qpc, qpc, pm_state, MLX5_QP_PM_MIGRATED);
  1520. if (init_attr->qp_type != MLX5_IB_QPT_REG_UMR)
  1521. MLX5_SET(qpc, qpc, pd, to_mpd(pd ? pd : devr->p0)->pdn);
  1522. else
  1523. MLX5_SET(qpc, qpc, latency_sensitive, 1);
  1524. if (qp->wq_sig)
  1525. MLX5_SET(qpc, qpc, wq_signature, 1);
  1526. if (qp->flags & MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK)
  1527. MLX5_SET(qpc, qpc, block_lb_mc, 1);
  1528. if (qp->flags & MLX5_IB_QP_CROSS_CHANNEL)
  1529. MLX5_SET(qpc, qpc, cd_master, 1);
  1530. if (qp->flags & MLX5_IB_QP_MANAGED_SEND)
  1531. MLX5_SET(qpc, qpc, cd_slave_send, 1);
  1532. if (qp->flags & MLX5_IB_QP_MANAGED_RECV)
  1533. MLX5_SET(qpc, qpc, cd_slave_receive, 1);
  1534. if (qp->scat_cqe && is_connected(init_attr->qp_type)) {
  1535. int rcqe_sz;
  1536. int scqe_sz;
  1537. rcqe_sz = mlx5_ib_get_cqe_size(dev, init_attr->recv_cq);
  1538. scqe_sz = mlx5_ib_get_cqe_size(dev, init_attr->send_cq);
  1539. if (rcqe_sz == 128)
  1540. MLX5_SET(qpc, qpc, cs_res, MLX5_RES_SCAT_DATA64_CQE);
  1541. else
  1542. MLX5_SET(qpc, qpc, cs_res, MLX5_RES_SCAT_DATA32_CQE);
  1543. if (init_attr->sq_sig_type == IB_SIGNAL_ALL_WR) {
  1544. if (scqe_sz == 128)
  1545. MLX5_SET(qpc, qpc, cs_req, MLX5_REQ_SCAT_DATA64_CQE);
  1546. else
  1547. MLX5_SET(qpc, qpc, cs_req, MLX5_REQ_SCAT_DATA32_CQE);
  1548. }
  1549. }
  1550. if (qp->rq.wqe_cnt) {
  1551. MLX5_SET(qpc, qpc, log_rq_stride, qp->rq.wqe_shift - 4);
  1552. MLX5_SET(qpc, qpc, log_rq_size, ilog2(qp->rq.wqe_cnt));
  1553. }
  1554. MLX5_SET(qpc, qpc, rq_type, get_rx_type(qp, init_attr));
  1555. if (qp->sq.wqe_cnt) {
  1556. MLX5_SET(qpc, qpc, log_sq_size, ilog2(qp->sq.wqe_cnt));
  1557. } else {
  1558. MLX5_SET(qpc, qpc, no_sq, 1);
  1559. if (init_attr->srq &&
  1560. init_attr->srq->srq_type == IB_SRQT_TM)
  1561. MLX5_SET(qpc, qpc, offload_type,
  1562. MLX5_QPC_OFFLOAD_TYPE_RNDV);
  1563. }
  1564. /* Set default resources */
  1565. switch (init_attr->qp_type) {
  1566. case IB_QPT_XRC_TGT:
  1567. MLX5_SET(qpc, qpc, cqn_rcv, to_mcq(devr->c0)->mcq.cqn);
  1568. MLX5_SET(qpc, qpc, cqn_snd, to_mcq(devr->c0)->mcq.cqn);
  1569. MLX5_SET(qpc, qpc, srqn_rmpn_xrqn, to_msrq(devr->s0)->msrq.srqn);
  1570. MLX5_SET(qpc, qpc, xrcd, to_mxrcd(init_attr->xrcd)->xrcdn);
  1571. break;
  1572. case IB_QPT_XRC_INI:
  1573. MLX5_SET(qpc, qpc, cqn_rcv, to_mcq(devr->c0)->mcq.cqn);
  1574. MLX5_SET(qpc, qpc, xrcd, to_mxrcd(devr->x1)->xrcdn);
  1575. MLX5_SET(qpc, qpc, srqn_rmpn_xrqn, to_msrq(devr->s0)->msrq.srqn);
  1576. break;
  1577. default:
  1578. if (init_attr->srq) {
  1579. MLX5_SET(qpc, qpc, xrcd, to_mxrcd(devr->x0)->xrcdn);
  1580. MLX5_SET(qpc, qpc, srqn_rmpn_xrqn, to_msrq(init_attr->srq)->msrq.srqn);
  1581. } else {
  1582. MLX5_SET(qpc, qpc, xrcd, to_mxrcd(devr->x1)->xrcdn);
  1583. MLX5_SET(qpc, qpc, srqn_rmpn_xrqn, to_msrq(devr->s1)->msrq.srqn);
  1584. }
  1585. }
  1586. if (init_attr->send_cq)
  1587. MLX5_SET(qpc, qpc, cqn_snd, to_mcq(init_attr->send_cq)->mcq.cqn);
  1588. if (init_attr->recv_cq)
  1589. MLX5_SET(qpc, qpc, cqn_rcv, to_mcq(init_attr->recv_cq)->mcq.cqn);
  1590. MLX5_SET64(qpc, qpc, dbr_addr, qp->db.dma);
  1591. /* 0xffffff means we ask to work with cqe version 0 */
  1592. if (MLX5_CAP_GEN(mdev, cqe_version) == MLX5_CQE_VERSION_V1)
  1593. MLX5_SET(qpc, qpc, user_index, uidx);
  1594. /* we use IB_QP_CREATE_IPOIB_UD_LSO to indicates ipoib qp */
  1595. if (init_attr->qp_type == IB_QPT_UD &&
  1596. (init_attr->create_flags & IB_QP_CREATE_IPOIB_UD_LSO)) {
  1597. MLX5_SET(qpc, qpc, ulp_stateless_offload_mode, 1);
  1598. qp->flags |= MLX5_IB_QP_LSO;
  1599. }
  1600. if (init_attr->create_flags & IB_QP_CREATE_PCI_WRITE_END_PADDING) {
  1601. if (!MLX5_CAP_GEN(dev->mdev, end_pad)) {
  1602. mlx5_ib_dbg(dev, "scatter end padding is not supported\n");
  1603. err = -EOPNOTSUPP;
  1604. goto err;
  1605. } else if (init_attr->qp_type != IB_QPT_RAW_PACKET) {
  1606. MLX5_SET(qpc, qpc, end_padding_mode,
  1607. MLX5_WQ_END_PAD_MODE_ALIGN);
  1608. } else {
  1609. qp->flags |= MLX5_IB_QP_PCI_WRITE_END_PADDING;
  1610. }
  1611. }
  1612. if (inlen < 0) {
  1613. err = -EINVAL;
  1614. goto err;
  1615. }
  1616. if (init_attr->qp_type == IB_QPT_RAW_PACKET ||
  1617. qp->flags & MLX5_IB_QP_UNDERLAY) {
  1618. qp->raw_packet_qp.sq.ubuffer.buf_addr = ucmd.sq_buf_addr;
  1619. raw_packet_qp_copy_info(qp, &qp->raw_packet_qp);
  1620. err = create_raw_packet_qp(dev, qp, in, inlen, pd);
  1621. } else {
  1622. err = mlx5_core_create_qp(dev->mdev, &base->mqp, in, inlen);
  1623. }
  1624. if (err) {
  1625. mlx5_ib_dbg(dev, "create qp failed\n");
  1626. goto err_create;
  1627. }
  1628. kvfree(in);
  1629. base->container_mibqp = qp;
  1630. base->mqp.event = mlx5_ib_qp_event;
  1631. get_cqs(init_attr->qp_type, init_attr->send_cq, init_attr->recv_cq,
  1632. &send_cq, &recv_cq);
  1633. spin_lock_irqsave(&dev->reset_flow_resource_lock, flags);
  1634. mlx5_ib_lock_cqs(send_cq, recv_cq);
  1635. /* Maintain device to QPs access, needed for further handling via reset
  1636. * flow
  1637. */
  1638. list_add_tail(&qp->qps_list, &dev->qp_list);
  1639. /* Maintain CQ to QPs access, needed for further handling via reset flow
  1640. */
  1641. if (send_cq)
  1642. list_add_tail(&qp->cq_send_list, &send_cq->list_send_qp);
  1643. if (recv_cq)
  1644. list_add_tail(&qp->cq_recv_list, &recv_cq->list_recv_qp);
  1645. mlx5_ib_unlock_cqs(send_cq, recv_cq);
  1646. spin_unlock_irqrestore(&dev->reset_flow_resource_lock, flags);
  1647. return 0;
  1648. err_create:
  1649. if (qp->create_type == MLX5_QP_USER)
  1650. destroy_qp_user(dev, pd, qp, base);
  1651. else if (qp->create_type == MLX5_QP_KERNEL)
  1652. destroy_qp_kernel(dev, qp);
  1653. err:
  1654. kvfree(in);
  1655. return err;
  1656. }
  1657. static void mlx5_ib_lock_cqs(struct mlx5_ib_cq *send_cq, struct mlx5_ib_cq *recv_cq)
  1658. __acquires(&send_cq->lock) __acquires(&recv_cq->lock)
  1659. {
  1660. if (send_cq) {
  1661. if (recv_cq) {
  1662. if (send_cq->mcq.cqn < recv_cq->mcq.cqn) {
  1663. spin_lock(&send_cq->lock);
  1664. spin_lock_nested(&recv_cq->lock,
  1665. SINGLE_DEPTH_NESTING);
  1666. } else if (send_cq->mcq.cqn == recv_cq->mcq.cqn) {
  1667. spin_lock(&send_cq->lock);
  1668. __acquire(&recv_cq->lock);
  1669. } else {
  1670. spin_lock(&recv_cq->lock);
  1671. spin_lock_nested(&send_cq->lock,
  1672. SINGLE_DEPTH_NESTING);
  1673. }
  1674. } else {
  1675. spin_lock(&send_cq->lock);
  1676. __acquire(&recv_cq->lock);
  1677. }
  1678. } else if (recv_cq) {
  1679. spin_lock(&recv_cq->lock);
  1680. __acquire(&send_cq->lock);
  1681. } else {
  1682. __acquire(&send_cq->lock);
  1683. __acquire(&recv_cq->lock);
  1684. }
  1685. }
  1686. static void mlx5_ib_unlock_cqs(struct mlx5_ib_cq *send_cq, struct mlx5_ib_cq *recv_cq)
  1687. __releases(&send_cq->lock) __releases(&recv_cq->lock)
  1688. {
  1689. if (send_cq) {
  1690. if (recv_cq) {
  1691. if (send_cq->mcq.cqn < recv_cq->mcq.cqn) {
  1692. spin_unlock(&recv_cq->lock);
  1693. spin_unlock(&send_cq->lock);
  1694. } else if (send_cq->mcq.cqn == recv_cq->mcq.cqn) {
  1695. __release(&recv_cq->lock);
  1696. spin_unlock(&send_cq->lock);
  1697. } else {
  1698. spin_unlock(&send_cq->lock);
  1699. spin_unlock(&recv_cq->lock);
  1700. }
  1701. } else {
  1702. __release(&recv_cq->lock);
  1703. spin_unlock(&send_cq->lock);
  1704. }
  1705. } else if (recv_cq) {
  1706. __release(&send_cq->lock);
  1707. spin_unlock(&recv_cq->lock);
  1708. } else {
  1709. __release(&recv_cq->lock);
  1710. __release(&send_cq->lock);
  1711. }
  1712. }
  1713. static struct mlx5_ib_pd *get_pd(struct mlx5_ib_qp *qp)
  1714. {
  1715. return to_mpd(qp->ibqp.pd);
  1716. }
  1717. static void get_cqs(enum ib_qp_type qp_type,
  1718. struct ib_cq *ib_send_cq, struct ib_cq *ib_recv_cq,
  1719. struct mlx5_ib_cq **send_cq, struct mlx5_ib_cq **recv_cq)
  1720. {
  1721. switch (qp_type) {
  1722. case IB_QPT_XRC_TGT:
  1723. *send_cq = NULL;
  1724. *recv_cq = NULL;
  1725. break;
  1726. case MLX5_IB_QPT_REG_UMR:
  1727. case IB_QPT_XRC_INI:
  1728. *send_cq = ib_send_cq ? to_mcq(ib_send_cq) : NULL;
  1729. *recv_cq = NULL;
  1730. break;
  1731. case IB_QPT_SMI:
  1732. case MLX5_IB_QPT_HW_GSI:
  1733. case IB_QPT_RC:
  1734. case IB_QPT_UC:
  1735. case IB_QPT_UD:
  1736. case IB_QPT_RAW_IPV6:
  1737. case IB_QPT_RAW_ETHERTYPE:
  1738. case IB_QPT_RAW_PACKET:
  1739. *send_cq = ib_send_cq ? to_mcq(ib_send_cq) : NULL;
  1740. *recv_cq = ib_recv_cq ? to_mcq(ib_recv_cq) : NULL;
  1741. break;
  1742. case IB_QPT_MAX:
  1743. default:
  1744. *send_cq = NULL;
  1745. *recv_cq = NULL;
  1746. break;
  1747. }
  1748. }
  1749. static int modify_raw_packet_qp(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
  1750. const struct mlx5_modify_raw_qp_param *raw_qp_param,
  1751. u8 lag_tx_affinity);
  1752. static void destroy_qp_common(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp)
  1753. {
  1754. struct mlx5_ib_cq *send_cq, *recv_cq;
  1755. struct mlx5_ib_qp_base *base;
  1756. unsigned long flags;
  1757. int err;
  1758. if (qp->ibqp.rwq_ind_tbl) {
  1759. destroy_rss_raw_qp_tir(dev, qp);
  1760. return;
  1761. }
  1762. base = (qp->ibqp.qp_type == IB_QPT_RAW_PACKET ||
  1763. qp->flags & MLX5_IB_QP_UNDERLAY) ?
  1764. &qp->raw_packet_qp.rq.base :
  1765. &qp->trans_qp.base;
  1766. if (qp->state != IB_QPS_RESET) {
  1767. if (qp->ibqp.qp_type != IB_QPT_RAW_PACKET &&
  1768. !(qp->flags & MLX5_IB_QP_UNDERLAY)) {
  1769. err = mlx5_core_qp_modify(dev->mdev,
  1770. MLX5_CMD_OP_2RST_QP, 0,
  1771. NULL, &base->mqp);
  1772. } else {
  1773. struct mlx5_modify_raw_qp_param raw_qp_param = {
  1774. .operation = MLX5_CMD_OP_2RST_QP
  1775. };
  1776. err = modify_raw_packet_qp(dev, qp, &raw_qp_param, 0);
  1777. }
  1778. if (err)
  1779. mlx5_ib_warn(dev, "mlx5_ib: modify QP 0x%06x to RESET failed\n",
  1780. base->mqp.qpn);
  1781. }
  1782. get_cqs(qp->ibqp.qp_type, qp->ibqp.send_cq, qp->ibqp.recv_cq,
  1783. &send_cq, &recv_cq);
  1784. spin_lock_irqsave(&dev->reset_flow_resource_lock, flags);
  1785. mlx5_ib_lock_cqs(send_cq, recv_cq);
  1786. /* del from lists under both locks above to protect reset flow paths */
  1787. list_del(&qp->qps_list);
  1788. if (send_cq)
  1789. list_del(&qp->cq_send_list);
  1790. if (recv_cq)
  1791. list_del(&qp->cq_recv_list);
  1792. if (qp->create_type == MLX5_QP_KERNEL) {
  1793. __mlx5_ib_cq_clean(recv_cq, base->mqp.qpn,
  1794. qp->ibqp.srq ? to_msrq(qp->ibqp.srq) : NULL);
  1795. if (send_cq != recv_cq)
  1796. __mlx5_ib_cq_clean(send_cq, base->mqp.qpn,
  1797. NULL);
  1798. }
  1799. mlx5_ib_unlock_cqs(send_cq, recv_cq);
  1800. spin_unlock_irqrestore(&dev->reset_flow_resource_lock, flags);
  1801. if (qp->ibqp.qp_type == IB_QPT_RAW_PACKET ||
  1802. qp->flags & MLX5_IB_QP_UNDERLAY) {
  1803. destroy_raw_packet_qp(dev, qp);
  1804. } else {
  1805. err = mlx5_core_destroy_qp(dev->mdev, &base->mqp);
  1806. if (err)
  1807. mlx5_ib_warn(dev, "failed to destroy QP 0x%x\n",
  1808. base->mqp.qpn);
  1809. }
  1810. if (qp->create_type == MLX5_QP_KERNEL)
  1811. destroy_qp_kernel(dev, qp);
  1812. else if (qp->create_type == MLX5_QP_USER)
  1813. destroy_qp_user(dev, &get_pd(qp)->ibpd, qp, base);
  1814. }
  1815. static const char *ib_qp_type_str(enum ib_qp_type type)
  1816. {
  1817. switch (type) {
  1818. case IB_QPT_SMI:
  1819. return "IB_QPT_SMI";
  1820. case IB_QPT_GSI:
  1821. return "IB_QPT_GSI";
  1822. case IB_QPT_RC:
  1823. return "IB_QPT_RC";
  1824. case IB_QPT_UC:
  1825. return "IB_QPT_UC";
  1826. case IB_QPT_UD:
  1827. return "IB_QPT_UD";
  1828. case IB_QPT_RAW_IPV6:
  1829. return "IB_QPT_RAW_IPV6";
  1830. case IB_QPT_RAW_ETHERTYPE:
  1831. return "IB_QPT_RAW_ETHERTYPE";
  1832. case IB_QPT_XRC_INI:
  1833. return "IB_QPT_XRC_INI";
  1834. case IB_QPT_XRC_TGT:
  1835. return "IB_QPT_XRC_TGT";
  1836. case IB_QPT_RAW_PACKET:
  1837. return "IB_QPT_RAW_PACKET";
  1838. case MLX5_IB_QPT_REG_UMR:
  1839. return "MLX5_IB_QPT_REG_UMR";
  1840. case IB_QPT_DRIVER:
  1841. return "IB_QPT_DRIVER";
  1842. case IB_QPT_MAX:
  1843. default:
  1844. return "Invalid QP type";
  1845. }
  1846. }
  1847. static struct ib_qp *mlx5_ib_create_dct(struct ib_pd *pd,
  1848. struct ib_qp_init_attr *attr,
  1849. struct mlx5_ib_create_qp *ucmd)
  1850. {
  1851. struct mlx5_ib_qp *qp;
  1852. int err = 0;
  1853. u32 uidx = MLX5_IB_DEFAULT_UIDX;
  1854. void *dctc;
  1855. if (!attr->srq || !attr->recv_cq)
  1856. return ERR_PTR(-EINVAL);
  1857. err = get_qp_user_index(to_mucontext(pd->uobject->context),
  1858. ucmd, sizeof(*ucmd), &uidx);
  1859. if (err)
  1860. return ERR_PTR(err);
  1861. qp = kzalloc(sizeof(*qp), GFP_KERNEL);
  1862. if (!qp)
  1863. return ERR_PTR(-ENOMEM);
  1864. qp->dct.in = kzalloc(MLX5_ST_SZ_BYTES(create_dct_in), GFP_KERNEL);
  1865. if (!qp->dct.in) {
  1866. err = -ENOMEM;
  1867. goto err_free;
  1868. }
  1869. dctc = MLX5_ADDR_OF(create_dct_in, qp->dct.in, dct_context_entry);
  1870. qp->qp_sub_type = MLX5_IB_QPT_DCT;
  1871. MLX5_SET(dctc, dctc, pd, to_mpd(pd)->pdn);
  1872. MLX5_SET(dctc, dctc, srqn_xrqn, to_msrq(attr->srq)->msrq.srqn);
  1873. MLX5_SET(dctc, dctc, cqn, to_mcq(attr->recv_cq)->mcq.cqn);
  1874. MLX5_SET64(dctc, dctc, dc_access_key, ucmd->access_key);
  1875. MLX5_SET(dctc, dctc, user_index, uidx);
  1876. qp->state = IB_QPS_RESET;
  1877. return &qp->ibqp;
  1878. err_free:
  1879. kfree(qp);
  1880. return ERR_PTR(err);
  1881. }
  1882. static int set_mlx_qp_type(struct mlx5_ib_dev *dev,
  1883. struct ib_qp_init_attr *init_attr,
  1884. struct mlx5_ib_create_qp *ucmd,
  1885. struct ib_udata *udata)
  1886. {
  1887. enum { MLX_QP_FLAGS = MLX5_QP_FLAG_TYPE_DCT | MLX5_QP_FLAG_TYPE_DCI };
  1888. int err;
  1889. if (!udata)
  1890. return -EINVAL;
  1891. if (udata->inlen < sizeof(*ucmd)) {
  1892. mlx5_ib_dbg(dev, "create_qp user command is smaller than expected\n");
  1893. return -EINVAL;
  1894. }
  1895. err = ib_copy_from_udata(ucmd, udata, sizeof(*ucmd));
  1896. if (err)
  1897. return err;
  1898. if ((ucmd->flags & MLX_QP_FLAGS) == MLX5_QP_FLAG_TYPE_DCI) {
  1899. init_attr->qp_type = MLX5_IB_QPT_DCI;
  1900. } else {
  1901. if ((ucmd->flags & MLX_QP_FLAGS) == MLX5_QP_FLAG_TYPE_DCT) {
  1902. init_attr->qp_type = MLX5_IB_QPT_DCT;
  1903. } else {
  1904. mlx5_ib_dbg(dev, "Invalid QP flags\n");
  1905. return -EINVAL;
  1906. }
  1907. }
  1908. if (!MLX5_CAP_GEN(dev->mdev, dct)) {
  1909. mlx5_ib_dbg(dev, "DC transport is not supported\n");
  1910. return -EOPNOTSUPP;
  1911. }
  1912. return 0;
  1913. }
  1914. struct ib_qp *mlx5_ib_create_qp(struct ib_pd *pd,
  1915. struct ib_qp_init_attr *verbs_init_attr,
  1916. struct ib_udata *udata)
  1917. {
  1918. struct mlx5_ib_dev *dev;
  1919. struct mlx5_ib_qp *qp;
  1920. u16 xrcdn = 0;
  1921. int err;
  1922. struct ib_qp_init_attr mlx_init_attr;
  1923. struct ib_qp_init_attr *init_attr = verbs_init_attr;
  1924. if (pd) {
  1925. dev = to_mdev(pd->device);
  1926. if (init_attr->qp_type == IB_QPT_RAW_PACKET) {
  1927. if (!pd->uobject) {
  1928. mlx5_ib_dbg(dev, "Raw Packet QP is not supported for kernel consumers\n");
  1929. return ERR_PTR(-EINVAL);
  1930. } else if (!to_mucontext(pd->uobject->context)->cqe_version) {
  1931. mlx5_ib_dbg(dev, "Raw Packet QP is only supported for CQE version > 0\n");
  1932. return ERR_PTR(-EINVAL);
  1933. }
  1934. }
  1935. } else {
  1936. /* being cautious here */
  1937. if (init_attr->qp_type != IB_QPT_XRC_TGT &&
  1938. init_attr->qp_type != MLX5_IB_QPT_REG_UMR) {
  1939. pr_warn("%s: no PD for transport %s\n", __func__,
  1940. ib_qp_type_str(init_attr->qp_type));
  1941. return ERR_PTR(-EINVAL);
  1942. }
  1943. dev = to_mdev(to_mxrcd(init_attr->xrcd)->ibxrcd.device);
  1944. }
  1945. if (init_attr->qp_type == IB_QPT_DRIVER) {
  1946. struct mlx5_ib_create_qp ucmd;
  1947. init_attr = &mlx_init_attr;
  1948. memcpy(init_attr, verbs_init_attr, sizeof(*verbs_init_attr));
  1949. err = set_mlx_qp_type(dev, init_attr, &ucmd, udata);
  1950. if (err)
  1951. return ERR_PTR(err);
  1952. if (init_attr->qp_type == MLX5_IB_QPT_DCI) {
  1953. if (init_attr->cap.max_recv_wr ||
  1954. init_attr->cap.max_recv_sge) {
  1955. mlx5_ib_dbg(dev, "DCI QP requires zero size receive queue\n");
  1956. return ERR_PTR(-EINVAL);
  1957. }
  1958. } else {
  1959. return mlx5_ib_create_dct(pd, init_attr, &ucmd);
  1960. }
  1961. }
  1962. switch (init_attr->qp_type) {
  1963. case IB_QPT_XRC_TGT:
  1964. case IB_QPT_XRC_INI:
  1965. if (!MLX5_CAP_GEN(dev->mdev, xrc)) {
  1966. mlx5_ib_dbg(dev, "XRC not supported\n");
  1967. return ERR_PTR(-ENOSYS);
  1968. }
  1969. init_attr->recv_cq = NULL;
  1970. if (init_attr->qp_type == IB_QPT_XRC_TGT) {
  1971. xrcdn = to_mxrcd(init_attr->xrcd)->xrcdn;
  1972. init_attr->send_cq = NULL;
  1973. }
  1974. /* fall through */
  1975. case IB_QPT_RAW_PACKET:
  1976. case IB_QPT_RC:
  1977. case IB_QPT_UC:
  1978. case IB_QPT_UD:
  1979. case IB_QPT_SMI:
  1980. case MLX5_IB_QPT_HW_GSI:
  1981. case MLX5_IB_QPT_REG_UMR:
  1982. case MLX5_IB_QPT_DCI:
  1983. qp = kzalloc(sizeof(*qp), GFP_KERNEL);
  1984. if (!qp)
  1985. return ERR_PTR(-ENOMEM);
  1986. err = create_qp_common(dev, pd, init_attr, udata, qp);
  1987. if (err) {
  1988. mlx5_ib_dbg(dev, "create_qp_common failed\n");
  1989. kfree(qp);
  1990. return ERR_PTR(err);
  1991. }
  1992. if (is_qp0(init_attr->qp_type))
  1993. qp->ibqp.qp_num = 0;
  1994. else if (is_qp1(init_attr->qp_type))
  1995. qp->ibqp.qp_num = 1;
  1996. else
  1997. qp->ibqp.qp_num = qp->trans_qp.base.mqp.qpn;
  1998. mlx5_ib_dbg(dev, "ib qpnum 0x%x, mlx qpn 0x%x, rcqn 0x%x, scqn 0x%x\n",
  1999. qp->ibqp.qp_num, qp->trans_qp.base.mqp.qpn,
  2000. init_attr->recv_cq ? to_mcq(init_attr->recv_cq)->mcq.cqn : -1,
  2001. init_attr->send_cq ? to_mcq(init_attr->send_cq)->mcq.cqn : -1);
  2002. qp->trans_qp.xrcdn = xrcdn;
  2003. break;
  2004. case IB_QPT_GSI:
  2005. return mlx5_ib_gsi_create_qp(pd, init_attr);
  2006. case IB_QPT_RAW_IPV6:
  2007. case IB_QPT_RAW_ETHERTYPE:
  2008. case IB_QPT_MAX:
  2009. default:
  2010. mlx5_ib_dbg(dev, "unsupported qp type %d\n",
  2011. init_attr->qp_type);
  2012. /* Don't support raw QPs */
  2013. return ERR_PTR(-EINVAL);
  2014. }
  2015. if (verbs_init_attr->qp_type == IB_QPT_DRIVER)
  2016. qp->qp_sub_type = init_attr->qp_type;
  2017. return &qp->ibqp;
  2018. }
  2019. static int mlx5_ib_destroy_dct(struct mlx5_ib_qp *mqp)
  2020. {
  2021. struct mlx5_ib_dev *dev = to_mdev(mqp->ibqp.device);
  2022. if (mqp->state == IB_QPS_RTR) {
  2023. int err;
  2024. err = mlx5_core_destroy_dct(dev->mdev, &mqp->dct.mdct);
  2025. if (err) {
  2026. mlx5_ib_warn(dev, "failed to destroy DCT %d\n", err);
  2027. return err;
  2028. }
  2029. }
  2030. kfree(mqp->dct.in);
  2031. kfree(mqp);
  2032. return 0;
  2033. }
  2034. int mlx5_ib_destroy_qp(struct ib_qp *qp)
  2035. {
  2036. struct mlx5_ib_dev *dev = to_mdev(qp->device);
  2037. struct mlx5_ib_qp *mqp = to_mqp(qp);
  2038. if (unlikely(qp->qp_type == IB_QPT_GSI))
  2039. return mlx5_ib_gsi_destroy_qp(qp);
  2040. if (mqp->qp_sub_type == MLX5_IB_QPT_DCT)
  2041. return mlx5_ib_destroy_dct(mqp);
  2042. destroy_qp_common(dev, mqp);
  2043. kfree(mqp);
  2044. return 0;
  2045. }
  2046. static __be32 to_mlx5_access_flags(struct mlx5_ib_qp *qp, const struct ib_qp_attr *attr,
  2047. int attr_mask)
  2048. {
  2049. u32 hw_access_flags = 0;
  2050. u8 dest_rd_atomic;
  2051. u32 access_flags;
  2052. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
  2053. dest_rd_atomic = attr->max_dest_rd_atomic;
  2054. else
  2055. dest_rd_atomic = qp->trans_qp.resp_depth;
  2056. if (attr_mask & IB_QP_ACCESS_FLAGS)
  2057. access_flags = attr->qp_access_flags;
  2058. else
  2059. access_flags = qp->trans_qp.atomic_rd_en;
  2060. if (!dest_rd_atomic)
  2061. access_flags &= IB_ACCESS_REMOTE_WRITE;
  2062. if (access_flags & IB_ACCESS_REMOTE_READ)
  2063. hw_access_flags |= MLX5_QP_BIT_RRE;
  2064. if (access_flags & IB_ACCESS_REMOTE_ATOMIC)
  2065. hw_access_flags |= (MLX5_QP_BIT_RAE | MLX5_ATOMIC_MODE_CX);
  2066. if (access_flags & IB_ACCESS_REMOTE_WRITE)
  2067. hw_access_flags |= MLX5_QP_BIT_RWE;
  2068. return cpu_to_be32(hw_access_flags);
  2069. }
  2070. enum {
  2071. MLX5_PATH_FLAG_FL = 1 << 0,
  2072. MLX5_PATH_FLAG_FREE_AR = 1 << 1,
  2073. MLX5_PATH_FLAG_COUNTER = 1 << 2,
  2074. };
  2075. static int ib_rate_to_mlx5(struct mlx5_ib_dev *dev, u8 rate)
  2076. {
  2077. if (rate == IB_RATE_PORT_CURRENT)
  2078. return 0;
  2079. if (rate < IB_RATE_2_5_GBPS || rate > IB_RATE_300_GBPS)
  2080. return -EINVAL;
  2081. while (rate != IB_RATE_PORT_CURRENT &&
  2082. !(1 << (rate + MLX5_STAT_RATE_OFFSET) &
  2083. MLX5_CAP_GEN(dev->mdev, stat_rate_support)))
  2084. --rate;
  2085. return rate ? rate + MLX5_STAT_RATE_OFFSET : rate;
  2086. }
  2087. static int modify_raw_packet_eth_prio(struct mlx5_core_dev *dev,
  2088. struct mlx5_ib_sq *sq, u8 sl)
  2089. {
  2090. void *in;
  2091. void *tisc;
  2092. int inlen;
  2093. int err;
  2094. inlen = MLX5_ST_SZ_BYTES(modify_tis_in);
  2095. in = kvzalloc(inlen, GFP_KERNEL);
  2096. if (!in)
  2097. return -ENOMEM;
  2098. MLX5_SET(modify_tis_in, in, bitmask.prio, 1);
  2099. tisc = MLX5_ADDR_OF(modify_tis_in, in, ctx);
  2100. MLX5_SET(tisc, tisc, prio, ((sl & 0x7) << 1));
  2101. err = mlx5_core_modify_tis(dev, sq->tisn, in, inlen);
  2102. kvfree(in);
  2103. return err;
  2104. }
  2105. static int modify_raw_packet_tx_affinity(struct mlx5_core_dev *dev,
  2106. struct mlx5_ib_sq *sq, u8 tx_affinity)
  2107. {
  2108. void *in;
  2109. void *tisc;
  2110. int inlen;
  2111. int err;
  2112. inlen = MLX5_ST_SZ_BYTES(modify_tis_in);
  2113. in = kvzalloc(inlen, GFP_KERNEL);
  2114. if (!in)
  2115. return -ENOMEM;
  2116. MLX5_SET(modify_tis_in, in, bitmask.lag_tx_port_affinity, 1);
  2117. tisc = MLX5_ADDR_OF(modify_tis_in, in, ctx);
  2118. MLX5_SET(tisc, tisc, lag_tx_port_affinity, tx_affinity);
  2119. err = mlx5_core_modify_tis(dev, sq->tisn, in, inlen);
  2120. kvfree(in);
  2121. return err;
  2122. }
  2123. static int mlx5_set_path(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
  2124. const struct rdma_ah_attr *ah,
  2125. struct mlx5_qp_path *path, u8 port, int attr_mask,
  2126. u32 path_flags, const struct ib_qp_attr *attr,
  2127. bool alt)
  2128. {
  2129. const struct ib_global_route *grh = rdma_ah_read_grh(ah);
  2130. int err;
  2131. enum ib_gid_type gid_type;
  2132. u8 ah_flags = rdma_ah_get_ah_flags(ah);
  2133. u8 sl = rdma_ah_get_sl(ah);
  2134. if (attr_mask & IB_QP_PKEY_INDEX)
  2135. path->pkey_index = cpu_to_be16(alt ? attr->alt_pkey_index :
  2136. attr->pkey_index);
  2137. if (ah_flags & IB_AH_GRH) {
  2138. if (grh->sgid_index >=
  2139. dev->mdev->port_caps[port - 1].gid_table_len) {
  2140. pr_err("sgid_index (%u) too large. max is %d\n",
  2141. grh->sgid_index,
  2142. dev->mdev->port_caps[port - 1].gid_table_len);
  2143. return -EINVAL;
  2144. }
  2145. }
  2146. if (ah->type == RDMA_AH_ATTR_TYPE_ROCE) {
  2147. if (!(ah_flags & IB_AH_GRH))
  2148. return -EINVAL;
  2149. err = mlx5_get_roce_gid_type(dev, port, grh->sgid_index,
  2150. &gid_type);
  2151. if (err)
  2152. return err;
  2153. memcpy(path->rmac, ah->roce.dmac, sizeof(ah->roce.dmac));
  2154. if (qp->ibqp.qp_type == IB_QPT_RC ||
  2155. qp->ibqp.qp_type == IB_QPT_UC ||
  2156. qp->ibqp.qp_type == IB_QPT_XRC_INI ||
  2157. qp->ibqp.qp_type == IB_QPT_XRC_TGT)
  2158. path->udp_sport = mlx5_get_roce_udp_sport(dev, port,
  2159. grh->sgid_index);
  2160. path->dci_cfi_prio_sl = (sl & 0x7) << 4;
  2161. if (gid_type == IB_GID_TYPE_ROCE_UDP_ENCAP)
  2162. path->ecn_dscp = (grh->traffic_class >> 2) & 0x3f;
  2163. } else {
  2164. path->fl_free_ar = (path_flags & MLX5_PATH_FLAG_FL) ? 0x80 : 0;
  2165. path->fl_free_ar |=
  2166. (path_flags & MLX5_PATH_FLAG_FREE_AR) ? 0x40 : 0;
  2167. path->rlid = cpu_to_be16(rdma_ah_get_dlid(ah));
  2168. path->grh_mlid = rdma_ah_get_path_bits(ah) & 0x7f;
  2169. if (ah_flags & IB_AH_GRH)
  2170. path->grh_mlid |= 1 << 7;
  2171. path->dci_cfi_prio_sl = sl & 0xf;
  2172. }
  2173. if (ah_flags & IB_AH_GRH) {
  2174. path->mgid_index = grh->sgid_index;
  2175. path->hop_limit = grh->hop_limit;
  2176. path->tclass_flowlabel =
  2177. cpu_to_be32((grh->traffic_class << 20) |
  2178. (grh->flow_label));
  2179. memcpy(path->rgid, grh->dgid.raw, 16);
  2180. }
  2181. err = ib_rate_to_mlx5(dev, rdma_ah_get_static_rate(ah));
  2182. if (err < 0)
  2183. return err;
  2184. path->static_rate = err;
  2185. path->port = port;
  2186. if (attr_mask & IB_QP_TIMEOUT)
  2187. path->ackto_lt = (alt ? attr->alt_timeout : attr->timeout) << 3;
  2188. if ((qp->ibqp.qp_type == IB_QPT_RAW_PACKET) && qp->sq.wqe_cnt)
  2189. return modify_raw_packet_eth_prio(dev->mdev,
  2190. &qp->raw_packet_qp.sq,
  2191. sl & 0xf);
  2192. return 0;
  2193. }
  2194. static enum mlx5_qp_optpar opt_mask[MLX5_QP_NUM_STATE][MLX5_QP_NUM_STATE][MLX5_QP_ST_MAX] = {
  2195. [MLX5_QP_STATE_INIT] = {
  2196. [MLX5_QP_STATE_INIT] = {
  2197. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_RRE |
  2198. MLX5_QP_OPTPAR_RAE |
  2199. MLX5_QP_OPTPAR_RWE |
  2200. MLX5_QP_OPTPAR_PKEY_INDEX |
  2201. MLX5_QP_OPTPAR_PRI_PORT,
  2202. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_RWE |
  2203. MLX5_QP_OPTPAR_PKEY_INDEX |
  2204. MLX5_QP_OPTPAR_PRI_PORT,
  2205. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_PKEY_INDEX |
  2206. MLX5_QP_OPTPAR_Q_KEY |
  2207. MLX5_QP_OPTPAR_PRI_PORT,
  2208. },
  2209. [MLX5_QP_STATE_RTR] = {
  2210. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  2211. MLX5_QP_OPTPAR_RRE |
  2212. MLX5_QP_OPTPAR_RAE |
  2213. MLX5_QP_OPTPAR_RWE |
  2214. MLX5_QP_OPTPAR_PKEY_INDEX,
  2215. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  2216. MLX5_QP_OPTPAR_RWE |
  2217. MLX5_QP_OPTPAR_PKEY_INDEX,
  2218. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_PKEY_INDEX |
  2219. MLX5_QP_OPTPAR_Q_KEY,
  2220. [MLX5_QP_ST_MLX] = MLX5_QP_OPTPAR_PKEY_INDEX |
  2221. MLX5_QP_OPTPAR_Q_KEY,
  2222. [MLX5_QP_ST_XRC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  2223. MLX5_QP_OPTPAR_RRE |
  2224. MLX5_QP_OPTPAR_RAE |
  2225. MLX5_QP_OPTPAR_RWE |
  2226. MLX5_QP_OPTPAR_PKEY_INDEX,
  2227. },
  2228. },
  2229. [MLX5_QP_STATE_RTR] = {
  2230. [MLX5_QP_STATE_RTS] = {
  2231. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  2232. MLX5_QP_OPTPAR_RRE |
  2233. MLX5_QP_OPTPAR_RAE |
  2234. MLX5_QP_OPTPAR_RWE |
  2235. MLX5_QP_OPTPAR_PM_STATE |
  2236. MLX5_QP_OPTPAR_RNR_TIMEOUT,
  2237. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  2238. MLX5_QP_OPTPAR_RWE |
  2239. MLX5_QP_OPTPAR_PM_STATE,
  2240. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_Q_KEY,
  2241. },
  2242. },
  2243. [MLX5_QP_STATE_RTS] = {
  2244. [MLX5_QP_STATE_RTS] = {
  2245. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_RRE |
  2246. MLX5_QP_OPTPAR_RAE |
  2247. MLX5_QP_OPTPAR_RWE |
  2248. MLX5_QP_OPTPAR_RNR_TIMEOUT |
  2249. MLX5_QP_OPTPAR_PM_STATE |
  2250. MLX5_QP_OPTPAR_ALT_ADDR_PATH,
  2251. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_RWE |
  2252. MLX5_QP_OPTPAR_PM_STATE |
  2253. MLX5_QP_OPTPAR_ALT_ADDR_PATH,
  2254. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_Q_KEY |
  2255. MLX5_QP_OPTPAR_SRQN |
  2256. MLX5_QP_OPTPAR_CQN_RCV,
  2257. },
  2258. },
  2259. [MLX5_QP_STATE_SQER] = {
  2260. [MLX5_QP_STATE_RTS] = {
  2261. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_Q_KEY,
  2262. [MLX5_QP_ST_MLX] = MLX5_QP_OPTPAR_Q_KEY,
  2263. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_RWE,
  2264. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_RNR_TIMEOUT |
  2265. MLX5_QP_OPTPAR_RWE |
  2266. MLX5_QP_OPTPAR_RAE |
  2267. MLX5_QP_OPTPAR_RRE,
  2268. },
  2269. },
  2270. };
  2271. static int ib_nr_to_mlx5_nr(int ib_mask)
  2272. {
  2273. switch (ib_mask) {
  2274. case IB_QP_STATE:
  2275. return 0;
  2276. case IB_QP_CUR_STATE:
  2277. return 0;
  2278. case IB_QP_EN_SQD_ASYNC_NOTIFY:
  2279. return 0;
  2280. case IB_QP_ACCESS_FLAGS:
  2281. return MLX5_QP_OPTPAR_RWE | MLX5_QP_OPTPAR_RRE |
  2282. MLX5_QP_OPTPAR_RAE;
  2283. case IB_QP_PKEY_INDEX:
  2284. return MLX5_QP_OPTPAR_PKEY_INDEX;
  2285. case IB_QP_PORT:
  2286. return MLX5_QP_OPTPAR_PRI_PORT;
  2287. case IB_QP_QKEY:
  2288. return MLX5_QP_OPTPAR_Q_KEY;
  2289. case IB_QP_AV:
  2290. return MLX5_QP_OPTPAR_PRIMARY_ADDR_PATH |
  2291. MLX5_QP_OPTPAR_PRI_PORT;
  2292. case IB_QP_PATH_MTU:
  2293. return 0;
  2294. case IB_QP_TIMEOUT:
  2295. return MLX5_QP_OPTPAR_ACK_TIMEOUT;
  2296. case IB_QP_RETRY_CNT:
  2297. return MLX5_QP_OPTPAR_RETRY_COUNT;
  2298. case IB_QP_RNR_RETRY:
  2299. return MLX5_QP_OPTPAR_RNR_RETRY;
  2300. case IB_QP_RQ_PSN:
  2301. return 0;
  2302. case IB_QP_MAX_QP_RD_ATOMIC:
  2303. return MLX5_QP_OPTPAR_SRA_MAX;
  2304. case IB_QP_ALT_PATH:
  2305. return MLX5_QP_OPTPAR_ALT_ADDR_PATH;
  2306. case IB_QP_MIN_RNR_TIMER:
  2307. return MLX5_QP_OPTPAR_RNR_TIMEOUT;
  2308. case IB_QP_SQ_PSN:
  2309. return 0;
  2310. case IB_QP_MAX_DEST_RD_ATOMIC:
  2311. return MLX5_QP_OPTPAR_RRA_MAX | MLX5_QP_OPTPAR_RWE |
  2312. MLX5_QP_OPTPAR_RRE | MLX5_QP_OPTPAR_RAE;
  2313. case IB_QP_PATH_MIG_STATE:
  2314. return MLX5_QP_OPTPAR_PM_STATE;
  2315. case IB_QP_CAP:
  2316. return 0;
  2317. case IB_QP_DEST_QPN:
  2318. return 0;
  2319. }
  2320. return 0;
  2321. }
  2322. static int ib_mask_to_mlx5_opt(int ib_mask)
  2323. {
  2324. int result = 0;
  2325. int i;
  2326. for (i = 0; i < 8 * sizeof(int); i++) {
  2327. if ((1 << i) & ib_mask)
  2328. result |= ib_nr_to_mlx5_nr(1 << i);
  2329. }
  2330. return result;
  2331. }
  2332. static int modify_raw_packet_qp_rq(struct mlx5_ib_dev *dev,
  2333. struct mlx5_ib_rq *rq, int new_state,
  2334. const struct mlx5_modify_raw_qp_param *raw_qp_param)
  2335. {
  2336. void *in;
  2337. void *rqc;
  2338. int inlen;
  2339. int err;
  2340. inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
  2341. in = kvzalloc(inlen, GFP_KERNEL);
  2342. if (!in)
  2343. return -ENOMEM;
  2344. MLX5_SET(modify_rq_in, in, rq_state, rq->state);
  2345. rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);
  2346. MLX5_SET(rqc, rqc, state, new_state);
  2347. if (raw_qp_param->set_mask & MLX5_RAW_QP_MOD_SET_RQ_Q_CTR_ID) {
  2348. if (MLX5_CAP_GEN(dev->mdev, modify_rq_counter_set_id)) {
  2349. MLX5_SET64(modify_rq_in, in, modify_bitmask,
  2350. MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_RQ_COUNTER_SET_ID);
  2351. MLX5_SET(rqc, rqc, counter_set_id, raw_qp_param->rq_q_ctr_id);
  2352. } else
  2353. pr_info_once("%s: RAW PACKET QP counters are not supported on current FW\n",
  2354. dev->ib_dev.name);
  2355. }
  2356. err = mlx5_core_modify_rq(dev->mdev, rq->base.mqp.qpn, in, inlen);
  2357. if (err)
  2358. goto out;
  2359. rq->state = new_state;
  2360. out:
  2361. kvfree(in);
  2362. return err;
  2363. }
  2364. static int modify_raw_packet_qp_sq(struct mlx5_core_dev *dev,
  2365. struct mlx5_ib_sq *sq,
  2366. int new_state,
  2367. const struct mlx5_modify_raw_qp_param *raw_qp_param)
  2368. {
  2369. struct mlx5_ib_qp *ibqp = sq->base.container_mibqp;
  2370. struct mlx5_rate_limit old_rl = ibqp->rl;
  2371. struct mlx5_rate_limit new_rl = old_rl;
  2372. bool new_rate_added = false;
  2373. u16 rl_index = 0;
  2374. void *in;
  2375. void *sqc;
  2376. int inlen;
  2377. int err;
  2378. inlen = MLX5_ST_SZ_BYTES(modify_sq_in);
  2379. in = kvzalloc(inlen, GFP_KERNEL);
  2380. if (!in)
  2381. return -ENOMEM;
  2382. MLX5_SET(modify_sq_in, in, sq_state, sq->state);
  2383. sqc = MLX5_ADDR_OF(modify_sq_in, in, ctx);
  2384. MLX5_SET(sqc, sqc, state, new_state);
  2385. if (raw_qp_param->set_mask & MLX5_RAW_QP_RATE_LIMIT) {
  2386. if (new_state != MLX5_SQC_STATE_RDY)
  2387. pr_warn("%s: Rate limit can only be changed when SQ is moving to RDY\n",
  2388. __func__);
  2389. else
  2390. new_rl = raw_qp_param->rl;
  2391. }
  2392. if (!mlx5_rl_are_equal(&old_rl, &new_rl)) {
  2393. if (new_rl.rate) {
  2394. err = mlx5_rl_add_rate(dev, &rl_index, &new_rl);
  2395. if (err) {
  2396. pr_err("Failed configuring rate limit(err %d): \
  2397. rate %u, max_burst_sz %u, typical_pkt_sz %u\n",
  2398. err, new_rl.rate, new_rl.max_burst_sz,
  2399. new_rl.typical_pkt_sz);
  2400. goto out;
  2401. }
  2402. new_rate_added = true;
  2403. }
  2404. MLX5_SET64(modify_sq_in, in, modify_bitmask, 1);
  2405. /* index 0 means no limit */
  2406. MLX5_SET(sqc, sqc, packet_pacing_rate_limit_index, rl_index);
  2407. }
  2408. err = mlx5_core_modify_sq(dev, sq->base.mqp.qpn, in, inlen);
  2409. if (err) {
  2410. /* Remove new rate from table if failed */
  2411. if (new_rate_added)
  2412. mlx5_rl_remove_rate(dev, &new_rl);
  2413. goto out;
  2414. }
  2415. /* Only remove the old rate after new rate was set */
  2416. if ((old_rl.rate &&
  2417. !mlx5_rl_are_equal(&old_rl, &new_rl)) ||
  2418. (new_state != MLX5_SQC_STATE_RDY))
  2419. mlx5_rl_remove_rate(dev, &old_rl);
  2420. ibqp->rl = new_rl;
  2421. sq->state = new_state;
  2422. out:
  2423. kvfree(in);
  2424. return err;
  2425. }
  2426. static int modify_raw_packet_qp(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
  2427. const struct mlx5_modify_raw_qp_param *raw_qp_param,
  2428. u8 tx_affinity)
  2429. {
  2430. struct mlx5_ib_raw_packet_qp *raw_packet_qp = &qp->raw_packet_qp;
  2431. struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
  2432. struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
  2433. int modify_rq = !!qp->rq.wqe_cnt;
  2434. int modify_sq = !!qp->sq.wqe_cnt;
  2435. int rq_state;
  2436. int sq_state;
  2437. int err;
  2438. switch (raw_qp_param->operation) {
  2439. case MLX5_CMD_OP_RST2INIT_QP:
  2440. rq_state = MLX5_RQC_STATE_RDY;
  2441. sq_state = MLX5_SQC_STATE_RDY;
  2442. break;
  2443. case MLX5_CMD_OP_2ERR_QP:
  2444. rq_state = MLX5_RQC_STATE_ERR;
  2445. sq_state = MLX5_SQC_STATE_ERR;
  2446. break;
  2447. case MLX5_CMD_OP_2RST_QP:
  2448. rq_state = MLX5_RQC_STATE_RST;
  2449. sq_state = MLX5_SQC_STATE_RST;
  2450. break;
  2451. case MLX5_CMD_OP_RTR2RTS_QP:
  2452. case MLX5_CMD_OP_RTS2RTS_QP:
  2453. if (raw_qp_param->set_mask ==
  2454. MLX5_RAW_QP_RATE_LIMIT) {
  2455. modify_rq = 0;
  2456. sq_state = sq->state;
  2457. } else {
  2458. return raw_qp_param->set_mask ? -EINVAL : 0;
  2459. }
  2460. break;
  2461. case MLX5_CMD_OP_INIT2INIT_QP:
  2462. case MLX5_CMD_OP_INIT2RTR_QP:
  2463. if (raw_qp_param->set_mask)
  2464. return -EINVAL;
  2465. else
  2466. return 0;
  2467. default:
  2468. WARN_ON(1);
  2469. return -EINVAL;
  2470. }
  2471. if (modify_rq) {
  2472. err = modify_raw_packet_qp_rq(dev, rq, rq_state, raw_qp_param);
  2473. if (err)
  2474. return err;
  2475. }
  2476. if (modify_sq) {
  2477. if (tx_affinity) {
  2478. err = modify_raw_packet_tx_affinity(dev->mdev, sq,
  2479. tx_affinity);
  2480. if (err)
  2481. return err;
  2482. }
  2483. return modify_raw_packet_qp_sq(dev->mdev, sq, sq_state, raw_qp_param);
  2484. }
  2485. return 0;
  2486. }
  2487. static int __mlx5_ib_modify_qp(struct ib_qp *ibqp,
  2488. const struct ib_qp_attr *attr, int attr_mask,
  2489. enum ib_qp_state cur_state, enum ib_qp_state new_state,
  2490. const struct mlx5_ib_modify_qp *ucmd)
  2491. {
  2492. static const u16 optab[MLX5_QP_NUM_STATE][MLX5_QP_NUM_STATE] = {
  2493. [MLX5_QP_STATE_RST] = {
  2494. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  2495. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  2496. [MLX5_QP_STATE_INIT] = MLX5_CMD_OP_RST2INIT_QP,
  2497. },
  2498. [MLX5_QP_STATE_INIT] = {
  2499. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  2500. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  2501. [MLX5_QP_STATE_INIT] = MLX5_CMD_OP_INIT2INIT_QP,
  2502. [MLX5_QP_STATE_RTR] = MLX5_CMD_OP_INIT2RTR_QP,
  2503. },
  2504. [MLX5_QP_STATE_RTR] = {
  2505. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  2506. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  2507. [MLX5_QP_STATE_RTS] = MLX5_CMD_OP_RTR2RTS_QP,
  2508. },
  2509. [MLX5_QP_STATE_RTS] = {
  2510. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  2511. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  2512. [MLX5_QP_STATE_RTS] = MLX5_CMD_OP_RTS2RTS_QP,
  2513. },
  2514. [MLX5_QP_STATE_SQD] = {
  2515. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  2516. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  2517. },
  2518. [MLX5_QP_STATE_SQER] = {
  2519. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  2520. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  2521. [MLX5_QP_STATE_RTS] = MLX5_CMD_OP_SQERR2RTS_QP,
  2522. },
  2523. [MLX5_QP_STATE_ERR] = {
  2524. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  2525. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  2526. }
  2527. };
  2528. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  2529. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  2530. struct mlx5_ib_qp_base *base = &qp->trans_qp.base;
  2531. struct mlx5_ib_cq *send_cq, *recv_cq;
  2532. struct mlx5_qp_context *context;
  2533. struct mlx5_ib_pd *pd;
  2534. struct mlx5_ib_port *mibport = NULL;
  2535. enum mlx5_qp_state mlx5_cur, mlx5_new;
  2536. enum mlx5_qp_optpar optpar;
  2537. int mlx5_st;
  2538. int err;
  2539. u16 op;
  2540. u8 tx_affinity = 0;
  2541. mlx5_st = to_mlx5_st(ibqp->qp_type == IB_QPT_DRIVER ?
  2542. qp->qp_sub_type : ibqp->qp_type);
  2543. if (mlx5_st < 0)
  2544. return -EINVAL;
  2545. context = kzalloc(sizeof(*context), GFP_KERNEL);
  2546. if (!context)
  2547. return -ENOMEM;
  2548. context->flags = cpu_to_be32(mlx5_st << 16);
  2549. if (!(attr_mask & IB_QP_PATH_MIG_STATE)) {
  2550. context->flags |= cpu_to_be32(MLX5_QP_PM_MIGRATED << 11);
  2551. } else {
  2552. switch (attr->path_mig_state) {
  2553. case IB_MIG_MIGRATED:
  2554. context->flags |= cpu_to_be32(MLX5_QP_PM_MIGRATED << 11);
  2555. break;
  2556. case IB_MIG_REARM:
  2557. context->flags |= cpu_to_be32(MLX5_QP_PM_REARM << 11);
  2558. break;
  2559. case IB_MIG_ARMED:
  2560. context->flags |= cpu_to_be32(MLX5_QP_PM_ARMED << 11);
  2561. break;
  2562. }
  2563. }
  2564. if ((cur_state == IB_QPS_RESET) && (new_state == IB_QPS_INIT)) {
  2565. if ((ibqp->qp_type == IB_QPT_RC) ||
  2566. (ibqp->qp_type == IB_QPT_UD &&
  2567. !(qp->flags & MLX5_IB_QP_SQPN_QP1)) ||
  2568. (ibqp->qp_type == IB_QPT_UC) ||
  2569. (ibqp->qp_type == IB_QPT_RAW_PACKET) ||
  2570. (ibqp->qp_type == IB_QPT_XRC_INI) ||
  2571. (ibqp->qp_type == IB_QPT_XRC_TGT)) {
  2572. if (mlx5_lag_is_active(dev->mdev)) {
  2573. u8 p = mlx5_core_native_port_num(dev->mdev);
  2574. tx_affinity = (unsigned int)atomic_add_return(1,
  2575. &dev->roce[p].next_port) %
  2576. MLX5_MAX_PORTS + 1;
  2577. context->flags |= cpu_to_be32(tx_affinity << 24);
  2578. }
  2579. }
  2580. }
  2581. if (is_sqp(ibqp->qp_type)) {
  2582. context->mtu_msgmax = (IB_MTU_256 << 5) | 8;
  2583. } else if ((ibqp->qp_type == IB_QPT_UD &&
  2584. !(qp->flags & MLX5_IB_QP_UNDERLAY)) ||
  2585. ibqp->qp_type == MLX5_IB_QPT_REG_UMR) {
  2586. context->mtu_msgmax = (IB_MTU_4096 << 5) | 12;
  2587. } else if (attr_mask & IB_QP_PATH_MTU) {
  2588. if (attr->path_mtu < IB_MTU_256 ||
  2589. attr->path_mtu > IB_MTU_4096) {
  2590. mlx5_ib_warn(dev, "invalid mtu %d\n", attr->path_mtu);
  2591. err = -EINVAL;
  2592. goto out;
  2593. }
  2594. context->mtu_msgmax = (attr->path_mtu << 5) |
  2595. (u8)MLX5_CAP_GEN(dev->mdev, log_max_msg);
  2596. }
  2597. if (attr_mask & IB_QP_DEST_QPN)
  2598. context->log_pg_sz_remote_qpn = cpu_to_be32(attr->dest_qp_num);
  2599. if (attr_mask & IB_QP_PKEY_INDEX)
  2600. context->pri_path.pkey_index = cpu_to_be16(attr->pkey_index);
  2601. /* todo implement counter_index functionality */
  2602. if (is_sqp(ibqp->qp_type))
  2603. context->pri_path.port = qp->port;
  2604. if (attr_mask & IB_QP_PORT)
  2605. context->pri_path.port = attr->port_num;
  2606. if (attr_mask & IB_QP_AV) {
  2607. err = mlx5_set_path(dev, qp, &attr->ah_attr, &context->pri_path,
  2608. attr_mask & IB_QP_PORT ? attr->port_num : qp->port,
  2609. attr_mask, 0, attr, false);
  2610. if (err)
  2611. goto out;
  2612. }
  2613. if (attr_mask & IB_QP_TIMEOUT)
  2614. context->pri_path.ackto_lt |= attr->timeout << 3;
  2615. if (attr_mask & IB_QP_ALT_PATH) {
  2616. err = mlx5_set_path(dev, qp, &attr->alt_ah_attr,
  2617. &context->alt_path,
  2618. attr->alt_port_num,
  2619. attr_mask | IB_QP_PKEY_INDEX | IB_QP_TIMEOUT,
  2620. 0, attr, true);
  2621. if (err)
  2622. goto out;
  2623. }
  2624. pd = get_pd(qp);
  2625. get_cqs(qp->ibqp.qp_type, qp->ibqp.send_cq, qp->ibqp.recv_cq,
  2626. &send_cq, &recv_cq);
  2627. context->flags_pd = cpu_to_be32(pd ? pd->pdn : to_mpd(dev->devr.p0)->pdn);
  2628. context->cqn_send = send_cq ? cpu_to_be32(send_cq->mcq.cqn) : 0;
  2629. context->cqn_recv = recv_cq ? cpu_to_be32(recv_cq->mcq.cqn) : 0;
  2630. context->params1 = cpu_to_be32(MLX5_IB_ACK_REQ_FREQ << 28);
  2631. if (attr_mask & IB_QP_RNR_RETRY)
  2632. context->params1 |= cpu_to_be32(attr->rnr_retry << 13);
  2633. if (attr_mask & IB_QP_RETRY_CNT)
  2634. context->params1 |= cpu_to_be32(attr->retry_cnt << 16);
  2635. if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC) {
  2636. if (attr->max_rd_atomic)
  2637. context->params1 |=
  2638. cpu_to_be32(fls(attr->max_rd_atomic - 1) << 21);
  2639. }
  2640. if (attr_mask & IB_QP_SQ_PSN)
  2641. context->next_send_psn = cpu_to_be32(attr->sq_psn);
  2642. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC) {
  2643. if (attr->max_dest_rd_atomic)
  2644. context->params2 |=
  2645. cpu_to_be32(fls(attr->max_dest_rd_atomic - 1) << 21);
  2646. }
  2647. if (attr_mask & (IB_QP_ACCESS_FLAGS | IB_QP_MAX_DEST_RD_ATOMIC))
  2648. context->params2 |= to_mlx5_access_flags(qp, attr, attr_mask);
  2649. if (attr_mask & IB_QP_MIN_RNR_TIMER)
  2650. context->rnr_nextrecvpsn |= cpu_to_be32(attr->min_rnr_timer << 24);
  2651. if (attr_mask & IB_QP_RQ_PSN)
  2652. context->rnr_nextrecvpsn |= cpu_to_be32(attr->rq_psn);
  2653. if (attr_mask & IB_QP_QKEY)
  2654. context->qkey = cpu_to_be32(attr->qkey);
  2655. if (qp->rq.wqe_cnt && cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT)
  2656. context->db_rec_addr = cpu_to_be64(qp->db.dma);
  2657. if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) {
  2658. u8 port_num = (attr_mask & IB_QP_PORT ? attr->port_num :
  2659. qp->port) - 1;
  2660. /* Underlay port should be used - index 0 function per port */
  2661. if (qp->flags & MLX5_IB_QP_UNDERLAY)
  2662. port_num = 0;
  2663. mibport = &dev->port[port_num];
  2664. context->qp_counter_set_usr_page |=
  2665. cpu_to_be32((u32)(mibport->cnts.set_id) << 24);
  2666. }
  2667. if (!ibqp->uobject && cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT)
  2668. context->sq_crq_size |= cpu_to_be16(1 << 4);
  2669. if (qp->flags & MLX5_IB_QP_SQPN_QP1)
  2670. context->deth_sqpn = cpu_to_be32(1);
  2671. mlx5_cur = to_mlx5_state(cur_state);
  2672. mlx5_new = to_mlx5_state(new_state);
  2673. if (mlx5_cur >= MLX5_QP_NUM_STATE || mlx5_new >= MLX5_QP_NUM_STATE ||
  2674. !optab[mlx5_cur][mlx5_new]) {
  2675. err = -EINVAL;
  2676. goto out;
  2677. }
  2678. op = optab[mlx5_cur][mlx5_new];
  2679. optpar = ib_mask_to_mlx5_opt(attr_mask);
  2680. optpar &= opt_mask[mlx5_cur][mlx5_new][mlx5_st];
  2681. if (qp->ibqp.qp_type == IB_QPT_RAW_PACKET ||
  2682. qp->flags & MLX5_IB_QP_UNDERLAY) {
  2683. struct mlx5_modify_raw_qp_param raw_qp_param = {};
  2684. raw_qp_param.operation = op;
  2685. if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) {
  2686. raw_qp_param.rq_q_ctr_id = mibport->cnts.set_id;
  2687. raw_qp_param.set_mask |= MLX5_RAW_QP_MOD_SET_RQ_Q_CTR_ID;
  2688. }
  2689. if (attr_mask & IB_QP_RATE_LIMIT) {
  2690. raw_qp_param.rl.rate = attr->rate_limit;
  2691. if (ucmd->burst_info.max_burst_sz) {
  2692. if (attr->rate_limit &&
  2693. MLX5_CAP_QOS(dev->mdev, packet_pacing_burst_bound)) {
  2694. raw_qp_param.rl.max_burst_sz =
  2695. ucmd->burst_info.max_burst_sz;
  2696. } else {
  2697. err = -EINVAL;
  2698. goto out;
  2699. }
  2700. }
  2701. if (ucmd->burst_info.typical_pkt_sz) {
  2702. if (attr->rate_limit &&
  2703. MLX5_CAP_QOS(dev->mdev, packet_pacing_typical_size)) {
  2704. raw_qp_param.rl.typical_pkt_sz =
  2705. ucmd->burst_info.typical_pkt_sz;
  2706. } else {
  2707. err = -EINVAL;
  2708. goto out;
  2709. }
  2710. }
  2711. raw_qp_param.set_mask |= MLX5_RAW_QP_RATE_LIMIT;
  2712. }
  2713. err = modify_raw_packet_qp(dev, qp, &raw_qp_param, tx_affinity);
  2714. } else {
  2715. err = mlx5_core_qp_modify(dev->mdev, op, optpar, context,
  2716. &base->mqp);
  2717. }
  2718. if (err)
  2719. goto out;
  2720. qp->state = new_state;
  2721. if (attr_mask & IB_QP_ACCESS_FLAGS)
  2722. qp->trans_qp.atomic_rd_en = attr->qp_access_flags;
  2723. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
  2724. qp->trans_qp.resp_depth = attr->max_dest_rd_atomic;
  2725. if (attr_mask & IB_QP_PORT)
  2726. qp->port = attr->port_num;
  2727. if (attr_mask & IB_QP_ALT_PATH)
  2728. qp->trans_qp.alt_port = attr->alt_port_num;
  2729. /*
  2730. * If we moved a kernel QP to RESET, clean up all old CQ
  2731. * entries and reinitialize the QP.
  2732. */
  2733. if (new_state == IB_QPS_RESET &&
  2734. !ibqp->uobject && ibqp->qp_type != IB_QPT_XRC_TGT) {
  2735. mlx5_ib_cq_clean(recv_cq, base->mqp.qpn,
  2736. ibqp->srq ? to_msrq(ibqp->srq) : NULL);
  2737. if (send_cq != recv_cq)
  2738. mlx5_ib_cq_clean(send_cq, base->mqp.qpn, NULL);
  2739. qp->rq.head = 0;
  2740. qp->rq.tail = 0;
  2741. qp->sq.head = 0;
  2742. qp->sq.tail = 0;
  2743. qp->sq.cur_post = 0;
  2744. qp->sq.last_poll = 0;
  2745. qp->db.db[MLX5_RCV_DBR] = 0;
  2746. qp->db.db[MLX5_SND_DBR] = 0;
  2747. }
  2748. out:
  2749. kfree(context);
  2750. return err;
  2751. }
  2752. static inline bool is_valid_mask(int mask, int req, int opt)
  2753. {
  2754. if ((mask & req) != req)
  2755. return false;
  2756. if (mask & ~(req | opt))
  2757. return false;
  2758. return true;
  2759. }
  2760. /* check valid transition for driver QP types
  2761. * for now the only QP type that this function supports is DCI
  2762. */
  2763. static bool modify_dci_qp_is_ok(enum ib_qp_state cur_state, enum ib_qp_state new_state,
  2764. enum ib_qp_attr_mask attr_mask)
  2765. {
  2766. int req = IB_QP_STATE;
  2767. int opt = 0;
  2768. if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) {
  2769. req |= IB_QP_PKEY_INDEX | IB_QP_PORT;
  2770. return is_valid_mask(attr_mask, req, opt);
  2771. } else if (cur_state == IB_QPS_INIT && new_state == IB_QPS_INIT) {
  2772. opt = IB_QP_PKEY_INDEX | IB_QP_PORT;
  2773. return is_valid_mask(attr_mask, req, opt);
  2774. } else if (cur_state == IB_QPS_INIT && new_state == IB_QPS_RTR) {
  2775. req |= IB_QP_PATH_MTU;
  2776. opt = IB_QP_PKEY_INDEX;
  2777. return is_valid_mask(attr_mask, req, opt);
  2778. } else if (cur_state == IB_QPS_RTR && new_state == IB_QPS_RTS) {
  2779. req |= IB_QP_TIMEOUT | IB_QP_RETRY_CNT | IB_QP_RNR_RETRY |
  2780. IB_QP_MAX_QP_RD_ATOMIC | IB_QP_SQ_PSN;
  2781. opt = IB_QP_MIN_RNR_TIMER;
  2782. return is_valid_mask(attr_mask, req, opt);
  2783. } else if (cur_state == IB_QPS_RTS && new_state == IB_QPS_RTS) {
  2784. opt = IB_QP_MIN_RNR_TIMER;
  2785. return is_valid_mask(attr_mask, req, opt);
  2786. } else if (cur_state != IB_QPS_RESET && new_state == IB_QPS_ERR) {
  2787. return is_valid_mask(attr_mask, req, opt);
  2788. }
  2789. return false;
  2790. }
  2791. /* mlx5_ib_modify_dct: modify a DCT QP
  2792. * valid transitions are:
  2793. * RESET to INIT: must set access_flags, pkey_index and port
  2794. * INIT to RTR : must set min_rnr_timer, tclass, flow_label,
  2795. * mtu, gid_index and hop_limit
  2796. * Other transitions and attributes are illegal
  2797. */
  2798. static int mlx5_ib_modify_dct(struct ib_qp *ibqp, struct ib_qp_attr *attr,
  2799. int attr_mask, struct ib_udata *udata)
  2800. {
  2801. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  2802. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  2803. enum ib_qp_state cur_state, new_state;
  2804. int err = 0;
  2805. int required = IB_QP_STATE;
  2806. void *dctc;
  2807. if (!(attr_mask & IB_QP_STATE))
  2808. return -EINVAL;
  2809. cur_state = qp->state;
  2810. new_state = attr->qp_state;
  2811. dctc = MLX5_ADDR_OF(create_dct_in, qp->dct.in, dct_context_entry);
  2812. if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) {
  2813. required |= IB_QP_ACCESS_FLAGS | IB_QP_PKEY_INDEX | IB_QP_PORT;
  2814. if (!is_valid_mask(attr_mask, required, 0))
  2815. return -EINVAL;
  2816. if (attr->port_num == 0 ||
  2817. attr->port_num > MLX5_CAP_GEN(dev->mdev, num_ports)) {
  2818. mlx5_ib_dbg(dev, "invalid port number %d. number of ports is %d\n",
  2819. attr->port_num, dev->num_ports);
  2820. return -EINVAL;
  2821. }
  2822. if (attr->qp_access_flags & IB_ACCESS_REMOTE_READ)
  2823. MLX5_SET(dctc, dctc, rre, 1);
  2824. if (attr->qp_access_flags & IB_ACCESS_REMOTE_WRITE)
  2825. MLX5_SET(dctc, dctc, rwe, 1);
  2826. if (attr->qp_access_flags & IB_ACCESS_REMOTE_ATOMIC) {
  2827. if (!mlx5_ib_dc_atomic_is_supported(dev))
  2828. return -EOPNOTSUPP;
  2829. MLX5_SET(dctc, dctc, rae, 1);
  2830. MLX5_SET(dctc, dctc, atomic_mode, MLX5_ATOMIC_MODE_DCT_CX);
  2831. }
  2832. MLX5_SET(dctc, dctc, pkey_index, attr->pkey_index);
  2833. MLX5_SET(dctc, dctc, port, attr->port_num);
  2834. MLX5_SET(dctc, dctc, counter_set_id, dev->port[attr->port_num - 1].cnts.set_id);
  2835. } else if (cur_state == IB_QPS_INIT && new_state == IB_QPS_RTR) {
  2836. struct mlx5_ib_modify_qp_resp resp = {};
  2837. u32 min_resp_len = offsetof(typeof(resp), dctn) +
  2838. sizeof(resp.dctn);
  2839. if (udata->outlen < min_resp_len)
  2840. return -EINVAL;
  2841. resp.response_length = min_resp_len;
  2842. required |= IB_QP_MIN_RNR_TIMER | IB_QP_AV | IB_QP_PATH_MTU;
  2843. if (!is_valid_mask(attr_mask, required, 0))
  2844. return -EINVAL;
  2845. MLX5_SET(dctc, dctc, min_rnr_nak, attr->min_rnr_timer);
  2846. MLX5_SET(dctc, dctc, tclass, attr->ah_attr.grh.traffic_class);
  2847. MLX5_SET(dctc, dctc, flow_label, attr->ah_attr.grh.flow_label);
  2848. MLX5_SET(dctc, dctc, mtu, attr->path_mtu);
  2849. MLX5_SET(dctc, dctc, my_addr_index, attr->ah_attr.grh.sgid_index);
  2850. MLX5_SET(dctc, dctc, hop_limit, attr->ah_attr.grh.hop_limit);
  2851. err = mlx5_core_create_dct(dev->mdev, &qp->dct.mdct, qp->dct.in,
  2852. MLX5_ST_SZ_BYTES(create_dct_in));
  2853. if (err)
  2854. return err;
  2855. resp.dctn = qp->dct.mdct.mqp.qpn;
  2856. err = ib_copy_to_udata(udata, &resp, resp.response_length);
  2857. if (err) {
  2858. mlx5_core_destroy_dct(dev->mdev, &qp->dct.mdct);
  2859. return err;
  2860. }
  2861. } else {
  2862. mlx5_ib_warn(dev, "Modify DCT: Invalid transition from %d to %d\n", cur_state, new_state);
  2863. return -EINVAL;
  2864. }
  2865. if (err)
  2866. qp->state = IB_QPS_ERR;
  2867. else
  2868. qp->state = new_state;
  2869. return err;
  2870. }
  2871. int mlx5_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
  2872. int attr_mask, struct ib_udata *udata)
  2873. {
  2874. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  2875. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  2876. struct mlx5_ib_modify_qp ucmd = {};
  2877. enum ib_qp_type qp_type;
  2878. enum ib_qp_state cur_state, new_state;
  2879. size_t required_cmd_sz;
  2880. int err = -EINVAL;
  2881. int port;
  2882. enum rdma_link_layer ll = IB_LINK_LAYER_UNSPECIFIED;
  2883. if (ibqp->rwq_ind_tbl)
  2884. return -ENOSYS;
  2885. if (udata && udata->inlen) {
  2886. required_cmd_sz = offsetof(typeof(ucmd), reserved) +
  2887. sizeof(ucmd.reserved);
  2888. if (udata->inlen < required_cmd_sz)
  2889. return -EINVAL;
  2890. if (udata->inlen > sizeof(ucmd) &&
  2891. !ib_is_udata_cleared(udata, sizeof(ucmd),
  2892. udata->inlen - sizeof(ucmd)))
  2893. return -EOPNOTSUPP;
  2894. if (ib_copy_from_udata(&ucmd, udata,
  2895. min(udata->inlen, sizeof(ucmd))))
  2896. return -EFAULT;
  2897. if (ucmd.comp_mask ||
  2898. memchr_inv(&ucmd.reserved, 0, sizeof(ucmd.reserved)) ||
  2899. memchr_inv(&ucmd.burst_info.reserved, 0,
  2900. sizeof(ucmd.burst_info.reserved)))
  2901. return -EOPNOTSUPP;
  2902. }
  2903. if (unlikely(ibqp->qp_type == IB_QPT_GSI))
  2904. return mlx5_ib_gsi_modify_qp(ibqp, attr, attr_mask);
  2905. if (ibqp->qp_type == IB_QPT_DRIVER)
  2906. qp_type = qp->qp_sub_type;
  2907. else
  2908. qp_type = (unlikely(ibqp->qp_type == MLX5_IB_QPT_HW_GSI)) ?
  2909. IB_QPT_GSI : ibqp->qp_type;
  2910. if (qp_type == MLX5_IB_QPT_DCT)
  2911. return mlx5_ib_modify_dct(ibqp, attr, attr_mask, udata);
  2912. mutex_lock(&qp->mutex);
  2913. cur_state = attr_mask & IB_QP_CUR_STATE ? attr->cur_qp_state : qp->state;
  2914. new_state = attr_mask & IB_QP_STATE ? attr->qp_state : cur_state;
  2915. if (!(cur_state == new_state && cur_state == IB_QPS_RESET)) {
  2916. port = attr_mask & IB_QP_PORT ? attr->port_num : qp->port;
  2917. ll = dev->ib_dev.get_link_layer(&dev->ib_dev, port);
  2918. }
  2919. if (qp->flags & MLX5_IB_QP_UNDERLAY) {
  2920. if (attr_mask & ~(IB_QP_STATE | IB_QP_CUR_STATE)) {
  2921. mlx5_ib_dbg(dev, "invalid attr_mask 0x%x when underlay QP is used\n",
  2922. attr_mask);
  2923. goto out;
  2924. }
  2925. } else if (qp_type != MLX5_IB_QPT_REG_UMR &&
  2926. qp_type != MLX5_IB_QPT_DCI &&
  2927. !ib_modify_qp_is_ok(cur_state, new_state, qp_type, attr_mask, ll)) {
  2928. mlx5_ib_dbg(dev, "invalid QP state transition from %d to %d, qp_type %d, attr_mask 0x%x\n",
  2929. cur_state, new_state, ibqp->qp_type, attr_mask);
  2930. goto out;
  2931. } else if (qp_type == MLX5_IB_QPT_DCI &&
  2932. !modify_dci_qp_is_ok(cur_state, new_state, attr_mask)) {
  2933. mlx5_ib_dbg(dev, "invalid QP state transition from %d to %d, qp_type %d, attr_mask 0x%x\n",
  2934. cur_state, new_state, qp_type, attr_mask);
  2935. goto out;
  2936. }
  2937. if ((attr_mask & IB_QP_PORT) &&
  2938. (attr->port_num == 0 ||
  2939. attr->port_num > dev->num_ports)) {
  2940. mlx5_ib_dbg(dev, "invalid port number %d. number of ports is %d\n",
  2941. attr->port_num, dev->num_ports);
  2942. goto out;
  2943. }
  2944. if (attr_mask & IB_QP_PKEY_INDEX) {
  2945. port = attr_mask & IB_QP_PORT ? attr->port_num : qp->port;
  2946. if (attr->pkey_index >=
  2947. dev->mdev->port_caps[port - 1].pkey_table_len) {
  2948. mlx5_ib_dbg(dev, "invalid pkey index %d\n",
  2949. attr->pkey_index);
  2950. goto out;
  2951. }
  2952. }
  2953. if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC &&
  2954. attr->max_rd_atomic >
  2955. (1 << MLX5_CAP_GEN(dev->mdev, log_max_ra_res_qp))) {
  2956. mlx5_ib_dbg(dev, "invalid max_rd_atomic value %d\n",
  2957. attr->max_rd_atomic);
  2958. goto out;
  2959. }
  2960. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC &&
  2961. attr->max_dest_rd_atomic >
  2962. (1 << MLX5_CAP_GEN(dev->mdev, log_max_ra_req_qp))) {
  2963. mlx5_ib_dbg(dev, "invalid max_dest_rd_atomic value %d\n",
  2964. attr->max_dest_rd_atomic);
  2965. goto out;
  2966. }
  2967. if (cur_state == new_state && cur_state == IB_QPS_RESET) {
  2968. err = 0;
  2969. goto out;
  2970. }
  2971. err = __mlx5_ib_modify_qp(ibqp, attr, attr_mask, cur_state,
  2972. new_state, &ucmd);
  2973. out:
  2974. mutex_unlock(&qp->mutex);
  2975. return err;
  2976. }
  2977. static int mlx5_wq_overflow(struct mlx5_ib_wq *wq, int nreq, struct ib_cq *ib_cq)
  2978. {
  2979. struct mlx5_ib_cq *cq;
  2980. unsigned cur;
  2981. cur = wq->head - wq->tail;
  2982. if (likely(cur + nreq < wq->max_post))
  2983. return 0;
  2984. cq = to_mcq(ib_cq);
  2985. spin_lock(&cq->lock);
  2986. cur = wq->head - wq->tail;
  2987. spin_unlock(&cq->lock);
  2988. return cur + nreq >= wq->max_post;
  2989. }
  2990. static __always_inline void set_raddr_seg(struct mlx5_wqe_raddr_seg *rseg,
  2991. u64 remote_addr, u32 rkey)
  2992. {
  2993. rseg->raddr = cpu_to_be64(remote_addr);
  2994. rseg->rkey = cpu_to_be32(rkey);
  2995. rseg->reserved = 0;
  2996. }
  2997. static void *set_eth_seg(struct mlx5_wqe_eth_seg *eseg,
  2998. struct ib_send_wr *wr, void *qend,
  2999. struct mlx5_ib_qp *qp, int *size)
  3000. {
  3001. void *seg = eseg;
  3002. memset(eseg, 0, sizeof(struct mlx5_wqe_eth_seg));
  3003. if (wr->send_flags & IB_SEND_IP_CSUM)
  3004. eseg->cs_flags = MLX5_ETH_WQE_L3_CSUM |
  3005. MLX5_ETH_WQE_L4_CSUM;
  3006. seg += sizeof(struct mlx5_wqe_eth_seg);
  3007. *size += sizeof(struct mlx5_wqe_eth_seg) / 16;
  3008. if (wr->opcode == IB_WR_LSO) {
  3009. struct ib_ud_wr *ud_wr = container_of(wr, struct ib_ud_wr, wr);
  3010. int size_of_inl_hdr_start = sizeof(eseg->inline_hdr.start);
  3011. u64 left, leftlen, copysz;
  3012. void *pdata = ud_wr->header;
  3013. left = ud_wr->hlen;
  3014. eseg->mss = cpu_to_be16(ud_wr->mss);
  3015. eseg->inline_hdr.sz = cpu_to_be16(left);
  3016. /*
  3017. * check if there is space till the end of queue, if yes,
  3018. * copy all in one shot, otherwise copy till the end of queue,
  3019. * rollback and than the copy the left
  3020. */
  3021. leftlen = qend - (void *)eseg->inline_hdr.start;
  3022. copysz = min_t(u64, leftlen, left);
  3023. memcpy(seg - size_of_inl_hdr_start, pdata, copysz);
  3024. if (likely(copysz > size_of_inl_hdr_start)) {
  3025. seg += ALIGN(copysz - size_of_inl_hdr_start, 16);
  3026. *size += ALIGN(copysz - size_of_inl_hdr_start, 16) / 16;
  3027. }
  3028. if (unlikely(copysz < left)) { /* the last wqe in the queue */
  3029. seg = mlx5_get_send_wqe(qp, 0);
  3030. left -= copysz;
  3031. pdata += copysz;
  3032. memcpy(seg, pdata, left);
  3033. seg += ALIGN(left, 16);
  3034. *size += ALIGN(left, 16) / 16;
  3035. }
  3036. }
  3037. return seg;
  3038. }
  3039. static void set_datagram_seg(struct mlx5_wqe_datagram_seg *dseg,
  3040. struct ib_send_wr *wr)
  3041. {
  3042. memcpy(&dseg->av, &to_mah(ud_wr(wr)->ah)->av, sizeof(struct mlx5_av));
  3043. dseg->av.dqp_dct = cpu_to_be32(ud_wr(wr)->remote_qpn | MLX5_EXTENDED_UD_AV);
  3044. dseg->av.key.qkey.qkey = cpu_to_be32(ud_wr(wr)->remote_qkey);
  3045. }
  3046. static void set_data_ptr_seg(struct mlx5_wqe_data_seg *dseg, struct ib_sge *sg)
  3047. {
  3048. dseg->byte_count = cpu_to_be32(sg->length);
  3049. dseg->lkey = cpu_to_be32(sg->lkey);
  3050. dseg->addr = cpu_to_be64(sg->addr);
  3051. }
  3052. static u64 get_xlt_octo(u64 bytes)
  3053. {
  3054. return ALIGN(bytes, MLX5_IB_UMR_XLT_ALIGNMENT) /
  3055. MLX5_IB_UMR_OCTOWORD;
  3056. }
  3057. static __be64 frwr_mkey_mask(void)
  3058. {
  3059. u64 result;
  3060. result = MLX5_MKEY_MASK_LEN |
  3061. MLX5_MKEY_MASK_PAGE_SIZE |
  3062. MLX5_MKEY_MASK_START_ADDR |
  3063. MLX5_MKEY_MASK_EN_RINVAL |
  3064. MLX5_MKEY_MASK_KEY |
  3065. MLX5_MKEY_MASK_LR |
  3066. MLX5_MKEY_MASK_LW |
  3067. MLX5_MKEY_MASK_RR |
  3068. MLX5_MKEY_MASK_RW |
  3069. MLX5_MKEY_MASK_A |
  3070. MLX5_MKEY_MASK_SMALL_FENCE |
  3071. MLX5_MKEY_MASK_FREE;
  3072. return cpu_to_be64(result);
  3073. }
  3074. static __be64 sig_mkey_mask(void)
  3075. {
  3076. u64 result;
  3077. result = MLX5_MKEY_MASK_LEN |
  3078. MLX5_MKEY_MASK_PAGE_SIZE |
  3079. MLX5_MKEY_MASK_START_ADDR |
  3080. MLX5_MKEY_MASK_EN_SIGERR |
  3081. MLX5_MKEY_MASK_EN_RINVAL |
  3082. MLX5_MKEY_MASK_KEY |
  3083. MLX5_MKEY_MASK_LR |
  3084. MLX5_MKEY_MASK_LW |
  3085. MLX5_MKEY_MASK_RR |
  3086. MLX5_MKEY_MASK_RW |
  3087. MLX5_MKEY_MASK_SMALL_FENCE |
  3088. MLX5_MKEY_MASK_FREE |
  3089. MLX5_MKEY_MASK_BSF_EN;
  3090. return cpu_to_be64(result);
  3091. }
  3092. static void set_reg_umr_seg(struct mlx5_wqe_umr_ctrl_seg *umr,
  3093. struct mlx5_ib_mr *mr)
  3094. {
  3095. int size = mr->ndescs * mr->desc_size;
  3096. memset(umr, 0, sizeof(*umr));
  3097. umr->flags = MLX5_UMR_CHECK_NOT_FREE;
  3098. umr->xlt_octowords = cpu_to_be16(get_xlt_octo(size));
  3099. umr->mkey_mask = frwr_mkey_mask();
  3100. }
  3101. static void set_linv_umr_seg(struct mlx5_wqe_umr_ctrl_seg *umr)
  3102. {
  3103. memset(umr, 0, sizeof(*umr));
  3104. umr->mkey_mask = cpu_to_be64(MLX5_MKEY_MASK_FREE);
  3105. umr->flags = MLX5_UMR_INLINE;
  3106. }
  3107. static __be64 get_umr_enable_mr_mask(void)
  3108. {
  3109. u64 result;
  3110. result = MLX5_MKEY_MASK_KEY |
  3111. MLX5_MKEY_MASK_FREE;
  3112. return cpu_to_be64(result);
  3113. }
  3114. static __be64 get_umr_disable_mr_mask(void)
  3115. {
  3116. u64 result;
  3117. result = MLX5_MKEY_MASK_FREE;
  3118. return cpu_to_be64(result);
  3119. }
  3120. static __be64 get_umr_update_translation_mask(void)
  3121. {
  3122. u64 result;
  3123. result = MLX5_MKEY_MASK_LEN |
  3124. MLX5_MKEY_MASK_PAGE_SIZE |
  3125. MLX5_MKEY_MASK_START_ADDR;
  3126. return cpu_to_be64(result);
  3127. }
  3128. static __be64 get_umr_update_access_mask(int atomic)
  3129. {
  3130. u64 result;
  3131. result = MLX5_MKEY_MASK_LR |
  3132. MLX5_MKEY_MASK_LW |
  3133. MLX5_MKEY_MASK_RR |
  3134. MLX5_MKEY_MASK_RW;
  3135. if (atomic)
  3136. result |= MLX5_MKEY_MASK_A;
  3137. return cpu_to_be64(result);
  3138. }
  3139. static __be64 get_umr_update_pd_mask(void)
  3140. {
  3141. u64 result;
  3142. result = MLX5_MKEY_MASK_PD;
  3143. return cpu_to_be64(result);
  3144. }
  3145. static int umr_check_mkey_mask(struct mlx5_ib_dev *dev, u64 mask)
  3146. {
  3147. if ((mask & MLX5_MKEY_MASK_PAGE_SIZE &&
  3148. MLX5_CAP_GEN(dev->mdev, umr_modify_entity_size_disabled)) ||
  3149. (mask & MLX5_MKEY_MASK_A &&
  3150. MLX5_CAP_GEN(dev->mdev, umr_modify_atomic_disabled)))
  3151. return -EPERM;
  3152. return 0;
  3153. }
  3154. static int set_reg_umr_segment(struct mlx5_ib_dev *dev,
  3155. struct mlx5_wqe_umr_ctrl_seg *umr,
  3156. struct ib_send_wr *wr, int atomic)
  3157. {
  3158. struct mlx5_umr_wr *umrwr = umr_wr(wr);
  3159. memset(umr, 0, sizeof(*umr));
  3160. if (wr->send_flags & MLX5_IB_SEND_UMR_FAIL_IF_FREE)
  3161. umr->flags = MLX5_UMR_CHECK_FREE; /* fail if free */
  3162. else
  3163. umr->flags = MLX5_UMR_CHECK_NOT_FREE; /* fail if not free */
  3164. umr->xlt_octowords = cpu_to_be16(get_xlt_octo(umrwr->xlt_size));
  3165. if (wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_XLT) {
  3166. u64 offset = get_xlt_octo(umrwr->offset);
  3167. umr->xlt_offset = cpu_to_be16(offset & 0xffff);
  3168. umr->xlt_offset_47_16 = cpu_to_be32(offset >> 16);
  3169. umr->flags |= MLX5_UMR_TRANSLATION_OFFSET_EN;
  3170. }
  3171. if (wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_TRANSLATION)
  3172. umr->mkey_mask |= get_umr_update_translation_mask();
  3173. if (wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_PD_ACCESS) {
  3174. umr->mkey_mask |= get_umr_update_access_mask(atomic);
  3175. umr->mkey_mask |= get_umr_update_pd_mask();
  3176. }
  3177. if (wr->send_flags & MLX5_IB_SEND_UMR_ENABLE_MR)
  3178. umr->mkey_mask |= get_umr_enable_mr_mask();
  3179. if (wr->send_flags & MLX5_IB_SEND_UMR_DISABLE_MR)
  3180. umr->mkey_mask |= get_umr_disable_mr_mask();
  3181. if (!wr->num_sge)
  3182. umr->flags |= MLX5_UMR_INLINE;
  3183. return umr_check_mkey_mask(dev, be64_to_cpu(umr->mkey_mask));
  3184. }
  3185. static u8 get_umr_flags(int acc)
  3186. {
  3187. return (acc & IB_ACCESS_REMOTE_ATOMIC ? MLX5_PERM_ATOMIC : 0) |
  3188. (acc & IB_ACCESS_REMOTE_WRITE ? MLX5_PERM_REMOTE_WRITE : 0) |
  3189. (acc & IB_ACCESS_REMOTE_READ ? MLX5_PERM_REMOTE_READ : 0) |
  3190. (acc & IB_ACCESS_LOCAL_WRITE ? MLX5_PERM_LOCAL_WRITE : 0) |
  3191. MLX5_PERM_LOCAL_READ | MLX5_PERM_UMR_EN;
  3192. }
  3193. static void set_reg_mkey_seg(struct mlx5_mkey_seg *seg,
  3194. struct mlx5_ib_mr *mr,
  3195. u32 key, int access)
  3196. {
  3197. int ndescs = ALIGN(mr->ndescs, 8) >> 1;
  3198. memset(seg, 0, sizeof(*seg));
  3199. if (mr->access_mode == MLX5_MKC_ACCESS_MODE_MTT)
  3200. seg->log2_page_size = ilog2(mr->ibmr.page_size);
  3201. else if (mr->access_mode == MLX5_MKC_ACCESS_MODE_KLMS)
  3202. /* KLMs take twice the size of MTTs */
  3203. ndescs *= 2;
  3204. seg->flags = get_umr_flags(access) | mr->access_mode;
  3205. seg->qpn_mkey7_0 = cpu_to_be32((key & 0xff) | 0xffffff00);
  3206. seg->flags_pd = cpu_to_be32(MLX5_MKEY_REMOTE_INVAL);
  3207. seg->start_addr = cpu_to_be64(mr->ibmr.iova);
  3208. seg->len = cpu_to_be64(mr->ibmr.length);
  3209. seg->xlt_oct_size = cpu_to_be32(ndescs);
  3210. }
  3211. static void set_linv_mkey_seg(struct mlx5_mkey_seg *seg)
  3212. {
  3213. memset(seg, 0, sizeof(*seg));
  3214. seg->status = MLX5_MKEY_STATUS_FREE;
  3215. }
  3216. static void set_reg_mkey_segment(struct mlx5_mkey_seg *seg, struct ib_send_wr *wr)
  3217. {
  3218. struct mlx5_umr_wr *umrwr = umr_wr(wr);
  3219. memset(seg, 0, sizeof(*seg));
  3220. if (wr->send_flags & MLX5_IB_SEND_UMR_DISABLE_MR)
  3221. seg->status = MLX5_MKEY_STATUS_FREE;
  3222. seg->flags = convert_access(umrwr->access_flags);
  3223. if (umrwr->pd)
  3224. seg->flags_pd = cpu_to_be32(to_mpd(umrwr->pd)->pdn);
  3225. if (wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_TRANSLATION &&
  3226. !umrwr->length)
  3227. seg->flags_pd |= cpu_to_be32(MLX5_MKEY_LEN64);
  3228. seg->start_addr = cpu_to_be64(umrwr->virt_addr);
  3229. seg->len = cpu_to_be64(umrwr->length);
  3230. seg->log2_page_size = umrwr->page_shift;
  3231. seg->qpn_mkey7_0 = cpu_to_be32(0xffffff00 |
  3232. mlx5_mkey_variant(umrwr->mkey));
  3233. }
  3234. static void set_reg_data_seg(struct mlx5_wqe_data_seg *dseg,
  3235. struct mlx5_ib_mr *mr,
  3236. struct mlx5_ib_pd *pd)
  3237. {
  3238. int bcount = mr->desc_size * mr->ndescs;
  3239. dseg->addr = cpu_to_be64(mr->desc_map);
  3240. dseg->byte_count = cpu_to_be32(ALIGN(bcount, 64));
  3241. dseg->lkey = cpu_to_be32(pd->ibpd.local_dma_lkey);
  3242. }
  3243. static __be32 send_ieth(struct ib_send_wr *wr)
  3244. {
  3245. switch (wr->opcode) {
  3246. case IB_WR_SEND_WITH_IMM:
  3247. case IB_WR_RDMA_WRITE_WITH_IMM:
  3248. return wr->ex.imm_data;
  3249. case IB_WR_SEND_WITH_INV:
  3250. return cpu_to_be32(wr->ex.invalidate_rkey);
  3251. default:
  3252. return 0;
  3253. }
  3254. }
  3255. static u8 calc_sig(void *wqe, int size)
  3256. {
  3257. u8 *p = wqe;
  3258. u8 res = 0;
  3259. int i;
  3260. for (i = 0; i < size; i++)
  3261. res ^= p[i];
  3262. return ~res;
  3263. }
  3264. static u8 wq_sig(void *wqe)
  3265. {
  3266. return calc_sig(wqe, (*((u8 *)wqe + 8) & 0x3f) << 4);
  3267. }
  3268. static int set_data_inl_seg(struct mlx5_ib_qp *qp, struct ib_send_wr *wr,
  3269. void *wqe, int *sz)
  3270. {
  3271. struct mlx5_wqe_inline_seg *seg;
  3272. void *qend = qp->sq.qend;
  3273. void *addr;
  3274. int inl = 0;
  3275. int copy;
  3276. int len;
  3277. int i;
  3278. seg = wqe;
  3279. wqe += sizeof(*seg);
  3280. for (i = 0; i < wr->num_sge; i++) {
  3281. addr = (void *)(unsigned long)(wr->sg_list[i].addr);
  3282. len = wr->sg_list[i].length;
  3283. inl += len;
  3284. if (unlikely(inl > qp->max_inline_data))
  3285. return -ENOMEM;
  3286. if (unlikely(wqe + len > qend)) {
  3287. copy = qend - wqe;
  3288. memcpy(wqe, addr, copy);
  3289. addr += copy;
  3290. len -= copy;
  3291. wqe = mlx5_get_send_wqe(qp, 0);
  3292. }
  3293. memcpy(wqe, addr, len);
  3294. wqe += len;
  3295. }
  3296. seg->byte_count = cpu_to_be32(inl | MLX5_INLINE_SEG);
  3297. *sz = ALIGN(inl + sizeof(seg->byte_count), 16) / 16;
  3298. return 0;
  3299. }
  3300. static u16 prot_field_size(enum ib_signature_type type)
  3301. {
  3302. switch (type) {
  3303. case IB_SIG_TYPE_T10_DIF:
  3304. return MLX5_DIF_SIZE;
  3305. default:
  3306. return 0;
  3307. }
  3308. }
  3309. static u8 bs_selector(int block_size)
  3310. {
  3311. switch (block_size) {
  3312. case 512: return 0x1;
  3313. case 520: return 0x2;
  3314. case 4096: return 0x3;
  3315. case 4160: return 0x4;
  3316. case 1073741824: return 0x5;
  3317. default: return 0;
  3318. }
  3319. }
  3320. static void mlx5_fill_inl_bsf(struct ib_sig_domain *domain,
  3321. struct mlx5_bsf_inl *inl)
  3322. {
  3323. /* Valid inline section and allow BSF refresh */
  3324. inl->vld_refresh = cpu_to_be16(MLX5_BSF_INL_VALID |
  3325. MLX5_BSF_REFRESH_DIF);
  3326. inl->dif_apptag = cpu_to_be16(domain->sig.dif.app_tag);
  3327. inl->dif_reftag = cpu_to_be32(domain->sig.dif.ref_tag);
  3328. /* repeating block */
  3329. inl->rp_inv_seed = MLX5_BSF_REPEAT_BLOCK;
  3330. inl->sig_type = domain->sig.dif.bg_type == IB_T10DIF_CRC ?
  3331. MLX5_DIF_CRC : MLX5_DIF_IPCS;
  3332. if (domain->sig.dif.ref_remap)
  3333. inl->dif_inc_ref_guard_check |= MLX5_BSF_INC_REFTAG;
  3334. if (domain->sig.dif.app_escape) {
  3335. if (domain->sig.dif.ref_escape)
  3336. inl->dif_inc_ref_guard_check |= MLX5_BSF_APPREF_ESCAPE;
  3337. else
  3338. inl->dif_inc_ref_guard_check |= MLX5_BSF_APPTAG_ESCAPE;
  3339. }
  3340. inl->dif_app_bitmask_check =
  3341. cpu_to_be16(domain->sig.dif.apptag_check_mask);
  3342. }
  3343. static int mlx5_set_bsf(struct ib_mr *sig_mr,
  3344. struct ib_sig_attrs *sig_attrs,
  3345. struct mlx5_bsf *bsf, u32 data_size)
  3346. {
  3347. struct mlx5_core_sig_ctx *msig = to_mmr(sig_mr)->sig;
  3348. struct mlx5_bsf_basic *basic = &bsf->basic;
  3349. struct ib_sig_domain *mem = &sig_attrs->mem;
  3350. struct ib_sig_domain *wire = &sig_attrs->wire;
  3351. memset(bsf, 0, sizeof(*bsf));
  3352. /* Basic + Extended + Inline */
  3353. basic->bsf_size_sbs = 1 << 7;
  3354. /* Input domain check byte mask */
  3355. basic->check_byte_mask = sig_attrs->check_mask;
  3356. basic->raw_data_size = cpu_to_be32(data_size);
  3357. /* Memory domain */
  3358. switch (sig_attrs->mem.sig_type) {
  3359. case IB_SIG_TYPE_NONE:
  3360. break;
  3361. case IB_SIG_TYPE_T10_DIF:
  3362. basic->mem.bs_selector = bs_selector(mem->sig.dif.pi_interval);
  3363. basic->m_bfs_psv = cpu_to_be32(msig->psv_memory.psv_idx);
  3364. mlx5_fill_inl_bsf(mem, &bsf->m_inl);
  3365. break;
  3366. default:
  3367. return -EINVAL;
  3368. }
  3369. /* Wire domain */
  3370. switch (sig_attrs->wire.sig_type) {
  3371. case IB_SIG_TYPE_NONE:
  3372. break;
  3373. case IB_SIG_TYPE_T10_DIF:
  3374. if (mem->sig.dif.pi_interval == wire->sig.dif.pi_interval &&
  3375. mem->sig_type == wire->sig_type) {
  3376. /* Same block structure */
  3377. basic->bsf_size_sbs |= 1 << 4;
  3378. if (mem->sig.dif.bg_type == wire->sig.dif.bg_type)
  3379. basic->wire.copy_byte_mask |= MLX5_CPY_GRD_MASK;
  3380. if (mem->sig.dif.app_tag == wire->sig.dif.app_tag)
  3381. basic->wire.copy_byte_mask |= MLX5_CPY_APP_MASK;
  3382. if (mem->sig.dif.ref_tag == wire->sig.dif.ref_tag)
  3383. basic->wire.copy_byte_mask |= MLX5_CPY_REF_MASK;
  3384. } else
  3385. basic->wire.bs_selector = bs_selector(wire->sig.dif.pi_interval);
  3386. basic->w_bfs_psv = cpu_to_be32(msig->psv_wire.psv_idx);
  3387. mlx5_fill_inl_bsf(wire, &bsf->w_inl);
  3388. break;
  3389. default:
  3390. return -EINVAL;
  3391. }
  3392. return 0;
  3393. }
  3394. static int set_sig_data_segment(struct ib_sig_handover_wr *wr,
  3395. struct mlx5_ib_qp *qp, void **seg, int *size)
  3396. {
  3397. struct ib_sig_attrs *sig_attrs = wr->sig_attrs;
  3398. struct ib_mr *sig_mr = wr->sig_mr;
  3399. struct mlx5_bsf *bsf;
  3400. u32 data_len = wr->wr.sg_list->length;
  3401. u32 data_key = wr->wr.sg_list->lkey;
  3402. u64 data_va = wr->wr.sg_list->addr;
  3403. int ret;
  3404. int wqe_size;
  3405. if (!wr->prot ||
  3406. (data_key == wr->prot->lkey &&
  3407. data_va == wr->prot->addr &&
  3408. data_len == wr->prot->length)) {
  3409. /**
  3410. * Source domain doesn't contain signature information
  3411. * or data and protection are interleaved in memory.
  3412. * So need construct:
  3413. * ------------------
  3414. * | data_klm |
  3415. * ------------------
  3416. * | BSF |
  3417. * ------------------
  3418. **/
  3419. struct mlx5_klm *data_klm = *seg;
  3420. data_klm->bcount = cpu_to_be32(data_len);
  3421. data_klm->key = cpu_to_be32(data_key);
  3422. data_klm->va = cpu_to_be64(data_va);
  3423. wqe_size = ALIGN(sizeof(*data_klm), 64);
  3424. } else {
  3425. /**
  3426. * Source domain contains signature information
  3427. * So need construct a strided block format:
  3428. * ---------------------------
  3429. * | stride_block_ctrl |
  3430. * ---------------------------
  3431. * | data_klm |
  3432. * ---------------------------
  3433. * | prot_klm |
  3434. * ---------------------------
  3435. * | BSF |
  3436. * ---------------------------
  3437. **/
  3438. struct mlx5_stride_block_ctrl_seg *sblock_ctrl;
  3439. struct mlx5_stride_block_entry *data_sentry;
  3440. struct mlx5_stride_block_entry *prot_sentry;
  3441. u32 prot_key = wr->prot->lkey;
  3442. u64 prot_va = wr->prot->addr;
  3443. u16 block_size = sig_attrs->mem.sig.dif.pi_interval;
  3444. int prot_size;
  3445. sblock_ctrl = *seg;
  3446. data_sentry = (void *)sblock_ctrl + sizeof(*sblock_ctrl);
  3447. prot_sentry = (void *)data_sentry + sizeof(*data_sentry);
  3448. prot_size = prot_field_size(sig_attrs->mem.sig_type);
  3449. if (!prot_size) {
  3450. pr_err("Bad block size given: %u\n", block_size);
  3451. return -EINVAL;
  3452. }
  3453. sblock_ctrl->bcount_per_cycle = cpu_to_be32(block_size +
  3454. prot_size);
  3455. sblock_ctrl->op = cpu_to_be32(MLX5_STRIDE_BLOCK_OP);
  3456. sblock_ctrl->repeat_count = cpu_to_be32(data_len / block_size);
  3457. sblock_ctrl->num_entries = cpu_to_be16(2);
  3458. data_sentry->bcount = cpu_to_be16(block_size);
  3459. data_sentry->key = cpu_to_be32(data_key);
  3460. data_sentry->va = cpu_to_be64(data_va);
  3461. data_sentry->stride = cpu_to_be16(block_size);
  3462. prot_sentry->bcount = cpu_to_be16(prot_size);
  3463. prot_sentry->key = cpu_to_be32(prot_key);
  3464. prot_sentry->va = cpu_to_be64(prot_va);
  3465. prot_sentry->stride = cpu_to_be16(prot_size);
  3466. wqe_size = ALIGN(sizeof(*sblock_ctrl) + sizeof(*data_sentry) +
  3467. sizeof(*prot_sentry), 64);
  3468. }
  3469. *seg += wqe_size;
  3470. *size += wqe_size / 16;
  3471. if (unlikely((*seg == qp->sq.qend)))
  3472. *seg = mlx5_get_send_wqe(qp, 0);
  3473. bsf = *seg;
  3474. ret = mlx5_set_bsf(sig_mr, sig_attrs, bsf, data_len);
  3475. if (ret)
  3476. return -EINVAL;
  3477. *seg += sizeof(*bsf);
  3478. *size += sizeof(*bsf) / 16;
  3479. if (unlikely((*seg == qp->sq.qend)))
  3480. *seg = mlx5_get_send_wqe(qp, 0);
  3481. return 0;
  3482. }
  3483. static void set_sig_mkey_segment(struct mlx5_mkey_seg *seg,
  3484. struct ib_sig_handover_wr *wr, u32 size,
  3485. u32 length, u32 pdn)
  3486. {
  3487. struct ib_mr *sig_mr = wr->sig_mr;
  3488. u32 sig_key = sig_mr->rkey;
  3489. u8 sigerr = to_mmr(sig_mr)->sig->sigerr_count & 1;
  3490. memset(seg, 0, sizeof(*seg));
  3491. seg->flags = get_umr_flags(wr->access_flags) |
  3492. MLX5_MKC_ACCESS_MODE_KLMS;
  3493. seg->qpn_mkey7_0 = cpu_to_be32((sig_key & 0xff) | 0xffffff00);
  3494. seg->flags_pd = cpu_to_be32(MLX5_MKEY_REMOTE_INVAL | sigerr << 26 |
  3495. MLX5_MKEY_BSF_EN | pdn);
  3496. seg->len = cpu_to_be64(length);
  3497. seg->xlt_oct_size = cpu_to_be32(get_xlt_octo(size));
  3498. seg->bsfs_octo_size = cpu_to_be32(MLX5_MKEY_BSF_OCTO_SIZE);
  3499. }
  3500. static void set_sig_umr_segment(struct mlx5_wqe_umr_ctrl_seg *umr,
  3501. u32 size)
  3502. {
  3503. memset(umr, 0, sizeof(*umr));
  3504. umr->flags = MLX5_FLAGS_INLINE | MLX5_FLAGS_CHECK_FREE;
  3505. umr->xlt_octowords = cpu_to_be16(get_xlt_octo(size));
  3506. umr->bsf_octowords = cpu_to_be16(MLX5_MKEY_BSF_OCTO_SIZE);
  3507. umr->mkey_mask = sig_mkey_mask();
  3508. }
  3509. static int set_sig_umr_wr(struct ib_send_wr *send_wr, struct mlx5_ib_qp *qp,
  3510. void **seg, int *size)
  3511. {
  3512. struct ib_sig_handover_wr *wr = sig_handover_wr(send_wr);
  3513. struct mlx5_ib_mr *sig_mr = to_mmr(wr->sig_mr);
  3514. u32 pdn = get_pd(qp)->pdn;
  3515. u32 xlt_size;
  3516. int region_len, ret;
  3517. if (unlikely(wr->wr.num_sge != 1) ||
  3518. unlikely(wr->access_flags & IB_ACCESS_REMOTE_ATOMIC) ||
  3519. unlikely(!sig_mr->sig) || unlikely(!qp->signature_en) ||
  3520. unlikely(!sig_mr->sig->sig_status_checked))
  3521. return -EINVAL;
  3522. /* length of the protected region, data + protection */
  3523. region_len = wr->wr.sg_list->length;
  3524. if (wr->prot &&
  3525. (wr->prot->lkey != wr->wr.sg_list->lkey ||
  3526. wr->prot->addr != wr->wr.sg_list->addr ||
  3527. wr->prot->length != wr->wr.sg_list->length))
  3528. region_len += wr->prot->length;
  3529. /**
  3530. * KLM octoword size - if protection was provided
  3531. * then we use strided block format (3 octowords),
  3532. * else we use single KLM (1 octoword)
  3533. **/
  3534. xlt_size = wr->prot ? 0x30 : sizeof(struct mlx5_klm);
  3535. set_sig_umr_segment(*seg, xlt_size);
  3536. *seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
  3537. *size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
  3538. if (unlikely((*seg == qp->sq.qend)))
  3539. *seg = mlx5_get_send_wqe(qp, 0);
  3540. set_sig_mkey_segment(*seg, wr, xlt_size, region_len, pdn);
  3541. *seg += sizeof(struct mlx5_mkey_seg);
  3542. *size += sizeof(struct mlx5_mkey_seg) / 16;
  3543. if (unlikely((*seg == qp->sq.qend)))
  3544. *seg = mlx5_get_send_wqe(qp, 0);
  3545. ret = set_sig_data_segment(wr, qp, seg, size);
  3546. if (ret)
  3547. return ret;
  3548. sig_mr->sig->sig_status_checked = false;
  3549. return 0;
  3550. }
  3551. static int set_psv_wr(struct ib_sig_domain *domain,
  3552. u32 psv_idx, void **seg, int *size)
  3553. {
  3554. struct mlx5_seg_set_psv *psv_seg = *seg;
  3555. memset(psv_seg, 0, sizeof(*psv_seg));
  3556. psv_seg->psv_num = cpu_to_be32(psv_idx);
  3557. switch (domain->sig_type) {
  3558. case IB_SIG_TYPE_NONE:
  3559. break;
  3560. case IB_SIG_TYPE_T10_DIF:
  3561. psv_seg->transient_sig = cpu_to_be32(domain->sig.dif.bg << 16 |
  3562. domain->sig.dif.app_tag);
  3563. psv_seg->ref_tag = cpu_to_be32(domain->sig.dif.ref_tag);
  3564. break;
  3565. default:
  3566. pr_err("Bad signature type (%d) is given.\n",
  3567. domain->sig_type);
  3568. return -EINVAL;
  3569. }
  3570. *seg += sizeof(*psv_seg);
  3571. *size += sizeof(*psv_seg) / 16;
  3572. return 0;
  3573. }
  3574. static int set_reg_wr(struct mlx5_ib_qp *qp,
  3575. struct ib_reg_wr *wr,
  3576. void **seg, int *size)
  3577. {
  3578. struct mlx5_ib_mr *mr = to_mmr(wr->mr);
  3579. struct mlx5_ib_pd *pd = to_mpd(qp->ibqp.pd);
  3580. if (unlikely(wr->wr.send_flags & IB_SEND_INLINE)) {
  3581. mlx5_ib_warn(to_mdev(qp->ibqp.device),
  3582. "Invalid IB_SEND_INLINE send flag\n");
  3583. return -EINVAL;
  3584. }
  3585. set_reg_umr_seg(*seg, mr);
  3586. *seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
  3587. *size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
  3588. if (unlikely((*seg == qp->sq.qend)))
  3589. *seg = mlx5_get_send_wqe(qp, 0);
  3590. set_reg_mkey_seg(*seg, mr, wr->key, wr->access);
  3591. *seg += sizeof(struct mlx5_mkey_seg);
  3592. *size += sizeof(struct mlx5_mkey_seg) / 16;
  3593. if (unlikely((*seg == qp->sq.qend)))
  3594. *seg = mlx5_get_send_wqe(qp, 0);
  3595. set_reg_data_seg(*seg, mr, pd);
  3596. *seg += sizeof(struct mlx5_wqe_data_seg);
  3597. *size += (sizeof(struct mlx5_wqe_data_seg) / 16);
  3598. return 0;
  3599. }
  3600. static void set_linv_wr(struct mlx5_ib_qp *qp, void **seg, int *size)
  3601. {
  3602. set_linv_umr_seg(*seg);
  3603. *seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
  3604. *size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
  3605. if (unlikely((*seg == qp->sq.qend)))
  3606. *seg = mlx5_get_send_wqe(qp, 0);
  3607. set_linv_mkey_seg(*seg);
  3608. *seg += sizeof(struct mlx5_mkey_seg);
  3609. *size += sizeof(struct mlx5_mkey_seg) / 16;
  3610. if (unlikely((*seg == qp->sq.qend)))
  3611. *seg = mlx5_get_send_wqe(qp, 0);
  3612. }
  3613. static void dump_wqe(struct mlx5_ib_qp *qp, int idx, int size_16)
  3614. {
  3615. __be32 *p = NULL;
  3616. int tidx = idx;
  3617. int i, j;
  3618. pr_debug("dump wqe at %p\n", mlx5_get_send_wqe(qp, tidx));
  3619. for (i = 0, j = 0; i < size_16 * 4; i += 4, j += 4) {
  3620. if ((i & 0xf) == 0) {
  3621. void *buf = mlx5_get_send_wqe(qp, tidx);
  3622. tidx = (tidx + 1) & (qp->sq.wqe_cnt - 1);
  3623. p = buf;
  3624. j = 0;
  3625. }
  3626. pr_debug("%08x %08x %08x %08x\n", be32_to_cpu(p[j]),
  3627. be32_to_cpu(p[j + 1]), be32_to_cpu(p[j + 2]),
  3628. be32_to_cpu(p[j + 3]));
  3629. }
  3630. }
  3631. static int begin_wqe(struct mlx5_ib_qp *qp, void **seg,
  3632. struct mlx5_wqe_ctrl_seg **ctrl,
  3633. struct ib_send_wr *wr, unsigned *idx,
  3634. int *size, int nreq)
  3635. {
  3636. if (unlikely(mlx5_wq_overflow(&qp->sq, nreq, qp->ibqp.send_cq)))
  3637. return -ENOMEM;
  3638. *idx = qp->sq.cur_post & (qp->sq.wqe_cnt - 1);
  3639. *seg = mlx5_get_send_wqe(qp, *idx);
  3640. *ctrl = *seg;
  3641. *(uint32_t *)(*seg + 8) = 0;
  3642. (*ctrl)->imm = send_ieth(wr);
  3643. (*ctrl)->fm_ce_se = qp->sq_signal_bits |
  3644. (wr->send_flags & IB_SEND_SIGNALED ?
  3645. MLX5_WQE_CTRL_CQ_UPDATE : 0) |
  3646. (wr->send_flags & IB_SEND_SOLICITED ?
  3647. MLX5_WQE_CTRL_SOLICITED : 0);
  3648. *seg += sizeof(**ctrl);
  3649. *size = sizeof(**ctrl) / 16;
  3650. return 0;
  3651. }
  3652. static void finish_wqe(struct mlx5_ib_qp *qp,
  3653. struct mlx5_wqe_ctrl_seg *ctrl,
  3654. u8 size, unsigned idx, u64 wr_id,
  3655. int nreq, u8 fence, u32 mlx5_opcode)
  3656. {
  3657. u8 opmod = 0;
  3658. ctrl->opmod_idx_opcode = cpu_to_be32(((u32)(qp->sq.cur_post) << 8) |
  3659. mlx5_opcode | ((u32)opmod << 24));
  3660. ctrl->qpn_ds = cpu_to_be32(size | (qp->trans_qp.base.mqp.qpn << 8));
  3661. ctrl->fm_ce_se |= fence;
  3662. if (unlikely(qp->wq_sig))
  3663. ctrl->signature = wq_sig(ctrl);
  3664. qp->sq.wrid[idx] = wr_id;
  3665. qp->sq.w_list[idx].opcode = mlx5_opcode;
  3666. qp->sq.wqe_head[idx] = qp->sq.head + nreq;
  3667. qp->sq.cur_post += DIV_ROUND_UP(size * 16, MLX5_SEND_WQE_BB);
  3668. qp->sq.w_list[idx].next = qp->sq.cur_post;
  3669. }
  3670. int mlx5_ib_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
  3671. struct ib_send_wr **bad_wr)
  3672. {
  3673. struct mlx5_wqe_ctrl_seg *ctrl = NULL; /* compiler warning */
  3674. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  3675. struct mlx5_core_dev *mdev = dev->mdev;
  3676. struct mlx5_ib_qp *qp;
  3677. struct mlx5_ib_mr *mr;
  3678. struct mlx5_wqe_data_seg *dpseg;
  3679. struct mlx5_wqe_xrc_seg *xrc;
  3680. struct mlx5_bf *bf;
  3681. int uninitialized_var(size);
  3682. void *qend;
  3683. unsigned long flags;
  3684. unsigned idx;
  3685. int err = 0;
  3686. int num_sge;
  3687. void *seg;
  3688. int nreq;
  3689. int i;
  3690. u8 next_fence = 0;
  3691. u8 fence;
  3692. if (unlikely(ibqp->qp_type == IB_QPT_GSI))
  3693. return mlx5_ib_gsi_post_send(ibqp, wr, bad_wr);
  3694. qp = to_mqp(ibqp);
  3695. bf = &qp->bf;
  3696. qend = qp->sq.qend;
  3697. spin_lock_irqsave(&qp->sq.lock, flags);
  3698. if (mdev->state == MLX5_DEVICE_STATE_INTERNAL_ERROR) {
  3699. err = -EIO;
  3700. *bad_wr = wr;
  3701. nreq = 0;
  3702. goto out;
  3703. }
  3704. for (nreq = 0; wr; nreq++, wr = wr->next) {
  3705. if (unlikely(wr->opcode >= ARRAY_SIZE(mlx5_ib_opcode))) {
  3706. mlx5_ib_warn(dev, "\n");
  3707. err = -EINVAL;
  3708. *bad_wr = wr;
  3709. goto out;
  3710. }
  3711. num_sge = wr->num_sge;
  3712. if (unlikely(num_sge > qp->sq.max_gs)) {
  3713. mlx5_ib_warn(dev, "\n");
  3714. err = -EINVAL;
  3715. *bad_wr = wr;
  3716. goto out;
  3717. }
  3718. err = begin_wqe(qp, &seg, &ctrl, wr, &idx, &size, nreq);
  3719. if (err) {
  3720. mlx5_ib_warn(dev, "\n");
  3721. err = -ENOMEM;
  3722. *bad_wr = wr;
  3723. goto out;
  3724. }
  3725. if (wr->opcode == IB_WR_LOCAL_INV ||
  3726. wr->opcode == IB_WR_REG_MR) {
  3727. fence = dev->umr_fence;
  3728. next_fence = MLX5_FENCE_MODE_INITIATOR_SMALL;
  3729. } else if (wr->send_flags & IB_SEND_FENCE) {
  3730. if (qp->next_fence)
  3731. fence = MLX5_FENCE_MODE_SMALL_AND_FENCE;
  3732. else
  3733. fence = MLX5_FENCE_MODE_FENCE;
  3734. } else {
  3735. fence = qp->next_fence;
  3736. }
  3737. switch (ibqp->qp_type) {
  3738. case IB_QPT_XRC_INI:
  3739. xrc = seg;
  3740. seg += sizeof(*xrc);
  3741. size += sizeof(*xrc) / 16;
  3742. /* fall through */
  3743. case IB_QPT_RC:
  3744. switch (wr->opcode) {
  3745. case IB_WR_RDMA_READ:
  3746. case IB_WR_RDMA_WRITE:
  3747. case IB_WR_RDMA_WRITE_WITH_IMM:
  3748. set_raddr_seg(seg, rdma_wr(wr)->remote_addr,
  3749. rdma_wr(wr)->rkey);
  3750. seg += sizeof(struct mlx5_wqe_raddr_seg);
  3751. size += sizeof(struct mlx5_wqe_raddr_seg) / 16;
  3752. break;
  3753. case IB_WR_ATOMIC_CMP_AND_SWP:
  3754. case IB_WR_ATOMIC_FETCH_AND_ADD:
  3755. case IB_WR_MASKED_ATOMIC_CMP_AND_SWP:
  3756. mlx5_ib_warn(dev, "Atomic operations are not supported yet\n");
  3757. err = -ENOSYS;
  3758. *bad_wr = wr;
  3759. goto out;
  3760. case IB_WR_LOCAL_INV:
  3761. qp->sq.wr_data[idx] = IB_WR_LOCAL_INV;
  3762. ctrl->imm = cpu_to_be32(wr->ex.invalidate_rkey);
  3763. set_linv_wr(qp, &seg, &size);
  3764. num_sge = 0;
  3765. break;
  3766. case IB_WR_REG_MR:
  3767. qp->sq.wr_data[idx] = IB_WR_REG_MR;
  3768. ctrl->imm = cpu_to_be32(reg_wr(wr)->key);
  3769. err = set_reg_wr(qp, reg_wr(wr), &seg, &size);
  3770. if (err) {
  3771. *bad_wr = wr;
  3772. goto out;
  3773. }
  3774. num_sge = 0;
  3775. break;
  3776. case IB_WR_REG_SIG_MR:
  3777. qp->sq.wr_data[idx] = IB_WR_REG_SIG_MR;
  3778. mr = to_mmr(sig_handover_wr(wr)->sig_mr);
  3779. ctrl->imm = cpu_to_be32(mr->ibmr.rkey);
  3780. err = set_sig_umr_wr(wr, qp, &seg, &size);
  3781. if (err) {
  3782. mlx5_ib_warn(dev, "\n");
  3783. *bad_wr = wr;
  3784. goto out;
  3785. }
  3786. finish_wqe(qp, ctrl, size, idx, wr->wr_id, nreq,
  3787. fence, MLX5_OPCODE_UMR);
  3788. /*
  3789. * SET_PSV WQEs are not signaled and solicited
  3790. * on error
  3791. */
  3792. wr->send_flags &= ~IB_SEND_SIGNALED;
  3793. wr->send_flags |= IB_SEND_SOLICITED;
  3794. err = begin_wqe(qp, &seg, &ctrl, wr,
  3795. &idx, &size, nreq);
  3796. if (err) {
  3797. mlx5_ib_warn(dev, "\n");
  3798. err = -ENOMEM;
  3799. *bad_wr = wr;
  3800. goto out;
  3801. }
  3802. err = set_psv_wr(&sig_handover_wr(wr)->sig_attrs->mem,
  3803. mr->sig->psv_memory.psv_idx, &seg,
  3804. &size);
  3805. if (err) {
  3806. mlx5_ib_warn(dev, "\n");
  3807. *bad_wr = wr;
  3808. goto out;
  3809. }
  3810. finish_wqe(qp, ctrl, size, idx, wr->wr_id, nreq,
  3811. fence, MLX5_OPCODE_SET_PSV);
  3812. err = begin_wqe(qp, &seg, &ctrl, wr,
  3813. &idx, &size, nreq);
  3814. if (err) {
  3815. mlx5_ib_warn(dev, "\n");
  3816. err = -ENOMEM;
  3817. *bad_wr = wr;
  3818. goto out;
  3819. }
  3820. err = set_psv_wr(&sig_handover_wr(wr)->sig_attrs->wire,
  3821. mr->sig->psv_wire.psv_idx, &seg,
  3822. &size);
  3823. if (err) {
  3824. mlx5_ib_warn(dev, "\n");
  3825. *bad_wr = wr;
  3826. goto out;
  3827. }
  3828. finish_wqe(qp, ctrl, size, idx, wr->wr_id, nreq,
  3829. fence, MLX5_OPCODE_SET_PSV);
  3830. qp->next_fence = MLX5_FENCE_MODE_INITIATOR_SMALL;
  3831. num_sge = 0;
  3832. goto skip_psv;
  3833. default:
  3834. break;
  3835. }
  3836. break;
  3837. case IB_QPT_UC:
  3838. switch (wr->opcode) {
  3839. case IB_WR_RDMA_WRITE:
  3840. case IB_WR_RDMA_WRITE_WITH_IMM:
  3841. set_raddr_seg(seg, rdma_wr(wr)->remote_addr,
  3842. rdma_wr(wr)->rkey);
  3843. seg += sizeof(struct mlx5_wqe_raddr_seg);
  3844. size += sizeof(struct mlx5_wqe_raddr_seg) / 16;
  3845. break;
  3846. default:
  3847. break;
  3848. }
  3849. break;
  3850. case IB_QPT_SMI:
  3851. if (unlikely(!mdev->port_caps[qp->port - 1].has_smi)) {
  3852. mlx5_ib_warn(dev, "Send SMP MADs is not allowed\n");
  3853. err = -EPERM;
  3854. *bad_wr = wr;
  3855. goto out;
  3856. }
  3857. /* fall through */
  3858. case MLX5_IB_QPT_HW_GSI:
  3859. set_datagram_seg(seg, wr);
  3860. seg += sizeof(struct mlx5_wqe_datagram_seg);
  3861. size += sizeof(struct mlx5_wqe_datagram_seg) / 16;
  3862. if (unlikely((seg == qend)))
  3863. seg = mlx5_get_send_wqe(qp, 0);
  3864. break;
  3865. case IB_QPT_UD:
  3866. set_datagram_seg(seg, wr);
  3867. seg += sizeof(struct mlx5_wqe_datagram_seg);
  3868. size += sizeof(struct mlx5_wqe_datagram_seg) / 16;
  3869. if (unlikely((seg == qend)))
  3870. seg = mlx5_get_send_wqe(qp, 0);
  3871. /* handle qp that supports ud offload */
  3872. if (qp->flags & IB_QP_CREATE_IPOIB_UD_LSO) {
  3873. struct mlx5_wqe_eth_pad *pad;
  3874. pad = seg;
  3875. memset(pad, 0, sizeof(struct mlx5_wqe_eth_pad));
  3876. seg += sizeof(struct mlx5_wqe_eth_pad);
  3877. size += sizeof(struct mlx5_wqe_eth_pad) / 16;
  3878. seg = set_eth_seg(seg, wr, qend, qp, &size);
  3879. if (unlikely((seg == qend)))
  3880. seg = mlx5_get_send_wqe(qp, 0);
  3881. }
  3882. break;
  3883. case MLX5_IB_QPT_REG_UMR:
  3884. if (wr->opcode != MLX5_IB_WR_UMR) {
  3885. err = -EINVAL;
  3886. mlx5_ib_warn(dev, "bad opcode\n");
  3887. goto out;
  3888. }
  3889. qp->sq.wr_data[idx] = MLX5_IB_WR_UMR;
  3890. ctrl->imm = cpu_to_be32(umr_wr(wr)->mkey);
  3891. err = set_reg_umr_segment(dev, seg, wr, !!(MLX5_CAP_GEN(mdev, atomic)));
  3892. if (unlikely(err))
  3893. goto out;
  3894. seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
  3895. size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
  3896. if (unlikely((seg == qend)))
  3897. seg = mlx5_get_send_wqe(qp, 0);
  3898. set_reg_mkey_segment(seg, wr);
  3899. seg += sizeof(struct mlx5_mkey_seg);
  3900. size += sizeof(struct mlx5_mkey_seg) / 16;
  3901. if (unlikely((seg == qend)))
  3902. seg = mlx5_get_send_wqe(qp, 0);
  3903. break;
  3904. default:
  3905. break;
  3906. }
  3907. if (wr->send_flags & IB_SEND_INLINE && num_sge) {
  3908. int uninitialized_var(sz);
  3909. err = set_data_inl_seg(qp, wr, seg, &sz);
  3910. if (unlikely(err)) {
  3911. mlx5_ib_warn(dev, "\n");
  3912. *bad_wr = wr;
  3913. goto out;
  3914. }
  3915. size += sz;
  3916. } else {
  3917. dpseg = seg;
  3918. for (i = 0; i < num_sge; i++) {
  3919. if (unlikely(dpseg == qend)) {
  3920. seg = mlx5_get_send_wqe(qp, 0);
  3921. dpseg = seg;
  3922. }
  3923. if (likely(wr->sg_list[i].length)) {
  3924. set_data_ptr_seg(dpseg, wr->sg_list + i);
  3925. size += sizeof(struct mlx5_wqe_data_seg) / 16;
  3926. dpseg++;
  3927. }
  3928. }
  3929. }
  3930. qp->next_fence = next_fence;
  3931. finish_wqe(qp, ctrl, size, idx, wr->wr_id, nreq, fence,
  3932. mlx5_ib_opcode[wr->opcode]);
  3933. skip_psv:
  3934. if (0)
  3935. dump_wqe(qp, idx, size);
  3936. }
  3937. out:
  3938. if (likely(nreq)) {
  3939. qp->sq.head += nreq;
  3940. /* Make sure that descriptors are written before
  3941. * updating doorbell record and ringing the doorbell
  3942. */
  3943. wmb();
  3944. qp->db.db[MLX5_SND_DBR] = cpu_to_be32(qp->sq.cur_post);
  3945. /* Make sure doorbell record is visible to the HCA before
  3946. * we hit doorbell */
  3947. wmb();
  3948. /* currently we support only regular doorbells */
  3949. mlx5_write64((__be32 *)ctrl, bf->bfreg->map + bf->offset, NULL);
  3950. /* Make sure doorbells don't leak out of SQ spinlock
  3951. * and reach the HCA out of order.
  3952. */
  3953. mmiowb();
  3954. bf->offset ^= bf->buf_size;
  3955. }
  3956. spin_unlock_irqrestore(&qp->sq.lock, flags);
  3957. return err;
  3958. }
  3959. static void set_sig_seg(struct mlx5_rwqe_sig *sig, int size)
  3960. {
  3961. sig->signature = calc_sig(sig, size);
  3962. }
  3963. int mlx5_ib_post_recv(struct ib_qp *ibqp, struct ib_recv_wr *wr,
  3964. struct ib_recv_wr **bad_wr)
  3965. {
  3966. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  3967. struct mlx5_wqe_data_seg *scat;
  3968. struct mlx5_rwqe_sig *sig;
  3969. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  3970. struct mlx5_core_dev *mdev = dev->mdev;
  3971. unsigned long flags;
  3972. int err = 0;
  3973. int nreq;
  3974. int ind;
  3975. int i;
  3976. if (unlikely(ibqp->qp_type == IB_QPT_GSI))
  3977. return mlx5_ib_gsi_post_recv(ibqp, wr, bad_wr);
  3978. spin_lock_irqsave(&qp->rq.lock, flags);
  3979. if (mdev->state == MLX5_DEVICE_STATE_INTERNAL_ERROR) {
  3980. err = -EIO;
  3981. *bad_wr = wr;
  3982. nreq = 0;
  3983. goto out;
  3984. }
  3985. ind = qp->rq.head & (qp->rq.wqe_cnt - 1);
  3986. for (nreq = 0; wr; nreq++, wr = wr->next) {
  3987. if (mlx5_wq_overflow(&qp->rq, nreq, qp->ibqp.recv_cq)) {
  3988. err = -ENOMEM;
  3989. *bad_wr = wr;
  3990. goto out;
  3991. }
  3992. if (unlikely(wr->num_sge > qp->rq.max_gs)) {
  3993. err = -EINVAL;
  3994. *bad_wr = wr;
  3995. goto out;
  3996. }
  3997. scat = get_recv_wqe(qp, ind);
  3998. if (qp->wq_sig)
  3999. scat++;
  4000. for (i = 0; i < wr->num_sge; i++)
  4001. set_data_ptr_seg(scat + i, wr->sg_list + i);
  4002. if (i < qp->rq.max_gs) {
  4003. scat[i].byte_count = 0;
  4004. scat[i].lkey = cpu_to_be32(MLX5_INVALID_LKEY);
  4005. scat[i].addr = 0;
  4006. }
  4007. if (qp->wq_sig) {
  4008. sig = (struct mlx5_rwqe_sig *)scat;
  4009. set_sig_seg(sig, (qp->rq.max_gs + 1) << 2);
  4010. }
  4011. qp->rq.wrid[ind] = wr->wr_id;
  4012. ind = (ind + 1) & (qp->rq.wqe_cnt - 1);
  4013. }
  4014. out:
  4015. if (likely(nreq)) {
  4016. qp->rq.head += nreq;
  4017. /* Make sure that descriptors are written before
  4018. * doorbell record.
  4019. */
  4020. wmb();
  4021. *qp->db.db = cpu_to_be32(qp->rq.head & 0xffff);
  4022. }
  4023. spin_unlock_irqrestore(&qp->rq.lock, flags);
  4024. return err;
  4025. }
  4026. static inline enum ib_qp_state to_ib_qp_state(enum mlx5_qp_state mlx5_state)
  4027. {
  4028. switch (mlx5_state) {
  4029. case MLX5_QP_STATE_RST: return IB_QPS_RESET;
  4030. case MLX5_QP_STATE_INIT: return IB_QPS_INIT;
  4031. case MLX5_QP_STATE_RTR: return IB_QPS_RTR;
  4032. case MLX5_QP_STATE_RTS: return IB_QPS_RTS;
  4033. case MLX5_QP_STATE_SQ_DRAINING:
  4034. case MLX5_QP_STATE_SQD: return IB_QPS_SQD;
  4035. case MLX5_QP_STATE_SQER: return IB_QPS_SQE;
  4036. case MLX5_QP_STATE_ERR: return IB_QPS_ERR;
  4037. default: return -1;
  4038. }
  4039. }
  4040. static inline enum ib_mig_state to_ib_mig_state(int mlx5_mig_state)
  4041. {
  4042. switch (mlx5_mig_state) {
  4043. case MLX5_QP_PM_ARMED: return IB_MIG_ARMED;
  4044. case MLX5_QP_PM_REARM: return IB_MIG_REARM;
  4045. case MLX5_QP_PM_MIGRATED: return IB_MIG_MIGRATED;
  4046. default: return -1;
  4047. }
  4048. }
  4049. static int to_ib_qp_access_flags(int mlx5_flags)
  4050. {
  4051. int ib_flags = 0;
  4052. if (mlx5_flags & MLX5_QP_BIT_RRE)
  4053. ib_flags |= IB_ACCESS_REMOTE_READ;
  4054. if (mlx5_flags & MLX5_QP_BIT_RWE)
  4055. ib_flags |= IB_ACCESS_REMOTE_WRITE;
  4056. if (mlx5_flags & MLX5_QP_BIT_RAE)
  4057. ib_flags |= IB_ACCESS_REMOTE_ATOMIC;
  4058. return ib_flags;
  4059. }
  4060. static void to_rdma_ah_attr(struct mlx5_ib_dev *ibdev,
  4061. struct rdma_ah_attr *ah_attr,
  4062. struct mlx5_qp_path *path)
  4063. {
  4064. memset(ah_attr, 0, sizeof(*ah_attr));
  4065. if (!path->port || path->port > ibdev->num_ports)
  4066. return;
  4067. ah_attr->type = rdma_ah_find_type(&ibdev->ib_dev, path->port);
  4068. rdma_ah_set_port_num(ah_attr, path->port);
  4069. rdma_ah_set_sl(ah_attr, path->dci_cfi_prio_sl & 0xf);
  4070. rdma_ah_set_dlid(ah_attr, be16_to_cpu(path->rlid));
  4071. rdma_ah_set_path_bits(ah_attr, path->grh_mlid & 0x7f);
  4072. rdma_ah_set_static_rate(ah_attr,
  4073. path->static_rate ? path->static_rate - 5 : 0);
  4074. if (path->grh_mlid & (1 << 7)) {
  4075. u32 tc_fl = be32_to_cpu(path->tclass_flowlabel);
  4076. rdma_ah_set_grh(ah_attr, NULL,
  4077. tc_fl & 0xfffff,
  4078. path->mgid_index,
  4079. path->hop_limit,
  4080. (tc_fl >> 20) & 0xff);
  4081. rdma_ah_set_dgid_raw(ah_attr, path->rgid);
  4082. }
  4083. }
  4084. static int query_raw_packet_qp_sq_state(struct mlx5_ib_dev *dev,
  4085. struct mlx5_ib_sq *sq,
  4086. u8 *sq_state)
  4087. {
  4088. int err;
  4089. err = mlx5_core_query_sq_state(dev->mdev, sq->base.mqp.qpn, sq_state);
  4090. if (err)
  4091. goto out;
  4092. sq->state = *sq_state;
  4093. out:
  4094. return err;
  4095. }
  4096. static int query_raw_packet_qp_rq_state(struct mlx5_ib_dev *dev,
  4097. struct mlx5_ib_rq *rq,
  4098. u8 *rq_state)
  4099. {
  4100. void *out;
  4101. void *rqc;
  4102. int inlen;
  4103. int err;
  4104. inlen = MLX5_ST_SZ_BYTES(query_rq_out);
  4105. out = kvzalloc(inlen, GFP_KERNEL);
  4106. if (!out)
  4107. return -ENOMEM;
  4108. err = mlx5_core_query_rq(dev->mdev, rq->base.mqp.qpn, out);
  4109. if (err)
  4110. goto out;
  4111. rqc = MLX5_ADDR_OF(query_rq_out, out, rq_context);
  4112. *rq_state = MLX5_GET(rqc, rqc, state);
  4113. rq->state = *rq_state;
  4114. out:
  4115. kvfree(out);
  4116. return err;
  4117. }
  4118. static int sqrq_state_to_qp_state(u8 sq_state, u8 rq_state,
  4119. struct mlx5_ib_qp *qp, u8 *qp_state)
  4120. {
  4121. static const u8 sqrq_trans[MLX5_RQ_NUM_STATE][MLX5_SQ_NUM_STATE] = {
  4122. [MLX5_RQC_STATE_RST] = {
  4123. [MLX5_SQC_STATE_RST] = IB_QPS_RESET,
  4124. [MLX5_SQC_STATE_RDY] = MLX5_QP_STATE_BAD,
  4125. [MLX5_SQC_STATE_ERR] = MLX5_QP_STATE_BAD,
  4126. [MLX5_SQ_STATE_NA] = IB_QPS_RESET,
  4127. },
  4128. [MLX5_RQC_STATE_RDY] = {
  4129. [MLX5_SQC_STATE_RST] = MLX5_QP_STATE_BAD,
  4130. [MLX5_SQC_STATE_RDY] = MLX5_QP_STATE,
  4131. [MLX5_SQC_STATE_ERR] = IB_QPS_SQE,
  4132. [MLX5_SQ_STATE_NA] = MLX5_QP_STATE,
  4133. },
  4134. [MLX5_RQC_STATE_ERR] = {
  4135. [MLX5_SQC_STATE_RST] = MLX5_QP_STATE_BAD,
  4136. [MLX5_SQC_STATE_RDY] = MLX5_QP_STATE_BAD,
  4137. [MLX5_SQC_STATE_ERR] = IB_QPS_ERR,
  4138. [MLX5_SQ_STATE_NA] = IB_QPS_ERR,
  4139. },
  4140. [MLX5_RQ_STATE_NA] = {
  4141. [MLX5_SQC_STATE_RST] = IB_QPS_RESET,
  4142. [MLX5_SQC_STATE_RDY] = MLX5_QP_STATE,
  4143. [MLX5_SQC_STATE_ERR] = MLX5_QP_STATE,
  4144. [MLX5_SQ_STATE_NA] = MLX5_QP_STATE_BAD,
  4145. },
  4146. };
  4147. *qp_state = sqrq_trans[rq_state][sq_state];
  4148. if (*qp_state == MLX5_QP_STATE_BAD) {
  4149. WARN(1, "Buggy Raw Packet QP state, SQ 0x%x state: 0x%x, RQ 0x%x state: 0x%x",
  4150. qp->raw_packet_qp.sq.base.mqp.qpn, sq_state,
  4151. qp->raw_packet_qp.rq.base.mqp.qpn, rq_state);
  4152. return -EINVAL;
  4153. }
  4154. if (*qp_state == MLX5_QP_STATE)
  4155. *qp_state = qp->state;
  4156. return 0;
  4157. }
  4158. static int query_raw_packet_qp_state(struct mlx5_ib_dev *dev,
  4159. struct mlx5_ib_qp *qp,
  4160. u8 *raw_packet_qp_state)
  4161. {
  4162. struct mlx5_ib_raw_packet_qp *raw_packet_qp = &qp->raw_packet_qp;
  4163. struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
  4164. struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
  4165. int err;
  4166. u8 sq_state = MLX5_SQ_STATE_NA;
  4167. u8 rq_state = MLX5_RQ_STATE_NA;
  4168. if (qp->sq.wqe_cnt) {
  4169. err = query_raw_packet_qp_sq_state(dev, sq, &sq_state);
  4170. if (err)
  4171. return err;
  4172. }
  4173. if (qp->rq.wqe_cnt) {
  4174. err = query_raw_packet_qp_rq_state(dev, rq, &rq_state);
  4175. if (err)
  4176. return err;
  4177. }
  4178. return sqrq_state_to_qp_state(sq_state, rq_state, qp,
  4179. raw_packet_qp_state);
  4180. }
  4181. static int query_qp_attr(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
  4182. struct ib_qp_attr *qp_attr)
  4183. {
  4184. int outlen = MLX5_ST_SZ_BYTES(query_qp_out);
  4185. struct mlx5_qp_context *context;
  4186. int mlx5_state;
  4187. u32 *outb;
  4188. int err = 0;
  4189. outb = kzalloc(outlen, GFP_KERNEL);
  4190. if (!outb)
  4191. return -ENOMEM;
  4192. err = mlx5_core_qp_query(dev->mdev, &qp->trans_qp.base.mqp, outb,
  4193. outlen);
  4194. if (err)
  4195. goto out;
  4196. /* FIXME: use MLX5_GET rather than mlx5_qp_context manual struct */
  4197. context = (struct mlx5_qp_context *)MLX5_ADDR_OF(query_qp_out, outb, qpc);
  4198. mlx5_state = be32_to_cpu(context->flags) >> 28;
  4199. qp->state = to_ib_qp_state(mlx5_state);
  4200. qp_attr->path_mtu = context->mtu_msgmax >> 5;
  4201. qp_attr->path_mig_state =
  4202. to_ib_mig_state((be32_to_cpu(context->flags) >> 11) & 0x3);
  4203. qp_attr->qkey = be32_to_cpu(context->qkey);
  4204. qp_attr->rq_psn = be32_to_cpu(context->rnr_nextrecvpsn) & 0xffffff;
  4205. qp_attr->sq_psn = be32_to_cpu(context->next_send_psn) & 0xffffff;
  4206. qp_attr->dest_qp_num = be32_to_cpu(context->log_pg_sz_remote_qpn) & 0xffffff;
  4207. qp_attr->qp_access_flags =
  4208. to_ib_qp_access_flags(be32_to_cpu(context->params2));
  4209. if (qp->ibqp.qp_type == IB_QPT_RC || qp->ibqp.qp_type == IB_QPT_UC) {
  4210. to_rdma_ah_attr(dev, &qp_attr->ah_attr, &context->pri_path);
  4211. to_rdma_ah_attr(dev, &qp_attr->alt_ah_attr, &context->alt_path);
  4212. qp_attr->alt_pkey_index =
  4213. be16_to_cpu(context->alt_path.pkey_index);
  4214. qp_attr->alt_port_num =
  4215. rdma_ah_get_port_num(&qp_attr->alt_ah_attr);
  4216. }
  4217. qp_attr->pkey_index = be16_to_cpu(context->pri_path.pkey_index);
  4218. qp_attr->port_num = context->pri_path.port;
  4219. /* qp_attr->en_sqd_async_notify is only applicable in modify qp */
  4220. qp_attr->sq_draining = mlx5_state == MLX5_QP_STATE_SQ_DRAINING;
  4221. qp_attr->max_rd_atomic = 1 << ((be32_to_cpu(context->params1) >> 21) & 0x7);
  4222. qp_attr->max_dest_rd_atomic =
  4223. 1 << ((be32_to_cpu(context->params2) >> 21) & 0x7);
  4224. qp_attr->min_rnr_timer =
  4225. (be32_to_cpu(context->rnr_nextrecvpsn) >> 24) & 0x1f;
  4226. qp_attr->timeout = context->pri_path.ackto_lt >> 3;
  4227. qp_attr->retry_cnt = (be32_to_cpu(context->params1) >> 16) & 0x7;
  4228. qp_attr->rnr_retry = (be32_to_cpu(context->params1) >> 13) & 0x7;
  4229. qp_attr->alt_timeout = context->alt_path.ackto_lt >> 3;
  4230. out:
  4231. kfree(outb);
  4232. return err;
  4233. }
  4234. static int mlx5_ib_dct_query_qp(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *mqp,
  4235. struct ib_qp_attr *qp_attr, int qp_attr_mask,
  4236. struct ib_qp_init_attr *qp_init_attr)
  4237. {
  4238. struct mlx5_core_dct *dct = &mqp->dct.mdct;
  4239. u32 *out;
  4240. u32 access_flags = 0;
  4241. int outlen = MLX5_ST_SZ_BYTES(query_dct_out);
  4242. void *dctc;
  4243. int err;
  4244. int supported_mask = IB_QP_STATE |
  4245. IB_QP_ACCESS_FLAGS |
  4246. IB_QP_PORT |
  4247. IB_QP_MIN_RNR_TIMER |
  4248. IB_QP_AV |
  4249. IB_QP_PATH_MTU |
  4250. IB_QP_PKEY_INDEX;
  4251. if (qp_attr_mask & ~supported_mask)
  4252. return -EINVAL;
  4253. if (mqp->state != IB_QPS_RTR)
  4254. return -EINVAL;
  4255. out = kzalloc(outlen, GFP_KERNEL);
  4256. if (!out)
  4257. return -ENOMEM;
  4258. err = mlx5_core_dct_query(dev->mdev, dct, out, outlen);
  4259. if (err)
  4260. goto out;
  4261. dctc = MLX5_ADDR_OF(query_dct_out, out, dct_context_entry);
  4262. if (qp_attr_mask & IB_QP_STATE)
  4263. qp_attr->qp_state = IB_QPS_RTR;
  4264. if (qp_attr_mask & IB_QP_ACCESS_FLAGS) {
  4265. if (MLX5_GET(dctc, dctc, rre))
  4266. access_flags |= IB_ACCESS_REMOTE_READ;
  4267. if (MLX5_GET(dctc, dctc, rwe))
  4268. access_flags |= IB_ACCESS_REMOTE_WRITE;
  4269. if (MLX5_GET(dctc, dctc, rae))
  4270. access_flags |= IB_ACCESS_REMOTE_ATOMIC;
  4271. qp_attr->qp_access_flags = access_flags;
  4272. }
  4273. if (qp_attr_mask & IB_QP_PORT)
  4274. qp_attr->port_num = MLX5_GET(dctc, dctc, port);
  4275. if (qp_attr_mask & IB_QP_MIN_RNR_TIMER)
  4276. qp_attr->min_rnr_timer = MLX5_GET(dctc, dctc, min_rnr_nak);
  4277. if (qp_attr_mask & IB_QP_AV) {
  4278. qp_attr->ah_attr.grh.traffic_class = MLX5_GET(dctc, dctc, tclass);
  4279. qp_attr->ah_attr.grh.flow_label = MLX5_GET(dctc, dctc, flow_label);
  4280. qp_attr->ah_attr.grh.sgid_index = MLX5_GET(dctc, dctc, my_addr_index);
  4281. qp_attr->ah_attr.grh.hop_limit = MLX5_GET(dctc, dctc, hop_limit);
  4282. }
  4283. if (qp_attr_mask & IB_QP_PATH_MTU)
  4284. qp_attr->path_mtu = MLX5_GET(dctc, dctc, mtu);
  4285. if (qp_attr_mask & IB_QP_PKEY_INDEX)
  4286. qp_attr->pkey_index = MLX5_GET(dctc, dctc, pkey_index);
  4287. out:
  4288. kfree(out);
  4289. return err;
  4290. }
  4291. int mlx5_ib_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr,
  4292. int qp_attr_mask, struct ib_qp_init_attr *qp_init_attr)
  4293. {
  4294. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  4295. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  4296. int err = 0;
  4297. u8 raw_packet_qp_state;
  4298. if (ibqp->rwq_ind_tbl)
  4299. return -ENOSYS;
  4300. if (unlikely(ibqp->qp_type == IB_QPT_GSI))
  4301. return mlx5_ib_gsi_query_qp(ibqp, qp_attr, qp_attr_mask,
  4302. qp_init_attr);
  4303. /* Not all of output fields are applicable, make sure to zero them */
  4304. memset(qp_init_attr, 0, sizeof(*qp_init_attr));
  4305. memset(qp_attr, 0, sizeof(*qp_attr));
  4306. if (unlikely(qp->qp_sub_type == MLX5_IB_QPT_DCT))
  4307. return mlx5_ib_dct_query_qp(dev, qp, qp_attr,
  4308. qp_attr_mask, qp_init_attr);
  4309. mutex_lock(&qp->mutex);
  4310. if (qp->ibqp.qp_type == IB_QPT_RAW_PACKET ||
  4311. qp->flags & MLX5_IB_QP_UNDERLAY) {
  4312. err = query_raw_packet_qp_state(dev, qp, &raw_packet_qp_state);
  4313. if (err)
  4314. goto out;
  4315. qp->state = raw_packet_qp_state;
  4316. qp_attr->port_num = 1;
  4317. } else {
  4318. err = query_qp_attr(dev, qp, qp_attr);
  4319. if (err)
  4320. goto out;
  4321. }
  4322. qp_attr->qp_state = qp->state;
  4323. qp_attr->cur_qp_state = qp_attr->qp_state;
  4324. qp_attr->cap.max_recv_wr = qp->rq.wqe_cnt;
  4325. qp_attr->cap.max_recv_sge = qp->rq.max_gs;
  4326. if (!ibqp->uobject) {
  4327. qp_attr->cap.max_send_wr = qp->sq.max_post;
  4328. qp_attr->cap.max_send_sge = qp->sq.max_gs;
  4329. qp_init_attr->qp_context = ibqp->qp_context;
  4330. } else {
  4331. qp_attr->cap.max_send_wr = 0;
  4332. qp_attr->cap.max_send_sge = 0;
  4333. }
  4334. qp_init_attr->qp_type = ibqp->qp_type;
  4335. qp_init_attr->recv_cq = ibqp->recv_cq;
  4336. qp_init_attr->send_cq = ibqp->send_cq;
  4337. qp_init_attr->srq = ibqp->srq;
  4338. qp_attr->cap.max_inline_data = qp->max_inline_data;
  4339. qp_init_attr->cap = qp_attr->cap;
  4340. qp_init_attr->create_flags = 0;
  4341. if (qp->flags & MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK)
  4342. qp_init_attr->create_flags |= IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK;
  4343. if (qp->flags & MLX5_IB_QP_CROSS_CHANNEL)
  4344. qp_init_attr->create_flags |= IB_QP_CREATE_CROSS_CHANNEL;
  4345. if (qp->flags & MLX5_IB_QP_MANAGED_SEND)
  4346. qp_init_attr->create_flags |= IB_QP_CREATE_MANAGED_SEND;
  4347. if (qp->flags & MLX5_IB_QP_MANAGED_RECV)
  4348. qp_init_attr->create_flags |= IB_QP_CREATE_MANAGED_RECV;
  4349. if (qp->flags & MLX5_IB_QP_SQPN_QP1)
  4350. qp_init_attr->create_flags |= mlx5_ib_create_qp_sqpn_qp1();
  4351. qp_init_attr->sq_sig_type = qp->sq_signal_bits & MLX5_WQE_CTRL_CQ_UPDATE ?
  4352. IB_SIGNAL_ALL_WR : IB_SIGNAL_REQ_WR;
  4353. out:
  4354. mutex_unlock(&qp->mutex);
  4355. return err;
  4356. }
  4357. struct ib_xrcd *mlx5_ib_alloc_xrcd(struct ib_device *ibdev,
  4358. struct ib_ucontext *context,
  4359. struct ib_udata *udata)
  4360. {
  4361. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  4362. struct mlx5_ib_xrcd *xrcd;
  4363. int err;
  4364. if (!MLX5_CAP_GEN(dev->mdev, xrc))
  4365. return ERR_PTR(-ENOSYS);
  4366. xrcd = kmalloc(sizeof(*xrcd), GFP_KERNEL);
  4367. if (!xrcd)
  4368. return ERR_PTR(-ENOMEM);
  4369. err = mlx5_core_xrcd_alloc(dev->mdev, &xrcd->xrcdn);
  4370. if (err) {
  4371. kfree(xrcd);
  4372. return ERR_PTR(-ENOMEM);
  4373. }
  4374. return &xrcd->ibxrcd;
  4375. }
  4376. int mlx5_ib_dealloc_xrcd(struct ib_xrcd *xrcd)
  4377. {
  4378. struct mlx5_ib_dev *dev = to_mdev(xrcd->device);
  4379. u32 xrcdn = to_mxrcd(xrcd)->xrcdn;
  4380. int err;
  4381. err = mlx5_core_xrcd_dealloc(dev->mdev, xrcdn);
  4382. if (err)
  4383. mlx5_ib_warn(dev, "failed to dealloc xrcdn 0x%x\n", xrcdn);
  4384. kfree(xrcd);
  4385. return 0;
  4386. }
  4387. static void mlx5_ib_wq_event(struct mlx5_core_qp *core_qp, int type)
  4388. {
  4389. struct mlx5_ib_rwq *rwq = to_mibrwq(core_qp);
  4390. struct mlx5_ib_dev *dev = to_mdev(rwq->ibwq.device);
  4391. struct ib_event event;
  4392. if (rwq->ibwq.event_handler) {
  4393. event.device = rwq->ibwq.device;
  4394. event.element.wq = &rwq->ibwq;
  4395. switch (type) {
  4396. case MLX5_EVENT_TYPE_WQ_CATAS_ERROR:
  4397. event.event = IB_EVENT_WQ_FATAL;
  4398. break;
  4399. default:
  4400. mlx5_ib_warn(dev, "Unexpected event type %d on WQ %06x\n", type, core_qp->qpn);
  4401. return;
  4402. }
  4403. rwq->ibwq.event_handler(&event, rwq->ibwq.wq_context);
  4404. }
  4405. }
  4406. static int set_delay_drop(struct mlx5_ib_dev *dev)
  4407. {
  4408. int err = 0;
  4409. mutex_lock(&dev->delay_drop.lock);
  4410. if (dev->delay_drop.activate)
  4411. goto out;
  4412. err = mlx5_core_set_delay_drop(dev->mdev, dev->delay_drop.timeout);
  4413. if (err)
  4414. goto out;
  4415. dev->delay_drop.activate = true;
  4416. out:
  4417. mutex_unlock(&dev->delay_drop.lock);
  4418. if (!err)
  4419. atomic_inc(&dev->delay_drop.rqs_cnt);
  4420. return err;
  4421. }
  4422. static int create_rq(struct mlx5_ib_rwq *rwq, struct ib_pd *pd,
  4423. struct ib_wq_init_attr *init_attr)
  4424. {
  4425. struct mlx5_ib_dev *dev;
  4426. int has_net_offloads;
  4427. __be64 *rq_pas0;
  4428. void *in;
  4429. void *rqc;
  4430. void *wq;
  4431. int inlen;
  4432. int err;
  4433. dev = to_mdev(pd->device);
  4434. inlen = MLX5_ST_SZ_BYTES(create_rq_in) + sizeof(u64) * rwq->rq_num_pas;
  4435. in = kvzalloc(inlen, GFP_KERNEL);
  4436. if (!in)
  4437. return -ENOMEM;
  4438. rqc = MLX5_ADDR_OF(create_rq_in, in, ctx);
  4439. MLX5_SET(rqc, rqc, mem_rq_type,
  4440. MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_INLINE);
  4441. MLX5_SET(rqc, rqc, user_index, rwq->user_index);
  4442. MLX5_SET(rqc, rqc, cqn, to_mcq(init_attr->cq)->mcq.cqn);
  4443. MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RST);
  4444. MLX5_SET(rqc, rqc, flush_in_error_en, 1);
  4445. wq = MLX5_ADDR_OF(rqc, rqc, wq);
  4446. MLX5_SET(wq, wq, wq_type,
  4447. rwq->create_flags & MLX5_IB_WQ_FLAGS_STRIDING_RQ ?
  4448. MLX5_WQ_TYPE_CYCLIC_STRIDING_RQ : MLX5_WQ_TYPE_CYCLIC);
  4449. if (init_attr->create_flags & IB_WQ_FLAGS_PCI_WRITE_END_PADDING) {
  4450. if (!MLX5_CAP_GEN(dev->mdev, end_pad)) {
  4451. mlx5_ib_dbg(dev, "Scatter end padding is not supported\n");
  4452. err = -EOPNOTSUPP;
  4453. goto out;
  4454. } else {
  4455. MLX5_SET(wq, wq, end_padding_mode, MLX5_WQ_END_PAD_MODE_ALIGN);
  4456. }
  4457. }
  4458. MLX5_SET(wq, wq, log_wq_stride, rwq->log_rq_stride);
  4459. if (rwq->create_flags & MLX5_IB_WQ_FLAGS_STRIDING_RQ) {
  4460. MLX5_SET(wq, wq, two_byte_shift_en, rwq->two_byte_shift_en);
  4461. MLX5_SET(wq, wq, log_wqe_stride_size,
  4462. rwq->single_stride_log_num_of_bytes -
  4463. MLX5_MIN_SINGLE_STRIDE_LOG_NUM_BYTES);
  4464. MLX5_SET(wq, wq, log_wqe_num_of_strides, rwq->log_num_strides -
  4465. MLX5_MIN_SINGLE_WQE_LOG_NUM_STRIDES);
  4466. }
  4467. MLX5_SET(wq, wq, log_wq_sz, rwq->log_rq_size);
  4468. MLX5_SET(wq, wq, pd, to_mpd(pd)->pdn);
  4469. MLX5_SET(wq, wq, page_offset, rwq->rq_page_offset);
  4470. MLX5_SET(wq, wq, log_wq_pg_sz, rwq->log_page_size);
  4471. MLX5_SET(wq, wq, wq_signature, rwq->wq_sig);
  4472. MLX5_SET64(wq, wq, dbr_addr, rwq->db.dma);
  4473. has_net_offloads = MLX5_CAP_GEN(dev->mdev, eth_net_offloads);
  4474. if (init_attr->create_flags & IB_WQ_FLAGS_CVLAN_STRIPPING) {
  4475. if (!(has_net_offloads && MLX5_CAP_ETH(dev->mdev, vlan_cap))) {
  4476. mlx5_ib_dbg(dev, "VLAN offloads are not supported\n");
  4477. err = -EOPNOTSUPP;
  4478. goto out;
  4479. }
  4480. } else {
  4481. MLX5_SET(rqc, rqc, vsd, 1);
  4482. }
  4483. if (init_attr->create_flags & IB_WQ_FLAGS_SCATTER_FCS) {
  4484. if (!(has_net_offloads && MLX5_CAP_ETH(dev->mdev, scatter_fcs))) {
  4485. mlx5_ib_dbg(dev, "Scatter FCS is not supported\n");
  4486. err = -EOPNOTSUPP;
  4487. goto out;
  4488. }
  4489. MLX5_SET(rqc, rqc, scatter_fcs, 1);
  4490. }
  4491. if (init_attr->create_flags & IB_WQ_FLAGS_DELAY_DROP) {
  4492. if (!(dev->ib_dev.attrs.raw_packet_caps &
  4493. IB_RAW_PACKET_CAP_DELAY_DROP)) {
  4494. mlx5_ib_dbg(dev, "Delay drop is not supported\n");
  4495. err = -EOPNOTSUPP;
  4496. goto out;
  4497. }
  4498. MLX5_SET(rqc, rqc, delay_drop_en, 1);
  4499. }
  4500. rq_pas0 = (__be64 *)MLX5_ADDR_OF(wq, wq, pas);
  4501. mlx5_ib_populate_pas(dev, rwq->umem, rwq->page_shift, rq_pas0, 0);
  4502. err = mlx5_core_create_rq_tracked(dev->mdev, in, inlen, &rwq->core_qp);
  4503. if (!err && init_attr->create_flags & IB_WQ_FLAGS_DELAY_DROP) {
  4504. err = set_delay_drop(dev);
  4505. if (err) {
  4506. mlx5_ib_warn(dev, "Failed to enable delay drop err=%d\n",
  4507. err);
  4508. mlx5_core_destroy_rq_tracked(dev->mdev, &rwq->core_qp);
  4509. } else {
  4510. rwq->create_flags |= MLX5_IB_WQ_FLAGS_DELAY_DROP;
  4511. }
  4512. }
  4513. out:
  4514. kvfree(in);
  4515. return err;
  4516. }
  4517. static int set_user_rq_size(struct mlx5_ib_dev *dev,
  4518. struct ib_wq_init_attr *wq_init_attr,
  4519. struct mlx5_ib_create_wq *ucmd,
  4520. struct mlx5_ib_rwq *rwq)
  4521. {
  4522. /* Sanity check RQ size before proceeding */
  4523. if (wq_init_attr->max_wr > (1 << MLX5_CAP_GEN(dev->mdev, log_max_wq_sz)))
  4524. return -EINVAL;
  4525. if (!ucmd->rq_wqe_count)
  4526. return -EINVAL;
  4527. rwq->wqe_count = ucmd->rq_wqe_count;
  4528. rwq->wqe_shift = ucmd->rq_wqe_shift;
  4529. rwq->buf_size = (rwq->wqe_count << rwq->wqe_shift);
  4530. rwq->log_rq_stride = rwq->wqe_shift;
  4531. rwq->log_rq_size = ilog2(rwq->wqe_count);
  4532. return 0;
  4533. }
  4534. static int prepare_user_rq(struct ib_pd *pd,
  4535. struct ib_wq_init_attr *init_attr,
  4536. struct ib_udata *udata,
  4537. struct mlx5_ib_rwq *rwq)
  4538. {
  4539. struct mlx5_ib_dev *dev = to_mdev(pd->device);
  4540. struct mlx5_ib_create_wq ucmd = {};
  4541. int err;
  4542. size_t required_cmd_sz;
  4543. required_cmd_sz = offsetof(typeof(ucmd), single_stride_log_num_of_bytes)
  4544. + sizeof(ucmd.single_stride_log_num_of_bytes);
  4545. if (udata->inlen < required_cmd_sz) {
  4546. mlx5_ib_dbg(dev, "invalid inlen\n");
  4547. return -EINVAL;
  4548. }
  4549. if (udata->inlen > sizeof(ucmd) &&
  4550. !ib_is_udata_cleared(udata, sizeof(ucmd),
  4551. udata->inlen - sizeof(ucmd))) {
  4552. mlx5_ib_dbg(dev, "inlen is not supported\n");
  4553. return -EOPNOTSUPP;
  4554. }
  4555. if (ib_copy_from_udata(&ucmd, udata, min(sizeof(ucmd), udata->inlen))) {
  4556. mlx5_ib_dbg(dev, "copy failed\n");
  4557. return -EFAULT;
  4558. }
  4559. if (ucmd.comp_mask & (~MLX5_IB_CREATE_WQ_STRIDING_RQ)) {
  4560. mlx5_ib_dbg(dev, "invalid comp mask\n");
  4561. return -EOPNOTSUPP;
  4562. } else if (ucmd.comp_mask & MLX5_IB_CREATE_WQ_STRIDING_RQ) {
  4563. if (!MLX5_CAP_GEN(dev->mdev, striding_rq)) {
  4564. mlx5_ib_dbg(dev, "Striding RQ is not supported\n");
  4565. return -EOPNOTSUPP;
  4566. }
  4567. if ((ucmd.single_stride_log_num_of_bytes <
  4568. MLX5_MIN_SINGLE_STRIDE_LOG_NUM_BYTES) ||
  4569. (ucmd.single_stride_log_num_of_bytes >
  4570. MLX5_MAX_SINGLE_STRIDE_LOG_NUM_BYTES)) {
  4571. mlx5_ib_dbg(dev, "Invalid log stride size (%u. Range is %u - %u)\n",
  4572. ucmd.single_stride_log_num_of_bytes,
  4573. MLX5_MIN_SINGLE_STRIDE_LOG_NUM_BYTES,
  4574. MLX5_MAX_SINGLE_STRIDE_LOG_NUM_BYTES);
  4575. return -EINVAL;
  4576. }
  4577. if ((ucmd.single_wqe_log_num_of_strides >
  4578. MLX5_MAX_SINGLE_WQE_LOG_NUM_STRIDES) ||
  4579. (ucmd.single_wqe_log_num_of_strides <
  4580. MLX5_MIN_SINGLE_WQE_LOG_NUM_STRIDES)) {
  4581. mlx5_ib_dbg(dev, "Invalid log num strides (%u. Range is %u - %u)\n",
  4582. ucmd.single_wqe_log_num_of_strides,
  4583. MLX5_MIN_SINGLE_WQE_LOG_NUM_STRIDES,
  4584. MLX5_MAX_SINGLE_WQE_LOG_NUM_STRIDES);
  4585. return -EINVAL;
  4586. }
  4587. rwq->single_stride_log_num_of_bytes =
  4588. ucmd.single_stride_log_num_of_bytes;
  4589. rwq->log_num_strides = ucmd.single_wqe_log_num_of_strides;
  4590. rwq->two_byte_shift_en = !!ucmd.two_byte_shift_en;
  4591. rwq->create_flags |= MLX5_IB_WQ_FLAGS_STRIDING_RQ;
  4592. }
  4593. err = set_user_rq_size(dev, init_attr, &ucmd, rwq);
  4594. if (err) {
  4595. mlx5_ib_dbg(dev, "err %d\n", err);
  4596. return err;
  4597. }
  4598. err = create_user_rq(dev, pd, rwq, &ucmd);
  4599. if (err) {
  4600. mlx5_ib_dbg(dev, "err %d\n", err);
  4601. if (err)
  4602. return err;
  4603. }
  4604. rwq->user_index = ucmd.user_index;
  4605. return 0;
  4606. }
  4607. struct ib_wq *mlx5_ib_create_wq(struct ib_pd *pd,
  4608. struct ib_wq_init_attr *init_attr,
  4609. struct ib_udata *udata)
  4610. {
  4611. struct mlx5_ib_dev *dev;
  4612. struct mlx5_ib_rwq *rwq;
  4613. struct mlx5_ib_create_wq_resp resp = {};
  4614. size_t min_resp_len;
  4615. int err;
  4616. if (!udata)
  4617. return ERR_PTR(-ENOSYS);
  4618. min_resp_len = offsetof(typeof(resp), reserved) + sizeof(resp.reserved);
  4619. if (udata->outlen && udata->outlen < min_resp_len)
  4620. return ERR_PTR(-EINVAL);
  4621. dev = to_mdev(pd->device);
  4622. switch (init_attr->wq_type) {
  4623. case IB_WQT_RQ:
  4624. rwq = kzalloc(sizeof(*rwq), GFP_KERNEL);
  4625. if (!rwq)
  4626. return ERR_PTR(-ENOMEM);
  4627. err = prepare_user_rq(pd, init_attr, udata, rwq);
  4628. if (err)
  4629. goto err;
  4630. err = create_rq(rwq, pd, init_attr);
  4631. if (err)
  4632. goto err_user_rq;
  4633. break;
  4634. default:
  4635. mlx5_ib_dbg(dev, "unsupported wq type %d\n",
  4636. init_attr->wq_type);
  4637. return ERR_PTR(-EINVAL);
  4638. }
  4639. rwq->ibwq.wq_num = rwq->core_qp.qpn;
  4640. rwq->ibwq.state = IB_WQS_RESET;
  4641. if (udata->outlen) {
  4642. resp.response_length = offsetof(typeof(resp), response_length) +
  4643. sizeof(resp.response_length);
  4644. err = ib_copy_to_udata(udata, &resp, resp.response_length);
  4645. if (err)
  4646. goto err_copy;
  4647. }
  4648. rwq->core_qp.event = mlx5_ib_wq_event;
  4649. rwq->ibwq.event_handler = init_attr->event_handler;
  4650. return &rwq->ibwq;
  4651. err_copy:
  4652. mlx5_core_destroy_rq_tracked(dev->mdev, &rwq->core_qp);
  4653. err_user_rq:
  4654. destroy_user_rq(dev, pd, rwq);
  4655. err:
  4656. kfree(rwq);
  4657. return ERR_PTR(err);
  4658. }
  4659. int mlx5_ib_destroy_wq(struct ib_wq *wq)
  4660. {
  4661. struct mlx5_ib_dev *dev = to_mdev(wq->device);
  4662. struct mlx5_ib_rwq *rwq = to_mrwq(wq);
  4663. mlx5_core_destroy_rq_tracked(dev->mdev, &rwq->core_qp);
  4664. destroy_user_rq(dev, wq->pd, rwq);
  4665. kfree(rwq);
  4666. return 0;
  4667. }
  4668. struct ib_rwq_ind_table *mlx5_ib_create_rwq_ind_table(struct ib_device *device,
  4669. struct ib_rwq_ind_table_init_attr *init_attr,
  4670. struct ib_udata *udata)
  4671. {
  4672. struct mlx5_ib_dev *dev = to_mdev(device);
  4673. struct mlx5_ib_rwq_ind_table *rwq_ind_tbl;
  4674. int sz = 1 << init_attr->log_ind_tbl_size;
  4675. struct mlx5_ib_create_rwq_ind_tbl_resp resp = {};
  4676. size_t min_resp_len;
  4677. int inlen;
  4678. int err;
  4679. int i;
  4680. u32 *in;
  4681. void *rqtc;
  4682. if (udata->inlen > 0 &&
  4683. !ib_is_udata_cleared(udata, 0,
  4684. udata->inlen))
  4685. return ERR_PTR(-EOPNOTSUPP);
  4686. if (init_attr->log_ind_tbl_size >
  4687. MLX5_CAP_GEN(dev->mdev, log_max_rqt_size)) {
  4688. mlx5_ib_dbg(dev, "log_ind_tbl_size = %d is bigger than supported = %d\n",
  4689. init_attr->log_ind_tbl_size,
  4690. MLX5_CAP_GEN(dev->mdev, log_max_rqt_size));
  4691. return ERR_PTR(-EINVAL);
  4692. }
  4693. min_resp_len = offsetof(typeof(resp), reserved) + sizeof(resp.reserved);
  4694. if (udata->outlen && udata->outlen < min_resp_len)
  4695. return ERR_PTR(-EINVAL);
  4696. rwq_ind_tbl = kzalloc(sizeof(*rwq_ind_tbl), GFP_KERNEL);
  4697. if (!rwq_ind_tbl)
  4698. return ERR_PTR(-ENOMEM);
  4699. inlen = MLX5_ST_SZ_BYTES(create_rqt_in) + sizeof(u32) * sz;
  4700. in = kvzalloc(inlen, GFP_KERNEL);
  4701. if (!in) {
  4702. err = -ENOMEM;
  4703. goto err;
  4704. }
  4705. rqtc = MLX5_ADDR_OF(create_rqt_in, in, rqt_context);
  4706. MLX5_SET(rqtc, rqtc, rqt_actual_size, sz);
  4707. MLX5_SET(rqtc, rqtc, rqt_max_size, sz);
  4708. for (i = 0; i < sz; i++)
  4709. MLX5_SET(rqtc, rqtc, rq_num[i], init_attr->ind_tbl[i]->wq_num);
  4710. err = mlx5_core_create_rqt(dev->mdev, in, inlen, &rwq_ind_tbl->rqtn);
  4711. kvfree(in);
  4712. if (err)
  4713. goto err;
  4714. rwq_ind_tbl->ib_rwq_ind_tbl.ind_tbl_num = rwq_ind_tbl->rqtn;
  4715. if (udata->outlen) {
  4716. resp.response_length = offsetof(typeof(resp), response_length) +
  4717. sizeof(resp.response_length);
  4718. err = ib_copy_to_udata(udata, &resp, resp.response_length);
  4719. if (err)
  4720. goto err_copy;
  4721. }
  4722. return &rwq_ind_tbl->ib_rwq_ind_tbl;
  4723. err_copy:
  4724. mlx5_core_destroy_rqt(dev->mdev, rwq_ind_tbl->rqtn);
  4725. err:
  4726. kfree(rwq_ind_tbl);
  4727. return ERR_PTR(err);
  4728. }
  4729. int mlx5_ib_destroy_rwq_ind_table(struct ib_rwq_ind_table *ib_rwq_ind_tbl)
  4730. {
  4731. struct mlx5_ib_rwq_ind_table *rwq_ind_tbl = to_mrwq_ind_table(ib_rwq_ind_tbl);
  4732. struct mlx5_ib_dev *dev = to_mdev(ib_rwq_ind_tbl->device);
  4733. mlx5_core_destroy_rqt(dev->mdev, rwq_ind_tbl->rqtn);
  4734. kfree(rwq_ind_tbl);
  4735. return 0;
  4736. }
  4737. int mlx5_ib_modify_wq(struct ib_wq *wq, struct ib_wq_attr *wq_attr,
  4738. u32 wq_attr_mask, struct ib_udata *udata)
  4739. {
  4740. struct mlx5_ib_dev *dev = to_mdev(wq->device);
  4741. struct mlx5_ib_rwq *rwq = to_mrwq(wq);
  4742. struct mlx5_ib_modify_wq ucmd = {};
  4743. size_t required_cmd_sz;
  4744. int curr_wq_state;
  4745. int wq_state;
  4746. int inlen;
  4747. int err;
  4748. void *rqc;
  4749. void *in;
  4750. required_cmd_sz = offsetof(typeof(ucmd), reserved) + sizeof(ucmd.reserved);
  4751. if (udata->inlen < required_cmd_sz)
  4752. return -EINVAL;
  4753. if (udata->inlen > sizeof(ucmd) &&
  4754. !ib_is_udata_cleared(udata, sizeof(ucmd),
  4755. udata->inlen - sizeof(ucmd)))
  4756. return -EOPNOTSUPP;
  4757. if (ib_copy_from_udata(&ucmd, udata, min(sizeof(ucmd), udata->inlen)))
  4758. return -EFAULT;
  4759. if (ucmd.comp_mask || ucmd.reserved)
  4760. return -EOPNOTSUPP;
  4761. inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
  4762. in = kvzalloc(inlen, GFP_KERNEL);
  4763. if (!in)
  4764. return -ENOMEM;
  4765. rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);
  4766. curr_wq_state = (wq_attr_mask & IB_WQ_CUR_STATE) ?
  4767. wq_attr->curr_wq_state : wq->state;
  4768. wq_state = (wq_attr_mask & IB_WQ_STATE) ?
  4769. wq_attr->wq_state : curr_wq_state;
  4770. if (curr_wq_state == IB_WQS_ERR)
  4771. curr_wq_state = MLX5_RQC_STATE_ERR;
  4772. if (wq_state == IB_WQS_ERR)
  4773. wq_state = MLX5_RQC_STATE_ERR;
  4774. MLX5_SET(modify_rq_in, in, rq_state, curr_wq_state);
  4775. MLX5_SET(rqc, rqc, state, wq_state);
  4776. if (wq_attr_mask & IB_WQ_FLAGS) {
  4777. if (wq_attr->flags_mask & IB_WQ_FLAGS_CVLAN_STRIPPING) {
  4778. if (!(MLX5_CAP_GEN(dev->mdev, eth_net_offloads) &&
  4779. MLX5_CAP_ETH(dev->mdev, vlan_cap))) {
  4780. mlx5_ib_dbg(dev, "VLAN offloads are not "
  4781. "supported\n");
  4782. err = -EOPNOTSUPP;
  4783. goto out;
  4784. }
  4785. MLX5_SET64(modify_rq_in, in, modify_bitmask,
  4786. MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_VSD);
  4787. MLX5_SET(rqc, rqc, vsd,
  4788. (wq_attr->flags & IB_WQ_FLAGS_CVLAN_STRIPPING) ? 0 : 1);
  4789. }
  4790. if (wq_attr->flags_mask & IB_WQ_FLAGS_PCI_WRITE_END_PADDING) {
  4791. mlx5_ib_dbg(dev, "Modifying scatter end padding is not supported\n");
  4792. err = -EOPNOTSUPP;
  4793. goto out;
  4794. }
  4795. }
  4796. if (curr_wq_state == IB_WQS_RESET && wq_state == IB_WQS_RDY) {
  4797. if (MLX5_CAP_GEN(dev->mdev, modify_rq_counter_set_id)) {
  4798. MLX5_SET64(modify_rq_in, in, modify_bitmask,
  4799. MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_RQ_COUNTER_SET_ID);
  4800. MLX5_SET(rqc, rqc, counter_set_id,
  4801. dev->port->cnts.set_id);
  4802. } else
  4803. pr_info_once("%s: Receive WQ counters are not supported on current FW\n",
  4804. dev->ib_dev.name);
  4805. }
  4806. err = mlx5_core_modify_rq(dev->mdev, rwq->core_qp.qpn, in, inlen);
  4807. if (!err)
  4808. rwq->ibwq.state = (wq_state == MLX5_RQC_STATE_ERR) ? IB_WQS_ERR : wq_state;
  4809. out:
  4810. kvfree(in);
  4811. return err;
  4812. }