mlx4_ib.h 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925
  1. /*
  2. * Copyright (c) 2006, 2007 Cisco Systems. All rights reserved.
  3. * Copyright (c) 2007, 2008 Mellanox Technologies. All rights reserved.
  4. *
  5. * This software is available to you under a choice of one of two
  6. * licenses. You may choose to be licensed under the terms of the GNU
  7. * General Public License (GPL) Version 2, available from the file
  8. * COPYING in the main directory of this source tree, or the
  9. * OpenIB.org BSD license below:
  10. *
  11. * Redistribution and use in source and binary forms, with or
  12. * without modification, are permitted provided that the following
  13. * conditions are met:
  14. *
  15. * - Redistributions of source code must retain the above
  16. * copyright notice, this list of conditions and the following
  17. * disclaimer.
  18. *
  19. * - Redistributions in binary form must reproduce the above
  20. * copyright notice, this list of conditions and the following
  21. * disclaimer in the documentation and/or other materials
  22. * provided with the distribution.
  23. *
  24. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  25. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  26. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  27. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  28. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  29. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  30. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  31. * SOFTWARE.
  32. */
  33. #ifndef MLX4_IB_H
  34. #define MLX4_IB_H
  35. #include <linux/compiler.h>
  36. #include <linux/list.h>
  37. #include <linux/mutex.h>
  38. #include <linux/idr.h>
  39. #include <rdma/ib_verbs.h>
  40. #include <rdma/ib_umem.h>
  41. #include <rdma/ib_mad.h>
  42. #include <rdma/ib_sa.h>
  43. #include <linux/mlx4/device.h>
  44. #include <linux/mlx4/doorbell.h>
  45. #include <linux/mlx4/qp.h>
  46. #include <linux/mlx4/cq.h>
  47. #define MLX4_IB_DRV_NAME "mlx4_ib"
  48. #ifdef pr_fmt
  49. #undef pr_fmt
  50. #endif
  51. #define pr_fmt(fmt) "<" MLX4_IB_DRV_NAME "> %s: " fmt, __func__
  52. #define mlx4_ib_warn(ibdev, format, arg...) \
  53. dev_warn((ibdev)->dev.parent, MLX4_IB_DRV_NAME ": " format, ## arg)
  54. enum {
  55. MLX4_IB_SQ_MIN_WQE_SHIFT = 6,
  56. MLX4_IB_MAX_HEADROOM = 2048
  57. };
  58. #define MLX4_IB_SQ_HEADROOM(shift) ((MLX4_IB_MAX_HEADROOM >> (shift)) + 1)
  59. #define MLX4_IB_SQ_MAX_SPARE (MLX4_IB_SQ_HEADROOM(MLX4_IB_SQ_MIN_WQE_SHIFT))
  60. /*module param to indicate if SM assigns the alias_GUID*/
  61. extern int mlx4_ib_sm_guid_assign;
  62. #define MLX4_IB_UC_STEER_QPN_ALIGN 1
  63. #define MLX4_IB_UC_MAX_NUM_QPS 256
  64. enum hw_bar_type {
  65. HW_BAR_BF,
  66. HW_BAR_DB,
  67. HW_BAR_CLOCK,
  68. HW_BAR_COUNT
  69. };
  70. struct mlx4_ib_vma_private_data {
  71. struct vm_area_struct *vma;
  72. };
  73. struct mlx4_ib_ucontext {
  74. struct ib_ucontext ibucontext;
  75. struct mlx4_uar uar;
  76. struct list_head db_page_list;
  77. struct mutex db_page_mutex;
  78. struct mlx4_ib_vma_private_data hw_bar_info[HW_BAR_COUNT];
  79. struct list_head wqn_ranges_list;
  80. struct mutex wqn_ranges_mutex; /* protect wqn_ranges_list */
  81. };
  82. struct mlx4_ib_pd {
  83. struct ib_pd ibpd;
  84. u32 pdn;
  85. };
  86. struct mlx4_ib_xrcd {
  87. struct ib_xrcd ibxrcd;
  88. u32 xrcdn;
  89. struct ib_pd *pd;
  90. struct ib_cq *cq;
  91. };
  92. struct mlx4_ib_cq_buf {
  93. struct mlx4_buf buf;
  94. struct mlx4_mtt mtt;
  95. int entry_size;
  96. };
  97. struct mlx4_ib_cq_resize {
  98. struct mlx4_ib_cq_buf buf;
  99. int cqe;
  100. };
  101. struct mlx4_ib_cq {
  102. struct ib_cq ibcq;
  103. struct mlx4_cq mcq;
  104. struct mlx4_ib_cq_buf buf;
  105. struct mlx4_ib_cq_resize *resize_buf;
  106. struct mlx4_db db;
  107. spinlock_t lock;
  108. struct mutex resize_mutex;
  109. struct ib_umem *umem;
  110. struct ib_umem *resize_umem;
  111. int create_flags;
  112. /* List of qps that it serves.*/
  113. struct list_head send_qp_list;
  114. struct list_head recv_qp_list;
  115. };
  116. #define MLX4_MR_PAGES_ALIGN 0x40
  117. struct mlx4_ib_mr {
  118. struct ib_mr ibmr;
  119. __be64 *pages;
  120. dma_addr_t page_map;
  121. u32 npages;
  122. u32 max_pages;
  123. struct mlx4_mr mmr;
  124. struct ib_umem *umem;
  125. size_t page_map_size;
  126. };
  127. struct mlx4_ib_mw {
  128. struct ib_mw ibmw;
  129. struct mlx4_mw mmw;
  130. };
  131. struct mlx4_ib_fmr {
  132. struct ib_fmr ibfmr;
  133. struct mlx4_fmr mfmr;
  134. };
  135. #define MAX_REGS_PER_FLOW 2
  136. struct mlx4_flow_reg_id {
  137. u64 id;
  138. u64 mirror;
  139. };
  140. struct mlx4_ib_flow {
  141. struct ib_flow ibflow;
  142. /* translating DMFS verbs sniffer rule to FW API requires two reg IDs */
  143. struct mlx4_flow_reg_id reg_id[MAX_REGS_PER_FLOW];
  144. };
  145. struct mlx4_ib_wq {
  146. u64 *wrid;
  147. spinlock_t lock;
  148. int wqe_cnt;
  149. int max_post;
  150. int max_gs;
  151. int offset;
  152. int wqe_shift;
  153. unsigned head;
  154. unsigned tail;
  155. };
  156. enum {
  157. MLX4_IB_QP_CREATE_ROCE_V2_GSI = IB_QP_CREATE_RESERVED_START
  158. };
  159. enum mlx4_ib_qp_flags {
  160. MLX4_IB_QP_LSO = IB_QP_CREATE_IPOIB_UD_LSO,
  161. MLX4_IB_QP_BLOCK_MULTICAST_LOOPBACK = IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK,
  162. MLX4_IB_QP_NETIF = IB_QP_CREATE_NETIF_QP,
  163. MLX4_IB_QP_SCATTER_FCS = IB_QP_CREATE_SCATTER_FCS,
  164. /* Mellanox specific flags start from IB_QP_CREATE_RESERVED_START */
  165. MLX4_IB_ROCE_V2_GSI_QP = MLX4_IB_QP_CREATE_ROCE_V2_GSI,
  166. MLX4_IB_SRIOV_TUNNEL_QP = 1 << 30,
  167. MLX4_IB_SRIOV_SQP = 1 << 31,
  168. };
  169. struct mlx4_ib_gid_entry {
  170. struct list_head list;
  171. union ib_gid gid;
  172. int added;
  173. u8 port;
  174. };
  175. enum mlx4_ib_qp_type {
  176. /*
  177. * IB_QPT_SMI and IB_QPT_GSI have to be the first two entries
  178. * here (and in that order) since the MAD layer uses them as
  179. * indices into a 2-entry table.
  180. */
  181. MLX4_IB_QPT_SMI = IB_QPT_SMI,
  182. MLX4_IB_QPT_GSI = IB_QPT_GSI,
  183. MLX4_IB_QPT_RC = IB_QPT_RC,
  184. MLX4_IB_QPT_UC = IB_QPT_UC,
  185. MLX4_IB_QPT_UD = IB_QPT_UD,
  186. MLX4_IB_QPT_RAW_IPV6 = IB_QPT_RAW_IPV6,
  187. MLX4_IB_QPT_RAW_ETHERTYPE = IB_QPT_RAW_ETHERTYPE,
  188. MLX4_IB_QPT_RAW_PACKET = IB_QPT_RAW_PACKET,
  189. MLX4_IB_QPT_XRC_INI = IB_QPT_XRC_INI,
  190. MLX4_IB_QPT_XRC_TGT = IB_QPT_XRC_TGT,
  191. MLX4_IB_QPT_PROXY_SMI_OWNER = 1 << 16,
  192. MLX4_IB_QPT_PROXY_SMI = 1 << 17,
  193. MLX4_IB_QPT_PROXY_GSI = 1 << 18,
  194. MLX4_IB_QPT_TUN_SMI_OWNER = 1 << 19,
  195. MLX4_IB_QPT_TUN_SMI = 1 << 20,
  196. MLX4_IB_QPT_TUN_GSI = 1 << 21,
  197. };
  198. #define MLX4_IB_QPT_ANY_SRIOV (MLX4_IB_QPT_PROXY_SMI_OWNER | \
  199. MLX4_IB_QPT_PROXY_SMI | MLX4_IB_QPT_PROXY_GSI | MLX4_IB_QPT_TUN_SMI_OWNER | \
  200. MLX4_IB_QPT_TUN_SMI | MLX4_IB_QPT_TUN_GSI)
  201. enum mlx4_ib_mad_ifc_flags {
  202. MLX4_MAD_IFC_IGNORE_MKEY = 1,
  203. MLX4_MAD_IFC_IGNORE_BKEY = 2,
  204. MLX4_MAD_IFC_IGNORE_KEYS = (MLX4_MAD_IFC_IGNORE_MKEY |
  205. MLX4_MAD_IFC_IGNORE_BKEY),
  206. MLX4_MAD_IFC_NET_VIEW = 4,
  207. };
  208. enum {
  209. MLX4_NUM_TUNNEL_BUFS = 256,
  210. };
  211. struct mlx4_ib_tunnel_header {
  212. struct mlx4_av av;
  213. __be32 remote_qpn;
  214. __be32 qkey;
  215. __be16 vlan;
  216. u8 mac[6];
  217. __be16 pkey_index;
  218. u8 reserved[6];
  219. };
  220. struct mlx4_ib_buf {
  221. void *addr;
  222. dma_addr_t map;
  223. };
  224. struct mlx4_rcv_tunnel_hdr {
  225. __be32 flags_src_qp; /* flags[6:5] is defined for VLANs:
  226. * 0x0 - no vlan was in the packet
  227. * 0x01 - C-VLAN was in the packet */
  228. u8 g_ml_path; /* gid bit stands for ipv6/4 header in RoCE */
  229. u8 reserved;
  230. __be16 pkey_index;
  231. __be16 sl_vid;
  232. __be16 slid_mac_47_32;
  233. __be32 mac_31_0;
  234. };
  235. struct mlx4_ib_proxy_sqp_hdr {
  236. struct ib_grh grh;
  237. struct mlx4_rcv_tunnel_hdr tun;
  238. } __packed;
  239. struct mlx4_roce_smac_vlan_info {
  240. u64 smac;
  241. int smac_index;
  242. int smac_port;
  243. u64 candidate_smac;
  244. int candidate_smac_index;
  245. int candidate_smac_port;
  246. u16 vid;
  247. int vlan_index;
  248. int vlan_port;
  249. u16 candidate_vid;
  250. int candidate_vlan_index;
  251. int candidate_vlan_port;
  252. int update_vid;
  253. };
  254. struct mlx4_wqn_range {
  255. int base_wqn;
  256. int size;
  257. int refcount;
  258. bool dirty;
  259. struct list_head list;
  260. };
  261. struct mlx4_ib_rss {
  262. unsigned int base_qpn_tbl_sz;
  263. u8 flags;
  264. u8 rss_key[MLX4_EN_RSS_KEY_SIZE];
  265. };
  266. struct mlx4_ib_qp {
  267. union {
  268. struct ib_qp ibqp;
  269. struct ib_wq ibwq;
  270. };
  271. struct mlx4_qp mqp;
  272. struct mlx4_buf buf;
  273. struct mlx4_db db;
  274. struct mlx4_ib_wq rq;
  275. u32 doorbell_qpn;
  276. __be32 sq_signal_bits;
  277. unsigned sq_next_wqe;
  278. int sq_max_wqes_per_wr;
  279. int sq_spare_wqes;
  280. struct mlx4_ib_wq sq;
  281. enum mlx4_ib_qp_type mlx4_ib_qp_type;
  282. struct ib_umem *umem;
  283. struct mlx4_mtt mtt;
  284. int buf_size;
  285. struct mutex mutex;
  286. u16 xrcdn;
  287. u32 flags;
  288. u8 port;
  289. u8 alt_port;
  290. u8 atomic_rd_en;
  291. u8 resp_depth;
  292. u8 sq_no_prefetch;
  293. u8 state;
  294. int mlx_type;
  295. u32 inl_recv_sz;
  296. struct list_head gid_list;
  297. struct list_head steering_rules;
  298. struct mlx4_ib_buf *sqp_proxy_rcv;
  299. struct mlx4_roce_smac_vlan_info pri;
  300. struct mlx4_roce_smac_vlan_info alt;
  301. u64 reg_id;
  302. struct list_head qps_list;
  303. struct list_head cq_recv_list;
  304. struct list_head cq_send_list;
  305. struct counter_index *counter_index;
  306. struct mlx4_wqn_range *wqn_range;
  307. /* Number of RSS QP parents that uses this WQ */
  308. u32 rss_usecnt;
  309. struct mlx4_ib_rss *rss_ctx;
  310. };
  311. struct mlx4_ib_srq {
  312. struct ib_srq ibsrq;
  313. struct mlx4_srq msrq;
  314. struct mlx4_buf buf;
  315. struct mlx4_db db;
  316. u64 *wrid;
  317. spinlock_t lock;
  318. int head;
  319. int tail;
  320. u16 wqe_ctr;
  321. struct ib_umem *umem;
  322. struct mlx4_mtt mtt;
  323. struct mutex mutex;
  324. };
  325. struct mlx4_ib_ah {
  326. struct ib_ah ibah;
  327. union mlx4_ext_av av;
  328. };
  329. /****************************************/
  330. /* alias guid support */
  331. /****************************************/
  332. #define NUM_PORT_ALIAS_GUID 2
  333. #define NUM_ALIAS_GUID_IN_REC 8
  334. #define NUM_ALIAS_GUID_REC_IN_PORT 16
  335. #define GUID_REC_SIZE 8
  336. #define NUM_ALIAS_GUID_PER_PORT 128
  337. #define MLX4_NOT_SET_GUID (0x00LL)
  338. #define MLX4_GUID_FOR_DELETE_VAL (~(0x00LL))
  339. enum mlx4_guid_alias_rec_status {
  340. MLX4_GUID_INFO_STATUS_IDLE,
  341. MLX4_GUID_INFO_STATUS_SET,
  342. };
  343. #define GUID_STATE_NEED_PORT_INIT 0x01
  344. enum mlx4_guid_alias_rec_method {
  345. MLX4_GUID_INFO_RECORD_SET = IB_MGMT_METHOD_SET,
  346. MLX4_GUID_INFO_RECORD_DELETE = IB_SA_METHOD_DELETE,
  347. };
  348. struct mlx4_sriov_alias_guid_info_rec_det {
  349. u8 all_recs[GUID_REC_SIZE * NUM_ALIAS_GUID_IN_REC];
  350. ib_sa_comp_mask guid_indexes; /*indicates what from the 8 records are valid*/
  351. enum mlx4_guid_alias_rec_status status; /*indicates the administraively status of the record.*/
  352. unsigned int guids_retry_schedule[NUM_ALIAS_GUID_IN_REC];
  353. u64 time_to_run;
  354. };
  355. struct mlx4_sriov_alias_guid_port_rec_det {
  356. struct mlx4_sriov_alias_guid_info_rec_det all_rec_per_port[NUM_ALIAS_GUID_REC_IN_PORT];
  357. struct workqueue_struct *wq;
  358. struct delayed_work alias_guid_work;
  359. u8 port;
  360. u32 state_flags;
  361. struct mlx4_sriov_alias_guid *parent;
  362. struct list_head cb_list;
  363. };
  364. struct mlx4_sriov_alias_guid {
  365. struct mlx4_sriov_alias_guid_port_rec_det ports_guid[MLX4_MAX_PORTS];
  366. spinlock_t ag_work_lock;
  367. struct ib_sa_client *sa_client;
  368. };
  369. struct mlx4_ib_demux_work {
  370. struct work_struct work;
  371. struct mlx4_ib_dev *dev;
  372. int slave;
  373. int do_init;
  374. u8 port;
  375. };
  376. struct mlx4_ib_tun_tx_buf {
  377. struct mlx4_ib_buf buf;
  378. struct ib_ah *ah;
  379. };
  380. struct mlx4_ib_demux_pv_qp {
  381. struct ib_qp *qp;
  382. enum ib_qp_type proxy_qpt;
  383. struct mlx4_ib_buf *ring;
  384. struct mlx4_ib_tun_tx_buf *tx_ring;
  385. spinlock_t tx_lock;
  386. unsigned tx_ix_head;
  387. unsigned tx_ix_tail;
  388. };
  389. enum mlx4_ib_demux_pv_state {
  390. DEMUX_PV_STATE_DOWN,
  391. DEMUX_PV_STATE_STARTING,
  392. DEMUX_PV_STATE_ACTIVE,
  393. DEMUX_PV_STATE_DOWNING,
  394. };
  395. struct mlx4_ib_demux_pv_ctx {
  396. int port;
  397. int slave;
  398. enum mlx4_ib_demux_pv_state state;
  399. int has_smi;
  400. struct ib_device *ib_dev;
  401. struct ib_cq *cq;
  402. struct ib_pd *pd;
  403. struct work_struct work;
  404. struct workqueue_struct *wq;
  405. struct mlx4_ib_demux_pv_qp qp[2];
  406. };
  407. struct mlx4_ib_demux_ctx {
  408. struct ib_device *ib_dev;
  409. int port;
  410. struct workqueue_struct *wq;
  411. struct workqueue_struct *ud_wq;
  412. spinlock_t ud_lock;
  413. atomic64_t subnet_prefix;
  414. __be64 guid_cache[128];
  415. struct mlx4_ib_dev *dev;
  416. /* the following lock protects both mcg_table and mcg_mgid0_list */
  417. struct mutex mcg_table_lock;
  418. struct rb_root mcg_table;
  419. struct list_head mcg_mgid0_list;
  420. struct workqueue_struct *mcg_wq;
  421. struct mlx4_ib_demux_pv_ctx **tun;
  422. atomic_t tid;
  423. int flushing; /* flushing the work queue */
  424. };
  425. struct mlx4_ib_sriov {
  426. struct mlx4_ib_demux_ctx demux[MLX4_MAX_PORTS];
  427. struct mlx4_ib_demux_pv_ctx *sqps[MLX4_MAX_PORTS];
  428. /* when using this spinlock you should use "irq" because
  429. * it may be called from interrupt context.*/
  430. spinlock_t going_down_lock;
  431. int is_going_down;
  432. struct mlx4_sriov_alias_guid alias_guid;
  433. /* CM paravirtualization fields */
  434. struct list_head cm_list;
  435. spinlock_t id_map_lock;
  436. struct rb_root sl_id_map;
  437. struct idr pv_id_table;
  438. };
  439. struct gid_cache_context {
  440. int real_index;
  441. int refcount;
  442. };
  443. struct gid_entry {
  444. union ib_gid gid;
  445. enum ib_gid_type gid_type;
  446. struct gid_cache_context *ctx;
  447. };
  448. struct mlx4_port_gid_table {
  449. struct gid_entry gids[MLX4_MAX_PORT_GIDS];
  450. };
  451. struct mlx4_ib_iboe {
  452. spinlock_t lock;
  453. struct net_device *netdevs[MLX4_MAX_PORTS];
  454. atomic64_t mac[MLX4_MAX_PORTS];
  455. struct notifier_block nb;
  456. struct mlx4_port_gid_table gids[MLX4_MAX_PORTS];
  457. };
  458. struct pkey_mgt {
  459. u8 virt2phys_pkey[MLX4_MFUNC_MAX][MLX4_MAX_PORTS][MLX4_MAX_PORT_PKEYS];
  460. u16 phys_pkey_cache[MLX4_MAX_PORTS][MLX4_MAX_PORT_PKEYS];
  461. struct list_head pkey_port_list[MLX4_MFUNC_MAX];
  462. struct kobject *device_parent[MLX4_MFUNC_MAX];
  463. };
  464. struct mlx4_ib_iov_sysfs_attr {
  465. void *ctx;
  466. struct kobject *kobj;
  467. unsigned long data;
  468. u32 entry_num;
  469. char name[15];
  470. struct device_attribute dentry;
  471. struct device *dev;
  472. };
  473. struct mlx4_ib_iov_sysfs_attr_ar {
  474. struct mlx4_ib_iov_sysfs_attr dentries[3 * NUM_ALIAS_GUID_PER_PORT + 1];
  475. };
  476. struct mlx4_ib_iov_port {
  477. char name[100];
  478. u8 num;
  479. struct mlx4_ib_dev *dev;
  480. struct list_head list;
  481. struct mlx4_ib_iov_sysfs_attr_ar *dentr_ar;
  482. struct ib_port_attr attr;
  483. struct kobject *cur_port;
  484. struct kobject *admin_alias_parent;
  485. struct kobject *gids_parent;
  486. struct kobject *pkeys_parent;
  487. struct kobject *mcgs_parent;
  488. struct mlx4_ib_iov_sysfs_attr mcg_dentry;
  489. };
  490. struct counter_index {
  491. struct list_head list;
  492. u32 index;
  493. u8 allocated;
  494. };
  495. struct mlx4_ib_counters {
  496. struct list_head counters_list;
  497. struct mutex mutex; /* mutex for accessing counters list */
  498. u32 default_counter;
  499. };
  500. #define MLX4_DIAG_COUNTERS_TYPES 2
  501. struct mlx4_ib_diag_counters {
  502. const char **name;
  503. u32 *offset;
  504. u32 num_counters;
  505. };
  506. struct mlx4_ib_dev {
  507. struct ib_device ib_dev;
  508. struct mlx4_dev *dev;
  509. int num_ports;
  510. void __iomem *uar_map;
  511. struct mlx4_uar priv_uar;
  512. u32 priv_pdn;
  513. MLX4_DECLARE_DOORBELL_LOCK(uar_lock);
  514. struct ib_mad_agent *send_agent[MLX4_MAX_PORTS][2];
  515. struct ib_ah *sm_ah[MLX4_MAX_PORTS];
  516. spinlock_t sm_lock;
  517. atomic64_t sl2vl[MLX4_MAX_PORTS];
  518. struct mlx4_ib_sriov sriov;
  519. struct mutex cap_mask_mutex;
  520. bool ib_active;
  521. struct mlx4_ib_iboe iboe;
  522. struct mlx4_ib_counters counters_table[MLX4_MAX_PORTS];
  523. int *eq_table;
  524. struct kobject *iov_parent;
  525. struct kobject *ports_parent;
  526. struct kobject *dev_ports_parent[MLX4_MFUNC_MAX];
  527. struct mlx4_ib_iov_port iov_ports[MLX4_MAX_PORTS];
  528. struct pkey_mgt pkeys;
  529. unsigned long *ib_uc_qpns_bitmap;
  530. int steer_qpn_count;
  531. int steer_qpn_base;
  532. int steering_support;
  533. struct mlx4_ib_qp *qp1_proxy[MLX4_MAX_PORTS];
  534. /* lock when destroying qp1_proxy and getting netdev events */
  535. struct mutex qp1_proxy_lock[MLX4_MAX_PORTS];
  536. u8 bond_next_port;
  537. /* protect resources needed as part of reset flow */
  538. spinlock_t reset_flow_resource_lock;
  539. struct list_head qp_list;
  540. struct mlx4_ib_diag_counters diag_counters[MLX4_DIAG_COUNTERS_TYPES];
  541. };
  542. struct ib_event_work {
  543. struct work_struct work;
  544. struct mlx4_ib_dev *ib_dev;
  545. struct mlx4_eqe ib_eqe;
  546. int port;
  547. };
  548. struct mlx4_ib_qp_tunnel_init_attr {
  549. struct ib_qp_init_attr init_attr;
  550. int slave;
  551. enum ib_qp_type proxy_qp_type;
  552. u8 port;
  553. };
  554. struct mlx4_uverbs_ex_query_device {
  555. __u32 comp_mask;
  556. __u32 reserved;
  557. };
  558. static inline struct mlx4_ib_dev *to_mdev(struct ib_device *ibdev)
  559. {
  560. return container_of(ibdev, struct mlx4_ib_dev, ib_dev);
  561. }
  562. static inline struct mlx4_ib_ucontext *to_mucontext(struct ib_ucontext *ibucontext)
  563. {
  564. return container_of(ibucontext, struct mlx4_ib_ucontext, ibucontext);
  565. }
  566. static inline struct mlx4_ib_pd *to_mpd(struct ib_pd *ibpd)
  567. {
  568. return container_of(ibpd, struct mlx4_ib_pd, ibpd);
  569. }
  570. static inline struct mlx4_ib_xrcd *to_mxrcd(struct ib_xrcd *ibxrcd)
  571. {
  572. return container_of(ibxrcd, struct mlx4_ib_xrcd, ibxrcd);
  573. }
  574. static inline struct mlx4_ib_cq *to_mcq(struct ib_cq *ibcq)
  575. {
  576. return container_of(ibcq, struct mlx4_ib_cq, ibcq);
  577. }
  578. static inline struct mlx4_ib_cq *to_mibcq(struct mlx4_cq *mcq)
  579. {
  580. return container_of(mcq, struct mlx4_ib_cq, mcq);
  581. }
  582. static inline struct mlx4_ib_mr *to_mmr(struct ib_mr *ibmr)
  583. {
  584. return container_of(ibmr, struct mlx4_ib_mr, ibmr);
  585. }
  586. static inline struct mlx4_ib_mw *to_mmw(struct ib_mw *ibmw)
  587. {
  588. return container_of(ibmw, struct mlx4_ib_mw, ibmw);
  589. }
  590. static inline struct mlx4_ib_fmr *to_mfmr(struct ib_fmr *ibfmr)
  591. {
  592. return container_of(ibfmr, struct mlx4_ib_fmr, ibfmr);
  593. }
  594. static inline struct mlx4_ib_flow *to_mflow(struct ib_flow *ibflow)
  595. {
  596. return container_of(ibflow, struct mlx4_ib_flow, ibflow);
  597. }
  598. static inline struct mlx4_ib_qp *to_mqp(struct ib_qp *ibqp)
  599. {
  600. return container_of(ibqp, struct mlx4_ib_qp, ibqp);
  601. }
  602. static inline struct mlx4_ib_qp *to_mibqp(struct mlx4_qp *mqp)
  603. {
  604. return container_of(mqp, struct mlx4_ib_qp, mqp);
  605. }
  606. static inline struct mlx4_ib_srq *to_msrq(struct ib_srq *ibsrq)
  607. {
  608. return container_of(ibsrq, struct mlx4_ib_srq, ibsrq);
  609. }
  610. static inline struct mlx4_ib_srq *to_mibsrq(struct mlx4_srq *msrq)
  611. {
  612. return container_of(msrq, struct mlx4_ib_srq, msrq);
  613. }
  614. static inline struct mlx4_ib_ah *to_mah(struct ib_ah *ibah)
  615. {
  616. return container_of(ibah, struct mlx4_ib_ah, ibah);
  617. }
  618. static inline u8 mlx4_ib_bond_next_port(struct mlx4_ib_dev *dev)
  619. {
  620. dev->bond_next_port = (dev->bond_next_port + 1) % dev->num_ports;
  621. return dev->bond_next_port + 1;
  622. }
  623. int mlx4_ib_init_sriov(struct mlx4_ib_dev *dev);
  624. void mlx4_ib_close_sriov(struct mlx4_ib_dev *dev);
  625. int mlx4_ib_db_map_user(struct mlx4_ib_ucontext *context, unsigned long virt,
  626. struct mlx4_db *db);
  627. void mlx4_ib_db_unmap_user(struct mlx4_ib_ucontext *context, struct mlx4_db *db);
  628. struct ib_mr *mlx4_ib_get_dma_mr(struct ib_pd *pd, int acc);
  629. int mlx4_ib_umem_write_mtt(struct mlx4_ib_dev *dev, struct mlx4_mtt *mtt,
  630. struct ib_umem *umem);
  631. struct ib_mr *mlx4_ib_reg_user_mr(struct ib_pd *pd, u64 start, u64 length,
  632. u64 virt_addr, int access_flags,
  633. struct ib_udata *udata);
  634. int mlx4_ib_dereg_mr(struct ib_mr *mr);
  635. struct ib_mw *mlx4_ib_alloc_mw(struct ib_pd *pd, enum ib_mw_type type,
  636. struct ib_udata *udata);
  637. int mlx4_ib_dealloc_mw(struct ib_mw *mw);
  638. struct ib_mr *mlx4_ib_alloc_mr(struct ib_pd *pd,
  639. enum ib_mr_type mr_type,
  640. u32 max_num_sg);
  641. int mlx4_ib_map_mr_sg(struct ib_mr *ibmr, struct scatterlist *sg, int sg_nents,
  642. unsigned int *sg_offset);
  643. int mlx4_ib_modify_cq(struct ib_cq *cq, u16 cq_count, u16 cq_period);
  644. int mlx4_ib_resize_cq(struct ib_cq *ibcq, int entries, struct ib_udata *udata);
  645. struct ib_cq *mlx4_ib_create_cq(struct ib_device *ibdev,
  646. const struct ib_cq_init_attr *attr,
  647. struct ib_ucontext *context,
  648. struct ib_udata *udata);
  649. int mlx4_ib_destroy_cq(struct ib_cq *cq);
  650. int mlx4_ib_poll_cq(struct ib_cq *ibcq, int num_entries, struct ib_wc *wc);
  651. int mlx4_ib_arm_cq(struct ib_cq *cq, enum ib_cq_notify_flags flags);
  652. void __mlx4_ib_cq_clean(struct mlx4_ib_cq *cq, u32 qpn, struct mlx4_ib_srq *srq);
  653. void mlx4_ib_cq_clean(struct mlx4_ib_cq *cq, u32 qpn, struct mlx4_ib_srq *srq);
  654. struct ib_ah *mlx4_ib_create_ah(struct ib_pd *pd, struct rdma_ah_attr *ah_attr,
  655. struct ib_udata *udata);
  656. int mlx4_ib_query_ah(struct ib_ah *ibah, struct rdma_ah_attr *ah_attr);
  657. int mlx4_ib_destroy_ah(struct ib_ah *ah);
  658. struct ib_srq *mlx4_ib_create_srq(struct ib_pd *pd,
  659. struct ib_srq_init_attr *init_attr,
  660. struct ib_udata *udata);
  661. int mlx4_ib_modify_srq(struct ib_srq *ibsrq, struct ib_srq_attr *attr,
  662. enum ib_srq_attr_mask attr_mask, struct ib_udata *udata);
  663. int mlx4_ib_query_srq(struct ib_srq *srq, struct ib_srq_attr *srq_attr);
  664. int mlx4_ib_destroy_srq(struct ib_srq *srq);
  665. void mlx4_ib_free_srq_wqe(struct mlx4_ib_srq *srq, int wqe_index);
  666. int mlx4_ib_post_srq_recv(struct ib_srq *ibsrq, struct ib_recv_wr *wr,
  667. struct ib_recv_wr **bad_wr);
  668. struct ib_qp *mlx4_ib_create_qp(struct ib_pd *pd,
  669. struct ib_qp_init_attr *init_attr,
  670. struct ib_udata *udata);
  671. int mlx4_ib_destroy_qp(struct ib_qp *qp);
  672. int mlx4_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
  673. int attr_mask, struct ib_udata *udata);
  674. int mlx4_ib_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr, int qp_attr_mask,
  675. struct ib_qp_init_attr *qp_init_attr);
  676. int mlx4_ib_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
  677. struct ib_send_wr **bad_wr);
  678. int mlx4_ib_post_recv(struct ib_qp *ibqp, struct ib_recv_wr *wr,
  679. struct ib_recv_wr **bad_wr);
  680. int mlx4_MAD_IFC(struct mlx4_ib_dev *dev, int mad_ifc_flags,
  681. int port, const struct ib_wc *in_wc, const struct ib_grh *in_grh,
  682. const void *in_mad, void *response_mad);
  683. int mlx4_ib_process_mad(struct ib_device *ibdev, int mad_flags, u8 port_num,
  684. const struct ib_wc *in_wc, const struct ib_grh *in_grh,
  685. const struct ib_mad_hdr *in, size_t in_mad_size,
  686. struct ib_mad_hdr *out, size_t *out_mad_size,
  687. u16 *out_mad_pkey_index);
  688. int mlx4_ib_mad_init(struct mlx4_ib_dev *dev);
  689. void mlx4_ib_mad_cleanup(struct mlx4_ib_dev *dev);
  690. struct ib_fmr *mlx4_ib_fmr_alloc(struct ib_pd *pd, int mr_access_flags,
  691. struct ib_fmr_attr *fmr_attr);
  692. int mlx4_ib_map_phys_fmr(struct ib_fmr *ibfmr, u64 *page_list, int npages,
  693. u64 iova);
  694. int mlx4_ib_unmap_fmr(struct list_head *fmr_list);
  695. int mlx4_ib_fmr_dealloc(struct ib_fmr *fmr);
  696. int __mlx4_ib_query_port(struct ib_device *ibdev, u8 port,
  697. struct ib_port_attr *props, int netw_view);
  698. int __mlx4_ib_query_pkey(struct ib_device *ibdev, u8 port, u16 index,
  699. u16 *pkey, int netw_view);
  700. int __mlx4_ib_query_gid(struct ib_device *ibdev, u8 port, int index,
  701. union ib_gid *gid, int netw_view);
  702. static inline bool mlx4_ib_ah_grh_present(struct mlx4_ib_ah *ah)
  703. {
  704. u8 port = be32_to_cpu(ah->av.ib.port_pd) >> 24 & 3;
  705. if (rdma_port_get_link_layer(ah->ibah.device, port) == IB_LINK_LAYER_ETHERNET)
  706. return true;
  707. return !!(ah->av.ib.g_slid & 0x80);
  708. }
  709. int mlx4_ib_mcg_port_init(struct mlx4_ib_demux_ctx *ctx);
  710. void mlx4_ib_mcg_port_cleanup(struct mlx4_ib_demux_ctx *ctx, int destroy_wq);
  711. void clean_vf_mcast(struct mlx4_ib_demux_ctx *ctx, int slave);
  712. int mlx4_ib_mcg_init(void);
  713. void mlx4_ib_mcg_destroy(void);
  714. int mlx4_ib_find_real_gid(struct ib_device *ibdev, u8 port, __be64 guid);
  715. int mlx4_ib_mcg_multiplex_handler(struct ib_device *ibdev, int port, int slave,
  716. struct ib_sa_mad *sa_mad);
  717. int mlx4_ib_mcg_demux_handler(struct ib_device *ibdev, int port, int slave,
  718. struct ib_sa_mad *mad);
  719. int mlx4_ib_add_mc(struct mlx4_ib_dev *mdev, struct mlx4_ib_qp *mqp,
  720. union ib_gid *gid);
  721. void mlx4_ib_dispatch_event(struct mlx4_ib_dev *dev, u8 port_num,
  722. enum ib_event_type type);
  723. void mlx4_ib_tunnels_update_work(struct work_struct *work);
  724. int mlx4_ib_send_to_slave(struct mlx4_ib_dev *dev, int slave, u8 port,
  725. enum ib_qp_type qpt, struct ib_wc *wc,
  726. struct ib_grh *grh, struct ib_mad *mad);
  727. int mlx4_ib_send_to_wire(struct mlx4_ib_dev *dev, int slave, u8 port,
  728. enum ib_qp_type dest_qpt, u16 pkey_index, u32 remote_qpn,
  729. u32 qkey, struct rdma_ah_attr *attr, u8 *s_mac,
  730. u16 vlan_id, struct ib_mad *mad);
  731. __be64 mlx4_ib_get_new_demux_tid(struct mlx4_ib_demux_ctx *ctx);
  732. int mlx4_ib_demux_cm_handler(struct ib_device *ibdev, int port, int *slave,
  733. struct ib_mad *mad);
  734. int mlx4_ib_multiplex_cm_handler(struct ib_device *ibdev, int port, int slave_id,
  735. struct ib_mad *mad);
  736. void mlx4_ib_cm_paravirt_init(struct mlx4_ib_dev *dev);
  737. void mlx4_ib_cm_paravirt_clean(struct mlx4_ib_dev *dev, int slave_id);
  738. /* alias guid support */
  739. void mlx4_ib_init_alias_guid_work(struct mlx4_ib_dev *dev, int port);
  740. int mlx4_ib_init_alias_guid_service(struct mlx4_ib_dev *dev);
  741. void mlx4_ib_destroy_alias_guid_service(struct mlx4_ib_dev *dev);
  742. void mlx4_ib_invalidate_all_guid_record(struct mlx4_ib_dev *dev, int port);
  743. void mlx4_ib_notify_slaves_on_guid_change(struct mlx4_ib_dev *dev,
  744. int block_num,
  745. u8 port_num, u8 *p_data);
  746. void mlx4_ib_update_cache_on_guid_change(struct mlx4_ib_dev *dev,
  747. int block_num, u8 port_num,
  748. u8 *p_data);
  749. int add_sysfs_port_mcg_attr(struct mlx4_ib_dev *device, int port_num,
  750. struct attribute *attr);
  751. void del_sysfs_port_mcg_attr(struct mlx4_ib_dev *device, int port_num,
  752. struct attribute *attr);
  753. ib_sa_comp_mask mlx4_ib_get_aguid_comp_mask_from_ix(int index);
  754. void mlx4_ib_slave_alias_guid_event(struct mlx4_ib_dev *dev, int slave,
  755. int port, int slave_init);
  756. int mlx4_ib_device_register_sysfs(struct mlx4_ib_dev *device) ;
  757. void mlx4_ib_device_unregister_sysfs(struct mlx4_ib_dev *device);
  758. __be64 mlx4_ib_gen_node_guid(void);
  759. int mlx4_ib_steer_qp_alloc(struct mlx4_ib_dev *dev, int count, int *qpn);
  760. void mlx4_ib_steer_qp_free(struct mlx4_ib_dev *dev, u32 qpn, int count);
  761. int mlx4_ib_steer_qp_reg(struct mlx4_ib_dev *mdev, struct mlx4_ib_qp *mqp,
  762. int is_attach);
  763. int mlx4_ib_rereg_user_mr(struct ib_mr *mr, int flags,
  764. u64 start, u64 length, u64 virt_addr,
  765. int mr_access_flags, struct ib_pd *pd,
  766. struct ib_udata *udata);
  767. int mlx4_ib_gid_index_to_real_index(struct mlx4_ib_dev *ibdev,
  768. u8 port_num, int index);
  769. void mlx4_sched_ib_sl2vl_update_work(struct mlx4_ib_dev *ibdev,
  770. int port);
  771. void mlx4_ib_sl2vl_update(struct mlx4_ib_dev *mdev, int port);
  772. struct ib_wq *mlx4_ib_create_wq(struct ib_pd *pd,
  773. struct ib_wq_init_attr *init_attr,
  774. struct ib_udata *udata);
  775. int mlx4_ib_destroy_wq(struct ib_wq *wq);
  776. int mlx4_ib_modify_wq(struct ib_wq *wq, struct ib_wq_attr *wq_attr,
  777. u32 wq_attr_mask, struct ib_udata *udata);
  778. struct ib_rwq_ind_table
  779. *mlx4_ib_create_rwq_ind_table(struct ib_device *device,
  780. struct ib_rwq_ind_table_init_attr *init_attr,
  781. struct ib_udata *udata);
  782. int mlx4_ib_destroy_rwq_ind_table(struct ib_rwq_ind_table *wq_ind_table);
  783. int mlx4_ib_umem_calc_optimal_mtt_size(struct ib_umem *umem, u64 start_va,
  784. int *num_of_mtts);
  785. #endif /* MLX4_IB_H */