qp.c 56 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109
  1. /*
  2. * Copyright (c) 2009-2010 Chelsio, Inc. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #include <linux/module.h>
  33. #include "iw_cxgb4.h"
  34. static int db_delay_usecs = 1;
  35. module_param(db_delay_usecs, int, 0644);
  36. MODULE_PARM_DESC(db_delay_usecs, "Usecs to delay awaiting db fifo to drain");
  37. static int ocqp_support = 1;
  38. module_param(ocqp_support, int, 0644);
  39. MODULE_PARM_DESC(ocqp_support, "Support on-chip SQs (default=1)");
  40. int db_fc_threshold = 1000;
  41. module_param(db_fc_threshold, int, 0644);
  42. MODULE_PARM_DESC(db_fc_threshold,
  43. "QP count/threshold that triggers"
  44. " automatic db flow control mode (default = 1000)");
  45. int db_coalescing_threshold;
  46. module_param(db_coalescing_threshold, int, 0644);
  47. MODULE_PARM_DESC(db_coalescing_threshold,
  48. "QP count/threshold that triggers"
  49. " disabling db coalescing (default = 0)");
  50. static int max_fr_immd = T4_MAX_FR_IMMD;
  51. module_param(max_fr_immd, int, 0644);
  52. MODULE_PARM_DESC(max_fr_immd, "fastreg threshold for using DSGL instead of immedate");
  53. static int alloc_ird(struct c4iw_dev *dev, u32 ird)
  54. {
  55. int ret = 0;
  56. spin_lock_irq(&dev->lock);
  57. if (ird <= dev->avail_ird)
  58. dev->avail_ird -= ird;
  59. else
  60. ret = -ENOMEM;
  61. spin_unlock_irq(&dev->lock);
  62. if (ret)
  63. dev_warn(&dev->rdev.lldi.pdev->dev,
  64. "device IRD resources exhausted\n");
  65. return ret;
  66. }
  67. static void free_ird(struct c4iw_dev *dev, int ird)
  68. {
  69. spin_lock_irq(&dev->lock);
  70. dev->avail_ird += ird;
  71. spin_unlock_irq(&dev->lock);
  72. }
  73. static void set_state(struct c4iw_qp *qhp, enum c4iw_qp_state state)
  74. {
  75. unsigned long flag;
  76. spin_lock_irqsave(&qhp->lock, flag);
  77. qhp->attr.state = state;
  78. spin_unlock_irqrestore(&qhp->lock, flag);
  79. }
  80. static void dealloc_oc_sq(struct c4iw_rdev *rdev, struct t4_sq *sq)
  81. {
  82. c4iw_ocqp_pool_free(rdev, sq->dma_addr, sq->memsize);
  83. }
  84. static void dealloc_host_sq(struct c4iw_rdev *rdev, struct t4_sq *sq)
  85. {
  86. dma_free_coherent(&(rdev->lldi.pdev->dev), sq->memsize, sq->queue,
  87. pci_unmap_addr(sq, mapping));
  88. }
  89. static void dealloc_sq(struct c4iw_rdev *rdev, struct t4_sq *sq)
  90. {
  91. if (t4_sq_onchip(sq))
  92. dealloc_oc_sq(rdev, sq);
  93. else
  94. dealloc_host_sq(rdev, sq);
  95. }
  96. static int alloc_oc_sq(struct c4iw_rdev *rdev, struct t4_sq *sq)
  97. {
  98. if (!ocqp_support || !ocqp_supported(&rdev->lldi))
  99. return -ENOSYS;
  100. sq->dma_addr = c4iw_ocqp_pool_alloc(rdev, sq->memsize);
  101. if (!sq->dma_addr)
  102. return -ENOMEM;
  103. sq->phys_addr = rdev->oc_mw_pa + sq->dma_addr -
  104. rdev->lldi.vr->ocq.start;
  105. sq->queue = (__force union t4_wr *)(rdev->oc_mw_kva + sq->dma_addr -
  106. rdev->lldi.vr->ocq.start);
  107. sq->flags |= T4_SQ_ONCHIP;
  108. return 0;
  109. }
  110. static int alloc_host_sq(struct c4iw_rdev *rdev, struct t4_sq *sq)
  111. {
  112. sq->queue = dma_alloc_coherent(&(rdev->lldi.pdev->dev), sq->memsize,
  113. &(sq->dma_addr), GFP_KERNEL);
  114. if (!sq->queue)
  115. return -ENOMEM;
  116. sq->phys_addr = virt_to_phys(sq->queue);
  117. pci_unmap_addr_set(sq, mapping, sq->dma_addr);
  118. return 0;
  119. }
  120. static int alloc_sq(struct c4iw_rdev *rdev, struct t4_sq *sq, int user)
  121. {
  122. int ret = -ENOSYS;
  123. if (user)
  124. ret = alloc_oc_sq(rdev, sq);
  125. if (ret)
  126. ret = alloc_host_sq(rdev, sq);
  127. return ret;
  128. }
  129. static int destroy_qp(struct c4iw_rdev *rdev, struct t4_wq *wq,
  130. struct c4iw_dev_ucontext *uctx)
  131. {
  132. /*
  133. * uP clears EQ contexts when the connection exits rdma mode,
  134. * so no need to post a RESET WR for these EQs.
  135. */
  136. dma_free_coherent(&(rdev->lldi.pdev->dev),
  137. wq->rq.memsize, wq->rq.queue,
  138. dma_unmap_addr(&wq->rq, mapping));
  139. dealloc_sq(rdev, &wq->sq);
  140. c4iw_rqtpool_free(rdev, wq->rq.rqt_hwaddr, wq->rq.rqt_size);
  141. kfree(wq->rq.sw_rq);
  142. kfree(wq->sq.sw_sq);
  143. c4iw_put_qpid(rdev, wq->rq.qid, uctx);
  144. c4iw_put_qpid(rdev, wq->sq.qid, uctx);
  145. return 0;
  146. }
  147. /*
  148. * Determine the BAR2 virtual address and qid. If pbar2_pa is not NULL,
  149. * then this is a user mapping so compute the page-aligned physical address
  150. * for mapping.
  151. */
  152. void __iomem *c4iw_bar2_addrs(struct c4iw_rdev *rdev, unsigned int qid,
  153. enum cxgb4_bar2_qtype qtype,
  154. unsigned int *pbar2_qid, u64 *pbar2_pa)
  155. {
  156. u64 bar2_qoffset;
  157. int ret;
  158. ret = cxgb4_bar2_sge_qregs(rdev->lldi.ports[0], qid, qtype,
  159. pbar2_pa ? 1 : 0,
  160. &bar2_qoffset, pbar2_qid);
  161. if (ret)
  162. return NULL;
  163. if (pbar2_pa)
  164. *pbar2_pa = (rdev->bar2_pa + bar2_qoffset) & PAGE_MASK;
  165. if (is_t4(rdev->lldi.adapter_type))
  166. return NULL;
  167. return rdev->bar2_kva + bar2_qoffset;
  168. }
  169. static int create_qp(struct c4iw_rdev *rdev, struct t4_wq *wq,
  170. struct t4_cq *rcq, struct t4_cq *scq,
  171. struct c4iw_dev_ucontext *uctx,
  172. struct c4iw_wr_wait *wr_waitp)
  173. {
  174. int user = (uctx != &rdev->uctx);
  175. struct fw_ri_res_wr *res_wr;
  176. struct fw_ri_res *res;
  177. int wr_len;
  178. struct sk_buff *skb;
  179. int ret = 0;
  180. int eqsize;
  181. wq->sq.qid = c4iw_get_qpid(rdev, uctx);
  182. if (!wq->sq.qid)
  183. return -ENOMEM;
  184. wq->rq.qid = c4iw_get_qpid(rdev, uctx);
  185. if (!wq->rq.qid) {
  186. ret = -ENOMEM;
  187. goto free_sq_qid;
  188. }
  189. if (!user) {
  190. wq->sq.sw_sq = kzalloc(wq->sq.size * sizeof *wq->sq.sw_sq,
  191. GFP_KERNEL);
  192. if (!wq->sq.sw_sq) {
  193. ret = -ENOMEM;
  194. goto free_rq_qid;
  195. }
  196. wq->rq.sw_rq = kzalloc(wq->rq.size * sizeof *wq->rq.sw_rq,
  197. GFP_KERNEL);
  198. if (!wq->rq.sw_rq) {
  199. ret = -ENOMEM;
  200. goto free_sw_sq;
  201. }
  202. }
  203. /*
  204. * RQT must be a power of 2 and at least 16 deep.
  205. */
  206. wq->rq.rqt_size = roundup_pow_of_two(max_t(u16, wq->rq.size, 16));
  207. wq->rq.rqt_hwaddr = c4iw_rqtpool_alloc(rdev, wq->rq.rqt_size);
  208. if (!wq->rq.rqt_hwaddr) {
  209. ret = -ENOMEM;
  210. goto free_sw_rq;
  211. }
  212. ret = alloc_sq(rdev, &wq->sq, user);
  213. if (ret)
  214. goto free_hwaddr;
  215. memset(wq->sq.queue, 0, wq->sq.memsize);
  216. dma_unmap_addr_set(&wq->sq, mapping, wq->sq.dma_addr);
  217. wq->rq.queue = dma_alloc_coherent(&(rdev->lldi.pdev->dev),
  218. wq->rq.memsize, &(wq->rq.dma_addr),
  219. GFP_KERNEL);
  220. if (!wq->rq.queue) {
  221. ret = -ENOMEM;
  222. goto free_sq;
  223. }
  224. pr_debug("sq base va 0x%p pa 0x%llx rq base va 0x%p pa 0x%llx\n",
  225. wq->sq.queue,
  226. (unsigned long long)virt_to_phys(wq->sq.queue),
  227. wq->rq.queue,
  228. (unsigned long long)virt_to_phys(wq->rq.queue));
  229. memset(wq->rq.queue, 0, wq->rq.memsize);
  230. dma_unmap_addr_set(&wq->rq, mapping, wq->rq.dma_addr);
  231. wq->db = rdev->lldi.db_reg;
  232. wq->sq.bar2_va = c4iw_bar2_addrs(rdev, wq->sq.qid, T4_BAR2_QTYPE_EGRESS,
  233. &wq->sq.bar2_qid,
  234. user ? &wq->sq.bar2_pa : NULL);
  235. wq->rq.bar2_va = c4iw_bar2_addrs(rdev, wq->rq.qid, T4_BAR2_QTYPE_EGRESS,
  236. &wq->rq.bar2_qid,
  237. user ? &wq->rq.bar2_pa : NULL);
  238. /*
  239. * User mode must have bar2 access.
  240. */
  241. if (user && (!wq->sq.bar2_pa || !wq->rq.bar2_pa)) {
  242. pr_warn("%s: sqid %u or rqid %u not in BAR2 range\n",
  243. pci_name(rdev->lldi.pdev), wq->sq.qid, wq->rq.qid);
  244. goto free_dma;
  245. }
  246. wq->rdev = rdev;
  247. wq->rq.msn = 1;
  248. /* build fw_ri_res_wr */
  249. wr_len = sizeof *res_wr + 2 * sizeof *res;
  250. skb = alloc_skb(wr_len, GFP_KERNEL);
  251. if (!skb) {
  252. ret = -ENOMEM;
  253. goto free_dma;
  254. }
  255. set_wr_txq(skb, CPL_PRIORITY_CONTROL, 0);
  256. res_wr = __skb_put_zero(skb, wr_len);
  257. res_wr->op_nres = cpu_to_be32(
  258. FW_WR_OP_V(FW_RI_RES_WR) |
  259. FW_RI_RES_WR_NRES_V(2) |
  260. FW_WR_COMPL_F);
  261. res_wr->len16_pkd = cpu_to_be32(DIV_ROUND_UP(wr_len, 16));
  262. res_wr->cookie = (uintptr_t)wr_waitp;
  263. res = res_wr->res;
  264. res->u.sqrq.restype = FW_RI_RES_TYPE_SQ;
  265. res->u.sqrq.op = FW_RI_RES_OP_WRITE;
  266. /*
  267. * eqsize is the number of 64B entries plus the status page size.
  268. */
  269. eqsize = wq->sq.size * T4_SQ_NUM_SLOTS +
  270. rdev->hw_queue.t4_eq_status_entries;
  271. res->u.sqrq.fetchszm_to_iqid = cpu_to_be32(
  272. FW_RI_RES_WR_HOSTFCMODE_V(0) | /* no host cidx updates */
  273. FW_RI_RES_WR_CPRIO_V(0) | /* don't keep in chip cache */
  274. FW_RI_RES_WR_PCIECHN_V(0) | /* set by uP at ri_init time */
  275. (t4_sq_onchip(&wq->sq) ? FW_RI_RES_WR_ONCHIP_F : 0) |
  276. FW_RI_RES_WR_IQID_V(scq->cqid));
  277. res->u.sqrq.dcaen_to_eqsize = cpu_to_be32(
  278. FW_RI_RES_WR_DCAEN_V(0) |
  279. FW_RI_RES_WR_DCACPU_V(0) |
  280. FW_RI_RES_WR_FBMIN_V(2) |
  281. (t4_sq_onchip(&wq->sq) ? FW_RI_RES_WR_FBMAX_V(2) :
  282. FW_RI_RES_WR_FBMAX_V(3)) |
  283. FW_RI_RES_WR_CIDXFTHRESHO_V(0) |
  284. FW_RI_RES_WR_CIDXFTHRESH_V(0) |
  285. FW_RI_RES_WR_EQSIZE_V(eqsize));
  286. res->u.sqrq.eqid = cpu_to_be32(wq->sq.qid);
  287. res->u.sqrq.eqaddr = cpu_to_be64(wq->sq.dma_addr);
  288. res++;
  289. res->u.sqrq.restype = FW_RI_RES_TYPE_RQ;
  290. res->u.sqrq.op = FW_RI_RES_OP_WRITE;
  291. /*
  292. * eqsize is the number of 64B entries plus the status page size.
  293. */
  294. eqsize = wq->rq.size * T4_RQ_NUM_SLOTS +
  295. rdev->hw_queue.t4_eq_status_entries;
  296. res->u.sqrq.fetchszm_to_iqid = cpu_to_be32(
  297. FW_RI_RES_WR_HOSTFCMODE_V(0) | /* no host cidx updates */
  298. FW_RI_RES_WR_CPRIO_V(0) | /* don't keep in chip cache */
  299. FW_RI_RES_WR_PCIECHN_V(0) | /* set by uP at ri_init time */
  300. FW_RI_RES_WR_IQID_V(rcq->cqid));
  301. res->u.sqrq.dcaen_to_eqsize = cpu_to_be32(
  302. FW_RI_RES_WR_DCAEN_V(0) |
  303. FW_RI_RES_WR_DCACPU_V(0) |
  304. FW_RI_RES_WR_FBMIN_V(2) |
  305. FW_RI_RES_WR_FBMAX_V(3) |
  306. FW_RI_RES_WR_CIDXFTHRESHO_V(0) |
  307. FW_RI_RES_WR_CIDXFTHRESH_V(0) |
  308. FW_RI_RES_WR_EQSIZE_V(eqsize));
  309. res->u.sqrq.eqid = cpu_to_be32(wq->rq.qid);
  310. res->u.sqrq.eqaddr = cpu_to_be64(wq->rq.dma_addr);
  311. c4iw_init_wr_wait(wr_waitp);
  312. ret = c4iw_ref_send_wait(rdev, skb, wr_waitp, 0, wq->sq.qid, __func__);
  313. if (ret)
  314. goto free_dma;
  315. pr_debug("sqid 0x%x rqid 0x%x kdb 0x%p sq_bar2_addr %p rq_bar2_addr %p\n",
  316. wq->sq.qid, wq->rq.qid, wq->db,
  317. wq->sq.bar2_va, wq->rq.bar2_va);
  318. return 0;
  319. free_dma:
  320. dma_free_coherent(&(rdev->lldi.pdev->dev),
  321. wq->rq.memsize, wq->rq.queue,
  322. dma_unmap_addr(&wq->rq, mapping));
  323. free_sq:
  324. dealloc_sq(rdev, &wq->sq);
  325. free_hwaddr:
  326. c4iw_rqtpool_free(rdev, wq->rq.rqt_hwaddr, wq->rq.rqt_size);
  327. free_sw_rq:
  328. kfree(wq->rq.sw_rq);
  329. free_sw_sq:
  330. kfree(wq->sq.sw_sq);
  331. free_rq_qid:
  332. c4iw_put_qpid(rdev, wq->rq.qid, uctx);
  333. free_sq_qid:
  334. c4iw_put_qpid(rdev, wq->sq.qid, uctx);
  335. return ret;
  336. }
  337. static int build_immd(struct t4_sq *sq, struct fw_ri_immd *immdp,
  338. struct ib_send_wr *wr, int max, u32 *plenp)
  339. {
  340. u8 *dstp, *srcp;
  341. u32 plen = 0;
  342. int i;
  343. int rem, len;
  344. dstp = (u8 *)immdp->data;
  345. for (i = 0; i < wr->num_sge; i++) {
  346. if ((plen + wr->sg_list[i].length) > max)
  347. return -EMSGSIZE;
  348. srcp = (u8 *)(unsigned long)wr->sg_list[i].addr;
  349. plen += wr->sg_list[i].length;
  350. rem = wr->sg_list[i].length;
  351. while (rem) {
  352. if (dstp == (u8 *)&sq->queue[sq->size])
  353. dstp = (u8 *)sq->queue;
  354. if (rem <= (u8 *)&sq->queue[sq->size] - dstp)
  355. len = rem;
  356. else
  357. len = (u8 *)&sq->queue[sq->size] - dstp;
  358. memcpy(dstp, srcp, len);
  359. dstp += len;
  360. srcp += len;
  361. rem -= len;
  362. }
  363. }
  364. len = roundup(plen + sizeof *immdp, 16) - (plen + sizeof *immdp);
  365. if (len)
  366. memset(dstp, 0, len);
  367. immdp->op = FW_RI_DATA_IMMD;
  368. immdp->r1 = 0;
  369. immdp->r2 = 0;
  370. immdp->immdlen = cpu_to_be32(plen);
  371. *plenp = plen;
  372. return 0;
  373. }
  374. static int build_isgl(__be64 *queue_start, __be64 *queue_end,
  375. struct fw_ri_isgl *isglp, struct ib_sge *sg_list,
  376. int num_sge, u32 *plenp)
  377. {
  378. int i;
  379. u32 plen = 0;
  380. __be64 *flitp = (__be64 *)isglp->sge;
  381. for (i = 0; i < num_sge; i++) {
  382. if ((plen + sg_list[i].length) < plen)
  383. return -EMSGSIZE;
  384. plen += sg_list[i].length;
  385. *flitp = cpu_to_be64(((u64)sg_list[i].lkey << 32) |
  386. sg_list[i].length);
  387. if (++flitp == queue_end)
  388. flitp = queue_start;
  389. *flitp = cpu_to_be64(sg_list[i].addr);
  390. if (++flitp == queue_end)
  391. flitp = queue_start;
  392. }
  393. *flitp = (__force __be64)0;
  394. isglp->op = FW_RI_DATA_ISGL;
  395. isglp->r1 = 0;
  396. isglp->nsge = cpu_to_be16(num_sge);
  397. isglp->r2 = 0;
  398. if (plenp)
  399. *plenp = plen;
  400. return 0;
  401. }
  402. static int build_rdma_send(struct t4_sq *sq, union t4_wr *wqe,
  403. struct ib_send_wr *wr, u8 *len16)
  404. {
  405. u32 plen;
  406. int size;
  407. int ret;
  408. if (wr->num_sge > T4_MAX_SEND_SGE)
  409. return -EINVAL;
  410. switch (wr->opcode) {
  411. case IB_WR_SEND:
  412. if (wr->send_flags & IB_SEND_SOLICITED)
  413. wqe->send.sendop_pkd = cpu_to_be32(
  414. FW_RI_SEND_WR_SENDOP_V(FW_RI_SEND_WITH_SE));
  415. else
  416. wqe->send.sendop_pkd = cpu_to_be32(
  417. FW_RI_SEND_WR_SENDOP_V(FW_RI_SEND));
  418. wqe->send.stag_inv = 0;
  419. break;
  420. case IB_WR_SEND_WITH_INV:
  421. if (wr->send_flags & IB_SEND_SOLICITED)
  422. wqe->send.sendop_pkd = cpu_to_be32(
  423. FW_RI_SEND_WR_SENDOP_V(FW_RI_SEND_WITH_SE_INV));
  424. else
  425. wqe->send.sendop_pkd = cpu_to_be32(
  426. FW_RI_SEND_WR_SENDOP_V(FW_RI_SEND_WITH_INV));
  427. wqe->send.stag_inv = cpu_to_be32(wr->ex.invalidate_rkey);
  428. break;
  429. default:
  430. return -EINVAL;
  431. }
  432. wqe->send.r3 = 0;
  433. wqe->send.r4 = 0;
  434. plen = 0;
  435. if (wr->num_sge) {
  436. if (wr->send_flags & IB_SEND_INLINE) {
  437. ret = build_immd(sq, wqe->send.u.immd_src, wr,
  438. T4_MAX_SEND_INLINE, &plen);
  439. if (ret)
  440. return ret;
  441. size = sizeof wqe->send + sizeof(struct fw_ri_immd) +
  442. plen;
  443. } else {
  444. ret = build_isgl((__be64 *)sq->queue,
  445. (__be64 *)&sq->queue[sq->size],
  446. wqe->send.u.isgl_src,
  447. wr->sg_list, wr->num_sge, &plen);
  448. if (ret)
  449. return ret;
  450. size = sizeof wqe->send + sizeof(struct fw_ri_isgl) +
  451. wr->num_sge * sizeof(struct fw_ri_sge);
  452. }
  453. } else {
  454. wqe->send.u.immd_src[0].op = FW_RI_DATA_IMMD;
  455. wqe->send.u.immd_src[0].r1 = 0;
  456. wqe->send.u.immd_src[0].r2 = 0;
  457. wqe->send.u.immd_src[0].immdlen = 0;
  458. size = sizeof wqe->send + sizeof(struct fw_ri_immd);
  459. plen = 0;
  460. }
  461. *len16 = DIV_ROUND_UP(size, 16);
  462. wqe->send.plen = cpu_to_be32(plen);
  463. return 0;
  464. }
  465. static int build_rdma_write(struct t4_sq *sq, union t4_wr *wqe,
  466. struct ib_send_wr *wr, u8 *len16)
  467. {
  468. u32 plen;
  469. int size;
  470. int ret;
  471. if (wr->num_sge > T4_MAX_SEND_SGE)
  472. return -EINVAL;
  473. wqe->write.r2 = 0;
  474. wqe->write.stag_sink = cpu_to_be32(rdma_wr(wr)->rkey);
  475. wqe->write.to_sink = cpu_to_be64(rdma_wr(wr)->remote_addr);
  476. if (wr->num_sge) {
  477. if (wr->send_flags & IB_SEND_INLINE) {
  478. ret = build_immd(sq, wqe->write.u.immd_src, wr,
  479. T4_MAX_WRITE_INLINE, &plen);
  480. if (ret)
  481. return ret;
  482. size = sizeof wqe->write + sizeof(struct fw_ri_immd) +
  483. plen;
  484. } else {
  485. ret = build_isgl((__be64 *)sq->queue,
  486. (__be64 *)&sq->queue[sq->size],
  487. wqe->write.u.isgl_src,
  488. wr->sg_list, wr->num_sge, &plen);
  489. if (ret)
  490. return ret;
  491. size = sizeof wqe->write + sizeof(struct fw_ri_isgl) +
  492. wr->num_sge * sizeof(struct fw_ri_sge);
  493. }
  494. } else {
  495. wqe->write.u.immd_src[0].op = FW_RI_DATA_IMMD;
  496. wqe->write.u.immd_src[0].r1 = 0;
  497. wqe->write.u.immd_src[0].r2 = 0;
  498. wqe->write.u.immd_src[0].immdlen = 0;
  499. size = sizeof wqe->write + sizeof(struct fw_ri_immd);
  500. plen = 0;
  501. }
  502. *len16 = DIV_ROUND_UP(size, 16);
  503. wqe->write.plen = cpu_to_be32(plen);
  504. return 0;
  505. }
  506. static int build_rdma_read(union t4_wr *wqe, struct ib_send_wr *wr, u8 *len16)
  507. {
  508. if (wr->num_sge > 1)
  509. return -EINVAL;
  510. if (wr->num_sge && wr->sg_list[0].length) {
  511. wqe->read.stag_src = cpu_to_be32(rdma_wr(wr)->rkey);
  512. wqe->read.to_src_hi = cpu_to_be32((u32)(rdma_wr(wr)->remote_addr
  513. >> 32));
  514. wqe->read.to_src_lo = cpu_to_be32((u32)rdma_wr(wr)->remote_addr);
  515. wqe->read.stag_sink = cpu_to_be32(wr->sg_list[0].lkey);
  516. wqe->read.plen = cpu_to_be32(wr->sg_list[0].length);
  517. wqe->read.to_sink_hi = cpu_to_be32((u32)(wr->sg_list[0].addr
  518. >> 32));
  519. wqe->read.to_sink_lo = cpu_to_be32((u32)(wr->sg_list[0].addr));
  520. } else {
  521. wqe->read.stag_src = cpu_to_be32(2);
  522. wqe->read.to_src_hi = 0;
  523. wqe->read.to_src_lo = 0;
  524. wqe->read.stag_sink = cpu_to_be32(2);
  525. wqe->read.plen = 0;
  526. wqe->read.to_sink_hi = 0;
  527. wqe->read.to_sink_lo = 0;
  528. }
  529. wqe->read.r2 = 0;
  530. wqe->read.r5 = 0;
  531. *len16 = DIV_ROUND_UP(sizeof wqe->read, 16);
  532. return 0;
  533. }
  534. static int build_rdma_recv(struct c4iw_qp *qhp, union t4_recv_wr *wqe,
  535. struct ib_recv_wr *wr, u8 *len16)
  536. {
  537. int ret;
  538. ret = build_isgl((__be64 *)qhp->wq.rq.queue,
  539. (__be64 *)&qhp->wq.rq.queue[qhp->wq.rq.size],
  540. &wqe->recv.isgl, wr->sg_list, wr->num_sge, NULL);
  541. if (ret)
  542. return ret;
  543. *len16 = DIV_ROUND_UP(sizeof wqe->recv +
  544. wr->num_sge * sizeof(struct fw_ri_sge), 16);
  545. return 0;
  546. }
  547. static void build_tpte_memreg(struct fw_ri_fr_nsmr_tpte_wr *fr,
  548. struct ib_reg_wr *wr, struct c4iw_mr *mhp,
  549. u8 *len16)
  550. {
  551. __be64 *p = (__be64 *)fr->pbl;
  552. fr->r2 = cpu_to_be32(0);
  553. fr->stag = cpu_to_be32(mhp->ibmr.rkey);
  554. fr->tpte.valid_to_pdid = cpu_to_be32(FW_RI_TPTE_VALID_F |
  555. FW_RI_TPTE_STAGKEY_V((mhp->ibmr.rkey & FW_RI_TPTE_STAGKEY_M)) |
  556. FW_RI_TPTE_STAGSTATE_V(1) |
  557. FW_RI_TPTE_STAGTYPE_V(FW_RI_STAG_NSMR) |
  558. FW_RI_TPTE_PDID_V(mhp->attr.pdid));
  559. fr->tpte.locread_to_qpid = cpu_to_be32(
  560. FW_RI_TPTE_PERM_V(c4iw_ib_to_tpt_access(wr->access)) |
  561. FW_RI_TPTE_ADDRTYPE_V(FW_RI_VA_BASED_TO) |
  562. FW_RI_TPTE_PS_V(ilog2(wr->mr->page_size) - 12));
  563. fr->tpte.nosnoop_pbladdr = cpu_to_be32(FW_RI_TPTE_PBLADDR_V(
  564. PBL_OFF(&mhp->rhp->rdev, mhp->attr.pbl_addr)>>3));
  565. fr->tpte.dca_mwbcnt_pstag = cpu_to_be32(0);
  566. fr->tpte.len_hi = cpu_to_be32(0);
  567. fr->tpte.len_lo = cpu_to_be32(mhp->ibmr.length);
  568. fr->tpte.va_hi = cpu_to_be32(mhp->ibmr.iova >> 32);
  569. fr->tpte.va_lo_fbo = cpu_to_be32(mhp->ibmr.iova & 0xffffffff);
  570. p[0] = cpu_to_be64((u64)mhp->mpl[0]);
  571. p[1] = cpu_to_be64((u64)mhp->mpl[1]);
  572. *len16 = DIV_ROUND_UP(sizeof(*fr), 16);
  573. }
  574. static int build_memreg(struct t4_sq *sq, union t4_wr *wqe,
  575. struct ib_reg_wr *wr, struct c4iw_mr *mhp, u8 *len16,
  576. bool dsgl_supported)
  577. {
  578. struct fw_ri_immd *imdp;
  579. __be64 *p;
  580. int i;
  581. int pbllen = roundup(mhp->mpl_len * sizeof(u64), 32);
  582. int rem;
  583. if (mhp->mpl_len > t4_max_fr_depth(dsgl_supported && use_dsgl))
  584. return -EINVAL;
  585. wqe->fr.qpbinde_to_dcacpu = 0;
  586. wqe->fr.pgsz_shift = ilog2(wr->mr->page_size) - 12;
  587. wqe->fr.addr_type = FW_RI_VA_BASED_TO;
  588. wqe->fr.mem_perms = c4iw_ib_to_tpt_access(wr->access);
  589. wqe->fr.len_hi = 0;
  590. wqe->fr.len_lo = cpu_to_be32(mhp->ibmr.length);
  591. wqe->fr.stag = cpu_to_be32(wr->key);
  592. wqe->fr.va_hi = cpu_to_be32(mhp->ibmr.iova >> 32);
  593. wqe->fr.va_lo_fbo = cpu_to_be32(mhp->ibmr.iova &
  594. 0xffffffff);
  595. if (dsgl_supported && use_dsgl && (pbllen > max_fr_immd)) {
  596. struct fw_ri_dsgl *sglp;
  597. for (i = 0; i < mhp->mpl_len; i++)
  598. mhp->mpl[i] = (__force u64)cpu_to_be64((u64)mhp->mpl[i]);
  599. sglp = (struct fw_ri_dsgl *)(&wqe->fr + 1);
  600. sglp->op = FW_RI_DATA_DSGL;
  601. sglp->r1 = 0;
  602. sglp->nsge = cpu_to_be16(1);
  603. sglp->addr0 = cpu_to_be64(mhp->mpl_addr);
  604. sglp->len0 = cpu_to_be32(pbllen);
  605. *len16 = DIV_ROUND_UP(sizeof(wqe->fr) + sizeof(*sglp), 16);
  606. } else {
  607. imdp = (struct fw_ri_immd *)(&wqe->fr + 1);
  608. imdp->op = FW_RI_DATA_IMMD;
  609. imdp->r1 = 0;
  610. imdp->r2 = 0;
  611. imdp->immdlen = cpu_to_be32(pbllen);
  612. p = (__be64 *)(imdp + 1);
  613. rem = pbllen;
  614. for (i = 0; i < mhp->mpl_len; i++) {
  615. *p = cpu_to_be64((u64)mhp->mpl[i]);
  616. rem -= sizeof(*p);
  617. if (++p == (__be64 *)&sq->queue[sq->size])
  618. p = (__be64 *)sq->queue;
  619. }
  620. while (rem) {
  621. *p = 0;
  622. rem -= sizeof(*p);
  623. if (++p == (__be64 *)&sq->queue[sq->size])
  624. p = (__be64 *)sq->queue;
  625. }
  626. *len16 = DIV_ROUND_UP(sizeof(wqe->fr) + sizeof(*imdp)
  627. + pbllen, 16);
  628. }
  629. return 0;
  630. }
  631. static int build_inv_stag(union t4_wr *wqe, struct ib_send_wr *wr, u8 *len16)
  632. {
  633. wqe->inv.stag_inv = cpu_to_be32(wr->ex.invalidate_rkey);
  634. wqe->inv.r2 = 0;
  635. *len16 = DIV_ROUND_UP(sizeof wqe->inv, 16);
  636. return 0;
  637. }
  638. static void free_qp_work(struct work_struct *work)
  639. {
  640. struct c4iw_ucontext *ucontext;
  641. struct c4iw_qp *qhp;
  642. struct c4iw_dev *rhp;
  643. qhp = container_of(work, struct c4iw_qp, free_work);
  644. ucontext = qhp->ucontext;
  645. rhp = qhp->rhp;
  646. pr_debug("qhp %p ucontext %p\n", qhp, ucontext);
  647. destroy_qp(&rhp->rdev, &qhp->wq,
  648. ucontext ? &ucontext->uctx : &rhp->rdev.uctx);
  649. if (ucontext)
  650. c4iw_put_ucontext(ucontext);
  651. c4iw_put_wr_wait(qhp->wr_waitp);
  652. kfree(qhp);
  653. }
  654. static void queue_qp_free(struct kref *kref)
  655. {
  656. struct c4iw_qp *qhp;
  657. qhp = container_of(kref, struct c4iw_qp, kref);
  658. pr_debug("qhp %p\n", qhp);
  659. queue_work(qhp->rhp->rdev.free_workq, &qhp->free_work);
  660. }
  661. void c4iw_qp_add_ref(struct ib_qp *qp)
  662. {
  663. pr_debug("ib_qp %p\n", qp);
  664. kref_get(&to_c4iw_qp(qp)->kref);
  665. }
  666. void c4iw_qp_rem_ref(struct ib_qp *qp)
  667. {
  668. pr_debug("ib_qp %p\n", qp);
  669. kref_put(&to_c4iw_qp(qp)->kref, queue_qp_free);
  670. }
  671. static void add_to_fc_list(struct list_head *head, struct list_head *entry)
  672. {
  673. if (list_empty(entry))
  674. list_add_tail(entry, head);
  675. }
  676. static int ring_kernel_sq_db(struct c4iw_qp *qhp, u16 inc)
  677. {
  678. unsigned long flags;
  679. spin_lock_irqsave(&qhp->rhp->lock, flags);
  680. spin_lock(&qhp->lock);
  681. if (qhp->rhp->db_state == NORMAL)
  682. t4_ring_sq_db(&qhp->wq, inc, NULL);
  683. else {
  684. add_to_fc_list(&qhp->rhp->db_fc_list, &qhp->db_fc_entry);
  685. qhp->wq.sq.wq_pidx_inc += inc;
  686. }
  687. spin_unlock(&qhp->lock);
  688. spin_unlock_irqrestore(&qhp->rhp->lock, flags);
  689. return 0;
  690. }
  691. static int ring_kernel_rq_db(struct c4iw_qp *qhp, u16 inc)
  692. {
  693. unsigned long flags;
  694. spin_lock_irqsave(&qhp->rhp->lock, flags);
  695. spin_lock(&qhp->lock);
  696. if (qhp->rhp->db_state == NORMAL)
  697. t4_ring_rq_db(&qhp->wq, inc, NULL);
  698. else {
  699. add_to_fc_list(&qhp->rhp->db_fc_list, &qhp->db_fc_entry);
  700. qhp->wq.rq.wq_pidx_inc += inc;
  701. }
  702. spin_unlock(&qhp->lock);
  703. spin_unlock_irqrestore(&qhp->rhp->lock, flags);
  704. return 0;
  705. }
  706. static int ib_to_fw_opcode(int ib_opcode)
  707. {
  708. int opcode;
  709. switch (ib_opcode) {
  710. case IB_WR_SEND_WITH_INV:
  711. opcode = FW_RI_SEND_WITH_INV;
  712. break;
  713. case IB_WR_SEND:
  714. opcode = FW_RI_SEND;
  715. break;
  716. case IB_WR_RDMA_WRITE:
  717. opcode = FW_RI_RDMA_WRITE;
  718. break;
  719. case IB_WR_RDMA_READ:
  720. case IB_WR_RDMA_READ_WITH_INV:
  721. opcode = FW_RI_READ_REQ;
  722. break;
  723. case IB_WR_REG_MR:
  724. opcode = FW_RI_FAST_REGISTER;
  725. break;
  726. case IB_WR_LOCAL_INV:
  727. opcode = FW_RI_LOCAL_INV;
  728. break;
  729. default:
  730. opcode = -EINVAL;
  731. }
  732. return opcode;
  733. }
  734. static int complete_sq_drain_wr(struct c4iw_qp *qhp, struct ib_send_wr *wr)
  735. {
  736. struct t4_cqe cqe = {};
  737. struct c4iw_cq *schp;
  738. unsigned long flag;
  739. struct t4_cq *cq;
  740. int opcode;
  741. schp = to_c4iw_cq(qhp->ibqp.send_cq);
  742. cq = &schp->cq;
  743. opcode = ib_to_fw_opcode(wr->opcode);
  744. if (opcode < 0)
  745. return opcode;
  746. cqe.u.drain_cookie = wr->wr_id;
  747. cqe.header = cpu_to_be32(CQE_STATUS_V(T4_ERR_SWFLUSH) |
  748. CQE_OPCODE_V(opcode) |
  749. CQE_TYPE_V(1) |
  750. CQE_SWCQE_V(1) |
  751. CQE_DRAIN_V(1) |
  752. CQE_QPID_V(qhp->wq.sq.qid));
  753. spin_lock_irqsave(&schp->lock, flag);
  754. cqe.bits_type_ts = cpu_to_be64(CQE_GENBIT_V((u64)cq->gen));
  755. cq->sw_queue[cq->sw_pidx] = cqe;
  756. t4_swcq_produce(cq);
  757. spin_unlock_irqrestore(&schp->lock, flag);
  758. if (t4_clear_cq_armed(&schp->cq)) {
  759. spin_lock_irqsave(&schp->comp_handler_lock, flag);
  760. (*schp->ibcq.comp_handler)(&schp->ibcq,
  761. schp->ibcq.cq_context);
  762. spin_unlock_irqrestore(&schp->comp_handler_lock, flag);
  763. }
  764. return 0;
  765. }
  766. static int complete_sq_drain_wrs(struct c4iw_qp *qhp, struct ib_send_wr *wr,
  767. struct ib_send_wr **bad_wr)
  768. {
  769. int ret = 0;
  770. while (wr) {
  771. ret = complete_sq_drain_wr(qhp, wr);
  772. if (ret) {
  773. *bad_wr = wr;
  774. break;
  775. }
  776. wr = wr->next;
  777. }
  778. return ret;
  779. }
  780. static void complete_rq_drain_wr(struct c4iw_qp *qhp, struct ib_recv_wr *wr)
  781. {
  782. struct t4_cqe cqe = {};
  783. struct c4iw_cq *rchp;
  784. unsigned long flag;
  785. struct t4_cq *cq;
  786. rchp = to_c4iw_cq(qhp->ibqp.recv_cq);
  787. cq = &rchp->cq;
  788. cqe.u.drain_cookie = wr->wr_id;
  789. cqe.header = cpu_to_be32(CQE_STATUS_V(T4_ERR_SWFLUSH) |
  790. CQE_OPCODE_V(FW_RI_SEND) |
  791. CQE_TYPE_V(0) |
  792. CQE_SWCQE_V(1) |
  793. CQE_DRAIN_V(1) |
  794. CQE_QPID_V(qhp->wq.sq.qid));
  795. spin_lock_irqsave(&rchp->lock, flag);
  796. cqe.bits_type_ts = cpu_to_be64(CQE_GENBIT_V((u64)cq->gen));
  797. cq->sw_queue[cq->sw_pidx] = cqe;
  798. t4_swcq_produce(cq);
  799. spin_unlock_irqrestore(&rchp->lock, flag);
  800. if (t4_clear_cq_armed(&rchp->cq)) {
  801. spin_lock_irqsave(&rchp->comp_handler_lock, flag);
  802. (*rchp->ibcq.comp_handler)(&rchp->ibcq,
  803. rchp->ibcq.cq_context);
  804. spin_unlock_irqrestore(&rchp->comp_handler_lock, flag);
  805. }
  806. }
  807. static void complete_rq_drain_wrs(struct c4iw_qp *qhp, struct ib_recv_wr *wr)
  808. {
  809. while (wr) {
  810. complete_rq_drain_wr(qhp, wr);
  811. wr = wr->next;
  812. }
  813. }
  814. int c4iw_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
  815. struct ib_send_wr **bad_wr)
  816. {
  817. int err = 0;
  818. u8 len16 = 0;
  819. enum fw_wr_opcodes fw_opcode = 0;
  820. enum fw_ri_wr_flags fw_flags;
  821. struct c4iw_qp *qhp;
  822. union t4_wr *wqe = NULL;
  823. u32 num_wrs;
  824. struct t4_swsqe *swsqe;
  825. unsigned long flag;
  826. u16 idx = 0;
  827. qhp = to_c4iw_qp(ibqp);
  828. spin_lock_irqsave(&qhp->lock, flag);
  829. /*
  830. * If the qp has been flushed, then just insert a special
  831. * drain cqe.
  832. */
  833. if (qhp->wq.flushed) {
  834. spin_unlock_irqrestore(&qhp->lock, flag);
  835. err = complete_sq_drain_wrs(qhp, wr, bad_wr);
  836. return err;
  837. }
  838. num_wrs = t4_sq_avail(&qhp->wq);
  839. if (num_wrs == 0) {
  840. spin_unlock_irqrestore(&qhp->lock, flag);
  841. *bad_wr = wr;
  842. return -ENOMEM;
  843. }
  844. while (wr) {
  845. if (num_wrs == 0) {
  846. err = -ENOMEM;
  847. *bad_wr = wr;
  848. break;
  849. }
  850. wqe = (union t4_wr *)((u8 *)qhp->wq.sq.queue +
  851. qhp->wq.sq.wq_pidx * T4_EQ_ENTRY_SIZE);
  852. fw_flags = 0;
  853. if (wr->send_flags & IB_SEND_SOLICITED)
  854. fw_flags |= FW_RI_SOLICITED_EVENT_FLAG;
  855. if (wr->send_flags & IB_SEND_SIGNALED || qhp->sq_sig_all)
  856. fw_flags |= FW_RI_COMPLETION_FLAG;
  857. swsqe = &qhp->wq.sq.sw_sq[qhp->wq.sq.pidx];
  858. switch (wr->opcode) {
  859. case IB_WR_SEND_WITH_INV:
  860. case IB_WR_SEND:
  861. if (wr->send_flags & IB_SEND_FENCE)
  862. fw_flags |= FW_RI_READ_FENCE_FLAG;
  863. fw_opcode = FW_RI_SEND_WR;
  864. if (wr->opcode == IB_WR_SEND)
  865. swsqe->opcode = FW_RI_SEND;
  866. else
  867. swsqe->opcode = FW_RI_SEND_WITH_INV;
  868. err = build_rdma_send(&qhp->wq.sq, wqe, wr, &len16);
  869. break;
  870. case IB_WR_RDMA_WRITE:
  871. fw_opcode = FW_RI_RDMA_WRITE_WR;
  872. swsqe->opcode = FW_RI_RDMA_WRITE;
  873. err = build_rdma_write(&qhp->wq.sq, wqe, wr, &len16);
  874. break;
  875. case IB_WR_RDMA_READ:
  876. case IB_WR_RDMA_READ_WITH_INV:
  877. fw_opcode = FW_RI_RDMA_READ_WR;
  878. swsqe->opcode = FW_RI_READ_REQ;
  879. if (wr->opcode == IB_WR_RDMA_READ_WITH_INV) {
  880. c4iw_invalidate_mr(qhp->rhp,
  881. wr->sg_list[0].lkey);
  882. fw_flags = FW_RI_RDMA_READ_INVALIDATE;
  883. } else {
  884. fw_flags = 0;
  885. }
  886. err = build_rdma_read(wqe, wr, &len16);
  887. if (err)
  888. break;
  889. swsqe->read_len = wr->sg_list[0].length;
  890. if (!qhp->wq.sq.oldest_read)
  891. qhp->wq.sq.oldest_read = swsqe;
  892. break;
  893. case IB_WR_REG_MR: {
  894. struct c4iw_mr *mhp = to_c4iw_mr(reg_wr(wr)->mr);
  895. swsqe->opcode = FW_RI_FAST_REGISTER;
  896. if (qhp->rhp->rdev.lldi.fr_nsmr_tpte_wr_support &&
  897. !mhp->attr.state && mhp->mpl_len <= 2) {
  898. fw_opcode = FW_RI_FR_NSMR_TPTE_WR;
  899. build_tpte_memreg(&wqe->fr_tpte, reg_wr(wr),
  900. mhp, &len16);
  901. } else {
  902. fw_opcode = FW_RI_FR_NSMR_WR;
  903. err = build_memreg(&qhp->wq.sq, wqe, reg_wr(wr),
  904. mhp, &len16,
  905. qhp->rhp->rdev.lldi.ulptx_memwrite_dsgl);
  906. if (err)
  907. break;
  908. }
  909. mhp->attr.state = 1;
  910. break;
  911. }
  912. case IB_WR_LOCAL_INV:
  913. if (wr->send_flags & IB_SEND_FENCE)
  914. fw_flags |= FW_RI_LOCAL_FENCE_FLAG;
  915. fw_opcode = FW_RI_INV_LSTAG_WR;
  916. swsqe->opcode = FW_RI_LOCAL_INV;
  917. err = build_inv_stag(wqe, wr, &len16);
  918. c4iw_invalidate_mr(qhp->rhp, wr->ex.invalidate_rkey);
  919. break;
  920. default:
  921. pr_warn("%s post of type=%d TBD!\n", __func__,
  922. wr->opcode);
  923. err = -EINVAL;
  924. }
  925. if (err) {
  926. *bad_wr = wr;
  927. break;
  928. }
  929. swsqe->idx = qhp->wq.sq.pidx;
  930. swsqe->complete = 0;
  931. swsqe->signaled = (wr->send_flags & IB_SEND_SIGNALED) ||
  932. qhp->sq_sig_all;
  933. swsqe->flushed = 0;
  934. swsqe->wr_id = wr->wr_id;
  935. if (c4iw_wr_log) {
  936. swsqe->sge_ts = cxgb4_read_sge_timestamp(
  937. qhp->rhp->rdev.lldi.ports[0]);
  938. swsqe->host_time = ktime_get();
  939. }
  940. init_wr_hdr(wqe, qhp->wq.sq.pidx, fw_opcode, fw_flags, len16);
  941. pr_debug("cookie 0x%llx pidx 0x%x opcode 0x%x read_len %u\n",
  942. (unsigned long long)wr->wr_id, qhp->wq.sq.pidx,
  943. swsqe->opcode, swsqe->read_len);
  944. wr = wr->next;
  945. num_wrs--;
  946. t4_sq_produce(&qhp->wq, len16);
  947. idx += DIV_ROUND_UP(len16*16, T4_EQ_ENTRY_SIZE);
  948. }
  949. if (!qhp->rhp->rdev.status_page->db_off) {
  950. t4_ring_sq_db(&qhp->wq, idx, wqe);
  951. spin_unlock_irqrestore(&qhp->lock, flag);
  952. } else {
  953. spin_unlock_irqrestore(&qhp->lock, flag);
  954. ring_kernel_sq_db(qhp, idx);
  955. }
  956. return err;
  957. }
  958. int c4iw_post_receive(struct ib_qp *ibqp, struct ib_recv_wr *wr,
  959. struct ib_recv_wr **bad_wr)
  960. {
  961. int err = 0;
  962. struct c4iw_qp *qhp;
  963. union t4_recv_wr *wqe = NULL;
  964. u32 num_wrs;
  965. u8 len16 = 0;
  966. unsigned long flag;
  967. u16 idx = 0;
  968. qhp = to_c4iw_qp(ibqp);
  969. spin_lock_irqsave(&qhp->lock, flag);
  970. /*
  971. * If the qp has been flushed, then just insert a special
  972. * drain cqe.
  973. */
  974. if (qhp->wq.flushed) {
  975. spin_unlock_irqrestore(&qhp->lock, flag);
  976. complete_rq_drain_wrs(qhp, wr);
  977. return err;
  978. }
  979. num_wrs = t4_rq_avail(&qhp->wq);
  980. if (num_wrs == 0) {
  981. spin_unlock_irqrestore(&qhp->lock, flag);
  982. *bad_wr = wr;
  983. return -ENOMEM;
  984. }
  985. while (wr) {
  986. if (wr->num_sge > T4_MAX_RECV_SGE) {
  987. err = -EINVAL;
  988. *bad_wr = wr;
  989. break;
  990. }
  991. wqe = (union t4_recv_wr *)((u8 *)qhp->wq.rq.queue +
  992. qhp->wq.rq.wq_pidx *
  993. T4_EQ_ENTRY_SIZE);
  994. if (num_wrs)
  995. err = build_rdma_recv(qhp, wqe, wr, &len16);
  996. else
  997. err = -ENOMEM;
  998. if (err) {
  999. *bad_wr = wr;
  1000. break;
  1001. }
  1002. qhp->wq.rq.sw_rq[qhp->wq.rq.pidx].wr_id = wr->wr_id;
  1003. if (c4iw_wr_log) {
  1004. qhp->wq.rq.sw_rq[qhp->wq.rq.pidx].sge_ts =
  1005. cxgb4_read_sge_timestamp(
  1006. qhp->rhp->rdev.lldi.ports[0]);
  1007. qhp->wq.rq.sw_rq[qhp->wq.rq.pidx].host_time =
  1008. ktime_get();
  1009. }
  1010. wqe->recv.opcode = FW_RI_RECV_WR;
  1011. wqe->recv.r1 = 0;
  1012. wqe->recv.wrid = qhp->wq.rq.pidx;
  1013. wqe->recv.r2[0] = 0;
  1014. wqe->recv.r2[1] = 0;
  1015. wqe->recv.r2[2] = 0;
  1016. wqe->recv.len16 = len16;
  1017. pr_debug("cookie 0x%llx pidx %u\n",
  1018. (unsigned long long)wr->wr_id, qhp->wq.rq.pidx);
  1019. t4_rq_produce(&qhp->wq, len16);
  1020. idx += DIV_ROUND_UP(len16*16, T4_EQ_ENTRY_SIZE);
  1021. wr = wr->next;
  1022. num_wrs--;
  1023. }
  1024. if (!qhp->rhp->rdev.status_page->db_off) {
  1025. t4_ring_rq_db(&qhp->wq, idx, wqe);
  1026. spin_unlock_irqrestore(&qhp->lock, flag);
  1027. } else {
  1028. spin_unlock_irqrestore(&qhp->lock, flag);
  1029. ring_kernel_rq_db(qhp, idx);
  1030. }
  1031. return err;
  1032. }
  1033. static inline void build_term_codes(struct t4_cqe *err_cqe, u8 *layer_type,
  1034. u8 *ecode)
  1035. {
  1036. int status;
  1037. int tagged;
  1038. int opcode;
  1039. int rqtype;
  1040. int send_inv;
  1041. if (!err_cqe) {
  1042. *layer_type = LAYER_RDMAP|DDP_LOCAL_CATA;
  1043. *ecode = 0;
  1044. return;
  1045. }
  1046. status = CQE_STATUS(err_cqe);
  1047. opcode = CQE_OPCODE(err_cqe);
  1048. rqtype = RQ_TYPE(err_cqe);
  1049. send_inv = (opcode == FW_RI_SEND_WITH_INV) ||
  1050. (opcode == FW_RI_SEND_WITH_SE_INV);
  1051. tagged = (opcode == FW_RI_RDMA_WRITE) ||
  1052. (rqtype && (opcode == FW_RI_READ_RESP));
  1053. switch (status) {
  1054. case T4_ERR_STAG:
  1055. if (send_inv) {
  1056. *layer_type = LAYER_RDMAP|RDMAP_REMOTE_OP;
  1057. *ecode = RDMAP_CANT_INV_STAG;
  1058. } else {
  1059. *layer_type = LAYER_RDMAP|RDMAP_REMOTE_PROT;
  1060. *ecode = RDMAP_INV_STAG;
  1061. }
  1062. break;
  1063. case T4_ERR_PDID:
  1064. *layer_type = LAYER_RDMAP|RDMAP_REMOTE_PROT;
  1065. if ((opcode == FW_RI_SEND_WITH_INV) ||
  1066. (opcode == FW_RI_SEND_WITH_SE_INV))
  1067. *ecode = RDMAP_CANT_INV_STAG;
  1068. else
  1069. *ecode = RDMAP_STAG_NOT_ASSOC;
  1070. break;
  1071. case T4_ERR_QPID:
  1072. *layer_type = LAYER_RDMAP|RDMAP_REMOTE_PROT;
  1073. *ecode = RDMAP_STAG_NOT_ASSOC;
  1074. break;
  1075. case T4_ERR_ACCESS:
  1076. *layer_type = LAYER_RDMAP|RDMAP_REMOTE_PROT;
  1077. *ecode = RDMAP_ACC_VIOL;
  1078. break;
  1079. case T4_ERR_WRAP:
  1080. *layer_type = LAYER_RDMAP|RDMAP_REMOTE_PROT;
  1081. *ecode = RDMAP_TO_WRAP;
  1082. break;
  1083. case T4_ERR_BOUND:
  1084. if (tagged) {
  1085. *layer_type = LAYER_DDP|DDP_TAGGED_ERR;
  1086. *ecode = DDPT_BASE_BOUNDS;
  1087. } else {
  1088. *layer_type = LAYER_RDMAP|RDMAP_REMOTE_PROT;
  1089. *ecode = RDMAP_BASE_BOUNDS;
  1090. }
  1091. break;
  1092. case T4_ERR_INVALIDATE_SHARED_MR:
  1093. case T4_ERR_INVALIDATE_MR_WITH_MW_BOUND:
  1094. *layer_type = LAYER_RDMAP|RDMAP_REMOTE_OP;
  1095. *ecode = RDMAP_CANT_INV_STAG;
  1096. break;
  1097. case T4_ERR_ECC:
  1098. case T4_ERR_ECC_PSTAG:
  1099. case T4_ERR_INTERNAL_ERR:
  1100. *layer_type = LAYER_RDMAP|RDMAP_LOCAL_CATA;
  1101. *ecode = 0;
  1102. break;
  1103. case T4_ERR_OUT_OF_RQE:
  1104. *layer_type = LAYER_DDP|DDP_UNTAGGED_ERR;
  1105. *ecode = DDPU_INV_MSN_NOBUF;
  1106. break;
  1107. case T4_ERR_PBL_ADDR_BOUND:
  1108. *layer_type = LAYER_DDP|DDP_TAGGED_ERR;
  1109. *ecode = DDPT_BASE_BOUNDS;
  1110. break;
  1111. case T4_ERR_CRC:
  1112. *layer_type = LAYER_MPA|DDP_LLP;
  1113. *ecode = MPA_CRC_ERR;
  1114. break;
  1115. case T4_ERR_MARKER:
  1116. *layer_type = LAYER_MPA|DDP_LLP;
  1117. *ecode = MPA_MARKER_ERR;
  1118. break;
  1119. case T4_ERR_PDU_LEN_ERR:
  1120. *layer_type = LAYER_DDP|DDP_UNTAGGED_ERR;
  1121. *ecode = DDPU_MSG_TOOBIG;
  1122. break;
  1123. case T4_ERR_DDP_VERSION:
  1124. if (tagged) {
  1125. *layer_type = LAYER_DDP|DDP_TAGGED_ERR;
  1126. *ecode = DDPT_INV_VERS;
  1127. } else {
  1128. *layer_type = LAYER_DDP|DDP_UNTAGGED_ERR;
  1129. *ecode = DDPU_INV_VERS;
  1130. }
  1131. break;
  1132. case T4_ERR_RDMA_VERSION:
  1133. *layer_type = LAYER_RDMAP|RDMAP_REMOTE_OP;
  1134. *ecode = RDMAP_INV_VERS;
  1135. break;
  1136. case T4_ERR_OPCODE:
  1137. *layer_type = LAYER_RDMAP|RDMAP_REMOTE_OP;
  1138. *ecode = RDMAP_INV_OPCODE;
  1139. break;
  1140. case T4_ERR_DDP_QUEUE_NUM:
  1141. *layer_type = LAYER_DDP|DDP_UNTAGGED_ERR;
  1142. *ecode = DDPU_INV_QN;
  1143. break;
  1144. case T4_ERR_MSN:
  1145. case T4_ERR_MSN_GAP:
  1146. case T4_ERR_MSN_RANGE:
  1147. case T4_ERR_IRD_OVERFLOW:
  1148. *layer_type = LAYER_DDP|DDP_UNTAGGED_ERR;
  1149. *ecode = DDPU_INV_MSN_RANGE;
  1150. break;
  1151. case T4_ERR_TBIT:
  1152. *layer_type = LAYER_DDP|DDP_LOCAL_CATA;
  1153. *ecode = 0;
  1154. break;
  1155. case T4_ERR_MO:
  1156. *layer_type = LAYER_DDP|DDP_UNTAGGED_ERR;
  1157. *ecode = DDPU_INV_MO;
  1158. break;
  1159. default:
  1160. *layer_type = LAYER_RDMAP|DDP_LOCAL_CATA;
  1161. *ecode = 0;
  1162. break;
  1163. }
  1164. }
  1165. static void post_terminate(struct c4iw_qp *qhp, struct t4_cqe *err_cqe,
  1166. gfp_t gfp)
  1167. {
  1168. struct fw_ri_wr *wqe;
  1169. struct sk_buff *skb;
  1170. struct terminate_message *term;
  1171. pr_debug("qhp %p qid 0x%x tid %u\n", qhp, qhp->wq.sq.qid,
  1172. qhp->ep->hwtid);
  1173. skb = skb_dequeue(&qhp->ep->com.ep_skb_list);
  1174. if (WARN_ON(!skb))
  1175. return;
  1176. set_wr_txq(skb, CPL_PRIORITY_DATA, qhp->ep->txq_idx);
  1177. wqe = __skb_put(skb, sizeof(*wqe));
  1178. memset(wqe, 0, sizeof *wqe);
  1179. wqe->op_compl = cpu_to_be32(FW_WR_OP_V(FW_RI_INIT_WR));
  1180. wqe->flowid_len16 = cpu_to_be32(
  1181. FW_WR_FLOWID_V(qhp->ep->hwtid) |
  1182. FW_WR_LEN16_V(DIV_ROUND_UP(sizeof(*wqe), 16)));
  1183. wqe->u.terminate.type = FW_RI_TYPE_TERMINATE;
  1184. wqe->u.terminate.immdlen = cpu_to_be32(sizeof *term);
  1185. term = (struct terminate_message *)wqe->u.terminate.termmsg;
  1186. if (qhp->attr.layer_etype == (LAYER_MPA|DDP_LLP)) {
  1187. term->layer_etype = qhp->attr.layer_etype;
  1188. term->ecode = qhp->attr.ecode;
  1189. } else
  1190. build_term_codes(err_cqe, &term->layer_etype, &term->ecode);
  1191. c4iw_ofld_send(&qhp->rhp->rdev, skb);
  1192. }
  1193. /*
  1194. * Assumes qhp lock is held.
  1195. */
  1196. static void __flush_qp(struct c4iw_qp *qhp, struct c4iw_cq *rchp,
  1197. struct c4iw_cq *schp)
  1198. {
  1199. int count;
  1200. int rq_flushed, sq_flushed;
  1201. unsigned long flag;
  1202. pr_debug("qhp %p rchp %p schp %p\n", qhp, rchp, schp);
  1203. /* locking hierarchy: cqs lock first, then qp lock. */
  1204. spin_lock_irqsave(&rchp->lock, flag);
  1205. if (schp != rchp)
  1206. spin_lock(&schp->lock);
  1207. spin_lock(&qhp->lock);
  1208. if (qhp->wq.flushed) {
  1209. spin_unlock(&qhp->lock);
  1210. if (schp != rchp)
  1211. spin_unlock(&schp->lock);
  1212. spin_unlock_irqrestore(&rchp->lock, flag);
  1213. return;
  1214. }
  1215. qhp->wq.flushed = 1;
  1216. t4_set_wq_in_error(&qhp->wq);
  1217. c4iw_flush_hw_cq(rchp, qhp);
  1218. c4iw_count_rcqes(&rchp->cq, &qhp->wq, &count);
  1219. rq_flushed = c4iw_flush_rq(&qhp->wq, &rchp->cq, count);
  1220. if (schp != rchp)
  1221. c4iw_flush_hw_cq(schp, qhp);
  1222. sq_flushed = c4iw_flush_sq(qhp);
  1223. spin_unlock(&qhp->lock);
  1224. if (schp != rchp)
  1225. spin_unlock(&schp->lock);
  1226. spin_unlock_irqrestore(&rchp->lock, flag);
  1227. if (schp == rchp) {
  1228. if ((rq_flushed || sq_flushed) &&
  1229. t4_clear_cq_armed(&rchp->cq)) {
  1230. spin_lock_irqsave(&rchp->comp_handler_lock, flag);
  1231. (*rchp->ibcq.comp_handler)(&rchp->ibcq,
  1232. rchp->ibcq.cq_context);
  1233. spin_unlock_irqrestore(&rchp->comp_handler_lock, flag);
  1234. }
  1235. } else {
  1236. if (rq_flushed && t4_clear_cq_armed(&rchp->cq)) {
  1237. spin_lock_irqsave(&rchp->comp_handler_lock, flag);
  1238. (*rchp->ibcq.comp_handler)(&rchp->ibcq,
  1239. rchp->ibcq.cq_context);
  1240. spin_unlock_irqrestore(&rchp->comp_handler_lock, flag);
  1241. }
  1242. if (sq_flushed && t4_clear_cq_armed(&schp->cq)) {
  1243. spin_lock_irqsave(&schp->comp_handler_lock, flag);
  1244. (*schp->ibcq.comp_handler)(&schp->ibcq,
  1245. schp->ibcq.cq_context);
  1246. spin_unlock_irqrestore(&schp->comp_handler_lock, flag);
  1247. }
  1248. }
  1249. }
  1250. static void flush_qp(struct c4iw_qp *qhp)
  1251. {
  1252. struct c4iw_cq *rchp, *schp;
  1253. unsigned long flag;
  1254. rchp = to_c4iw_cq(qhp->ibqp.recv_cq);
  1255. schp = to_c4iw_cq(qhp->ibqp.send_cq);
  1256. if (qhp->ibqp.uobject) {
  1257. t4_set_wq_in_error(&qhp->wq);
  1258. t4_set_cq_in_error(&rchp->cq);
  1259. spin_lock_irqsave(&rchp->comp_handler_lock, flag);
  1260. (*rchp->ibcq.comp_handler)(&rchp->ibcq, rchp->ibcq.cq_context);
  1261. spin_unlock_irqrestore(&rchp->comp_handler_lock, flag);
  1262. if (schp != rchp) {
  1263. t4_set_cq_in_error(&schp->cq);
  1264. spin_lock_irqsave(&schp->comp_handler_lock, flag);
  1265. (*schp->ibcq.comp_handler)(&schp->ibcq,
  1266. schp->ibcq.cq_context);
  1267. spin_unlock_irqrestore(&schp->comp_handler_lock, flag);
  1268. }
  1269. return;
  1270. }
  1271. __flush_qp(qhp, rchp, schp);
  1272. }
  1273. static int rdma_fini(struct c4iw_dev *rhp, struct c4iw_qp *qhp,
  1274. struct c4iw_ep *ep)
  1275. {
  1276. struct fw_ri_wr *wqe;
  1277. int ret;
  1278. struct sk_buff *skb;
  1279. pr_debug("qhp %p qid 0x%x tid %u\n", qhp, qhp->wq.sq.qid, ep->hwtid);
  1280. skb = skb_dequeue(&ep->com.ep_skb_list);
  1281. if (WARN_ON(!skb))
  1282. return -ENOMEM;
  1283. set_wr_txq(skb, CPL_PRIORITY_DATA, ep->txq_idx);
  1284. wqe = __skb_put(skb, sizeof(*wqe));
  1285. memset(wqe, 0, sizeof *wqe);
  1286. wqe->op_compl = cpu_to_be32(
  1287. FW_WR_OP_V(FW_RI_INIT_WR) |
  1288. FW_WR_COMPL_F);
  1289. wqe->flowid_len16 = cpu_to_be32(
  1290. FW_WR_FLOWID_V(ep->hwtid) |
  1291. FW_WR_LEN16_V(DIV_ROUND_UP(sizeof(*wqe), 16)));
  1292. wqe->cookie = (uintptr_t)ep->com.wr_waitp;
  1293. wqe->u.fini.type = FW_RI_TYPE_FINI;
  1294. ret = c4iw_ref_send_wait(&rhp->rdev, skb, ep->com.wr_waitp,
  1295. qhp->ep->hwtid, qhp->wq.sq.qid, __func__);
  1296. pr_debug("ret %d\n", ret);
  1297. return ret;
  1298. }
  1299. static void build_rtr_msg(u8 p2p_type, struct fw_ri_init *init)
  1300. {
  1301. pr_debug("p2p_type = %d\n", p2p_type);
  1302. memset(&init->u, 0, sizeof init->u);
  1303. switch (p2p_type) {
  1304. case FW_RI_INIT_P2PTYPE_RDMA_WRITE:
  1305. init->u.write.opcode = FW_RI_RDMA_WRITE_WR;
  1306. init->u.write.stag_sink = cpu_to_be32(1);
  1307. init->u.write.to_sink = cpu_to_be64(1);
  1308. init->u.write.u.immd_src[0].op = FW_RI_DATA_IMMD;
  1309. init->u.write.len16 = DIV_ROUND_UP(sizeof init->u.write +
  1310. sizeof(struct fw_ri_immd),
  1311. 16);
  1312. break;
  1313. case FW_RI_INIT_P2PTYPE_READ_REQ:
  1314. init->u.write.opcode = FW_RI_RDMA_READ_WR;
  1315. init->u.read.stag_src = cpu_to_be32(1);
  1316. init->u.read.to_src_lo = cpu_to_be32(1);
  1317. init->u.read.stag_sink = cpu_to_be32(1);
  1318. init->u.read.to_sink_lo = cpu_to_be32(1);
  1319. init->u.read.len16 = DIV_ROUND_UP(sizeof init->u.read, 16);
  1320. break;
  1321. }
  1322. }
  1323. static int rdma_init(struct c4iw_dev *rhp, struct c4iw_qp *qhp)
  1324. {
  1325. struct fw_ri_wr *wqe;
  1326. int ret;
  1327. struct sk_buff *skb;
  1328. pr_debug("qhp %p qid 0x%x tid %u ird %u ord %u\n", qhp,
  1329. qhp->wq.sq.qid, qhp->ep->hwtid, qhp->ep->ird, qhp->ep->ord);
  1330. skb = alloc_skb(sizeof *wqe, GFP_KERNEL);
  1331. if (!skb) {
  1332. ret = -ENOMEM;
  1333. goto out;
  1334. }
  1335. ret = alloc_ird(rhp, qhp->attr.max_ird);
  1336. if (ret) {
  1337. qhp->attr.max_ird = 0;
  1338. kfree_skb(skb);
  1339. goto out;
  1340. }
  1341. set_wr_txq(skb, CPL_PRIORITY_DATA, qhp->ep->txq_idx);
  1342. wqe = __skb_put(skb, sizeof(*wqe));
  1343. memset(wqe, 0, sizeof *wqe);
  1344. wqe->op_compl = cpu_to_be32(
  1345. FW_WR_OP_V(FW_RI_INIT_WR) |
  1346. FW_WR_COMPL_F);
  1347. wqe->flowid_len16 = cpu_to_be32(
  1348. FW_WR_FLOWID_V(qhp->ep->hwtid) |
  1349. FW_WR_LEN16_V(DIV_ROUND_UP(sizeof(*wqe), 16)));
  1350. wqe->cookie = (uintptr_t)qhp->ep->com.wr_waitp;
  1351. wqe->u.init.type = FW_RI_TYPE_INIT;
  1352. wqe->u.init.mpareqbit_p2ptype =
  1353. FW_RI_WR_MPAREQBIT_V(qhp->attr.mpa_attr.initiator) |
  1354. FW_RI_WR_P2PTYPE_V(qhp->attr.mpa_attr.p2p_type);
  1355. wqe->u.init.mpa_attrs = FW_RI_MPA_IETF_ENABLE;
  1356. if (qhp->attr.mpa_attr.recv_marker_enabled)
  1357. wqe->u.init.mpa_attrs |= FW_RI_MPA_RX_MARKER_ENABLE;
  1358. if (qhp->attr.mpa_attr.xmit_marker_enabled)
  1359. wqe->u.init.mpa_attrs |= FW_RI_MPA_TX_MARKER_ENABLE;
  1360. if (qhp->attr.mpa_attr.crc_enabled)
  1361. wqe->u.init.mpa_attrs |= FW_RI_MPA_CRC_ENABLE;
  1362. wqe->u.init.qp_caps = FW_RI_QP_RDMA_READ_ENABLE |
  1363. FW_RI_QP_RDMA_WRITE_ENABLE |
  1364. FW_RI_QP_BIND_ENABLE;
  1365. if (!qhp->ibqp.uobject)
  1366. wqe->u.init.qp_caps |= FW_RI_QP_FAST_REGISTER_ENABLE |
  1367. FW_RI_QP_STAG0_ENABLE;
  1368. wqe->u.init.nrqe = cpu_to_be16(t4_rqes_posted(&qhp->wq));
  1369. wqe->u.init.pdid = cpu_to_be32(qhp->attr.pd);
  1370. wqe->u.init.qpid = cpu_to_be32(qhp->wq.sq.qid);
  1371. wqe->u.init.sq_eqid = cpu_to_be32(qhp->wq.sq.qid);
  1372. wqe->u.init.rq_eqid = cpu_to_be32(qhp->wq.rq.qid);
  1373. wqe->u.init.scqid = cpu_to_be32(qhp->attr.scq);
  1374. wqe->u.init.rcqid = cpu_to_be32(qhp->attr.rcq);
  1375. wqe->u.init.ord_max = cpu_to_be32(qhp->attr.max_ord);
  1376. wqe->u.init.ird_max = cpu_to_be32(qhp->attr.max_ird);
  1377. wqe->u.init.iss = cpu_to_be32(qhp->ep->snd_seq);
  1378. wqe->u.init.irs = cpu_to_be32(qhp->ep->rcv_seq);
  1379. wqe->u.init.hwrqsize = cpu_to_be32(qhp->wq.rq.rqt_size);
  1380. wqe->u.init.hwrqaddr = cpu_to_be32(qhp->wq.rq.rqt_hwaddr -
  1381. rhp->rdev.lldi.vr->rq.start);
  1382. if (qhp->attr.mpa_attr.initiator)
  1383. build_rtr_msg(qhp->attr.mpa_attr.p2p_type, &wqe->u.init);
  1384. ret = c4iw_ref_send_wait(&rhp->rdev, skb, qhp->ep->com.wr_waitp,
  1385. qhp->ep->hwtid, qhp->wq.sq.qid, __func__);
  1386. if (!ret)
  1387. goto out;
  1388. free_ird(rhp, qhp->attr.max_ird);
  1389. out:
  1390. pr_debug("ret %d\n", ret);
  1391. return ret;
  1392. }
  1393. int c4iw_modify_qp(struct c4iw_dev *rhp, struct c4iw_qp *qhp,
  1394. enum c4iw_qp_attr_mask mask,
  1395. struct c4iw_qp_attributes *attrs,
  1396. int internal)
  1397. {
  1398. int ret = 0;
  1399. struct c4iw_qp_attributes newattr = qhp->attr;
  1400. int disconnect = 0;
  1401. int terminate = 0;
  1402. int abort = 0;
  1403. int free = 0;
  1404. struct c4iw_ep *ep = NULL;
  1405. pr_debug("qhp %p sqid 0x%x rqid 0x%x ep %p state %d -> %d\n",
  1406. qhp, qhp->wq.sq.qid, qhp->wq.rq.qid, qhp->ep, qhp->attr.state,
  1407. (mask & C4IW_QP_ATTR_NEXT_STATE) ? attrs->next_state : -1);
  1408. mutex_lock(&qhp->mutex);
  1409. /* Process attr changes if in IDLE */
  1410. if (mask & C4IW_QP_ATTR_VALID_MODIFY) {
  1411. if (qhp->attr.state != C4IW_QP_STATE_IDLE) {
  1412. ret = -EIO;
  1413. goto out;
  1414. }
  1415. if (mask & C4IW_QP_ATTR_ENABLE_RDMA_READ)
  1416. newattr.enable_rdma_read = attrs->enable_rdma_read;
  1417. if (mask & C4IW_QP_ATTR_ENABLE_RDMA_WRITE)
  1418. newattr.enable_rdma_write = attrs->enable_rdma_write;
  1419. if (mask & C4IW_QP_ATTR_ENABLE_RDMA_BIND)
  1420. newattr.enable_bind = attrs->enable_bind;
  1421. if (mask & C4IW_QP_ATTR_MAX_ORD) {
  1422. if (attrs->max_ord > c4iw_max_read_depth) {
  1423. ret = -EINVAL;
  1424. goto out;
  1425. }
  1426. newattr.max_ord = attrs->max_ord;
  1427. }
  1428. if (mask & C4IW_QP_ATTR_MAX_IRD) {
  1429. if (attrs->max_ird > cur_max_read_depth(rhp)) {
  1430. ret = -EINVAL;
  1431. goto out;
  1432. }
  1433. newattr.max_ird = attrs->max_ird;
  1434. }
  1435. qhp->attr = newattr;
  1436. }
  1437. if (mask & C4IW_QP_ATTR_SQ_DB) {
  1438. ret = ring_kernel_sq_db(qhp, attrs->sq_db_inc);
  1439. goto out;
  1440. }
  1441. if (mask & C4IW_QP_ATTR_RQ_DB) {
  1442. ret = ring_kernel_rq_db(qhp, attrs->rq_db_inc);
  1443. goto out;
  1444. }
  1445. if (!(mask & C4IW_QP_ATTR_NEXT_STATE))
  1446. goto out;
  1447. if (qhp->attr.state == attrs->next_state)
  1448. goto out;
  1449. switch (qhp->attr.state) {
  1450. case C4IW_QP_STATE_IDLE:
  1451. switch (attrs->next_state) {
  1452. case C4IW_QP_STATE_RTS:
  1453. if (!(mask & C4IW_QP_ATTR_LLP_STREAM_HANDLE)) {
  1454. ret = -EINVAL;
  1455. goto out;
  1456. }
  1457. if (!(mask & C4IW_QP_ATTR_MPA_ATTR)) {
  1458. ret = -EINVAL;
  1459. goto out;
  1460. }
  1461. qhp->attr.mpa_attr = attrs->mpa_attr;
  1462. qhp->attr.llp_stream_handle = attrs->llp_stream_handle;
  1463. qhp->ep = qhp->attr.llp_stream_handle;
  1464. set_state(qhp, C4IW_QP_STATE_RTS);
  1465. /*
  1466. * Ref the endpoint here and deref when we
  1467. * disassociate the endpoint from the QP. This
  1468. * happens in CLOSING->IDLE transition or *->ERROR
  1469. * transition.
  1470. */
  1471. c4iw_get_ep(&qhp->ep->com);
  1472. ret = rdma_init(rhp, qhp);
  1473. if (ret)
  1474. goto err;
  1475. break;
  1476. case C4IW_QP_STATE_ERROR:
  1477. set_state(qhp, C4IW_QP_STATE_ERROR);
  1478. flush_qp(qhp);
  1479. break;
  1480. default:
  1481. ret = -EINVAL;
  1482. goto out;
  1483. }
  1484. break;
  1485. case C4IW_QP_STATE_RTS:
  1486. switch (attrs->next_state) {
  1487. case C4IW_QP_STATE_CLOSING:
  1488. t4_set_wq_in_error(&qhp->wq);
  1489. set_state(qhp, C4IW_QP_STATE_CLOSING);
  1490. ep = qhp->ep;
  1491. if (!internal) {
  1492. abort = 0;
  1493. disconnect = 1;
  1494. c4iw_get_ep(&qhp->ep->com);
  1495. }
  1496. ret = rdma_fini(rhp, qhp, ep);
  1497. if (ret)
  1498. goto err;
  1499. break;
  1500. case C4IW_QP_STATE_TERMINATE:
  1501. t4_set_wq_in_error(&qhp->wq);
  1502. set_state(qhp, C4IW_QP_STATE_TERMINATE);
  1503. qhp->attr.layer_etype = attrs->layer_etype;
  1504. qhp->attr.ecode = attrs->ecode;
  1505. ep = qhp->ep;
  1506. if (!internal) {
  1507. c4iw_get_ep(&qhp->ep->com);
  1508. terminate = 1;
  1509. disconnect = 1;
  1510. } else {
  1511. terminate = qhp->attr.send_term;
  1512. ret = rdma_fini(rhp, qhp, ep);
  1513. if (ret)
  1514. goto err;
  1515. }
  1516. break;
  1517. case C4IW_QP_STATE_ERROR:
  1518. t4_set_wq_in_error(&qhp->wq);
  1519. set_state(qhp, C4IW_QP_STATE_ERROR);
  1520. if (!internal) {
  1521. abort = 1;
  1522. disconnect = 1;
  1523. ep = qhp->ep;
  1524. c4iw_get_ep(&qhp->ep->com);
  1525. }
  1526. goto err;
  1527. break;
  1528. default:
  1529. ret = -EINVAL;
  1530. goto out;
  1531. }
  1532. break;
  1533. case C4IW_QP_STATE_CLOSING:
  1534. /*
  1535. * Allow kernel users to move to ERROR for qp draining.
  1536. */
  1537. if (!internal && (qhp->ibqp.uobject || attrs->next_state !=
  1538. C4IW_QP_STATE_ERROR)) {
  1539. ret = -EINVAL;
  1540. goto out;
  1541. }
  1542. switch (attrs->next_state) {
  1543. case C4IW_QP_STATE_IDLE:
  1544. flush_qp(qhp);
  1545. set_state(qhp, C4IW_QP_STATE_IDLE);
  1546. qhp->attr.llp_stream_handle = NULL;
  1547. c4iw_put_ep(&qhp->ep->com);
  1548. qhp->ep = NULL;
  1549. wake_up(&qhp->wait);
  1550. break;
  1551. case C4IW_QP_STATE_ERROR:
  1552. goto err;
  1553. default:
  1554. ret = -EINVAL;
  1555. goto err;
  1556. }
  1557. break;
  1558. case C4IW_QP_STATE_ERROR:
  1559. if (attrs->next_state != C4IW_QP_STATE_IDLE) {
  1560. ret = -EINVAL;
  1561. goto out;
  1562. }
  1563. if (!t4_sq_empty(&qhp->wq) || !t4_rq_empty(&qhp->wq)) {
  1564. ret = -EINVAL;
  1565. goto out;
  1566. }
  1567. set_state(qhp, C4IW_QP_STATE_IDLE);
  1568. break;
  1569. case C4IW_QP_STATE_TERMINATE:
  1570. if (!internal) {
  1571. ret = -EINVAL;
  1572. goto out;
  1573. }
  1574. goto err;
  1575. break;
  1576. default:
  1577. pr_err("%s in a bad state %d\n", __func__, qhp->attr.state);
  1578. ret = -EINVAL;
  1579. goto err;
  1580. break;
  1581. }
  1582. goto out;
  1583. err:
  1584. pr_debug("disassociating ep %p qpid 0x%x\n", qhp->ep,
  1585. qhp->wq.sq.qid);
  1586. /* disassociate the LLP connection */
  1587. qhp->attr.llp_stream_handle = NULL;
  1588. if (!ep)
  1589. ep = qhp->ep;
  1590. qhp->ep = NULL;
  1591. set_state(qhp, C4IW_QP_STATE_ERROR);
  1592. free = 1;
  1593. abort = 1;
  1594. flush_qp(qhp);
  1595. wake_up(&qhp->wait);
  1596. out:
  1597. mutex_unlock(&qhp->mutex);
  1598. if (terminate)
  1599. post_terminate(qhp, NULL, internal ? GFP_ATOMIC : GFP_KERNEL);
  1600. /*
  1601. * If disconnect is 1, then we need to initiate a disconnect
  1602. * on the EP. This can be a normal close (RTS->CLOSING) or
  1603. * an abnormal close (RTS/CLOSING->ERROR).
  1604. */
  1605. if (disconnect) {
  1606. c4iw_ep_disconnect(ep, abort, internal ? GFP_ATOMIC :
  1607. GFP_KERNEL);
  1608. c4iw_put_ep(&ep->com);
  1609. }
  1610. /*
  1611. * If free is 1, then we've disassociated the EP from the QP
  1612. * and we need to dereference the EP.
  1613. */
  1614. if (free)
  1615. c4iw_put_ep(&ep->com);
  1616. pr_debug("exit state %d\n", qhp->attr.state);
  1617. return ret;
  1618. }
  1619. int c4iw_destroy_qp(struct ib_qp *ib_qp)
  1620. {
  1621. struct c4iw_dev *rhp;
  1622. struct c4iw_qp *qhp;
  1623. struct c4iw_qp_attributes attrs;
  1624. qhp = to_c4iw_qp(ib_qp);
  1625. rhp = qhp->rhp;
  1626. attrs.next_state = C4IW_QP_STATE_ERROR;
  1627. if (qhp->attr.state == C4IW_QP_STATE_TERMINATE)
  1628. c4iw_modify_qp(rhp, qhp, C4IW_QP_ATTR_NEXT_STATE, &attrs, 1);
  1629. else
  1630. c4iw_modify_qp(rhp, qhp, C4IW_QP_ATTR_NEXT_STATE, &attrs, 0);
  1631. wait_event(qhp->wait, !qhp->ep);
  1632. remove_handle(rhp, &rhp->qpidr, qhp->wq.sq.qid);
  1633. spin_lock_irq(&rhp->lock);
  1634. if (!list_empty(&qhp->db_fc_entry))
  1635. list_del_init(&qhp->db_fc_entry);
  1636. spin_unlock_irq(&rhp->lock);
  1637. free_ird(rhp, qhp->attr.max_ird);
  1638. c4iw_qp_rem_ref(ib_qp);
  1639. pr_debug("ib_qp %p qpid 0x%0x\n", ib_qp, qhp->wq.sq.qid);
  1640. return 0;
  1641. }
  1642. struct ib_qp *c4iw_create_qp(struct ib_pd *pd, struct ib_qp_init_attr *attrs,
  1643. struct ib_udata *udata)
  1644. {
  1645. struct c4iw_dev *rhp;
  1646. struct c4iw_qp *qhp;
  1647. struct c4iw_pd *php;
  1648. struct c4iw_cq *schp;
  1649. struct c4iw_cq *rchp;
  1650. struct c4iw_create_qp_resp uresp;
  1651. unsigned int sqsize, rqsize;
  1652. struct c4iw_ucontext *ucontext;
  1653. int ret;
  1654. struct c4iw_mm_entry *sq_key_mm, *rq_key_mm = NULL, *sq_db_key_mm;
  1655. struct c4iw_mm_entry *rq_db_key_mm = NULL, *ma_sync_key_mm = NULL;
  1656. pr_debug("ib_pd %p\n", pd);
  1657. if (attrs->qp_type != IB_QPT_RC)
  1658. return ERR_PTR(-EINVAL);
  1659. php = to_c4iw_pd(pd);
  1660. rhp = php->rhp;
  1661. schp = get_chp(rhp, ((struct c4iw_cq *)attrs->send_cq)->cq.cqid);
  1662. rchp = get_chp(rhp, ((struct c4iw_cq *)attrs->recv_cq)->cq.cqid);
  1663. if (!schp || !rchp)
  1664. return ERR_PTR(-EINVAL);
  1665. if (attrs->cap.max_inline_data > T4_MAX_SEND_INLINE)
  1666. return ERR_PTR(-EINVAL);
  1667. if (attrs->cap.max_recv_wr > rhp->rdev.hw_queue.t4_max_rq_size)
  1668. return ERR_PTR(-E2BIG);
  1669. rqsize = attrs->cap.max_recv_wr + 1;
  1670. if (rqsize < 8)
  1671. rqsize = 8;
  1672. if (attrs->cap.max_send_wr > rhp->rdev.hw_queue.t4_max_sq_size)
  1673. return ERR_PTR(-E2BIG);
  1674. sqsize = attrs->cap.max_send_wr + 1;
  1675. if (sqsize < 8)
  1676. sqsize = 8;
  1677. ucontext = pd->uobject ? to_c4iw_ucontext(pd->uobject->context) : NULL;
  1678. qhp = kzalloc(sizeof(*qhp), GFP_KERNEL);
  1679. if (!qhp)
  1680. return ERR_PTR(-ENOMEM);
  1681. qhp->wr_waitp = c4iw_alloc_wr_wait(GFP_KERNEL);
  1682. if (!qhp->wr_waitp) {
  1683. ret = -ENOMEM;
  1684. goto err_free_qhp;
  1685. }
  1686. qhp->wq.sq.size = sqsize;
  1687. qhp->wq.sq.memsize =
  1688. (sqsize + rhp->rdev.hw_queue.t4_eq_status_entries) *
  1689. sizeof(*qhp->wq.sq.queue) + 16 * sizeof(__be64);
  1690. qhp->wq.sq.flush_cidx = -1;
  1691. qhp->wq.rq.size = rqsize;
  1692. qhp->wq.rq.memsize =
  1693. (rqsize + rhp->rdev.hw_queue.t4_eq_status_entries) *
  1694. sizeof(*qhp->wq.rq.queue);
  1695. if (ucontext) {
  1696. qhp->wq.sq.memsize = roundup(qhp->wq.sq.memsize, PAGE_SIZE);
  1697. qhp->wq.rq.memsize = roundup(qhp->wq.rq.memsize, PAGE_SIZE);
  1698. }
  1699. ret = create_qp(&rhp->rdev, &qhp->wq, &schp->cq, &rchp->cq,
  1700. ucontext ? &ucontext->uctx : &rhp->rdev.uctx,
  1701. qhp->wr_waitp);
  1702. if (ret)
  1703. goto err_free_wr_wait;
  1704. attrs->cap.max_recv_wr = rqsize - 1;
  1705. attrs->cap.max_send_wr = sqsize - 1;
  1706. attrs->cap.max_inline_data = T4_MAX_SEND_INLINE;
  1707. qhp->rhp = rhp;
  1708. qhp->attr.pd = php->pdid;
  1709. qhp->attr.scq = ((struct c4iw_cq *) attrs->send_cq)->cq.cqid;
  1710. qhp->attr.rcq = ((struct c4iw_cq *) attrs->recv_cq)->cq.cqid;
  1711. qhp->attr.sq_num_entries = attrs->cap.max_send_wr;
  1712. qhp->attr.rq_num_entries = attrs->cap.max_recv_wr;
  1713. qhp->attr.sq_max_sges = attrs->cap.max_send_sge;
  1714. qhp->attr.sq_max_sges_rdma_write = attrs->cap.max_send_sge;
  1715. qhp->attr.rq_max_sges = attrs->cap.max_recv_sge;
  1716. qhp->attr.state = C4IW_QP_STATE_IDLE;
  1717. qhp->attr.next_state = C4IW_QP_STATE_IDLE;
  1718. qhp->attr.enable_rdma_read = 1;
  1719. qhp->attr.enable_rdma_write = 1;
  1720. qhp->attr.enable_bind = 1;
  1721. qhp->attr.max_ord = 0;
  1722. qhp->attr.max_ird = 0;
  1723. qhp->sq_sig_all = attrs->sq_sig_type == IB_SIGNAL_ALL_WR;
  1724. spin_lock_init(&qhp->lock);
  1725. mutex_init(&qhp->mutex);
  1726. init_waitqueue_head(&qhp->wait);
  1727. kref_init(&qhp->kref);
  1728. INIT_WORK(&qhp->free_work, free_qp_work);
  1729. ret = insert_handle(rhp, &rhp->qpidr, qhp, qhp->wq.sq.qid);
  1730. if (ret)
  1731. goto err_destroy_qp;
  1732. if (udata && ucontext) {
  1733. sq_key_mm = kmalloc(sizeof(*sq_key_mm), GFP_KERNEL);
  1734. if (!sq_key_mm) {
  1735. ret = -ENOMEM;
  1736. goto err_remove_handle;
  1737. }
  1738. rq_key_mm = kmalloc(sizeof(*rq_key_mm), GFP_KERNEL);
  1739. if (!rq_key_mm) {
  1740. ret = -ENOMEM;
  1741. goto err_free_sq_key;
  1742. }
  1743. sq_db_key_mm = kmalloc(sizeof(*sq_db_key_mm), GFP_KERNEL);
  1744. if (!sq_db_key_mm) {
  1745. ret = -ENOMEM;
  1746. goto err_free_rq_key;
  1747. }
  1748. rq_db_key_mm = kmalloc(sizeof(*rq_db_key_mm), GFP_KERNEL);
  1749. if (!rq_db_key_mm) {
  1750. ret = -ENOMEM;
  1751. goto err_free_sq_db_key;
  1752. }
  1753. if (t4_sq_onchip(&qhp->wq.sq)) {
  1754. ma_sync_key_mm = kmalloc(sizeof(*ma_sync_key_mm),
  1755. GFP_KERNEL);
  1756. if (!ma_sync_key_mm) {
  1757. ret = -ENOMEM;
  1758. goto err_free_rq_db_key;
  1759. }
  1760. uresp.flags = C4IW_QPF_ONCHIP;
  1761. } else
  1762. uresp.flags = 0;
  1763. uresp.qid_mask = rhp->rdev.qpmask;
  1764. uresp.sqid = qhp->wq.sq.qid;
  1765. uresp.sq_size = qhp->wq.sq.size;
  1766. uresp.sq_memsize = qhp->wq.sq.memsize;
  1767. uresp.rqid = qhp->wq.rq.qid;
  1768. uresp.rq_size = qhp->wq.rq.size;
  1769. uresp.rq_memsize = qhp->wq.rq.memsize;
  1770. spin_lock(&ucontext->mmap_lock);
  1771. if (ma_sync_key_mm) {
  1772. uresp.ma_sync_key = ucontext->key;
  1773. ucontext->key += PAGE_SIZE;
  1774. } else {
  1775. uresp.ma_sync_key = 0;
  1776. }
  1777. uresp.sq_key = ucontext->key;
  1778. ucontext->key += PAGE_SIZE;
  1779. uresp.rq_key = ucontext->key;
  1780. ucontext->key += PAGE_SIZE;
  1781. uresp.sq_db_gts_key = ucontext->key;
  1782. ucontext->key += PAGE_SIZE;
  1783. uresp.rq_db_gts_key = ucontext->key;
  1784. ucontext->key += PAGE_SIZE;
  1785. spin_unlock(&ucontext->mmap_lock);
  1786. ret = ib_copy_to_udata(udata, &uresp, sizeof uresp);
  1787. if (ret)
  1788. goto err_free_ma_sync_key;
  1789. sq_key_mm->key = uresp.sq_key;
  1790. sq_key_mm->addr = qhp->wq.sq.phys_addr;
  1791. sq_key_mm->len = PAGE_ALIGN(qhp->wq.sq.memsize);
  1792. insert_mmap(ucontext, sq_key_mm);
  1793. rq_key_mm->key = uresp.rq_key;
  1794. rq_key_mm->addr = virt_to_phys(qhp->wq.rq.queue);
  1795. rq_key_mm->len = PAGE_ALIGN(qhp->wq.rq.memsize);
  1796. insert_mmap(ucontext, rq_key_mm);
  1797. sq_db_key_mm->key = uresp.sq_db_gts_key;
  1798. sq_db_key_mm->addr = (u64)(unsigned long)qhp->wq.sq.bar2_pa;
  1799. sq_db_key_mm->len = PAGE_SIZE;
  1800. insert_mmap(ucontext, sq_db_key_mm);
  1801. rq_db_key_mm->key = uresp.rq_db_gts_key;
  1802. rq_db_key_mm->addr = (u64)(unsigned long)qhp->wq.rq.bar2_pa;
  1803. rq_db_key_mm->len = PAGE_SIZE;
  1804. insert_mmap(ucontext, rq_db_key_mm);
  1805. if (ma_sync_key_mm) {
  1806. ma_sync_key_mm->key = uresp.ma_sync_key;
  1807. ma_sync_key_mm->addr =
  1808. (pci_resource_start(rhp->rdev.lldi.pdev, 0) +
  1809. PCIE_MA_SYNC_A) & PAGE_MASK;
  1810. ma_sync_key_mm->len = PAGE_SIZE;
  1811. insert_mmap(ucontext, ma_sync_key_mm);
  1812. }
  1813. c4iw_get_ucontext(ucontext);
  1814. qhp->ucontext = ucontext;
  1815. }
  1816. qhp->ibqp.qp_num = qhp->wq.sq.qid;
  1817. INIT_LIST_HEAD(&qhp->db_fc_entry);
  1818. pr_debug("sq id %u size %u memsize %zu num_entries %u rq id %u size %u memsize %zu num_entries %u\n",
  1819. qhp->wq.sq.qid, qhp->wq.sq.size, qhp->wq.sq.memsize,
  1820. attrs->cap.max_send_wr, qhp->wq.rq.qid, qhp->wq.rq.size,
  1821. qhp->wq.rq.memsize, attrs->cap.max_recv_wr);
  1822. return &qhp->ibqp;
  1823. err_free_ma_sync_key:
  1824. kfree(ma_sync_key_mm);
  1825. err_free_rq_db_key:
  1826. kfree(rq_db_key_mm);
  1827. err_free_sq_db_key:
  1828. kfree(sq_db_key_mm);
  1829. err_free_rq_key:
  1830. kfree(rq_key_mm);
  1831. err_free_sq_key:
  1832. kfree(sq_key_mm);
  1833. err_remove_handle:
  1834. remove_handle(rhp, &rhp->qpidr, qhp->wq.sq.qid);
  1835. err_destroy_qp:
  1836. destroy_qp(&rhp->rdev, &qhp->wq,
  1837. ucontext ? &ucontext->uctx : &rhp->rdev.uctx);
  1838. err_free_wr_wait:
  1839. c4iw_put_wr_wait(qhp->wr_waitp);
  1840. err_free_qhp:
  1841. kfree(qhp);
  1842. return ERR_PTR(ret);
  1843. }
  1844. int c4iw_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
  1845. int attr_mask, struct ib_udata *udata)
  1846. {
  1847. struct c4iw_dev *rhp;
  1848. struct c4iw_qp *qhp;
  1849. enum c4iw_qp_attr_mask mask = 0;
  1850. struct c4iw_qp_attributes attrs;
  1851. pr_debug("ib_qp %p\n", ibqp);
  1852. /* iwarp does not support the RTR state */
  1853. if ((attr_mask & IB_QP_STATE) && (attr->qp_state == IB_QPS_RTR))
  1854. attr_mask &= ~IB_QP_STATE;
  1855. /* Make sure we still have something left to do */
  1856. if (!attr_mask)
  1857. return 0;
  1858. memset(&attrs, 0, sizeof attrs);
  1859. qhp = to_c4iw_qp(ibqp);
  1860. rhp = qhp->rhp;
  1861. attrs.next_state = c4iw_convert_state(attr->qp_state);
  1862. attrs.enable_rdma_read = (attr->qp_access_flags &
  1863. IB_ACCESS_REMOTE_READ) ? 1 : 0;
  1864. attrs.enable_rdma_write = (attr->qp_access_flags &
  1865. IB_ACCESS_REMOTE_WRITE) ? 1 : 0;
  1866. attrs.enable_bind = (attr->qp_access_flags & IB_ACCESS_MW_BIND) ? 1 : 0;
  1867. mask |= (attr_mask & IB_QP_STATE) ? C4IW_QP_ATTR_NEXT_STATE : 0;
  1868. mask |= (attr_mask & IB_QP_ACCESS_FLAGS) ?
  1869. (C4IW_QP_ATTR_ENABLE_RDMA_READ |
  1870. C4IW_QP_ATTR_ENABLE_RDMA_WRITE |
  1871. C4IW_QP_ATTR_ENABLE_RDMA_BIND) : 0;
  1872. /*
  1873. * Use SQ_PSN and RQ_PSN to pass in IDX_INC values for
  1874. * ringing the queue db when we're in DB_FULL mode.
  1875. * Only allow this on T4 devices.
  1876. */
  1877. attrs.sq_db_inc = attr->sq_psn;
  1878. attrs.rq_db_inc = attr->rq_psn;
  1879. mask |= (attr_mask & IB_QP_SQ_PSN) ? C4IW_QP_ATTR_SQ_DB : 0;
  1880. mask |= (attr_mask & IB_QP_RQ_PSN) ? C4IW_QP_ATTR_RQ_DB : 0;
  1881. if (!is_t4(to_c4iw_qp(ibqp)->rhp->rdev.lldi.adapter_type) &&
  1882. (mask & (C4IW_QP_ATTR_SQ_DB|C4IW_QP_ATTR_RQ_DB)))
  1883. return -EINVAL;
  1884. return c4iw_modify_qp(rhp, qhp, mask, &attrs, 0);
  1885. }
  1886. struct ib_qp *c4iw_get_qp(struct ib_device *dev, int qpn)
  1887. {
  1888. pr_debug("ib_dev %p qpn 0x%x\n", dev, qpn);
  1889. return (struct ib_qp *)get_qhp(to_c4iw_dev(dev), qpn);
  1890. }
  1891. int c4iw_ib_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
  1892. int attr_mask, struct ib_qp_init_attr *init_attr)
  1893. {
  1894. struct c4iw_qp *qhp = to_c4iw_qp(ibqp);
  1895. memset(attr, 0, sizeof *attr);
  1896. memset(init_attr, 0, sizeof *init_attr);
  1897. attr->qp_state = to_ib_qp_state(qhp->attr.state);
  1898. init_attr->cap.max_send_wr = qhp->attr.sq_num_entries;
  1899. init_attr->cap.max_recv_wr = qhp->attr.rq_num_entries;
  1900. init_attr->cap.max_send_sge = qhp->attr.sq_max_sges;
  1901. init_attr->cap.max_recv_sge = qhp->attr.sq_max_sges;
  1902. init_attr->cap.max_inline_data = T4_MAX_SEND_INLINE;
  1903. init_attr->sq_sig_type = qhp->sq_sig_all ? IB_SIGNAL_ALL_WR : 0;
  1904. return 0;
  1905. }